# SmartMesh IP Network Manager 2.4GHz 802.15.4e Wireless Embedded Manager ### **NETWORK FEATURES** - Complete Radio Transceiver, Embedded Processor, and Networking Software for Forming a Self-Healing Mesh Network - SmartMesh® Networks Incorporate: - Time Synchronized Network-Wide Scheduling - Per Transmission Frequency Hopping - Redundant Spatially Diverse Topologies - Network-Wide Reliability and Power Optimization - NIST Certified Security - SmartMesh Networks Deliver: - >99.999% Network Reliability Achieved in the Most Challenging RF Environments - Sub 50µA Routing Nodes - Compliant to 6LoWPAN Internet Protocol (IP) and IEEE 802.15.4e Standards ### LTP5901/2-IPR FEATURES - Manages Networks of Up to 100 Nodes - Sub 1mA Average Current Consumption Enables Battery Powered Network Management - RF Modular Certification Include USA, Canada, EU, Japan, Taiwan, Korea, India, Australia and New Zealand - PCB Assembly with Chip Antenna (LTP5901-IPR) or with MMCX Antenna Connector (LTP5902-IPR) # DESCRIPTION SmartMesh IP<sup>TM</sup> wireless sensor networks are self managing, low power internet protocol (IP) networks built from wireless nodes called motes. The LTP<sup>TM</sup>5901-IPR/LTP5902-IPR is the IP manager product in the Eterna®\* family of IEEE 802.15.4e printed circuit board assembly solutions, featuring a highly integrated, low power radio design by Dust Networks® as well as an ARM Cortex-M3 32-bit microprocessor running Dust's embedded Smart-Mesh IP networking software. Based on the IETF 6LoWPAN and IEEE-802.15.4e standards, the LTP5901/2-IPR runs SmartMesh IP network management software to monitor and manage network performance and provide a data ingress/egress point via a UART interface. The SmartMesh IP software provided with the LTP5901/2-IPR is fully tested and validated, and is readily configured via a software application programming interface. With Dust's time-synchronized SmartMesh IP networks, all motes in the network may route, source or terminate data, while providing many years of battery powered operation. SmartMesh IP motes deliver a highly flexible network with proven reliability and low power performance in an easy-to-integrate platform. T, LT, LTC, LTM, Linear Technology, Dust, Dust Networks, Eterna, SmartMesh and the Linear logo are registered trademarks and LTP, SmartMesh IP and the Dust Networks logo are trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents, including 7375594, 7420980, 7529217, 7791419, 7881239, 7898322, 8222965. # TYPICAL APPLICATION <sup>\*</sup> Eterna is Dust Networks' low power radio SoC architecture. # LTP5901-IPR/LTP5902-IPR # TABLE OF CONTENTS | Network Features | 1 | |--------------------------------------|---| | LTP5901/2-IPR Features | 1 | | Typical Application | 1 | | Description | 1 | | SmartMesh Network Overview | 3 | | Absolute Maximum Ratings | 4 | | Pin Configuration | 4 | | Order Information | 5 | | Recommended Operating Conditions | 5 | | DC Characteristics | 5 | | Radio Specifications | 6 | | Radio Receiver Characteristics | 6 | | Radio Transmitter Characteristics | | | Digital I/O Characteristics | 7 | | Temperature Sensor Characteristics | 7 | | System Characteristics | 8 | | UART AC Characteristics | 8 | | Time AC Characteristics | | | Radio_INHIBIT AC Characteristics1 | | | Flash AC Characteristics1 | 0 | | Flash SPI Slave AC Characteristics 1 | | | External Bus AC Characteristics1 | 1 | | Typical Performance Characteristics1 | 4 | | Pin Functions1 | 9 | | Operation | 22 | |-------------------------------------|----| | Power Supply | 23 | | Supply Monitoring and Reset | 23 | | Precision Timing | 23 | | Application Time Synchronization | 23 | | Time References | 23 | | Radio | 24 | | UARTs | 24 | | API UART Protocol | 24 | | CLI UART | | | Autonomous MAC | 25 | | Security | 25 | | Temperature Sensor | 25 | | Radio Inhibit | 25 | | Software Installation | 26 | | Flash Data Retention | 26 | | Networking | 26 | | Applications Information | 29 | | Regulatory and Standards Compliance | 29 | | Soldering Information | 29 | | Related Documentation | 30 | | Package Description | 31 | | Revision History | 33 | | Typical Application | 34 | | Related Parts | 34 | # SMARTMESH NETWORK OVERVIEW A SmartMesh network consists of a self-forming multi-hop, mesh of nodes, known as motes, which collect and relay data, and a network manager that monitors and manages network performance and security, and exchanges data with a host application. SmartMesh networks communicate using a time slotted channel hopping (TSCH) link layer, pioneered by Dust Networks. In a TSCH network, all motes in the network are synchronized to within less than a millisecond. Time in the network is organized into timeslots, which enables collision-free packet exchange and per-transmission channel-hopping. In a SmartMesh network, every device has one or more parents (e.g. mote 3 has motes 1 and 2 as parents) that provide redundant paths to overcome communications interruption due to interference, physical obstruction or multi-path fading. If a packet transmission fails on one path, the next retransmission may try on a different path and different RF channel. A network begins to form when the network manager instructs its onboard access point (AP) radio to begin sending advertisements—packets that contain information that enables a device to synchronize to the network and request to join. This message exchange is part of the security handshake that establishes encrypted communications between the manager or application, and mote. Once motes have joined the network, they maintain synchronization through time corrections when a packet is acknowledged. An ongoing discovery process ensures that the network continually discovers new paths as the RF conditions change. In addition, each mote in the network tracks performance statistics (e.g. quality of used paths, and lists of potential paths) and periodically sends that information to the network manager in packets called health reports. The network manager uses health reports to continually optimize the network to maintain >99.999% data reliability even in the most challenging RF environments. The use of TSCH allows SmartMesh devices to sleep inbetween scheduled communications and draw very little power in this state. Motes are only active in timeslots where they are scheduled to transmit or receive, typically resulting in a duty cycle of < 1%. The optimization software in the network manager coordinates this schedule automatically. When combined with the Eterna low power radio, every mote in a SmartMesh network—even busy routing ones—can run on batteries for years. By default, all motes in a network are capable of routing traffic from other motes, which simplifies installation by avoiding the complexity of having distinct routers vs non-routing end nodes. Motes may be configured as non-routing to further reduce that particular mote's power consumption and to support a wide variety of network topologies. At the heart of SmartMesh motes and network managers is the Eterna IEEE 802.15.4e System-on-Chip (SoC), featuring Dust Networks' highly integrated, low power radio design, plus an ARM Cortex-M3 32-bit microprocessor running SmartMesh networking software. The SmartMesh networking software comes fully compiled yet is configurable via a rich set of application programming interfaces (APIs) which allows a host application to interact with the network, e.g. to transfer information to a device, to configure data publishing rates on one or more motes, or to monitor network state or performance metrics. Data publishing can be uniform or different for each device, with motes being able to publish infrequently or faster than once per second as needed. # **ABSOLUTE MAXIMUM RATINGS** (Notes 1, 2) | Supply Voltage on VSUPPLY | 4.20V | |-------------------------------------------------|-------| | Input Voltage on Al_0/1/2/3 Inputs | | | Voltage on Any Digital I/O Pin –0.3V to VSUPPLY | | | Input RF Level | | | Storage Temperature Range (Note 3) –55°C to | | | Operating Temperature Range | | |-----------------------------|--------------| | LTP5901I/LPT5902I | 40°C to 85°C | CAUTION: This part is sensitive to electrostatic discharge (ESD). It is very important that proper ESD precautions be observed when handling the LTP5901/LTP5902-IPR. # PIN CONFIGURATION Pin functions shown in italics are currently not supported in software. LINEAR TECHNOLOGY # ORDER INFORMATION | LEAD FREE FINISH† | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE | |---------------------|---------------------|---------------------------------------------------------|-------------------| | LTP5901IPC-IPMA#PBF | LTP5901IPC-IPMA#PBF | 66-Lead (42mm × 24mm × 5.5mm) PCB with Chip Antenna | -40°C to 85°C | | LTP5902IPC-IPMA#PBF | LTP5902IPC-IPMA#PBF | 66-Lead (37.5mm × 24mm × 5.5mm) PCB with MMCX Connector | -40°C to 85°C | <sup>†</sup>This product ships with the flash erased at the time of order. OEMs will need to program devices during development and manufacturing. For legacy part numbers and ordering information go to: <a href="https://www.linear.com/ltp5901-ipr#orderinfo">www.linear.com/ltp5902-ipr#orderinfo</a> or <a href="https://www.linear.com/ltp5902-ipr#orderinfo">www.linear.com/ltp5902-ipr#orderinfo</a> href="https://www.linear.com/ltp5902-ipr#orderinfo</a> or <a href="https://www.linear.com/ltp5902-ipr#orderinfo</a> or <a href="https://www.linear.com/ltp5902-ipr#order For more information on lead free part marking, go to: http://www.linear.com/leadfree/ # **RECOMMENDED OPERATING CONDITIONS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}\text{C}$ and VSUPPLY = 3.6V unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------|--------------------------------------------------|-------------------------------------|---|-----|-----|------|--------| | VSUPPLY | Supply Voltage | Including Noise and Load Regulation | • | 2.1 | | 3.76 | V | | | Supply Noise | 50Hz to 2MHz | • | | | 250 | mV | | | Operating Relative Humidity | Non-Condensing | • | 10 | | 90 | % RH | | | Temperature Ramp Rate While Operating in Network | | • | -8 | | 8 | °C/min | # **DC CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ and VSUPPLY = 3.6V unless otherwise noted. | OPERATION/STATE | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|----------|----------|----------| | Power-On Reset | During Power-On Reset, Maximum 750µs + VSUPPLY Rise Time from 1V to 1.9V | | 12 | | mA | | Doze | RAM on, ARM Cortex-M3, Flash, Radio, and Peripherals Off, All Data and State Retained, 32.768kHz Reference Active | | 1.2 | | μА | | Deep Sleep | Deep Sleep RAM on, ARM Cortex-M3, Flash, Radio, and Peripherals Off, All Data and State Retained, 32.768kHz Reference Inactive | | 0.8 | | μА | | In-Circuit Programming | RESETn and FLASH_P_ENn Asserted, IPCS_SCK at 8MHz | | 20 | | mA | | Peak Operating Current<br>8dBm<br>0dBm | System Operating at 14.7MHz, Radio Transmitting, During Flash Write. Maximum Duration 4.33 ms. | | 30<br>26 | | mA<br>mA | | Active ARM Cortex-M3, RAM and Flash Operating, Radio and All Other Peripherals Off. Clock Frequency of CPU and Peripherals Set to 7.3728MHz, VCORE = 1.2V | | | 1.3 | | mA | | Flash Write | Single Bank Flash Write | | 3.7 | | mA | | Flash Erase | Single Bank Page or Mass Erase | | 2.5 | | mA | | Radio Tx<br>OdBm<br>8dBm | OdBm Clock Frequency of CPU and Peripherals Set to 7.3728MHz. 5.4 | | | mA<br>mA | | | Radio Rx | Current with Autonomous MAC Managing Radio Operation, CPU Inactive. Clock Frequency of CPU and Peripherals Set to 7.3728MHz. | | 4.5 | | mA | <sup>\*</sup>The temperature grade is identified by a label on the shipping container. # **RADIO SPECIFICATIONS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ and VSUPPLY = 3.6V unless otherwise noted. | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------------------------------|--------------------------------------------------------------------------|---|--------|--------------------|--------|-------------| | Frequency Band | | • | 2.4000 | | 2.4835 | GHz | | Number of Channels | | • | | 15 | | | | Channel Separation | | • | | 5 | | MHz | | Channel Center Frequency | Where k = 11 to 25, as Defined by IEEE.802.15.4 | • | | 2405 + 5 • (k-11) | | MHz | | Raw Data Rate | | • | | 250 | | kbps | | Antenna Pin ESD Protection | HBM Per JEDEC JESD22-A114F (Note 2) | | | ±6000 | | V | | Range<br>Indoor<br>Outdoor<br>Free Space | 25°C, 50% RH, +2dBi Omni-Directional Antenna, Antenna 2m Above<br>Ground | | | 100<br>300<br>1200 | | m<br>m<br>m | # **RADIO RECEIVER CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25\,^{\circ}\text{C}$ and VSUPPLY = 3.6V unless otherwise noted. | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----|------------|-----|-------| | Receiver Sensitivity | Packet Error Rate (PER) = 1% (Note 5) | | -93 | | dBm | | Receiver Sensitivity | PER = 50% | | -95 | | dBm | | Saturation | Maximum Input Level the Receiver Will Properly Receive Packets | | 0 | | dBm | | Adjacent Channel Rejection (High Side) | Desired Signal at –82dBm, Adjacent Modulated Channel 5MHz<br>Above the Desired Signal, PER = 1% (Note 5) | | 22 | | dBc | | Adjacent Channel Rejection (Low Side) | | | 19 | | dBc | | Alternate Channel Rejection (High Side) | Desired Signal at –82dBm, Alternate Modulated Channel 10MHz<br>Above the Desired Signal, PER = 1% (Note 5) | 40 | | 40 | | | Alternate Channel Rejection (Low Side) | Desired Signal at -82dBm, Alternate Modulated Channel 10MHz<br>Below the Desired Signal, PER = 1% (Note 5) | 36 | | | dBc | | Second Alternate Channel<br>Rejection | Desired Signal at –82dBm, Second Alternate Modulated Channel<br>Either 15MHz Above or Below, PER = 1% (Note 5) | 42 | | | dBc | | Co-Channel Rejection | Desired Signal at -82dBm, Undesired Signal is an 802.15.4<br>Modulated Signal at the Same Frequency, PER = 1% | | -6 | | dBc | | LO Feed Through | | | -55 | | dBm | | Frequency Error Tolerance (Note 6) | | | ±50 | | ppm | | Symbol Error Tolerance | | | ±50 | | ppm | | Received Signal Strength<br>Indicator (RSSI) Input<br>Range | | | –90 to -10 | | dBm | | RSSI Accuracy | | | ±6 | | dB | | RSSI Resolution | | | 1 | | dB | # **RADIO TRANSMITTER CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25\,^{\circ}\text{C}$ and VSUPPLY = 3.6V unless otherwise noted. | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------------|-----|---------------------------------| | Output Power High Calibrated Setting Low Calibrated Setting | Delivered to a $50\Omega$ Load | | 8<br>0 | | dBm<br>dBm | | Spurious Emissions | Conducted Measurement with a $50\Omega$ Single-Ended Load, 8dBm Output Power. All Measurements Made with Max Hold. | | | | | | 30MHz to 1000MHz<br>1GHz to 12.75GHz<br>2.4GHz ISM Upper Band Edge (Peak)<br>2.4GHz ISM Upper Band Edge (Average)<br>2.4GHz ISM Lower Band Edge | $\begin{split} R_{BW} &= 120 \text{kHz}, V_{BW} = 100 \text{Hz} \\ R_{BW} &= 1 \text{MHz}, V_{BW} = 3 \text{MHz} \\ R_{BW} &= 1 \text{MHz}, V_{BW} = 3 \text{MHz} \\ R_{BW} &= 1 \text{MHz}, V_{BW} = 10 \text{Hz} \\ R_{BW} &= 100 \text{kHz}, V_{BW} = 100 \text{kHz} \end{split}$ | | < -70<br>-45<br>-37<br>-49<br>-45 | | dBm<br>dBm<br>dBm<br>dBm<br>dBc | | Harmonic Emissions 2nd Harmonic 3rd Harmonic | Conducted Measurement Delivered to a $50\Omega$ Load, Resolution Bandwidth = $1 MHz$ , Video Bandwidth = $1 MHz$ . | | -50<br>-45 | | dBm<br>dBm | # **DIGITAL VO CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ and VSUPPLY = 3.6V unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS (Note 7) | | MIN | TYP | MAX | UNITS | |---------------------|------------------------------|---------------------------------------------------|---|------------------|-----|------------------|-------| | $V_{IL}$ | Low Level Input Voltage | | • | -0.3 | | 0.6 | V | | V <sub>IH</sub> | High Level Input Voltage | (Note 8) | • | VSUPPLY<br>- 0.3 | | VSUPPLY<br>+ 0.3 | V | | $\overline{V_{0L}}$ | Low Level Output Voltage | Type 1, I <sub>OL(MAX)</sub> = 1.2mA | • | | | 0.4 | V | | V <sub>OH</sub> | High Level Output Voltage | Type 1, I <sub>OH(MAX)</sub> = -0.8mA | • | VSUPPLY<br>- 0.3 | | VSUPPLY<br>+ 0.3 | V | | $\overline{V_{0L}}$ | Low Level Output Voltage | Type 2, Low Drive, I <sub>OL(MAX)</sub> = 2.2mA | • | | | 0.4 | V | | V <sub>OH</sub> | High Level Output Voltage | Type 2, Low Drive, I <sub>OH(MAX)</sub> = −1.6mA | • | VSUPPLY<br>- 0.3 | | VSUPPLY<br>+ 0.3 | V | | $\overline{V_{0L}}$ | Low Level Output Voltage | Type 2, High Drive, I <sub>OL(MAX)</sub> = 4.5mA | • | | | 0.4 | V | | V <sub>OH</sub> | High Level Output Voltage | Type 2, High Drive, I <sub>OH(MAX)</sub> = -3.2mA | • | VSUPPLY<br>- 0.3 | | VSUPPLY<br>+ 0.3 | V | | | Input Leakage Current | Input Driven to VSUPPLY or GND | | | 50 | | nA | | | Pull-Up/Pull-Down Resistance | | | | 50 | | kΩ | # **TEMPERATURE SENSOR CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25\,^{\circ}\text{C}$ and VSUPPLY = 3.6V unless otherwise noted. | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------|----------------------------------|-----|--------|-----|-------| | Offset | Temperature Offset Error at 25°C | | ±0.25 | | °C | | Slope Error | | | ±0.033 | | °C/°C | # **SYSTEM CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ and VSUPPLY = 3.6V unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS (Note 7) | | MIN | TYP | MAX | UNITS | |------------------|---------------------------------------|-----------------------------------------------------------------------------|---|-----|-----|-----------|------------------| | | Doze to Active State Transmit | | | | 5 | | μs | | | Doze to Radio Tx or Rx | | | | 1.2 | | ms | | Q <sub>CCA</sub> | Charge to Sample RF Channel RSSI | Charge Consumed Starting from Doze State and Completing an RSSI Measurement | | | 4 | | μC | | Q <sub>MAX</sub> | Largest Atomic Charge Operation | Flash Erase, 21ms Max Duration | • | | | 200 | μC | | | RESETn Pulse Width | | • | 125 | | | μs | | | Total Capacitance | Note 12 | • | | | 6 | μF | | | Total Inductance | Note 12 | • | | | 3 | μН | | | Number of Nodes in Network (Note 12) | Without external SRAM<br>With external SRAM | • | | | 32<br>100 | Motes<br>Motes | | | Network Upstream Throughput (Note 12) | Without external SRAM<br>With external SRAM | • | | | 24<br>36 | Pkts/s<br>Pkts/s | # **UART AC CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ and VSUPPLY = 3.6V unless otherwise noted. (Note 12) | SYMBOL | PARAMETER | CONDITIONS (Note 7) | | MIN | TYP | MAX | UNITS | |-----------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---|-----|-----|-----|---------------| | | Permitted Rx Baud Rate Error | Both Application Programming Interface (API) and Command Line Interface (CLI) UARTS | • | -2 | | 2 | % | | | Generated Tx Baud Rate Error | Both API and CLI UARTs | • | -1 | | 1 | % | | trx_rts to rx_cts | Assertion of UART_RX_RTSn to Assertion of UART_RX_CTSn, or Negation of UART_RX_RTSn to Negation of UART_RX_CTSn | | • | 0 | | 2 | ms | | t <sub>RX_CTS</sub> to RX | Assertion of UART_RX_CTSn to Start of Byte | | • | 0 | | 20 | ms | | t <sub>EOP to RX_RTS</sub> | End of Packet (End of the Last Stop Bit) to<br>Negation of UART_RX_RTSn | | • | 0 | | 22 | ms | | t <sub>BEG_TX_RTS</sub> to TX_CTS | Assertion of UART_TX_RTSn to Assertion of UART_TX_CTSn | | • | 0 | | 22 | ms | | t <sub>END_TX_CTS</sub> to TX_RTS | Negation of UART_TX_CTSn to Negation of UART_TX_RTSn | | | 2 | | | Bit<br>Period | | t <sub>TX_CTS to TX</sub> | Assertion of UART_TX_CTSn to Start of Byte | | • | 0 | | 2 | Bit<br>Period | | t <sub>EOP to TX_RTS</sub> | End of Packet (End of the Last Stop Bit) to<br>Negation of UART_TX_RTSn | | • | 0 | | 1 | Bit<br>Period | | t <sub>rx_interbyte</sub> | Receive Inter-Byte Delay | | • | | | 100 | ms | | t <sub>RX_INTERPACKET</sub> | Receive Inter-Packet Delay | | • | 20 | | | ms | | t <sub>TX_INTERPACKET</sub> | Transmit Inter-Packet Delay | | • | 1 | | | Bit<br>Period | | t <sub>TX to TX_CTS</sub> | Start of Byte to Negation of UART_TX_CTSn | | • | 0 | | | μs | **UART AC CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ and VSUPPLY = 3.6V unless otherwise noted. (Note 12) Figure 1. API UART Timing # **TIME AC CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25\,^{\circ}\text{C}$ and VSUPPLY = 3.6V unless otherwise noted. (Note 12) | SYMBOL | PARAMETER | CONDITIONS (Note 7) | | MIN | TYP | MAX | UNITS | |------------------------|-------------------------------------------------------------------------------|---------------------|---|-----|-----|-----|-------| | t <sub>STROBE</sub> | TIMEn Signal Strobe Width | | • | 125 | | | μs | | t <sub>RESPONSE</sub> | Delay from Rising Edge of TIMEn to the Start of Time Packet on API UART | | • | 0 | | 100 | ms | | t <sub>TIME_HOLD</sub> | Delay from End of Time Packet on API UART to Falling Edge of Subsequent TIMEn | | • | 0 | | | ns | | | Timestamp Resolution (Note 9) | | • | | 1 | | μs | | | Network-Wide Time Accuracy (Note 10) | | • | | ±5 | | μs | Figure 2. Timestamp Timing # **RADIO\_INHIBIT AC CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ and VSUPPLY = 3.6V unless otherwise noted. (Note 12) | SYMBOL | PARAMETER | CONDITIONS (Note 7) | | MIN | TYP | MAX | UNITS | |-----------------------------------|---------------------------------------------------------------|---------------------|---|-----|-----|-----|-------| | t <sub>RADIO_OFF</sub> | Delay from Rising Edge of RADIO_<br>INHIBIT to Radio Disabled | | • | | | 20 | ms | | t <sub>RADIO_INHIBIT_STROBE</sub> | Maximum RADIO_INHIBIT Strobe Width | | • | | | 2 | S | Figure 3. RADIO\_INHIBIT Timing # **FLASH AC CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ and VSUPPLY = 3.6V unless otherwise noted. (Note 12) | SYMBOL | PARAMETER | CONDITIONS (Note 7) | | MIN | TYP | MAX | UNITS | |-------------------------|----------------------------------------------|-----------------------|---|----------------|-----|-----|-------------------------| | t <sub>WRITE</sub> | Time to Write a 32-Bit Word (Note 11) | | • | | | 21 | ms | | t <sub>PAGE_ERASE</sub> | Time to Erase a 2k Byte Page (Note 11) | | • | | | 21 | ms | | t <sub>MASS_ERASE</sub> | Time to Erase 256k Byte Flash Bank (Note 11) | | • | | | 21 | ms | | | Data Retention | 25°C<br>85°C<br>105°C | | 100<br>20<br>8 | | | Years<br>Years<br>Years | # **FLASH SPI SLAVE AC CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ and VSUPPLY = 3.6V unless otherwise noted. (Note 12) | SYMBOL | PARAMETER | CONDITIONS (Note 7) | | MIN | TYP | MAX | UNITS | |-----------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------|---|-----|-----|-----|-------| | t <sub>FP_EN_to_RESET</sub> | Setup from Assertion of FLASH_P_ENn to<br>Assertion of RESETn | | • | 0 | | | ns | | t <sub>FP_ENTER</sub> | Delay from the Assertion RESETn to the First Falling Edge of IPCS_SSn | | • | 125 | | | μs | | t <sub>FP_EXIT</sub> | Delay from the Completion of the Last Flash SPI<br>Slave Transaction to the Negation of RESETn<br>and FLASH_P_ENn | | • | 10 | | | μѕ | | $t_{SSS}$ | IPCS_SSn Setup to the Leading Edge of IPCS_SCK | | • | 15 | | | ns | | t <sub>SSH</sub> | IPCS_SSn Hold from Trailing Edge of IPCS_SCK | | • | 15 | | | ns | | t <sub>CK</sub> | IPCS_SCK Period | | • | 300 | | | ns | | t <sub>DIS</sub> | IPCS_MOSI Data Setup | | • | 15 | | | ns | | t <sub>DIH</sub> | IPCS_MOSI Data Hold | | • | 5 | | | ns | | $t_{DOV}$ | IPCS_MISO Data Valid | | • | 3 | | | ns | | t <sub>OFF</sub> | IPCS_MISO Data Three-State | | • | 0 | | 30 | ns | TECHNOLOGY LINEAR **FLASH SPI SLAVE AC CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ and VSUPPLY = 3.6V unless otherwise noted. (Note 12) Figure 4. Flash Programming Interface Timing # **EXTERNAL BUS AC CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}\text{C}$ and VSUPPLY = 3.6V unless otherwise noted. (Note 12) | SYMBOL | PARAMETER CONDITIONS | | | | | MAX | UNITS | |-------------------------|----------------------------------------------------------------------------------------|---------------------------------------|---|-----|--|-----|-------| | t <sub>LEPW</sub> | EB_IO_LEO, EB_IO_LE1, EB_IO_LE2 Pulse Width | | • | 100 | | | ns | | t <sub>AH</sub> | EB_DATA_[7:0] Address Hold from the Rising Edge of EB_IO_LE0, EB_IO_LE1, and EB_IO_LE2 | EB_DATA_[7:0] During Address<br>Phase | • | 90 | | | ns | | t <sub>AV_to_DL</sub> | EB_ADDR_[1:0] Address Valid Until<br>EB_DATA_[7:0] Data Latched | | • | 90 | | | ns | | t <sub>CSn_to_OEn</sub> | EB_CS0n Asserted Until EB_OEn Asserted | | • | 150 | | | ns | | t <sub>CSn</sub> | EB_CS0n Asserted | | • | 100 | | | ns | | t <sub>SU_to_CSn</sub> | EB_ADDR_[1:0], EB_IO_WEn Setup to EB_CSn Asserted | | • | 50 | | | ns | | t <sub>H_from_CSn</sub> | EB_ADDR_[1:0], EB_IO_WEn Hold from EB_CSn Negated | | • | 50 | | | ns | **EXTERNAL BUS AC CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}$ C and VSUPPLY = 3.6V unless otherwise noted. (Note 12) Figure 5. External Bus Read Timing Figure 6. External Bus Write Timing ### **EXTERNAL BUS AC CHARACTERISTICS** The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}$ C and VSUPPLY = 3.6V unless otherwise noted. (Note 12) Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Note 2: ESD (electrostatic discharge) sensitive device. ESD protection devices are used extensively internal to Eterna. However, high electrostatic discharge can damage or degrade the device. Use proper ESD handling precautions. **Note 3:** Extended storage at high temperature is discouraged, as this negatively affects the data retention of Eterna's calibration data. See FLASH Data Retention section for details. **Note 4:** Actual RF range is subject to a number of installation-specific variables including, but not restricted to ambient temperature, relative humidity, presence of active interference sources, line-of-sight obstacles, and near-presence of objects (for example, trees, walls, signage, and so on) that may induce multipath fading. As a result, range varies. Note 5: As specified by IEEE Std. 802.15.4-2006: Wireless Medium Access Control (MAC) and Physical Layer (PHY) specifications for Low-Rate Wireless Personal Area Networks (LR-WPANs) http://standards.ieee. org/findstds/standard/802.15.4-2011.html. Note 6: IEEE Std. 802.15.4-2006 requires transmitters to maintain a frequency tolerance of better than ±40ppm. Note 7: Per pin I/O types are provided in the Pin Functions section. Note 8: V<sub>IH</sub> maximum voltage input must respect the VSUPPLY maximum voltage specification. **Note 9:** See the SmartMesh IP Manager API Guide for the time indication notification definition. Note 10: Network time accuracy is a statistical measure and varies over the temperature range, reporting rate and the location of the device relative to the manager in the network. See Typical Performance Characteristics section for a more detailed description. Note 11: Code execution from flash banks being written or erased is suspended until completion of the flash operation. **Note 12:** Guaranteed by design. Not production tested. In mesh networks data can propagate from the manager to the nodes, downstream, or from the motes to the manager, upstream, via a sequence of transmissions from one device to the next. As shown in Figure 8, data originating from mote P1 may propagate to the manager directly or through P2. As mote P1 may directly communicate with the manager, mote P1 is referred to as a 1-hop mote. Data originating from mote D1, must propagate through at least one other mote, P2 or P1, and as a result is referred to as a 2-hop mote. The fewest number of hops from a mote to the manager determines the hop depth. As described in the Application Time Synchronization section, Eterna provides two mechanisms for applications to maintain a time base across a network. The synchronization performance plots that follow were generated using the more precise TIMEn input. Publishing rate is the rate a mote application sends upstream data. Synchronization improves as the publishing rate increases. Baseline synchronization performance is provided for a network operating with a publishing rate of zero. Actual performance for applications in network will improve as publishing rates increase. All synchronization testing was performed with the 1-hop mote inside a temperature chamber. Timing errors due to temperature changes and temperature differences both between the manager and this mote and between this mote and its descendents therefore propagated down through the network. The synchronization of the 3-hop and 5-hop motes to the manager was thus affected by the temperature ramps even though they were at room temperature. For 2°C/ minute testing the temperature chamber was cycled between -40°C and 85°C at this rate for 24 hours. For 8°C/minute testing, the temperature chamber was rapidly cycled between 85°C and 45°C for eight hours, followed by rapid cycling between -5°C and 45°C for eight hours, and lastly, rapid cycling between -40°C and 15°C for eight hours. Figure 7a. Supply Current vs Packet Rate Figure 7b. Packet Latency vs Reporting Interval Figure 8. Example Network Graph #### TIMEn Synchronization Error O Packet/s Publishing Rate, 1 Hop, Room Temperature TIMEN Synchronization Error O Packet/s Publishing Rate, 3 Hops, Room Temperature TIMEn Synchronization Error O Packet/s Publishing Rate, 5 Hops, Room Temperature TIMEn Synchronization Error 0 Packet/s Publishing Rate, 1 Hop, 2°C/Min. TIMEN Synchronization Error 0 Packet/s Publishing Rate, 3 Hops, 2°C/Min. TIMEn Synchronization Error O Packet/s Publishing Rate, 5 Hops, 2°C/Min. TIMEN Synchronization Error 0 Packet/s Publishing Rate, 1 Hop, 8°C/Min. TIMEN Synchronization Error 0 Packet/s Publishing Rate, 3 Hops, 8°C/Min. TIMEn Synchronization Error O Packet/s Publishing Rate, 5 Hops, 8°C/Min. TIMEn Synchronization Error 1 Packet/s Publishing Rate, 1 Hop, Room Temperature TIMEN Synchronization Error 1 Packet/s Publishing Rate, 3 Hops, Room Temperature TIMEN Synchronization Error 1 Packet/s Publishing Rate, 5 Hops, Room Temperature TIMEn Synchronization Error 1 Packet/s Publishing Rate, 1 Hop, 2°C/Min. TIMEN Synchronization Error 1 Packet/s Publishing Rate, 3 Hops, 2°C/Min. TIMEn Synchronization Error 1 Packet/s Publishing Rate, 5 Hops, 2°C/Min. TIMEn Synchronization Error 1 Packet/s Publishing Rate, 1 Hop. 8°C/Min. TIMEN Synchronization Error 1 Packet/s Publishing Rate, 3 Hops, 8°C/Min. TIMEn Synchronization Error 1 Packet/s Publishing Rate, 5 Hops. 8°C/Min. As described in the SmartMesh Network Overview section, devices in network spend the vast majority of their time inactive in their lowest power state (Doze). On a synchronous schedule a mote will wake to communicate with another mote. Regularly occurring sequences which wake, perform a significant function and return to sleep are considered atomic. These operations are considered atomic as the sequence of events can not be separated into smaller events while performing a useful function. For example, transmission of a packet over the radio is an atomic operation. Atomic operations may be characterized in either charge or energy. In a time slot where a mote successfully sends a packet, an atomic transmit includes setup prior to sending the message, sending the message, receiving the acknowledgment and the post processing needed as a result of the message being sent. Similarly in a time slot when a mote successfully receives a packet, an atomic receive includes setup prior to listening, listening until the start of the packet transition, receiving the packet, sending the acknowledge and the post processing required due to the arrival of the packet. To ensure reliability each mote in the network is provided multiple time slots for each packet it nominally will send and forward. The time slots are assigned to communicate upstream with at least two different motes. When combined with frequency hopping this provides temporal, spatial and spectral redundancy. Given this approach a mote will often listen for a message that it will never receive, since the time slot is not being used by the transmitting mote. It has already successfully transmitted the packet. Since typically three timeslots are scheduled for every one packet to be sent or forwarded, motes will perform more of these atomic idle listens than atomic transmit or atomic receive sequences. Examples of transmit, receive and idle listen atomic operations are shown below. Atomic Operation—Maximum Length Transmit with Acknowledge, 7.25ms Time Slot (54.5µC Total Charge at 3.6V) Atomic Operation—Maximum Length Receive with Acknowledge, 7.25ms Time Slot (32.6µC Total Charge at 3.6V) Atomic Operation—Idle Listen, 7.25ms Time Slot (6.4µC Total Charge at 3.6V) Figure 9. # **PIN FUNCTIONS** Pin functions shown in italics are currently not supported in software. 1 N/A 1/0 N/A The following table organizes the pins by functional groups. For those I/O with multiple functions the alternate functions are shown on the second and third line in their respective row. The **No** column provides the pin number. The second column lists the function. The **Type** column lists the I/O type. The **I/O** column lists the direction of the signal relative to Eterna. The **Pull** column shows which signals have a fixed passive pull-up or pull-down. The Description column provides a brief signal description. | HIE | second column lists the function | . THE Type | Coluii | 1[1 | | |-----|----------------------------------|-------------|--------|------|------------------------------| | NO | POWER SUPPLY | TYPE | I/O | PULL | DESCRIPTION | | 1 | GND | Power | - | - | Ground Connection | | 11 | GND | Power | - | - | Ground Connection | | 20 | GND | Power | - | - | Ground Connection | | 30 | GND | Power | - | - | Ground Connection | | 34 | GND | Power | - | - | Ground Connection | | 37 | GND | Power | - | - | Ground Connection | | 42 | GND | Power | - | - | Ground Connection | | 56 | GND | Power | • | - | Ground Connection | | 66 | GND | Power | - | - | Ground Connection | | 55 | VSUPPLY | Power | • | - | Power Supply Input to Eterna | | | | | | | | | NO | RADIO | TYPE | I/O | PULL | DESCRIPTION | | 64 | RADIO_INHIBIT | 1 (Note 13) | | | Radio Inhibit | | 4 | GPI017 | 1 | 1/0 | - | General Purpose Digital I/O | | 5 | GPI018 | 1 | 1/0 | - | General Purpose Digital I/O | | NO | ANALOG | TYPE | I/O | PULL | DESCRIPTION | |----|--------|--------|-----|------|----------------| | 7 | AI_2 | Analog | - 1 | - | Analog Input 2 | | 8 | AI_1 | Analog | I | - | Analog Input 1 | | 9 | AI_3 | Analog | I | - | Analog Input 3 | | 10 | AI_0 | Analog | ı | - | Analog Input 0 | General Purpose Digital I/O Chip Antenna (LTP5901) or MMCX Connector (LPT5902) | NO | RESET | TYPE | I/O | PULL | DESCRIPTION | |----|--------|------|-----|------|-------------------------| | 15 | RESETn | 1 | Ι | UP | Reset Input, Active Low | | NO | | TYPE | I/O | PULL | DESCRIPTION | |----|-----|------|-----|------|-----------------------| | 16 | | 1 | I | UP | JTAG Test Data In | | 17 | TD0 | 1 | 0 | - | JTAG Test Data Out | | 18 | | 1 | I | UP | JTAG Test Mode Select | | 19 | TCK | 1 | ı | DOWN | JTAG Test Clock | GPI019 ANTENNA # LTP5901-IPR/LTP5902-IPR # **PIN FUNCTIONS** Pin functions shown in italics are currently not supported in software. | NO | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 25 EB_DATA_7 | | | 25 EB_DATA_7 | | | 26 EB_DATA_6 | | | 27 EB_DATA_4 | | | 28 EB_DATA_0 | | | 31 UARTCO_TX | | | EB_IO_LEO | | | EB_DATĀ_1 | [25:18] | | BB_ADDR_1 | | | 41 EB_ADDR_0 | [9:2] | | 1 | | | 44 EB_DATA_2 1 I/O - External Bus Data Bit 2 45 EB_DATA_5 1 I/O - External Bus Chip Select 0 46 EB_IO_CSON 2 0 - External Bus Chip Select 0 47 UARTC1_TX 2 0 - CLI UART 1 Transmit 48 UARTC1_RX 1 I - CLI UART 1 Receive 49 EB_IO_WEN 2 0 - External Bus Write Enable Strobe 50 EB_IO_OEN 2 0 - External Bus Output Enable Strobe NO IPCS SPI/FLASH PROGRAMMING (NOTE 14) TYPE I/O PULL DESCRIPTION 33 IPCS_MISO 2 0 - SPI Flash Emulation (MISO) Master in Slave Out Port 35 IPCS_MOSI 1 I - SPI Flash Emulation (MOSI) Master Out Slave in Port 36 IPCS_SCK 1 I - SPI Flash Emulation (SCK) Serial Clock Port 39 IPCS_SSN 1 I - < | | | 1 | | | 46 EB_IO_CSOn 2 0 - External Bus Chip Select 0 47 UARTC1_TX 2 0 - CLI UART 1 Transmit 48 UARTC1_RX 1 I - CLI UART 1 Receive 49 EB_IO_WEn 2 0 - External Bus Write Enable Strobe 50 EB_IO_OEn 2 0 - External Bus Output Enable Strobe NO IPCS SPI/FLASH PROGRAMMING (NOTE 14) TYPE I/O PULL DESCRIPTION 33 IPCS_MISO 2 0 - SPI Flash Emulation (MISO) Master in Slave Out Port 35 IPCS_MOSI 1 I - SPI Flash Emulation (MOSI) Master Out Slave in Port 36 IPCS_SCK 1 I - SPI Flash Emulation (SCK) Serial Clock Port 39 IPCS_SSn 1 I - SPI Flash Emulation Slave Select, Active Low 51 FLASH_P_ENn 1 I UP Flash Program Enable, Active Low 51 FLASH_P_ENn 1 I | | | 47 UARTC1_TX 2 0 - CLI UART 1 Transmit 48 UARTC1_RX 1 I - CLI UART 1 Receive 49 EB_IO_WEn 2 0 - External Bus Write Enable Strobe 50 EB_IO_OEn 2 0 - External Bus Output Enable Strobe NO IPCS SPI/FLASH PROGRAMMING (NOTE 14) TYPE I/O PULL DESCRIPTION 33 IPCS_MISO 2 0 - SPI Flash Emulation (MISO) Master in Slave Out Port 35 IPCS_MOSI 1 I - SPI Flash Emulation (MOSI) Master Out Slave in Port 36 IPCS_SCK 1 I - SPI Flash Emulation (SCK) Serial Clock Port 39 IPCS_SSn 1 I - SPI Flash Emulation Slave Select, Active Low 51 FLASH_P_ENn 1 I UP Flash Program Enable, Active Low 51 FLASH_P_ENn 0 UP External Bus I/O Latch Enable 1 | | | 48 UARTC1_RX 1 | | | 49 EB_IO_WEN 2 0 - External Bus Write Enable Strobe 50 EB_IO_OEN 2 0 - External Bus Output Enable Strobe NO IPCS SPI/FLASH PROGRAMMING (NOTE 14) TYPE I/O PULL DESCRIPTION 33 IPCS_MISO 2 0 - SPI Flash Emulation (MISO) Master in Slave Out Port 35 IPCS_MOSI 1 I - SPI Flash Emulation (MOSI) Master Out Slave in Port 36 IPCS_SCK 1 I - SPI Flash Emulation (SCK) Serial Clock Port 39 IPCS_SSN 1 I - SPI Flash Emulation Slave Select, Active Low 51 FLASH_P_ENN 1 I UP Flash Program Enable, Active Low EB_IO_LE1 0 UP External Bus I/O Latch Enable 1 | | | NO IPCS SPI/FLASH PROGRAMMING (NOTE 14) TYPE I/O PULL DESCRIPTION 33 IPCS_MISO 2 0 - SPI Flash Emulation (MISO) Master in Slave Out Port 35 IPCS_MOSI 1 I - SPI Flash Emulation (MOSI) Master Out Slave in Port 36 IPCS_SCK 1 I - SPI Flash Emulation (SCK) Serial Clock Port 39 IPCS_SSn 1 I - SPI Flash Emulation Slave Select, Active Low 51 FLASH_P_ENn 1 I UP Flash Program Enable, Active Low EB_IO_LE1 0 UP External Bus I/O Latch Enable 1 | | | NOIPCS SPI/FLASH PROGRAMMING (NOTE 14)TYPEI/OPULLDESCRIPTION33IPCS_MISO20-SPI Flash Emulation (MISO) Master in Slave Out Port35IPCS_MOSI1I-SPI Flash Emulation (MOSI) Master Out Slave in Port36IPCS_SCK1I-SPI Flash Emulation (SCK) Serial Clock Port39IPCS_SSn1I-SPI Flash Emulation Slave Select, Active Low51FLASH_P_ENn<br>EB_IO_LE11UPFlash Program Enable, Active Low<br>External Bus I/O Latch Enable 1 | | | 33 IPCS_MISO 2 0 - SPI Flash Emulation (MISO) Master in Slave Out Port 35 IPCS_MOSI 1 I - SPI Flash Emulation (MOSI) Master Out Slave in Port 36 IPCS_SCK 1 I - SPI Flash Emulation (SCK) Serial Clock Port 39 IPCS_SSn 1 I - SPI Flash Emulation Slave Select, Active Low 51 FLASH_P_ENn EB_IO_LE1 1 UP Flash Program Enable, Active Low CONTROL OF | | | 33 IPCS_MISO 2 0 - SPI Flash Emulation (MISO) Master in Slave Out Port 35 IPCS_MOSI 1 I - SPI Flash Emulation (MOSI) Master Out Slave in Port 36 IPCS_SCK 1 I - SPI Flash Emulation (SCK) Serial Clock Port 39 IPCS_SSn 1 I - SPI Flash Emulation Slave Select, Active Low 51 FLASH_P_ENn EB_IO_LE1 1 UP Flash Program Enable, Active Low COUP External Bus I/O Latch Enable 1 | | | 35 IPCS_MOSI 1 I - SPI Flash Emulation (MOSI) Master Out Slave in Port 36 IPCS_SCK 1 I - SPI Flash Emulation (SCK) Serial Clock Port 39 IPCS_SSn 1 I - SPI Flash Emulation Slave Select, Active Low 51 FLASH_P_ENn 1 I UP Flash Program Enable, Active Low EB_IO_LE1 0 UP External Bus I/O Latch Enable 1 | | | 36 IPCS_SCK 1 I - SPI Flash Emulation (SCK) Serial Clock Port 39 IPCS_SSn 1 I - SPI Flash Emulation Slave Select, Active Low 51 FLASH_P_ENn 1 I UP Flash Program Enable, Active Low EB_IO_LE1 0 UP External Bus I/O Latch Enable 1 | | | 39 IPCS_SSn 1 I - SPI Flash Emulation Slave Select, Active Low 51 FLASH_P_ENn 1 I UP Flash Program Enable, Active Low EB_IO_LE1 0 UP External Bus I/O Latch Enable 1 | | | 51 FLASH_P_ENn | | | EB_IO_LE1 O UP External Bus I/O Latch Enable 1 | | | NO API UART TYPE I/O PULL DESCRIPTION | | | | | | 57 UART_RX_RTSn 1 (Note 13) I - UART Receive (RTS) Request to Send, Active Low | | | 58 UART_RX_CTSn 1 0 - UART Receive (CTS) Clear to Send, Active Low | | | 59 UART_RX | | | 60 UART_TX_RTSn 1 0 - UART Transmit (RTS) Request to Send, Active Low | | | 61 UART_TX_CTSn | | | 62 UART_TX 2 0 - UART Transmit | | **Note 13:** These inputs are always enabled and must be driven or pulled to a valid state to avoid leakage. **Note 14:** Embedded programming over the IPCS SPI bus is only available when RESETn is asserted. # PIN FUNCTIONS **VSUPPLY:** System and I/O Power Supply. Provides power to the module. The digital-interface I/O voltages are also set by this voltage. **ANTENNA:** Multiplexed Receiver Input and Transmitter Output Pin. The impedance presented to the MMCX connector should be $50\Omega$ , single-ended with respect to ground. **RESETn:** The asynchronous reset signal is internally pulled up. Resetting Eterna will result in the ARM Cortex-M3 rebooting and loss of network connectivity. Use of this signal for resetting Eterna is not recommended, except during power-on and in-circuit programming. RADIO\_INHIBIT: The radio inhibit function is currently not supported by software. RADIO\_INHIBIT provides a mechanism for an external device to temporarily disable radio operation. Failure to observe the timing requirements defined in the RADIO\_INHIBIT AC Characteristics section, may result in unreliable netowrk operation. In designs where the RADIO\_INHIBIT function is not needed the input must either be tied, pulled or actively driven low to avoid excess leakage. **TMS**, **TCK**, **TDI**, **TDO**: JTAG port supporting software debug and boundary scan. **SLEEPn:** The SLEEPn function is not currently supported in software. The SLEEPn input must either be tied, pulled or actively driven high to avoid excess leakage. **UART\_RX, UART\_RX\_RTSn, UART\_RX\_CTSn, UART\_TX, UART\_TX\_RTSn, UART\_TX\_CTSn:** The API UART interface includes bi-directional wake up and flow control. Unused input signals must be driven or pulled to their inactive state. **TIMEn:** Strobing the TIMEn input is the most accurate method to acquire the network time maintained by Eterna. Eterna latches the network timestamp with sub-microsecond resolution on the rising edge of the TIMEn signal and produces a packet on the API serial port containing the timing information. UARTCO\_RX, UARTCO\_TX, UARTC1\_RX, UARTC1\_TX: The CLI UART provides a mechanism for monitoring, configuration and control of Eterna during operation. On the LTP5901/2-IPR CLI UART 0 is used when Eterna is not configured to support external RAM and CLI UART 1 is used when Eterna is configured to support external RAM. For a complete description of the supported commands see the SmartMesh IP Manager CLI Guide. EB DATA O through EB DATA 7, EB ADDR 0, EB ADDR 1, EB 10 LE1 through EB 10 LE2, EB 10 CSOn, **EB IO WEn, EB IO ENn:** The external bus provides a multiplexed address data bus enabling the Cortex-M3 direct access of external byte wide RAM. The additional RAM is used by network management software enabling the support of a larger network of motes with higher packet throughput. To support the addressing needed, each latch signal, EB\_IO\_LEO, EB\_IO\_LE1, and EB\_IO\_LE2 will strobe to latch 8-bits of address from the EB DATA[7:0] bus. EB IO LEO, EB IO LE1, and EB IO LE2 correspond to addres bits [25:18], [17:10] and [9:2] respectively. EB\_ADDR\_0 and EB\_ADDR\_1 correspond to the lower two bits of address. For systems with 256k bytes or less EB IO LE2 can be ignored. EB IO CSOn, EB IO WEn and EB 10 OEn provide chip select, write enable and output enable control of the external RAM. **FLASH\_P\_ENn, IPCS\_SSn, IPCS\_SCK, IPCS\_MISO, IPCS\_SSn:** The In-circuit programming control system (IPCS) bus enables in-circuit programming of Eterna's flash memory. IPCS\_SCK is a clock and should be terminated appropriately for the driving source to prevent overshoot and ringing. The LTP5901/LTP5902 is the world's most energy-efficient IEEE 802.15.4 compliant platform, enabling battery and energy harvested applications. With a powerful 32-bit ARM Cortex-M3, best-in-class radio, flash, RAM and purposebuilt peripherals, Eterna provides a flexible, scalable and robust networking solution for applications demanding minimal energy consumption and data reliability in even the most challenging RF environments. Shown in Figure 10, Eterna integrates purpose-built peripherals that excel in both low operating-energy consumption and the ability to rapidly and precisely cycle between operating and low power states. Items in the gray shaded region labeled analog core correspond to the analog/RF components. Figure 10. Eterna Block Diagram #### **POWER SUPPLY** Eterna is powered from a single pin, VSUPPLY, which powers the I/O cells and is also used to generate internal supplies. Eterna's two on-chip DC/DC converters minimize Eterna's energy consumption while the device is awake. To conserve power the DC/DC converters are disabled when the device is in low power state. Eterna's integrated power supply conditioning architecture, including the two integrated DC/DC converters and three integrated low dropout regulators, provides excellent rejection of supply noise. Eterna's operating supply voltage range is high enough to support direct connection to lithium-thionyl chloride, Li-SOCI2, sources and wide enough to support battery operation over a broad temperature range. #### SUPPLY MONITORING AND RESET Eterna integrates a power-on reset (PoR) circuit. As the RESETn input pin is nominally configured with an internal pull-up resistor, no connection is required. For a graceful shutdown, the software and the networking layers should be cleanly halted via API commands prior to assertion of the RESETn pin. See the SmartMesh IP Manager API Guide for details on the disconnect and reset commands. Eterna includes a soft brown-out monitor that fully protects the flash from corruption in the event that power is removed while writing to flash. Integrated flash supervisory functionality, in conjunction with a fault tolerant file system, yields a robust non-volatile storage solution. #### PRECISION TIMING A major feature of Eterna over competing 802.15.4 product offerings is its low power dedicated timing hardware and timing algorithms. This functionality provides timing precision two to three orders of magnitude better than any other low power solution available at the time of publication. Improved timing accuracy allows motes to minimize the amount of radio listening time required to ensure packet reception thereby lowering even further the power consumed by SmartMesh networks. Eterna's patented timing hardware and timing algorithms provide superior performance over rapid temperature changes, further differentiating Eterna's reliability when compared with other wireless products. In addition, precise timing enables networks to reduce spectral dead time, increasing total network throughput. ### **APPLICATION TIME SYNCHRONIZATION** In addition to coordinating time slots across the network, which is transparent to the user, Eterna's timing management is used to support two mechanisms to share network time. Having an accurate, shared, network-wide time base enables events to be accurately time stamped or tasks to be performed in a synchronized fashion across a network. Eterna will send a time packet through its serial interface when one of the following occurs: - Eterna receives an API request to read time - · The TIMEn signal is asserted The use of TIMEn has the advantage of being more accurate. The value of the timestamp is captured in hardware relative to the rising edge of TIMEn. If an API request is used, due to packet processing, the value of the timestamp may be captured several milliseconds after receipt of the packet due to packet processing. See section TIMEn AC Characteristics, for the time function's definition and specifications. #### **TIME REFERENCES** Eterna includes three clock sources: an internal relaxation oscillator, a low power oscillator designed for a 32.768kHz crystal, and the radio reference oscillator designed for a 20MHz crystal. #### **Relaxation Oscillator** The relaxation oscillator is the primary clock source for Eterna, providing the clock for the CPU, memory subsystems, and all peripherals. The internal relaxation oscillator is dynamically calibrated to 7.3728MHz. The internal relaxation oscillator typically starts up in a few µs, providing an expedient, low energy method for duty cycling between active and low power states. Quick start-up from the doze state, defined in the State Diagram section, allows Eterna to wake up and receive data over the UART and SPI interfaces by simply detecting activity on the appropriate signals. #### 32.768kHz Crystal Once Eterna is powered up and the 32.768kHz crystal source has begun oscillating, the 32.768kHz crystal remains operational while in the active state, and is used as the timing basis when in doze state. See the State Diagram section, for a description of Eterna's operational states. #### 20MHz Crystal The 20MHz crystal source provides a frequency reference for the radio, and is automatically enabled and disabled by Eterna as needed. #### **RADIO** Eterna includes the lowest power commercially available 2.4GHz IEEE 802.15.4e radio by a substantial margin. (Please refer to section Radio Specifications, for power consumption numbers). Eterna's integrated power amplifier is calibrated and temperature-compensated to consistently provide power at a limit suitable for worldwide radio certifications. Additionally, Eterna uniquely includes a hardware-based autonomous MAC that handles precise sequencing of peripherals, including the transmitter, the receiver, and advanced encryption standard (AES) peripherals. The hardware-based autonomous media access controller (MAC) minimizes CPU activity, thereby further decreasing power consumption. #### **UARTS** The principal network interface is through the application programming interface (API) UART. A command-line interface (CLI) is also provided for support of test and debug functions. Both UARTs sense activity continuously, consuming virtually no power until data is transferred over the port and then automatically returning to their lowest power state after the conclusion of a transfer. The definition for packet encoding on the API UART interface can be found in the SmartMesh IP Manager API Guide and the CLI command definitions can be found in the SmartMesh IP Manager CLI Guide. #### **API UART PROTOCOL** The API UART protocol was created with the goal of supporting a wide range of companion multipoint control units (MCUs) while reducing power consumption of the system. The receive half of the API UART protocol includes two additional signals in addition to UART\_RX: UART\_RX\_RTSn and UART\_RX\_CTSn. The transmit half of the API UART protocol includes two additional signals in addition to UART\_TX: UART\_TX\_RTSn and UART\_TX\_CTSn. The API UART protocol is referred to as Mode 4. In the figures accompanying the protocol descriptions, signals driven by the companion processor are drawn in black and signals driven by Eterna are drawn in blue. #### **UART Mode 4** UART Mode 4 incorporates level-sensitive flow control on the TX channel and requires no flow control on the RX channel, supporting 115200 baud. The use of levelsensitive flow control signals enables higher data rates with the option of using a reduced set of the flow control signals; however, Mode 4 has specific limitations. First, the use of the RX flow control signals (UART RX RTSn and UART RX CTSn) for Mode 4 are optional provided the use is limited to the industrial temperature range (-40°C to 85°C); otherwise, the flow control is mandatory. If RX flow control signals are not used, UART RX RTSn should be tied to VSUPPLY (inactive) and UART RX CTSn should be left unconnected. Second, unless the companion processor is always ready to receive a packet, the companion processor must negate UART TX CTSn prior to the end of the current packet. Failure to negate UART TX CTSn prior to the end of a packet may result in back to back packets. Third, the companion processor must wait at least t<sub>RX INTERPACKET</sub> between transmitting packets on UART\_RX. See the UART AC Characteristics section for complete timing specifications. Packets are HDLC encoded with one stop bit and no parity bit. The flow control signals for the TX channel are shown in Figure 11. Transfers are initiated by Eterna asserting UART\_TX\_RTSn. The UART\_TX\_CTSn signal may be actively driven by the companion processor when ready to receive a packet or UART\_TX\_CTSn may be tied low if the companion processor is always ready to receive a packet. After detecting a logic '0' on UART\_TX\_CTSn Eterna sends the entire packet. Following the transmission of the final byte in the packet Eterna negates UART\_TX\_RTSn and waits for tx\_INTERPACKET, defined in the UART AC Characteristics section, before asserting UART\_TX\_RTSn again. For details on the timing of the UART protocol, see the UART AC Characteristics section. Figure 11. UART Mode 4 Transmit Flow Control #### **CLI UART** The command line interface (CLI) UART port is a two wire protocol (TX and RX) that operates at a fixed 9600 baud rate with one stop bit and no parity. The CLI UART interface is intended to support command line instructions and response activity. #### **AUTONOMOUS MAC** Eterna was designed as a system solution to provide a reliable, ultralow power, and secure network. A reliable network capable of dynamically optimizing operation over changing environments requires solutions that are far too complex to completely support through hardware acceleration alone. As described in the Precision Timing section, proper time management is essential for optimizing a solution that is both low power and reliable. To address these requirements Eterna includes the autonomous MAC, which incorporates a coprocessor for controlling all of the time-critical radio operations. The autonomous MAC provides two benefits: first, preventing variable software latency from affecting network timing and second, greatly reducing system power consumption by allowing the CPU to remain inactive during the majority of the radio activity. The autonomous MAC, provides software-independent timing control of the radio and radio-related functions, resulting in superior reliability and exceptionally low power. #### **SECURITY** Network security is an often overlooked component of a complete network solution. Proper implementation of security protocols is significant in terms of both engineering effort and market value in an OEM product. Eterna system solutions provide a FIPS-197 validated encryption scheme that includes authentication and encryption at the MAC and network layers with separate keys for each mote. This not only yields end-to-end security, but if a mote is somehow compromised, communication from other motes is still secure. A mechanism for secure key exchange allows keys to be kept fresh. To prevent physical attacks, Eterna includes hardware support for electronically locking devices, thereby preventing access to Eterna's flash and RAM memory and thus the keys and code stored therein. #### **TEMPERATURE SENSOR** Eterna includes a calibrated temperature sensor on chip. The temperature readings are available locally through Eterna's serial API, in addition to being available via the network manager. The performance characteristics of the temperature sensor can be found in the Temperature Sensor Characteristics section. #### RADIO INHIBIT The RADIO\_INHIBIT input enables an external controller to temporarily disable the radio software drivers (for example, to take a sensor reading that is susceptible to radio interference). When RADIO\_INHIBIT is asserted the software radio drivers will disallow radio operations including clear channel assessment, packet transmits, or packet receipts. If the radio is active in the current time slot when RADIO\_INHIBIT is asserted the radio will be disabled after the present operation completes. For details on the timing associated with RADIO\_INHIBIT, see the RADIO\_INHIBIT AC Characteristics section. #### SOFTWARE INSTALLATION Devices are supplied with the flash erased, requiring programming as part of the OEMs manufacturing procedure. The US Department of Commerce places restrictions on export of systems and software supporting encryption. All of Linear/Dust product software produced to date contains encryption and is subject to export regulations and may be provided only via MyLinear, https://www.linear.com/mylinear. Customers purchasing SmartMesh products will receive a certificate containing a registration key and registration instructions with their order. After registering with the key, customers will be able to download SmartMesh software images from MyLinear. Once registered, customers will receive automated e-mail notifications as software updates are made availabe. Linear Technology offers the DC9010, in circuit programmer for the Eterna based products. While the DC9010, is provided as a finished product, the design documents are provided as a reference for customers. Once software has been loaded, devices can be configured via either the CLI or API ports. Configuration commands and settings are defined in SmartMesh IP Manager API Guide and SmartMesh IP Manager CLI Guide. #### **FLASH DATA RETENTION** Eterna contains internal flash (non-volatile memory) to store calibration results, unique ID, configuration settings and software images. Flash retention is specified over the operating temperature range. See Electrical Characteristics and Absolute Maximum Ratings sections. Non destructive storage above the operating temperature range of -40°C to 85°C is possible; although, this may result in a degradation of retention characteristics. The degradation in flash retention for temperatures >85°C can be approximated by calculating the dimensionless acceleration factor using the following equation. $$AF = e^{\left[\left(\frac{Ea}{k}\right) \cdot \left(\frac{1}{T_{USE} + 273} - \frac{1}{T_{STRESS} + 273}\right)\right]}$$ Where: AF = acceleration factor Ea = activation energy = 0.6eV $k = 8.625 \cdot 10^{-5} eV/^{\circ}K$ T<sub>USE</sub> = is the specified temperature retention in °C T<sub>STRESS</sub> = actual storage temperature in °C Example: Calculate the effect on retention when storing at a temperature of 105°C. $T_{STRFSS} = 105$ °C $T_{IISF} = 85^{\circ}C$ AF = 2.8 So the overall retention of the flash would be degraded by a factor of 2.8, reducing data retention from 20 years at 85°C to 7.1 years at 105°C. #### **NETWORKING** The LTP5901-IPR/LTP5902-IPR network manager provides the ingress/egress point for at the wired to wireless mesh network boundary, via the API UART interface. The complexity of the mesh network management is handled entirely within the embedded software, which provides dynamic network optimization, deterministic power management, intelligent routing, and configurable bandwidth allocation while achieving carrier class data reliability and low power operation. ### **Dynamic Network Optimization** Dynamic network optimization allows Eterna to address the changing RF requirements in harsh industrial environments resulting in a network that is continuously self-monitoring and self-adjusting. The manager performs dynamic network optimization based upon periodic reports on network health and link quality that it receives from the network motes. The manager uses this information to provide performance statistics to the application layer and proactively solve problems in the network. Dynamic network optimization not only maintains network health, but also allows Eterna to deliver deterministic power management. One of the key advantages of SmartMesh networking solutions is the network manager is aware of and tracking the success or failure of every packet transaction, so not only can the network be optimized, but the solution can be rigorously tested to produce a system solution with better than 99.999% reliability. #### **Deterministic Power Management** Deterministic power management balances traffic in the network by diverting traffic around heavily loaded motes (for example, motes with high reporting rates). In doing so, it reduces power consumption for these motes and balances power consumption across the network. Deterministic power management provides predictable maintenance schedules to prevent down time and lower the cost of network ownership. When combined with field devices using Eterna's industry-leading low power radio technology, deterministic power management enables over a decade of battery life for network motes. ### **Intelligent Routing** Intelligent routing provides each packet with an optimal path through the network. The shortest distance between two points is a straight line, but in RF the quickest path is not always the one with the fewest hops. Intelligent routing finds optimal paths by considering the link quality (one path may lose more packets than another) and the retry schedule, in addition to the number of hops. The result is reduced network power consumption, elimination of in-network collisions, and unmatched network scalability and reliability. ### **Configurable Bandwidth Allocation** SmartMesh networks provide configurations that enable users to make bandwidth and latency versus power tradeoffs both network-wide and on a per device basis. This flexibly enables solutions that tailored to the application requirements, such as request/response, fast file transfer, and alerting. Relevant configuration parameters are described in the SmartMesh IP Users Guide. The design trade-offs between network performance and current consumption are supported via the SmartMesh Power and Performance Estimator. ### **IP Manager Options** The IP Manager can operate with or without external SRAM, as described in the LTP5901 and LTP5902 Integration Guide. When used without external SRAM, the IP manager is limited to managing networks of 32 motes or fewer and is limited to a maximum packet throughput of 24 packets per second. With external SRAM, the IP Manager supports managing networks of up to 100 motes and the packet throughput of the IP Manager increases from 24 packets per second to 36 packets per second. #### **State Diagram** In order to provide capabilities and flexibility in addition to ultra low power, Eterna operates in various states, as shown in Figure 12 Eterna State Diagram and described in this section. State transitions shown in red are not recommended. #### Start-Up Start-up occurs as a result of either crossing the power-on reset threshold or asserting RESETn. After the completion of power-on reset or the falling edge of an internally synchronized RESETn, Eterna loads its fuse table which, as described in the previous section, includes setting I/O direction. In this state, Eterna checks the state of the FLASH\_P\_ENn and RESETn and enters the serial flash emulation mode if both signals are asserted. If the FLASH\_P\_ENn pin is not asserted but RESETn is asserted, Eterna automatically reduces its energy consumption to a minimum until RESETn is released. Once RESETn is de-asserted, Eterna goes through a boot sequence, and then enters the active state. #### Serial Flash Emulation When both RESETn and FLASH\_P\_ENn are asserted, Eterna disables normal operation and enters a mode to emulate the operation of a serial flash. In this mode, its flash can be programmed. #### Operation Once Eterna has completed start-up, Eterna transitions to the operational group of states (active/CPU active, active/CPU inactive, and Doze). There, Eterna cycles between the various states, automatically selecting the lowest possible power state while fulfilling the demands of network operation. Figure 12. Eterna State Diagram #### **Active State** In the active state, Eterna's relaxation oscillator is running and peripherals are enabled as needed. The ARM Cortex-M3 cycles between CPU-active and CPU-inactive (referred to in the ARM Cortex-M3 literature as sleep now mode). Eterna's extensive use of DMA and intelligent peripherals that independently move Eterna between active state and doze state minimizes the time the CPU is active, significantly reducing Eterna's energy consumption. #### **Doze State** The doze state consumes orders of magnitude less current than the active state and is entered when all of the peripherals and the CPU are inactive. In the Doze state Eterna's full state is retained, timing is maintained, and Eterna is configured to detect, wake, and rapidly respond to activity on I/Os (such as UART signals and the TIMEn pin). In the doze state the 32.768kHz oscillator and associated timers are active. # APPLICATIONS INFORMATION #### REGULATORY AND STANDARDS COMPLIANCE #### **Radio Certification** The LTP5901 and LTP5902 have been certified under a single modular certification, with the module name of ETERNA2. Following the regulatory requirements provided in the ETERNA2 Users Guide can enable customers to ship products in the supported geographies, by simply completing an unintentional radiator scan of the finished product(s). The ETERNA2 Users Guide also provides the technical information needed to enable customers to further certify either the modules or products based upon the modules in geographies that have not or do not support modular certification. # Compliance to Restriction of Hazardous Substances (RoHS) Restriction of hazardous substances 2(RoHS 2) is a directive that places maximum concentration limits on the use of certain hazardous substances in electrical and electronic equipment. Linear Technology is committed to meeting the requirements of the European Community directive 2011/65/EU. This product has been specifically designed to utilize RoHS-compliant materials and to eliminate or reduce the use of restricted materials to comply with 2011/65/EU. The RoHS-compliant design features include: - RoHS-compliant solder for solder joints - RoHS-compliant base metal alloys - RoHS-compliant precious metal plating - RoHS-compliant cable assemblies and connector choices - Halogen-free mold compound - RoHS-compliant and 245°C re-flow compatible Note: Customers may elect to use certain types of leadfree solder alloys in accordance with the European Community directive 2011/65/EU. Depending on the type of solder paste chosen, a corresponding process change to optimize reflow temperatures may be required. #### **SOLDERING INFORMATION** The LTP5901 and LTP5902 are suitable for both eutectic PbSn and RoHS-6 reflow. The maximum reflow soldering temperature is 260°C. A more detailed description of layout recommendations, assembly procedures and design considerations is included in the LTP5901 and LTP5902 Hardware Integration Guide. # LTP5901-IPR/LTP5902-IPR # RELATED DOCUMENTATION | TITLE | LOCATION | DESCRIPTION | | |---------------------------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | SmartMesh IP Users Guide | http://www.linear.com/docs/41880 | Theory of operation for SmartMesh IP networks and motes | | | SmartMesh IP Manager API Guide | http://www.linear.com/docs/41883 | Definitions of the applications interface commands available over the API UART | | | SmartMesh IP Manager CLI Guide | http://www.linear.com/docs/41882 | Definitions of the command line interface commands available over the CLI UART | | | LTP5901 and LTP5902 Hardware<br>Integration Guide | http://www.linear.com/docs/41877 | Recommended practices for designing with the LTP5901 and LTP5902 | | | ETERNA2 Users Guide | http://www.linear.com/docs/42916 | The ETERNA2 module user's guide covering certification requirements for certified geographies and support documentation enabling customer certification in additional geographies for the LTP5901 and LTP5902 | | | SmartMesh IP Tools Guide | http://www.linear.com/docs/42453 | The user's guide for all IP related tools, and specifically the definition for the on-chip Application Protocol (OAP) | | # PACKAGE DESCRIPTION Please refer to http://www.linear.com/product/LTP5901-IPR#packaging for the most recent package drawings. Figure 13. LTP5901 Mechanical Drawing # PACKAGE DESCRIPTION Please refer to http://www.linear.com/product/LTP5901-IPR#packaging for the most recent package drawings. Figure 14. LTP5902 Mechanical Drawing 59012iprfa 59012IPR F13 # **REVISION HISTORY** | REV | DATE | DESCRIPTION | PAGE NUMBER | |-----|-------|---------------------------------------|-------------| | Α | 11/15 | Updated ordering part number options. | 5, 27 | | | | Added total inductance, capacitance. | 8 | | | | Added Software Installation section. | 26 | # TYPICAL APPLICATION #### **Power over Ethernet Network Manager** # **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | | |-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--| | LTC5800-IPR | IP Wireless Mesh Manager | QFN Network Manager | | | LTP5901-IPM IP Wireless Mesh Mote PCB Module with Chip Antenna | | Includes Modular Radio Certification in the United States, Canada, Europe, Japan, South Korea, Taiwan, India, Australia and New Zealand | | | LTP5902-IPM IP Wireless Mesh Mote PCB Module with MMCX Antenna Connector | | Includes Modular Radio Certification in the United States, Canada, Europe, Japan, South Korea, Taiwan, India, Australia and New Zealand | | | LTC2379-18 18-Bit,1.6Msps/1Msps/500ksps/<br>250ksps Serial, Low Power ADC | | 2.5V Supply, Differential Input, 101.2dB SNR, ±5V Input Range, DGC | | | LTC3388-1/<br>LTC3388-3 | 20V High Efficiency Nanopower<br>Step-Down Regulator | 860nA I $_{\rm Q}$ in Sleep, 2.7V to 20V Input, V $_{\rm OUT}$ : 1.2V to 5.0V, Enable and Standby Pins | | | LTC3588-1 | Piezoelectric Energy Generator with<br>Integrated High Efficiency Buck<br>Converter | $V_{IN}$ : 2.7V to 20V; $V_{OUT(MIN)}$ : Fixed to 1.8V, 2.5V, 3.3V, 3.6V; $I_Q$ = 0.95 $\mu A$ ; 3mm $\times$ 3mm DFN-10 and MSOP-10E Packages | | | LTC3108-1 | Ultralow Voltage Step-Up Converter and Power Manager | $V_{IN}$ : 0.02V to 1V; $V_{OUT}$ = 2.5V, 3V, 3.7V, 4.5V Fixed; $I_Q$ = 6 $\mu$ A; 3mm $\times$ 4mm DFN-12 and SSOP-16 Packages | | | LTC3459 | Micropower Synchronous Boost<br>Converter | $V_{IN}$ : 1.5V to 5.5V; $V_{OUT(MAX)}$ = 10V; $I_Q$ = 10 $\mu$ A; 2mm $\times$ 2mm DFN, 2mm $\times$ 3mm DFN or SOT-23 Package | | | LTC4265 | IEEE 802.3at High Power PD Interface<br>Controller with 2-Event Classification | 2-Event Classification Recognition, 100mA Inrush Current, Single-Class Programming Resistor, Full Compliance to 802.3at | | | LT8300 100V Micropower Isolated Flyback<br>Converter with 150V/260mA Switch | | 6V ≤ V <sub>IN</sub> ≤ 100V, No Opto Flyback , 5-Lead TSOT-23 Package | | LT 1115 REV A • PRINTED IN USA TECHNOLOGY © LINEAR TECHNOLOGY CORPORATION 2014 Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! #### Наши преимущества: - Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов: - Поставка более 17-ти миллионов наименований электронных компонентов; - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001: - Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну; - Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела: - Подбор оптимального решения, техническое обоснование при выборе компонента; - Подбор аналогов; - Консультации по применению компонента; - Поставка образцов и прототипов; - Техническая поддержка проекта; - Защита от снятия компонента с производства. #### Как с нами связаться **Телефон:** 8 (812) 309 58 32 (многоканальный) Факс: 8 (812) 320-02-42 Электронная почта: org@eplast1.ru Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.