

# SPC56AP60x, SPC56AP54x SPC560P60x, SPC560P54x

32-bit Power Architecture<sup>®</sup> based MCU with 1088 KB Flash memory and 80 KB RAM for automotive chassis and safety applications

## Features

- 64 MHz, single issue, 32-bit CPU core complex (e200z0h)
  - Compliant with Power Architecture<sup>®</sup> embedded category
  - Variable Length Encoding (VLE)
- Memory organizazion
  - Up to 1024 KB on-chip code Flash memory with additional 64 KB for EEPROM emulation (data flash), with ECC, with erase/program controller
  - Up to 80 KB on-chip SRAM with ECC
- Fail safe protection
  - ECC protection on system SRAM and Flash
  - Safety port
  - SWT with servicing sequence pseudorandom generator
  - Power management
  - Non-maskable interrupt for both cores
  - Fault collection and control unit (FCCU)
  - Safe mode of system-on-chip (SoC)
  - Register protection scheme
- Nexus<sup>®</sup> L2+ interface
- Single 3.3 V or 5 V supply for I/Os and ADC
- 2 on-platform peripherals set with 2 INTC
- 16-channel eDMA controller with multiple transfer request sources
- General purpose I/Os (80 GPIO + 26 GPI on LQFP144; 49 GPIO + 16 GPI on LQFP100)
- 2 general purpose eTimer units
  - 6 timers, each with up/down count capabilities
  - 16-bit resolution, cascadable counters
  - Quadrature decode with rotation direction flag
  - Double buffer input capture and output compare



#### Doc ID 18340 Rev 5

1/105

This is information on a product in full production.



Datasheet - production data

- Communications interfaces
  - 2 LINFlex modules (LIN 2.1, 1 × Master/Slave, 1 × Master Only)
  - 5 DSPI modules with automatic chip select generation
  - 2 FlexCAN interfaces (2.0B Active) with 32 message buffers
  - 1 Safety port based on FlexCAN; usable as third CAN when not used as safety port
  - 1 FlexRay<sup>™</sup> module (V2.1) with dual or single channel, 64 message buffers and up to 10 Mbit/s
- 2 CRC units with three contexts and 3 hardwired polynomials(CRC8,CRC32 and CRC-16-CCITT)
- 10-bit A/D converter
  - 27 input channels and pre-sampling feature
  - Conversion time < 1 µs including sampling time at full precision
  - Programmable cross triggering unit (CTU)
  - 4 analog watchdog with interrupt capability
- On-chip CAN/UART Bootstrap loader with boot assist module (BAM)
- Ambient temperature ranges: -40 to 125 °C or -40 to 105 °C

Table 1. Device summary

| Package | Part number                |                            |  |
|---------|----------------------------|----------------------------|--|
| rackage | 768 KB Flash               | 1 MB Flash                 |  |
| LQFP144 | SPC560P54L5<br>SPC56AP54L5 | SPC560P60L5<br>SPC56AP60L5 |  |
| LQFP100 | SPC560P54L3<br>SPC56AP54L3 | SPC560P60L3<br>SPC56AP60L3 |  |

# Contents

| 1 | Introc | duction  |                                                   |
|---|--------|----------|---------------------------------------------------|
|   | 1.1    | Docume   | ent overview                                      |
|   | 1.2    | Descrip  | tion                                              |
|   | 1.3    | Device   | comparison                                        |
|   | 1.4    | Block di | agram                                             |
|   | 1.5    | Feature  | details                                           |
|   |        | 1.5.1    | High performance e200z0h core processor           |
|   |        | 1.5.2    | Crossbar switch (XBAR)13                          |
|   |        | 1.5.3    | Enhanced direct memory access (eDMA)14            |
|   |        | 1.5.4    | On-chip flash memory with ECC14                   |
|   |        | 1.5.5    | On-chip SRAM with ECC                             |
|   |        | 1.5.6    | Interrupt controller (INTC)15                     |
|   |        | 1.5.7    | System clocks and clock generation                |
|   |        | 1.5.8    | Frequency modulated phase-locked loop (FMPLL)     |
|   |        | 1.5.9    | Main oscillator                                   |
|   |        | 1.5.10   | Internal RC oscillator                            |
|   |        | 1.5.11   | Periodic interrupt timer (PIT)17                  |
|   |        | 1.5.12   | System timer module (STM) 17                      |
|   |        | 1.5.13   | Software watchdog timer (SWT)                     |
|   |        | 1.5.14   | Fault collection and control unit (FCCU)          |
|   |        | 1.5.15   | System integration unit (SIUL)                    |
|   |        | 1.5.16   | Boot and censorship                               |
|   |        | 1.5.17   | Error correction status module (ECSM)             |
|   |        | 1.5.18   | FlexCAN                                           |
|   |        | 1.5.19   | Safety port (FlexCAN)                             |
|   |        | 1.5.20   | FlexRay                                           |
|   |        | 1.5.21   | Serial communication interface module (LINFlex)21 |
|   |        | 1.5.22   | Deserial serial peripheral interface (DSPI)22     |
|   |        | 1.5.23   | eTimer                                            |
|   |        | 1.5.24   | Analog-to-digital converter (ADC)23               |
|   |        | 1.5.25   | Cross triggering unit (CTU)23                     |
|   |        | 1.5.26   | Cyclic redundancy check (CRC)24                   |
|   |        | 1.5.27   | Nexus development interface (NDI)                 |
|   |        | 1.5.28   | IEEE 1149.1 (JTAG) controller                     |
|   |        |          |                                                   |



|   |        | 1.5.29    | On-chip voltage regulator (VREG)                                 | 26 |
|---|--------|-----------|------------------------------------------------------------------|----|
| 2 | Packa  | age pino  | outs and signal descriptions                                     | 27 |
|   | 2.1    | Packag    | e pinouts                                                        | 27 |
|   | 2.2    | Pin des   | criptions                                                        | 29 |
|   |        | 2.2.1     | Power supply and reference voltage pins                          | 29 |
|   |        | 2.2.2     | System pins                                                      | 31 |
|   |        | 2.2.3     | Pin muxing                                                       | 33 |
| 3 | Electi | rical cha | aracteristics                                                    | 48 |
|   | 3.1    | Introduc  | ction                                                            | 48 |
|   | 3.2    | Parame    | ter classification                                               | 48 |
|   | 3.3    | Absolut   | e maximum ratings                                                | 49 |
|   | 3.4    | Recom     | mended operating conditions                                      | 51 |
|   | 3.5    | Therma    | I characteristics                                                | 55 |
|   |        | 3.5.1     | General notes for specifications at maximum junction temperature | 56 |
|   | 3.6    | Electror  | magnetic interference (EMI) characteristics                      | 58 |
|   | 3.7    | Electros  | static discharge (ESD) characteristics                           | 58 |
|   | 3.8    | Power r   | nanagement electrical characteristics                            | 58 |
|   |        | 3.8.1     | Voltage regulator electrical characteristics                     | 58 |
|   |        | 3.8.2     | Voltage monitor electrical characteristics                       | 60 |
|   | 3.9    | Power l   | Jp/Down sequencing                                               | 61 |
|   | 3.10   | NVUSR     | O register                                                       | 63 |
|   |        | 3.10.1    | NVUSRO[PAD3V5V] field description                                | 63 |
|   | 3.11   | DC elec   | trical characteristics                                           | 64 |
|   |        | 3.11.1    | DC electrical characteristics (5 V)                              | 64 |
|   |        | 3.11.2    | DC electrical characteristics (3.3 V)                            | 67 |
|   |        | 3.11.3    | I/O pad current specification                                    | 71 |
|   | 3.12   | Main os   | cillator electrical characteristics                              | 72 |
|   | 3.13   | FMPLL     | electrical characteristics                                       | 73 |
|   | 3.14   | 16 MHz    | RC oscillator electrical characteristics                         | 74 |
|   | 3.15   | Analog-   | to-Digital converter (ADC) electrical characteristics            | 74 |
|   |        | 3.15.1    | Input impedance and ADC accuracy                                 | 75 |
|   |        | 3.15.2    | ADC conversion characteristics                                   | 80 |
|   | 3.16   | Flash m   | nemory electrical characteristics                                | 81 |



|   | 3.17  | AC spe   | cifications                           |
|---|-------|----------|---------------------------------------|
|   |       | 3.17.1   | Pad AC specifications                 |
|   | 3.18  | AC timi  | ng characteristics                    |
|   |       | 3.18.1   | RESET pin characteristics             |
|   |       | 3.18.2   | IEEE 1149.1 interface timing          |
|   |       | 3.18.3   | Nexus timing                          |
|   |       | 3.18.4   | External interrupt timing (IRQ pin)90 |
|   |       | 3.18.5   | DSPI timing                           |
| 4 | Packa | age cha  | racteristics                          |
|   | 4.1   | ECOPA    | CK®                                   |
|   | 4.2   | Packag   | e mechanical data                     |
|   |       | 4.2.1    | LQFP144 mechanical outline drawing97  |
|   |       | 4.2.2    | LQFP100 mechanical outline drawing    |
| 5 | Order | ina infa | ormation                              |
|   |       |          |                                       |



# List of tables

| Table 1.  | Device summary                                                                                                          | 1    |
|-----------|-------------------------------------------------------------------------------------------------------------------------|------|
| Table 2.  | SPC56xP54/60 device comparison                                                                                          | 7    |
| Table 3.  | SPC56xP54/60 device configuration difference                                                                            | 9    |
| Table 4.  | SPC56xP54/60 series block summary                                                                                       | . 11 |
| Table 5.  | Supply pins                                                                                                             | . 29 |
| Table 6.  | System pins                                                                                                             | . 31 |
| Table 7.  | Pin muxing                                                                                                              | . 33 |
| Table 8.  | Parameter classifications                                                                                               | . 48 |
| Table 9.  | Absolute maximum ratings                                                                                                | . 49 |
| Table 10. | Recommended operating conditions (5.0 V)                                                                                | . 51 |
| Table 11. | Recommended operating conditions (3.3 V)                                                                                | . 52 |
| Table 12. | Thermal characteristics for 144-pin LQFP                                                                                | . 55 |
| Table 13. | Thermal characteristics for 100-pin LQFP                                                                                | . 56 |
| Table 14. | EMI testing specifications                                                                                              | . 58 |
| Table 15. | ESD ratings,                                                                                                            | . 58 |
| Table 16. | Approved NPN ballast components                                                                                         | . 59 |
| Table 17. | Voltage regulator electrical characteristics                                                                            | . 60 |
| Table 18. | Low voltage monitor electrical characteristics.                                                                         | . 61 |
| Table 19. | PAD3V5V field description                                                                                               | . 63 |
| Table 20. | DC electrical characteristics (5.0 V, NVUSRO[PAD3V5V]=0)                                                                | . 64 |
| Table 21. | Supply current (5.0 V, NVUSRO[PAD3V5V]=0)                                                                               | . 66 |
| Table 22. | DC electrical characteristics (3.3 V, NVUSRO[PAD3V5V]=1)                                                                |      |
| Table 23. | Supply current (3.3 V, NVUSRO[PAD3V5V]=1)                                                                               |      |
| Table 24. | Peripherals supply current (5 V and 3.3 V)                                                                              | . 70 |
| Table 25. | I/O supply segment                                                                                                      | . 71 |
| Table 26. | I/O consumption                                                                                                         | . 71 |
| Table 27. | Main oscillator electrical characteristics (5.0 V, NVUSRO[PAD3V5V]=0)                                                   | . 72 |
| Table 28. | Main oscillator electrical characteristics (3.3 V, NVUSRO[PAD3V5V]=1)                                                   |      |
| Table 29. | Input clock characteristics.                                                                                            | . 73 |
| Table 30. | PLLMRFM electrical specifications                                                                                       |      |
|           | $(V_{DDPLL} = 1.08 \text{ V to } 1.32 \text{ V}, V_{SS} = V_{SSPLL} = 0 \text{ V}, \text{ TA} = \text{TL to TH}) \dots$ |      |
| Table 31. | 16 MHz RC oscillator electrical characteristics                                                                         |      |
| Table 32. | ADC conversion characteristics                                                                                          |      |
| Table 33. | Program and erase specifications                                                                                        |      |
| Table 34. | Flash memory module life.                                                                                               |      |
| Table 35. | Flash read access timing                                                                                                |      |
| Table 36. | Output pin transition times                                                                                             |      |
| Table 37. | RESET electrical characteristics                                                                                        |      |
| Table 38. | JTAG pin AC electrical characteristics                                                                                  |      |
| Table 39. | Nexus debug port timing                                                                                                 |      |
| Table 40. | External interrupt timing                                                                                               |      |
| Table 41. | DSPI timing.                                                                                                            |      |
| Table 42. | LQFP144 mechanical data                                                                                                 |      |
| Table 43. | LQFP100 mechanical data                                                                                                 |      |
| Table 44. | Document revision history                                                                                               | 102  |



# List of figures

| Figure 1.  | SPC56xP54/60 block diagram 10                           |
|------------|---------------------------------------------------------|
| Figure 2.  | LQFP176 pinout (top view)                               |
| Figure 3.  | LQFP144 pinout (top view)                               |
| Figure 4.  | LQFP100 pinout (top view)                               |
| Figure 5.  | Power supplies constraints                              |
| Figure 6.  | Independent ADC supply                                  |
| Figure 7.  | Power supplies constraints                              |
| Figure 8.  | Independent ADC supply                                  |
| Figure 9.  | Voltage regulator configuration                         |
| Figure 10. | Power-up typical sequence                               |
| Figure 11. | Power-down typical sequence                             |
| Figure 12. | Brown-out typical sequence                              |
| Figure 13. | I/O input DC electrical characteristics definition      |
| Figure 14. | I/O input DC electrical characteristics definition      |
| Figure 15. | ADC characteristics and error definitions               |
| Figure 16. | Input equivalent circuit (precise channels)             |
| Figure 17. | Input equivalent circuit (extended channels)            |
| Figure 18. | Transient behavior during sampling phase77              |
| Figure 19. | Spectral representation of input signal                 |
| Figure 20. | Start-up reset requirements                             |
| Figure 21. | Noise filtering on reset signal                         |
| Figure 22. | JTAG test clock input timing                            |
| Figure 23. | JTAG test access port timing                            |
| Figure 24. | JTAG boundary scan timing                               |
| Figure 25. | Nexus output timing                                     |
| Figure 26. | Nexus event trigger and test clock timings              |
| Figure 27. | Nexus TDI, TMS, TDO timing                              |
| Figure 28. | External interrupt timing                               |
| Figure 29. | DSPI classic SPI timing — master, CPHA = 0              |
| Figure 30. | DSPI classic SPI timing — master, CPHA = 1              |
| Figure 31. | DSPI classic SPI timing — slave, CPHA = 0               |
| Figure 32. | DSPI classic SPI timing — slave, CPHA = 1               |
| Figure 33. | DSPI modified transfer format timing — master, CPHA = 0 |
| Figure 34. | DSPI modified transfer format timing — master, CPHA = 1 |
| Figure 35. | DSPI modified transfer format timing — slave, CPHA = 0  |
| Figure 36. | DSPI modified transfer format timing — slave, CPHA = 1  |
| Figure 37. | DSPI PCS strobe (PCSS) timing                           |
| Figure 38. | LQFP144 package mechanical drawing97                    |
| Figure 39. | LQFP100 package mechanical drawing                      |
| Figure 40. | Ordering information scheme                             |





## 1 Introduction

## 1.1 Document overview

This document provides electrical specifications, pin assignments, and package diagrams for the SPC56xP54/60 series of microcontroller units (MCUs). It also describes the device features and highlights important electrical and physical characteristics. For functional characteristics, refer to the device reference manual.

## 1.2 Description

This 32-bit system-on-chip (SoC) automotive microcontroller family is the latest achievement in integrated automotive application controllers. It belongs to an expanding range of automotive-focused products designed to address chassis applications specifically the airbag application.

This family is one of a series of next-generation integrated automotive microcontrollers based on the Power Architecture technology.

The advanced and cost-efficient host processor core of this automotive controller family complies with the Power Architecture embedded category. It operates up to 64 MHz and offers high performance processing optimized for low power consumption. It capitalizes on the available development infrastructure of current Power Architecture devices and is supported with software drivers, operating systems and configuration code to assist with users implementations.

## 1.3 Device comparison

*Table 2* provides a summary of different members of the SPC56xP54/60 family and their features—relative to Full-featured version—to enable a comparison among the family members and an understanding of the range of functionality offered within this family.

| Feature                                                   | SPC560P54      | SPC560P60       | SPC56AP54           | SPC56AP60 |
|-----------------------------------------------------------|----------------|-----------------|---------------------|-----------|
| Code Flash memory (with ECC)                              | 768 KB         | 1 MB            | 768 KB              | 1 MB      |
| Data Flash / EE (with ECC)                                |                | 64              | KB                  |           |
| SRAM (with ECC)                                           | 64 KB          | 80 KB           | 64 KB               | 80 KB     |
| Processor core                                            | 32-bit e200z0h |                 | 32-bit Dual e200z0h |           |
| Instruction set                                           |                | VI              | Ē                   |           |
| CPU performance                                           | 0-64 MHz       |                 |                     |           |
| FMPLL (frequency-modulated phase-<br>locked loop) modules |                |                 | 1                   |           |
| INTC (interrupt controller) channels                      | 148            |                 |                     |           |
| PIT (periodic interrupt timer)                            |                | 1 (includes fou | r 32-bit timers)    |           |

Table 2. SPC56xP54/60 device comparison



| Table 2.         SPC56xP54/60 device comparison (continued) |                                |                                                     |                    |                  |                                              |  |
|-------------------------------------------------------------|--------------------------------|-----------------------------------------------------|--------------------|------------------|----------------------------------------------|--|
|                                                             | Feature                        | SPC560P54                                           | SPC560P60          | SPC56AP54        | SPC56AP60                                    |  |
| Enhanced I<br>access) cha                                   | DMA (direct memory<br>annels   | 16                                                  |                    |                  |                                              |  |
| FlexRay                                                     |                                |                                                     | Yes (64 mes        | sage buffer)     |                                              |  |
| FlexCAN (c                                                  | controller area network)       |                                                     | 3 <sup>(1)</sup>   | ),(2)            |                                              |  |
| Safety port                                                 |                                |                                                     | Yes (via third Fl  | exCAN module)    |                                              |  |
| FCCU (faul                                                  | t collection and control unit) |                                                     | Ye                 | s <sup>(3)</sup> |                                              |  |
| CTU (cross                                                  | s triggering unit)             |                                                     | Ye                 | es               |                                              |  |
| eTimer cha                                                  | nnels                          |                                                     | 2 >                | <b>&lt;</b> 6    |                                              |  |
| FlexPWM (<br>channels                                       | pulse-width modulation)        | No                                                  |                    |                  |                                              |  |
| Analog-to-c                                                 | ligital converters (ADC)       | One (10-bit, 27-channel) <sup>(4)</sup>             |                    |                  |                                              |  |
| LINFlex modules                                             |                                | 2 (1 × Master/Slave, 1 × Master only)               |                    |                  |                                              |  |
| DSPI (deserial serial peripheral interface) modules         |                                | 5 <sup>(5)</sup>                                    |                    |                  |                                              |  |
| CRC (cyclic                                                 | c redundancy check) units      | 2 <sup>(6)</sup>                                    |                    |                  |                                              |  |
| JTAG interface                                              |                                | Yes                                                 |                    |                  |                                              |  |
| Nexus port                                                  | controller (NPC)               | Yes (Level 2+) <sup>(7)</sup>                       |                    |                  |                                              |  |
| Digital power supply <sup>(8)</sup>                         |                                | 3.3 V or 5 V single supply with external transistor |                    |                  | nsistor                                      |  |
| Oursela                                                     | Analog power supply            | 3.3 V or 5 V                                        |                    |                  |                                              |  |
| Supply                                                      | Internal RC oscillator         | 16 MHz                                              |                    |                  |                                              |  |
|                                                             | External crystal oscillator    | 4–40 MHz                                            |                    |                  |                                              |  |
| Packages                                                    |                                |                                                     | LQFP100<br>LQFP144 |                  | LQFP100<br>LQFP144<br>LQFP176 <sup>(9)</sup> |  |
| Temperatur                                                  | e Standard ambient temperature |                                                     | -40 to             | 125 °C           |                                              |  |

Table 2. SPC56xP54/60 device comparison (continued)

1. Each FlexCAN module has 32 message buffers.

2. One FlexCAN module can act as a Safety Port with a bit rate as high as 7.5 Mbit/s.

3. Enhanced FCCU version

4. Same amount of ADC channels as on SPC560P44/50 not considering the internally connected ones. 26 channels on LQFP144 and 16 channels on LQFP100.

5. Increased number of CS for DSPI\_1

6. Upgraded specification with addition of 8-bits polynomial (CRC-8 VDA CAN) support and 3rd context

7. Improved debugging capability with data trace capability and increased Nexus throughput available on emulation package

8. 3.3 V range and 5 V range correspond to different orderable parts.

9. Software development package only. Not available for production.

SPC56xP54/60 is present on the market in two different options enabling different features: Full-featured, and Airbag configuration. *Table 3* shows the main differences between the two versions.



| Feature                                             | Full-featured           | Airbag |
|-----------------------------------------------------|-------------------------|--------|
| CTU (cross triggering unit)                         | Yes                     | No     |
| FlexRay                                             | Yes (64 message buffer) | No     |
| DSPI (deserial serial peripheral interface) modules | 5                       | 4      |
| CRC (cyclic redundancy check) unit                  | 2                       | 1      |

 Table 3.
 SPC56xP54/60 device configuration difference

## 1.4 Block diagram

*Figure 1* shows a top-level block diagram of the SPC56xP54/60 MCU. *Table 4* summarizes the functions of the blocks.









| Block                                             | Function                                                                                                                                                                                                                                                                                                          |
|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Analog-to-digital converter (ADC)                 | Multi-channel, 10-bit analog-to-digital converter                                                                                                                                                                                                                                                                 |
| Boot assist module (BAM)                          | Block of read-only memory containing VLE code which is executed according to the boot mode of the device                                                                                                                                                                                                          |
| Clock generation module<br>(MC_CGM)               | Provides logic and control required for the generation of system and peripheral clocks                                                                                                                                                                                                                            |
| Controller area network<br>(FlexCAN)              | Supports the standard CAN communications protocol                                                                                                                                                                                                                                                                 |
| Cross triggering unit (CTU)                       | Enables synchronization of ADC conversions with a timer event from the eMIOS or from the PIT                                                                                                                                                                                                                      |
| Crossbar switch (XBAR)                            | Supports simultaneous connections between two master ports and three slave ports. The crossbar supports a 32-bit address bus width and a 32-bit data bus width.                                                                                                                                                   |
| Cyclic redundancy checker<br>(CRC) unit           | Is dedicated to the computation of CRC off-loading the CPU. Each context has<br>a separate CRC computation engine in order to allow the concurrent<br>computation of the CRC of multiple data streams.                                                                                                            |
| Deserial serial peripheral interface (DSPI)       | Provides a synchronous serial interface for communication with external devices                                                                                                                                                                                                                                   |
| Enhanced direct memory access (eDMA)              | Performs complex data transfers with minimal intervention from a host processor via "n" programmable channels                                                                                                                                                                                                     |
| Enhanced timer (eTimer)                           | Provides enhanced programmable up/down modulo counting                                                                                                                                                                                                                                                            |
| Error correction status module<br>(ECSM)          | Provides a myriad of miscellaneous control functions for the device including program-visible information about configuration and revision levels, a reset status register, wakeup control for exiting sleep modes, and optional features such as information on memory errors reported by error-correcting codes |
| External oscillator (XOSC)                        | Provides an output clock used as input reference for FMPLL_0 or as reference clock for specific modules depending on system needs                                                                                                                                                                                 |
| Fault collection and control unit (FCCU)          | Provides functional safety to the device                                                                                                                                                                                                                                                                          |
| Flash memory                                      | Provides non-volatile storage for program code, constants and variables                                                                                                                                                                                                                                           |
| FlexRay (FlexRay communication controller)        | Provides high-speed distributed control for advanced automotive applications                                                                                                                                                                                                                                      |
| Frequency-modulated phase-<br>locked loop (FMPLL) | Generates high-speed system clocks and supports programmable frequency modulation                                                                                                                                                                                                                                 |
| Interrupt controller (INTC)                       | Provides priority-based preemptive scheduling of interrupt requests                                                                                                                                                                                                                                               |
| JTAG controller                                   | Provides the means to test chip functionality and connectivity while remaining transparent to system logic when not in test mode                                                                                                                                                                                  |
| LINFlex controller                                | Manages a high number of LIN (Local Interconnect Network protocol) messages efficiently with a minimum of CPU load                                                                                                                                                                                                |
| Mode entry module (MC_ME)                         | Provides a mechanism for controlling the device operational mode and mode<br>transition sequences in all functional states; also manages the power control<br>unit, reset generation module and clock generation module, and holds the<br>configuration, control and status registers accessible for applications |

#### Table 4. SPC56xP54/60 series block summary



| Block                                         | Function                                                                                                                                                                                                                                |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Peripheral bridge (PBRIDGE)                   | Is the interface between the system bus and on-chip peripherals                                                                                                                                                                         |
| Periodic interrupt timer (PIT)                | Produces periodic interrupts and triggers                                                                                                                                                                                               |
| Power control unit (MC_PCU)                   | Reduces the overall power consumption by disconnecting parts of the device<br>from the power supply via a power switching device; device components are<br>grouped into sections called "power domains" which are controlled by the PCU |
| Reset generation module<br>(MC_RGM)           | Centralizes reset sources and manages the device reset sequence of the device                                                                                                                                                           |
| Semaphore unit (SEMA4)                        | Provides the hardware support needed in multi-core systems for implementing semaphores and provide a simple mechanism to achieve lock/unlock operations via a single write access                                                       |
| Static random-access memory<br>(SRAM)         | Provides storage for program code, constants, and variables                                                                                                                                                                             |
| System integration unit lite (SIUL)           | Provides control over all the electrical pad controls and up 32 ports with 16 bits of bidirectional, general-purpose input and output signals and supports up to 32 external interrupts with trigger event configuration                |
| System status and configuration module (SSCM) | Provides system configuration and status data (such as memory size and status, device mode and security status), device identification data, debug status port enable and selection, and bus and peripheral abort enable/disable        |
| System timer module (STM)                     | Provides a set of output compare events to support $AUTOSAR^{(1)}$ and operating system tasks                                                                                                                                           |
| System watchdog timer (SWT)                   | Provides protection from runaway code                                                                                                                                                                                                   |
| Wakeup unit (WKPU)                            | Supports up to 18 external sources that can generate interrupts or wakeup events, of which 1 can cause non-maskable interrupt requests or wakeup events.                                                                                |

1. AUTOSAR: AUTomotive Open System ARchitecture (see www.autosar.org)



## 1.5 Feature details

## 1.5.1 High performance e200z0h core processor

The e200z0h Power Architecture core provides the following features:

- High performance e200z0 core processor for managing peripherals and interrupts
- Single issue 4-stage pipeline in-order execution 32-bit Power Architecture CPU
- Harvard architecture
  - Variable length encoding (VLE), allowing mixed 16-bit and 32-bit instructions
    - Results in smaller code size footprint
    - Minimizes impact on performance
- Branch processing acceleration using lookahead instruction buffer
- Load/store unit
  - 1-cycle load latency
  - Misaligned access support
  - No load-to-use pipeline bubbles
- Thirty-two 32-bit general purpose registers (GPRs)
- Separate instruction bus and load/store bus Harvard architecture
- Hardware vectored interrupt support
- Reservation instructions for implementing read-modify-write constructs
- Long cycle time instructions, except for guarded loads, do not increase interrupt latency
- Extensive system development support through Nexus debug port
- Non maskable Interrupt support

## 1.5.2 Crossbar switch (XBAR)

The XBAR multi-port crossbar switch supports simultaneous connections between six master ports and six slave ports. The crossbar supports a 32-bit address bus width and a 32-bit data bus width.

The crossbar allows for two concurrent transactions to occur from any master port to any slave port; but one of those transfers must be an instruction fetch from internal flash memory. If a slave port is simultaneously requested by more than one master port, arbitration logic selects the higher priority master and grant it ownership of the slave port. All other masters requesting that slave port are stalled until the higher priority master completes its transactions. Requesting masters are treated with equal priority and will be granted access to a slave port in round-robin fashion, based upon the ID of the last master to be granted access.



The crossbar provides the following features:

- 6 master ports:
  - 2 e200z0 core complex Instruction ports
  - 2 e200z0 core complex Load/Store Data ports
  - eDMA
  - FlexRay
- 6 slave ports:
  - 2 Flash memory (code flash and data flash)
  - 2 SRAM (48 KB + 32 KB)
  - 2 PBRIDGE
- 32-bit internal address, 32-bit internal data paths
- Fixed Priority Arbitration based on Port Master
- Temporary dynamic priority elevation of masters

## 1.5.3 Enhanced direct memory access (eDMA)

The enhanced direct memory access (eDMA) controller is a second-generation module capable of performing complex data movements via 16 programmable channels, with minimal intervention from the host processor. The hardware micro architecture includes a DMA engine which performs source and destination address calculations, and the actual data movement operations, along with an SRAM-based memory containing the transfer control descriptors (TCD) for the channels. This implementation is utilized to minimize the overall block size.

The eDMA module provides the following features:

- 16 channels support independent 8, 16 or 32-bit single value or block transfers
- Supports variable sized queues and circular queues
- Source and destination address registers are independently configured to postincrement or remain constant
- Each transfer is initiated by a peripheral, CPU, or eDMA channel request
- Each eDMA channel can optionally send an interrupt request to the CPU on completion of a single value or block transfer
- DMA transfers possible between system memories, DSPIs, ADC, eTimer and CTU
- Programmable DMA Channel Multiplexer for assignment of any DMA source to any available DMA channel with up to 30 potential request sources
- eDMA abort operation through software

#### 1.5.4 On-chip flash memory with ECC

The SPC56xP54/60 provides up to 1024 KB of programmable, non-volatile, flash memory. The non-volatile memory (NVM) can be used for instruction and/or data storage. The flash memory module interfaces the system bus to a dedicated flash memory array controller. It supports a 32-bit data bus width at the system bus port, and a 128-bit read data interface to flash memory. The module contains a four-entry, 4x128-bit prefetch buffers. Prefetch buffer hits allow no-wait responses. Normal flash memory array accesses are registered and are forwarded to the system bus on the following cycle, incurring 2 wait states.



The flash memory module provides the following features:

- Up to 1024 KB flash memory
  - 14 blocks (2×16 KB + 2×32 KB + 2×16 KB + 2×64 KB + 6×128 KB) code flash
  - 4 blocks (16 KB + 16 KB + 16 KB + 16 KB) data flash
  - Full Read While Write (RWW) capability between code and data flash
- Four 128-bit wide prefetch buffers to provide single cycle in-line accesses (prefetch buffers can be configured to prefetch code or data or both)
- Typical flash memory access time: 0 wait states for buffer hits, 2 wait states for page buffer miss at 64 MHz
- Hardware managed flash memory writes handled by 32-bit RISC Krypton engine
- Hardware and software configurable read and write access protections on a per-master basis.
- Configurable access timing allowing use in a wide range of system frequencies.
- Multiple-mapping support and mapping-based block access timing (0–31 additional cycles) allowing use for emulation of other memory types.
- Software programmable block program/erase restriction control.
- Erase of selected block(s)
- Read page size of 128 bits (4 words)
- 64-bit ECC with single-bit correction, double-bit detection for data integrity
- Embedded hardware program and erase algorithm
- Erase suspend, program suspend and erase-suspended program
- Censorship protection scheme to prevent flash memory content visibility
- Hardware support for EEPROM emulation

## 1.5.5 On-chip SRAM with ECC

The SPC56xP54/60 SRAM module provides a general-purpose memory of up to 80 KB.

The SRAM module provides the following features:

- Supports read/write accesses mapped to the SRAM memory from any master
- Up to 80 KB general purpose RAM
  - 2 blocks (48 KB + 32 KB)
- Supports byte (8-bit), half word (16-bit), and word (32-bit) writes for optimal use of memory
- Typical SRAM access time: 0 wait state for reads and 32-bit writes; 1 wait state for 8and 16-bit writes if back to back with a read to same memory block

## 1.5.6 Interrupt controller (INTC)

The INTC (interrupt controller) provides priority-based preemptive scheduling of interrupt requests, suitable for statically scheduled hard real-time systems.

For high priority interrupt requests, the time from the assertion of the interrupt request from the peripheral to when the processor is executing the interrupt service routine (ISR) has been minimized. The INTC provides a unique vector for each interrupt request source for quick determination of which ISR needs to be executed. It also provides an ample number of priorities so that lower priority ISRs do not delay the execution of higher priority ISRs. To



allow the appropriate priorities for each source of interrupt request, the priority of each interrupt request is software configurable.

When multiple tasks share a resource, coherent accesses to that resource need to be supported. The INTC supports the priority ceiling protocol for coherent accesses. By providing a modifiable priority mask, the priority can be raised temporarily so that all tasks which share the resource can not preempt each other.

The INTC provides the following features:

- Unique 9-bit vector for each separate interrupt source
- 8 software triggerable interrupt sources
- 16 priority levels with fixed hardware arbitration within priority levels for each interrupt source
- Ability to modify the ISR or task priority.
  - Modifying the priority can be used to implement the Priority Ceiling Protocol for accessing shared resources.
- 2 external high priority interrupts directly accessing the main core and IOP critical interrupt mechanism

The INTC module is replicated for each processor.

#### 1.5.7 System clocks and clock generation

The following list summarizes the system clock and clock generation on the SPC56xP54/60:

- Lock detect circuitry continuously monitors lock status
- Loss of clock (LOC) detection for PLL outputs
- Programmable output clock divider (+1, +2, +4, +8)
- Programmable output clock divider (÷1, ÷2, ÷3 to ÷256)
- eTimer module running at the same frequency as the e200z0h core
- On-chip oscillator with automatic level control
- Internal 16 MHz RC oscillator for rapid start-up and safe mode
  - Supports frequency trimming by user application

#### 1.5.8 Frequency modulated phase-locked loop (FMPLL)

The FMPLL allows the user to generate high speed system clocks from a 4 MHz to 40 MHz input clock. Further, the FMPLL supports programmable frequency modulation of the system clock. The FMPLL multiplication factor, output clock divider ratio are all software configurable.



The FMPLL has the following major features:

- Input clock frequency from 4 MHz to 40 MHz
- Voltage controlled oscillator (VCO) range from 256 MHz to 512 MHz
- Reduced frequency divider (RFD) for reduced frequency operation without forcing the PLL to relock
- Modulation enabled/disabled through software
- Triangle wave modulation
- Programmable modulation depth (±0.25% to ±4% deviation from center frequency)
  - Programmable modulation frequency dependent on reference frequency
- Self-clocked mode (SCM) operation

#### 1.5.9 Main oscillator

The main oscillator provides these features:

- Input frequency range 4 MHz to 40 MHz
- Crystal input mode or Oscillator input mode
- PLL reference

#### 1.5.10 Internal RC oscillator

This device has an RC ladder phase-shift oscillator. The architecture uses constant current charging of a capacitor. The voltage at the capacitor is compared by the stable bandgap reference voltage.

The RC Oscillator provides these features:

- Nominal frequency 16 MHz
- ±6% variation over voltage and temperature after process trim
- Clock output of the RC oscillator serves as system clock source in case loss of lock or loss of clock is detected by the PLL
- RC oscillator is used as the default system clock during startup

#### 1.5.11 **Periodic interrupt timer (PIT)**

The PIT module implements these features:

- Up to four general purpose interrupt timers
- 32-bit counter resolution
- Clocked by system clock frequency
- Each channel can be used as trigger for a DMA request

#### 1.5.12 System timer module (STM)

The STM module implements these features:

- 32-bit up counter with 8-bit prescaler
- Four 32-bit compare channels
- Independent interrupt source for each channel
- Counter can be stopped in debug mode

The STM module is replicated for each processor.



## 1.5.13 Software watchdog timer (SWT)

The SWT has the following features:

- Fault tolerant output
- Safe internal RC oscillator as reference clock
- Windowed watchdog
- Program flow control monitor with 16-bit pseudorandom key generation

The SWT module is replicated for each processor.

## **1.5.14** Fault collection and control unit (FCCU)

The FCCU provides an independent fault reporting mechanism even if the CPU is exhibiting unstable behaviors. The FCCU module has the following features:

- Redundant collection of hardware checker results
- Redundant collection of error information and latch of faults from critical modules on the device
- Collection of self-test results
- Configurable and graded fault control
  - Internal reactions (no internal reaction, IRQ)
  - External reaction (failure is reported to the external/surrounding system via configurable output pins)

## 1.5.15 System integration unit (SIUL)

The SPC56xP54/60 SIUL controls MCU pad configuration, external interrupts, general purpose I/O (GPIO) pin configuration, and internal peripheral multiplexing.

The pad configuration block controls the static electrical characteristics of I/O pins. The GPIO block provides uniform and discrete input/output control of the I/O pins of the MCU.

The SIUL provides the following features:

- Centralized general purpose input output (GPIO) control of input/output pins and analog input-only pads (package dependent)
- All GPIO pins can be independently configured to support pull-up, pull down, or no pull
- Reading and writing to GPIO supported both as individual pins and 16-bit wide ports
- All peripheral pins (except ADC channels) can be alternatively configured as both general purpose input or output pins
- ADC channels support alternative configuration as general purpose inputs
- Direct readback of the pin value is supported on all pins through the SIU
- Configurable digital input filter that can be applied to some general purpose input pins for noise elimination
  - Up to 4 internal functions can be multiplexed onto one pin

#### 1.5.16 Boot and censorship

Different booting modes are available in the SPC56xP54/60:

- From internal flash memory
- Via a serial link

Doc ID 18340 Rev 5



The default booting scheme is the one which uses the internal flash memory (an internal pull-down is used to select this mode). The alternate option allows the user to boot via FlexCAN or LINFlex (using the boot assist module software).

A censorship scheme is provided to protect the contents of the flash memory and offer increased security for the entire device.

A password mechanism is designed to grant the legitimate user access to the non-volatile memory.

#### Boot assist module (BAM)

The BAM is a block of read-only one-time programmed memory and is identical for all SPC56xP54/60 devices that are based on the e200z0h core. The BAM program is executed every time the device is powered on if the alternate boot mode has been selected by the user.

The BAM provides the following features:

- Serial bootloading via FlexCAN or LINFlex.
- BAM can accept a password via the used serial communication channel to grant the legitimate user access to the non-volatile memory.

#### 1.5.17 Error correction status module (ECSM)

The ECSM on this device features the following:

- Platform configuration and revision
- ECC error reporting for flash memory and SRAM
- ECC error injection for SRAM

The ECSM module is replicated for each processor.

## 1.5.18 FlexCAN

The FlexCAN module is a communication controller implementing the CAN protocol according to Bosch Specification version 2.0B. The CAN protocol was designed to be used primarily as a vehicle serial data bus, meeting the specific requirements of this field: real-time processing, reliable operation in the EMI environment of a vehicle, cost-effectiveness and required bandwidth. FlexCAN module contains 32 message buffers.



The FlexCAN module provides the following features:

- Full implementation of the CAN protocol specification, Version 2.0B
  - Standard data and remote frames
  - Extended data and remote frames
  - 0 to 8 bytes data length
  - Programmable bit rate as fast as 1 Mbit/s
- 32 message buffers of 0 to 8 bytes data length
- Each message buffer configurable as Rx or Tx, all supporting standard and extended messages
- Programmable loop-back mode supporting self-test operation
- 3 programmable mask registers
- Programmable transmit-first scheme: lowest ID or lowest buffer number
- Time stamp based on 16-bit free-running timer
- Global network time, synchronized by a specific message
- Maskable interrupts
- Independent of the transmission medium (an external transceiver is assumed)
- High immunity to EMI
- Short latency time due to an arbitration scheme for high-priority messages
- Transmit features
  - Supports configuration of multiple mailboxes to form message queues of scalable depth
  - Arbitration scheme according to message ID or message buffer number
  - Internal arbitration to guarantee no inner or outer priority inversion
  - Transmit abort procedure and notification
- Receive features
  - Individual programmable filters for each mailbox
  - 8 mailboxes configurable as a six-entry receive FIFO
  - 8 programmable acceptance filters for receive FIFO
- Programmable clock source
  - System clock
  - Direct oscillator clock to avoid PLL jitter

## 1.5.19 Safety port (FlexCAN)

The SPC56xP54/60 MCU has a second CAN controller synthesized to run at high bit rates to be used as a safety port. The CAN module of the safety port provides the following features:

- Identical to the FlexCAN module
- Bit rate as fast as 7.5 Mb at 60 MHz CPU clock using direct connection between CAN modules (no physical transceiver required)
- 32 Message buffers of 0 to 8 bytes data length
- Can be used as a third independent CAN module



## 1.5.20 FlexRay

The FlexRay module provides the following features:

- Full implementation of FlexRay Protocol Specification 2.1
- 64 configurable message buffers can be handled
- Dual channel or single channel mode of operation, each as fast as 10 Mbit/s data rate
- Message buffers configurable as Tx, Rx or RxFIFO
- Message buffer size configurable
- Message filtering for all message buffers based on FrameID, cycle count and message ID
- Programmable acceptance filters for RxFIFO message buffers

## 1.5.21 Serial communication interface module (LINFlex)

The LINFlex on the SPC56xP54/60 features the following:

- Supports LIN Master mode (on both modules), LIN Slave mode (on one module) and UART mode
- LIN state machine compliant to LIN1.3, 2.0, and 2.1 Specifications
- Handles LIN frame transmission and reception without CPU intervention
- LIN features
  - Autonomous LIN frame handling
  - Message buffer to store Identifier and up to 8 data bytes
  - Supports message length as long as 64 bytes
  - Detection and flagging of LIN errors: Sync field; Delimiter; ID parity; Bit; Framing; Checksum and Time-out errors
  - Classic or extended checksum calculation
  - Configurable Break duration as long as 36-bit times
  - Programmable Baud rate prescalers (13-bit mantissa, 4-bit fractional)
  - Diagnostic features: Loop back; Self Test; LIN bus stuck dominant detection
  - Interrupt-driven operation with 16 interrupt sources
- LIN slave mode features
  - Autonomous LIN header handling
  - Autonomous LIN response handling
- UART mode
  - Full-duplex operation
  - Standard non return-to-zero (NRZ) mark/space format
  - Data buffers with 4-byte receive, 4-byte transmit
  - Configurable word length (8-bit or 9-bit words)
  - Error detection and flagging
  - Parity, Noise and Framing errors
  - Interrupt-driven operation with four interrupt sources
  - Separate transmitter and receiver CPU interrupt sources
  - 16-bit programmable baud-rate modulus counter and 16-bit fractional
  - 2 receiver wake-up methods



## 1.5.22 Deserial serial peripheral interface (DSPI)

The deserial serial peripheral interface (DSPI) module provides a synchronous serial interface for communication between the SPC56xP54/60 MCU and external devices.

The DSPI modules provide these features:

- Full duplex, synchronous transfers
- Master or slave operation
- Programmable master bit rates
- Programmable clock polarity and phase
- End-of-transmission interrupt flag
- Programmable transfer baud rate
- Programmable data frames from 4 to 16 bits
- Up to 28 chip select lines available
  - 8 each on DSPI\_0 and DSPI\_1
  - 4 each on DSPI\_2, DSPI\_3, and DSPI\_4
- 8 clock and transfer attributes registers
- Chip select strobe available as alternate function on one of the chip select pins for deglitching
- FIFOs for buffering up to 5 transfers on the transmit and receive side
- Queueing operation possible through use of the eDMA
- General purpose I/O functionality on pins when not used for SPI

#### 1.5.23 eTimer

Two eTimer modules are provided, each with six 16-bit general purpose up/down timer/counter per module. The following features are implemented:

- Individual channel capability
  - Input capture trigger
  - Output compare
  - Double buffer (to capture rising edge and falling edge)
  - Separate prescaler for each counter
  - Selectable clock source
  - 0% to 100% pulse measurement
  - Rotation direction flag (Quad decoder mode)
- Maximum count rate
  - Equals peripheral clock/2 for external event counting
  - Equals peripheral clock for internal clock counting
- Cascadeable counters
- Programmable count modulo
- Quadrature decode capabilities
- Counters can share available input pins
- Count once or repeatedly
- Preloadable counters
- Pins available as GPIO when timer functionality not in use



## 1.5.24 Analog-to-digital converter (ADC)

The ADC module provides the following features:

Analog part:

- 1 on-chip analog-to-digital converter
- 10-bit AD resolution
- 1 sample and hold unit per ADC
- Conversion time, including sampling time, less than 1 μs (at full precision)
- Typical sampling time is 150 ns min. (at full precision)
- Differential non-linearity error (DNL) ±1 LSB
- Integral non-linearity error (INL) ±1.5 LSB
- Total unadjusted error (TUE) <3 LSB
- Single-ended input signal range from 0 to 3.3 V / 5.0 V
- ADC and its reference can be supplied with a voltage independent from V<sub>DDIO</sub>
- ADC supply can be equal or higher than V<sub>DDIO</sub>
- ADC supply and the ADC reference are not independent from each other (they are internally bonded to the same pad)
- Sample times of 2 (default), 8, 64, or 128 ADC clock cycles

Digital part:

- 27 input channels (26 + 1 internally connected)
- 4 analog watchdogs to compare ADC results against predefined levels (low, high, range) before results are stored
- 2 operating modes: Normal mode and CTU control mode
- Normal mode features
  - Register-based interface with the CPU: control register, status register, 1 result register per channel
  - ADC state machine managing 3 request flows: regular command, hardware injected command, and software injected command
  - Selectable priority between software and hardware injected commands
  - DMA compatible interface
- CTU control mode features
  - Triggered mode only
  - 4 independent result queues  $(2 \times 16 \text{ entries}, 2 \times 4 \text{ entries})$
  - Result alignment circuitry (left justified; right justified)
  - 32-bit read mode allows to have channel ID on one of the 16-bit part
  - DMA compatible interfaces

## 1.5.25 Cross triggering unit (CTU)

The Cross Triggering Unit (CTU) allows automatic generation of ADC conversion requests on user selected conditions with minimized CPU load for dynamic configuration.



It implements the following features:

- Double buffered trigger generation unit with up to eight independent triggers generated from external triggers
- Trigger generation unit configurable in sequential mode or in triggered mode
- Each Trigger can be appropriately delayed to compensate the delay of external low pass filter
- Double buffered global trigger unit allowing eTimer synchronization and/or ADC command generation
- Double buffered ADC command list pointers to minimize ADC-trigger unit update
- Double buffered ADC conversion command list with up to 24 ADC commands
- Each trigger has the capability to generate consecutive commands
- ADC conversion command allows to control ADC channel from each ADC, single or synchronous sampling, independent result queue selection

## 1.5.26 Cyclic redundancy check (CRC)

- 3 contexts for the concurrent CRC computation
- Separate CRC engine for each context
- Zero-wait states during the CRC computation (pipeline scheme)
- 3 hard-wired polynomials (CRC-8 VDA CAN, CRC-32 ethernet and CRC-16-CCITT)
- Support for byte/half-word/word width of the input data stream
- Support for expected and actual CRC comparison

## 1.5.27 Nexus development interface (NDI)

The NDI block provides real-time development support capabilities for the SPC56xP54/60 Power Architecture based MCU in compliance with the IEEE-ISTO 5001-2003 standard. This development support is supplied for MCUs without requiring external address and data pins for internal visibility. The NDI block is an integration of several individual Nexus blocks that are selected to provide the development support interface for this device. The NDI block interfaces to the host processor and internal buses to provide development support as per the IEEE-ISTO 5001-2003 Class 2+ standard. The development support provided includes access to the MCU's internal memory map and access to the processor's internal registers during run time.



The Nexus Interface provides the following features:

- Configured via the IEEE 1149.1
- All Nexus port pins operate at V<sub>DDIO</sub> (no dedicated power supply)
- Nexus 2+ features supported
  - Static debug
  - Watchpoint messaging
  - Ownership trace messaging
  - Program trace messaging
  - Real time read/write of any internally memory mapped resources through JTAG pins
  - Overrun control, which selects whether to stall before Nexus overruns or keep executing and allow overwrite of information
  - Watchpoint triggering, watchpoint triggers program tracing
  - DDR
- Auxiliary Output Port
  - 4 MDO (Message Data Out) pins
  - MCKO (Message Clock Out) pin
  - 2 MSEO (Message Start/End Out) pins
  - EVTO (Event Out) pin
- Auxiliary Input Port
  - EVTI (Event In) pin

## 1.5.28 IEEE 1149.1 (JTAG) controller

The JTAG controller (JTAGC) block provides the means to test chip functionality and connectivity while remaining transparent to system logic when not in test mode. All data input to and output from the JTAGC block is communicated in serial format. The JTAGC block is compliant with the IEEE standard.

The JTAG controller provides the following features:

- IEEE Test Access Port (TAP) interface with four pins (TDI, TMS, TCK, TDO)
- Selectable modes of operation include JTAGC/debug or normal system operation.
- A 5-bit instruction register that supports the following IEEE 1149.1-2001 defined instructions:
  - BYPASS, IDCODE, EXTEST, SAMPLE, SAMPLE/PRELOAD
- A 5-bit instruction register that supports the additional following public instructions:
  - ACCESS\_AUX\_TAP\_NPC, ACCESS\_AUX\_TAP\_CORE0, ACCESS\_AUX\_TAP\_CORE1, ACCESS\_AUX\_TAP\_NASPS\_0, ACCESS\_AUX\_TAP\_NASPS\_1
- Three test data registers: a bypass register, a boundary scan register, and a device identification register.
- A TAP controller state machine that controls the operation of the data registers, instruction register and associated circuitry.



## 1.5.29 On-chip voltage regulator (VREG)

The on-chip voltage regulator module provides the following features:

- Uses external NPN transistor
- Regulates external 3.3 V to 5.0 V down to 1.2 V for the core logic
- Low voltage detection on the internal 1.2 V and I/O voltage 3.3 V



## 2 Package pinouts and signal descriptions

## 2.1 Package pinouts

The LQFP pinouts are shown in the following figures.





a. Software development package only. Not available for production.





Figure 3. LQFP144 pinout (top view)<sup>(b)</sup>

b. Availability of port pin alternate functions depends on product selection





#### Figure 4. LQFP100 pinout (top view)<sup>(c)</sup>

## 2.2 Pin descriptions

The following sections provide signal descriptions and related information about the functionality and configuration of the SPC56xP54/60 devices.

### 2.2.1 Power supply and reference voltage pins

Table 5 lists the power supply and reference voltage for the SPC56xP54/60 devices.

#### Table 5. Supply pins

|                                            | Supply                                                  |             |                            |    |  |
|--------------------------------------------|---------------------------------------------------------|-------------|----------------------------|----|--|
| Symbol                                     | LQFP<br>100                                             | LQFP<br>144 | LQFP<br>176 <sup>(1)</sup> |    |  |
|                                            | VREG control and power supply pins                      |             |                            |    |  |
| BCTRL                                      | Voltage regulator external NPN Ballast base control pin | 47          | 69                         | 81 |  |
| V <sub>DD_HV_REG</sub> (3.3 V or<br>5.0 V) | 50                                                      | 72          | 86                         |    |  |

c. Availability of port pin alternate functions depends on product selection



|                           | Supply                                                                                                                                                                         |             | Pin         |                            |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|----------------------------|
| Symbol                    | Description                                                                                                                                                                    | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 <sup>(1)</sup> |
| V <sub>DD_LV_REGCOR</sub> | 1.2 V decoupling <sup>(2)</sup> pins for core logic supply and voltage regulator feedback. Decoupling capacitor must be connected between this pins and $V_{SS\_LV\_REGCOR}$ . | 48          | 70          | 82                         |
| $V_{SS\_LV\_REGCOR}$      | 1.2 V decoupling <sup>(2)</sup> pins for core logic GND and voltage regulator feedback. Decoupling capacitor must be connected between this pins and $V_{DD_LV\_REGCOR}$ .     | 49          | 71          | 85                         |
|                           | ADC0 reference and supply voltage                                                                                                                                              |             |             |                            |
| V <sub>DD_HV_AD</sub>     | ADC supply and high reference voltage                                                                                                                                          | 39          | 56          | 64                         |
| V <sub>SS_HV_AD</sub>     | ADC ground and low reference voltage                                                                                                                                           | 40          | 57          | 65                         |
|                           | Power supply pins (3.3 V or 5.0 V)                                                                                                                                             |             |             |                            |
| V <sub>DD_HV_IO0</sub>    | Input/Output supply voltage                                                                                                                                                    | _           | 6           | 14                         |
| V <sub>SS_HV_IO0</sub>    | Input/Output ground                                                                                                                                                            | _           | 7           | 15                         |
| V <sub>DD_HV_IO1</sub>    | Input/Output supply voltage                                                                                                                                                    | 13          | 21          | 29                         |
| V <sub>SS_HV_IO1</sub>    | Input/Output ground                                                                                                                                                            | 14          | 22          | 30                         |
| V <sub>DD_HV_IO2</sub>    | Input/Output supply voltage                                                                                                                                                    | 63          | 91          | 115                        |
| V <sub>SS_HV_IO2</sub>    | Input/Output ground                                                                                                                                                            | 62          | 90          | 114                        |
| V <sub>DD_HV_IO3</sub>    | Input/Output supply voltage                                                                                                                                                    | 87          | 126         | 150                        |
| V <sub>SS_HV_IO3</sub>    | Input/Output ground                                                                                                                                                            | 88          | 127         | 151                        |
| V <sub>DD_HV_IO4</sub>    | Input/Output supply voltage                                                                                                                                                    | _           | _           | 169                        |
| V <sub>SS_HV_IO4</sub>    | Input/Output ground                                                                                                                                                            | —           |             | 170                        |
| V <sub>DD_HV_IO5</sub>    | Input/Output supply voltage                                                                                                                                                    |             |             | 5                          |
| V <sub>SS_HV_IO5</sub>    | Input/Output ground                                                                                                                                                            | —           | _           | 6                          |
| V <sub>DD_HV_IO6</sub>    | Input/Output supply voltage                                                                                                                                                    | _           | _           | 108                        |
| V <sub>SS_HV_IO6</sub>    | Input/Output ground                                                                                                                                                            |             |             | 109                        |
| V <sub>DD_HV_FL</sub>     | Code and data flash supply voltage                                                                                                                                             | 69          | 97          | 121                        |
| V <sub>SS_HV_FL</sub>     | Code and data flash supply ground                                                                                                                                              | 68          | 96          | 120                        |
| V <sub>DD_HV_OSC</sub>    | Crystal oscillator amplifier supply voltage                                                                                                                                    | 16          | 27          | 35                         |
| V <sub>SS_HV_OSC</sub>    | Crystal oscillator amplifier ground                                                                                                                                            | 17          | 28          | 36                         |
|                           | Power supply pins (1.2 V)                                                                                                                                                      |             |             |                            |
| V <sub>DD_LV_COR0</sub>   | 1.2 V Decoupling pins for core logic supply. Decoupling capacitor must be connected between these pins and the nearest $V_{SS\_LV\_COR0}$ pin.                                 | 12          | 18          | 26                         |
| V <sub>SS_LV_COR0</sub>   | 1.2 V Decoupling pins for core logic GND. Decoupling capacitor must be connected between these pins and the nearest $V_{DD_LV\_COR0}$ pin.                                     | 11          | 17          | 25                         |

## Table 5. Supply pins (continued)



#### Table 5.Supply pins (continued)

|                         | Supply                                                                                                                                         |    |     |     |  |  |  |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|-----|--|--|--|
| Symbol                  | Symbol Description                                                                                                                             |    |     |     |  |  |  |
| V <sub>DD_LV_COR1</sub> | 1.2 V Decoupling pins for core logic supply. Decoupling capacitor must be connected between these pins and the nearest $V_{SS\_LV\_COR1}$ pin. | 65 | 93  | 117 |  |  |  |
| V <sub>SS_LV_COR1</sub> | 1.2 V Decoupling pins for core logic GND. Decoupling capacitor must be connected between these pins and the nearest $V_{DD_LV\_COR1}$ pin.     | 66 | 94  | 118 |  |  |  |
| V <sub>DD_LV_COR2</sub> | 1.2 V Decoupling pins for core logic supply. Decoupling capacitor must be connected between these pins and the nearest $V_{SS\_LV\_COR2}$ pin. | 92 | 131 | 155 |  |  |  |
| V <sub>SS_LV_COR2</sub> | 1.2 V Decoupling pins for core logic GND. Decoupling capacitor must be connected between these pins and the nearest $V_{DD\_LV\_COR~2}$ pin.   | 93 | 132 | 156 |  |  |  |
| V <sub>DD_LV_COR3</sub> | 1.2 V Decoupling pins for core logic supply. Decoupling capacitor must be connected between these pins and the nearest $V_{SS\_LV\_COR3}$ pin. | 25 | 36  | 44  |  |  |  |
| V <sub>SS_LV_COR3</sub> | 1.2 V Decoupling pins for core logic GND. Decoupling capacitor must be connected between these pins and the nearest $V_{DD\_LV\_COR~3}$ pin.   | 24 | 35  | 43  |  |  |  |

1. LQFP176 available only as development package.

2. See datasheet Voltage Regulator Electrical Characteristics section for more details.

## 2.2.2 System pins

*Table 6* and *Table 7* contain information on pin functions for the SPC56xP54/60 devices. The pins listed in *Table 6* are single-function pins. The pins shown in *Table 7* are multi-function pins, programmable via their respective Pad Configuration Register (PCR) values.

|        |                                  |                | Pad Sp | beed <sup>(1)</sup> | Pin         |             |                            |   |    |
|--------|----------------------------------|----------------|--------|---------------------|-------------|-------------|----------------------------|---|----|
| Symbol | Description                      | Direction      | SRC=0  | SRC=1               | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 <sup>(2)</sup> |   |    |
|        | Dedicated                        | l pins         |        |                     |             |             |                            |   |    |
| MDO0   | Nexus Message Data Output—line 0 | Output<br>Only | Fast   |                     | Fast        |             | _                          | 9 | 17 |
| MDO4   | Nexus Message Data Output—line 4 | Output<br>Only | Fa     | ist                 | _           | _           | 7                          |   |    |
| MDO5   | Nexus Message Data Output—line 5 | Output<br>Only | Fast   |                     | _           | _           | 8                          |   |    |
| MDO6   | Nexus Message Data Output—line 6 | Output<br>Only | Fast   |                     | _           | _           | 9                          |   |    |

#### Table 6. System pins



|                         |                                                                                                                                                                                      |                    | Pad Sp | beed <sup>(1)</sup> | Pin         |             |                            |  |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------|---------------------|-------------|-------------|----------------------------|--|
| Symbol                  | Description                                                                                                                                                                          | Direction          | SRC=0  | SRC=1               | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 <sup>(2)</sup> |  |
| MDO7                    | Nexus Message Data Output—line 7                                                                                                                                                     | Output<br>Only     | Fa     | ist                 | _           |             | 110                        |  |
| MDO8                    | Nexus Message Data Output—line 8                                                                                                                                                     | Output<br>Only     | Fa     | ist                 | _           |             | 111                        |  |
| MDO9                    | Nexus Message Data Output—line 9                                                                                                                                                     | Output<br>Only     | Fa     | ist                 | _           |             | 112                        |  |
| MDO10                   | Nexus Message Data Output—line 10                                                                                                                                                    | Output<br>Only     | Fa     | ist                 | _           | _           | 166                        |  |
| MDO11                   | Nexus Message Data Output—line 11                                                                                                                                                    | Output<br>Only     | Fa     | ist                 | _           | _           | 171                        |  |
| RDY                     | Nexus ready output                                                                                                                                                                   | Output<br>Only     | _      | —                   | _           |             | 172                        |  |
| NMI                     | Non-Maskable Interrupt                                                                                                                                                               | Input Only         | —      | _                   | 1           | 1           | 1                          |  |
| XTAL                    | Analog output of the oscillator amplifier<br>circuit. Needs to be grounded if oscillator is<br>used in bypass mode.                                                                  | _                  | _      | _                   | 18          | 29          | 37                         |  |
| EXTAL                   | Analog input of the oscillator amplifier<br>circuit, when the oscillator is not in bypass<br>mode.<br>Analog input for the clock generator when<br>the oscillator is in bypass mode. | _                  | _      | _                   | 19          | 30          | 38                         |  |
| TMS <sup>(3)</sup>      | JTAG state machine control                                                                                                                                                           | Input Only         | —      | _                   | 59          | 87          | 105                        |  |
| TCK <sup>(3)</sup>      | JTAG clock                                                                                                                                                                           | Input Only         | _      | _                   | 60          | 88          | 106                        |  |
| TDI <sup>(3)</sup>      | JTAG data input                                                                                                                                                                      | Input Only         | —      | _                   | 58          | 86          | 104                        |  |
| TDO <sup>(3)</sup>      | JTAG data output                                                                                                                                                                     | Output<br>Only     | _      | _                   | 61          | 89          | 107                        |  |
|                         | Reset                                                                                                                                                                                | pin                |        |                     |             |             |                            |  |
| RESET <sup>(4)</sup>    | Bidirectional reset with Schmitt trigger<br>characteristics and<br>noise filter                                                                                                      | Bidirec-<br>tional | Medium | _                   | 20          | 31          | 39                         |  |
|                         | Test p                                                                                                                                                                               | in                 |        |                     |             |             |                            |  |
| V <sub>PP TEST</sub>    | Pin for testing purpose only. To be tied to ground in normal operating mode.                                                                                                         | _                  | _      | _                   | 74          | 107         | 131                        |  |
| V <sub>REG_BYPASS</sub> | Pin for testing purpose only. To be tied to ground in normal operating mode.                                                                                                         | _                  | _      | _                   | 34          | 51          | 59                         |  |

#### Table 6. System pins (continued)

1. SRC values refer to the value assigned to the Slew Rate Control bits of the pad configuration register.

2. LQFP176 available only as development package.

3. In this pin there is an internal pull, refer to JTAGC chapter in the device reference manual for pull direction.

4. Its configuration can be set up by the PCR[108] register inside the SIU module. See SIUL chapter in the device reference manual.



#### 2.2.3 Pin muxing

*Table 7* defines the pin list and muxing for the SPC56xP54/60 devices relative to Full-featured version.

Each row of *Table 7* shows all the possible ways of configuring each pin, via "alternate functions". The default function assigned to each pin after reset is the ALTO function.

Pins marked as external interrupt capable can also be used to resume from STOP and HALT mode.

SPC56xP54/60 devices provide four main I/O pad types depending on the associated functions:

- *Slow pads* are the most common, providing a compromise between transition time and low electromagnetic emission.
- *Medium pads* provide fast enough transition for serial communication channels with controlled current to reduce electromagnetic emission.
- *Fast pads* provide maximum speed. They are used for improved NEXUS debugging capability.
- Symmetric pads are designed to meet FlexRay requirements.

Medium and Fast pads can use slow configuration to reduce electromagnetic emission, at the cost of reducing AC performance.

| Port                | PCR      | Alternate           |           | Peripheral | I/O              | Pad s   | peed <sup>(6)</sup> |             | Pin         |                            |  |
|---------------------|----------|---------------------|-----------|------------|------------------|---------|---------------------|-------------|-------------|----------------------------|--|
| pin                 | register | function<br>(2),(3) | Functions | (4)        | direction<br>(5) | SRC = 0 | SRC = 1             | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 <sup>(7)</sup> |  |
|                     |          |                     |           | Port       | Ą                |         |                     |             |             |                            |  |
|                     |          | ALT0                | GPIO[0]   | SIUL       | I/O              |         |                     |             |             |                            |  |
|                     |          | ALT1                | ETC[0]    | eTimer_0   | I/O              |         |                     |             |             |                            |  |
| A[0]                | PCR[0]   | ALT2                | SCK_2     | DSPI_2     | I/O              | Slow    | Medium              | 51          | 73          | 89                         |  |
|                     |          | ALT3                | F[0]      | FCCU       | 0                |         |                     |             |             |                            |  |
|                     |          | —                   | EIRQ[0]   | SIUL       | I                |         |                     |             |             |                            |  |
|                     |          | ALT0                | GPIO[1]   | SIUL       | I/O              | Slow    |                     |             | 74          |                            |  |
|                     |          | ALT1                | ETC[1]    | eTimer_0   | I/O              |         | Medium              |             |             |                            |  |
| A[1]                | PCR[1]   | ALT2                | SOUT_2    | DSPI_2     | 0                |         |                     | 52          |             | 90                         |  |
|                     |          | ALT3                | F[1]      | FCCU       | 0                |         |                     |             |             |                            |  |
|                     |          | —                   | EIRQ[1]   | SIUL       | I                |         |                     |             |             |                            |  |
|                     |          | ALT0                | GPIO[2]   | SIUL       | I/O              |         |                     |             |             |                            |  |
|                     |          | ALT1                | ETC[2]    | eTimer_0   | I/O              |         |                     |             |             |                            |  |
|                     |          | ALT2                | CS3       | DSPI_4     | 0                |         |                     |             |             |                            |  |
| A[2] <sup>(8)</sup> | PCR[2]   | ALT3                | _         | —          | —                | Slow    | Medium              | 57          | 84          | 102                        |  |
|                     |          | —                   | SIN_2     | DSPI_2     | I                |         |                     |             |             |                            |  |
|                     |          | —                   | ABS[0]    | MC_RGM     | I                |         |                     |             |             |                            |  |
|                     |          | —                   | EIRQ[2]   | SIUL       | I                |         |                     |             |             |                            |  |

Table 7.Pin muxing<sup>(1)</sup>



| Dowt                | PCR      | Alternate           |           | Derinkerel        | I/O              | Pad speed <sup>(6)</sup> |         |             | Pin         |                            |  |  |  |  |  |
|---------------------|----------|---------------------|-----------|-------------------|------------------|--------------------------|---------|-------------|-------------|----------------------------|--|--|--|--|--|
| Port<br>pin         | register | function<br>(2),(3) | Functions | Peripheral<br>(4) | direction<br>(5) | SRC = 0                  | SRC = 1 | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 <sup>(7)</sup> |  |  |  |  |  |
|                     |          | ALT0                | GPIO[3]   | SIUL              | I/O              |                          |         |             |             |                            |  |  |  |  |  |
|                     |          | ALT1                | ETC[3]    | eTimer_0          | I/O              |                          |         |             |             |                            |  |  |  |  |  |
| A[3] <sup>(8)</sup> | PCR[3]   | ALT2                | CS0_2     | DSPI_2            | I/O              | Slow                     | Medium  | 64          | 92          | 116                        |  |  |  |  |  |
| [-]                 |          | ALT3                | _         |                   | —                |                          |         |             |             |                            |  |  |  |  |  |
|                     |          |                     | ABS[1]    | MC_RGM            | <br>             |                          |         |             |             |                            |  |  |  |  |  |
|                     |          | —                   | EIRQ[3]   | SIUL              | I                |                          |         |             |             |                            |  |  |  |  |  |
|                     |          | ALT0                | GPIO[4]   | SIUL              | I/O              |                          |         |             |             |                            |  |  |  |  |  |
|                     |          | ALT1                | ETC[0]    | eTimer_1          | I/O              |                          |         |             |             |                            |  |  |  |  |  |
| A[4] <sup>(8)</sup> | PCR[4]   | ALT2                | CS1_2     | DSPI_2            | 0                | Slow                     | Medium  | 75          | 108         | 132                        |  |  |  |  |  |
| [ .]                |          | ALT3                | ETC[4]    | eTimer_0          | I/O              |                          |         |             |             |                            |  |  |  |  |  |
|                     |          | —                   | FAB       | MC_RGM            | I                |                          |         |             |             |                            |  |  |  |  |  |
|                     |          | —                   | EIRQ[4]   | SIUL              | I                |                          |         |             |             |                            |  |  |  |  |  |
|                     |          | ALT0                | GPIO[5]   | SIUL              | I/O              |                          |         |             |             |                            |  |  |  |  |  |
|                     |          | ALT1                | CS0_1     | DSPI_1            | I/O              |                          |         |             |             |                            |  |  |  |  |  |
| A[5]                | PCR[5]   | ALT2                | ETC[5]    | eTimer_1          | I/O              | Slow                     | Medium  | 8           | 14          | 22                         |  |  |  |  |  |
|                     |          | ALT3                | CS7_0     | DSPI_0            | 0                |                          |         |             |             |                            |  |  |  |  |  |
|                     |          | —                   | EIRQ[5]   | SIUL              | I                |                          |         |             |             |                            |  |  |  |  |  |
|                     |          | ALT0                | GPIO[6]   | SIUL              | I/O              |                          |         |             |             |                            |  |  |  |  |  |
|                     |          | ALT1                | SCK_1     | DSPI_1            | I/O              |                          |         |             |             |                            |  |  |  |  |  |
| A[6]                | PCR[6]   | ALT2                | CS2_4     | DSPI_4            | I/O              | Slow Me                  | Medium  | 2           | 2           | 2                          |  |  |  |  |  |
|                     |          | ALT3                |           | _                 | —                |                          |         |             |             |                            |  |  |  |  |  |
|                     |          | —                   | EIRQ[6]   | SIUL              | I                |                          |         |             |             |                            |  |  |  |  |  |
|                     |          | ALT0                | GPIO[7]   | SIUL              | I/O              |                          |         |             |             |                            |  |  |  |  |  |
|                     |          | ALT1                | SOUT_1    | DSPI_1            | 0                |                          |         |             |             |                            |  |  |  |  |  |
| A[7]                | PCR[7]   | ALT2                | CS1_4     | DSPI_4            | I/O              | Slow                     | Medium  | 4           | 10          | 18                         |  |  |  |  |  |
|                     |          | ALT3                | _         | _                 | —                |                          |         |             |             |                            |  |  |  |  |  |
|                     |          |                     | EIRQ[7]   | SIUL              | I                |                          |         |             |             |                            |  |  |  |  |  |
|                     |          | ALT0                | GPIO[8]   | SIUL              | I/O              |                          |         |             |             |                            |  |  |  |  |  |
|                     |          | ALT1                |           | —                 | —                |                          |         |             |             |                            |  |  |  |  |  |
| A[8]                | PCR[8]   | ALT2                | CS0_4     | DSPI_4            | I/O              | Slow                     | Medium  | 6           | 12          | 20                         |  |  |  |  |  |
| , (0)               | 1 01 (0) | ALT3                | —         | —                 | —                | Cion                     | mouldin | Ŭ           |             |                            |  |  |  |  |  |
|                     |          | -                   | SIN_1     | DSPI_1            | I                |                          |         |             |             |                            |  |  |  |  |  |
|                     |          | —                   | EIRQ[8]   | SIUL              | I                |                          |         |             |             |                            |  |  |  |  |  |
|                     |          | ALT0                | GPIO[9]   | SIUL              | I/O              |                          |         |             |             |                            |  |  |  |  |  |
|                     |          | ALT1                | CS1_2     | DSPI_2            | 0                | Slow Mediur              |         |             |             | 158                        |  |  |  |  |  |
| A[9]                | PCR[9]   | ALT2                | —         | —                 | —                |                          | Medium  | 94          | 134         |                            |  |  |  |  |  |
|                     |          | ALT3                |           |                   |                  |                          |         |             |             |                            |  |  |  |  |  |
|                     |          |                     | SIN_4     | DSPI_4            | I                |                          |         |             |             |                            |  |  |  |  |  |

Table 7.Pin muxing<sup>(1)</sup> (continued)



| Dowt        | DCD             | Alternate                         | Baripharal I/O                                      | Pad speed <sup>(6)</sup>                               |                                     | Pin     |         |             |             |                            |
|-------------|-----------------|-----------------------------------|-----------------------------------------------------|--------------------------------------------------------|-------------------------------------|---------|---------|-------------|-------------|----------------------------|
| Port<br>pin | PCR<br>register | function<br>(2),(3)               | Functions                                           | Peripheral<br>(4)                                      | direction<br>(5)                    | SRC = 0 | SRC = 1 | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 <sup>(7)</sup> |
| A[10]       | PCR[10]         | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[10]<br>CS0_2<br>—<br>—<br>EIRQ[9]              | SIUL<br>DSPI_2<br>—<br>SIUL                            | I/O<br>I/O<br>—<br>I                | Slow    | Medium  | 81          | 118         | 142                        |
| A[11]       | PCR[11]         | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[11]<br>SCK_2<br>—<br>—<br>EIRQ[10]             | SIUL<br>DSPI_2<br>—<br>SIUL                            | I/O<br>I/O<br>                      | Slow    | Medium  | 82          | 120         | 144                        |
| A[12]       | PCR[12]         | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[12]<br>SOUT_2<br>—<br>EIRQ[11]                 | SIUL<br>DSPI_2<br>—<br>SIUL                            | I/O<br>O<br>—<br>I                  | Slow    | Medium  | 83          | 122         | 146                        |
| A[13]       | PCR[13]         | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[13]<br>CS4_1<br>—<br>SIN_2<br>EIRQ[12]         | SIUL<br>DSPI_1<br>—<br>—<br>DSPI_2<br>SIUL             | I/O<br>—<br>—<br>—<br>—<br>—        | Slow    | Medium  | 95          | 136         | 160                        |
| A[14]       | PCR[14]         | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[14]<br>TXD<br>ETC[4]<br>CS5_1<br>EIRQ[13]      | SIUL<br>Safety Port<br>eTimer_1<br>DSPI_1<br>SIUL      | I/O<br>O<br>I/O<br>I                | Slow    | Medium  | 99          | 143         | 175                        |
| A[15]       | PCR[15]         | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[15]<br>CS6_1<br>ETC[5]<br>—<br>RXD<br>EIRQ[14] | SIUL<br>DSPI_1<br>eTimer_1<br>—<br>Safety Port<br>SIUL | I/O<br>O<br>I/O<br>I<br>I<br>I<br>I | Slow    | Medium  | 100         | 144         | 176                        |
|             |                 |                                   |                                                     | Port I                                                 | 3                                   |         |         |             |             |                            |
| B[0]        | PCR[16]         | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[16]<br>TXD<br>ETC[2]<br>DEBUG[0]<br>EIRQ[15]   | SIUL<br>FlexCAN_0<br>eTimer_1<br>SSCM<br>SIUL          | I/O<br>O<br>I/O<br>I                | Slow    | Medium  | 76          | 109         | 133                        |

## Table 7.Pin muxing<sup>(1)</sup> (continued)



| Bort        | PCR      | Alternate                              |                                                            | Dorinhord                                               | I/O                       | Pad speed <sup>(6)</sup> |         | Pin         |             |                            |
|-------------|----------|----------------------------------------|------------------------------------------------------------|---------------------------------------------------------|---------------------------|--------------------------|---------|-------------|-------------|----------------------------|
| Port<br>pin | register | function<br>(2),(3)                    | Functions                                                  | Peripheral<br><sup>(4)</sup>                            | direction<br>(5)          | SRC = 0                  | SRC = 1 | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 <sup>(7)</sup> |
| B[1]        | PCR[17]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—<br>— | GPIO[17]<br>CS7_1<br>ETC[3]<br>DEBUG[1]<br>RXD<br>EIRQ[16] | SIUL<br>DSPI_1<br>eTimer_1<br>SSCM<br>FlexCAN_0<br>SIUL | I/O<br>O<br>I/O<br>I<br>I | Slow                     | Medium  | 77          | 110         | 134                        |
| B[2]        | PCR[18]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—      | GPIO[18]<br>TXD<br>SOUT_4<br>DEBUG[2]<br>EIRQ[17]          | SIUL<br>LINFlex_0<br>DSPI_4<br>SSCM<br>SIUL             | I/O<br>O<br>I/O<br>I      | Slow                     | Medium  | 79          | 114         | 138                        |
| B[3]        | PCR[19]  | ALTO<br>ALT1<br>ALT2<br>ALT3<br>—      | GPIO[19]<br>—<br>SCK_4<br>DEBUG[3]<br>RXD                  | SIUL<br>—<br>DSPI_4<br>SSCM<br>LINFlex_0                | ♀   ♀   −                 | Slow                     | Medium  | 80          | 116         | 140                        |
| B[6]        | PCR[22]  | ALT0<br>ALT1<br>ALT2<br>ALT3           | GPIO[22]<br>clk_out<br>CS2_2<br>clk_out_div256<br>EIRQ[18] | SIUL<br>MC_CGL<br>DSPI_2<br>MC_CGL<br>SIUL              | I/O<br>O<br>O<br>I        | Slow                     | Medium  | 96          | 138         | 162                        |
| B[7]        | PCR[23]  | ALTO<br>ALT1<br>ALT2<br>ALT3<br>—      | GPIO[23]<br>—<br>—<br>—<br>AN[0]<br>RXD                    | SIUL<br><br><br>ADC_0<br>LINFlex_0                      | Input Only                | _                        | _       | 29          | 43          | 51                         |
| B[8]        | PCR[24]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—      | GPIO[24]<br>—<br>—<br>—<br>AN[1]<br>ETC[5]                 | SIUL<br>—<br>—<br>ADC_0<br>eTimer_0                     | Input Only                |                          |         | 31          | 47          | 55                         |
| B[9]        | PCR[25]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—      | GPIO[25]<br>—<br>—<br>—<br>AN[11]                          | SIUL<br>—<br>—<br>—<br>ADC_0                            | Input Only                |                          | _       | 35          | 52          | 60                         |

Table 7.Pin muxing<sup>(1)</sup> (continued)


| Dort        | PCR      | Alternate           |               | Dorinharol         | I/O              | Pad s    | peed <sup>(6)</sup> | Pin         |             |                            |
|-------------|----------|---------------------|---------------|--------------------|------------------|----------|---------------------|-------------|-------------|----------------------------|
| Port<br>pin | register | function<br>(2),(3) | Functions     | Peripheral<br>(4)  | direction<br>(5) | SRC = 0  | SRC = 1             | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 <sup>(7)</sup> |
|             |          | ALT0                | GPIO[26]      | SIUL               |                  |          |                     |             |             |                            |
|             |          | ALT1                | —             | —                  |                  |          |                     |             |             |                            |
| B[10]       | PCR[26]  | ALT2                | —             | —                  | Input Only       | —        | —                   | 36          | 53          | 61                         |
|             |          | ALT3                |               |                    |                  |          |                     |             |             |                            |
|             |          |                     | AN[12]        | ADC_0              |                  |          |                     |             |             |                            |
|             |          | ALT0<br>ALT1        | GPIO[27]      | SIUL               |                  |          |                     |             |             |                            |
| B[11]       | PCR[27]  | ALT1<br>ALT2        | _             |                    | Input Only       |          |                     | 37          | 54          | 62                         |
| D[11]       |          | ALT2                | _             |                    | input Only       |          |                     | 57          | 54          | 02                         |
|             |          | _                   | AN[13]        | ADC_0              |                  |          |                     |             |             |                            |
|             |          | ALT0                | GPIO[28]      | SIUL               |                  |          |                     |             |             |                            |
|             |          | ALT1                | _             | _                  |                  |          |                     |             |             |                            |
| B[12]       | PCR[28]  | ALT2                | —             | —                  | Input Only       | —        | —                   | 38          | 55          | 63                         |
|             |          | ALT3                | _             | —                  |                  |          |                     |             |             |                            |
|             |          | —                   | AN[14]        | ADC_0              |                  |          |                     |             |             |                            |
|             |          | ALT0                | GPIO[29]      | SIUL               |                  |          |                     |             |             |                            |
|             |          | ALT1                | —             | —                  |                  |          |                     |             |             |                            |
| B[13]       | PCR[29]  | ALT2                | —             | —                  | Input Only       | _        | _                   | 42          | 60          | 68                         |
|             |          | ALT3                |               | -                  |                  |          |                     |             |             |                            |
|             |          | _                   | AN[16]<br>RXD | ADC_0<br>LINFlex_1 |                  |          |                     |             |             |                            |
|             |          | ALT0                | GPIO[30]      | SIUL               |                  |          |                     |             |             |                            |
|             |          | ALT1                | - UI IO[30]   |                    |                  |          |                     |             |             |                            |
|             |          | ALT2                | _             | _                  |                  |          |                     |             |             |                            |
| B[14]       | PCR[30]  | ALT3                | _             | _                  | Input Only       | —        | _                   | 44          | 64          | 76                         |
|             |          | —                   | AN[17]        | ADC_0              |                  |          |                     |             |             |                            |
|             |          | —                   | ETC[4]        | eTimer_0           |                  |          |                     |             |             |                            |
|             |          | —                   | EIRQ[19]      | SIUL               |                  |          |                     |             |             |                            |
|             |          | ALT0                | GPIO[31]      | SIUL               |                  |          |                     |             |             |                            |
|             |          | ALT1                |               | —                  |                  |          |                     |             |             |                            |
| B[15]       | PCR[31]  | ALT2<br>ALT3        |               |                    | Input Only       | —        | —                   | 43          | 62          | 70                         |
|             |          |                     | <br>AN[18]    | ADC_0              |                  |          |                     |             |             |                            |
|             |          | _                   | EIRQ[20]      | SIUL               |                  |          |                     |             |             |                            |
|             | ł        |                     |               | Port               | C                | <u> </u> |                     | ł           |             |                            |
|             |          | ALT0                | GPIO[32]      | SIUL               |                  |          |                     |             |             |                            |
|             |          | ALT1                | —             | —                  |                  |          |                     |             |             |                            |
| C[0]        | PCR[32]  | ALT2                | _             | —                  | Input Only       | у —      | —                   | 45          | 66          | 78                         |
|             |          | ALT3                |               |                    |                  |          |                     |             |             |                            |
|             |          |                     | AN[19]        | ADC_0              |                  |          |                     |             |             |                            |

# Table 7.Pin muxing<sup>(1)</sup> (continued)



| Dent        | DOD             | Alternate                              |                                                    | Desightered                                     | I/O                               | Pad s   | peed <sup>(6)</sup> | Pin         |             |                            |
|-------------|-----------------|----------------------------------------|----------------------------------------------------|-------------------------------------------------|-----------------------------------|---------|---------------------|-------------|-------------|----------------------------|
| Port<br>pin | PCR<br>register | function<br>(2),(3)                    | Functions                                          | Peripheral<br>(4)                               | direction<br>(5)                  | SRC = 0 | SRC = 1             | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 <sup>(7)</sup> |
| C[1]        | PCR[33]         | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—      | GPIO[33]<br>—<br>—<br>—<br>AN[2]                   | SIUL<br>—<br>—<br>ADC_0                         | Input Only                        | _       | _                   | 28          | 41          | 49                         |
| C[2]        | PCR[34]         | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—      | GPIO[34]<br>—<br>—<br>—<br>AN[3]                   | SIUL<br>—<br>—<br>ADC_0                         | Input Only                        | _       |                     | 30          | 45          | 53                         |
| C[3]        | PCR[35]         | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—      | GPIO[35]<br>CS1_0<br>ETC[4]<br>TXD<br>EIRQ[21]     | SIUL<br>DSPI_0<br>eTimer_1<br>LINFlex_1<br>SIUL | I/O<br>O<br>I/O<br>O<br>I         | Slow    | Medium              | 10          | 16          | 24                         |
| C[4]        | PCR[36]         | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—      | GPIO[36]<br>CS0_0<br>—<br>DEBUG[4]<br>EIRQ[22]     | SIUL<br>DSPI_0<br>—<br>SSCM<br>SIUL             | I/O<br>I/O<br>—<br>I              | Slow    | Medium              | 5           | 11          | 19                         |
| C[5]        | PCR[37]         | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—      | GPIO[37]<br>SCK_0<br>SCK_4<br>DEBUG[5]<br>EIRQ[23] | SIUL<br>DSPI_0<br>DSPI_4<br>SSCM<br>SIUL        | I/O<br>I/O<br>I/O<br>I            | Slow    | Medium              | 7           | 13          | 21                         |
| C[6]        | PCR[38]         | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—      | GPIO[38]<br>SOUT_0<br>—<br>DEBUG[6]<br>EIRQ[24]    | SIUL<br>DSPI_0<br>—<br>SSCM<br>SIUL             | I/O<br>O<br>—<br>I                | Slow    | Medium              | 98          | 142         | 174                        |
| C[7]        | PCR[39]         | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—<br>— | GPIO[39]<br>—<br>DEBUG[7]<br>SIN_0<br>SIN_4        | SIUL<br>—<br>SSCM<br>DSPI_0<br>DSPI_4           | I/O<br>—<br>—<br>—<br>—<br>—<br>— | Slow    | Medium              | 9           | 15          | 23                         |
| C[8]        | PCR[40]         | ALT0<br>ALT1<br>ALT2<br>ALT3           | GPIO[40]<br>CS1_1<br>CS1_4<br>CS6_0                | SIUL<br>DSPI_1<br>DSPI_4<br>DSPI_0              | I/O<br>O<br>O<br>O                | Slow    | Medium              | 91          | 130         | 154                        |

Table 7.Pin muxing<sup>(1)</sup> (continued)



| Dent  | Port PCR | Alternate                         |                                               | Derinkerel                                  | I/O                       | Pad speed <sup>(6)</sup> |                | Pin         |             |                            |
|-------|----------|-----------------------------------|-----------------------------------------------|---------------------------------------------|---------------------------|--------------------------|----------------|-------------|-------------|----------------------------|
| pin   | register | function<br>(2),(3)               | Functions                                     | Peripheral<br>(4)                           | direction<br>(5)          | SRC = 0                  | SRC = 1        | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 <sup>(7)</sup> |
| C[9]  | PCR[41]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[41]<br>CS3_2<br>CS0_4<br>—               | SIUL<br>DSPI_2<br>DSPI_4<br>—               | I/O<br>O<br>I/O<br>—      | Slow                     | Medium         | 84          | 123         | 147                        |
| C[10] | PCR[42]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[42]<br>CS2_2<br>CS2_4<br>—               | SIUL<br>DSPI_2<br>DSPI_4<br>—               | I/O<br>O<br>O             | Slow                     | Medium         | 78          | 111         | 135                        |
| C[11] | PCR[43]  | ALTO<br>ALT1<br>ALT2<br>ALT3      | GPIO[43]<br>ETC[4]<br>CS2_2<br>CS0_3          | SIUL<br>eTimer_0<br>DSPI_2<br>DSPI_3        | I/O<br>I/O<br>O<br>I/O    | Slow                     | Medium         | 55          | 80          | 96                         |
| C[12] | PCR[44]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[44]<br>ETC[5]<br>CS3_2<br>CS1_3          | SIUL<br>eTimer_0<br>DSPI_2<br>DSPI_3        | I/O<br>I/O<br>O<br>O      | Slow                     | Medium         | 56          | 82          | 100                        |
| C[13] | PCR[45]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[45]<br>ETC[1]<br>—<br>EXT_IN<br>RXD      | SIUL<br>eTimer_1<br>—<br>CTU_0<br>FlexCAN_1 | I/O<br>I/O<br>—<br>I<br>I | Slow                     | Medium         | 71          | 101         | 125                        |
| C[14] | PCR[46]  | ALTO<br>ALT1<br>ALT2<br>ALT3      | GPIO[46]<br>ETC[2]<br>EXT_TGR<br>TXD          | SIUL<br>eTimer_1<br>CTU_0<br>FlexCAN_1      | I/O<br>I/O<br>O<br>O      | Slow                     | Medium         | 72          | 103         | 127                        |
| C[15] | PCR[47]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[47]<br>CA_TR_EN<br>ETC[0]<br>—<br>EXT_IN | SIUL<br>FlexRay_0<br>eTimer_1<br><br>CTU_0  | I/O<br>O<br>I/O<br>I      | Slow                     | Symmet-<br>ric | 85          | 124         | 148                        |
|       | •        | ·                                 |                                               | Port I                                      | D                         |                          | -<br>          |             |             |                            |
| D[0]  | PCR[48]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[48]<br>CA_TX<br>ETC[1]<br>—              | SIUL<br>FlexRay_0<br>eTimer_1<br>—          | I/O<br>O<br>I/O<br>—      | Slow                     | Symmet-<br>ric | 86          | 125         | 149                        |

 Table 7.
 Pin muxing<sup>(1)</sup> (continued)



| Dort        | DOD             | Alternate           |                            | Devinherel                     | I/O              | Pad speed <sup>(6)</sup> |                | Pin         |             |                            |
|-------------|-----------------|---------------------|----------------------------|--------------------------------|------------------|--------------------------|----------------|-------------|-------------|----------------------------|
| Port<br>pin | PCR<br>register | function<br>(2),(3) | Functions                  | Peripheral<br>(4)              | direction<br>(5) | SRC = 0                  | SRC = 1        | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 <sup>(7)</sup> |
|             |                 | ALT0<br>ALT1        | GPIO[49]<br>CS4_1          | SIUL<br>DSPI_1                 | I/O<br>O         |                          |                |             |             |                            |
| D[1]        | PCR[49]         | ALT2<br>ALT3<br>—   | ETC[2]<br>EXT_TRG<br>CA_RX | eTimer_1<br>CTU_0<br>FlexRay_0 | I/O<br>O<br>I    | Slow                     | Medium         | 3           | 3           | 3                          |
|             |                 | ALT0                | GPIO[50]                   | SIUL                           | I/O              |                          |                |             |             |                            |
|             |                 | ALT1                | CS5_1                      | DSPI_1                         | 0                |                          |                |             |             |                            |
| D[2]        | PCR[50]         | ALT2                | ETC[3]                     | eTimer_1                       | I/O              | Slow                     | Medium         | 97          | 140         | 168                        |
|             |                 | ALT3                | —                          | —                              | —                |                          |                |             |             |                            |
|             |                 | —                   | CB_RX                      | FlexRay_0                      |                  |                          |                |             |             |                            |
|             |                 | ALT0                | GPIO[51]                   | SIUL                           | I/O              |                          |                |             |             |                            |
| D[3]        | PCR[51]         | ALT1                | CB_TX                      | FlexRay_0                      | 0                | Slow                     | Symmet-        | 89          | 128         | 152                        |
| D[0]        | 1 01(01)        | ALT2                | ETC[4]                     | eTimer_1                       | I/O              | CIOW                     | ric            | 00          | 120         | 102                        |
|             |                 | ALT3                |                            | —                              | —                |                          |                |             |             |                            |
|             |                 | ALT0                | GPIO[52]                   | SIUL                           | I/O              |                          |                |             |             |                            |
| D[4]        | PCR[52]         | ALT1                | CB_TR_EN                   | FlexRay_0                      | 0                | Slow                     | Symmet-<br>ric | 90          | 129         | 153                        |
| -[.]        | [0_]            | ALT2                | ETC[5]                     | eTimer_1                       | I/O              |                          |                |             |             |                            |
|             |                 | ALT3                |                            | —                              | —                |                          |                |             |             |                            |
|             |                 | ALT0                | GPIO[53]                   | SIUL                           | I/O              |                          |                |             |             |                            |
| D[5]        | PCR[53]         | ALT1                | CS3_0                      | DSPI_0                         | 0                | Slow                     | Medium         | 22          | 33          | 41                         |
| -[0]        | []              | ALT2                | _                          | _                              | _                | 0.011                    |                |             |             |                            |
|             |                 | ALT3                | SOUT_3                     | DSPI_3                         | 0                |                          |                |             |             |                            |
|             |                 | ALT0                | GPIO[54]                   | SIUL                           | I/O              |                          |                |             |             |                            |
| D[6]        | PCR[54]         | ALT1                | CS2_0                      | DSPI_0                         | 0                | Slow                     | Medium         | 23          | 34          | 42                         |
| -[-]        |                 | ALT2                | SCK_3                      | DSPI_3                         | I/O              |                          |                |             |             |                            |
|             |                 | ALT3                | SOUT_4                     | DSPI_4                         | 0                |                          |                |             |             |                            |
|             |                 | ALT0                | GPIO[55]                   | SIUL                           | I/O              |                          |                |             |             |                            |
|             |                 | ALT1                | CS3_1                      | DSPI_1                         | 0                |                          |                |             |             |                            |
| D[7]        | PCR[55]         | ALT2                | _                          | _                              | _                | Slow                     | Medium         | 26          | 37          | 45                         |
|             |                 | ALT3                | CS4_0                      | DSPI_0                         | 0                |                          |                |             |             |                            |
|             |                 | _                   | SIN_3                      | DSPI_3                         |                  |                          |                |             |             |                            |
|             |                 | ALT0                | GPIO[56]                   | SIUL                           | I/O              |                          |                |             |             |                            |
| D[8]        | PCR[56]         | ALT1                | CS2_1                      | DSPI_1                         | 0                | Slow                     | Medium         | 21          | 32          | 40                         |
|             |                 | ALT2                | RDY                        | nexus_0                        | 0                |                          |                |             |             |                            |
|             |                 | ALT3                | CS5_0                      | DSPI_0                         | 0                |                          |                |             |             |                            |
|             |                 | ALT0                | GPIO[57]                   | SIUL                           | I/O              |                          |                |             |             |                            |
| D[9]        | D[9] PCR[57]    | ALT1                |                            | -                              | _                | Slow                     | w Medium       | 15          | 26          | 34                         |
|             |                 | ALT2                | TXD                        | LINFlex_1                      | 0                |                          |                |             |             |                            |
|             |                 | ALT3                | CS6_1                      | DSPI_1                         | 0                |                          |                |             |             |                            |

Table 7.Pin muxing<sup>(1)</sup> (continued)



|             |                 | Alternate                         | (continued)                          |                                    | I/O                     | Pad s   | peed <sup>(6)</sup> | Pin         |             |                            |
|-------------|-----------------|-----------------------------------|--------------------------------------|------------------------------------|-------------------------|---------|---------------------|-------------|-------------|----------------------------|
| Port<br>pin | PCR<br>register | function<br>(2),(3)               | Functions                            | Peripheral<br>(4)                  | direction<br>(5)        | SRC = 0 | SRC = 1             | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 <sup>(7)</sup> |
| D[10]       | PCR[58]         | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[58]<br>—<br>CS0_3<br>—          | SIUL<br>—<br>DSPI_3<br>—           | I/O<br>—<br>I/O<br>—    | Slow    | Medium              | 53          | 76          | 92                         |
| D[11]       | PCR[59]         | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[59]<br>—<br>CS1_3<br>SCK_3      | SIUL<br>—<br>DSPI_3<br>DSPI_3      | I/O<br>—<br>0<br>I/O    | Slow    | Medium              | 54          | 78          | 94                         |
| D[12]       | PCR[60]         | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[60]<br>—<br>—<br>DS7_1<br>RXD   | SIUL<br>—<br>DSPI_1<br>LINFlex_1   | I/O<br>—<br>—<br>O<br>I | Slow    | Medium              | 70          | 99          | 123                        |
| D[13]       | PCR[61]         | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[61]<br>—<br>CS2_3<br>SOUT_3     | SIUL<br>—<br>DSPI_3<br>DSPI_3      | I/O<br>—<br>O<br>O      | Slow    | Medium              | 67          | 95          | 119                        |
| D[14]       | PCR[62]         | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[62]<br>—<br>CS3_3<br>—<br>SIN_3 | SIUL<br>—<br>DSPI_3<br>—<br>DSPI_3 | I/O<br>—<br>—<br>—<br>— | Slow    | Medium              | 73          | 105         | 129                        |
| D[15]       | PCR[63]         | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[63]<br>—<br>—<br>—<br>AN[20]    | SIUL<br>—<br>—<br>—<br>ADC_0       | Input Only              | _       | _                   | 41          | 58          | 66                         |
|             |                 |                                   |                                      | Port                               | E                       |         |                     |             |             |                            |
| E[0]        | PCR[64]         | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[64]<br>—<br>—<br>—<br>AN[21]    | SIUL<br>—<br>—<br>ADC_0            | Input Only              |         | _                   | 46          | 68          | 80                         |
| E[1]        | PCR[65]         | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[65]<br>—<br>—<br>—<br>AN[4]     | SIUL<br>—<br>—<br>—<br>ADC_0       | Input Only              | _       | _                   | 27          | 39          | 47                         |

Table 7.Pin muxing<sup>(1)</sup> (continued)



| Dort        | PCR      | Alternate                         |                                       | Dorinhorol                   | I/O              | Pad s   | peed <sup>(6)</sup> | Pin         |             |                            |
|-------------|----------|-----------------------------------|---------------------------------------|------------------------------|------------------|---------|---------------------|-------------|-------------|----------------------------|
| Port<br>pin | register | function<br>(2),(3)               | Functions                             | Peripheral<br>(4)            | direction<br>(5) | SRC = 0 | SRC = 1             | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 <sup>(7)</sup> |
| E[2]        | PCR[66]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[66]<br>—<br>—<br>—<br>AN[5]      | SIUL<br>—<br>—<br>ADC_0      | Input Only       | _       | _                   | 32          | 49          | 57                         |
| E[3]        | PCR[67]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[67]<br>—<br>—<br>—<br>AN[6]      | SIUL<br>—<br>—<br>—<br>ADC_0 | Input Only       | _       | _                   | _           | 40          | 48                         |
| E[4]        | PCR[68]  | ALTO<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[68]<br>—<br>—<br>—<br>—<br>AN[7] | SIUL<br>—<br>—<br>—<br>ADC_0 | Input Only       | _       | _                   | _           | 42          | 50                         |
| E[5]        | PCR[69]  | ALTO<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[69]<br>—<br>—<br>—<br>—<br>AN[8] | SIUL<br>—<br>—<br>—<br>ADC_0 | Input Only       | _       | _                   | _           | 44          | 52                         |
| E[6]        | PCR[70]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[70]<br>—<br>—<br>—<br>AN[9]      | SIUL<br>—<br>—<br>—<br>ADC_0 | Input Only       | _       |                     | _           | 46          | 54                         |
| E[7]        | PCR[71]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[71]<br>—<br>—<br>—<br>AN[10]     | SIUL<br>—<br>—<br>—<br>ADC_0 | Input Only       | _       | _                   | _           | 48          | 56                         |
| E[8]        | PCR[72]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[72]<br>—<br>—<br>—<br>AN[22]     | SIUL<br>—<br>—<br>—<br>ADC_0 | Input Only       | _       | _                   | —           | 59          | 67                         |
| E[9]        | PCR[73]  | ALTO<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[73]<br>—<br>—<br>—<br>AN[23]     | SIUL<br>—<br>—<br>—<br>ADC_0 | Input Only       |         |                     | _           | 61          | 69                         |

Table 7.Pin muxing<sup>(1)</sup> (continued)



|             | 202             | Alternate           |                   |                   | I/O              | Pad s       | peed <sup>(6)</sup> | Pin         |             |                            |
|-------------|-----------------|---------------------|-------------------|-------------------|------------------|-------------|---------------------|-------------|-------------|----------------------------|
| Port<br>pin | PCR<br>register | function<br>(2),(3) | Functions         | Peripheral<br>(4) | direction<br>(5) | SRC = 0     | SRC = 1             | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 <sup>(7)</sup> |
|             |                 | ALT0                | GPIO[74]          | SIUL              |                  |             |                     |             |             |                            |
| FLIG        |                 | ALT1                | —                 | —                 |                  |             |                     |             |             |                            |
| E[10]       | PCR[74]         | ALT2                |                   | —                 | Input Only       | _           | _                   | _           | 63          | 75                         |
|             |                 | ALT3<br>—           | <br>AN[24]        | ADC_0             |                  |             |                     |             |             |                            |
|             |                 | ALT0                | GPIO[75]          | SIUL              |                  |             |                     |             |             |                            |
|             |                 | ALT1                | —                 | —                 |                  |             |                     |             |             |                            |
| E[11]       | PCR[75]         | ALT2                | —                 | —                 | Input Only       |             | —                   | —           | 65          | 77                         |
|             |                 | ALT3                | —                 | —                 |                  |             |                     |             |             |                            |
|             |                 | —                   | AN[25]            | ADC_0             |                  |             |                     |             |             |                            |
|             |                 | ALT0                | GPIO[76]          | SIUL              |                  |             |                     |             |             |                            |
|             |                 | ALT1                | —                 | —                 |                  |             |                     |             |             |                            |
| E[12]       | PCR[76]         | ALT2                | —                 | —                 | Input Only       | —           | —                   | —           | 67          | 79                         |
|             |                 | ALT3                |                   | -                 |                  |             |                     |             |             |                            |
|             |                 | _                   | AN[26]            | ADC_0             |                  |             |                     |             |             |                            |
|             |                 | ALTO                | GPIO[77]          | SIUL              | I/O              |             |                     |             |             |                            |
| FIAD        |                 | ALT1                | SCK_3             | DSPI_3            | I/O              |             |                     |             | 447         | 4.4.4                      |
| E[13]       | PCR[77]         | ALT2<br>ALT3        |                   |                   |                  | SIOW        | Medium              | _           | 117         | 141                        |
|             |                 |                     | EIRQ[25]          | SIUL              | -                |             |                     |             |             |                            |
|             |                 | ALT0                | GPIO[78]          | SIUL              | I/O              |             |                     |             |             |                            |
|             |                 | ALT1                | SOUT_3            | DSPI_3            | 0                |             |                     |             |             |                            |
| E[14]       | PCR[78]         | ALT2                |                   |                   | _                | Slow        | Medium              | _           | 119         | 143                        |
|             |                 | ALT3                | _                 | _                 | _                |             |                     |             | _           |                            |
|             |                 | —                   | EIRQ[26]          | SIUL              | I                |             |                     |             |             |                            |
|             |                 | ALT0                | GPIO[79]          | SIUL              | I/O              |             |                     |             |             |                            |
|             |                 | ALT1                | —                 | —                 | —                |             |                     |             |             |                            |
| E[15]       | PCR[79]         | ALT2                | —                 | —                 | —                | Slow        | Medium              | _           | 121         | 145                        |
|             |                 | ALT3                |                   |                   | _                |             |                     |             |             |                            |
|             |                 | _                   | SIN_3<br>EIRQ[27] | DSPI_3<br>SIUL    |                  |             |                     |             |             |                            |
|             | <u> </u>        | Port                | F                 | I                 |                  |             | 1                   |             |             |                            |
|             |                 | ALT0                | GPIO[80]          | SIUL              | I/O              |             |                     |             |             |                            |
|             |                 | ALT1                | DBG_0             | FlexRay_0         | 0                |             |                     |             |             |                            |
| F[0]        | F[0] PCR[80]    | ALT2                | CS3_3             | DSPI_3            |                  | Slow Medium | n — 133             | 157         |             |                            |
|             |                 | ALT3                |                   | —<br>SIUL         | —<br>I           |             |                     |             |             |                            |
|             |                 |                     | EIRQ[28]          | SIUL              | I                |             |                     |             |             |                            |

# Table 7.Pin muxing<sup>(1)</sup> (continued)



| Port         | PCR          | Alternate           |           | Poriphoral        | I/O              | Pad s   | peed <sup>(6)</sup> | Pin         |             |                            |
|--------------|--------------|---------------------|-----------|-------------------|------------------|---------|---------------------|-------------|-------------|----------------------------|
| pin          | register     | function<br>(2),(3) | Functions | Peripheral<br>(4) | direction<br>(5) | SRC = 0 | SRC = 1             | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 <sup>(7)</sup> |
|              |              | ALT0                | GPIO[81]  | SIUL              | I/O              |         |                     |             |             |                            |
|              |              | ALT1                | DBG_1     | FlexRay_0         | 0                |         |                     |             |             |                            |
| F[1]         | PCR[81]      | ALT2                | CS2_3     | DSPI_3            | 0                | Slow    | Medium              | —           | 135         | 159                        |
|              |              | ALT3                | —         | —                 | —                |         |                     |             |             |                            |
|              |              | —                   | EIRQ[29]  | SIUL              | I                |         |                     |             |             |                            |
|              |              | ALT0                | GPIO[82]  | SIUL              | I/O              |         |                     |             |             |                            |
| EIOI         | PCR[82]      | ALT1                | DBG_2     | FlexRay_0         | 0                | Slow    | Medium              |             | 127         | 161                        |
| F[2]         | FUR[02]      | ALT2                | CS1_3     | DSPI_3            | 0                | 310W    | Medium              | _           | 137         | 101                        |
|              |              | ALT3                | —         | —                 | —                |         |                     |             |             |                            |
|              |              | ALT0                | GPIO[83]  | SIUL              | I/O              |         |                     |             |             |                            |
| <b>E</b> [3] |              | ALT1                | DBG_3     | FlexRay_0         | 0                | Slow    | Madium              |             | 120         | 167                        |
| F[3]         | PCR[83]      | ALT2                | CS0_3     | DSPI_3            | I/O              | SIOW    | Medium              | _           | 139         | 167                        |
|              |              | ALT3                | —         | —                 | —                |         |                     |             |             |                            |
|              |              | ALT0                | _         | _                 | _                |         |                     |             |             |                            |
| <b>F</b> [4] |              | ALT1                | —         |                   | _                | 01      | <b>F</b> 4          |             |             |                            |
| F[4]         | PCR[84]      | ALT2                | MDO[3]    | nexus_0           | 0                | Slow    | Fast                | _           | 4           | 4                          |
|              |              | ALT3                | —         | —                 | —                |         |                     |             |             |                            |
|              |              | ALT0                |           | _                 | _                |         |                     |             |             |                            |
| E[6]         | PCR[85]      | ALT1                | —         | —                 | _                | Slow    | Fast                |             | 5           | 13                         |
| F[5]         | FUN[00]      | ALT2                | MDO[2]    | nexus_0           | 0                | 3101    | rasi                |             | 5           | 15                         |
|              |              | ALT3                | —         | —                 | —                |         |                     |             |             |                            |
|              |              | ALT0                | GPIO[86]  | SIUL              | I/O              |         |                     |             |             |                            |
| F[6]         | PCR[86]      | ALT1                | —         | —                 | —                | Slow    | Fast                |             | 8           | 16                         |
| 1 [0]        |              | ALT2                | MDO[1]    | nexus_0           | 0                | 31010   | 1 451               |             | 0           | 10                         |
|              |              | ALT3                | —         | —                 | —                |         |                     |             |             |                            |
|              |              | ALT0                | GPIO[87]  | SIUL              | I/O              |         |                     |             |             |                            |
| F[7]         | PCR[87]      | ALT1                | —         | —                 | —                | Slow    | Fast                | _           | 19          | 27                         |
| '[/]         | 1 01(07)     | ALT2                | MCKO      | nexus_0           | 0                | 01000   | 1 431               |             | 15          | 21                         |
|              |              | ALT3                |           | —                 | —                |         |                     |             |             |                            |
|              |              | ALT0                | GPIO[88]  | SIUL              | I/O              |         |                     |             |             |                            |
| F[8]         |              | ALT1                | —         | _                 | —                | Slow    | Fast                |             | 20          | 28                         |
| гіој         | 8] PCR[88]   | ALT2                | MSEO1     | nexus_0           | 0                | 310W    | rasi                | _           | 20          | 20                         |
|              |              | ALT3                | —         | —                 | —                |         |                     |             |             |                            |
|              |              | ALT0                | GPIO[89]  | SIUL              | I/O              |         |                     |             |             |                            |
| EIOI         |              | ALT1                | —         | _                 | —                | Slow    | ow East             |             | 22          | 21                         |
| F[9]         | F[9] PCR[89] | ALT2                | MSEO0     | nexus_0           | 0                |         | Slow Fast           | — 23        | 23          | 31                         |
|              |              | ALT3                | —         | —                 | -                |         |                     |             |             |                            |

Table 7.Pin muxing<sup>(1)</sup> (continued)



| Dowt        | PCR          | Alternate           |               | Derinherel        | I/O              | Pad s   | peed <sup>(6)</sup> | Pin         |             |                            |
|-------------|--------------|---------------------|---------------|-------------------|------------------|---------|---------------------|-------------|-------------|----------------------------|
| Port<br>pin | register     | function<br>(2),(3) | Functions     | Peripheral<br>(4) | direction<br>(5) | SRC = 0 | SRC = 1             | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 <sup>(7)</sup> |
|             |              | ALT0                | GPIO[90]      | SIUL              | I/O              |         |                     |             |             |                            |
| F[10]       | PCR[90]      | ALT1                |               | —                 | _                | Slow    | Fast                | _           | 24          | 32                         |
|             |              | ALT2<br>ALT3        | EVTO          | nexus_0           | 0                |         |                     |             |             |                            |
|             |              | ALTO                | GPIO[91]      | SIUL              | I/O              |         |                     |             |             |                            |
|             |              | ALT0<br>ALT1        | EVTI          | nexus_0           | 1/0              |         |                     |             |             |                            |
| F[11]       | PCR[91]      | ALT2                |               | —                 | _                | Slow    | Medium              | —           | 25          | 33                         |
|             |              | ALT3                | _             | _                 | _                |         |                     |             |             |                            |
|             |              | ALT0                | GPIO[92]      | SIUL              | I/O              |         |                     |             |             |                            |
| F[12]       | PCR[92]      | ALT1                | ETC[3]        | eTimer_1          | I/O              | Slow    | Medium              |             | 106         | 130                        |
| , [, 2]     | 1 01 (02)    | ALT2                | —             | —                 | —                | 0.011   | Modiali             |             | 100         | 100                        |
|             |              | ALT3                | _             | —                 | —                |         |                     |             |             |                            |
|             |              | ALT0                | GPIO[93]      | SIUL              | I/O              |         |                     |             |             |                            |
| F[13]       | PCR[93]      | ALT1                | ETC[4]        | eTimer_1          | I/O              | Slow    | Medium              | _           | 112         | 136                        |
|             |              | ALT2<br>ALT3        |               |                   | _                |         |                     |             |             |                            |
|             |              | ALTO                | GPIO[94]      | SIUL              | I/O              |         |                     |             |             |                            |
|             |              | ALT1                | TXD           | LINFlex_1         | 0                |         |                     |             |             |                            |
| F[14]       | PCR[94]      | ALT2                | _             | _                 | _                | Slow    | Medium              | -           | 115         | 139                        |
|             |              | ALT3                | _             | —                 | —                |         |                     |             |             |                            |
|             |              | ALT0                | GPIO[95]      | SIUL              | I/O              |         |                     |             |             |                            |
|             |              | ALT1                | —             | —                 | —                |         |                     |             |             |                            |
| F[15]       | PCR[95]      | ALT2                | —             | —                 | —                | Slow    | Medium              | —           | 113         | 137                        |
|             |              | ALT3                | RXD           | LINFlex_1         |                  |         |                     |             |             |                            |
|             |              |                     |               | Port (            |                  |         |                     |             |             |                            |
|             |              | ALT0                | GPIO[96]      | SIUL              | J<br>1/O         |         |                     |             |             |                            |
|             |              | ALT0<br>ALT1        | F[0]          | FCCU              | 0                |         |                     |             |             |                            |
| G[0]        | PCR[96]      | ALT2                | . [0]         | _                 | _                | Slow    | Medium              | _           | 38          | 46                         |
|             |              | ALT3                | _             | —                 | —                | 31000   |                     |             |             |                            |
|             |              | _                   | EIRQ[30]      | SIUL              | I                |         |                     |             |             |                            |
|             |              | ALT0                | GPIO[97]      | SIUL              | I/O              |         |                     |             |             |                            |
|             |              | ALT1                | F[1]          | FCCU              | 0                |         |                     |             |             |                            |
| G[1]        | G[1] PCR[97] | ALT2                | —             | -                 | —                | Slow    | w Medium            | —           | 141         | 173                        |
|             |              | ALT3                | —<br>EIRQ[31] |                   |                  |         |                     |             |             |                            |
|             |              |                     | EINQ[31]      | SIUL              | I                |         |                     |             |             |                            |

# Table 7. Pin muxing<sup>(1)</sup> (continued)



| Port | PCR      | Alternate                         |                                 | Poriphoral                  | I/O                     | Pad s   | peed <sup>(6)</sup> | Pin         |             |                            |
|------|----------|-----------------------------------|---------------------------------|-----------------------------|-------------------------|---------|---------------------|-------------|-------------|----------------------------|
| pin  | register | function<br>(2),(3)               | Functions                       | Peripheral<br>(4)           | direction<br>(5)        | SRC = 0 | SRC = 1             | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 <sup>(7)</sup> |
|      |          | ALT0<br>ALT1                      | GPIO[98]<br>—                   | SIUL                        | I/O<br>                 |         |                     |             |             |                            |
| G[2] | PCR[98]  | ALT2<br>ALT3                      | _                               | _                           |                         | Slow    | Medium              | -           | 102         | 126                        |
|      |          |                                   | SIN_4                           | DSPI_4<br>SIUL              | 1                       |         |                     |             |             |                            |
| G[3] | PCR[99]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[99]<br>—<br>SOUT_4<br>—    | DSPI_4                      | I/O<br>—<br>—<br>—      | Slow    | Medium              | _           | 104         | 128                        |
| G[4] | PCR[100] | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[100]<br>—<br>SCK_4<br>—    | SIUL<br>—<br>DSPI_4<br>—    | I/O<br>—<br>I/O<br>—    | Slow    | Medium              | _           | 100         | 124                        |
| G[5] | PCR[101] | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[101]<br>—<br>CS0_4<br>—    | SIUL<br>—<br>DSPI_4<br>—    | I/O<br>—<br>I/O<br>—    | Slow    | Medium              | _           | 85          | 103                        |
| G[6] | PCR[102] | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[102]<br>—<br>CS1_4<br>—    | SIUL<br>—<br>DSPI_4<br>—    | I/O<br>—<br>O<br>—      | Slow    | Medium              | _           | 98          | 122                        |
| G[7] | PCR[103] | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[103]<br>—<br>CS2_4<br>—    | SIUL<br>—<br>DSPI_4<br>—    | I/O<br>—<br>O<br>—      | Slow    | Medium              | _           | 83          | 101                        |
| G[8] | PCR[104] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[104]<br><br>CS3_4<br>      | SIUL<br>—<br>DSPI_4<br>—    | I/O<br>—<br>—           | Slow    | Medium              | _           | 81          | 97                         |
| G[9] | PCR[105] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[105]<br>—<br>—<br>—<br>RXD | SIUL<br>—<br>—<br>FlexCAN_1 | I/O<br>—<br>—<br>—<br>I | Slow    | Medium              | _           | 79          | 95                         |

Table 7.Pin muxing<sup>(1)</sup> (continued)



| Port  | PCR            | Alternate           |           | Peripheral | I/O              | Pad speed <sup>(6)</sup> |         | Pin         |             |                            |
|-------|----------------|---------------------|-----------|------------|------------------|--------------------------|---------|-------------|-------------|----------------------------|
| pin   | register       | function<br>(2),(3) | Functions | (4)        | direction<br>(5) | SRC = 0                  | SRC = 1 | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 <sup>(7)</sup> |
|       |                | ALT0                | GPIO[106] | SIUL       | I/O              |                          |         |             |             |                            |
| C[10] | PCR[106]       | ALT1                | —         | —          | —                | Slow                     | Medium  |             | 77          | 93                         |
| G[10] | PCR[100]       | ALT2                | TXD       | FlexCAN_1  | 0                | 510W                     | medium  |             | 77          | 93                         |
|       |                | ALT3                | —         | —          | —                |                          |         |             |             |                            |
|       |                | ALT0                | GPIO[107] | SIUL       | I/O              |                          |         |             |             |                            |
| G[11] | G[11] PCR[107] | ALT1                | —         | —          | —                | Slow                     | Medium  |             | 75          | 91                         |
| G[I]  | FUN[107]       | ALT2                | —         | —          | —                | Slow                     | wealum  |             | 75          | 91                         |
|       |                | ALT3                | —         | —          | —                |                          |         |             |             |                            |

#### Table 7. Pin muxing<sup>(1)</sup> (continued)

1. This table concerns Full-featured version. Please refer to "SPC56xP54/60 device configuration difference" table for difference between Full-featured, and Airbag configuration.

2. ALT0 is the primary (default) function for each port after reset.

3. Alternate functions are chosen by setting the values of the PCR[PA] bitfields inside the SIU module. PCR[PA] = 00 → ALT0; PCR[PA] = 01 → ALT1; PCR[PA] = 10 → ALT2; PCR[PA] = 11 → ALT3. This is intended to select the output functions; to use one of the input-only functions, the PCR[IBE] bit must be written to '1', regardless of the values selected in the PCR[PA] bitfields. For this reason, the value corresponding to an input only function is reported as "—".

4. Module included on the MCU.

5. Multiple inputs are routed to all respective modules internally. The input of some modules must be configured by setting the values of the PSMI[PADSELx] bitfields inside the SIUL module.

6. Programmable via the SRC (Slew Rate Control) bits in the respective Pad Configuration Register.

7. LQFP176 available only as development package.

8. Weak pull down during reset.



# **3 Electrical characteristics**

## 3.1 Introduction

This section contains electrical characteristics of the device as well as temperature and power considerations.

This product contains devices to protect the inputs against damage due to high static voltages. However, it is advisable to take precautions to avoid application of any voltage higher than the specified maximum rated voltages.

To enhance reliability, unused inputs can be driven to an appropriate logic voltage level ( $V_{DD}$  or  $V_{SS}$ ). This can be done by the internal pull-up or pull-down, which is provided by the product for most general purpose pins.

The parameters listed in the following tables represent the characteristics of the device and its demands on the system.

In the tables where the device logic provides signals with their respective timing characteristics, the symbol "CC" for Controller Characteristics is included in the Symbol column.

In the tables where the external system must provide signals with their respective timing characteristics to the device, the symbol "SR" for System Requirement is included in the Symbol column.

**Caution:** All of the following parameter values can vary depending on the application and must be confirmed during silicon validation, silicon characterization or silicon reliability trial.

## 3.2 Parameter classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the classifications listed in *Table 8* are used and the parameters are tagged accordingly in the tables where appropriate.

| Classification tag | Tag description                                                                                                                                                                                                        |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Р                  | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
| С                  | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| т                  | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D                  | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

 Table 8.
 Parameter classifications

Note: The classification is shown in the column labeled "C" in the parameter tables where appropriate.



# 3.3 Absolute maximum ratings

| Symbol                                | _   | Parameter                                                                                                                                           | Conditions                            | Min                         | Max <sup>(2)</sup>                    | Unit |
|---------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------------|---------------------------------------|------|
| V <sub>SS_HV</sub>                    | SR  | Digital ground                                                                                                                                      | —                                     | 0                           | 0                                     | V    |
| V <sub>DD_HV_IOx</sub> <sup>(3)</sup> | SR  | 3.3 V / 5.0 V input/output supply voltage with respect to ground $(V_{SS_HV})$                                                                      | _                                     | -0.3                        | 6.0                                   | V    |
| $V_{\rm SS\_HV\_IOx}$                 | SR  | Input/output ground voltage with respect to ground (V <sub>SS_HV</sub> )                                                                            | _                                     | -0.1                        | 0.1                                   | V    |
|                                       |     | 3.3 V / 5.0 V code and data flash                                                                                                                   |                                       | -0.3                        | 6.0                                   |      |
| V <sub>DD_HV_FL</sub>                 | SR  | memory supply voltage with respect to ground ( $V_{SS_HV}$ )                                                                                        | Relative to<br>V <sub>DD_HV_IOx</sub> | -0.3                        | $V_{DD_HV_IOx} + 0.3$                 | V    |
| $V_{SS_HV_FL}$                        | SR  | Code and data flash memory ground with respect to ground (V_{SS_HV})                                                                                |                                       | -0.1                        | 0.1                                   | V    |
|                                       |     | 3.3 V / 5.0 V crystal oscillator                                                                                                                    |                                       | -0.3                        | 6.0                                   |      |
| V <sub>DD_HV_OSC</sub>                | SR  | amplifier supply voltage with respect to ground ( $V_{SS_HV}$ )                                                                                     | Relative to<br>V <sub>DD_HV_IOx</sub> | -0.3                        | V <sub>DD_HV_IOx</sub> + 0.3          | V    |
| V <sub>SS_HV_OSC</sub>                | SR  | 3.3 V / 5.0 V crystal oscillator amplifier reference voltage with respect to ground ( $V_{SS_HV}$ )                                                 | _                                     | -0.1                        | 0.1                                   | V    |
|                                       |     | 3.3 V / 5.0 V voltage regulator supply<br>voltage with respect to ground<br>(V <sub>SS_HV</sub> )     —       Relative to<br>V <sub>DD_HV_IOx</sub> | —                                     | - 0.3                       | 6.0                                   | V    |
| V <sub>DD_HV_REG</sub>                | SR  |                                                                                                                                                     |                                       | - 0.3 V <sub>DD_HV_K</sub>  | V <sub>DD_HV_IOx</sub> + 0.3          |      |
| V <sub>DD_HV_AD</sub>                 | SR  | SR $3.3 \text{ V} / 5.0 \text{ V}$ ADC supply and high reference voltage with respect to ground (V <sub>SS_HV</sub> )                               | V <sub>DD_HV_REG</sub><br>< 2.7 V     | - 0.3                       | V <sub>DD_HV_REG</sub><br>+ 0.3       | V    |
| ♥DD_HV_AD                             | ÖIX |                                                                                                                                                     | V <sub>DD_HV_REG</sub><br>> 2.7 V     | - 0.3                       | 6.0                                   |      |
| V <sub>SS_HV_AD</sub>                 | SR  | ADC ground and low reference voltage with respect to ground (V <sub>SS_HV</sub> )                                                                   | _                                     | -0.1                        | 0.1                                   | V    |
| TV <sub>DD</sub>                      | SR  | Slope characteristics on all $V_{DD}$ during power up <sup>(4)</sup> with respect to ground ( $V_{SS_HV}$ )                                         | _                                     | 3.0 <sup>(5)</sup>          | 500 x 10 <sup>3</sup><br>(0.5 [V/µs]) | V/s  |
|                                       |     | Voltage on any pin with respect to                                                                                                                  | —                                     | -0.3                        | 6.0                                   |      |
| V <sub>IN</sub>                       | SR  | ground (V_{SS_HV_IOx}) with respect to ground (V_{SS_HV})                                                                                           | Relative to<br>V <sub>DD_HV_IOx</sub> | -0.3                        | V <sub>DD_HV_IOx</sub> +              | V    |
|                                       | QP  |                                                                                                                                                     | V <sub>DD_HV_REG</sub><br>< 2.7 V     | V <sub>SS_HV_AD</sub> - 0.3 | V <sub>DD_HV_AD</sub> + 0.3           | V    |
| V <sub>INAN</sub> SR                  | GR  | Analog input voltage                                                                                                                                | V <sub>DD_HV_REG</sub><br>> 2.7 V     | V <sub>SS_HV_AD</sub>       | V <sub>DD_HV_AD</sub>                 | V    |
| I <sub>INJPAD</sub>                   | SR  | Injected input current on any pin during overload condition                                                                                         | —                                     | -10                         | 10                                    | mA   |

### Table 9.Absolute maximum ratings<sup>(1)</sup>



| Symbol              |    | Parameter                                                                | Conditions | Min | Max <sup>(2)</sup> | Unit |
|---------------------|----|--------------------------------------------------------------------------|------------|-----|--------------------|------|
| I <sub>INJSUM</sub> | SR | Absolute sum of all injected input<br>currents during overload condition | —          | -50 | 50                 | mA   |
| I <sub>VDD_LV</sub> | SR | Low voltage static current sink through $V_{DD_LV}$                      | _          | _   | 155                | mA   |
| T <sub>STG</sub>    | SR | Storage temperature                                                      | —          | -55 | 150                | °C   |
| TJ                  | SR | Junction temperature under bias                                          | —          | -40 | 150                | °C   |

 Table 9.
 Absolute maximum ratings<sup>(1)</sup> (continued)

1. Functional operating conditions are given in the DC electrical characteristics. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maxima may affect device reliability or cause permanent damage to the device.

2. Absolute maximum voltages are currently maximum burn-in voltages. Absolute maximum specifications for device stress have not yet been determined.

- 3. The difference between each couple of voltage supplies must be less than 300 mV,  $|V_{DD_HV_IOy} V_{DD_HV_IOx}| < 300$  mV.
- 4. Guaranteed by device validation
- 5. Minimum value of TV<sub>DD</sub> must be guaranteed until V<sub>DD HV REG</sub> reaches 2.6 V (maximum value of V<sub>PORH</sub>)

Figure 5 shows the constraints of the different power supplies.

Figure 5. Power supplies constraints



The SPC56xP54/60 supply architecture provides an ADC supply that is managed independently of standard  $V_{DD_HV}$  supply. *Figure 6* shows the constraints of the ADC power supply.







# 3.4 Recommended operating conditions

| Table 10. | Recommended operating conditions (5.0 V) |
|-----------|------------------------------------------|
|-----------|------------------------------------------|

| Symbol                                | _  | Parameter                                               | Conditions                            | Min                   | Max <sup>(1)</sup>           | Unit |
|---------------------------------------|----|---------------------------------------------------------|---------------------------------------|-----------------------|------------------------------|------|
| V <sub>SS_HV</sub>                    | SR | Digital ground                                          | —                                     | 0                     | 0                            | V    |
| V <sub>DD_HV_IOx</sub> <sup>(2)</sup> | SR | 5.0 V input/output supply voltage                       | _                                     | 4.5                   | 5.5                          | V    |
| V <sub>SS_HV_IOx</sub>                | SR | Input/output ground voltage                             | —                                     | 0                     | 0                            | V    |
|                                       |    | memory supply voltage                                   | —                                     | 4.5                   | 5.5                          |      |
| V <sub>DD_HV_FL</sub>                 | SR |                                                         | Relative to<br>V <sub>DD_HV_IOx</sub> | $V_{DD_HV_IOx} - 0.1$ | V <sub>DD_HV_IOx</sub> + 0.1 | V    |
| V <sub>SS_HV_FL</sub>                 | SR | Code and data flash<br>memory ground                    | _                                     | 0                     | 0                            | V    |
|                                       |    | 5.0.V. crystal occillator                               | —                                     | 4.5                   | 5.5                          |      |
| V <sub>DD_HV_OSC</sub>                |    | 5.0 V crystal oscillator<br>amplifier supply voltage    | Relative to<br>V <sub>DD_HV_IOx</sub> | $V_{DD_HV_IOx} - 0.1$ | V <sub>DD_HV_IOx</sub> + 0.1 | V    |
| V <sub>SS_HV_OSC</sub>                | SR | 5.0 V crystal oscillator<br>amplifier reference voltage |                                       | 0                     | 0                            | V    |

d. Device design targets the removal of this conditions. To be confirmed by design during device validation.



| Symbol                                       |    | Parameter                            | Conditions Min                        |                           | Max <sup>(1)</sup>           | Unit |
|----------------------------------------------|----|--------------------------------------|---------------------------------------|---------------------------|------------------------------|------|
|                                              |    | E 0 V voltogo regulator              | —                                     | 4.5                       | 5.5                          |      |
| $V_{DD_HV_REG}$                              | SR | supply voltage                       | Relative to<br>V <sub>DD_HV_IOx</sub> | $V_{DD_HV_IOx} - 0.1$     | V <sub>DD_HV_IOx</sub> + 0.1 | V    |
|                                              |    | 5.0 V ADC supply and high            | —                                     | 4.5                       | 5.5                          |      |
| $V_{DD_HV_AD}$                               | SR | reference voltage                    | Relative to<br>V <sub>DD_HV_REG</sub> | $V_{DD_{HV_{REG}}} - 0.1$ | _                            | V    |
| $V_{SS_HV_AD}$                               | SR | ADC ground and low reference voltage | _                                     | 0                         | 0                            | V    |
| V <sub>DD_LV_REGCOR</sub> <sup>(3),(4)</sup> | SR | Internal supply voltage              | —                                     | _                         | _                            | V    |
| $V_{SS_LV_REGCOR}^{(3)}$                     | SR | Internal reference voltage           | —                                     | 0                         | 0                            | V    |
| V <sub>DD_LV_CORx</sub> <sup>(3),(4)</sup>   | SR | Internal supply voltage              | —                                     | _                         | _                            | V    |
| $V_{SS_LV_CORx}^{(3)}$                       | SR | Internal reference voltage           | —                                     | 0                         | 0                            | V    |
| T <sub>A</sub>                               | SR | Ambient temperature under bias       | _                                     | -40                       | 125                          | °C   |

 Table 10.
 Recommended operating conditions (5.0 V) (continued)

1. Parametric figures can be out of specification when voltage drops below 4.5 V, however, guaranteeing the full functionality. In particular, ADC electrical characteristics and I/Os DC electrical specification may not be guaranteed.

2. The difference between each couple of voltage supplies must be less than 100 mV,  $|V_{DD_-HV_-IOy} - V_{DD_-HV_-IOx}| < 100 mV$ .

 To be connected to emitter of external NPN. Low voltage supplies are not under user control—these are produced by an on-chip voltage regulator—but for the device to function properly the low voltage grounds (V<sub>SS\_LV\_xxx</sub>) must be shorted to high voltage grounds (V<sub>SS\_HV\_xxx</sub>) and the low voltage supply pins (V<sub>DD\_LV\_xxx</sub>) must be connected to the external ballast emitter.

4. The low voltage supplies (V<sub>DD\_LV\_xxx</sub>) are not all independent. V<sub>DD\_LV\_COR1</sub> and V<sub>DD\_LV\_COR2</sub> are shorted internally via double bonding connections with lines that provide the low voltage supply to the data flash memory module. Similarly, V<sub>SS\_LV\_COR1</sub> and V<sub>SS\_LV\_COR2</sub> are internally shorted. V<sub>DD\_LV\_REGCOR</sub> and V<sub>DD\_LV\_REGCORx</sub> are physically shorted internally, as are V<sub>SS\_LV\_REGCOR</sub> and V<sub>SS\_LV\_CORx</sub>.

| Table 11. | Recommended | operating | conditions | (3.3 V) |
|-----------|-------------|-----------|------------|---------|
|-----------|-------------|-----------|------------|---------|

| Symbol                                |                                                      | Parameter                                               | Conditions                            | Min                          | Max <sup>(1)</sup>           | Unit |
|---------------------------------------|------------------------------------------------------|---------------------------------------------------------|---------------------------------------|------------------------------|------------------------------|------|
| V <sub>SS_HV</sub>                    | SR                                                   | Digital ground                                          | —                                     | 0                            | 0                            | V    |
| V <sub>DD_HV_IOx</sub> <sup>(2)</sup> | SR                                                   | 3.3 V input/output supply voltage                       | _                                     | 3.0                          | 3.6                          | V    |
| V <sub>SS_HV_IOx</sub>                | SR                                                   | Input/output ground voltage                             | —                                     | 0                            | 0                            | V    |
|                                       |                                                      | SR 3.3 V code and data flash memory supply voltage      | —                                     | 3.0                          | 3.6                          | v    |
| V <sub>DD_HV_FL</sub>                 | SR                                                   |                                                         | Relative to<br>V <sub>DD_HV_IOx</sub> | $V_{DD_HV_IOx} - 0.1$        | V <sub>DD_HV_IOx</sub> + 0.1 |      |
| V <sub>SS_HV_FL</sub>                 | SR                                                   | Code and data flash<br>memory ground                    | _                                     | 0                            | 0                            | V    |
|                                       |                                                      | 2.2.V cructal ascillator                                | —                                     | 3.0                          | 3.6                          |      |
| V <sub>DD_HV_OSC</sub>                | SR 3.3 V crystal oscillator amplifier supply voltage | Relative to<br>V <sub>DD_HV_IOx</sub>                   | $V_{DD_HV_IOx} - 0.1$                 | V <sub>DD_HV_IOx</sub> + 0.1 | V                            |      |
| V <sub>SS_HV_OSC</sub>                | SR                                                   | 3.3 V crystal oscillator<br>amplifier reference voltage |                                       | 0                            | 0                            | V    |



| Symbol                                       |                   | Parameter                                 | Conditions                            | Min                         | Max <sup>(1)</sup>    | Unit |
|----------------------------------------------|-------------------|-------------------------------------------|---------------------------------------|-----------------------------|-----------------------|------|
|                                              |                   | 2.2.V/voltage regulator                   | —                                     | 3.0                         | 3.6                   |      |
| $V_{DD_HV_REG}$                              | SR                | 3.3 V voltage regulator<br>supply voltage | Relative to<br>V <sub>DD_HV_IOx</sub> | V <sub>DD_HV_IOx</sub> -0.1 | $V_{DD_HV_IOx} + 0.1$ | V    |
|                                              |                   | 2.2.V/ADC supply and high                 | —                                     | 3.0                         | 5.5                   |      |
| V <sub>DD_HV_AD</sub>                        | reference voltage | Relative to<br>V <sub>DD_HV_REG</sub>     | $V_{DD_HV_REG} - 0.1$                 | 5.5                         | V                     |      |
| V <sub>SS_HV_AD</sub>                        | SR                | ADC ground and low reference voltage      | _                                     | 0                           | 0                     | V    |
| V <sub>DD_LV_REGCOR</sub> <sup>(3),(4)</sup> | SR                | Internal supply voltage                   | —                                     | —                           | —                     | V    |
| V <sub>SS_LV_REGCOR</sub> <sup>(3)</sup>     | SR                | Internal reference voltage                | —                                     | 0                           | 0                     | V    |
| V <sub>DD_LV_CORx</sub> <sup>(3),(4)</sup>   | SR                | Internal supply voltage                   | —                                     | —                           | —                     | V    |
| V <sub>SS_LV_CORx</sub> <sup>(3)</sup>       | SR                | Internal reference voltage                | —                                     | 0                           | 0                     | V    |
| T <sub>A</sub>                               | SR                | Ambient temperature under bias            | —                                     | -40                         | 125                   | °C   |

 Table 11.
 Recommended operating conditions (3.3 V) (continued)

1. Parametric figures can be out of specification when voltage drops below 4.5 V, however, guaranteeing the full functionality. In particular, ADC electrical characteristics and I/Os DC electrical specification may not be guaranteed.

2. The difference between each couple of voltage supplies must be less than 100 mV,  $|V_{DD_-HV_-IOy} - V_{DD_-HV_-IOx}| < 100 mV$ .

 To be connected to emitter of external NPN. Low voltage supplies are not under user control—these are produced by an on-chip voltage regulator—but for the device to function properly the low voltage grounds (V<sub>SS\_LV\_xxx</sub>) must be shorted to high voltage grounds (V<sub>SS\_HV\_xxx</sub>) and the low voltage supply pins (V<sub>DD\_LV\_xxx</sub>) must be connected to the external ballast emitter.

4. The low voltage supplies (V<sub>DD\_LV\_xxx</sub>) are not all independent. V<sub>DD\_LV\_COR1</sub> and V<sub>DD\_LV\_COR2</sub> are shorted internally via double bonding connections with lines that provide the low voltage supply to the data flash memory module. Similarly, V<sub>SS\_LV\_COR1</sub> and V<sub>SS\_LV\_COR2</sub> are internally shorted. V<sub>DD\_LV\_REGCOR</sub> and V<sub>DD\_LV\_REGCORx</sub> are physically shorted internally, as are V<sub>SS\_LV\_REGCOR</sub> and V<sub>SS\_LV\_CORx</sub>.

Figure 7 shows the constraints of the different power supplies.





Figure 7. Power supplies constraints<sup>(e)</sup>

The SPC56xP54/60 supply architecture provides an ADC supply that is managed independently of standard  $V_{DD_HV}$  supply. *Figure 8* shows the constraints of the ADC power supply.



e. IO AC and DC characteristics are guaranteed only in the range 3.0V–3.6V when PAD3V5V is low, and in the range 4.5V–5.5V when PAD3V5V is high.

Figure 8. Independent ADC supply



## 3.5 Thermal characteristics

 Table 12.
 Thermal characteristics for 144-pin LQFP

| Symbol              |   | Parameter                                                | Conditions            | Typical value | Unit |
|---------------------|---|----------------------------------------------------------|-----------------------|---------------|------|
| D                   | D | Thermal resistance junction-to-ambient,                  | Single layer board—1s | 53.4          | °C/W |
| R <sub>θJA</sub>    | D | natural convection <sup>(1)</sup>                        | Four layer board—2s2p | 43.9          | °C/W |
| $R_{\theta JB}$     | D | Thermal resistance junction-to-board <sup>(2)</sup>      | Four layer board—2s2p | 29.6          | °C/W |
| R <sub>θJCtop</sub> | D | Thermal resistance junction-to-case (top) <sup>(3)</sup> | Single layer board—1s | 9.3           | °C/W |
| $\Psi_{JB}$         | D | Junction-to-board, natural convection <sup>(4)</sup>     | Operating conditions  | 29.8          | °C/W |
| Ψ <sub>JC</sub>     | D | Junction-to-case, natural convection <sup>(5)</sup>      | Operating conditions  | 1.3           | °C/W |

1. Junction-to-ambient thermal resistance determined per JEDEC JESD51-7. Thermal test board meets JEDEC specification for this package.

2. Junction-to-board thermal resistance determined per JEDEC JESD51-8. Thermal test board meets JEDEC specification for the specified package.

3. Junction-to-case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer.

4. Thermal characterization parameter indicating the temperature difference between the board and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JB.

5. Thermal characterization parameter indicating the temperature difference between the case and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JC.



| Symbol                |   | Parameter                                                | Conditions            | Typical value | Unit |
|-----------------------|---|----------------------------------------------------------|-----------------------|---------------|------|
| D                     | D |                                                          | Single layer board—1s | 47.3          | °C/W |
| $R_{	extsf{	heta}JA}$ | D |                                                          | Four layer board—2s2p | 35.6          | °C/W |
| $R_{	extsf{	heta}JB}$ | D | Thermal resistance junction-to-board <sup>(2)</sup>      | Four layer board—2s2p | 19.1          | °C/W |
| R <sub>θJCtop</sub>   | D | Thermal resistance junction-to-case (top) <sup>(3)</sup> | Single layer board—1s | 9.1           | °C/W |
| $\Psi_{JB}$           | D | Junction-to-board, natural convection <sup>(4)</sup>     | Operating conditions  | 19.1          | °C/W |
| $\Psi_{JC}$           | D | Junction-to-case, natural convection <sup>(5)</sup>      | Operating conditions  | 1.1           | °C/W |

Table 13. Thermal characteristics for 100-pin LQFP

1. Junction-to-ambient thermal resistance determined per JEDEC JESD51-7. Thermal test board meets JEDEC specification for this package.

2. Junction-to-board thermal resistance determined per JEDEC JESD51-8. Thermal test board meets JEDEC specification for the specified package.

3. Junction-to-case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer.

4. Thermal characterization parameter indicating the temperature difference between the board and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JB.

5. Thermal characterization parameter indicating the temperature difference between the case and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JC.

#### 3.5.1 General notes for specifications at maximum junction temperature

An estimation of the chip junction temperature, T<sub>J</sub>, can be obtained from *Equation 1*:

Equation 1

1  $T_J = T_A + (R_{\theta JA} \times P_D)$ 

where:

 $T_{A} = \text{ambient temperature for the package (°C)}$   $R_{\theta JA} = \text{junction to ambient thermal resistance (°C/W)}$  $P_{D} = \text{power dissipation in the package (W)}$ 

The junction to ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. Unfortunately, there are two values in common usage: the value determined on a single layer board and the value obtained on a board with two planes. For packages such as the PBGA, these values can be different by a factor of two. Which value is closer to the application depends on the power dissipated by other components on the board. The value obtained on a single layer board is appropriate for the tightly packed printed circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated.

When a heat sink is used, the thermal resistance is expressed in *Equation 2* as the sum of a junction to case thermal resistance and a case to ambient thermal resistance:

| Equation 2            | $\mathbf{R}_{\mathbf{\theta}\mathbf{J}\mathbf{A}} = \mathbf{R}_{\mathbf{\theta}\mathbf{J}\mathbf{C}} + \mathbf{R}_{\mathbf{\theta}\mathbf{C}\mathbf{A}}$ |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| where:                |                                                                                                                                                          |
| $R_{	extsf{	heta}JA}$ | = junction to ambient thermal resistance (°C/W)                                                                                                          |
| $R_{	extsf{	heta}JC}$ | = junction to case thermal resistance (°C/W)                                                                                                             |
| $R_{	hetaCA}$         | = case to ambient thermal resistance (°C/W)                                                                                                              |



 $R_{\theta JC}$  is device related and cannot be influenced by the user. The user controls the thermal environment to change the case to ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the size of the heat sink, the air flow around the device, the interface material, the mounting arrangement on printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device.

To determine the junction temperature of the device in the application when heat sinks are not used, the Thermal Characterization Parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using *Equation 3*:

#### Equation 3 $T_J = T_T + (\Psi_{JT} \times P_D)$

where:

| Τ <sub>Τ</sub> | = thermocouple temperature on top of the package (°C) |
|----------------|-------------------------------------------------------|
| $\Psi_{JT}$    | = thermal characterization parameter (°C/W)           |
| PD             | = power dissipation in the package (W)                |

The thermal characterization parameter is measured per JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

#### References

Semiconductor Equipment and Materials International 3081 Zanker Road San Jose, CA 95134 U.S.A. (408) 943-6900

MIL-SPEC and EIA/JESD (JEDEC) specifications are available from Global Engineering Documents at 800-854-7179 or 303-397-7956.

JEDEC specifications are available on the WEB at http://www.jedec.org.

1. C.E. Triplett and B. Joiner, *An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module*, Proceedings of SemiTherm, San Diego, 1998, pp. 47-54.

2. G. Kromann, S. Shidore, and S. Addison, *Thermal Modeling of a PBGA for Air-Cooled Applications*, Electronic Packaging and Production, pp. 53-58, March 1998.

3. B. Joiner and V. Adams, *Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling*, Proceedings of SemiTherm, San Diego, 1999, pp. 212-220.



# 3.6 Electromagnetic interference (EMI) characteristics

| Parameter           | Symbol         | Conditions                                       | fosc/f <sub>BUS</sub>                                             | Frequency       | Level<br>(Max) | Unit |
|---------------------|----------------|--------------------------------------------------|-------------------------------------------------------------------|-----------------|----------------|------|
|                     |                | V <sub>DD</sub> = 5 V;                           | 8 MHz crystal                                                     | 150 kHz–150 MHz | 18             | dBμV |
|                     |                | T <sub>A</sub> = 25 °C                           | 64 MHz bus                                                        | 150–1000 MHz    | 12             | ubμv |
|                     | Radiated       | 150 kHz–30 MHz<br>RBW 9 kHz, Step<br>Size 5 kHz  | No PLL frequency modulation                                       | IEC Level       | М              | —    |
| V <sub>RE_TEM</sub> | emissions,     |                                                  | 8 MHz crystal<br>64 MHz bus<br>±2% PLL<br>frequency<br>modulation | 150 kHz–150 MHz | 18             | dBμV |
|                     | electric field |                                                  |                                                                   | 150–1000 MHz    | 12             | υσμν |
|                     |                | 30 MHz–1 GHz<br>RBW 120 kHz,<br>Step Size 80 kHz |                                                                   | IEC Level       | Μ              |      |

#### Table 14. EMI testing specifications

# 3.7 Electrostatic discharge (ESD) characteristics

#### Table 15.ESD ratings<sup>(1),(2)</sup>

| Symbol                |    | Parameter                                        | Conditions | Value         | Unit |
|-----------------------|----|--------------------------------------------------|------------|---------------|------|
| V <sub>ESD(HBM)</sub> | SR | Electrostatic discharge (Human Body Model)       | —          | 2000          | V    |
| M                     | SR | R Electrostatic discharge (Charged Device Model) |            | 750 (corners) | V    |
| VESD(CDM)             | SK |                                                  | _          | 500 (other)   | V    |

1. All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits.

 A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing shall be performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification

## 3.8 Power management electrical characteristics

### 3.8.1 Voltage regulator electrical characteristics

The internal voltage regulator requires an external NPN ballast to be connected as shown in *Figure 9. Table 16* contains all approved NPN ballast components. Capacitances should be placed on the board as near as possible to the associated pins. Care should also be taken to limit the serial inductance of the  $V_{DD_HV_REG}$ , BCTRL and  $V_{DD_LV_CORx}$  pins to less than  $L_{Reg}$ , see *Table 17*.

Note: The voltage regulator output cannot be used to drive external circuits. Output pins are used only for decoupling capacitances.

 $V_{DD\_LV\_COR}$  must be generated using internal regulator and external NPN transistor. It is not possible to provide  $V_{DD\_LV\_COR}$  through external regulator.

For the SPC56xP54/60 microcontroller, capacitors, with total values not below C<sub>DEC1</sub>, should be placed between V<sub>DD\_LV\_CORx</sub>/V<sub>SS\_LV\_CORx</sub> close to external ballast transistor emitter. 4 capacitors, with total values not below C<sub>DEC2</sub>, should be placed close to microcontroller pins between each V<sub>DD\_LV\_CORx</sub>/V<sub>SS\_LV\_CORx</sub> supply pairs and the



 $V_{DD\_LV\_REGCOR}/V_{SS\_LV\_REGCOR}$  pair . Additionally, capacitors with total values not below  $C_{DEC3}$ , should be placed between the  $V_{DD\_HV\_REG}/V_{SS\_HV\_REG}$  pins close to ballast collector. Capacitors values have to take into account capacitor accuracy, aging and variation versus temperature.

All reported information are valid for voltage and temperature ranges described in recommended operating condition, *Table 10* and *Table 11*.

Figure 9. Voltage regulator configuration



Table 16. Approved NPN ballast components

| Part  | Manufacturer | Approved derivatives <sup>(1)</sup> |
|-------|--------------|-------------------------------------|
|       | ON Semi      | BCP68                               |
| BCP68 | NXP          | BCP68-25                            |
|       | Infineon     | BCP68-25                            |
| BCX68 | Infineon     | BCX68-10;BCX68-16;BCX68-25          |
| BC868 | NXP          | BC868                               |
| BC817 | Infineon     | BC817-16;BC817-25;BC817SU;          |
| BCOT  | NXP          | BC817-16;BC817-25                   |
|       | ST           | BCP56-16                            |
| BCP56 | Infineon     | BCP56-10;BCP56-16                   |
| DCP30 | ON Semi      | BCP56-10                            |
|       | NXP          | BCP56-10;BCP56-16                   |

1. For automotive applications please check with the appropriate transistor vendor for automotive grade certification



| Symbol                    |                                                                                                                                                | с  | Parameter                                                                       | Conditions                                                                                                                                        | Value                                                                                          |                                                                                 |      | Unit |    |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|----|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------|------|----|
| Symbol                    |                                                                                                                                                | C  | Parameter                                                                       | Conditions                                                                                                                                        | Min                                                                                            | Тур                                                                             | Max  | Unit |    |
| V <sub>DD_LV_REGCOR</sub> | сс                                                                                                                                             | Ρ  | Output voltage under<br>maximum load run supply<br>current configuration        | Post-trimming                                                                                                                                     | 1.15                                                                                           | _                                                                               | 1.32 | V    |    |
| C <sub>DEC1</sub>         | SR                                                                                                                                             | _  | External decoupling/stability ceramic capacitor                                 | BJT from <i>Table 16</i> . 3 capacitances (i.e. X7R or X8R capacitors) with nominal value of 10 $\mu$ F                                           | 19.5                                                                                           | 30                                                                              |      | μF   |    |
|                           |                                                                                                                                                |    |                                                                                 | BJT BC817, one capacitance of 22 $\mu$ F                                                                                                          | 14.3                                                                                           | 22                                                                              |      | μF   |    |
|                           | SR                                                                                                                                             | SR |                                                                                 | Resulting ESR of all three capacitors of C <sub>DEC1</sub>                                                                                        | BJT from <i>Table 16</i> . 3x10 µF.<br>Absolute maximum value<br>between 100 kHz and<br>10 MHz | _                                                                               | _    | 50   | mΩ |
| R <sub>REG</sub>          |                                                                                                                                                |    | эк                                                                              | _                                                                                                                                                 | Resulting ESR of the unique capacitor C <sub>DEC1</sub>                                        | BJT BC817, 1x 22 µF.<br>Absolute maximum value<br>between 100 kHz and<br>10 MHz | 10   | _    | 40 |
| C <sub>DEC2</sub>         | C <sub>DEC2</sub> SR - External decoupling/stability ceramic capacitor 4 capacitances (i.e. X7R or X8R capacitors) with nomina value of 440 nF |    | X8R capacitors) with nominal                                                    | 1200                                                                                                                                              | 1760                                                                                           |                                                                                 | nF   |      |    |
| C <sub>DEC3</sub>         | SR                                                                                                                                             | _  | External decoupling/stability<br>ceramic capacitor on<br>V <sub>DD_HV_REG</sub> | 3 capacitances (i.e. X7R or X8R capacitors) with nominal value of 10 $\mu$ F; C <sub>DEC3</sub> has to be equal or greater than C <sub>DEC1</sub> |                                                                                                | 30                                                                              | _    | μF   |    |
| L <sub>Reg</sub>          | SR                                                                                                                                             |    | Resulting ESL of V_DD_HV_REG BCTRL and V_DD_LV_CORx pins                        | _                                                                                                                                                 | _                                                                                              |                                                                                 | 15   | nH   |    |

 Table 17.
 Voltage regulator electrical characteristics

### 3.8.2 Voltage monitor electrical characteristics

The device implements a Power On Reset module to ensure correct power-up initialization, as well as three low voltage detectors to monitor the  $V_{DD}$  and the  $V_{DD_{LV}}$  voltage while device is supplied:

- POR monitors V<sub>DD</sub> during the power-up phase to ensure device is maintained in a safe reset state
- LVDHV3 monitors V<sub>DD</sub> to ensure device reset below minimum functional supply
- LVDHV5 monitors V<sub>DD</sub> when application uses device in the 5.0V ± 10% range
- LVDLVCOR monitors low voltage digital power domain



| Symbol                   |   | Baramatar                                        | Conditions <sup>(1)</sup> | Value |      | 11   |
|--------------------------|---|--------------------------------------------------|---------------------------|-------|------|------|
|                          |   | Parameter                                        | Conditions                | Min   | Max  | Unit |
| V <sub>PORH</sub>        | Т | Power-on reset threshold                         | —                         | 1.5   | 2.7  | V    |
| V <sub>PORUP</sub>       | Ρ | Supply for functional POR module                 | $T_A = 25^{\circ}C$       | 1.0   | —    | V    |
| V <sub>REGLVDMOK_H</sub> | Ρ | Regulator low voltage detector high threshold    | —                         | _     | 2.95 | V    |
| V <sub>REGLVDMOK_L</sub> | Р | Regulator low voltage detector low threshold     | —                         | 2.6   |      | V    |
| V <sub>FLLVDMOK_</sub> H | Ρ | Flash memory low voltage detector high threshold | —                         | _     | 2.95 | V    |
| V <sub>FLLVDMOK_L</sub>  | Ρ | Flash memory low voltage detector low threshold  | —                         | 2.6   |      | V    |
| V <sub>IOLVDMOK_H</sub>  | Ρ | I/O low voltage detector high threshold          | —                         | _     | 2.95 | V    |
| VIOLVDMOK_L              | Ρ | I/O low voltage detector low threshold           | —                         | 2.6   |      | V    |
| V <sub>IOLVDM5OK_H</sub> | Ρ | I/O 5V low voltage detector high threshold       | —                         | _     | 4.4  | V    |
| VIOLVDM50K_L             | Р | I/O 5V low voltage detector low threshold        | —                         | 3.8   | —    | V    |
| V <sub>MLVDDOK_H</sub>   | Р | Digital supply low voltage detector high         | —                         | _     | 1.15 | V    |
| V <sub>MLVDDOK_L</sub>   | Р | Digital supply low voltage detector low          | —                         | 1.08  | —    | V    |

Table 18. Low voltage monitor electrical characteristics

1.  $V_{DD} = 3.3V \pm 10\% / 5.0V \pm 10\%$ ,  $T_A = -40$  °C to  $T_{A MAX}$ , unless otherwise specified

## 3.9 Power Up/Down sequencing

To prevent an overstress event or a malfunction within and outside the device, the SPC56xP54/60 implements the following sequence to ensure each module is started only when all conditions for switching it ON are available:

- 1. A POWER\_ON module working on voltage regulator supply controls the correct startup of the regulator. This is a key module ensuring safe configuration for all voltage regulator functionality when supply is below 1.5V. Associated POWER\_ON (or POR) signal is active low.
  - Several low voltage detectors, working on voltage regulator supply monitor the voltage of the critical modules (voltage regulator, I/Os, flash memory and low voltage domain). LVDs are gated low when POWER\_ON is active.
  - A POWER\_OK signal is generated when all critical supplies monitored by the LVD are available. This signal is active high and released to all modules including I/Os, flash memory and RC16 oscillator needed during power-up phase and reset phase. When POWER\_OK is low the associated modules are set into a safe state.



Figure 10. Power-up typical sequence



Figure 11. Power-down typical sequence



Doc ID 18340 Rev 5



Figure 12. Brown-out typical sequence



## 3.10 NVUSRO register

Portions of the device configuration, such as high voltage supply, and watchdog enable/disable after reset are controlled via bit values in the non-volatile user options register (NVUSRO) register.

For a detailed description of the NVUSRO register, please refer to the device reference manual.

### 3.10.1 NVUSRO[PAD3V5V] field description

Table 19 shows how NVUSRO[PAD3V5V] controls the device configuration.

| Table 19. | PAD3V5V | field descri | ption <sup>(1)</sup> |
|-----------|---------|--------------|----------------------|
|           |         |              | ~                    |

| Value <sup>(2)</sup> | Description                  |
|----------------------|------------------------------|
| 0                    | High voltage supply is 5.0 V |
| 1                    | High voltage supply is 3.3 V |

1. See the device reference manual for more information on the NVUSRO register.

2. '1' is delivery value. It is part of shadow Flash, thus programmable by customer.

The DC electrical characteristics are dependent on the PAD3V5V bit value.



## 3.11 DC electrical characteristics

### 3.11.1 DC electrical characteristics (5 V)

*Table 20* gives the DC electrical characteristics at 5 V ( $4.5 \text{ V} < \text{V}_{\text{DD}_{\text{HV}_{\text{IOX}}}} < 5.5 \text{ V}$ , NVUSRO[PAD3V5V]=0) as described in *Figure 13*.





| Table 20. | DC electrical character | istics (5 0 V  | NVUSRO | [PAD3V5V1=0) |
|-----------|-------------------------|----------------|--------|--------------|
|           |                         | 131103 (3.0 4) |        |              |

| Symbo               | I | Parameter Conditions Min             |                         | Max                         | Unit                          |   |
|---------------------|---|--------------------------------------|-------------------------|-----------------------------|-------------------------------|---|
| V <sub>IL</sub>     | D | Minimum low level input voltage      | _                       | -0.1 <sup>(1)</sup>         | —                             | V |
| V <sub>IL</sub>     | Ρ | Maximum level input voltage          | —                       | _                           | 0.35 V <sub>DD_HV_IOx</sub>   | V |
| V <sub>IH</sub>     | Ρ | Minimum high level input voltage     |                         | 0.65 V <sub>DD_HV_IOx</sub> | —                             | V |
| V <sub>IH</sub>     | D | Maximum high level input voltage     | _                       | _                           | $V_{DD\_HV\_IOx} + 0.1^{(1)}$ | V |
| V <sub>HYS</sub>    | Т | Schmitt trigger hysteresis           | _                       | 0.1 V <sub>DD_HV_IOx</sub>  | —                             | V |
| $V_{OL_S}$          | Ρ | Slow, low level output voltage       | I <sub>OL</sub> = 3 mA  | _                           | 0.1 V <sub>DD_HV_IOx</sub>    | V |
| V <sub>OH_S</sub>   | Ρ | Slow, high level output voltage      | I <sub>OH</sub> = -3 mA | 0.8V <sub>DD_HV_IOx</sub>   | —                             | V |
| V <sub>OL_M</sub>   | Ρ | Medium, low level output voltage     | I <sub>OL</sub> = 3 mA  | _                           | 0.1 V <sub>DD_HV_IOx</sub>    | V |
| V <sub>OH_M</sub>   | Ρ | Medium, high level output voltage    | I <sub>OH</sub> = -3 mA | 0.8 V <sub>DD_HV_IOx</sub>  | —                             | V |
| $V_{OL_F}$          | Ρ | Fast, low level output voltage       | I <sub>OL</sub> = 3 mA  | _                           | 0.1 V <sub>DD_HV_IOx</sub>    | V |
| $V_{OH_F}$          | Ρ | Fast, high level output voltage      | I <sub>OH</sub> = -3 mA | 0.8 V <sub>DD_HV_IOx</sub>  | —                             | V |
| V <sub>OL_SYM</sub> | Ρ | Symmetric, low level output voltage  | I <sub>OL</sub> = 3 mA  | _                           | 0.1 V <sub>DD_HV_IOx</sub>    | V |
| V <sub>OH_SYM</sub> | Ρ | Symmetric, high level output voltage | I <sub>OH</sub> = -3 mA | 0.8 V <sub>DD_HV_IOx</sub>  | _                             | V |



| Symbo           | I | Parameter                                           | Conditions              | Min  | Мах | Unit |
|-----------------|---|-----------------------------------------------------|-------------------------|------|-----|------|
| 1               | Р | Equivalent pull-up current                          | $V_{IN} = V_{IL}$       | -130 | _   |      |
| I <sub>PU</sub> | ľ | Equivalent puil-up current                          | $V_{IN} = V_{IH}$       |      | -10 | μA   |
|                 | Р | Equivalent pull-down current                        | $V_{IN} = V_{IL}$       | 10   | _   |      |
| I <sub>PD</sub> | Г | Equivalent pull-down current                        | $V_{IN} = V_{IH}$       | _    | 130 | μA   |
| Ι <sub>ΙL</sub> | Ρ | Input leakage current<br>(all bidirectional ports)  | $T_{A} = -40$ to 125 °C | -1   | 1   | μA   |
| I <sub>IL</sub> | Ρ | Input leakage current<br>(all ADC input-only ports) | $T_{A} = -40$ to 125 °C | -0.5 | 0.5 | μA   |
| C <sub>IN</sub> | D | Input capacitance                                   | —                       | —    | 10  | pF   |
|                 | Р | RESET, equivalent pull-up current                   | $V_{IN} = V_{IL}$       | -130 | _   |      |
| I <sub>PU</sub> |   |                                                     | $V_{IN} = V_{IH}$       |      | -10 | μA   |
|                 | D | RESET, equivalent pull-down                         | $V_{IN} = V_{IL}$       | 10   |     |      |
| I <sub>PD</sub> |   | current                                             | $V_{IN} = V_{IH}$       |      | 130 | μA   |

 Table 20.
 DC electrical characteristics (5.0 V, NVUSRO[PAD3V5V]=0) (continued)

1. "SR" parameter values must not exceed the absolute maximum ratings shown in *Table 9*.



| Symbol                |   | Parameter |                                                        | O an distance                                                                                   |                                                       | Value  |     | Unit |    |
|-----------------------|---|-----------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------|--------|-----|------|----|
|                       |   |           | Parameter                                              | Conditions                                                                                      |                                                       | Тур    | Мах | Unit |    |
|                       |   |           | RUN — Maximum Mode <sup>(1)</sup>                      | V <sub>DD_LV_CORE</sub><br>externally forced at 1.3 V<br>ADC Freq = 32 MHz<br>PLL Freq = 64 MHz | 64 MHz                                                | 90     | 120 |      |    |
|                       |   |           |                                                        |                                                                                                 | 16 MHz                                                | 21     | 37  |      |    |
|                       | Т |           | RUN - Platform consumption, single core <sup>(2)</sup> |                                                                                                 | 40 MHz                                                | 35     | 55  |      |    |
|                       |   |           | 0                                                      | VDD_LV_CORE                                                                                     | 64 MHz                                                | 48     | 72  |      |    |
|                       |   |           | RUN - Platform consumption, dual core <sup>(3)</sup>   | externally forced to 1.3V                                                                       | 16 MHz                                                | 24     | 41  |      |    |
| DD_LV_CORE            |   |           |                                                        |                                                                                                 | 40 MHz                                                | 42     | 64  |      |    |
|                       |   |           |                                                        |                                                                                                 | 64 MHz                                                | 58     | 85  |      |    |
|                       | Р |           | Supply                                                 | RUN — Maximum Mode <sup>(4)</sup>                                                               | V <sub>DD_LV_CORE</sub><br>externally forced at 1.3 V | 64 MHz | 85  | 113  | mA |
|                       |   | current   | current                                                | HALT Mode <sup>(5)</sup>                                                                        | V <sub>DD_LV_CORE</sub><br>externally forced at 1.3 V | _      | 5.5 | 15   |    |
|                       |   |           |                                                        | STOP Mode <sup>(6)</sup> V <sub>DD_LV_CORE</sub><br>externally forced at 1.                     | V <sub>DD_LV_CORE</sub><br>externally forced at 1.3 V | _      | 4.5 | 13   |    |
|                       | т |           |                                                        | Flash memory supply current during read                                                         | V <sub>DD_HV_FL</sub> at 5.0 V                        | _      | _   | 14   |    |
| I <sub>DD_FLASH</sub> |   |           |                                                        | Flash memory supply current<br>during erase operation on 1<br>flash memory module               | V <sub>DD_HV_FL</sub> at 5.0 V                        | _      | _   | 42   |    |
| I <sub>DD_ADC</sub>   | т |           | ADC supply current —<br>Maximum Mode                   | V <sub>DD_HV_AD</sub> at 5.0 V<br>ADC Freq = 16 MHz                                             | _                                                     | 3      | 4   |      |    |
| I <sub>DD_OSC</sub>   | Т |           | OSC supply current                                     | V <sub>DD_OSC</sub> at 5.0 V                                                                    | 8 MHz                                                 | 2.6    | 3.2 |      |    |

| Table 21. | Supply current (5.0 V, NVUSRO[PAD3V5V]=0) |
|-----------|-------------------------------------------|
|-----------|-------------------------------------------|

 Maximum mode configuration: Code fetched from Flash executed by dual core, SIUL, PIT, ADC\_0, eTimer\_0/1, LINFlex\_0/1, STM, INTC\_0/1, DSPI\_0/1/2/3/4, FlexCAN\_0/1, FlexRay (static consumption), CRC\_0/1, FCCU, SRAM enabled. I/O supply current excluded.

 RAM, Code and Data Flash powered, code fetched from Flash executed by single core, all peripherals gated; IRC16MHz on, PLL64MHz OFF(except for code running at 64MHz). Code is performing continous data transfet from Flash to RAM.

- RAM, Code and Data Flash powered, code fetched from Flash executed by dual core, all peripherals gated; IRC16MHz on, PLL64MHz OFF(except for code running at 64MHz). Code is performing continous data transfet from Flash to RAM.
- Maximum mode configuration: Code fetched from RAM executed by dual core, SIUL, PIT, ADC\_0, eTimer\_0/1, LINFlex\_0/1, STM, INTC\_0/1, DSPI\_0/1/2/3/4, FlexCAN\_0/1, FlexRay (static consumption), CRC\_0/1, FCCU, SRAM enabled. I/O supply current excluded.

5. HALT mode configuration, only for the "P" classification: Code Flash memory in low power mode, data Flash memory in power down mode, OSC/PLL are OFF, FIRC is ON, Core clock gated, all peripherals are disabled.

 STOP mode configuration, only for the "P" classification: Code and data Flash memories in power down mode, OSC/PLL are OFF, FIRC is ON, Core clock gated, all peripherals are disabled.



## 3.11.2 DC electrical characteristics (3.3 V)

*Table 22* gives the DC electrical characteristics at 3.3 V ( $3.0 \text{ V} < \text{V}_{\text{DD}_{\text{HV}_{\text{IOx}}}} < 3.6 \text{ V}$ , NVUSRO[PAD3V5V]=1) as described in *Figure 14*.





| Table 22. DC electrical characteris | stics (3.3 V, NVUSRO[PAD3V5V]=1) <sup>(1)</sup> |
|-------------------------------------|-------------------------------------------------|
|-------------------------------------|-------------------------------------------------|

| Symbol              | I | Parameter                            | Conditions                | Min                          | Мах                                                | Unit |
|---------------------|---|--------------------------------------|---------------------------|------------------------------|----------------------------------------------------|------|
| V <sub>IL</sub>     | D | Minimum low level input voltage      |                           | -0.1 <sup>(2)</sup>          |                                                    | V    |
| V <sub>IL</sub>     | Ρ | Maximum low level input voltage      | —                         | —                            | 0.35 V <sub>DD_HV_IOx</sub>                        | V    |
| V <sub>IH</sub>     | Ρ | Minimum high level input voltage     | —                         | 0.65 V <sub>DD_HV_IOx</sub>  | —                                                  | V    |
| V <sub>IH</sub>     | D | Maximum high level input voltage     | —                         | —                            | $V_{\text{DD}\_\text{HV}\_\text{IOx}} + 0.1^{(2)}$ | V    |
| V <sub>HYS</sub>    | Т | Schmitt trigger hysteresis           | —                         | 0.1 V <sub>DD_HV_IOx</sub>   | —                                                  | V    |
| V <sub>OL_S</sub>   | Ρ | Slow, low level output voltage       | I <sub>OL</sub> = 1.5 mA  | —                            | 0.5                                                | V    |
| V <sub>OH_S</sub>   | Ρ | Slow, high level output voltage      | I <sub>OH</sub> = -1.5 mA | $V_{DD_HV_IOx} - 0.8$        | —                                                  | V    |
| V <sub>OL_M</sub>   | Ρ | Medium, low level output voltage     | I <sub>OL</sub> = 2 mA    | —                            | 0.5                                                | V    |
| V <sub>OH_M</sub>   | Ρ | Medium, high level output voltage    | $I_{OH} = -2 \text{ mA}$  | $V_{DD_HV_IOx} - 0.8$        | —                                                  | V    |
| V <sub>OL_F</sub>   | Ρ | Fast, high level output voltage      | I <sub>OL</sub> = 11 mA   | —                            | 0.5                                                | V    |
| V <sub>OH_F</sub>   | Ρ | Fast, high level output voltage      | I <sub>OH</sub> = -11 mA  | $V_{DD_HV_IOx} - 0.8$        | —                                                  | V    |
| V <sub>OL_SYM</sub> | Ρ | Symmetric, high level output voltage | I <sub>OL</sub> = 1.5 mA  | _                            | 0.5                                                | V    |
| V <sub>OH_SYM</sub> | Ρ | Symmetric, high level output voltage | I <sub>OH</sub> = -1.5 mA | V <sub>DD_HV_IOx</sub> - 0.8 | _                                                  | V    |
|                     | Р | Equivalant pull up current           | $V_{IN} = V_{IL}$         | -130                         | —                                                  |      |
| I <sub>PU</sub>     | Г | Equivalent pull-up current           | $V_{IN} = V_{IH}$         | —                            | -10                                                | μA   |



| Symbo           | I | Parameter                                           | Conditions                     | Min  | Мах | Unit |
|-----------------|---|-----------------------------------------------------|--------------------------------|------|-----|------|
|                 | Р | Equivalent pull-down current                        | $V_{IN} = V_{IL}$              | 10   | —   |      |
| I <sub>PD</sub> | Г |                                                     | $V_{IN} = V_{IH}$              | —    | 130 | μA   |
| IIL             | Ρ | Input leakage current<br>(all bidirectional ports)  | T <sub>A</sub> = -40 to 125 °C | _    | 1   | μA   |
| IIL             | Ρ | Input leakage current<br>(all ADC input-only ports) | T <sub>A</sub> = -40 to 125 °C | _    | 0.5 | μA   |
| C <sub>IN</sub> | D | Input capacitance                                   | —                              | _    | 10  | pF   |
| 1               | D | RESET, equivalent pull-up current                   | $V_{IN} = V_{IL}$              | -130 | _   | μA   |
| I <sub>PU</sub> |   |                                                     | $V_{IN} = V_{IH}$              | _    | -10 | μΛ   |
| 1               | D | RESET, equivalent pull-down                         | $V_{IN} = V_{IL}$              | 10   |     |      |
| I <sub>PD</sub> |   | current                                             | $V_{IN} = V_{IH}$              |      | 130 | μA   |

## Table 22. DC electrical characteristics (3.3 V, NVUSRO[PAD3V5V]=1)<sup>(1)</sup> (continued)

1. These specifications are design targets and subject to change per device characterization.

2. "SR" parameter values must not exceed the absolute maximum ratings shown in Table 9.



| Symbol                  |   |         | Deveneter                                                                         | Canditiana                                                                                         |                                                          | Va  | lue | Unit |  |
|-------------------------|---|---------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----|-----|------|--|
|                         |   |         | Parameter                                                                         | Conditions                                                                                         |                                                          | Тур | Мах | Unit |  |
|                         |   |         | RUN — Maximum Mode <sup>(1)</sup>                                                 | V <sub>DD_LV_CORE</sub><br>externally forced at<br>1.3 V<br>ADC Freq = 32 MHz<br>PLL Freq = 64 MHz | 64 MHz                                                   | 90  | 120 |      |  |
|                         | Т |         |                                                                                   |                                                                                                    | 16 MHz                                                   | 21  | 37  |      |  |
|                         | 1 |         |                                                                                   |                                                                                                    | 40 MHz                                                   | 35  | 55  |      |  |
| I <sub>DD_LV_CORE</sub> |   |         |                                                                                   | VDD_LV_CORE                                                                                        | 64 MHz                                                   | 48  | 72  |      |  |
|                         |   |         | RUN - Platform consumption,<br>dual core <sup>(3)</sup>                           | externally forced to 1.3V                                                                          | 16 MHz                                                   | 24  | 41  |      |  |
|                         |   |         |                                                                                   |                                                                                                    | 40 MHz                                                   | 42  | 64  |      |  |
|                         |   |         |                                                                                   |                                                                                                    | 64 MHz                                                   | 58  | 85  |      |  |
|                         |   | Supply  | RUN — Maximum Mode <sup>(4)</sup>                                                 | V <sub>DD_LV_CORE</sub><br>externally forced at<br>1.3 V                                           | 64 MHz                                                   | 85  | 113 | mA   |  |
|                         | Ρ | current | HALT Mode <sup>(5)</sup>                                                          | V <sub>DD_LV_CORE</sub><br>externally forced at<br>1.3 V                                           | _                                                        | 5.5 | 15  |      |  |
|                         |   |         | STOP Mode <sup>(6)</sup>                                                          | STOP Mode <sup>(6)</sup>                                                                           | V <sub>DD_LV_CORE</sub><br>externally forced at<br>1.3 V | _   | 4.5 | 13   |  |
|                         |   |         | Flash memory supply current during read                                           | $V_{DD_{HV}FL}$ at 3.3 V                                                                           | _                                                        |     | 14  |      |  |
| I <sub>DD_FLASH</sub>   | D |         | Flash memory supply current<br>during erase operation on 1<br>flash memory module | V <sub>DD_HV_FL</sub> at 3.3 V                                                                     | _                                                        | _   | 42  |      |  |
| I <sub>DD_ADC</sub>     | т |         | ADC supply current —<br>Maximum Mode                                              | V <sub>DD_HV_AD</sub> at 3.3 V<br>ADC Freq = 16 MHz                                                | _                                                        | 3   | 4   |      |  |
| I <sub>DD_OSC</sub>     | Т |         | OSC supply current                                                                | V <sub>DD_OSC</sub> at 3.3 V                                                                       | 8 MHz                                                    | 2.4 | 3   |      |  |

 Table 23.
 Supply current (3.3 V, NVUSRO[PAD3V5V]=1)

 Maximum mode configuration: Code fetched from Flash executed by dual core, SIUL, PIT, ADC\_0, eTimer\_0/1, LINFlex\_0/1, STM, INTC\_0/1, DSPI\_0/1/2/3/4, FlexCAN\_0/1, FlexRay (static consumption), CRC\_0/1, FCCU, SRAM enabled. I/O supply current excluded.

- RAM, Code and Data Flash powered, code fetched from Flash executed by single core, all peripherals gated; IRC16MHz on, PLL64MHz OFF(except for code running at 64MHz). Code is performing continous data transfet from Flash to RAM.
- RAM, Code and Data Flash powered, code fetched from Flash executed by dual core, all peripherals gated; IRC16MHz on, PLL64MHz OFF(except for code running at 64MHz). Code is performing continous data transfet from Flash to RAM.
- Maximum mode configuration: Code fetched from RAM executed by dual core, SIUL, PIT, ADC\_0, eTimer\_0/1, LINFlex\_0/1, STM, INTC\_0/1, DSPI\_0/1/2/3/4, FlexCAN\_0/1, FlexRay (static consumption), CRC\_0/1, FCCU, SRAM enabled. I/O supply current excluded.
- 5. HALT mode configuration, only for the "P" classification: Code Flash memory in low power mode, data Flash memory in power down mode, OSC/PLL are OFF, FIRC is ON, Core clock gated, all peripherals are disabled.
- STOP mode configuration, only for the "P" classification: Code and data Flash memories in power down mode, OSC/PLL are OFF, FIRC is ON, Core clock gated, all peripherals are disabled.



| Symbol                      |   | Demonster                                        |                                                                                                                        | Value                                                                                                                                                                                                   |                                   |                                   |    |
|-----------------------------|---|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------------------|----|
| Symbol                      |   | Parameter                                        | Parameter Conditions Typ                                                                                               |                                                                                                                                                                                                         | Max                               | Unit                              |    |
| I <sub>DD_HV</sub> (CAN)    | Т | CAN (FlexCAN)<br>supply current on<br>VDD_HV_REG | 500 Kbyte/s                                                                                                            | <ul> <li>Total (static + dynamic)<br/>consumption:</li> <li>FlexCAN in loop-back mode</li> <li>XTAL@ 8 MHz used as CAN<br/>engine clock source</li> <li>Message sending period is 580<br/>μs</li> </ul> | 21.6 * f <sub>periph</sub>        | 28.1* f <sub>periph</sub>         | μA |
| I <sub>DD_HV(SCI)</sub>     | Т | SCI (LINFlex) supply<br>current on<br>VDD_HV_REG | Total (static + dynamic) cons<br>• LIN mode<br>• Baudrate: 115.2 Kbyte/s                                               | sumption:                                                                                                                                                                                               | 10.8 * f <sub>periph</sub>        | 14.1 * f <sub>periph</sub>        |    |
| I <sub>DD_HV(SPI)</sub>     | Т | SPI (DSPI) supply<br>current on<br>VDD_HV_REG    | Ballast dynamic consumptio<br>communication):<br>• Baudrate: 2 Mbit/s<br>• Transmission every 8 µs<br>• Frame: 16 bits | n (continuous                                                                                                                                                                                           | 4.8 * f <sub>periph</sub>         | 6.3 * f <sub>periph</sub>         |    |
| I <sub>DD_HV(ADC)</sub>     | Т | ADC supply current<br>on VDD_HV_REG              | VDD = 5.5 V                                                                                                            | Ballast dynamic consumption (continuous conversion)                                                                                                                                                     | 120 * f <sub>periph</sub>         | 156 * f <sub>periph</sub>         |    |
| DD_HV_ADC(ADC)              | Т | ADC supply current<br>on VDD_HV_ADC              | VDD = 5.5 V                                                                                                            | Analog dynamic consumption (continuous conversion)                                                                                                                                                      | 0.005 * f <sub>periph</sub> + 2.8 | 0.007 * f <sub>periph</sub> + 3.4 | mA |
| I <sub>DD_HV</sub> (eTimer) | Т | eTimer supply current<br>on VDD_HV_REG           | PWM signals generation on all 1 channel @10kHz                                                                         | Dynamic consumption does not<br>change varying the frequency                                                                                                                                            | 1.8                               | 2.4                               | mA |
| I <sub>DD_HV(FlexRay)</sub> | Т | FlexRay supply<br>current on<br>VDD_HV_REG       | Static consumption                                                                                                     |                                                                                                                                                                                                         | 4.2 * f <sub>periph</sub>         | 5.5 * f <sub>periph</sub>         | μA |

70/105

Doc ID 18340 Rev 5

5

1. Operating conditions:  $f_{periph} = 8 \text{ MHz}$  to 64 MHz

**Electrical characteristics** 

SPC56xP54x, SPC56xP60x

## 3.11.3 I/O pad current specification

The I/O pads are distributed across the I/O supply segment. Each I/O supply segment is associated to a  $V_{DD}/V_{SS}$  supply pair as described in *Table 25*.

| Backago | Supply segment   |                  |                  |                  |                  |                   |                  |  |  |  |  |
|---------|------------------|------------------|------------------|------------------|------------------|-------------------|------------------|--|--|--|--|
| Package | 1                | 2                | 3                | 4                | 5                | 6                 | 7                |  |  |  |  |
| LQFP144 | pin8 – pin20     | pin23 –<br>pin38 | pin39 –<br>pin55 | pin58 –<br>pin68 | pin73 –<br>pin89 | pin92 –<br>pin125 | pin128 –<br>pin5 |  |  |  |  |
| LQFP100 | pin15 –<br>pin26 | pin27 –<br>pin38 | pin41 –<br>pin46 | pin51 –<br>pin61 | pin64 –<br>pin86 | pin89 – pin10     | _                |  |  |  |  |

### Table 25.I/O supply segment

#### Table 26.I/O consumption

| Symbol                             |             | с                  | Parameter                               | Condit                                    | ions <sup>(1)</sup>                           | Value                                         |                         |                                | Unit  |   |   |   |  |
|------------------------------------|-------------|--------------------|-----------------------------------------|-------------------------------------------|-----------------------------------------------|-----------------------------------------------|-------------------------|--------------------------------|-------|---|---|---|--|
| Symbol                             | • • • • • • |                    | Farameter                               |                                           | Min                                           | Тур                                           | Max                     | Onic                           |       |   |   |   |  |
| I <sub>SWTSLW</sub> <sup>(2)</sup> | <u> </u>    | П                  | Dynamic I/O current<br>for SLOW         | C <sub>L</sub> = 25 pF                    | $V_{DD} = 5.0 V \pm 10\%,$<br>PAD3V5V = 0     | _                                             | _                       | 20                             | mA    |   |   |   |  |
| SWISLW                             |             |                    | configuration                           | 0L - 20 pi                                | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | _                                             | _                       | 16                             |       |   |   |   |  |
| I <sub>SWTMED</sub> <sup>(2)</sup> | CC          | П                  | Dynamic I/O current<br>for MEDIUM       | C <sub>1</sub> = 25 pF                    | $V_{DD} = 5.0 V \pm 10\%,$<br>PAD3V5V = 0     |                                               |                         | 29                             | mA    |   |   |   |  |
| SWIMED                             |             |                    | configuration                           | 0L - 20 pi                                | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 |                                               |                         | 17                             | 110 ( |   |   |   |  |
| I <sub>SWTFST</sub> <sup>(2)</sup> | CC          | П                  | Dynamic I/O current<br>for FAST         | C <sub>1</sub> = 25 pF                    | $V_{DD} = 5.0 V \pm 10\%,$<br>PAD3V5V = 0     |                                               |                         | 110                            | mA    |   |   |   |  |
| SWIFSI                             |             |                    | configuration                           | 0L - 20 pi                                | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | _                                             | _                       | 50                             | 110 ( |   |   |   |  |
|                                    |             |                    |                                         | C <sub>L</sub> = 25 pF, 2 MHz             |                                               | _                                             | _                       | 2.3                            |       |   |   |   |  |
|                                    |             |                    |                                         | C <sub>L</sub> = 25 pF, 4 MHz             | $V_{DD} = 5.0 V \pm 10\%,$<br>PAD3V5V = 0     | _                                             | _                       | 3.2                            |       |   |   |   |  |
| I <sub>RMSSLW</sub>                | сс          | П                  | Root medium square I/O current for SLOW | C <sub>L</sub> = 100 pF, 2 MHz            |                                               | _                                             | _                       | 6.6                            | mA    |   |   |   |  |
| 'RMSSLW                            | 00          |                    | configuration                           | C <sub>L</sub> = 25 pF, 2 MHz             |                                               | _                                             | _                       | 1.6                            |       |   |   |   |  |
|                                    |             |                    |                                         | C <sub>L</sub> = 25 pF, 4 MHz             | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | _                                             | _                       | 2.3                            |       |   |   |   |  |
|                                    |             |                    |                                         | C <sub>L</sub> = 100 pF, 2 MHz            |                                               |                                               |                         | 4.7                            |       |   |   |   |  |
|                                    |             |                    |                                         | C <sub>L</sub> = 25 pF, 13 MHz            |                                               |                                               |                         | 6.6                            |       |   |   |   |  |
|                                    | Bootmadi    | Root medium square | C <sub>L</sub> = 25 pF, 40 MHz          | $V_{DD} = 5.0 V \pm 10\%,$<br>PAD3V5V = 0 |                                               |                                               | 13.4                    |                                |       |   |   |   |  |
| I <sub>RMSMED</sub> CO             | сс          | П                  | I/O current for                         | C <sub>L</sub> = 100 pF, 13 MHz           |                                               |                                               |                         | 18.3                           | mA    |   |   |   |  |
| 'KMSMED                            | RMSMED      |                    |                                         |                                           |                                               |                                               | MEDIUM<br>configuration | C <sub>L</sub> = 25 pF, 13 MHz |       | — | — | 5 |  |
|                                    |             |                    |                                         | <u>-</u>                                  | C <sub>L</sub> = 25 pF, 40 MHz                | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | —                       | —                              | 8.5   |   |   |   |  |
|                                    |             |                    |                                         | C <sub>L</sub> = 100 pF, 13 MHz           |                                               | —                                             | —                       | 11                             |       |   |   |   |  |



| Symbol  |    | C Parameter |                                        | Conditions <sup>(1)</sup>         |                                                                                        |     | Unit |    |    |
|---------|----|-------------|----------------------------------------|-----------------------------------|----------------------------------------------------------------------------------------|-----|------|----|----|
| Symbol  |    |             |                                        | Min                               | Тур                                                                                    | Мах | Unit |    |    |
|         |    |             |                                        | C <sub>L</sub> = 25 pF, 40 MHz    |                                                                                        | _   | _    | 22 |    |
|         |    |             |                                        | C <sub>L</sub> = 25 pF, 64 MHz    | $V_{DD} = 5.0 V \pm 10\%,$<br>PAD3V5V = 0<br>$V_{DD} = 3.3 V \pm 10\%,$<br>PAD3V5V = 1 | _   | _    | 33 |    |
| 1       | сс | П           |                                        | C <sub>L</sub> = 100 pF, 40 MHz   |                                                                                        |     |      | 56 | mA |
| IRMSFST | 00 |             |                                        | C <sub>L</sub> = 25 pF, 40 MHz    |                                                                                        | _   | _    | 14 |    |
|         |    |             |                                        | C <sub>L</sub> = 25 pF, 64 MHz    |                                                                                        | _   | _    | 20 |    |
|         |    |             |                                        | C <sub>L</sub> = 100 pF, 40 MHz   |                                                                                        | _   | _    | 35 |    |
|         | 00 | <b>_</b>    | Sum of all the static                  | V <sub>DD</sub> = 5.0 V ± 10%, P  | AD3V5V = 0                                                                             | _   | _    | 70 |    |
| IAVGSEG | SR | U           | I/O current within a<br>supply segment | V <sub>DD</sub> = 3.3 V ± 10%, P/ | AD3V5V = 1                                                                             | _   | _    | 65 | mA |

 Table 26.
 I/O consumption (continued)

1. V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = –40 to 125 °C, unless otherwise specified

2. Stated maximum values represent peak consumption that lasts only a few ns during I/O transition.

## 3.12 Main oscillator electrical characteristics

The SPC56xP54/60 provides an oscillator/resonator driver.

| Table 27. | . Main oscillator electrical characteristics (5.0 V, NVU | SRO[PAD3V5V]=0) |
|-----------|----------------------------------------------------------|-----------------|
|-----------|----------------------------------------------------------|-----------------|

| Symbo            | bl | Parameter                          | Min | Мах | Unit |
|------------------|----|------------------------------------|-----|-----|------|
| fosc             | SR | Oscillator frequency               | 4   | 40  | MHz  |
| 9 <sub>m</sub>   | Р  | Transconductance                   | 6.5 | 25  | mA/V |
| V <sub>OSC</sub> | Т  | Oscillation amplitude on EXTAL pin | 1   | _   | V    |
| toscsu           | Т  | Start-up time <sup>(1),(2)</sup>   | 8   | _   | ms   |

1. The start-up time is dependent upon crystal characteristics, board leakage, etc., high ESR and excessive capacitive loads can cause long start-up time.

2. Value captured when amplitude reaches 90% of EXTAL

| Table 28. | Main oscillator electrical characteristics (3.3 V, NVUSRO[PAD3V5V]=1) |
|-----------|-----------------------------------------------------------------------|
|-----------|-----------------------------------------------------------------------|

| Symbo              | ol | Parameter                          | Min | Max | Unit |
|--------------------|----|------------------------------------|-----|-----|------|
| f <sub>OSC</sub>   | SR | Oscillator frequency               | 4   | 40  | MHz  |
| 9 <sub>m</sub>     | Ρ  | Transconductance                   | 4   | 20  | mA/V |
| V <sub>OSC</sub>   | Т  | Oscillation amplitude on EXTAL pin | 1   | _   | V    |
| t <sub>oscsu</sub> | Т  | Start-up time <sup>(1),(2)</sup>   | 8   | _   | ms   |

1. The start-up time is dependent upon crystal characteristics, board leakage, etc., high ESR and excessive capacitive loads can cause long start-up time.

2. Value captured when amplitude reaches 90% of EXTAL


| Sym               | nbol | Parameter                |      | Тур | Max  | Unit |
|-------------------|------|--------------------------|------|-----|------|------|
| f <sub>OSC</sub>  | SR   | Oscillator frequency     | 4    | _   | 40   | MHz  |
| f <sub>CLK</sub>  | SR   | Frequency in bypass      | —    | _   | 64   | MHz  |
| t <sub>rCLK</sub> | SR   | Rise/fall time in bypass | —    | _   | 1    | ns   |
| t <sub>DC</sub>   | SR   | Duty cycle               | 47.5 | 50  | 52.5 | %    |

Table 29. Input clock characteristics

# 3.13 FMPLL electrical characteristics

Table 30. PLLMRFM electrical specifications

 $(V_{DDPLL} = 1.08 \text{ V to } 1.32 \text{ V}, V_{SS} = V_{SSPLL} = 0 \text{ V}, T_A = T_L \text{ to } T_H)$ 

| Symbo                                            | .1 |                                                       | Parameter                                     |                                                                                        | Va    | alue                 | Unit                  |
|--------------------------------------------------|----|-------------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------|-------|----------------------|-----------------------|
| Symbo                                            | וכ | P P                                                   | arameter                                      | Conditions                                                                             | min   | max                  | Unit                  |
| f <sub>ref_crystal</sub><br>f <sub>ref_ext</sub> | D  | PLL reference f                                       | requency range <sup>(1)</sup>                 | Crystal reference                                                                      | 4     | 40                   | MHz                   |
| f <sub>pll_in</sub>                              | D  | Phase detector<br>(after pre-divide                   | input frequency range<br>r)                   | _                                                                                      | 4     | 16                   | MHz                   |
| f <sub>FMPLLOUT</sub>                            | D  | Clock frequency range in normal mode                  |                                               | —                                                                                      | 4     | 120                  | MHz                   |
| f <sub>FREE</sub>                                | Ρ  | Free running fre                                      | Free running frequency                        |                                                                                        | 20    | 150                  | MHz                   |
| f <sub>sys</sub>                                 | D  | On-chip PLL frequency                                 |                                               |                                                                                        | 16    | 64                   | MHz                   |
| t <sub>CYC</sub>                                 | D  | System clock period                                   |                                               |                                                                                        |       | 1 / f <sub>sys</sub> | ns                    |
| f <sub>LORL</sub>                                | D  | Loss of reference frequency window <sup>(2)</sup>     |                                               | Lower limit                                                                            | 1.6   | 3.7                  | MHz                   |
| f <sub>LORH</sub>                                | נ  | L033 Of Telefend                                      | se frequency window                           | Upper limit                                                                            | 24    | 56                   |                       |
| f <sub>SCM</sub>                                 | D  | Self-clocked mo                                       | ode frequency <sup>(3),(4)</sup>              | _                                                                                      | 20    | 150                  | MHz                   |
|                                                  |    |                                                       | Short-term jitter <sup>(9)</sup>              | f <sub>SYS</sub> maximum                                                               | -4    | 4                    | % f <sub>CLKOUT</sub> |
| C <sub>JITTER</sub>                              | Т  | CLKOUT<br>period<br>jitter <sup>(5),(6),(7),(8)</sup> | Long-term jitter (avg.<br>over 2 ms interval) | $f_{PLLIN} = 16 \text{ MHz}$<br>(resonator),<br>$f_{PLLCLK}$ at 64 MHz,<br>4000 cycles | _     | 10                   | ns                    |
| t <sub>lpll</sub>                                | D  | PLL lock time (1                                      | 0), (11)                                      | —                                                                                      | _     | 200                  | μs                    |
| t <sub>dc</sub>                                  | D  | Duty cycle of re                                      | ference                                       | —                                                                                      | 40    | 60                   | %                     |
| f <sub>LCK</sub>                                 | D  | Frequency LOC                                         | K range                                       | —                                                                                      | -6    | 6                    | % f <sub>sys</sub>    |
| f <sub>UL</sub>                                  | D  | Frequency un-LOCK range                               |                                               | —                                                                                      | -18   | 18                   | % f <sub>sys</sub>    |
| f <sub>CS</sub>                                  | D  | Modulation Don                                        | th                                            | Center spread                                                                          | ±0.25 | ±4.0 <sup>(12)</sup> | 0/ f                  |
| f <sub>DS</sub>                                  |    | Modulation Depth                                      |                                               | Down Spread                                                                            | -0.5  | -8.0                 | %f <sub>sys</sub>     |
| f <sub>MOD</sub>                                 | D  | Modulation freq                                       | uency <sup>(13)</sup>                         | —                                                                                      | _     | 70                   | kHz                   |

1. Considering operation with PLL not bypassed.



### **Electrical characteristics**

- 2. "Loss of Reference Frequency" window is the reference frequency range outside of which the PLL is in self clocked mode.
- Self clocked mode frequency is the frequency that the PLL operates at when the reference frequency falls outside the f<sub>LOR</sub> window.
- 4. f<sub>VCO</sub> self clock range is 20–150 MHz. f<sub>SCM</sub> represents f<sub>SYS</sub> after PLL output divider (ERFD) of 2 through 16 in enhanced mode.
- 5. This value is determined by the crystal manufacturer and board design.
- 6. Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>SYS</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the PLL circuitry via V<sub>DDPLL</sub> and V<sub>SSPLL</sub> and variation in crystal oscillator frequency increase the C<sub>JITTER</sub> percentage for a given interval.
- 7. Proper PC board layout procedures must be followed to achieve specifications.
- 8. Values are obtained with frequency modulation disabled. If frequency modulation is enabled, jitter is the sum of  $C_{JITTER}$  and either f<sub>CS</sub> or f<sub>DS</sub> (depending on whether center spread or down spread modulation is enabled).
- 9. Short term jitter is measured on the clock rising edge at cycle n and cycle n+4.
- 10. This value is determined by the crystal manufacturer and board design. For 4 MHz to 20 MHz crystals specified for this PLL, load capacitors should not exceed these limits.
- 11. This specification applies to the period required for the PLL to relock after changing the MFD frequency control bits in the synthesizer control register (SYNCR).
- 12. This value is true when operating at frequencies above 60 MHz, otherwise f<sub>CS</sub> is 2% (above 64 MHz).
- 13. Modulation depth will be attenuated from depth setting when operating at modulation frequencies above 50 kHz.

# 3.14 16 MHz RC oscillator electrical characteristics

| Symbol                      |   | Parameter                                                                                                                                         | Conditions             | Min | Тур | Max | Unit |
|-----------------------------|---|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|-----|-----|------|
| f <sub>RC</sub>             | Ρ | RC oscillator frequency                                                                                                                           | T <sub>A</sub> = 25 °C |     | 16  | _   | MHz  |
| $\Delta_{ m RCMVAR}$        | Ρ | Fast internal RC oscillator variation<br>over temperature and<br>supply with respect to $f_{RC}$ at TA = 25 °C<br>in high-frequency configuration | -                      | -6  | _   | 6   | %    |
| $\Delta_{\mathrm{RCMTRIM}}$ | Т | Post Trim Accuracy: The variation of the PTF <sup>(1)</sup> from the 16 MHz                                                                       | T <sub>A</sub> = 25 °C | -1  | _   | 1   | %    |
| $\Delta_{\mathrm{RCMSTEP}}$ | Т | Fast internal RC oscillator trimming step                                                                                                         | T <sub>A</sub> = 25 °C |     | 1.6 |     | %    |

 Table 31.
 16 MHz RC oscillator electrical characteristics

1. PTF = Post Trimming Frequency: The frequency of the output clock after trimming at typical supply voltage and temperature

# 3.15 Analog-to-Digital converter (ADC) electrical characteristics

The device provides a 10-bit Successive Approximation Register (SAR) Analog-to-Digital Converter.





### Figure 15. ADC characteristics and error definitions

### 3.15.1 Input impedance and ADC accuracy

To preserve the accuracy of the A/D converter, it is necessary that analog input pins have low AC impedance. Placing a capacitor with good high-frequency characteristics at the input pin of the device can be effective: the capacitor should be as large as possible, ideally infinite. This capacitor contributes to attenuate the noise present on the input pin; further, it sources charge during the sampling phase, when the analog signal source is a highimpedance source.

A real filter can typically be obtained by using a series resistance with a capacitor on the input pin (simple RC filter). The RC filtering may be limited according to the source impedance value of the transducer or circuit supplying the analog signal to be measured.



The filter at the input pins must be designed taking into account the dynamic characteristics of the input signal (bandwidth) and the equivalent input impedance of the ADC itself.

In fact a current sink contributor is represented by the charge sharing effects with the sampling capacitance: being  $C_S$  and  $C_{P2}$  substantially two switched capacitances, with a frequency equal to the ADC conversion rate, it can be seen as a resistive path to ground. For instance, assuming a conversion rate of 1 MHz, with  $C_S + C_{P2}$  equal to 3 pF, a resistance of 330 k $\Omega$  is obtained ( $R_{EQ} = 1 / (\text{fc} \times (C_S + C_{P2}))$ ), where fc represents the conversion rate at the considered channel). To minimize the error induced by the voltage partitioning between this resistance (sampled voltage on  $C_S + C_{P2}$ ) and the sum of  $R_S + R_F$ , the external circuit must be designed to respect the *Equation 4*:

#### **Equation 4**

$$V_A \times \frac{R_S + R_F}{R_{EQ}} < \frac{1}{2}LSB$$

*Equation 4* generates a constraint for external network design, in particular on resistive path. Internal switch resistances ( $R_{SW}$  and  $R_{AD}$ ) can be neglected with respect to external resistances.









#### Figure 17. Input equivalent circuit (extended channels)

A second aspect involving the capacitance network shall be considered. Assuming the three capacitances  $C_F$ ,  $C_{P1}$  and  $C_{P2}$  are initially charged at the source voltage  $V_A$  (refer to the equivalent circuit reported in *Figure 16*): A charge sharing phenomenon is installed when the sampling phase is started (A/D switch close).







In particular two different transient periods can be distinguished:

• A first and quick charge transfer from the internal capacitance  $C_{P1}$  and  $C_{P2}$  to the sampling capacitance  $C_S$  occurs ( $C_S$  is supposed initially completely discharged): considering a worst case (since the time constant in reality would be faster) in which  $C_{P2}$  is reported in parallel to  $C_{P1}$  (call  $C_P = C_{P1} + C_{P2}$ ), the two capacitances  $C_P$  and  $C_S$  are in series, and the time constant is

### **Equation 5**

$$\tau_{1} = (R_{SW} + R_{AD}) \times \frac{C_{P} \times C_{S}}{C_{P} + C_{S}}$$

*Equation 5* can again be simplified considering only  $C_S$  as an additional worst condition. In reality, the transient is faster, but the A/D converter circuitry has been designed to be robust also in the very worst case: the sampling time  $T_S$  is always much longer than the internal time constant:

### **Equation 6**

$$\tau_1 < (R_{SW} + R_{AD}) \times C_S \ll T_S$$

The charge of  $C_{P1}$  and  $C_{P2}$  is redistributed also on  $C_S$ , determining a new value of the voltage  $V_{A1}$  on the capacitance according to *Equation 7*:

### **Equation 7**

$$V_{A1} \times (C_{S} + C_{P1} + C_{P2}) = V_{A} \times (C_{P1} + C_{P2})$$

A second charge transfer involves also C<sub>F</sub> (that is typically bigger than the on-chip capacitance) through the resistance R<sub>L</sub>: again considering the worst case in which C<sub>P2</sub> and C<sub>S</sub> were in parallel to C<sub>P1</sub> (since the time constant in reality would be faster), the time constant is:

### **Equation 8**

$$\tau_2 < R_L \times (C_S + C_{P1} + C_{P2})$$

In this case, the time constant depends on the external circuit: in particular imposing that the transient is completed well before the end of sampling time  $T_S$ , a constraint on  $R_L$  sizing is obtained:

### **Equation 9**

$$8.5 \times \tau_2 = 8.5 \times R_L \times (C_S + C_{P1} + C_{P2}) < T_S$$

Of course,  $R_L$  shall be sized also according to the current limitation constraints, in combination with  $R_S$  (source impedance) and  $R_F$  (filter resistance). Being  $C_F$  definitively bigger than  $C_{P1}$ ,  $C_{P2}$  and  $C_S$ , then the final voltage  $V_{A2}$  (at the end of the charge transfer transient) will be much higher than  $V_{A1}$ . *Equation 10* must be respected (charge balance assuming now  $C_S$  already charged at  $V_{A1}$ ):

### **Equation 10**

$$V_{A2} \times (C_{S} + C_{P1} + C_{P2} + C_{F}) = V_{A} \times C_{F} + V_{A1} \times (C_{P1} + C_{P2} + C_{S})$$

The two transients above are not influenced by the voltage source that, due to the presence of the  $R_FC_F$  filter, is not able to provide the extra charge to compensate the voltage drop on



 $C_S$  with respect to the ideal source  $V_A$ ; the time constant  $R_F C_F$  of the filter is very high with respect to the sampling time ( $T_S$ ). The filter is typically designed to act as anti-aliasing.





Calling  $f_0$  the bandwidth of the source signal (and as a consequence the cut-off frequency of the anti-aliasing filter,  $f_F$ ), according to the Nyquist theorem the conversion rate  $f_C$  must be at least  $2f_0$ ; it means that the constant time of the filter is greater than or at least equal to twice the conversion period ( $T_C$ ). Again the conversion period  $T_C$  is longer than the sampling time  $T_S$ , which is just a portion of it, even when fixed channel continuous conversion mode is selected (fastest conversion rate at a specific channel): in conclusion it is evident that the time constant of the filter  $R_FC_F$  is definitively much higher than the sampling time  $T_S$ , so the charge level on  $C_S$  cannot be modified by the analog signal source during the time in which the sampling switch is closed.

The considerations above lead to impose new constraints on the external circuit, to reduce the accuracy error due to the voltage drop on  $C_S$ ; from the two charge balance equations above, it is simple to derive *Equation 11* between the ideal and real sampled voltage on  $C_S$ :

### **Equation 11**

$$\frac{V_A}{V_{A2}} = \frac{C_{P1} + C_{P2} + C_F}{C_{P1} + C_{P2} + C_F + C_S}$$

From this formula, in the worst case (when  $V_A$  is maximum, that is for instance 5 V), assuming to accept a maximum error of half a count, a constraint is evident on  $C_F$  value:

### **Equation 12**

$$C_F > 2048 \times C_S$$

Doc ID 18340 Rev 5



# 3.15.2 ADC conversion characteristics

| Table 32. | <b>ADC conversion characteristics</b> |
|-----------|---------------------------------------|
|-----------|---------------------------------------|

| Symbo                           | .1 | Deremeter                                                                                                                  | Conditions <sup>(1)</sup>                                                                               |                        | Value | •                              | l In it |
|---------------------------------|----|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------------------------|-------|--------------------------------|---------|
| Symbo                           | DI | Parameter                                                                                                                  | Conditions                                                                                              | Min                    | Тур   | Max                            | Unit    |
| V <sub>INAN</sub>               | SR | Analog input voltage <sup>(2)</sup>                                                                                        | _                                                                                                       | $V_{SS\_HV\_AD} = 0.3$ | _     | V <sub>SS_HV_AD</sub><br>+ 0.3 | V       |
| f <sub>CK</sub>                 | SR | ADC Clock frequency<br>(depends on ADC<br>configuration)<br>(The duty cycle depends on<br>AD_clk <sup>(3)</sup> frequency) | _                                                                                                       | 3 <sup>(4)</sup>       | _     | 60                             | MHz     |
| f <sub>s</sub>                  | SR | Sampling frequency                                                                                                         | _                                                                                                       | _                      | -     | 1.53                           | MHz     |
| tupo o                          | D  | Sample time <sup>(5)</sup>                                                                                                 | f <sub>ADC</sub> = 20 MHz,<br>INPSAMP = 3                                                               | 125                    |       | _                              | ns      |
| t <sub>ADC_S</sub>              |    |                                                                                                                            | f <sub>ADC</sub> = 9 MHz,<br>INPSAMP = 255                                                              | _                      |       | 28.2                           | μs      |
| t <sub>ADC_C</sub>              | Р  | Conversion time <sup>(6)</sup>                                                                                             | $f_{ADC} = 20 \text{ MHz}^{(7)},$<br>INPCMP = 1                                                         | 0.650                  |       |                                | μs      |
| C <sub>S</sub> <sup>(8)</sup>   | D  | ADC input sampling capacitance                                                                                             | _                                                                                                       | _                      | _     | 2.5                            | pF      |
| C <sub>P1</sub> <sup>(8)</sup>  | D  | ADC input pin capacitance 1                                                                                                | _                                                                                                       | _                      |       | 3                              | pF      |
| C <sub>P2</sub> <sup>(8)</sup>  | D  | ADC input pin capacitance 2                                                                                                | —                                                                                                       | —                      | _     | 1                              | pF      |
| C <sub>P3</sub> <sup>(8)</sup>  | D  | ADC input pin capacitance 3                                                                                                |                                                                                                         | _                      |       | 1                              | pF      |
| R <sub>SW1</sub> <sup>(8)</sup> | D  | Internal resistance of analog                                                                                              | $V_{DD_HV_AD} = 5 V \pm 10\%$                                                                           | _                      |       | 0.6                            | kΩ      |
| INSW1                           |    | source                                                                                                                     | $V_{DD_HV_AD}$ = 3.3 V ±10%                                                                             | _                      | _     | 3                              | kΩ      |
| R <sub>SW2</sub> <sup>(8)</sup> | D  | Internal resistance of analog                                                                                              | $V_{DD_HV_AD} = 5 V \pm 10\%$                                                                           | _                      | _     | 2.15                           | kΩ      |
| INSW2                           |    | source                                                                                                                     | $V_{DD_HV_AD} = 3.3 \text{ V} \pm 10\%$                                                                 | _                      | —     | 3.6                            | kΩ      |
| $R_{AD}^{(8)}$                  | D  | Internal resistance of analog source                                                                                       | _                                                                                                       | _                      | —     | 2                              | kΩ      |
| I <sub>INJ</sub>                | т  | Input current injection                                                                                                    | Current injection on one ADC<br>input, different from the<br>converted one. Remains<br>within TUE spec. | -5                     | _     | 5                              | mA      |
| INL                             | Ρ  | Integral Non Linearity                                                                                                     | No overload                                                                                             | —                      | ±1.5  | _                              | LSB     |
| DNL                             | Р  | Differential Non Linearity                                                                                                 | No overload                                                                                             | -1.0                   | _     | 1.0                            | LSB     |
| OFS                             | Т  | Offset error                                                                                                               | _                                                                                                       | —                      | ±1    | _                              | LSB     |
| GNE                             | Т  | Gain error                                                                                                                 |                                                                                                         |                        | ±1    |                                | LSB     |
| TUE                             | Р  | Total unadjusted error<br>without current injection                                                                        | 16 precision channels                                                                                   | -2.5                   |       | 2.5                            | LSB     |



|  | Symbol |   | Parameter                                        | Conditions <sup>(1)</sup> |     | Unit |     |      |  |
|--|--------|---|--------------------------------------------------|---------------------------|-----|------|-----|------|--|
|  |        |   | Falameter                                        | Conditions                | Min | Тур  | Max | Unit |  |
|  | TUE    | Т | Total unadjusted error with<br>current injection | 16 precision channels     | -3  | _    | 3   | LSB  |  |
|  | TUE    | т | Total unadjusted error with<br>current injection | 10 standard channels      | -4  |      | 4   | LSB  |  |

#### Table 32. ADC conversion characteristics (continued)

 $V_{DD}$  = 3.3 V to 3.6 V / 4.5 V to 5.5 V,  $T_A$  = -40 °C to  $T_A MAX$ , unless otherwise specified and analog input voltage from 1

 $V_{SS_{-HV_{AD}}}$  to  $V_{DD_{-HV_{AD}}}$ . 2.  $V_{INAN}$  may exceed  $V_{SS_{-ADC}}$  and  $V_{DD_{-ADC}}$  limits, remaining on absolute maximum ratings, but the results of the conversion will be clamped respectively to 0x000 or 0x3FF.

3. AD\_clk clock is always half of the ADC module input clock defined via the auxiliary clock divider for the ADC.

4. When configured to allow 60 MHz ADC, the minimum ADC clock speed is 9 MHz, below which precision is lost.

6. This parameter includes the sample time  $t_{ADC_S}$ .

7. 20 MHz ADC clock. Specific prescaler is programmed on MC\_PLL\_CLK to provide 20 MHz clock to the ADC.

8. See Figure 16

#### 3.16 Flash memory electrical characteristics

|                          |   |                                                   |            |     | v                  | /alue                         |                    |      |
|--------------------------|---|---------------------------------------------------|------------|-----|--------------------|-------------------------------|--------------------|------|
| Symbol                   |   | Parameter                                         | Conditions | Min | Typ <sup>(1)</sup> | Initial<br>max <sup>(2)</sup> | Max <sup>(3)</sup> | Unit |
| T <sub>wprogram</sub>    | Ρ | Word Program (32 bits) Time <sup>(4)</sup>        | Data Flash | —   | 30                 | 70                            | 500                | μs   |
| T <sub>dwprogram</sub>   | Ρ | Double Word (64 bits) Program Time <sup>(4)</sup> | Code Flash | —   | 18                 | 50                            | 500                | μs   |
| т                        | Ρ | Bank Program (64 KB) <sup>(4), (5)</sup>          | Data Flash | —   | 0.49               | 1.2                           | 4.1                | S    |
| T <sub>BKPRG</sub>       | Ρ | Bank Program (1056 KB) <sup>(4), (5)</sup>        | Code Flash | —   | 2.6                | 6.6                           | 66                 | S    |
| T <sub>MDPRG</sub>       | Ρ | Module Program (512 KB) <sup>(4)</sup>            | Code Flash | —   | 1.3                | 1.65                          | 33                 | S    |
| т                        | Б | 16 KB Block Pre-program and Erase Time            | Code Flash |     | 200                | 500                           | 5000               | ms   |
| T <sub>16kpperase</sub>  | ľ | To the block i re-program and crase time          | Data Flash |     | 700                | 800                           | 5000               | 1115 |
| T <sub>32kpperase</sub>  | Ρ | 32 KB Block Pre-program and Erase Time            | Code Flash | —   | 300                | 600                           | 5000               | ms   |
| T <sub>64kpperase</sub>  | Ρ | 64 KB Block Pre-program and Erase Time            | Code Flash | —   | 400                | 900                           | 5000               | ms   |
| T <sub>128kpperase</sub> | Ρ | 128 KB Block Pre-program and Erase Time           | Code Flash | —   | 600                | 1300                          | 5000               | ms   |
| + .                      | Б | Eraco Suspond Poquest Pate <sup>(6)</sup>         | Code Flash | 20  |                    |                               |                    | ms   |
| <sup>t</sup> esrt        |   | Erase Suspend Request Rate <sup>(6)</sup>         | Data Flash | 10  |                    |                               |                    | 1115 |

#### Table 33. Program and erase specifications

1 Typical program and erase times assume nominal supply values and operation at 25 °C. All times are subject to change pending device characterization.

2. Initial factory condition: < 100 program/erase cycles, 25 °C, typical supply voltage.



<sup>5.</sup> During the sample time the input capacitance CS can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitance to reach its final voltage level within  $t_{ADC}$  . After the end of the sample time  $t_{ADC}$ , changes of the analog input voltage have no effect on the conversion result. Values for the sample clock  $t_{ADC}$  depend on programming.

- 3. The maximum program and erase times occur after the specified number of program/erase cycles. These maximum values are characterized but not guaranteed.
- 4. Actual hardware programming times. This does not include software overhead.
- 5. Typical bank programming time assumes that all cells are programmed in a single pulse. In reality some cells will require more than one pulse, adding a small overhead to total bank programming time (see Initial Max column).
- 6. Time between erase suspend resume and next erase suspend.

| Symbo     |   | Parameter                                                                                                      | Conditions                         | Val    | Unit   |        |
|-----------|---|----------------------------------------------------------------------------------------------------------------|------------------------------------|--------|--------|--------|
| Symbo     | 1 | Farameter                                                                                                      | Conditions                         | Min    | Тур    | Unit   |
| P/E       | С | Number of program/erase cycles per block<br>for 16 KB blocks over the operating<br>temperature range ( $T_J$ ) | _                                  | 100000 | 100000 | cycles |
| P/E       | С | Number of program/erase cycles per block for 32 KB blocks over the operating temperature range $(T_J)$         | _                                  | 10000  | 100000 | cycles |
| P/E       | С | Number of program/erase cycles per block for 64 KB blocks over the operating temperature range $(T_J)$         | _                                  | 10000  | 100000 | cycles |
| P/E       | С | Number of program/erase cycles per block for 128 KB blocks over the operating temperature range $(T_J)$        | _                                  | 1000   | 100000 | cycles |
|           |   |                                                                                                                | Blocks with 0 – 1000<br>P/E cycles | 20     | _      | years  |
| Retention | С | Minimum data retention at 85 °C average ambient temperature <sup>(1)</sup>                                     | Blocks with 10000 P/E cycles       | 10     | _      | years  |
|           |   |                                                                                                                | Blocks with 100000 P/E cycles      | 5      |        | years  |

#### Table 34. Flash memory module life

1. Ambient temperature averaged over duration of application, not to exceed recommended product operating temperature range.

### Table 35.Flash read access timing

| Symbol | С | Parameter                                                                          | Conditions <sup>(1)</sup> | Max | Unit |  |
|--------|---|------------------------------------------------------------------------------------|---------------------------|-----|------|--|
| Fmax   | С | Maximum working frequency for Code Flash                                           | 2 wait states             | 66  | MHz  |  |
| TINAX  |   | at given number of WS in worst conditions                                          | 0 wait states             | 22  |      |  |
| Fmax   | с | Maximum working frequency for Data Flash at given number of WS in worst conditions | 8 wait states             | 66  | MHz  |  |

1. VDD =  $3.3 \text{ V} \pm 10\% / 5.0 \text{ V} \pm 10\%$ , TA = -40 to 125 °C, unless otherwise specified



# **3.17** AC specifications

### 3.17.1 Pad AC specifications

### Table 36.Output pin transition times

| Symb            |    | с | Parameter                                        | Parameter               |                                  |     | Valu | е   | Unit |
|-----------------|----|---|--------------------------------------------------|-------------------------|----------------------------------|-----|------|-----|------|
| Synn            |    | C | Faiametei                                        |                         | Conditions <sup>(1)</sup>        | Min | Тур  | Max | Unit |
| T <sub>tr</sub> | CC | D | Output transition time output pin <sup>(2)</sup> | C <sub>L</sub> = 25 pF  | $V_{DD} = 5.0 V \pm 10\%$ ,      | —   | —    | 50  | ns   |
|                 |    | Т | SLOW configuration                               | C <sub>L</sub> = 50 pF  | PAD3V5V = 0                      | _   | —    | 100 |      |
|                 |    | D |                                                  | C <sub>L</sub> = 100 pF |                                  |     | —    | 125 |      |
|                 |    | D |                                                  | C <sub>L</sub> = 25 pF  | $V_{DD} = 3.3 V \pm 10\%$ ,      | —   | —    | 40  |      |
|                 |    | Т |                                                  | C <sub>L</sub> = 50 pF  | PAD3V5V = 1                      | _   | —    | 50  |      |
|                 |    | D |                                                  | C <sub>L</sub> = 100 pF |                                  | —   | —    | 75  |      |
| T <sub>tr</sub> | СС | D | Output transition time output pin <sup>(2)</sup> | C <sub>L</sub> = 25 pF  | $V_{DD} = 5.0 V \pm 10\%$        | —   | —    | 10  | ns   |
|                 |    | Т | MEDIUM configuration                             | C <sub>L</sub> = 50 pF  | PAD3V5V = 0<br>SIUL.PCRx.SRC = 1 | _   | —    | 20  |      |
|                 |    | D |                                                  | C <sub>L</sub> = 100 pF | -                                | _   | —    | 40  |      |
|                 |    | D |                                                  | C <sub>L</sub> = 25 pF  | $V_{DD} = 3.3 V \pm 10\%,$       | —   | —    | 12  |      |
|                 |    | Т |                                                  | C <sub>L</sub> = 50 pF  | PAD3V5V = 1<br>SIUL.PCRx.SRC = 1 | _   | —    | 25  |      |
|                 |    | D |                                                  | C <sub>L</sub> = 100 pF |                                  | _   | —    | 40  |      |
| T <sub>tr</sub> | СС | D | Output transition time output pin <sup>(2)</sup> | C <sub>L</sub> = 25 pF  | $V_{DD} = 5.0 V \pm 10\%$ ,      | —   | —    | 4   | ns   |
|                 |    |   | FAST configuration                               | C <sub>L</sub> = 50 pF  | PAD3V5V = 0<br>SIUL.PCRx.SRC = 1 | _   | —    | 6   |      |
|                 |    |   |                                                  | C <sub>L</sub> = 100 pF |                                  | _   | —    | 12  |      |
|                 |    |   |                                                  | C <sub>L</sub> = 25 pF  | $V_{DD} = 3.3 V \pm 10\%$ ,      | _   | —    | 4   |      |
|                 |    |   |                                                  | C <sub>L</sub> = 50 pF  | PAD3V5V = 1<br>SIUL.PCRx.SRC = 1 |     | —    | 7   |      |
|                 |    |   |                                                  | C <sub>L</sub> = 100 pF |                                  |     | —    | 12  |      |
| $T_{sim}^{(3)}$ | СС | Т | Symmetric, same drive strength                   | V <sub>DD</sub> = 5.0 V | ± 10%, PAD3V5V = 0               | —   | —    | 4   | ns   |
|                 |    |   | between N and P transistor                       | V <sub>DD</sub> = 3.3 V | ± 10%, PAD3V5V = 1               | —   | —    | 5   |      |

1. V\_{DD} = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T\_A = -40 °C to T\_A  $_{MAX}$ , unless otherwise specified

2. CL includes device and package capacitances (CPKG < 5 pF).

3. Transition timing of both positive and negative slopes will differ maximum 50%

# 3.18 AC timing characteristics

# 3.18.1 **RESET** pin characteristics

The SPC56xP54/60 implements a dedicated bidirectional RESET pin.













f. The output drive provided is open drain and hence must be terminated by an external resistor of value 1 k $\Omega$ .

| Cumh               | -1       | ~ | Devemeder                                                                                      | Conditions <sup>(1)</sup>                                                                |                     | Value | <b>;</b>             | 11                   |                                                                      |                                                                       |   |    |    |                                                                      |   |   |    |
|--------------------|----------|---|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------|-------|----------------------|----------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------|---|----|----|----------------------------------------------------------------------|---|---|----|
| Symbo              | DI       | С | Parameter                                                                                      | Conditions                                                                               | Min                 | Тур   | Max                  | Unit                 |                                                                      |                                                                       |   |    |    |                                                                      |   |   |    |
| V <sub>IH</sub>    | SR       | Ρ | Input High Level CMOS<br>(Schmitt Trigger)                                                     | —                                                                                        | 0.65V <sub>DD</sub> | _     | V <sub>DD</sub> +0.4 | V                    |                                                                      |                                                                       |   |    |    |                                                                      |   |   |    |
| V <sub>IL</sub>    | SR       | Ρ | Input low Level CMOS<br>(Schmitt Trigger)                                                      | —                                                                                        | -0.4                | _     | 0.35V <sub>DD</sub>  | V                    |                                                                      |                                                                       |   |    |    |                                                                      |   |   |    |
| V <sub>HYS</sub>   | сс       | С | Input hysteresis CMOS<br>(Schmitt Trigger)                                                     | —                                                                                        | 0.1V <sub>DD</sub>  | _     | —                    | V                    |                                                                      |                                                                       |   |    |    |                                                                      |   |   |    |
|                    |          |   |                                                                                                | Push Pull, $I_{OL} = 2mA$ ,<br>$V_{DD} = 5.0 V \pm 10\%$ , PAD3V5V = 0<br>(recommended)  | _                   |       | 0.1V <sub>DD</sub>   |                      |                                                                      |                                                                       |   |    |    |                                                                      |   |   |    |
| V <sub>OL</sub>    | сс       | Ρ | Output low level                                                                               | Push Pull, $I_{OL} = 1mA$ ,<br>V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 1 <sup>(2)</sup> | —                   |       | 0.1V <sub>DD</sub>   | V                    |                                                                      |                                                                       |   |    |    |                                                                      |   |   |    |
|                    |          |   | Push Pull, $I_{OL} = 1mA$ ,<br>$V_{DD} = 3.3 V \pm 10\%$ , PAD3V5V = 1<br>(recommended)        | _                                                                                        |                     | 0.5   |                      |                      |                                                                      |                                                                       |   |    |    |                                                                      |   |   |    |
|                    |          |   |                                                                                                | $C_L = 25pF,$<br>$V_{DD} = 5.0 V \pm 10\%, PAD3V5V = 0$                                  | —                   |       | 10                   |                      |                                                                      |                                                                       |   |    |    |                                                                      |   |   |    |
|                    |          |   |                                                                                                | $C_{L} = 50$ pF,<br>$V_{DD} = 5.0 V \pm 10\%$ , PAD3V5V = 0                              | —                   | _     | 20                   |                      |                                                                      |                                                                       |   |    |    |                                                                      |   |   |    |
| Ŧ                  | <u> </u> | D | D                                                                                              | D                                                                                        | D                   | D     | D                    |                      | Output transition time output pin <sup>(3)</sup>                     | C <sub>L</sub> = 100pF,<br>V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0 | — | _  | 40 |                                                                      |   |   |    |
| T <sub>tr</sub>    |          |   |                                                                                                |                                                                                          |                     |       |                      | MEDIUM configuration | C <sub>L</sub> = 25pF,<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1 | —                                                                     | _ | 12 | ns |                                                                      |   |   |    |
|                    |          |   |                                                                                                |                                                                                          |                     |       |                      |                      |                                                                      |                                                                       |   |    |    | C <sub>L</sub> = 50pF,<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1 | — | _ | 25 |
|                    |          |   |                                                                                                | C <sub>L</sub> = 100pF,<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1                    | —                   | _     | 40                   |                      |                                                                      |                                                                       |   |    |    |                                                                      |   |   |    |
| W <sub>FRST</sub>  | SR       | Ρ | RESET input filtered pulse                                                                     |                                                                                          | —                   | _     | 40                   | ns                   |                                                                      |                                                                       |   |    |    |                                                                      |   |   |    |
| W <sub>NFRST</sub> | SR       | Ρ | RESET input not filtered pulse                                                                 | _                                                                                        | 500                 | _     | —                    | ns                   |                                                                      |                                                                       |   |    |    |                                                                      |   |   |    |
| T <sub>POR</sub>   | сс       | D | maximum delay before<br>internal reset is released<br>after all VDD_HV reach<br>nominal supply | Monotonic VDD_HV supply ramp                                                             | _                   | _     | 1                    | ms                   |                                                                      |                                                                       |   |    |    |                                                                      |   |   |    |
|                    |          |   |                                                                                                | V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1                                               | 10                  | _     | 150                  |                      |                                                                      |                                                                       |   |    |    |                                                                      |   |   |    |
| I <sub>WPU</sub>   | сс       | Ρ | Weak pull-up current<br>absolute value                                                         | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$                                   | 10                  |       | 150                  | μA                   |                                                                      |                                                                       |   |    |    |                                                                      |   |   |    |
|                    |          |   |                                                                                                | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^{(4)}$                             | 10                  |       | 250                  | ]                    |                                                                      |                                                                       |   |    |    |                                                                      |   |   |    |

| Table 37. | RESET | electrical | characteristics |
|-----------|-------|------------|-----------------|

1. V\_{DD} = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T\_A = -40 °C to T\_A  $_{MAX}$ , unless otherwise specified

2. This is a transient configuration during power-up, up to the end of reset PHASE2 (refer to RGM module section of device reference manual).

3.  $C_L$  includes device and package capacitance ( $C_{PKG}$  < 5 pF).

4. The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state.



# 3.18.2 IEEE 1149.1 interface timing

| 10.01 |                                       |    |   |                                                        |            |     |     |      |  |  |
|-------|---------------------------------------|----|---|--------------------------------------------------------|------------|-----|-----|------|--|--|
| No.   | Symbol                                |    | С | Parameter                                              | Conditions | Min | Мах | Unit |  |  |
| 1     | t <sub>JCYC</sub>                     | СС | D | TCK cycle time                                         | —          | 100 | —   | ns   |  |  |
| 2     | t <sub>JDC</sub>                      | СС | D | TCK clock pulse width (measured at $V_{DD_HV_IOx}/2$ ) | —          | 40  | 60  | ns   |  |  |
| 3     | t <sub>TCKRISE</sub>                  | СС | D | TCK rise and fall times (40% – 70%)                    | —          | _   | 3   | ns   |  |  |
| 4     | t <sub>TMSS,</sub> t <sub>TDIS</sub>  | СС | D | TMS, TDI data setup time                               | —          | 5   |     | ns   |  |  |
| 5     | t <sub>TMSH</sub> , t <sub>TDIH</sub> | СС | D | TMS, TDI data hold time                                | —          | 25  | _   | ns   |  |  |
| 6     | t <sub>TDOV</sub>                     | СС | D | TCK low to TDO data valid                              | —          | _   | 40  | ns   |  |  |
| 7     | t <sub>TDOI</sub>                     | СС | D | TCK low to TDO data invalid                            | —          | 0   |     | ns   |  |  |
| 8     | t <sub>TDOHZ</sub>                    | СС | D | TCK low to TDO high impedance                          | —          | 40  | _   | ns   |  |  |
| 9     | t <sub>BSDV</sub>                     | СС | D | TCK falling edge to output valid                       | —          | _   | 50  | ns   |  |  |
| 10    | t <sub>BSDVZ</sub>                    | СС | D | TCK falling edge to output valid out of high impedance | —          | _   | 50  | ns   |  |  |
| 11    | t <sub>BSDHZ</sub>                    | СС | D | TCK falling edge to output high impedance              | —          | —   | 50  | ns   |  |  |
| 12    | t <sub>BSDST</sub>                    | СС | D | Boundary scan input valid to TCK rising edge           | —          | 50  | _   | ns   |  |  |
| 13    | t <sub>BSDHT</sub>                    | СС | D | TCK rising edge to boundary scan input invalid         | —          | 50  | _   | ns   |  |  |

 Table 38.
 JTAG pin AC electrical characteristics

### Figure 22. JTAG test clock input timing















# 3.18.3 Nexus timing

|  | Table 39. | Nexus debug | port timing <sup>(1)</sup> |
|--|-----------|-------------|----------------------------|
|--|-----------|-------------|----------------------------|

| No  | lo. Symbol C       |    | Symbol C Parameter |                              |                              |     | Unit                     |      |
|-----|--------------------|----|--------------------|------------------------------|------------------------------|-----|--------------------------|------|
| NO. |                    |    | C                  | raiameter                    | Min                          | Тур | Max                      | Onit |
| 1   | t <sub>MCYC</sub>  | CC | D                  | MCKO cycle time              | 32                           |     | —                        | ns   |
| 2   | t <sub>MDOV</sub>  | сс | D                  | MCKO edge to MDO data valid  | _<br>0.1 × t <sub>MCYC</sub> | _   | 0.25 × t <sub>MCYC</sub> | ns   |
| 3   | t <sub>MSEOV</sub> | сс | D                  | MCKO edge to MSEO data valid | _<br>0.1 × t <sub>MCYC</sub> | _   | 0.25 × t <sub>MCYC</sub> | ns   |
| 4   | t <sub>EVTOV</sub> | сс | D                  | MCKO edge to EVTO data valid | _<br>0.1 × t <sub>MCYC</sub> | _   | 0.25 × t <sub>MCYC</sub> | ns   |
| 5   | t <sub>TCYC</sub>  | CC | D                  | TCK cycle time               | 64 <sup>(2)</sup>            |     | —                        | ns   |



| No. | Symbo              | Symbol |   | Parameter                   |     | Value |     | Unit |
|-----|--------------------|--------|---|-----------------------------|-----|-------|-----|------|
| NO. | No. Symbol C       |        | C | Falameter                   | Min | Тур   | Max | Unit |
| 6   | t <sub>NTDIS</sub> | CC     | D | TDI data setup time         | 6   |       | —   | ns   |
| 0   | t <sub>NTMSS</sub> | СС     | D | TMS data setup time         | 6   | _     | —   | ns   |
| 7   | t <sub>NTDIH</sub> | СС     | D | TDI data hold time          | 10  | —     | _   | ns   |
| '   | t <sub>NTMSH</sub> | СС     | D | TMS data hold time          | 10  | _     | _   | ns   |
| 8   | t <sub>TDOV</sub>  | СС     | D | TCK low to TDO data valid   | —   | _     | 35  | ns   |
| 9   | t <sub>TDOI</sub>  | CC     | D | TCK low to TDO data invalid | 6   |       | —   | ns   |

 Table 39.
 Nexus debug port timing<sup>(1)</sup> (continued)

1. All values need to be confirmed during device validation.

2. Lower frequency is required to be fully compliant to standard.

Figure 25. Nexus output timing



### Figure 26. Nexus event trigger and test clock timings







### Figure 27. Nexus TDI, TMS, TDO timing

## 3.18.4 External interrupt timing (IRQ pin)

## Table 40. External interrupt timing<sup>(1)</sup>

| No. | Symb              | ol | С | Parameter                            | Conditions | Min                  | Max | Unit             |
|-----|-------------------|----|---|--------------------------------------|------------|----------------------|-----|------------------|
| 1   | t <sub>IPWL</sub> | CC | D | IRQ pulse width low                  | —          | 4                    | —   | t <sub>CYC</sub> |
| 2   | t <sub>IPWH</sub> | СС | D | IRQ pulse width high                 | —          | 4                    |     | t <sub>CYC</sub> |
| 3   | t <sub>ICYC</sub> | СС | D | IRQ edge to edge time <sup>(2)</sup> | —          | 4 + N <sup>(3)</sup> |     | t <sub>CYC</sub> |

1. IRQ timing specified at  $f_{SYS}$  = 64 MHz and  $V_{DD_HV_IOx}$  = 3.0 V to 5.5 V,  $T_A$  =  $T_L$  to  $T_H$ , and CL = 200pF with SRC = 0b00.

2. Applies when IRQ pins are configured for rising edge or falling edge events, but not both.

3. N= ISR time to clear the flag.



## Figure 28. External interrupt timing



# 3.18.5 DSPI timing

# Table 41. DSPI timing<sup>(1)</sup>

| No. | Syml              | ool                   | С  | Parameter                                                     | Conditions                  | Min                  | Max                    | Unit  |   |          |          |       |     |                               |                             |                             |    |    |
|-----|-------------------|-----------------------|----|---------------------------------------------------------------|-----------------------------|----------------------|------------------------|-------|---|----------|----------|-------|-----|-------------------------------|-----------------------------|-----------------------------|----|----|
| 4   | 1                 | <u> </u>              |    | DCDL avala time                                               | Master (MTFE = 0)           | 60                   |                        |       |   |          |          |       |     |                               |                             |                             |    |    |
| 1   | t <sub>SCK</sub>  | СС                    | U  | DSPI cycle time                                               | Slave (MTFE = 0)            | 60                   | _                      | ns    |   |          |          |       |     |                               |                             |                             |    |    |
| 2   | t <sub>CSC</sub>  | СС                    | D  | PCS to SCK delay                                              | —                           | 16                   | _                      | ns    |   |          |          |       |     |                               |                             |                             |    |    |
| 3   | t <sub>ASC</sub>  | СС                    | D  | After SCK delay                                               | —                           | 26                   | —                      | ns    |   |          |          |       |     |                               |                             |                             |    |    |
| 4   | t <sub>SDC</sub>  | СС                    | D  | SCK duty cycle                                                | —                           | $0.4 \times t_{SCK}$ | 0.6 × t <sub>SCK</sub> | ns    |   |          |          |       |     |                               |                             |                             |    |    |
| 5   | t <sub>A</sub>    | СС                    | D  | Slave access time         SS active to SOUT valid             |                             | —                    | 30                     | ns    |   |          |          |       |     |                               |                             |                             |    |    |
| 6   | t <sub>DIS</sub>  | сс                    | D  | Slave SOUT disable time SS inactive to SOUT High-Z or invalid |                             | _                    | 16                     | ns    |   |          |          |       |     |                               |                             |                             |    |    |
| 7   | t <sub>PCSC</sub> | СС                    | D  | PCSx to PCSS time —                                           |                             | 13                   | —                      | ns    |   |          |          |       |     |                               |                             |                             |    |    |
| 8   | t <sub>PASC</sub> | СС                    | D  | PCSS to PCSx time                                             | —                           | 13                   | —                      | ns    |   |          |          |       |     |                               |                             |                             |    |    |
|     |                   | t <sub>SUI</sub> CC D |    |                                                               | Master (MTFE = 0)           | 35                   | —                      |       |   |          |          |       |     |                               |                             |                             |    |    |
| 9   | +                 |                       | П  | Data setup time for inputs                                    | Slave                       | 4                    | —                      | ns    |   |          |          |       |     |                               |                             |                             |    |    |
| 9   | SUI               |                       | 00 |                                                               |                             |                      |                        |       |   |          |          |       |     | U                             |                             | Master (MTFE = 1, CPHA = 0) | 35 | —  |
|     |                   |                       |    |                                                               | Master (MTFE = 1, CPHA = 1) | 35                   | —                      |       |   |          |          |       |     |                               |                             |                             |    |    |
|     |                   |                       |    |                                                               | Master (MTFE = 0)           | -5                   | —                      |       |   |          |          |       |     |                               |                             |                             |    |    |
| 10  | 1                 | ~~                    |    | Data hald time for inputs                                     | Slave                       | 4                    | —                      |       |   |          |          |       |     |                               |                             |                             |    |    |
| 10  | t <sub>HI</sub>   |                       |    | Data hold time for inputs                                     | Master (MTFE = 1, CPHA = 0) | 11                   | —                      | ns    |   |          |          |       |     |                               |                             |                             |    |    |
|     |                   |                       |    |                                                               | Master (MTFE = 1, CPHA = 1) | -5                   | —                      |       |   |          |          |       |     |                               |                             |                             |    |    |
|     |                   |                       |    |                                                               | Master (MTFE = 0)           | —                    | 12                     |       |   |          |          |       |     |                               |                             |                             |    |    |
| 11  | •                 |                       |    |                                                               |                             |                      | 5                      | Slave | — | 36       |          |       |     |                               |                             |                             |    |    |
| 11  | <sup>I</sup> SUO  | ino   CC              |    |                                                               |                             |                      |                        |       |   | SUO CC I | 3UO CC [ | UO CC | ; D | D Data valid (after SCK edge) | Master (MTFE = 1, CPHA = 0) | —                           | 12 | ns |
|     |                   |                       |    |                                                               | Master (MTFE = 1, CPHA = 1) | —                    | 12                     |       |   |          |          |       |     |                               |                             |                             |    |    |



| No. | Sym | ool        | С | Parameter                   | Conditions                  | Min | Max | Unit |  |  |   |                            |       |   |   |  |
|-----|-----|------------|---|-----------------------------|-----------------------------|-----|-----|------|--|--|---|----------------------------|-------|---|---|--|
|     |     |            |   |                             | Master (MTFE = 0)           | -2  | —   |      |  |  |   |                            |       |   |   |  |
| 12  | +   | ~~         |   |                             |                             |     |     |      |  |  | П | Data hold time for outputs | Slave | 6 | _ |  |
| 12  |     | HO CC D Da |   | Master (MTFE = 1, CPHA = 0) | 6                           | _   | ns  |      |  |  |   |                            |       |   |   |  |
|     |     |            |   |                             | Master (MTFE = 1, CPHA = 1) | -2  | _   |      |  |  |   |                            |       |   |   |  |

# Table 41. DSPI timing<sup>(1)</sup> (continued)

1. All timing are provided with 50pF capacitance on output, 1ns transition time on input signal









### Figure 30. DSPI classic SPI timing — master, CPHA = 1







57



Figure 32. DSPI classic SPI timing — slave, CPHA = 1









Figure 34. DSPI modified transfer format timing — master, CPHA = 1









Figure 36. DSPI modified transfer format timing — slave, CPHA = 1

### Figure 37. DSPI PCS strobe (PCSS) timing





# 4 Package characteristics

# 4.1 ECOPACK<sup>®</sup>

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

# 4.2 Package mechanical data

### 4.2.1 LQFP144 mechanical outline drawing



Figure 38. LQFP144 package mechanical drawing



| Table 42.          | LQFP144 mechanical data |        |        |                       |        |        |  |
|--------------------|-------------------------|--------|--------|-----------------------|--------|--------|--|
| Cumbal             |                         | mm     |        | inches <sup>(1)</sup> |        |        |  |
| Symbol             | Min                     | Тур    | Мах    | Min                   | Тур    | Мах    |  |
| А                  | —                       | —      | 1.600  | —                     | —      | 0.0630 |  |
| A1                 | 0.050                   | —      | 0.150  | 0.0020                | —      | 0.0059 |  |
| A2                 | 1.350                   | 1.400  | 1.450  | 0.0531                | 0.0551 | 0.0571 |  |
| b                  | 0.170                   | 0.220  | 0.270  | 0.0067                | 0.0087 | 0.0106 |  |
| с                  | 0.090                   | —      | 0.200  | 0.0035                | —      | 0.0079 |  |
| D                  | 21.800                  | 22.000 | 22.200 | 0.8583                | 0.8661 | 0.8740 |  |
| D1                 | 19.800                  | 20.000 | 20.200 | 0.7795                | 0.7874 | 0.7953 |  |
| D3                 | —                       | 17.500 | _      | —                     | 0.6890 | —      |  |
| E                  | 21.800                  | 22.000 | 22.200 | 0.8583                | 0.8661 | 0.8740 |  |
| E1                 | 19.800                  | 20.000 | 20.200 | 0.7795                | 0.7874 | 0.7953 |  |
| E3                 | —                       | 17.500 | _      | —                     | 0.6890 | —      |  |
| е                  | —                       | 0.500  | _      | —                     | 0.0197 | —      |  |
| L                  | 0.450                   | 0.600  | 0.750  | 0.0177                | 0.0236 | 0.0295 |  |
| L1                 | —                       | 1.000  | —      | —                     | 0.0394 | —      |  |
| k                  | 0.0 °                   | 3.5 °  | 7.0°   | 3.5 °                 | 0.0 °  | 7.0 °  |  |
| ccc <sup>(2)</sup> |                         | 0.080  |        |                       | 0.0031 |        |  |

Table 42. LQFP144 mechanical data

1. Values in inches are converted from mm and rounded to 4 decimal digits.

2. Tolerance



## 4.2.2 LQFP100 mechanical outline drawing





| Table 43. | LQFP100 me | QFP100 mechanical data |       |        |                       |        |  |  |
|-----------|------------|------------------------|-------|--------|-----------------------|--------|--|--|
| Symbol    |            | mm                     |       |        | inches <sup>(1)</sup> |        |  |  |
| Symbol    | Min        | Тур                    | Max   | Min    | Тур                   | Max    |  |  |
| А         | —          | —                      | 1.600 | —      | —                     | 0.0630 |  |  |
| A1        | 0.050      | —                      | 0.150 | 0.0020 | —                     | 0.0059 |  |  |
| A2        | 1.350      | 1.400                  | 1.450 | 0.0531 | 0.0551                | 0.0571 |  |  |



| Table 43.          | LQFF100 mechanical data (continued) |        |        |                       |        |        |  |
|--------------------|-------------------------------------|--------|--------|-----------------------|--------|--------|--|
| Symbol             |                                     | mm     |        | inches <sup>(1)</sup> |        |        |  |
| Symbol             | Min                                 | Тур    | Мах    | Min                   | Тур    | Max    |  |
| b                  | 0.170                               | 0.220  | 0.270  | 0.0067                | 0.0087 | 0.0106 |  |
| С                  | 0.090                               | —      | 0.200  | 0.0035                | —      | 0.0079 |  |
| D                  | 15.800                              | 16.000 | 16.200 | 0.6220                | 0.6299 | 0.6378 |  |
| D1                 | 13.800                              | 14.000 | 14.200 | 0.5433                | 0.5512 | 0.5591 |  |
| D3                 | —                                   | 12.000 | —      | —                     | 0.4724 | —      |  |
| E                  | 15.800                              | 16.000 | 16.200 | 0.6220                | 0.6299 | 0.6378 |  |
| E1                 | 13.800                              | 14.000 | 14.200 | 0.5433                | 0.5512 | 0.5591 |  |
| E3                 | —                                   | 12.000 | —      | —                     | 0.4724 | —      |  |
| е                  | —                                   | 0.500  | —      | —                     | 0.0197 | —      |  |
| L                  | 0.450                               | 0.600  | 0.750  | 0.0177                | 0.0236 | 0.0295 |  |
| L1                 | —                                   | 1.000  | —      | —                     | 0.0394 | —      |  |
| k                  | 0.0 °                               | 3.5 °  | 7.0 °  | 0.0 °                 | 3.5 °  | 7.0 °  |  |
| ccc <sup>(2)</sup> |                                     | 0.080  |        |                       | 0.0031 |        |  |

 Table 43.
 LQFP100 mechanical data (continued)

1. Values in inches are converted from mm and rounded to 4 decimal digits.

2. Tolerance



# 5 Ordering information





g. Not all configurations are available on the market. Please contact your ST sales representative to get the list of orderable commercial part number.



# 6 Revision history

Table 44 summarizes revisions to this document.

| Table 44. | Document | revision | history |
|-----------|----------|----------|---------|
|-----------|----------|----------|---------|

| Date        | Revision | Substantive changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21-Dec-2010 | 1        | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 18-Oct-2011 | 2        | In the Feature list:<br>Revised the first bullet.<br>Changed "Up to 82 GPIO" to "Up to 80 GPIO"<br>Changed "FlexRay module" to "1 FlexRay <sup>TM</sup> module".<br>Added Section 1.5, Feature details<br>Table 4: SPC56xP54/60 series block summary, added FlexRay entry.<br>In the "LQFP176 pinout (top view)" figure:<br>– Pin 104 now is TDI, was PB[5]<br>– Pin 107 now is TDO, was PB[4]<br>– Pin 71 now is NC, was OKOUT<br>– Pin 72 now is NC, was OKOUT_B<br>– Pin 87 now is NC, was NBYPASS_HV<br>– Pin 88 now is NC, was NBYPASS_HV<br>– Pin 88 now is NC, was IPP_LIVI_B_VDDIO<br>Table 7: Pin muxing:<br>PB[6] was clk_out_div5, is now clk_out_div256<br>Removed PB[4] and PB[5] rows<br>In the A[3] row, changed ABS[2] to ABS[1]<br>Section 3.11, DC electrical characteristics, added "Peripherals supply<br>current (5 V and 3.3 V)" table<br>Table 14: EMI testing specifications, removed all references to SAE<br>Replaced both Table 12: Thermal characteristics for 144-pin LQFP and<br>Table 30: PLLMRFM electrical specifications (V <sub>DDPLL</sub> = 1.08 V to<br>1.32 V, V <sub>SS</sub> = V <sub>SSPLL</sub> = 0 V, TA = TL to TH), changed the max value<br>of f <sub>SYS</sub> from 120 to 64<br>Table 33: Program and erase specifications:<br>Removed all TBC<br>changed the max value of T <sub>BKPRG</sub> (Data Flash) from 3.3 to<br>6.6 s<br>changed the max value of T <sub>BKPRG</sub> (Data Flash) from 1.9 to 4.1 s<br>changed the max value of T <sub>Wprogram</sub> (Data Flash) from 3.0 to 500 µs<br>Added t <sub>ESRT</sub> row<br>Table 17: Voltage regulator electrical characteristics<br>Updated Table 18: Low voltage monitor electrical characteristics<br>Updated Table 18: Low voltage monitor electrical characteristics<br>Updated Table 18: Low voltage monitor electrical characteristics<br>Removed "NVUSRO[OSCILLATOR_MARGIN] field description"<br>section.<br>Removed ordarable parts tables. |



| Date        | Revision | Substantive changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 15-May-2012 | 3        | Removed "Enhanced Full-featured" version.         In the cover page, added "(1 × Master/Slave, 1 × Master Only)" at the<br>end of the bullet "2 LINFlex modules (LIN 2.1)"         Table 2: SPC56xP54/60 device comparison, updated the value of<br>"LINFLEX module" to "2 (1 × Master/Slave, 1 × Master only)"         Section 1.5.4: On-chip flash memory with ECC<br>replaced two occurrences of "3 wait states" to "2 wait states"<br>replaced 60 MHz to 64 MHz         Section 1.5.21: Serial communication interface module (LINFlex),<br>updated first bullet to "Supports LIN Master mode (on both modules),<br>LIN Slave mode (on one module) and UART mode"         Section 1.5.24: Analog-to-digital converter (ADC), removed bullet<br>concerning the analog watchdogs from Normal mode features.         Table 5: Supply pins, removed V <sub>REG_BYPASS</sub> row.         Table 6: System pins:<br>added V <sub>INAN</sub> entry         updated fabie 14: EMI testing specifications         Table 9: Absolute maximum ratings:<br>changed typical value of TV <sub>DD</sub> to 0.25 and added a footnote<br>added V <sub>INAN</sub> entry         Updated Section 3.8.1: Voltage regulator electrical characteristics<br>Updated Table 14: EMI testing specifications         Table 20: DC electrical characteristics (5.0 V, NVUSRO[PAD3V5V]=0),<br>added IPU and IPD rows for RESET pin.         Table 21: Supply current (5.0 V, NVUSRO[PAD3V5V]=0);<br>added maximum values of I <sub>DD_LV_CORE</sub> for: RUN, HALT, and STOP<br>mode<br>updated values and parameter classification of I <sub>DD_FLASH</sub> Table 22: DC electrical characteristics (3.3 V, NVUSRO[PAD3V5V]=1);<br>added maximum values of I <sub>DD_LV_CORE</sub> for: RUN, HALT, and STOP<br>mode         updated values and parameter c |  |  |  |  |

### Table 44. Document revision history (continued)



| Date        | Revision | Substantive changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 21-Nov-2012 | 4        | In the cover page, replaced "64 MHz, dual issue, 32-bit CPU core<br>complex" with "64 MHz, single issue, 32-bit CPU core complex"<br><i>Table 9: Absolute maximum ratings</i> , updated TV <sub>DD</sub> entry<br><i>Table 22: DC electrical characteristics (3.3 V, NVUSRO[PAD3V5V]=1)</i> :<br>Updated conditions value of V <sub>OL_F</sub> to 11 mA<br>Updated conditions value of V <sub>OL_F</sub> to - 11 mA<br><i>Table 24: Peripherals supply current (5 V and 3.3 V)</i> :<br>Replaced all occurrences of I <sub>DD_BV</sub> in this table with I <sub>DD_HV</sub><br>Replaced all occurrences of VDD_BV in this table with<br>VDD_HV_REG.<br><i>Figure 40: Ordering information scheme</i> , fixed typo in the footnote. |  |  |
| 18-Sep-2013 | 5        | Updated disclaimer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |

| Table 44. | Document | revision | history | (continued) |
|-----------|----------|----------|---------|-------------|
|           |          |          |         |             |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



Doc ID 18340 Rev 5



Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов;
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.



#### Как с нами связаться

**Телефон:** 8 (812) 309 58 32 (многоканальный) **Факс:** 8 (812) 320-02-42 **Электронная почта:** <u>org@eplast1.ru</u> **Адрес:** 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.