# Precision Remote Diode Digital Temperature Sensor with TruTherm® BJT Beta **Compensation Technology for 45nm Process** Check for Samples: LM95245 #### **FEATURES** - **Remote and Local Temperature Channels** - **Targeted for Intel 45nm Processor Diodes** - Two Formats: -128°C to +127.875°C and 0°C to 255.875°C - **Digital Filter for Remote Channel** - **Programmable TCRIT and OS Thresholds** - **Programmable Shared Hysteresis Register** - **Diode Fault Detection** - Mask, Offset, and Status Registers - SMBus 2.0 Compatible Interface, Supports **TIMEOUT** - **Programmable Conversion Rate for Best Power Consumption** - **Three-Level Address Pin** - **Standby Mode One-Shot Conversion Control** - Pin-for-Pin Compatible With the LM95235 and LM86, LM89, LM99 - 8-Pin VSSOP and SOIC Packages #### **APPLICATIONS** - **Processor/Computer System Thermal** Management (For Example, Laptops, Desktops, Workstations, Servers) - **Electronic Test Equipment** - Office Electronics #### **KEY SPECIFICATIONS** - Supply Voltage 3.0 to 3.6 V - Supply Current, Conv. Rate = 1 Hz 350 μA (typ) - **Remote Diode Temperature Accuracy** - T<sub>A</sub> = 25°C to 85°C; T<sub>D</sub> = 50°C to 105°C, ±0.75 °C (max) - T<sub>A</sub> = 25°C to 85°C; T<sub>D</sub> = 40°C to 125°C, ±1.5 °C (max) - Local Temperature Accuracy - T<sub>A</sub> = 25°C to 100°C, ±2.0 °C (max) - Conversion Rate, Both Channels 16 to 0.4 Hz #### DESCRIPTION The LM95245 is an 11-bit digital temperature sensor with a 2-wire System Management Bus (SMBus) interface and TruTherm technology that can monitor the temperature of a remote diode as well as its own temperature. The LM95245 can be used to very accurately monitor the temperature of external such as microprocessors. devices TruTherm technology allows the LM95245 to precisely monitor thermal diodes found in 90 nm and smaller geometry processes. The LM95245 is specifically targeted for Intel processors on 45nm process. LM95245 reports temperature in two different formats for +127.875°C/-128°C range and 0°C/255°C range. The LM95245 $\overline{\mathsf{T}_{\mathsf{CRIT}}}$ and $\overline{\mathsf{OS}}$ outputs are asserted when either unmasked channel exceeds its programmed limit and can be used to shutdown the system, to turn on the system fans, or as a microcontroller interrupt function. The current status of the $\overline{T_CRIT}$ and $\overline{OS}$ pins can be read back from the status registers via the SMBus interface. All limits have a shared programmable hysteresis register. The remote temperature channel of the LM95245 has a programmable digital filter. The LM95245 is targeted for a typical Intel® processor on a 45 nm, 65 nm or 90nm process, and has an offset register for maximum flexibility and best accuracy. The LM95245 has a three-level address pin to connect up to 3 devices to the same SMBus master, that is shared with the OS output. The LM95245 has a programmable conversion rate register and a standby mode to save power. One conversion can be triggered in standby mode by writing to the one-shot register. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. ## **Connection Diagram** Figure 1. VSSOP-8 and SOIC-8 Packages see package numbers DGK0008A, D0008A ## Simplified Block Diagram **Table 1. Pin Descriptions** | Pin<br>Number | Name | Туре | Description | |---------------|-----------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | V <sub>DD</sub> | Power | Device power supply. Requires bypass capacitor of 10 $\mu F$ in parallel with 0.1 $\mu F$ and 100 pF. Place 100 pF closest to device pin. | | 2 | D+ | Analog Input/Output | Positive input from the thermal diode. | | 3 | D- | Analog Input/Output | Negative input from the thermal diode. | | 4 | T_CRIT | Digital Output | Critical temperature output. Open-drain output requires pull-up resistor. Active low. | | 5 | GND | Ground | Device ground. | | 6 | ŌS/A0 | Digital Input/Output | Over-temperature shutdown comparator output or SMBus slave address input. Defaults as an SMBus slave address input that selects one of three addresses. Can be tied to $V_{DD}$ , GND, or to the middle of a resistor divider connected between $V_{DD}$ and GND. When programmed as an $\overline{OS}$ comparator output it is active low and open drain. | | 7 | SMBDAT | Digital Input/Output | SMBus interface data pin. Open-drain output requires pull-up resistor. | | 8 | SMBCLK | Digital Input | SMBus interface clock pin. | ## **Typical Application** These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ## Absolute Maximum Ratings (1)(2) | Supply Voltage, V <sub>DD</sub> | | | |-----------------------------------------------|---------------------------------|--| | Voltage at SMBDAT, SMBCLK, T_CRIT, OS/A0 Pins | | | | | (V <sub>DD</sub> +0.3V) | | | | ±1 mA | | | Input Current at All Other Pins | | | | Output Sink Current, SMBDAT, T_Crit, OS Pins | | | | Package Input Current (3) | | | | Human Body Model | 2500V | | | Machine Model | 250V | | | Charged Device Model | | | | Junction Temperature <sup>(5)</sup> | | | | Storage Temperature | | | | | Human Body Model Machine Model | | - (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is guaranteed to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. Operation of the device beyond the maximum Operating Ratings is not recommended. - (2) Soldering process must comply with Reflow Temperature Profile specifications. Refer to www.ti.com/packaging. Reflow temperature profiles are different for packages containing lead (Pb) than for those that do not. - (3) When the input voltage (V<sub>I</sub>) at any pin exceeds the power supplies (V<sub>I</sub> < GND or V<sub>I</sub> > V<sub>DD</sub>), the current at that pin should be limited to 5 mA. Parasitic components and or ESD protection circuitry are shown in Table 2 for the LM95245's pins. Care should be taken not to forward bias the parasitic diodes on pins 2 and 3. Doing so by more than 50 mV may corrupt the temperature measurements. SNP refers to Snap-back device. - (4) Human body model (HBM) is a charged 100 pF capacitor discharged into a 1.5 kΩ resistor. Machine model (MM), is a charged 200 pF capacitor discharged directly into each pin. Charged Device Model (CDM) simulates a pin slowly acquiring charge (such as from a device sliding down the feeder in an automated assembler) then rapidly being discharged. - (5) Thermal resistance junction-to-ambient when attached to a printed circuit board with 1 oz. foil and no airflow is: θ<sub>JA</sub> for VSSOP-8 package = 210°C/Wθ<sub>JA</sub> for SOIC-8 package = 168°C/W **Table 2. ESD Protection** | Pin No. | Label | Circuit | Pin ESD Protection Structure Circuits | |---------|----------|---------|---------------------------------------------------| | 1 | $V_{DD}$ | В | V+ □ V+ | | 2 | D+ | Α | <del></del> | | 3 | D- | А | PIN D2 160 k ESD D1 D2 160 k Clamp 6.5V D3 80 k | | 4 | T_CRIT | С | Circuit A Circuit B | | 5 | GND | В | | | 6 | OS/A0 | С | PIN D1 | | 7 | SMBDAT | С | SNP A GND | | 8 | SMBCLK | С | Circuit C | ## Operating Ratings(1) | Operating Temperature Range | -40°C to +125°C | |-----------------------------------------------------------------------------|--------------------------------| | Electrical Characteristics Temperature Range, $T_{MIN} \le T_A \le T_{MAX}$ | -40°C ≤ T <sub>A</sub> ≤ +85°C | | Supply Voltage (V <sub>DD</sub> ) | +3.0V to +3.6V | (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is guaranteed to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. Operation of the device beyond the maximum Operating Ratings is not recommended. ## **Temperature-to-Digital Converter Characteristics** Unless otherwise noted, these specifications apply for $V_{DD} = +3.0 \text{ Vdc}$ to 3.6 Vdc. **Boldface limits apply for T\_A = T\_J = T\_{MIN} \le T\_M \le T\_{MAX};** all other limits $T_A = T_J = +25^{\circ}\text{C}$ , unless otherwise noted. $T_J$ is the junction temperature of the LM95245. $T_D$ is the junction temperature of the remote thermal diode. | Parameter | Test Conditions | | Typ <sup>(1)</sup> | Limits <sup>(2)</sup> | Unit<br>(Limit) | |-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------|-----------------------|-----------------| | Temperature Accuracy Using Local | T <sub>A</sub> = 25°C to +100°C | | ±1 | ±2 | °C (max) | | Diode <sup>(3)</sup> | $T_A = -40$ °C to +25°C | | | ±6 | °C (max) | | Temperature Accuracy Using Remote Diode (4) | $T_A = +25^{\circ}\text{C to } +85^{\circ}\text{C};$<br>$T_D = +50^{\circ}\text{C to } +105^{\circ}\text{C}$ 45nm Intel Processor | | ±0.5 | ±0.75 | °C (max) | | | $T_A = +25$ °C to +85°C;<br>$T_D = +40$ °C to +120°C | 45nm Intel Processor | ±0.75 | ±1.5 | °C (max) | | | $T_A = -40$ °C to +25°C;<br>$T_D = +25$ °C to +125°C | 45nm Intel Processor | | ±3.0 | °C (max) | | | Digital Filter Off | | 11 | | Bits | | Remote Diode Measurement Resolution | Digital Filter Off | | 0.125 | | °C | | Remote Diode Measurement Resolution | Digital Filter On | | 13 | | Bits | | | | | 0.03125 | | °C | | Local Diode Measurement Resolution | ocal Diode Measurement Resolution | | 11 | | Bits | | | | | 0.125 | | °C | | Conversion Time, Fastest Setting <sup>(5)</sup> | Local and Remote Channels | | 63 | 72 | ms (max) | | | Local or Remote Channels | | 33 | | ms | | Outroped Comment | SMBus Inactive, 1 Hz conversion rate <sup>(6)</sup> | | 350 | 670 | μA (max) | | Quiescent Current | Standby Mode | | 300 | | μA | | D- Source Voltage | | | 400 | | mV | | External Diode Current Source | High-level | | 172 | 225 | μA (max) | | External blode Current Source | Low-level | | 10.75 | | μA | | Diode Source Current Ratio | | | 16 | | | | Dower On Depart Voltage | | | | 2.8 | V (max) | | Power-On Reset Voltage | | | | 1.6 | V (min) | | T_CRIT Pin Temperature Threshold | Default | | +110 | | °C | | OS Pin Temperature Threshold | Default | | +85 | | °C | - Typical figures are at T<sub>A</sub> = 25°C and represent most likely parametric norms at the time of product characterization. The typical specifications are not guaranteed. - (2) Limits are guaranteed to TI's AOQL (Average Outgoing Quality Level). - (3) Local temperature accuracy does not include the effects of self-heating. The rise in temperature due to self-heating is the product of the internal power dissipation of the LM95245 and the thermal resistance. See () for the thermal resistance to be used in the self-heating calculation. - (4) The accuracy of the LM95245 is guaranteed when using a typical thermal diode of an Intel processor on a 45 nm process, as selected in the Remote Diode Model Select register. See typical performance curve for performance with Intel processor on a 65nm or 90nm process. - (5) This specification is provided only to indicate how often temperature data is updated. The LM95245 can be read at any time without regard to conversion state (and will yield last conversion result). - (6) Quiescent current will not increase substantially when the SMBus is active. ## **Logic Electrical Characteristics** ## **Digital DC Characteristics** Unless otherwise noted, these specifications apply for $V_{DD}$ = +3.0 Vdc to 3.6 Vdc. **Boldface limits apply for T<sub>A</sub> = T<sub>J</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>**; all other limits T<sub>A</sub>= T<sub>J</sub>= +25°C, unless otherwise noted. | | Parameter | Test Conditions | Typ <sup>(1)</sup> | Limits <sup>(2)</sup> | Unit<br>(Limit) | |------------------------------|--------------------------------------------|--------------------------------------------------|--------------------|------------------------|--------------------| | SMBDAT, SMBCLK INPUTS | | | | | | | V <sub>IN(1)</sub> | Logical "1" Input Voltage | | | 2.1 | V (min) | | $V_{IN(0)}$ | Logical "0" Input Voltage | | | 8.0 | V (max) | | V <sub>IN(HYST)</sub> | SMBDAT and SMBCLK Digital Input Hysteresis | | 400 | | mV | | I <sub>IN(1)</sub> | Logical "1" Input Current | $V_{IN} = V_{DD}$ | -0.005 | -10 | μA (max) | | I <sub>IN(0)</sub> | Logical "0" Input Current | $V_{IN} = 0 V$ | 0.005 | +10 | μA (max) | | C <sub>IN</sub> | Input Capacitance | | 5 | | pF | | A0 DIGITAL II | NPUT | , | | • | | | V <sub>IH</sub> | Input High Voltage | | | 0.90 × V <sub>DD</sub> | V (min) | | V | Langua Mindalla Malkana | | | 0.57 × V <sub>DD</sub> | V (max) | | $V_{IM}$ | Input Middle Voltage | | | 0.43 × V <sub>DD</sub> | V (min) | | V <sub>IL</sub> | Input Low Voltage | | | 0.10 × V <sub>DD</sub> | V (max) | | I <sub>IN(1)</sub> | Logical "1" Input Current | $V_{IN} = V_{DD}$ | -0.005 | -10 | μA (max) | | I <sub>IN(0)</sub> | Logical "0" Input Current | V <sub>IN</sub> = 0 V | 0.005 | +10 | μA (max) | | C <sub>IN</sub> | Input Capacitance | | 5 | | pF | | SMBDAT, T_C | CRIT, OS DIGITAL OUTPUTS | | | | | | I <sub>OH</sub> | High Level Output Leakage Current | $V_{OUT} = V_{DD}$ | | 10 | μA (max) | | V <sub>OL(T_CRIT</sub> , OS) | T_CRIT, OS Low Level Output Voltage | I <sub>OL</sub> = 6 mA | | 0.4 | V (max) | | V <sub>OL(SMBDAT)</sub> | SMBDAT Low Level Output Voltage | I <sub>OL</sub> = 4 mA<br>I <sub>OL</sub> = 6 mA | | 0.4<br>0.6 | V (max)<br>V (max) | | C <sub>OUT</sub> | Digital Output Capacitance | | 5 | | pF | <sup>(1)</sup> Typical figures are at $T_A = 25$ °C and represent most likely parametric norms at the time of product characterization. The typical specifications are not guaranteed. Submit Documentation Feedback Copyright © 2007–2013, Texas Instruments Incorporated <sup>(2)</sup> Limits are guaranteed to TI's AOQL (Average Outgoing Quality Level). ## **SMBus Digital Switching Characteristics** Unless otherwise noted, these specifications apply for $V_{DD}$ = +3.0 Vdc to +3.6 Vdc, $C_L$ (load capacitance) on output lines = 80 pF. Boldface limits apply for $T_A = T_J = T_{MIN}$ to $T_{MAX}$ ; all other limits $T_A = T_J = +25$ °C, unless otherwise noted. The switching characteristics of the LM95245 fully meet or exceed the published specifications of the SMBus version 2.0. The following parameters are the timing relationships between SMBCLK and SMBDAT signals related to the LM95245. They adhere to, but are not necessarily, the SMBus specifications. | | Parameter | Test Conditions | Typ <sup>(1)</sup> | Limits <sup>(2)</sup> | Unit<br>(Limit) | |----------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--------------------|-----------------------|------------------------| | f <sub>SMB</sub> | SMBus Clock Frequency | | | 100<br>10 | kHz (max)<br>kHz (min) | | t <sub>LOW</sub> | SMBus Clock Low Time | from V <sub>IN(0)</sub> max to V <sub>IN(0)</sub> max | | 4.7<br>25 | μs (min)<br>ms (max) | | t <sub>HIGH</sub> | SMBus Clock High Time | from V <sub>IN(1)</sub> min to V <sub>IN(1)</sub> min | | 4.0 | μs (min) | | t <sub>R,SMB</sub> | SMBus Rise Time | (3) | 1 | | μs (max) | | t <sub>F,SMB</sub> | SMBus Fall Time | (4) | 0.3 | | μs (max) | | t <sub>OF</sub> | Output Fall Time | C <sub>L</sub> = 400 pF,<br>I <sub>O</sub> = 3 mA, <sup>(4)</sup> | | 250 | ns (max) | | t <sub>TIMEOUT</sub> | SMBDAT and SMBCLK Time Low for Reset of Serial Interface <sup>(5)</sup> | | | 25<br>35 | ms (min)<br>ms (max) | | t <sub>SU;DAT</sub> | Data In Setup Time to SMBCLK High | | | 250 | ns (min) | | t <sub>HD;DAT</sub> | Data Out Stable after SMBCLK Low | | | 300<br>1075 | ns (min)<br>ns (max) | | t <sub>HD;STA</sub> | Start Condition SMBDAT Low to SMBCLK Low (Start condition hold before the first clock falling edge) | | | 100 | ns (min) | | t <sub>SU;STO</sub> | Stop Condition SMBCLK High to SMBDAT Low (Stop Condition Setup) | | | 100 | ns (min) | | t <sub>SU;STA</sub> | SMBus Repeated Start-Condition Setup Time,<br>SMBCLK High to SMBDAT Low | | | 0.6 | μs (min) | | t <sub>BUF</sub> | SMBus Free Time Between Stop and Start Conditions | | | 1.3 | μs (min) | - (1) Typical figures are at $T_A = 25$ °C and represent most likely parametric norms at the time of product characterization. The typical specifications are not guaranteed. - Limits are guaranteed to Tl's AOQL (Average Outgoing Quality Level). - The output rise time is measured from $(V_{IN(0)}max 0.15V)$ to $(V_{IN(1)}min + 0.15V)$ . - The output fall time is measured from $(V_{IN(1)}min + 0.15V)$ to $(V_{IN(0)}max 0.15V)$ . Holding the SMBDAT and/or SMBCLK lines Low for a time interval greater than $t_{TIMEOUT}$ will reset the LM95245's SMBus state machine, therefore setting SMBDAT and SMBCLK pins to a high impedance state. Figure 2. SMBus Communication ## **Typical Performance Characteristics** Figure 3. Figure 5. # Remote Temperature Reading Sensitivity to Thermal Diode Filter Capacitance, TruTherm Enabled Figure 4. #### Intel Processor on 45nm, 65nm, or 90 nm Porcess Thermal Diode Performance Comparison Figure 6. Submit Documentation Feedback #### **FUNCTIONAL DESCRIPTION** The LM95245 is a temperature sensor that measures Local and Remote temperature zones. The LM95245 uses a $\Delta V_{be}$ temperature sensing method. A differential voltage, representing temperature, is digitized using a Sigma-Delta analog to digital converter. TruTherm BJT (Transistor) Beta Compensation Technology allows the LM95245 to accurately sense the temperature of a thermal diode found on die fabricated using a sub-micron process. For more information on TruTherm Technology see Applications Hints . The LM95245 is compatible with the serial SMBus version 2.0 two-wire serial interface. The LM95245 has $\overline{OS}$ and $\overline{TCRIT}$ open-drain digital outputs that indicate the state of the local and remote temperature readings when compared to user-programmable limits. If enabled, the local temperature is compared to the user-programmable Local Shared OS and TCRIT Limit Register (Default Value = 85°C). The comparison result can trigger the $\overline{T_CRIT}$ pin and/or the $\overline{OS}$ pin depending on the settings of the Local TCRIT Mask and OS Mask bits found in Configuration Register 1. The comparison result can also be read back from Status Register 1. If enabled, the remote temperature is compared to the user-programmable Remote TCRIT Limit Register (Default Value = 110°C), and the Remote OS Limit Register (Default Value = 85°C) values. The comparison result can trigger the $\overline{T_CRIT}$ pin and/or the $\overline{OS}$ pin depending on the settings of Configuration Register 1. The following table describes the default temperature settings for each measured temperature that triggers $\overline{T_CRIT}$ and/or $\overline{OS}$ pins: | Output Pin | Remote, °C | Local, °C | |------------|------------|-----------| | T_CRIT | 110 | 85 | | ŌS | 85 | 85 | The following table describes the limit register mapping to the $\overline{T_{CRIT}}$ and/or $\overline{OS}$ pins: | Output Pin | Remote | Local | |------------|--------------------|-----------------------------| | T_CRIT | Remote TCRIT Limit | Local Shared OS/TCRIT Limit | | ŌS | Remote OS Limit | Local Shared OS/TCRIT Limit | The $\overline{T}$ and $\overline{OS}$ outputs are open-drain, active low. The remote temperature readings support a programmable digital filter. Based on the settings in Configuration Register 2 a digital filter can be turned on to improve the noise performance of the remote temperature as well as to increase the resolution of the temperature reading. If the filter is enabled the filtered readings are used for TCRIT and OS comparisons. The LM95245 may be placed in low power consumption (Standby) mode by setting the STOP/ $\overline{RUN}$ bit found in Configuration Register 1. In the Standby mode, the LM95245's SMBus interface remains active while all circuitry not required is turned off. In the Standby mode the host can trigger one round of conversions by writing to the One-Shot Register. The value written into this register is not kept. Local and Remote temperatures will be converted once and the $\overline{T_CRIT}$ and $\overline{OS}$ pins will reflect the comparison results based on this set of conversions results. All the temperature readings are in 16-bit left-justified word format. The 10-bit plus sign local temperature reading is contained in two 8-bit registers: Local Temp MSB and Local Temp LSB Registers. The remote temperature supports both a 13-bit unsigned and a 12-bit plus sign format. These readings are available in their corresponding registers as described in Table 8. The lower 2-bits of the remote temperature reading will contain temperature information only if the digital filter is enabled. If the digital filter is disabled, these two bits will read back 0. The signed and unsigned remote temperature readings are available simultaneously in separate registers, therefore allowing both negative temperatures and temperatures 128°C and above to be measured. All Limit Registers support unsigned temperature format with 1°C LSb resolution. The Local Shared TCRIT and OS Limit Register is 7 bits for limits between 0°C and 127°C. The Remote Temperature TCRIT and OS Limit Registers are 8 bits each for limits between 0°C and 255°C. #### CONVERSION SEQUENCE In the power-up default state the LM95245 takes a maximum of 1 second to convert the Local Temperature, Remote Temperature, and to update all of its registers. Only during the conversion process is the Busy bit (D7) in Status Register 1 (02h) high. These conversions are addressed in a round-robin sequence. The conversion rate may be modified by the Conversion Rate bits found in the Conversion Rate Register (R/W: 04h/0Ah). When the conversion rate is modified a delay is inserted between conversions, the actual maximum conversion time remains at 72 ms. Different conversion rates will cause the LM95245 to draw different amounts of supply current as shown in Figure 7. Figure 7. Conversion Rate Effect on Power Supply Current #### **POWER-ON-DEFAULT STATES** LM95245 always powers up to these known default states. The LM95245 remains in these states until after the first conversion. - 1. Command Register set to 00h - 2. Conversion Rate register defaults to 02h (1 second). - 3. Local Temperature set to 0°C until the end of the first conversion - 4. Remote Diode Temperature set to 0°C until the end of the first conversion - 5. Remote OS limit default is 55h (85 °C). - 6. Local Shared and TCRIT limit default is 55h (85 °C). - Remote TCRIT limit default is 6Eh (110 °C). - 8. Remote Offset High and Low bytes default to 00h. - 9. Configuration Register 1 defaults to 00h. This sets the LM95245 as follows: - (a) The STOP/RUN defaults to the active/converting mode. - (b) The Local and Remote TCRIT and OS Masks are reset to 0. - 10. Configuration Register 2 defaults to 1Fh. This sets the LM95245 as follows: - (a) Remote Diode digital filter defaults on. - (b) The Remote Diode mode defaults to a typical Intel processor on 45/65/90 nm process. - (c) Diode Fault Mask bit for TCRIT defaults to 1. - (d) Diode Fault Mask bit for OS defaults to 0. - (e) Pin 6 Function defaults to Address Input function (A0). #### **SMBus INTERFACE** The LM95245 operates as a slave on the SMBus, so the SMBCLK line is an input and the SMBDAT line is bidirectional. The LM95245 never drives the SMBCLK line and it does not support clock stretching. According to SMBus specifications, the LM95245 has a 7-bit slave address. Three SMBus addresses can be selected by connecting pin 6 (A0) to either Low, Mid-Supply or High voltages. The address selection table below shows two sets of possible selections for the LM95245CIMM and the LM95245CIMM-1. | State of the A0 Pin | LM95245CIMM SMBus Device<br>Address | | LM95245CIMM-1 SMBus<br>Device Address | | |---------------------|-------------------------------------|----------|---------------------------------------|----------| | | HEX | Binary | HEX | Binary | | Low | 18 | 001 1000 | 19 | 001 1001 | | Mid-Supply | 29 | 010 1001 | 29 | 010 1001 | | High | 4C | 100 1100 | 4D | 100 1100 | The $\overline{\text{OS}}/\text{A0}$ pin, after power-up, defaults as an address select input pin (A0). After power-up, the $\overline{\text{OS}}/\text{A0}$ pin can only be programmed as an OS output when it is in the "High" state. Therefore, 4Ch is the only valid slave address that can be used when the $\overline{\text{OS}}/\text{A0}$ pin is programmed to function as an $\overline{\text{OS}}$ output. When the $\overline{\text{OS}}/\text{A0}$ pin is programmed to function as an A0 input the LM95245 will immediately detect the state of this pin to determine its SMBus slave address. The LM95245 does not latch the state of the A0 pin when it is functioning as an input. If the $\overline{\text{OS}}/\text{A0}$ pin is not used it must be externally connected through hardware to some state, as shown in the table, in order to guarantee that the proper address is selected and not in an indeterminate state. The $\overline{\text{OS}}/\text{A0}$ does not have an internal pull-up. #### **DIGITAL FILTER** In order to suppress erroneous remote temperature readings due to noise, the LM95245 incorporates a digital filter for the Remote Temperature Channel. The filter is accessed in the Configuration Register 2, bits D2 (FE1) and D1(FE0). The filter can be set according to the following table. | FE1 | FE0 | Filter Setting | |-----|-----|----------------| | 0 | 0 | Filter Off | | 0 | 1 | Reserved | | 1 | 0 | Reserved | | 1 | 1 | Filter On | Filter Impulse and Step Response Curves depicts the filter output in response to a step input and an impulse input. Product Folder Links: LM95245 #### Filter Impulse and Step Response Curves Figure 8. Seventeen and Fifty Degree Step Response Figure 9. Impulse Response with Input Transients Less Than 4°C Figure 10. Impuse Response with Input Transients Greater Than 4°C Figure 11 shows the filter in use in a typical Intel processor on a 45/65/90 nm process system. Note that the two curves have been purposely offset for clarity. Inserting the filter does not induce an offset as shown. Figure 11. Digital Filter Response in a Typical Intel Processor on a 45nm, 65 nm or 90 nm Process (Filter Curves Were Purposely Offset for Clarity) ### **TEMPERATURE DATA FORMAT** Temperature data can only be read from the Local and Remote Temperature registers. Remote temperature data with the digital filter off is represented by an 10-bit plus sign, two's complement word and 11-bit unsigned binary word with an LSb (Least Significant Bit) equal to 0.125°C. The data format is a left justified 16-bit word available in two 8-bit registers. Unused bits report "0". Remote temperature data with the digital filter on is represented by a 12-bit plus sign, two's complement word and 13-bit unsigned binary word with an LSb (Least Significant Bit) equal to 0.03125°C (1/32°C). The data format is a left justified 16-bit word available in two 8-bit registers. Unused bits report "0". Table 3. 11-Bit, 2's Complement (10-Bit Plus Sign) | Tomporotivo | Digital Output | | |-------------|---------------------|-------| | Temperature | Binary | Hex | | +125°C | 0111 1101 0000 0000 | 7D00h | | +25°C | 0001 1001 0000 0000 | 1900h | | +1°C | 0000 0001 0000 0000 | 0100h | | +0.125°C | 0000 0000 0010 0000 | 0020h | | 0°C | 0000 0000 0000 0000 | 0000h | Table 3. 11-Bit, 2's Complement (10-Bit Plus Sign) (continued) | T | Digital Output | | |-------------|---------------------|-------| | Temperature | Binary | Hex | | −0.125°C | 1111 1111 1110 0000 | FFE0h | | −1°C | 1111 1111 0000 0000 | FF00h | | -25°C | 1110 0111 0000 0000 | E700h | | −55°C | 1100 1001 0000 0000 | C900h | Table 4. 11-Bit, Unsigned Binary | Tomporeture | Digital Output | | |-------------|---------------------|-------| | Temperature | Binary | Hex | | +255.875°C | 1111 1111 1110 0000 | FFE0h | | +255°C | 1111 1111 0000 0000 | FF00h | | +201°C | 1100 1001 0000 0000 | C900h | | +125°C | 0111 1101 0000 0000 | 7D00h | | +25°C | 0001 1001 0000 0000 | 1900h | | +1°C | 0000 0001 0000 0000 | 0100h | | +0.125°C | 0000 0000 0010 0000 | 0020h | | 0°C | 0000 0000 0000 0000 | 0000h | Table 5. 13-Bit, 2's Complement (12-Bit Plus Sign) | T | Digital Output | : | |-------------|---------------------|-------| | Temperature | Binary | Hex | | +125°C | 0111 1101 0000 0000 | 7D00h | | +25°C | 0001 1001 0000 0000 | 1900h | | +1°C | 0000 0001 0000 0000 | 0100h | | +0.03125°C | 0000 0000 0000 1000 | 0008h | | 0°C | 0000 0000 0000 0000 | 0000h | | -0.03125°C | 1111 1111 1111 1000 | FFF8h | | −1°C | 1111 1111 0000 0000 | FF00h | | −25°C | 1110 0111 0000 0000 | E700h | | -55°C | 1100 1001 0000 0000 | C900h | Table 6. 13-Bit, Unsigned Binary | Tomporeture | Digital Output | | | |-------------|---------------------|-------|--| | Temperature | Binary | Hex | | | +255.875°C | 1111 1111 1110 0000 | FFE0h | | | +255°C | 1111 1111 0000 0000 | FF00h | | | +201°C | 1100 1001 0000 0000 | C900h | | | +125°C | 0111 1101 0000 0000 | 7D00h | | | +25°C | 0001 1001 0000 0000 | 1900h | | | +1°C | 0000 0001 0000 0000 | 0100h | | | +0.03125°C | 0000 0000 0000 1000 | 0008h | | | 0°C | 0000 0000 0000 0000 | 0000h | | Local Temperature data is represented by a 10-bit plus sign, two's complement word with an LSb (Least Significant Bit) equal to 0.125°C. The data format is a left justified 16-bit word available in two 8-bit registers. Unused bits will always report "0". Local temperature readings greater than +127.875°C are clamped to +127.875°C, they will not roll-over to negative temperature readings. Table 7. 11-Bit, 2's Complement (10-Bit Plus Sign) | Tomporeture | Digital Output | | |-------------|---------------------|-------| | Temperature | Binary | Hex | | +125°C | 0111 1101 0000 0000 | 7D00h | | +25°C | 0001 1001 0000 0000 | 1900h | | +1°C | 0000 0001 0000 0000 | 0100h | | +0.125°C | 0000 0000 0010 0000 | 0020h | | 0°C | 0000 0000 0000 0000 | 0000h | | −0.125°C | 1111 1111 1110 0000 | FFE0h | | −1°C | 1111 1111 0000 0000 | FF00h | | -25°C | 1110 0111 0000 0000 | E700h | | −55°C | 1100 1001 0000 0000 | C900h | #### **SMBDAT OPEN-DRAIN OUTPUT** The SMBDAT output is an open-drain output and does not have internal pull-ups. A "high" level will not be observed on this pin until pull-up current is provided by some external source, typically a pull-up resistor. Choice of resistor value depends on many system factors but, in general, the pull-up resistor should be as large as possible without effecting the SMBus desired data rate. This will minimize any internal temperature reading errors due to internal heating of the LM95245. The maximum resistance of the pull-up to provide a 2.1V high level, based on LM95245 specification for High Level Output Current with the supply voltage at 3.0V, is 82 k $\Omega$ (5%) or 88.7 k $\Omega$ (1%). ### T CRIT OUTPUT AND TCRIT LIMIT The LM95245's $\overline{T\_CRIT}$ pin is an active-low open-drain output that is triggered when the local and/or the remote temperature conversion is above the limits defined by the Remote and/or Local Limit registers. The state of the $\overline{T\_CRIT}$ pin will return to the HIGH state when both the Local and Remote temperatures are below the values programmed into the Limit Registers less the value in the Common Hysteresis Register. Additionally, if the remote temperature exceeds the value in the Remote TCRIT Limit Register the Status Bit for Remote TCRIT (RTCRIT), in Status Register 1, is set to 1. In the same way if the local temperature exceeds the value in the Local Shared OS and TCRIT Limit Register the Status Bit for the Shared Local OS and TCRIT (LOC) bit in Status Register 1 is set to 1. The $\overline{T\_CRIT}$ output and the Status Register flags are updated after every Local and Remote temperature conversion. See Figure 12 Figure 12. T CRIT Comparator Temperature Response Diagram #### OS OUTPUT AND OS LIMIT The LM95245's $\overline{OS}/A0$ pin is selected as an $\overline{OS}$ digital output as described in SMBus INTERFACE. As an $\overline{OS}$ pin, it is activated whenever the local and/or remote temperature conversion is above the limits defined by the Limit registers. If the remote temperature exceeds the value in the Remote OS Limit Register the Status Bit for Remote OS (ROS) in Status Register 1 is set to 1. In the same way if the local temperature exceeds the value in the Local Shared OS and TCRIT Limit Register the Status Bit for the Shared Local OS and TCRIT (LOC) bit in Status Register 1 is set to 1. The state of the $\overline{T_{CRIT}}$ pin output will return to the HIGH state when both the Local and Remote temperatures are below the values programmed into the Limit Registers less the value in the Common Hysteresis Register. The $\overline{OS}$ output and the Status Register flags are updated after every Local and Remote temperature conversion. See Figure 13. Figure 13. OS Temperature Response Diagram #### **DIODE FAULT DETECTION** The LM95245 is equipped with operational circuitry designed to detect fault conditions concerning the remote diodes. In the event that the D+ pin is detected as shorted to GND, $V_{DD}$ or D+ is floating, the Remote Temperature reading is -128.000 °C if signed format is selected and +255.875 °C if unsigned format is selected. In addition, the Status Register 1 bit D2 is set. #### **COMMUNICATING** with the LM95245 SMBus Timing Diagrams for Access of Data (Default Address of 4Ch is Shown) Figure 14. (a) Serial Bus Write to the Internal Command Register Figure 15. (b) Serial Bus Write to the Internal Command Register Followed by a Data Byte Figure 16. (c) Serial Bus byte Read from a Register with the Internal Command Register Preset to Desired Value Figure 17. (d) Serial Bus Write followed by a Repeat Start and Immediate Read The data registers in the LM95245 are selected by the Command Register. At power-up the Command Register is set to "00", the location for the Read Local Temperature Register. The Command Register latches the last location it was set to. Each data register in the LM95245 falls into one of four types of user accessibility: - 1. Read only - 2. Write only 6 Submit Documentation Feedback Copyright © 2007–2013, Texas Instruments Incorporated www.ti.com - Write/Read same address - 4. Write/Read different address A **Write** to the LM95245 will always include the address byte and the command byte. A write to any register requires one data byte. Reading the LM95245 can take place either of two ways: - 1. If the location latched in the Command Register is correct (most of the time it is expected that the Command Register will point to one of the Read Temperature Registers because that will be the data most frequently read from the LM95245), then the read can simply consist of an address byte, followed by retrieving the data byte. - 2. If the Command Register needs to be set, then an address byte, command byte, repeat start, and another address byte will accomplish a read. The data byte has the most significant bit first. At the end of a read, the LM95245 can accept either acknowledge or No Acknowledge from the Master (No Acknowledge is typically used as a signal for the slave that the Master has read its last byte). When retrieving all 11 bits from a previous remote diode temperature measurement, the master must insure that all 11 bits are from the same temperature conversion. This may be achieved by reading the MSB register first. The LSB will be locked after the MSB is read. The LSB will be unlocked after being read. If the user reads MSBs consecutively, each time the MSB is read, the LSB associated with that temperature will be locked in and override the previous LSB value locked-in. #### SERIAL INTERFACE RESET In the event that the SMBus Master is RESET while the LM95245 is transmitting on the SMBDAT line, the LM95245 must be returned to a known state in the communication protocol. This may be done in one of two ways: - 1. When SMBDAT is LOW, the LM95245 SMBus state machine resets to the SMBus idle state if either SMBDAT or SMBCLK are held low for more than 35 ms (t<sub>TIMEOUT</sub>). Note that according to SMBus specification 2.0 all devices are to timeout when either the SMBCLK or SMBDAT lines are held low for 25 35 ms. Therefore, to insure a timeout of all devices on the bus the SMBCLK or SMBDAT lines must be held low for at least 35 ms. - 2. When SMBDAT is HIGH, have the master initiate an SMBus start. The LM95245 will respond properly to an SMBus start condition at any point during the communication. After the start the LM95245 will expect an SMBus Address address byte. #### **ONE-SHOT CONVERSION** The One-Shot register is used to initiate a single conversion and comparison cycle when the device is in standby mode, after which the device returns to standby. This is not a data register and it is the write operation that causes the one-shot conversion. The data written to this address is irrelevant and is not stored. A zero will always be read from this register. ### LM95245 REGISTERS Command register selects which registers will be read from or written to. Data for this register should be transmitted during the Command Byte of the SMBus write communication. POR means Power-On Reset. P0-P7: Command | P7 | P6 P5 P4 | | P3 | P2 | P1 | P0 | | |----|----------|--|-----|------|----|----|--| | | | | Com | mand | | | | ## **Table 8. Register Summary** | Table 6. Register Summary | | | | | | | | | | | |-------------------------------------|--------------------------|---------------------------|-------------------|-------------------------|----------------|----------------------------------------------------------------------------------|--|--|--|--| | Register Name | Read<br>Address<br>(Hex) | Write<br>Address<br>(Hex) | No.<br>of<br>bits | POR<br>Default<br>(Hex) | Read/<br>Write | Description | | | | | | TEMPERATURE SIGNED VAI | LUE REGISTE | RS | | | | | | | | | | Local Temp MSB | 0x00 | NA | 8 | _ | RO | Supports SMBus byte | | | | | | Local Temp LSB | 0x30 | NA | 3 | - | RO | All unused bits are reported as "0". | | | | | | Remote Temp MSB – Signed | 0x01 | NA | 8 | _ | RO | Supports SMBus byte | | | | | | Remote Temp LSB – Signed | 0x10 | NA | 5/3 | _ | RO | All unused bits are reported as "0". | | | | | | TEMPERATURE UNSIGNED | VALUE REGIS | STERS | | | | | | | | | | Remote Temp MSB –<br>Unsigned | 0x31 | NA | 8 | - | RO | Supports SMBus byte reads | | | | | | Remote Temp LSB –<br>Unsigned | 0x32 | NA | 5/3 | - | RO | All unused bits are reported as "0". | | | | | | DIODE CONFIGURATION RE | GISTERS | | | | | | | | | | | Configuration Register 2 | 0xBF | 0xBF | 5 | 0x1F | R/W | Filter Enable, Diode Model Select, Diode Fault Mask; Pin 6 OS/A0 function select | | | | | | Remote Offset<br>High Byte | 0x11 | 0x11 | 8 | 0x00 | R/W | 2's Complement | | | | | | Remote Offset<br>Low Byte | 0x12 | 0x12 | 3 | 0x00 | R/W | 2's Complement<br>All unused bits are reported as "0". | | | | | | GENERAL CONFIGURATION | REGISTERS | | | | | | | | | | | Configuration Register 1 | 0x03/<br>0x09 | 0x09/<br>0x03 | 5 | 0x00 | R/W | STOP/RUN , Remote TCRIT mask, Remote OS mask, Local TCRIT mask, Local OS mask | | | | | | Conversion Rate | 0x04/0x0A | 0x04/0x0A | 2 | 0x02 | R/W | Continuous or specific settings | | | | | | One-Shot | NA | 0x0F | - | - | WO | A write to this register activates one conversion if STOP/RUN bit = 1. | | | | | | STATUS REGISTERS | | | | | | | | | | | | Status Register 1 | 0x02 | NA | 5 | _ | RO | Busy bit, and status bits | | | | | | Status Register 2 | 0x33 | NA | 2 | - | RO | Not Ready bit | | | | | | LIMIT REGISTERS | | | | | | • | | | | | | Remote OS Limit | 0x07/<br>0x0D | 0x0D/<br>0x07 | 8 | 0x55 | R/W | Unsigned 0 to 255 °C<br>Default 85 °C | | | | | | Local Shared OS and T_Crit<br>Limit | 0x20 | 0x20 | 7 | 0x55 | R/W | Unsigned 0 to 127 °C<br>Default 85 °C | | | | | | Remote T_Crit Limit | 0x19 | 0x19 | 8 | 0x6E | R/W | Unsigned 0 to 255 °C<br>Default 110 °C | | | | | | Common Hysteresis | 0x21 | 0x21 | 5 | 0x0A | R/W | up to 31°C | | | | | | IDENTIFICATION REGISTERS | 3 | - | | • | | | | | | | | Manufacturer ID | 0xFE | | | 0x01 | RO | Always returns 0x01 | | | | | | Revision ID | 0xFF | | | 0xB3 | RO | Returns revision number. | | | | | #### LOCAL and REMOTE MSB and LSB TEMPERATURE REGISTERS ### **Table 9. Local Temperature MSB** (Read Only Address 00h) 10-bit plus sign format: | BIT | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|------|----|----|----|----|----|----|----| | Value | SIGN | 64 | 32 | 16 | 8 | 4 | 2 | 1 | Temperature Data: LSb = 1°C. #### **Table 10. Local Temperature LSB** (Read Only Address 30h) 10-bit plus sign format: | BIT | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-----|------|-------|----|----|----|----|----| | Value | 0.5 | 0.25 | 0.125 | 0 | 0 | 0 | 0 | 0 | Temperature Data: LSb = 0.125°C. ## **Table 11. Signed Remote Temperature MSB** (Read Only Address 01h) 12-bit plus sign format: | BIT | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|------|----|----|----|----|----|----|----| | Value | SIGN | 64 | 32 | 16 | 8 | 4 | 2 | 1 | Temperature Data: LSb = 1°C. ## Table 12. Signed Remote Temperature LSB, Filter On (Read Only Address 10h) 12-bit plus sign binary formats with filter on: | BIT | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-----|------|-------|--------|---------|----|----|----| | Value | 0.5 | 0.25 | 0.125 | 0.0625 | 0.03125 | 0 | 0 | 0 | ### Table 13. Signed Remote Temperature LSB, Filter Off (Read Only Address 10h) 12-bit plus sign binary formats with filter off: | | , | | | | | | | | |-------|-----|------|-------|----|----|----|----|----| | BIT | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Value | 0.5 | 0.25 | 0.125 | 0 | 0 | 0 | 0 | 0 | Temperature Data: LSb = 0.125°C filter off or 0.03125°C filter on. ### **Table 14. Unsigned Remote Temperature MSB** (Read Only Address 31h) 13-bit unsigned format: | BIT | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-----|----|----|----|----|----|----|----| | Value | 128 | 64 | 32 | 16 | 8 | 4 | 2 | 1 | Temperature Data: LSb = 1°C. ### Table 15. Unsigned Remote Temperature LSB, Filter On (Read Only Address 32h) 13-bit unsigned binary formats with filter on: | BIT | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-----|------|-------|--------|---------|----|----|----| | Value | 0.5 | 0.25 | 0.125 | 0.0625 | 0.03125 | 0 | 0 | 0 | ## Table 16. Unsigned Remote Temperature LSB, Filter Off (Read Only Address 32h) 13-bit unsigned binary formats with filter off: | BIT | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-----|------|-------|----|----|----|----|----| | Value | 0.5 | 0.25 | 0.125 | 0 | 0 | 0 | 0 | 0 | Temperature Data: LSb = 0.125°C filter off or 0.03125°C filter on. For data synchronization purposes, the MSB register should be read first if the user wants to read both MSB and LSB registers. The LSB will be locked after the MSB is read. The LSB will be unlocked after being read. If the user reads MSBs consecutively, each time the MSB is read, the LSB associated with that temperature will be locked in and override the previous LSB value locked-in. #### **DIODE CONFIGURATION REGISTERS** ## **Table 17. Configuration Register 2** (Read/write Address BFh): | D7 | 7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|---|-----------------------|---------------|-------------|-----------------|------|------|----| | 0 | 1 | OS/A0 Function Select | OS Fault Mask | T CRIT Mask | TruTherm Select | RFE1 | RFE0 | 1 | | Bits | Name | Description | | | | | | |------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 7 | Reserved | Reports "0" when read. | | | | | | | 6 | OS/A0 Function Select | Address (A0) function is enabled Over-temperature Shutdown (OS) is enabled | | | | | | | 5 | Diode Fault Mask for OS | 0: Off<br>1: On | | | | | | | 4 | Diode Fault Mask for T_CRIT | 0: Off<br>1: On | | | | | | | 3 | Remote Diode TruTherm<br>Mode Select | O: Selects Diode Model 2, MMBT3904, with TruTherm technology disabled. Note, performance in this mode is not guaranteed. 1: Selects Diode Model 1, A typical Intel Processor, with 45nm, 65 nm or 90 nm technology, and TruTherm technology enabled. | | | | | | | 2-1 | Remote Filter Enable | 00: Filter Disable 01: Reserved 10: Reserved 11: Filter Enable | | | | | | | 0 | Reserved | Reports "1" when read. | | | | | | Power up default is 1Fh. ## Table 18. Remote Offset High Byte (2's Complement) (R/W Address 11h) 10-bit plus sign format: | BIT | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|------|----|----|----|----|----|----|----| | Value | SIGN | 64 | 32 | 16 | 8 | 4 | 2 | 1 | Power up default is 00h. #### Table 19. Remote Offset Low Byte (2's Complement) (R/W Address 12h) 10-bit plus sign format: | BIT | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|------|------|-------|----|----|----|----|----| | Value | 0.50 | 0.25 | 0.125 | 0 | 0 | 0 | 0 | 0 | Power up default is 00h. LSb = 0.125 °C. ## **GENERAL CONFIGURATION REGISTERS** ## **Table 20. Configuration Register 1** (Read/write Address 03h/09h or 09h/03h): | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----------|----|--------------------|----------------|-------------------|---------------|----| | 0 | STOP/RUN | 0 | Remote T_CRIT Mask | Remote OS Mask | Local T_CRIT Mask | Local OS Mask | 0 | | Bits | Name | Description | |------|--------------------|-----------------------------------| | 7 | Reserved | Reports "0" when read. | | 6 | STOP/RUN | 0: Active / Converting 1: Standby | | 5 | Reserved | Reports "0" when read. | | 4 | Remote T_CRIT Mask | 0: Off<br>1: On | | 3 | Remote OS Mask | 0: Off<br>1: On | | 2 | Local T_CRIT Mask | 0: Off<br>1: On | | 1 | Local OS Mask | 0: Off<br>1: On | | 0 | Reserved | Reports "0" when read. | Power up default is 00h. ## **Table 21. Conversion Rate Register** (Read/write Address 04h/0Ah or 0Ah/04h): 2-bit format: | BIT | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|----|----|----|----|----|----|-----|-----| | Value | 0 | 0 | 0 | 0 | 0 | 0 | MSb | LSb | | Bits | Name | Description | |------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:2 | Reserved | Reports "0" when read. | | 1:0 | Conversion Rate | 00: Continuous (33 ms typical when remote diode is missing or fault or 63 ms typical with remote diode connected) 01: 0.364 seconds 10: 1 second 11: 2.5 seconds | Power up default is 02h (1 second). ## Table 22. One Shot Register (Write Only Address 0Fh): Writing to this register will start one conversion if the device is in standby mode (i.e. STOP/RUN bit = 1). ## **STATUS REGISTERS** ## Table 23. Status Register 1 (Read Only Address 02h): | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|----|----|-----|----|-------------|--------|-----| | Busy | 0 | 0 | ROS | 0 | Diode Fault | RTCRIT | LOC | | Bits | Name | Description | |------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Busy | When set to "1" the part is converting. | | 6-5 | Reserved | Report "0" when read. | | 4 | ROS | Status Bit for Remote OS | | 3 | Reserved | Reports "0" when read. | | 2 | Diode Fault | Status bit for missing diode (Either D+ is shorted to GND, or V <sub>DD</sub> ; or D+ is floating.)<br>Note: The unsigned registers will report 0°C if read; the signed value registers will report -128.000°C. | | 1 | RTCRIT | Status bit for Remote TCRIT. | | 0 | LOC | Status bit for the shared Local OS and TCRIT. | ## Table 24. Status Register 2 (Read Only Address 33h): | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----------|----------|----|----|----|----|----|----| | Not Ready | Reserved | 0 | 0 | 0 | 0 | 0 | 0 | | Bits | Name | Description | |------|-----------|---------------------------------------------| | 7 | Not Ready | Waiting for 30 ms power-up sequence to end. | | 6 | Reserved | Can report "0" or "1" when read. | | 5-0 | Reserved | Reports "0" when read. | ## **LIMIT REGISTERS** ## Table 25. Unsigned Remote OS Limit - 0°C to 255°C (Read/Write Address 07h/0Dh or 0Dh/07h): | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|----|----|----|----|----|----|----| | 128 | 64 | 32 | 16 | 8 | 4 | 2 | 1 | Power on Reset default is 55h (85°C). ## Table 26. Unsigned Local Shared OS and T\_CRIT Limit - 0°C to 127°C (Read/Write Address 20h): | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|----|----|----|----|----|----|----| | 128 | 64 | 32 | 16 | 8 | 4 | 2 | 1 | Power on Reset default is 55h (85°C). ## Table 27. Unsigned Remote T\_CRIT Limit - 0°C to 255°C (Read/Write Address 19h): | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|----|----|----|----|----|----|----| | 128 | 64 | 32 | 16 | 8 | 4 | 2 | 1 | Power on Reset default is 6Eh (110°C). ## **Table 28. Common Hysteresis Register** (Read/Write Address 21h): | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|----|----|----| | 0 | 0 | 0 | 16 | 8 | 4 | 2 | 1 | Power on Reset default is 0Ah (10°C). ## **IDENTIFICATION REGISTERS** ## Table 29. Manufacturers ID Register (Read Only Address FEh): Always returns 01h. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|----|----|----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ## Table 30. Revision ID Register (Read Only Address FFh) Default is B3h. This register will increment by 1 every time there is a revision to the die by Texas Instruments. The initial revision bits for B3h are shown below. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|----|----|----| | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | #### **APPLICATIONS HINTS** The LM95245 can be applied easily in the same way as other integrated-circuit temperature sensors, and its remote diode sensing capability allows it to be used in new ways as well. It can be soldered to a printed circuit board, and because the path of best thermal conductivity is between the die and the pins, its temperature will effectively be that of the printed circuit board lands and traces soldered to the LM95245's pins. This presumes that the ambient air temperature is almost the same as the surface temperature of the printed circuit board; if the air temperature is much higher or lower than the surface temperature, the actual temperature of the LM95245 die will be at an intermediate temperature between the surface and air temperatures. Again, the primary thermal conduction path is through the leads, so the circuit board temperature will contribute to the die temperature much more strongly than will the air temperature. To measure temperature external to the LM95245's die, use a remote diode. This diode can be located on the die of a target IC, allowing measurement of the IC's temperature, independent of the LM95245's temperature. A discrete diode can also be used to sense the temperature of external objects or ambient air. Remember that a discrete diode's temperature will be affected, and often dominated, by the temperature of its leads. Most silicon diodes do not lend themselves well to this application. It is recommended that an MMBT3904 transistor base-emitter junction be used with the collector tied to the base. Accuracy using the MMBT3904 is not guaranteed. For applications requiring the use of the MMBT3904 use the LM95235. The LM95245's BJT Beta Compensation TruTherm technology allows accurate sensing of integrated thermal diodes, such as those found on most processors. The LM95245 has been optimized to measure the remote thermal diode integrated in a typical Intel processor on 45 nm, 65 nm or 90 nm process. Using the Remote Diode Model Select register the remote inputs must be assigned to sense a typical Intel processor on 45nm, 65 nm or 90 nm process. The typical performance of the LM95245 with these processors is shown in Figure 18. The Remote Offset register can be used to compensate for temperature errors further. Figure 18. LM95245 Typical Performance with a Variety of Intel Processors #### **DIODE NON-IDEALITY** #### Diode Non-Ideality Factor Effect on Accuracy When a transistor is connected as a diode, the following relationship holds for variables V<sub>BE</sub>, T and I<sub>F</sub>: $$I_{F} = I_{S} \times \left[ e^{\left( \frac{V_{BE}}{\eta \times V_{t}} \right)} - 1 \right]$$ where $$V_t = \frac{kT}{q}$$ www.ti.com - $q = 1.6 \times 10^{-19}$ Coulombs (the electron charge), - T = Absolute Temperature in Kelvin - k = 1.38×10<sup>-23</sup> joules/K (Boltzmann's constant), - n is the non-ideality factor of the process the diode is manufactured on, - I<sub>S</sub> = Saturation Current and is process dependent, - I<sub>f</sub> = Forward Current through the base-emitter junction In the active region, the -1 term is negligible and may be eliminated, yielding the following equation $$I_{F} = I_{S} x \left[ e^{\left( \frac{V_{BE}}{\eta x V_{t}} \right)} \right]$$ (2) In Equation 2, $\eta$ and $I_S$ are dependant upon the process that was used in the fabrication of the particular diode. By forcing two currents with a very controlled ratio( $I_{F2} / I_{F1}$ ) and measuring the resulting voltage difference, it is possible to eliminate the $I_S$ term. Solving for the forward voltage difference yields the relationship: $$\Delta V_{BE} = \eta \ x \left(\frac{kT}{q}\right) x \ln \left(\frac{I_{F2}}{I_{F1}}\right)$$ (3) Solving Equation 3 for temperature yields: $$T = \frac{q \times \Delta V_{BE}}{\eta \times k \times \ln\left(\frac{I_{F2}}{I_{F1}}\right)}$$ (4) Equation 4 holds true when a diode connected transistor such as the MMBT3904 is used. When this "diode" equation is applied to an integrated diode such as a processor transistor with its collector tied to GND as shown in Figure 19 it will yield a wide non-ideality spread. This wide non-ideality spread is not due to true process variation but due to the fact that Equation 4 is an approximation. TruTherm technology uses the transistor (BJT) equation, Equation 5, which is a more accurate representation of the topology of the thermal diode found in an FPGA or processor. $$T = \frac{q \times \Delta V_{BE}}{\eta \times k \times \ln \left(\frac{I_{C2}}{I_{C1}}\right)}$$ (5) TruTherm should only be enabled when measuring the temperature of a transistor integrated as shown in the processor of Figure 19, because Equation 5 only applies to this topology. Figure 19. Thermal Diode Current Paths ### Calculating Total System Accuracy The voltage seen by the LM95245 also includes the $I_FR_S$ voltage drop of the series resistance. The non-ideality factor, $\eta$ , is the only other parameter not accounted for and depends on the diode that is used for measurement. Since $\Delta V_{BE}$ is proportional to both $\eta$ and T, the variations in $\eta$ cannot be distinguished from variations in temperature. Since the non-ideality factor is not controlled by the temperature sensor, it will directly add to the inaccuracy of the sensor. For the for Intel processor on 65nm process, Intel specifies a +4.06%/-0.897% variation in $\eta$ from part to part when the processor diode is measured by a circuit that assumes diode equation, Equation 4, as true. As an example, assume a temperature sensor has an accuracy specification of ±1.0°C at a temperature of 80°C (353 Kelvin) and the processor diode has a non-ideality variation of +4.06%/-0.89%. The resulting system accuracy of the processor temperature being sensed will be: $$T_{ACC} = +1.0^{\circ}C + (+4.06\% \text{ of } 353 \text{ K}) = +15.3 ^{\circ}C$$ (6) and $$T_{ACC} = -1.0^{\circ}\text{C} + (-0.89\% \text{ of } 353 \text{ K}) = -4.1 ^{\circ}\text{C}$$ (7) TrueTherm technology uses the transistor equation, Equation 4, resulting in a non-ideality spread that truly reflects the process variation which is very small. The transistor equation non-ideality spread is ±0.39% for the 65nm thermal diode. The resulting accuracy when using TruTherm technology improves to: $$T_{ACC} = \pm 0.75^{\circ}C + (\pm 0.39\% \text{ of } 353 \text{ K}) = \pm 2.16 ^{\circ}C$$ (8) Intel does not specify the diode model ideality and series resistance of the thermal diodes on 45nm so a similar comparison cannot be calculated, but lab experiments have shown similar improvement. For the 45nm processor the ideality spread as specified by Intel is -0.399% to +0.699%. The resulting spread in accuracy when using TruTherm technology with the thermal diode on Intel processors with 45nm process is: $$T_{ACC} = -0.75^{\circ}C + (-0.39\% \text{ of } 353 \text{ K}) = -2.16 ^{\circ}C$$ (9) to $$T_{ACC} = +0.75^{\circ}C + (+0.799\% \text{ of } 353 \text{ K}) = +4.32 ^{\circ}C$$ (10) The next error term to be discussed is that due to the series resistance of the thermal diode and printed circuit board traces. The thermal diode series resistance is specified on most processor data sheets. For Intel processors in 45 nm process, this is specified at $4.5\Omega$ typical with a minimum of $3\Omega$ and a maximum of $7\Omega$ . The LM95245 accommodates the typical series resistance of Intel Processor on 45 nm process. The error that is not accounted for is the spread of the processor's series resistance. The equation used to calculate the temperature error due to series resistance ( $T_{ER}$ ) for the LM95245 is simply: $$T_{ER} = \left(0.62 \frac{^{\circ}C}{\Omega}\right) \times R_{PCB} \tag{11}$$ Submit Documentation Feedback Solving Equation 11 for $R_{PCB}$ equal to -1.5 $\Omega$ to 2.5 $\Omega$ results in the additional error due to the spread in this series resistance of -0.93°C to +1.55°C. The spread in error cannot be canceled out, as it would require measuring each individual thermal diode device. This is quite difficult and impractical in a large volume production environment. Equation 11 can also be used to calculate the additional error caused by series resistance on the printed circuit board. Since the variation of the PCB series resistance is minimal, the bulk of the error term is always positive and can simply be cancelled out by subtracting it from the output readings of the LM95245. | Processor Family | Transis | Transistor Equation $\eta_T$ , non-ideality | | | | | | |----------------------------------|---------|---------------------------------------------|-------|------|--|--|--| | | min | typ | max | | | | | | Intel Processor on 45 nm process | 0.997 | 1.001 | 1.008 | 4.5 | | | | | Intel Processor on 65 nm process | 0.997 | 1.001 | 1.005 | 4.52 | | | | Note: NA = Not Available at publication of this document. #### PCB LAYOUT FOR MINIMIZING NOISE Figure 20. Ideal Diode Trace Layout In a noisy environment, such as a processor mother board, layout considerations are very critical. Noise induced on traces running between the remote temperature diode sensor and the LM95245 can cause temperature conversion errors. Keep in mind that the signal level the LM95245 is trying to measure is in microvolts. The following guidelines should be followed: - 1. $V_{DD}$ should be bypassed with a 0.1 $\mu$ F capacitor in parallel with 100 pF. The 100 pF capacitor should be placed as close as possible to the power supply pin. A bulk capacitance of approximately 10 $\mu$ F needs to be in the near vicinity of the LM95245. - 2. A 100 pF diode bypass capacitor is recommended to filter high frequency noise but may not be necessary. The LM95245 can handle capacitance up to 3.3 nF (see Typical Performance Curve "Remote Temperature Reading Sensitivity to Thermal Diode Filter Capacitance"). Place the filter capacitors close to the LM95245 pins and make sure the traces to this capacitor are matched. - 3. Ideally, the LM95245 should be placed within 10 cm of the Processor diode pins with the traces being as straight, short and identical as possible. Trace resistance of $1\Omega$ can cause as much as $0.62^{\circ}$ C of error. This error can be compensated by using simple software offset compensation. - 4. Diode traces should be surrounded by a GND guard ring to either side, above and below if possible. This GND guard should not be between the D+ and D- lines. In the event that noise does couple to the diode lines it would be ideal if it is coupled common mode. That is equally to the D+ and D- lines. - 5. Avoid routing diode traces in close proximity to power supply switching or filtering inductors. - 6. Avoid running diode traces close to or parallel to high speed digital and bus lines. Diode traces should be kept at least 2 cm apart from the high speed digital traces. - 7. If it is necessary to cross high speed digital traces, the diode traces and the high speed digital traces should cross at a 90 degree angle. - 8. The ideal place to connect the LM95245's GND pin is as close as possible to the Processors GND associated with the sense diode. - 9. Leakage current between D+ and GND and between D+ and D− should be kept to a minimum. Thirteen nano-amperes of leakage can cause as much as 0.2°C of error in the diode temperature reading. Keeping the printed circuit board as clean as possible will minimize leakage current. Noise coupling into the digital lines greater than 400 mVp-p (typical hysteresis) and undershoot less than 500 mV below GND, may prevent successful SMBus communication with the LM95245. SMBus no acknowledge is the most common symptom, causing unnecessary traffic on the bus. Although the SMBus maximum frequency of communication is rather low (100 kHz max), care still needs to be taken to ensure proper termination within a system with multiple parts on the bus and long printed circuit board traces. An RC lowpass filter with a 3 dB corner frequency of about 40 MHz is included on the LM95245's SMBCLK input. Additional resistance can be added in series with the SMBDAT and SMBCLK lines to further help filter noise and ringing. Minimize noise coupling by keeping digital traces out of switching power supply areas as well as ensuring that digital lines containing high speed data communications cross at right angles to the SMBDAT and SMBCLK lines. Submit Documentation Feedback ## **REVISION HISTORY** | Changes from Revision F (March 2013) to Revision G | | | | | | | |----------------------------------------------------|----------------------------------------------------|---|--|--|--|--| | • | Changed layout of National Data Sheet to TI format | 2 | | | | | www.ti.com 22-Mar-2013 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | _ | Pins | Package Qty | Eco Plan | Lead/Ball Finish | | Op Temp (°C) | | Samples | |---------------------|--------|--------------|---------|------|-------------|----------------------------|------------------|--------------------|--------------|--------------|---------| | | (1) | | Drawing | | | (2) | | (3) | | (4) | | | LM95245CIM | ACTIVE | SOIC | D | 8 | 95 | TBD | Call TI | Call TI | | 95245<br>CIM | Samples | | LM95245CIM/NOPB | ACTIVE | SOIC | D | 8 | 95 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | | 95245<br>CIM | Samples | | LM95245CIMM | ACTIVE | VSSOP | DGK | 8 | 1000 | TBD | Call TI | Call TI | -40 to 125 | T45C | Samples | | LM95245CIMM-1/NOPB | ACTIVE | VSSOP | DGK | 8 | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | T46C | Samples | | LM95245CIMM/NOPB | ACTIVE | VSSOP | DGK | 8 | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | T45C | Samples | | LM95245CIMMX | ACTIVE | VSSOP | DGK | 8 | 3500 | TBD | Call TI | Call TI | -40 to 125 | T45C | Samples | | LM95245CIMMX-1/NOPB | ACTIVE | VSSOP | DGK | 8 | 3500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | T46C | Samples | | LM95245CIMMX/NOPB | ACTIVE | VSSOP | DGK | 8 | 3500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | T45C | Samples | | LM95245CIMX | ACTIVE | SOIC | D | 8 | 2500 | TBD | Call TI | Call TI | | 95245<br>CIM | Samples | | LM95245CIMX/NOPB | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | | 95245<br>CIM | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) ## **PACKAGE OPTION ADDENDUM** 22-Mar-2013 (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) Only one of markings shown within the brackets will appear on the physical device. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## PACKAGE MATERIALS INFORMATION www.ti.com 26-Mar-2013 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LM95245CIMM | VSSOP | DGK | 8 | 1000 | 178.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | LM95245CIMM-1/NOPB | VSSOP | DGK | 8 | 1000 | 178.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | LM95245CIMM/NOPB | VSSOP | DGK | 8 | 1000 | 178.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | LM95245CIMMX | VSSOP | DGK | 8 | 3500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | LM95245CIMMX-1/NOPB | VSSOP | DGK | 8 | 3500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | LM95245CIMMX/NOPB | VSSOP | DGK | 8 | 3500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | LM95245CIMX | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | | LM95245CIMX/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | www.ti.com 26-Mar-2013 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------------|--------------|-----------------|------|------|-------------|------------|-------------| | LM95245CIMM | VSSOP | DGK | 8 | 1000 | 210.0 | 185.0 | 35.0 | | LM95245CIMM-1/NOPB | VSSOP | DGK | 8 | 1000 | 210.0 | 185.0 | 35.0 | | LM95245CIMM/NOPB | VSSOP | DGK | 8 | 1000 | 210.0 | 185.0 | 35.0 | | LM95245CIMMX | VSSOP | DGK | 8 | 3500 | 367.0 | 367.0 | 35.0 | | LM95245CIMMX-1/NOPB | VSSOP | DGK | 8 | 3500 | 367.0 | 367.0 | 35.0 | | LM95245CIMMX/NOPB | VSSOP | DGK | 8 | 3500 | 367.0 | 367.0 | 35.0 | | LM95245CIMX | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | | LM95245CIMX/NOPB | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | # DGK (S-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end. - Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - E. Falls within JEDEC MO-187 variation AA, except interlead flash. ## D (R-PDSO-G8) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AA. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u> Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! ## Наши преимущества: - Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов: - Поставка более 17-ти миллионов наименований электронных компонентов; - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001: - Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну; - Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела: - Подбор оптимального решения, техническое обоснование при выборе компонента; - Подбор аналогов; - Консультации по применению компонента; - Поставка образцов и прототипов; - Техническая поддержка проекта; - Защита от снятия компонента с производства. #### Как с нами связаться **Телефон:** 8 (812) 309 58 32 (многоканальный) Факс: 8 (812) 320-02-42 Электронная почта: org@eplast1.ru Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.