# Quad high-side switch (9.0 mOhm) The 09XS3400 is one in a family of SMARTMOS devices designed for low-voltage automotive lighting applications. Its four low R<sub>DS(on)</sub> MOSFETs (quad 9.0 m $\Omega$ ) can control four separate 55 W bulbs, and/or Xenon modules, and/or LEDs. Programming, control and diagnostics are accomplished using a 16-bit SPI interface. Output slew rates are selectable to control electromagnetic emissions. Additionally, each output has its own parallel input or SPI control for pulse-width modulation (PWM) control if desired. The 09XS3400 allows the user to program via the SPI the fault current trip levels and duration of acceptable lamp inrush. The device has fail-safe mode to provide fail-safe functionality of the outputs in case of MCU damage. ## **Features** - Four protected 9.0 mΩ high-side switches (at 25 °C) - Operating voltage range of 6.0 V to 20 V with sleep current < 5.0 μA, extended mode from 4.0 V to 28 V - 8.0 MHz 16-bit 3.3 V and 5.0 V SPI control and status reporting with daisy chain capability - PWM module using external clock or calibratable internal oscillator with programmable outputs delay management - Smart overcurrent shutdown compliant to huge inrush current, severe short-circuit, overtemperature protections with time limited autoretry, and fail-safe mode in case of MCU damage - Output OFF or ON openload detection compliant to bulbs or LEDs and short-to-battery detection, analog current feedback with selectable ratio and board temperature feedback ## 09XS3400 #### **HIGH-SIDE SWITCH** FK SUFFIX (PB-FREE) 98ARL10596D 24-PIN PQFN ## **Applications** - · Low-voltage automotive lighting - Halogen bulbs - · Light-emitting diodes (LEDs) - High beam - · Low beam - Flashers - · Low-voltage industrial lighting Figure 1. 09XS3400 simplified application diagram # **Table of contents** | 1 | Orderable parts | . 3 | |---|-------------------------------------------|-----| | 2 | Internal block diagram | . 4 | | 3 | Pin connections | . 5 | | | 3.1 Pinout diagram | . 5 | | | 3.2 Pin definitions | . 5 | | 4 | Electrical characteristics | . 7 | | | 4.1 Maximum ratings | . 7 | | | 4.2 Static electrical characteristics | . 9 | | | 4.3 Dynamic electrical characteristics | 12 | | | 4.4 Timing diagrams | 16 | | 5 | Functional description | 19 | | | 5.1 Introduction | 19 | | | 5.2 Functional pin description | 19 | | | 5.3 Functional internal block description | 21 | | 6 | Functional device operation | 22 | | | 6.1 SPI protocol description | 22 | | | 6.2 Operational modes | 22 | | | 6.3 Protection and diagnostic features | 27 | | | 6.4 Logic commands and registers | 31 | | 7 | Typical applications | 40 | | | 7.1 Introduction | 40 | | 8 | Packaging | 41 | | | 8.1 Soldering information | 41 | | | 8.2 Marking information | | | | 8.3 Package dimensions | 41 | | 0 | Povicion history | 50 | # 1 Orderable parts ## Table 1. Orderable part variations | Part number | Temperature (T <sub>A</sub> ) | Package | |-------------------|-------------------------------|-------------| | MC09XS3400AFK (1) | -40 °C to 125 °C | 24-pin PQFN | ## Notes 09XS3400 <sup>1.</sup> To order parts in tape and reel, add the R2 suffix to the part number. # 2 Internal block diagram Figure 2. 09XS3400 simplified internal block diagram 09XS3400 # 3 Pin connections # 3.1 Pinout diagram ## Transparent top view of package Figure 3. 09XS3400 pin connections # 3.2 Pin definitions A functional description of each pin can be found in the functional pin description section beginning on page 19. Table 2. 09XS3400 pin definitions | Pin<br>number | Pin name | Pin<br>function | Formal name | Definition | |------------------|--------------------------|-----------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | CSNS | Output | Output current monitoring | This pin reports an analog value proportional to the designated HS[0:3] output current or the temperature of the GND flag (pin 14). It is used externally to generate a ground-referenced voltage for the microcontroller (MCU). Current recopy and temperature feedback is SPI programmable. | | 2<br>3<br>5<br>6 | IN0<br>IN1<br>IN2<br>IN3 | Input | Direct inputs | Each direct input controls the device mode. The IN[0:3] high-side input pins are used to directly control HS0:HS3 high-side output pins. If the device is SPI configured to use an external clock, the external clock is applied at the IN0 pin. | | 7 | FSB | Output | Fault status<br>(active low) | This pin is an open drain configured output requiring an external pull-up resistor to VDD for fault reporting. | | 8 | WAKE | Input | Wake | This input pin controls the device mode. | | 9 | RSTB | Input | Reset | This input pin is used to initialize the device configuration and fault registers, as well as place the device in a low-current sleep mode. | | 10 | CSB | Input | Chip select (active low) | This input pin is connected to a chip select output of a master microcontroller (MCU). | | 11 | SCLK | Input | Serial clock | This input pin is connected to the MCU providing the required bit shift clock for SPI communication. | ## 09XS3400 Table 2. 09XS3400 pin definitions (continued) | Pin<br>number | Pin name | Pin<br>function | Formal name | Definition | |----------------------|--------------------------|-----------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | SI | Input | Serial input | This pin is a command data input pin connected to the SPI Serial Data Output of the MCU or to the SO pin of the previous device of a daisy-chain of devices. | | 13 | VDD | Power | Digital drain voltage | This pin is an external voltage input pin used to supply power interfaces to the SPI bus. | | 14, 17, 23 | GND | Ground | Ground | These pins, internally shorted, are the ground for the logic and analog circuitry of the device. These ground pins must be also shorted on the board. | | 15 | VPWR | Power | Positive power supply | This pin connects to the positive power supply and is the source of operational power for the device and power for the load. | | 16 | so | Output | Serial output | This output pin is connected to the SPI Serial Data Input pin of the MCU or to the SI pin of the next device of a daisy-chain of devices. | | 18<br>19<br>21<br>22 | HS3<br>HS1<br>HS0<br>HS2 | Output | High-side outputs | Protected 9.0 m $\Omega$ high-side power output pins to the load. | | 4, 20 | NC | N/A | No connect | These pins can be left open or shorted to GND. | | 24 | FSI | Input | Fail-safe input | This input enables the watchdog timeout feature. | # 4 Electrical characteristics # 4.1 Maximum ratings ## Table 3. Maximum ratings All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. | Symbol | Ratings | Value | Unit | Notes | |----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------|-------| | Electrical ratings | | | | | | V <sub>PWR(SS)</sub> | V <sub>PWR</sub> supply voltage range • Load dump (400 ms) • Maximum operating voltage • Reverse battery | 41<br>28<br>-18 | V | | | $V_{DD}$ | VDD supply voltage range | -0.3 to 5.5 | V | | | $V_{DIG}$ | Input/output voltage | -0.3 to 5.5 | V | (5) | | V <sub>SO</sub> | SO and CSNS output voltage | -0.3 to V <sub>DD</sub> + 0.3 | V | | | I <sub>DIG</sub> | Digital input/output current in Clamp mode | 100 | μA | (5) | | I <sub>CL(WAKE)</sub> | WAKE input clamp current | 2.5 | mA | | | I <sub>CL(CSNS)</sub> | CSNS input clamp current | 2.5 | mA | | | V <sub>HS[0:3]</sub> | HS [0:3] voltage Positive Negative | 41<br>-24 | V | | | V <sub>PWR</sub> - V <sub>HS</sub> | High-side breakdown voltage | 47 | V | | | I <sub>HS[0:3]</sub> | Output current | 6.0 | Α | (2) | | E <sub>CL[0:3]</sub> | Output clamp energy using single pulse method | 100 | mJ | (3) | | V <sub>ESD1</sub><br>V <sub>ESD2</sub><br>V <sub>ESD3</sub><br>V <sub>ESD4</sub> | ESD voltage • Human Body Model (HBM) for HS[0:3], VPWR and GND • Human Body Model (HBM) for other pins • Charge Device Model (CDM) • Corner pins (1, 13, 19, 21) • All Other pins (2-12, 14-18, 20, 22-24) | ±8000<br>±2000<br>±750<br>±500 | ٧ | (4) | | Thermal ratings | | | | | | T <sub>A</sub> | Operating temperature | -40 to 125<br>-40 to 150 | °C | | | T <sub>STG</sub> | Storage temperature | -55 to 150 | °C | | | | 1 | | | | ## Notes - 2. Continuous high-side output current rating per channel so long as maximum junction temperature is not exceeded. Calculation of maximum output current using package thermal resistance is required. - 3. Active clamp energy using single-pulse method (L = 2.0 mH, $R_L$ = 0 $\Omega$ , $V_{PWR}$ = 14.0 V, $T_J$ = 150 °C initial). - 4. ESD testing is performed in accordance with the Human Body Model (HBM) ( $C_{ZAP} = 100 \text{ pF}$ , $R_{ZAP} = 1500 \Omega$ ), and the Charge Device Model (CDM), Robotic ( $C_{ZAP} = 4.0 \text{ pF}$ ). - 5. Input / Output pins are: IN[0:3], RSTB, FSI, SI, SCLK, CSB, and FSB. #### 09XS3400 ## Table 3. Maximum ratings (continued) All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. | Symbol | Ratings | Value | Unit | Notes | | | | | | |-------------------------------|---------------------------------------------------------------|------------|------|----------|--|--|--|--|--| | Thermal resistance | | | | | | | | | | | $R_{ heta JC} \ R_{ heta JA}$ | Thermal resistance • Junction to Case • Junction to Ambient | <1.0<br>30 | °C/W | (6) | | | | | | | T <sub>SOLDER</sub> | Peak Pin Reflow Temperature During Solder Mounting | Note 8 | °C | (7), (8) | | | | | | #### Notes - 6. Thermal resistance for all channels active. Device mounted on a 2s2p test board per JEDEC JESD51-2 all channels active. 15 °C/W of R<sub>0JA</sub> can be reached in a real application case (4 layer board). - 7. See Soldering information. - 8. NXP's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), go to www.nxp.com, search by part number (remove prefixes/suffixes) and enter the core ID to view all orderable parts, and review parametrics. 09XS3400 #### 4.2 Static electrical characteristics Table 4. Static electrical characteristics Characteristics noted under conditions 6.0 V $\leq$ V<sub>PWR</sub> $\leq$ 20 V, 3.0 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values are measured at $T_A = 25$ °C and at nominal conditions, unless otherwise noted. 15.3 | Symbol | Characteristic | Min | Тур | Max | Unit | Notes | |--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------|----------------------------|----------------------|-------| | ower inputs | | | 1 | ı | 1 | | | $V_{PWR}$ | Battery supply voltage range • Fully operational • Extended mode | 6.0<br>4.0 | _<br>_ | 20<br>28 | V | (9) | | V <sub>PWR(CLAMP)</sub> | Battery clamp voltage | 41 | 47 | 53 | V | (10) | | I <sub>PWR(ON)</sub> | V <sub>PWR</sub> operating supply current • Outputs commanded ON, HS[0:3] open, IN[0:3] > V <sub>IH</sub> | - | 7.2 | 10 | mA | | | I <sub>PWR(SBY)</sub> | V <sub>PWR</sub> supply current • Outputs commanded OFF, OFF openload detection disabled, HS[0:3] shorted to the ground with VDD= 5.5 V, WAKE > V <sub>IH</sub> or RSTB > V <sub>IH</sub> and IN[0:3] < V <sub>IL</sub> | - | 6.5 | 7.5 | mA | | | I <sub>PWR(SLEEP)</sub> | Sleep state supply current $V_{PWR}$ = 12 V, RSTB = WAKE = IN[0:3] < $V_{IL}$ , HS[0:3] shorted to the ground • $T_A$ = 25 °C • $T_A$ = 85 °C | <u>-</u><br>- | 1.0 | 5.0<br>30 | μА | | | V <sub>DD(ON)</sub> | V <sub>DD</sub> supply voltage | 3.0 | - | 5.5 | V | | | I <sub>DD(ON)</sub> | V <sub>DD</sub> supply current at V <sub>DD</sub> = 5.5 V • No SPI communication • 8.0 MHz SPI communication | _<br>_ | 1.6<br>5.0 | 2.2<br>_ | mA | (11) | | I <sub>DD(SLEEP)</sub> | V <sub>DD</sub> sleep state current at V <sub>DD</sub> = 5.5 V | _ | _ | 5.0 | μΑ | | | V <sub>PWR(OV)</sub> | Overvoltage shutdown threshold | 28 | 32 | 36 | V | | | V <sub>PWR(OVHYS)</sub> | Overvoltage shutdown hysteresis | 0.2 | 0.8 | 1.5 | V | | | V <sub>PWR(UV)</sub> | Undervoltage shutdown threshold | 3.3 | 3.9 | 4.3 | V | (12) | | V <sub>SUPPLY(POR)</sub> | V <sub>PWR</sub> and V <sub>DD</sub> power-on reset threshold | 0.5 | _ | 0.9 | V <sub>PWR(UV)</sub> | | | V <sub>PWR(UV)_UP</sub> | Recovery undervoltage threshold | 3.4 | 4.1 | 4.5 | V | | | V <sub>DD(FAIL)</sub> | $V_{DD}$ supply failure threshold (for $V_{PWR} > V_{PWR(UV)}$ ) | 2.2 | 2.5 | 2.8 | V | | | utputs HS0 TO I | HS3 | | • | • | | | | R <sub>DS(on)</sub> | HS[0:3] output Drain-to-Source ON resistance (I <sub>HS</sub> = 5.0 A, T <sub>A</sub> = 25 °C) • V <sub>PWR</sub> = 4.5 V • V <sub>PWR</sub> = 6.0 V • V <sub>PWR</sub> = 10 V • V <sub>PWR</sub> = 13 V | -<br>-<br>- | -<br>-<br>- | 32.5<br>14.5<br>9.0<br>9.0 | mΩ | | | R <sub>DS(on)</sub> | HS[0:3] output Drain-to-Source ON resistance (I <sub>HS</sub> = 5.0 A, T <sub>A</sub> = 150 °C) • V <sub>PWR</sub> = 4.5 V • V <sub>PWR</sub> = 6.0 V • V <sub>PWR</sub> = 10 V | -<br>-<br>- | -<br>-<br>- | 55.3<br>24.7<br>15.3 | mΩ | | ## Notes - In extended mode, the functionality is guaranteed but not the electrical parameters. From 4.0 V to 6.0 V voltage range, the device is only protected with the thermal shutdown detection. - 10. Measured with the outputs open. - Typical value guaranteed per design. • V<sub>PWR</sub> = 13 V Output automatically recover with time limited autoretry to instructed state when $V_{PWR}$ voltage is restored to normal, as long as the $V_{PWR}$ degradation level does not go below the undervoltage power-ON reset threshold. This applies to all internal device logic supplied by VPWR and assumes the external $V_{\mbox{\scriptsize DD}}$ supply is within specification. #### 09XS3400 ## Table 4. Static electrical characteristics (continued) Characteristics noted under conditions 6.0 V $\leq$ V<sub>PWR</sub> $\leq$ 20 V, 3.0 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values are measured at T<sub>A</sub> = 25 °C and at nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min | Тур | Max | Unit | Notes | |-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------|---------------------------------------------------------------------------|------|-------| | Outputs HS0 TO H | IS3 (continued) | I | l | 1 | | 1 | | R <sub>SD(ON)</sub> | HS[0:3] output Source-to-Drain ON resistance (I <sub>HS</sub> = -5.0 A, V <sub>PWR=</sub> -18 V)<br>• $T_A$ = 25 °C<br>• $T_A$ = 150 °C | _<br>_ | _<br>_ | 13.5<br>18 | mΩ | (13) | | R <sub>SHORT</sub> | HS[0:3] maximum severe short-circuit impedance detection | 21 | 47 | 75 | mΩ | (14) | | I <sub>LEAK(OFF)</sub> | HS[0:3] output leakage current in OFF state • Sleep mode, outputs grounded, T <sub>A</sub> = 25 °C • Sleep mode, outputs grounded, T <sub>A</sub> = 125 °C Normal mode (OLOFF_dis_s=1 and OS_dis_s=1), outputs grounded | -<br>-<br>- | 0<br>0<br>20 | 2.0<br>3.0<br>25 | μΑ | | | OCHI1 OCHI2 OC1 OC2 OC3 OC4 OCLO4 OCLO3 OCLO2 OCLO2 | HS[0:3] output overcurrent detection levels (6.0 V $\leq$ V <sub>HS[0:3]</sub> $\leq$ 20 V) | 89.4<br>55.8<br>49.8<br>42.4<br>35.7<br>28.1<br>21.6<br>14<br>11<br>6.9 | -<br>-<br>-<br>-<br>-<br>-<br>- | 131.6<br>83.7<br>73<br>62.7<br>52<br>41.6<br>31.2<br>20.8<br>16.7<br>11.5 | А | | | C <sub>SR0</sub><br>C <sub>SR1</sub> | HS[0:3] current sense ratio (6.0 V $\leq$ HS[0:3] $\leq$ 20 V, CSNS $\leq$ 5.0 V) • CSNS_ratio bit = 0 • CSNS_ratio bit = 1 | _<br>_ | 1/10300<br>1/61000 | -<br>- | - | (15) | | C <sub>SR0_ACC</sub> | $\begin{aligned} & \text{HS[0:3] current sense ratio } (C_{SR0}) \text{ accuracy } (6.0 \text{ V} \leq \text{V}_{\text{HS[0:3]}} \leq 20 \text{ V}) \\ & \bullet \text{I}_{\text{HS[0:3]}} = 12.5 \text{ A} \\ & \bullet \text{I}_{\text{HS[0:3]}} = 5.0 \text{ A} \\ & \bullet \text{I}_{\text{HS[0:3]}} = 3.0 \text{ A} \\ & \bullet \text{I}_{\text{HS[0:3]}} = 1.5 \text{ A} \end{aligned}$ | -12<br>-13<br>-16<br>-20 | -<br>-<br>- | 12<br>13<br>16<br>20 | % | | | C <sub>SR0_ACC(CAL)</sub> | HS[0:3] current recopy accuracy with one calibration point done at 5.0 A and 25 °C (6.0 V $\leq$ V <sub>HS[0:3]</sub> $\leq$ 20 V)<br>• I <sub>HS[0:3]</sub> = 5.0 A | -5.0 | _ | 5.0 | % | (16) | | $\Delta(C_{SR0})/\Delta(T)$ | HS[0,3] $C_{SR0}$ current recopy temperature drift (6.0 V $\leq$ V <sub>HS[0:3]</sub> $\leq$ 20 V)<br>• I <sub>HS[0:3]</sub> = 5.0 A | - | - | 0.04 | %/°C | (17) | | C <sub>SR1_ACC</sub> | $\begin{aligned} & \text{HS}[0,3] \text{ current sense ratio } (C_{\text{SR1}}) \text{ accuracy } (6.0 \text{ V} \leq \text{V}_{\text{HS}[0:3]} \leq 20 \text{ V}) \\ & \bullet \text{I}_{\text{HS}[0:3]} = 12.5 \text{ A} \\ & \bullet \text{I}_{\text{HS}[0:3]} = 75 \text{ A} \end{aligned}$ | -17<br>-12 | -<br>- | +17<br>+12 | % | | | C <sub>SR1_ACC(CAL)</sub> | HS[0,3] current recopy accuracy with one calibration point done at 12.5 A and 25 °C (6.0 V $\leq$ V <sub>HS[0:3]</sub> $\leq$ 20 V)<br>• I <sub>HS[0:3]</sub> = 12.5 A | -5.0 | _ | 5.0 | % | (16) | | V <sub>CL(CSNS)</sub> | Current sense clamp voltage • CSNS Open; I <sub>HS[0:3]</sub> = 5.0 A with C <sub>SR0</sub> ratio | V <sub>DD</sub> +0.2<br>5 | _ | V <sub>DD</sub> +1.0 | ٧ | | ## Notes - 13. Source-Drain ON Resistance (Reverse Drain-to-Source ON Resistance) with negative polarity $V_{PWR}$ . - 14. Short-circuit impedance calculated from HS[0:3] to GND pins. Value guaranteed per design. - 15. Current sense ratio = $I_{CSNS} / I_{HS[0:3]}$ - 16. Based on statistical analysis. It is not production tested. - 17. Based on statistical data: $delta(C_{SR0})/delta(T) = \{(measured I_{CSNS} \text{ at } T_1 measured I_{CSNS} \text{ at } T_2) / measured I_{CSNS} \text{ at room} \} / \{T_1 T_2\}$ . Not production tested. 09XS3400 ## Table 4. Static electrical characteristics (continued) Characteristics noted under conditions 6.0 V $\leq$ V<sub>PWR</sub> $\leq$ 20 V, 3.0 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values are measured at T<sub>A</sub> = 25 °C and at nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min | Тур | Max | Unit | Notes | |--------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------|-----------------------|------|-------| | utputs HS0 TO I | HS3 (continued) | | | | | | | I <sub>OLD(off)</sub> | OFF openload detection source current | 30 | _ | 100 | μА | (18) | | V <sub>OLD(THRES)</sub> | OFF openload fault detection voltage threshold | 2.0 | 3.0 | 4.0 | V | (18) | | I <sub>OLD(on)</sub> | ON openload fault detection current threshold | 110 | 330 | 660 | mA | | | I <sub>OLD(ON_LED)</sub> | ON openload fault detection current threshold with LED V <sub>HS[0:3]</sub> = V <sub>PWR</sub> - 0.75 V | 2.5 | 5.0 | 10 | mA | | | V <sub>OSD(THRES)</sub> | Output short to V <sub>PWR</sub> detection voltage threshold, output programmed OFF | V <sub>PWR</sub> -1.2 | V <sub>PWR</sub> -<br>0.8 | V <sub>PWR</sub> -0.4 | V | | | V <sub>CL</sub> | Output negative clamp voltage<br>• $0.5 \text{ A} \leq I_{\text{HS}[0:3]} \leq 5.0 \text{ A}$ , output programmed OFF | -22 | - | -16 | V | | | T <sub>SD</sub> | Output overtemperature shutdown for 4.5 V < V <sub>PWR</sub> < 28 V | 155 | 175 | 195 | °C | | | V <sub>IH</sub> | Input logic high voltage | 2.0 | _ | 5.5 | V | (19) | | V <sub>IL</sub> | Input logic low voltage | -0.3 | - | 0.8 | V | (19) | | I <sub>DWN</sub> | Input logic pull-down current (SCLK, SI) | 5.0 | - | 20 | μΑ | (22) | | l <sub>UP</sub> | Input logic pull-up current (CSB) | 5.0 | - | 20 | μΑ | (23) | | C <sub>SO</sub> | SO, FSB tri-state capacitance | _ | - | 20 | pF | (20) | | R <sub>DWN</sub> | Input logic pull-down resistor (RSTB, WAKE and IN[0:3]) | 125 | 250 | 500 | kΩ | | | CIN | Input capacitance | - | 4.0 | 12 | pF | (20) | | V <sub>CL(WAKE)</sub> | Wake input clamp voltage • I <sub>CL(WAKE)</sub> < 2.5 mA | 18 | 25 | 32 | V | (21) | | V <sub>F(WAKE)</sub> | Wake input forward voltage • I <sub>CL(WAKE)</sub> = -2.5 mA | -2.0 | - | -0.3 | V | | | V <sub>SOH</sub> | SO high state output voltage • I <sub>OH</sub> = 1.0 mA | V <sub>DD-0.4</sub> | - | _ | V | | | ontrol interface | | | | | | | | V <sub>SOL</sub> | SO and FSB Low-state Output Voltage • I <sub>OL</sub> = -1.0 mA | - | - | 0.4 | V | | | I <sub>SO(LEAK)</sub> | SO, CSNS and FSB Tri-state Leakage Current<br>• CSB = $V_{IH}$ and 0 V $\leq$ $V_{SO} \leq$ $V_{DD}$ , or FSB = 5.5 V, or CSNS = 0.0 V | -2.0 | 0.0 | 2.0 | μΑ | | | RFS | FSI External Pull-down Resistance • Watchdog Disabled • Watchdog Enabled | -<br>10 | 0.0<br>Infinite | 1.0 | kΩ | (24) | #### Notes - Output OFF openload detection current is the internal current source used during OFF state openload diagnostic. An openload fault is detected when the output voltage is greater than V<sub>OLD(THRES)</sub> - 19. Upper and lower logic threshold voltage range applies to SI, CSB, SCLK, RSTB, IN[0:3] and WAKE input signals. The WAKE and RSTB signals may be supplied by a voltage reference derived from V<sub>PWR</sub>. - 20. Input capacitance of SI, CSB, SCLK, RSTB, IN[0:3] and WAKE. This parameter is guaranteed by process monitoring but is not production tested. - 21. The current must be limited by a series resistance when using voltages > 7.0 V. - 22. Pull-down current is with $V_{SI} \ge 1.0 \text{ V}$ and $V_{SCLK} \ge 1.0 \text{ V}$ . - 23. Pull-up current is wiTH $V_{CSB} \le 2.0 \text{ V}$ . CSB has an active internal pull-up to $V_{DD}$ . - 24. In fail-safe HS[0:3] output depends respectively on IN[0:3] input. FSI has an active internal pull-up to $V_{REG} \sim 3.0 \text{ V}$ . #### 09XS3400 # 4.3 Dynamic electrical characteristics ## Table 5. Dynamic electrical characteristics Characteristics noted under conditions 6.0 V $\leq$ V<sub>PWR</sub> $\leq$ 20 V, 3.0 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values are measured at T<sub>A</sub> = 25 °C and at nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min | Тур | Max | Unit | Notes | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------|---------|------|----------| | ower output tii | ming HS0 TO HS3 | | | I | L | _1 | | SR <sub>R_00</sub> | Output rising medium slew rate (medium speed slew rate / SR[1:0] = 00) • V <sub>PWR</sub> = 14 V | 0.25 | 0.6 | 1.0 | V/μs | (25) | | SR <sub>R_01</sub> | Output rising slow slew rate (low speed slew rate / SR[1:0] = 01) • V <sub>PWR</sub> = 14 V | 0.125 | 0.3 | 0.5 | V/μs | (25) | | SR <sub>R_10</sub> | Output rising fast slew rate (high speed slew rate / SR[1:0] = 10) • V <sub>PWR</sub> = 14 V | 0.5 | 1.2 | 1.5 | V/μs | (25) | | SR <sub>F_00</sub> | Output falling medium slew rate (medium speed slew rate / SR[1:0] = 00) • V <sub>PWR</sub> = 14 V | 0.25 | 0.6 | 1.0 | V/μs | (25) | | SR <sub>F_01</sub> | Output falling slow slew rate (low speed slew rate / SR[1:0] = 01) • V <sub>PWR</sub> = 14 V | 0.125 | 0.3 | 0.5 | V/μs | (25) | | SR <sub>F_10</sub> | Output falling fast slew rate (high speed slew rate / SR[1:0] = 10) • V <sub>PWR</sub> = 14 V | 0.5 | 1.2 | 1.5 | V/μs | (25) | | t <sub>DLY(on)</sub> | HS[0:3] outputs turn-on delay time • V <sub>PWR</sub> = 14 V for medium speed slew rate (SR[1:0] = 00) | 55 | _ | 105 | μs | (26)(27) | | t <sub>DLY(off)</sub> | HS[0:3] outputs turn-off delay time • V <sub>PWR</sub> = 14 V for medium speed slew rate (SR[1:0] = 00) | 15 | _ | 65 | μs | (26)(27) | | ΔSR | Driver output matching slew rate (SR <sub>R</sub> /SR <sub>F</sub> ) V <sub>PWR</sub> = 14 V at 25 °C and for medium speed slew rate (SR[1:0] = 00) | 0.64 | 1.0 | 0.96 | | | | $\Delta t_{RF}$ | HS[0:3] driver output matching time ( $t_{DLY(on)}$ - $t_{DLY(off)}$ ) $V_{PWR}$ = 14 V, $f_{PWM}$ = 240 Hz, PWM duty cycle = 50%, at 25 °C for medium speed slew rate (SR[1:0] = 00) | 15 | _ | 65 | μs | | | t <sub>FAULT</sub> | Fault detection blanking time | 1.0 | 5.0 | 20 | μs | (28) | | t <sub>DETECT</sub> | Output shutdown delay time | _ | 7.0 | 30 | μs | (29) | | t <sub>CNSVAL</sub> | CSNS valid time | - | 70 | 100 | μs | (30) | | t <sub>WDTO</sub> | Watchdog timeout | 217 | 310 | 400 | ms | (31) | | t <sub>OLLED</sub> | ON openload fault cyclic detection time with LED • Internal clock (PWM_en bit = 1 & CLOCK_Set = 1) • External clock (PWM_en bit = 1 & CLOCK_Set = 0) | 6.3<br>_ | 8.3<br>PWM<br>period | 12<br>- | ms | | #### Notes - 25. Rise and Fall Slew Rates measured across a 5.0 $\Omega$ resistive load at high-side output = 30% to 70% (see Figure 4, page 16). - 26. Turn-ON delay time measured from rising edge of any signal (IN[0:3] and CSB) that would turn the output ON to $V_{HS[0:3]} = V_{PWR} / 2$ with $R_1 = 5.0 \Omega$ resistive load. - 27. Turn-OFF delay time measured from falling edge of any signal (IN[0:3] and CSB) that would turn the output OFF to $V_{HS[0:3]} = V_{PWR} / 2$ with $R_L = 5.0 \Omega$ resistive load. - 28. Time necessary to report the fault to the FSB pin. - 29. Time necessary to switch-off the output in case of OT or OC or SC or UV fault detection (from negative edge of the FSB pin to HS voltage = 50% of V<sub>PWR</sub> - 30. Time necessary for CSNS to be within ±5.0% of the targeted value (from HS voltage = 50% of V<sub>PWR</sub> to ±5.0% of the targeted CSNS value). - 31. For FSI open, the Watchdog timeout delay measured from the rising edge of RST, to commanded HS[0:3] output state depend on the corresponding input command. 09XS3400 Table 5. Dynamic electrical characteristics (continued) Characteristics noted under conditions 6.0 V $\leq$ V<sub>PWR</sub> $\leq$ 20 V, 3.0 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values are measured at T<sub>A</sub> = 25 °C and at nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min | Тур | Max | Unit | Notes | |---------------------|-------------------------------------------------------------------------|-------|-------|-------|------|-------| | wer output tii | ming HS0 TO HS3 (continued) | 1 | l . | | | ·I | | t <sub>OC1_00</sub> | HS[0:3] output overcurrent time step for OC[1:0] = 00 (slow by default) | 4.40 | 6.30 | 8.02 | | | | t <sub>OC2_00</sub> | | 1.62 | 2.32 | 3.00 | | | | t <sub>OC3_00</sub> | | 2.10 | 3.00 | 3.90 | | | | t <sub>OC4_00</sub> | | 2.88 | 4.12 | 5.36 | | | | t <sub>OC5_00</sub> | | 4.58 | 6.56 | 8.54 | | | | | | 10.16 | 14.52 | 18.88 | | | | t <sub>OC6_00</sub> | | 73.2 | 104.6 | 134.0 | | | | t <sub>OC7_00</sub> | | 73.2 | 104.0 | 134.0 | | | | t <sub>OC1_01</sub> | OC[1:0] = 01 (fast) | 1.10 | 1.57 | 2.00 | | | | t <sub>OC2_01</sub> | | 0.40 | 0.58 | 0.75 | | | | t <sub>OC3_01</sub> | | 0.52 | 0.75 | 0.98 | | | | t <sub>OC4_01</sub> | | 0.72 | 1.03 | 1.34 | | | | | | 1.14 | 1.64 | 2.13 | | | | t <sub>OC5_01</sub> | | 2.54 | 3.63 | 4.72 | | | | t <sub>OC6_01</sub> | | | | | | | | t <sub>OC7_01</sub> | | 18.2 | 26.1 | 34.0 | | | | | | | | | ms | | | t <sub>OC1_10</sub> | OC[1:0] = 10 (medium) | 2.20 | 3.15 | 4.01 | | | | t <sub>OC2_10</sub> | | 0.81 | 1.16 | 1.50 | | | | t <sub>OC3_10</sub> | | 1.05 | 1.50 | 1.95 | | | | t <sub>OC4_10</sub> | | 1.44 | 2.06 | 2.68 | | | | t <sub>OC5_10</sub> | | 2.29 | 3.28 | 4.27 | | | | | | 5.08 | 7.26 | 9.44 | | | | t <sub>OC6_10</sub> | | | | | | | | t <sub>OC7_10</sub> | | 36.6 | 52.3 | 68.0 | | | | t <sub>OC1_11</sub> | OC[1:0] = 11 (very slow) | 8.8 | 12.6 | 16.4 | | | | t <sub>OC2_11</sub> | | 3.2 | 4.6 | 21.4 | | | | t <sub>OC3_11</sub> | | 4.2 | 6.0 | 7.8 | | | | t <sub>OC4_11</sub> | | 5.7 | 8.2 | 10.7 | | | | | | 9.1 | 13.1 | 17.0 | | | | t <sub>OC5_11</sub> | | 20.3 | 29.0 | 37.7 | | | | t <sub>OC6_11</sub> | | | | | | | | t <sub>OC7_11</sub> | | 146.4 | 209.2 | 272.0 | | | | t <sub>BC1_00</sub> | HS[0:3] Bulb Cooling Time Step for CB[1:0] = 00 or 11 (medium) | 242 | 347 | 452 | | | | t <sub>BC2_00</sub> | | 126 | 181 | 236 | | | | t <sub>BC3_00</sub> | | 140 | 200 | 260 | | | | t <sub>BC4_00</sub> | | 158 | 226 | 294 | | | | t <sub>BC5_00</sub> | | 181 | 259 | 337 | | | | t <sub>BC6_00</sub> | | 211 | 302 | 393 | | | | tno. o. | CB[1:0] = 01 (fast) | 121 | 173 | 226 | | | | t <sub>BC1_01</sub> | OS[1.0] OT (last) | 63 | 90 | 118 | | | | t <sub>BC2_01</sub> | | | | | | | | t <sub>BC3_01</sub> | | 70 | 100 | 130 | ms | | | t <sub>BC4_01</sub> | | 79 | 113 | 147 | | | | t <sub>BC5_01</sub> | | 90 | 129 | 169 | | | | t <sub>BC6_01</sub> | | 105 | 151 | 197 | | | | _ | CB[1:0] = 10 (slow) | | | | | | | t <sub>BC1_10</sub> | | 484 | 694 | 1904 | | | | t <sub>BC2_10</sub> | | 252 | 362 | 472 | | | | | | 280 | 400 | 520 | | | | t <sub>BC3_10</sub> | | 316 | 452 | 588 | | | | t <sub>BC4_10</sub> | | | | | | | | t <sub>BC5_10</sub> | | 362 | 518 | 674 | | | | t <sub>BC6_10</sub> | | 422 | 604 | 786 | l | 1 | ## 09XS3400 ## Table 5. Dynamic electrical characteristics (continued) Characteristics noted under conditions 6.0 V $\leq$ V<sub>PWR</sub> $\leq$ 20 V, 3.0 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values are measured at T<sub>A</sub> = 25 °C and at nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min | Тур | Max | Unit | Notes | |------------------------|-------------------------------------------------------------------------------------|-------|------|-------|-------|-------| | PWM module tim | ing | | I. | 1 | | .1 | | f <sub>INO</sub> | Input PWM clock range on IN0 | 7.68 | _ | 30.72 | kHz | | | f <sub>IN0(LOW)</sub> | Input PWM clock low frequency detection range on IN0 | 1.0 | 2.0 | 4.0 | kHz | (32) | | f <sub>IN0(HIGH)</sub> | Input PWM clock high frequency detection range on IN0 | 100 | _ | 400 | kHz | (32) | | f <sub>PWM</sub> | Output PWM frequency range using external clock on IN0 | 31.25 | - | 781 | Hz | | | A <sub>FPWM(CAL)</sub> | Output PWM frequency accuracy using calibrated oscillator | -10 | - | +10 | % | | | f <sub>PWM(0)</sub> | Default output PWM frequency using internal oscillator | 84 | 120 | 156 | Hz | | | t <sub>CSB(MIN)</sub> | CSB calibration low minimum time detection range | 14 | 20 | 26 | μs | | | t <sub>CSB(MAX)</sub> | CSB calibration low maximum time detection range | 140 | 200 | 260 | μs | | | R <sub>PWM</sub> _1k | Output PWM duty cycle range for f <sub>PWM</sub> = 1.0 kHz for high speed slew rate | 10 | | 94 | % | (33) | | R <sub>PWM</sub> _400 | Output PWM duty cycle range for f <sub>PWM</sub> = 400 Hz | 6.0 | | 98 | % | (33) | | R <sub>PWM</sub> _200 | Output PWM duty cycle range for f <sub>PWM</sub> = 200 Hz | 5.0 | | 98 | % | (33) | | Input timing | | | I | 1 | 1 | · 4 | | t <sub>IN</sub> | Direct input toggle timeout | 175 | 250 | 325 | ms | | | Autoretry timing | | | I | 1 | 1 | · 4 | | t <sub>AUTO</sub> | Autoretry period | 105 | 150 | 195 | ms | | | Temperature on t | he GND flag | | I | -11 | 1 | | | T <sub>OTWAR</sub> | Thermal prewarning detection | 110 | 125 | 140 | °C | (34) | | T <sub>FEED</sub> | Analog temperature feedback at $T_A$ = 25 °C with $R_{CSNS}$ = 2.5 k $\Omega$ | 1.15 | 1.20 | 1.25 | V | | | DT <sub>FEED</sub> | Analog temperature feedback derating with R <sub>CSNS</sub> = $2.5 \text{ k}\Omega$ | -3.5 | -3.7 | -3.9 | mV/°C | (34) | ## Notes - 32. Clock Fail detector available for PWM\_en bit is set to logic [1] and CLOCK\_sel is set to logic [0]. - 33. The PWM ratio is measured at $V_{HS}$ = 50% of $V_{PWR}$ and for the default SR value. It is possible to put the device fully-on (PWM duty cycle 100%) and fully-off (duty cycle 0%). For values outside this range, a calibration is needed between the PWM duty cycle programming and the PWM on the output with $R_1$ = 5.0 $\Omega$ resistive load. - 34. Parameters guaranteed by design, not production tested. ## Table 5. Dynamic electrical characteristics (continued) Characteristics noted under conditions 6.0 V $\leq$ V<sub>PWR</sub> $\leq$ 20 V, 3.0 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C, GND = 0 V, unless otherwise noted. Typical values are measured at T<sub>A</sub> = 25 °C and at nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min | Тур | Max | Unit | Notes | |-----------------------|------------------------------------------------------------------|-----|------|-----|------|-------| | interface cha | aracteristics (35) | | | -I | | | | f <sub>SPI</sub> | Maximum frequency of SPI operation | _ | (41) | 8.0 | MHz | | | t <sub>WRST</sub> | Required low state duration for RSTB | 10 | _ | _ | μs | (36) | | t <sub>CS</sub> | Rising edge of CSB to falling edge of CSB (required setup time) | _ | _ | 500 | ns | (37) | | t <sub>ENBL</sub> | Rising edge of RSTB to falling edge of CSB (required setup time) | _ | _ | 5.0 | μs | (37) | | t <sub>LEAD</sub> | Falling edge of CSB to rising edge of SCLK (required setup time) | _ | _ | 500 | ns | (37) | | twscLKh | Required high state duration of SCLK (required setup time) | _ | _ | 50 | ns | (37) | | twsclki | Required low state duration of SCLK (required setup time) | - | - | 50 | ns | (37) | | t <sub>LAG</sub> | Falling edge of SCLK to rising edge of CSB (required setup time) | - | - | 60 | ns | (37) | | t <sub>SI(SU)</sub> | SI to falling edge of SCLK (required setup time) | - | - | 37 | ns | (38) | | t <sub>SI(HOLD)</sub> | Falling edge of SCLK to SI (required setup time) | - | - | 49 | ns | (38) | | t <sub>RSO</sub> | SO rise time • C <sub>L</sub> = 80 pF | - | - | 13 | ns | | | t <sub>FSO</sub> | SO fall time • C <sub>L</sub> = 80 pF | - | - | 13 | ns | | | t <sub>RSI</sub> | SI, CSB, SCLK, incoming signal rise time | _ | _ | 13 | ns | (38) | | t <sub>FSI</sub> | SI, CSB, SCLK, incoming signal fall time | _ | _ | 13 | ns | (38) | | t <sub>SO(EN)</sub> | Time from falling edge of CSB to SO low-impedance | _ | _ | 60 | ns | (39) | | t <sub>SO(DIS)</sub> | Time from rising edge of CSB to SO high-impedance | _ | _ | 60 | ns | (40) | ## Notes - 35. Parameters guaranteed by design, not production tested. - 36. RSTB low duration measured with outputs enabled and going to OFF or disabled condition. - 37. Maximum setup time required for the 09XS3400 is the minimum guaranteed time needed from the microcontroller. - 38. Rise and Fall time of incoming SI, CSB, and SCLK signals suggested for design consideration to prevent the occurrence of double pulsing. - 39. Time required for output status data to be available for use at SO. 1.0 k $\Omega$ on pull-up on CSB. - 40. Time required for output status data to be terminated at SO. 1.0 k $\Omega$ on pull-up on CSB. - 41. The SPI frequency is limited if t<sub>RSI</sub> and t<sub>FSI</sub> are higher than 13 ns due to resistor in series with SPI signal. 09XS3400 # 4.4 Timing diagrams Figure 4. Output slew rate and time delays Figure 5. Overcurrent shutdown protection 09XS3400 Figure 6. Bulb cooling management Figure 7. Input timing switching characteristics 09XS3400 Figure 8. SCLK waveform and valid SO data delay time # 5 Functional description ## 5.1 Introduction The 09XS3400 is one in a family of devices designed for low-voltage automotive lighting applications. Its four low $R_{DS(on)}$ MOSFETs (quad 9.0 m $\Omega$ ) can control four separate 55 W bulbs and/or Xenon modules. Programming, control and diagnostics are accomplished using a 16-bit SPI interface. Its output with selectable slew-rate improves electromagnetic compatibility (EMC) behavior. Additionally, each output has its own parallel input or SPI control for pulse-width modulation (PWM) control if desired. The 09XS3400 allows the user to program via the SPI the fault current trip levels and duration of acceptable lamp inrush. The device has fail-safe mode to provide fail-safe functionality of the outputs in case of MCU damage. # 5.2 Functional pin description # 5.2.1 Output current monitoring (CSNS) The current sense pin provides a current proportional to the designated HS0:HS3 output or a voltage proportional to the temperature on the GND flag. This current feeds into a ground-referenced resistor (2.5 $\kappa\Omega$ typical) and its voltage is monitored by an MCU's A/D. The output type is selected via the SPI. This pin can be tri-stated through the SPI. # **5.2.2** Direct inputs (IN0, IN1, IN2, IN3) Each IN input wakes the device. The IN0:IN3 high-side input pins are also used to directly control HS0:HS3 high-side output pins. In case of the outputs are controlled by PWM module, the external PWM clock is applied to IN0 pin. These pins are to be driven with CMOS levels, and they have a passive internal pull-down, R<sub>DWN</sub>. # 5.2.3 Fault status (FSB) This pin is an open drain configured output requiring an external pull-up resistor to V<sub>DD</sub> for fault reporting. If a device fault condition is detected, this pin is active LOW. Detailed diagnostic and fault in formation is reported via the SPI SO pin. ## 5.2.4 Wake The WAKE input wakes the device. An external resistor (10 k $\Omega$ typical) and in internal voltage clamp protect this pin from high damaging voltages. This input has a passive internal pull-down, $R_{DWN}$ . # 5.2.5 Reset (RSTB) The reset input wakes the device. This is used to initialize the device configuration and fault registers, as well as place the device in a low current sleep mode. The pin also starts the watchdog timer when transitioning from logic [0] to logic [1]. This pin has a passive internal pull-down, R<sub>DWN</sub>. # 5.2.6 Chip select (CSB) The CSB pin enables communication with the master microcontroller (MCU). When this pin is in a logic [0] state, the device is capable of transferring information to, and receiving information from, the MCU. The 09XS3400 latches in data from the Input Shift registers to the addressed registers on the rising edge of CSB. The device transfers status information to the Shift register on the falling edge of CSB. The SO output driver is enabled when CSB is logic [0]. CSB should transition from a logic [1] to a logic [0] state only when SCLK is a logic [0]. CSB has an active internal pull-up to $V_{\rm DD}$ , $I_{\rm LP}$ . 09XS3400 # 5.2.7 Serial clock (SCLK) The SCLK pin clocks the internal shift registers of the 09XS3400 device. The serial input (SI) pin accepts data into the input shift register on the falling edge of the SCLK signal while the serial output (SO) pin shifts data information out of the SO line driver on the rising edge of the SCLK signal. The SCLK pin should be in a logic low state whenever CSB makes any transition. For this reason, it is recommended the SCLK pin be in a logic [0] whenever the device is not accessed (CSB logic [1] state). When CSB is logic [1], signals at the SCLK and SI pins are ignored and SO is tri-stated (high-impedance) (see Figure 10). SCLK input has an active internal pull-down, I<sub>DWN</sub>. # 5.2.8 Serial Input (SI) This is a serial interface (SI) command data input pin. Each SI bit is read on the falling edge of SCLK. A 16-bit stream of serial data is required on the SI pin, starting with D15 (MSB) to D0 (LSB). The internal registers of the 09XS3400 are configured and controlled using a 5-bit addressing scheme described in Table 10. Register addressing and configuration are described in Table 11. SI input has an active internal pull-down, I<sub>DWN</sub>. # 5.2.9 Digital drain voltage (VDD) This pin is an external voltage input pin used to supply power to the SPI circuit. When V<sub>DD</sub> is lost (V<sub>DD</sub> Failure), the device goes to fail-safe mode. # 5.2.10 **Ground (GND)** These pins are the ground for the device. # 5.2.11 Positive power supply (VPWR) This pin connects to the positive power supply and is the source of operational power for the device. The VPWR contact is the backside surface mount tab of the package. # 5.2.12 Serial output (SO) The SO data pin is a tri-stateable output from the shift register. The SO pin remains in a high-impedance state until the CSB pin is put into a logic [0] state. The SO data is capable of reporting the status of the output, the device configuration, the state of the key inputs, etc. The SO pin changes state on the rising edge of SCLK and reads out on the falling edge of SCLK. SO reporting descriptions are provided in Table 23. # **5.2.13** High-side outputs (HS3, HS1, HS0, HS2) These are protected 9.0 m $\Omega$ high-side power outputs to the loads. # 5.2.14 Fail-safe input (FSI) This pin incorporates an active internal pull-up current source from internal supply ( $V_{REG}$ ). This enables the watchdog timeout feature. When the FSI pin is opened, the watchdog circuit is enabled. After a watchdog timeout occurs, the output states depends on IN[0:3]. In case of a $V_{DD}$ failure and when $V_{DD}$ failure detection is activated, the output states depend on IN[0:3]. 09XS3400 # 5.3 Functional internal block description Figure 9. Functional block diagram # 5.3.1 Power supply The 09XS3400 is designed to operate from 4.0 V to 28 V on the VPWR pin. Device characterization is provided from 6.0 V to 20 V. The VPWR pin supplies power to internal regulator, analog, and logic circuit blocks. The $V_{DD}$ supply is used for serial peripheral interface (SPI) communication to configure and diagnose the device. This IC architecture provides a low quiescent current sleep mode. Applying $V_{PWR}$ and $V_{DD}$ to the device places the device in the Normal mode. The device transits to fail-safe mode in case of failures on the SPI or/and on $V_{DD}$ voltage. # 5.3.2 High-side switches: HS0-HS3 These pins are the high-side outputs controlling automotive lamps, such as 65 W/55 W bulbs and Xenon-HID modules. Those N-channel MOSFETs with 9.0 m $\Omega$ R<sub>DS(on)</sub> are self-protected and present extended diagnostics in order to detect bulb outage and short-circuit fault condition. The HS output is actively clamped during turn off of inductive loads and inductive battery line. When driving DC motor or solenoid loads, an external recirculation device must be used to maintain the device in its safe operating area. # 5.3.3 MCU interface and output control In Normal mode, each bulb is controlled directly from the MCU through SPI. A pulse width modulation control module allows improvement of lamp lifetime with bulb power regulation (PWM frequency range from 100 Hz to 400 Hz) and addressing the dimming application (day running light). An analog feedback output provides a current proportional to the load current or the temperature of the board. The SPI is used to configure and to read the diagnostic status (faults) of high-side outputs. The reported fault conditions are: openload, short-circuit to battery, short-circuit to ground (overcurrent and severe short-circuit), thermal shutdown, and under/overvoltage. With accurate and configurable overcurrent detection circuitry and wire harness optimization, the vehicle is lighter. In Fail-safe mode, each lamp is controlled with dedicated parallel input pins. The device reverts to its default mode. 09XS3400 # 6 Functional device operation # 6.1 SPI protocol description The SPI interface has a full duplex, three-wire synchronous data transfer with four I/O lines associated with it: Serial Input (SI), Serial Output (SO), Serial Clock (SCLK), and Chip Select (CSB). The SI/SO pins of the 09XS3400 follow a first-in first-out (D15 to D0) protocol, with both input and output words transferring the most significant bit (MSB) first. All inputs are compatible with 5.0 V or 3.3 V CMOS logic levels. - Notes 1. RSTB is a logic [1] state during the above operation. - 2. D15:D0 relate to the most recent ordered entry of data into the device. - 3. OD15: OD0 relate to the first 16 bits of ordered fault and status data out of the device. Figure 10. Single 16-Bit word SPI Communication # 6.2 Operational modes The 09XS3400 has four operating modes: Sleep, Normal, Fail-safe, and Fault. Table 6 and Figure 12 summarize details contained in succeeding paragraphs. The Figure 11 describes an internal signal called IN\_ON[x] which is a function of the respective IN[x] input. Figure 11. IN ON[x] internal signal The 09XS3400 transits to operating modes according to the following signals: - wake-up = RSTB or WAKE or IN\_ON[0] or IN\_ON[1] or IN\_ON[2] or IN\_ON[3], - fail = (V<sub>DD</sub> Failure and VDD\_FAIL\_en) or (Watchdog timeout and FSI input not shorted to ground), - fault = OC[0:3] or OT[0:3] or SC[0:3] or UV or (OV and OV dis). 09XS3400 Table 6. 09XS3400 operating modes | Mode | Wake-up | Fail | Fault | Comments | |-----------|---------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------| | Sleep | 0 | Х | х | Device is in Sleep mode. All outputs are OFF. | | Normal | 1 | 0 | 0 | Device is currently in Normal mode. Watchdog is active if enabled. | | Fail-safe | 1 | 1 | 0 | Device is currently in fail-safe mode due to Watchdog timeout or V <sub>DD</sub> Failure conditions. | | Fault | 1 | Х | 1 | Device is currently in fault mode. The faulted output(s) is (are) OFF. The safe autoretry circuitry is active to turn-on again the output(s). | x = Don't care. Figure 12. Operating modes # 6.2.1 Sleep mode The 09XS3400 is in Sleep mode when: - V<sub>PWR</sub> and V<sub>DD</sub> are within the normal voltage range, - wake-up = 0, - fail = X, - fault = X. This is the Default mode of the device after first applying battery voltage (V<sub>PWR</sub>) prior to any I/O transitions. This is also the state of the device when the WAKE and RSTB and IN\_ON[0:3] are logic [0]. In the Sleep mode, the output and all unused internal circuitry, such as the internal regulator, are off to minimize draw current. In addition, all SPI-configurable features of the device are set to logic [0]. ## 6.2.2 Normal mode The 09XS3400 is in Normal mode when: - $V_{PWR}$ and $V_{DD}$ are within the normal voltage range, - wake-up = 1, - fail = 0, - fault = 0. #### 09XS3400 In this mode, the NM bit is set to fault\_control logic [1] and the outputs HS[0:3] are under control, as defined by the hson signal: $hson[x] = ((IN[x] \text{ and } \overline{DIR\_dis}[x]) \text{ or } On \text{ bit}[x]) \text{ and } \overline{PWM\_en}) \text{ or } (On \text{ bit } [x] \text{ and } Duty\_cycle[x] \text{ and } PWM\_en).$ In this mode and also in fail-safe, the fault condition reset depends on fault\_control signal, as defined by the following: fault\_control[x] = ((IN\_ON[x] \text{ and } \overline{DIR\_dis}[x])) \text{ and } \overline{PWM\_en}) \text{ or } (On \text{ bit } [x]). ## 6.2.2.1 Programmable PWM module The outputs HS[0:3] are controlled by the programmable PWM module if PWM\_en and On bit [x] are set to logic [1]. The clock frequency from IN0 input pin or from internal clock is the factor 2<sup>7</sup> (128) of the output PWM frequency (CLOCK\_sel bit). The outputs HS[0:3] can be controlled in the range of 5% to 98% with a resolution of 7 bits of duty cycle (Table 7). The states of other IN pins are ignored. | On bit | Duty cycle | Output state | |--------|------------|----------------------------| | 0 | Х | OFF | | 1 | 0000000 | PWM (1/128 duty cycle) | | 1 | 0000001 | PWM (2/128 duty cycle) | | 1 | 0000010 | PWM (3/128 duty cycle) | | 1 | n | PWM ((n+1)/128 duty cycle) | | 1 | 1111111 | fully ON | **Table 7. Output PWM Resolution** The timing includes seven programmable PWM switching delays (number of PWM clock rising edges) to stagger the turn on/off times of the outputs (Table 8). | Delay bits | Output delay | |------------|-----------------------| | 000 | no delay | | 001 | 16 PWM clock periods | | 010 | 32 PWM clock periods | | 011 | 48 PWM clock periods | | 100 | 64 PWM clock periods | | 101 | 80 PWM clock periods | | 110 | 96 PWM clock periods | | 111 | 112 PWM clock periods | Table 8. Output PWM switching delay The clock frequency from IN0 is permanently monitored to report a clock failure in case the frequency is outside a specified frequency range (from $f_{IN0(LOW)}$ to $f_{IN0(HIGH)}$ ). During a clock failure, no PWM feature is provided, the On bit defines the outputs' states and the CLOCK\_fail bit reports [1]. ## 6.2.2.2 Calibratable internal clock The internal clock can vary as much as $\pm 30$ percent relative to the to typical $f_{PWM(0)}$ output switching period. Using the existing SPI inputs and the precision timing reference already available to the MCU, the 09XS3400 allows clock calibration to $\pm 10$ percent of accuracy. Calibrating the internal clock is initiated by defined word to CALR register. The calibration pulse is provided by the MCU. The pulse is sent on the CSB pin after the SPI word is launched. The MCU keeps the CSB pin low for 1/128<sup>th</sup> of the desired PWM frequency. 09XS3400 Figure 13. Internal clock calibration diagram If the negative CSB pulse is outside a predefined time range (from $t_{CSB(MIN)}$ ) to $t_{CSB(MAX)}$ ), the calibration event is ignored and the internal clock is unaltered or reset to its default value ( $f_{PWM(0)}$ ), if this was not calibrated before. The calibratable clock is used, instead of the clock from IN0 input, when CLOCK\_sel is set to [1]. ## 6.2.3 Fail-safe mode The 09XS3400 is in Fail-safe mode when: - V<sub>PWR</sub> is within the normal voltage range, - wake-up = 1, - fail = 1. - fault = 0. # 6.2.4 Watchdog If the FSI input is not grounded, the watchdog timeout detection is active when either the WAKE or IN\_ON[0:3] or RSTB input pin transitions from logic [0] to logic [1]. The WAKE input is capable of being pulled up to $V_{PWR}$ with a series resistance limiting the internal clamp current according to the specification. The Watchdog timeout interval is a multiple of the internal oscillator. As long as the WD bit (D15) of an incoming SPI message is toggled within the minimum watchdog timeout period (WDTO), the device operates normally. ## 6.2.4.1 Fail-safe conditions If an internal watchdog timeout occurs before the WD bit for FSI open (Table 9) or in case of $V_{DD}$ failure condition ( $V_{DD} < V_{DD(FAIL}$ )) for VDD\_FAIL\_en bit is set to logic [1], the device reverts to a fail-safe mode until the WD bit is written to logic [1] (see fail-safe to normal mode transition paragraph) and $V_{DD}$ is within the normal voltage range. Table 9. SPI watchdog activation | Typical RFSI (Ω) | Watchdog | |-----------------------|----------| | 0 (shorted to ground) | Disabled | | (open) | Enabled | During the Fail-safe mode, the outputs depend on the corresponding input. The SPI register contents are reset to their default values (except POR bit) and fault protections are fully operational. The NM bit is set to (0] when the device is in Fail-safe mode. 09XS3400 ## 6.2.5 Normal and fail-safe mode transitions ## 6.2.5.1 Transition fail-safe to normal mode To leave the Fail-safe mode, V<sub>DD</sub> must be within its valid operating voltage range and the microcontroller has to send an SPI command with WDIN bit set to logic [1]; the other bits are not considered. The previously latched faults are reset by the transition into Normal mode (autoretry included). Moreover, the device can be brought out of the Fail-safe mode due to a watchdog timeout issue by forcing the FSI pin to logic [0]. ## 6.2.5.2 Transition normal to fail-safe mode To enter the Fail-safe mode from normal mode, a fail-safe condition must occur (fail = 1). The previous latched faults are reset by the transition into Fail-safe mode (autoretry included). ## 6.2.6 Fault mode The 09XS3400 is in Fault mode when: - V<sub>PWR</sub> and V<sub>DD</sub> are within the normal voltage range, - wake-up = 1, - fail = X, - fault = 1. This device indicates the faults below as they occur by driving the FSB pin to logic [0], provided the RSTB input is pulled up: - · Overtemperature fault, - · Overcurrent fault. - · Severe short-circuit fault, - · Output(s) shorted to VPWR fault in OFF state, - · Openload fault in OFF state, - · Overvoltage fault (enabled by default), - · Undervoltage fault. The FS pin automatically returns to logic [1] when the fault condition is removed, except for overcurrent, severe short-circuit, overtemperature, and undervoltage which resets by a new turn-on command (each fault\_control signal to be toggled). Fault information is retained in the SPI fault register and is available (and reset) via the SO pin during the first valid SPI communication. The openload fault in ON state is only reported through the SPI register without effect on the corresponding output state (HS[x]) and the FSB pin. # 6.2.7 Typical start-up sequence The 09XS3400 enters in Normal mode after start-up if following sequence is provided: - V<sub>PWR</sub> and V<sub>DD</sub> power supplies must be above their undervoltage thresholds, - generate wake-up event (wake-up = 1) from 0 to 1 on RSTB. The device switches to Normal mode with SPI register content is reset (as defined in Table 11 and Table 23). All features of the 09XS3400 are available after 50 μs typical, and all SPI registers are set to default values (set to logic [0]). - toggle WD bit from 0 to 1. And, if the PWM module is used (PWM en bit is set to logic [1]) with an external reference clock: • apply PWM clock on IN0 input pin between 26 μs and 140 μs. If the correct start-up sequence is not provided, the PWM function is not guaranteed. 09XS3400 # 6.3 Protection and diagnostic features ## 6.3.1 Protections ## 6.3.1.1 Overtemperature fault The 09XS3400 incorporates overtemperature detection and shutdown circuitry for each output channel. Two cases need to be considered when the output temperature is higher than $T_{SD}$ : - If the output command is ON: the corresponding output is latched OFF. FSB also latches to logic [0]. To delatch the fault and be able to turn ON again the outputs, the failure condition must disappear and the autoretry circuitry must be active or the corresponding output must be commanded OFF and then ON (toggling fault\_control signal of corresponding output) or V<sub>SUPPLY(POR)</sub> condition if V<sub>DD</sub> = 0. - If the output command is OFF: FSB goes to logic [0] until the corresponding output temperature is below T<sub>SD</sub>. For both cases, the fault register OT[0:3] bit into the status register is set to [1]. The fault bits are cleared in the status register after a SPI read command. ## 6.3.1.2 Overcurrent fault The 09XS3400 incorporates output shutdown to protect each output structure against resistive short-circuit condition. This protection is composed of four predefined current levels (time dependent) to fit Xenon-HID current profiles by default or 55 W bulb profiles, selectable by Xenon bit (as illustrated Figure 17). Initial turn-on of a cold lamp filament usually creates a large inrush current, as shown in Figure 5. This overcurrent protection is programmable: OC[1:0] bits select overcurrent slope speed and OCHI1 current step can be removed in case of OCHI bit is set to [1]. Figure 14. Overcurrent detection profile In steady state, the wire harness is protected by OCLO2 current level by default. Three other DC overcurrent levels are available: OCLO1 or OCLO3 or OCLO4 based on the state of the OCLO[1,0] bits. If the load current level ever reaches the overcurrent detection level, the corresponding output latches the output OFF and FSB is also latched to logic [0]. To delatch the fault and be able to turn ON again the corresponding output, the failure condition must disappear and the autoretry circuitry must be active or the corresponding output must be commanded OFF and then ON (toggling fault\_control signal of corresponding output) or the $V_{SUPPLY(POR)}$ condition if $V_{DD} = 0$ . The SPI fault bits (OC[0:3] bits) are cleared after a read operation. In Normal mode using internal PWM module, the 09XS3400 also incorporates a cooling bulb filament management if OC\_mode and Xenon are set to logic [1]. In this case, the 1<sup>st</sup> step of multi-step overcurrent protection depends on the previous OFF duration, as illustrated in Figure 6. The following figure illustrates how the current level depends on the duration of previous OFF state (toff). The slope of cooling bulb emulator is configurable with OCOFFCB[1:0] bits. 09XS3400 # Depending on toff Over-current thresholds Cooling fault\_control hson Figure 15. Bulb cooling principle ## 6.3.1.3 Severe short-circuit fault The 09XS3400 immediately turns-off an output channel if it detects a severe short circuit at turn-on. If the short-circuit impedance is below $R_{SHORT}$ , the device latches the output OFF, FSB goes to logic [0] and the fault register SC[0:3] bit is set to [1]. To delatch the fault and be able to turn ON again the outputs, the failure condition must disappear and the corresponding output must be commanded OFF and then ON (toggling fault\_control signal of corresponding output) or $V_{SUPPLY(POR)}$ condition if $V_{DD} = 0$ . The SPI fault bits (SC[0:3] bits) are cleared after a read operation. ## 6.3.1.4 Overvoltage fault (enabled by default) By default, the overvoltage protection is enabled. The 09XS3400 shuts down all outputs and FSB goes to logic [0] during an overvoltage fault condition on the VPWR pin $(V_{PWR} \ge V_{PWR(OV)})$ . The outputs remain in the OFF state until the overvoltage condition is removed $(V_{PWR} \le V_{PWR(OV)} - V_{PWR(OVHYS)})$ . When experiencing this fault, the OVF fault bit is set to logic [1] and cleared after a valid SPI read. The overvoltage protection can be disabled through SPI (OV\_dis bit is disabled when set to logic [1]). The fault register reflects any overvoltage condition ( $V_{PWR} \ge V_{PWR(OV)}$ ). This overvoltage diagnosis, as a warning, is removed after a read operation, if the fault condition disappears. The HS[0:3] outputs cannot be commanded on during an over voltage condition. # 6.3.1.5 Undervoltage fault The output(s) latch off at some battery voltage below VPWR<sub>(UV)</sub>. As long as the $V_{DD}$ level stays within the normal specified range, the internal logic states within the device will remain (configuration and reporting). If the battery voltage drops below the undervoltage threshold ( $V_{PWR} \le V_{PWR(UV)}$ ), the outputs turn off, FSB goes to logic [0], and the fault register UV bit is set to [1]. The FSB pin follows the battery voltage. This pin goes to a logic [0] when $V_{PWR} < V_{PWR(UV)}$ and returns to a logic [1] when $V_{PWR} > V_{PWR(UV)\_UP}$ . In **extended mode**, the output is protected by overtemperature shutdown circuitry. All previous latched faults, which occurred when $V_{PWR}$ was within the normal voltage range, are guaranteed if $V_{DD}$ is within the operational voltage range or until $V_{SUPPLY(POR)}$ if $V_{DD} = 0$ . Any new OT fault is detected (VDD failure included) and reported through SPI above $V_{PWR(UV)}$ . The output state is not changed as long as the $V_{PWR}$ voltage does not drop any lower than 3.5 V typical. Below 3.5 V (typ) of $V_{PWR}$ , the output shutdown delay time is not guaranteed. The N-channel MOSFSET could drain current during the next 10 $\mu$ s to 30 $\mu$ s. All latched faults (overtemperature, overcurrent, severe short-circuit, over and undervoltage) are reset if: - $V_{DD} \le V_{DD(FAIL)}$ with $V_{PWR}$ in nominal voltage range, - V<sub>DD</sub> and V<sub>PWR</sub> supplies are below V<sub>SUPPLY(POR)</sub> voltage value. 09XS3400 Figure 16. Autoretry state machine # 6.3.2 Autoretry The autoretry circuitry is used to reactivate the output(s) automatically in case of overcurrent or overtemperature or undervoltage failure conditions, to provide a high availability of the load. Autoretry feature is available in Fault mode. It is activated when the internal retry signal is set to logic [1]: retry[x] = OC[x] or OT[x] or UV. The feature attempts to reactivate the output(s) after one autoretry period (t<sub>AUTO</sub>), limited to 16 retries per channel. The counter of retry occurrences is reset in case of Fail-safe to Normal or Normal to Fail-safe mode transitions. At each autoretry, the overcurrent detection is set to default values to sustain the inrush current. The Figure 16 describes the autoretry state machine. # 6.3.3 Diagnostic # 6.3.3.1 Output shorted to VPWR fault The 09XS3400 incorporates output shorted to $V_{PWR}$ detection circuitry in OFF state. Output shorted to $V_{PWR}$ fault is detected if output voltage is higher than $V_{OSD(THRES)}$ and reported as a fault condition when the output is disabled (OFF). The output shorted to $V_{PWR}$ fault is latched into the status register after the internal gate voltage is pulled low enough to turn OFF the output. The OS[0:3] and OL\_OFF[0:3] fault bits are set in the status register and the FSB pin reports the fault in real time. If the output shorted to VPWR fault is removed, the status register clears after reading the register. The output shorted to $V_{PWR}$ protection can be disabled through the SPI (OS\_DIS[0:3] bit). # 6.3.3.2 Openload faults The 09XS3400 incorporates three dedicated openload detection circuitries on the output to detect in OFF and in ON state. 09XS3400 ## 6.3.3.3 Openload detection in OFF state The OFF output openload fault is detected when the output voltage is higher than $V_{OLD(THRES)}$ pulled up with internal current source $(I_{OLD(off)})$ and reported as a fault condition when the output is disabled (OFF). The OFF Output openload fault is latched into the status register when the internal gate voltage is pulled low enough to turn OFF the output. The OL\_OFF[0:3] fault bit is set in the status register. If the openload fault is removed (FSB output pin goes to high), the status register clears after reading the register. The OFF output openload protection can be disabled through the SPI (OLOFF\_DIS[0:3] bit). ## 6.3.3.4 Openload detection in ON state The ON output openload current thresholds can be chosen by the SPI to monitor standard bulbs or LEDs (OLLED[0:3] bit set to logic [1]). In the case where load current drops below the defined current threshold, the OLON bit is set to logic [1], the output stays ON and FSB is not disturbed. # 6.3.3.5 Openload detection in ON state for LED Openload for LEDs only (OLLED[0:3] set to logic [1]) is detected periodically each $t_{OLLED}$ (fully-on, D[7:0] = FF). To detect OLLED in fully-on state, the output must be ON at least $t_{OLLED}$ and PWM module must be enabled (PWM\_en = 1 in GCR register). To delatch the diagnosis, the condition should be removed and an SPI read operation is needed (OL\_ON[0:3] bit). The ON output openload protection can be disabled through SPI (OLON\_DIS[0:3] bit). # 6.3.4 Analog current recopy and temperature feedback The CSNS pin is an analog output reporting a current proportional to the designed output current or a voltage proportional to the temperature of the GND flag (pin #14). The designed signal is SPI programmable (TEMP\_en, CSNS\_en, CSNS\_s[1,0] and CSNS\_ratio\_s bits). In case the current recopy is active, the CSNS output delivers current only during ON time of the output switch. The CSNS control circuitry creates the signal without overshoot. The maximum current is 0 mA typical. The typical value of external CSNS resistor connected to the ground is $2.5 \text{ k}\Omega$ . The current recopy is not active in Fail-safe mode. # 6.3.4.1 Temperature prewarning detection In Normal mode, the 09XS3400 provides a temperature prewarning reported via SPI if the temperature of the GND flag is higher than $T_{OTWAR}$ . This diagnosis (OTW bit set to [1]) is latched in the SPI DIAGR0 register. To delatch this diagnostic, a read SPI command is needed and the temperature must be below $T_{OTWAR}$ . # 6.3.5 Active clamp on VPWR The device provides an active gate clamp circuit to limit the maximum transient $V_{PWR}$ voltage at $V_{PWR}$ (CLAMP). In case of an overload on an output, the corresponding output is turned off, which leads to high voltage at $V_{PWR}$ with an inductive $V_{PWR}$ line. When $V_{PWR}$ voltage exceeds $V_{PWR}$ (CLAMP) threshold, the turn-off on the corresponding output is deactivated and all HS[0:3] outputs are switched ON automatically to demagnetize the inductive Battery line. # 6.3.6 Reverse battery on VPWR The output survives the application of reverse voltage as low as -18 V. Under these conditions, the ON resistance of the output is two times higher than typical ohmic values in forward mode. No additional passive components are required except a diode in the $V_{DD}$ regulator circuitry. # 6.3.7 Ground disconnect protection In the event the 09XS3400 ground is disconnected from load ground, the device protects itself and safely turns OFF the outputs regardless of the state of the outputs at the time of disconnection (maximum $V_{PWR}$ = 16 V). A 10 k $\Omega$ resistor needs to be added between the MCU and each digital input pin in order to ensure the device turns off during a ground disconnect and to prevent this pin from exceeding maximum ratings. 09XS3400 # 6.3.8 Loss of supply lines # 6.3.8.1 Loss of $V_{DD}$ If the external $V_{DD}$ supply is disconnected (or not within specification: $V_{DD} < V_{DD(FAIL)}$ with VDD\_FAIL\_en bit is set to logic [1]), all SPI register content is reset. The outputs can still be driven by the direct inputs IN[0:3] if $V_{PWR}$ is within its specified voltage range. The 09XS3400 uses the battery input to power the output MOSFET-related current sense circuitry and any other internal logic providing fail-safe device operation with no $V_{DD}$ supplied. In this state, the overtemperature, overcurrent, severe short-circuit, short to $V_{PWR}$ , and OFF openload protection circuitry are fully operational with default values corresponding to all SPI bits are set to logic [0]. SPI fault register remain reset. During a loss of V<sub>DD</sub>, no current is conducted from V<sub>PWR</sub> to V<sub>DD</sub>. # 6.3.8.2 Loss of $V_{PWR}$ If the external $V_{PWR}$ supply is disconnected (or not within specification), the SPI configuration, reporting, and daisy chain features are maintained provided RST to set to logic [1] and $V_{DD}$ is within nominal operating range. This fault condition can be diagnosed with UV fault in SPI STATR\_s registers. The SPI pull-up and pull-down current sources are not operational. The previous device configuration is maintained. No current is conducted from $V_{DD}$ to $V_{PWR}$ . # 6.3.8.3 Loss of $V_{PWR}$ and $V_{DD}$ If the external $V_{PWR}$ and $V_{DD}$ supplies are disconnected (or not within specification: $(V_{DD}$ and $V_{PWR}) < V_{SUPPLY(POR)}$ ), all SPI register contents are reset with default values corresponding to all SPI bits are set to logic [0] and all latched faults are also reset. # 6.3.9 EMC performances 09XS3400 All following tests are performed on NXP evaluation board in accordance with the typical application schematic. The device is protected during positive and negative transients on the $V_{PWR}$ line (per ISO 7637-2). The 09XS3400 successfully meets the Class 5 of the CISPR25 emission standard and 200 V/m or BCI 200 mA injection level for immunity tests. # 6.4 Logic commands and registers # 6.4.1 Serial input communication SPI communication is accomplished using 16-bit messages. A message is transmitted by the MCU starting with the MSB D15 and ending with the LSB, D0 (Table 10). Each incoming command message on the SI pin can be interpreted using the following bit assignments: the MSB, D15, is the watchdog bit (WDIN). In some cases, output selection is done with bits D14:D13. The next three bits, D12:D10, are used to select the command register. The remaining nine bits, D8:D0, are used to configure and control the outputs and their protection features. Multiple messages can be transmitted in succession to accommodate those applications where daisy-chaining is desirable, or to confirm transmitted data, as long as the messages are all multiples of 16 bits. Any attempt made to latch in a message not 16 bits is ignored. The 09XS3400 has defined registers, which are used to configure the device and to control the state of the outputs. Table 11 summarizes the SI registers. Table 10. SI message bit assignment | Bit sig | SI Msg bit | Message bit description | | | |---------|------------|--------------------------------------------------------------------------------------------------|--|--| | MSB | D15 | Watchdog in: toggled to satisfy watchdog requirements. | | | | | D14:D13 | Register address bits used in some cases for output selection ( <u>Table 12</u> ). | | | | | D12:D10 | Register address bits. | | | | | D9 | Not used (set to logic [0]). | | | | LSB | D8:D0 | Used to configure the inputs, outputs, and the device protection features and SO status content. | | | Table 11. Serial input address and configuration bit map | SI Dominton | | SI data | | | | | | | | | | | | | | | |------------------------------------------------------------------------------------------------------------|------|----------------|----------------|-----|-----|-----|----|-----------------|--------|-----------------------|-----------------|----------|----------------|-----------------|----------------|------------------| | SI Register | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | STATR_s | WDIN | Х | Х | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SOA4 | SOA3 | SOA2 | SOA1 | SOA0 | | PWMR_s | WDIN | A <sub>1</sub> | A <sub>0</sub> | 0 | 0 | 1 | 0 | 0 (42) | ON_s | PWM6_s | PWM5_s | PWM4_s | PWM3_s | PWM2_s | PWM1_s | PWM0_s | | CONFR0_s | WDIN | A <sub>1</sub> | A <sub>0</sub> | 0 | 1 | 0 | 0 | 0 | 0 | 0 | DIR_dis_s | SR1_s | SR0_s | DELAY2_s | DELAY1_s | DELAY0_s | | CONFR1_s | WDIN | A <sub>1</sub> | A <sub>0</sub> | 0 | 1 | 1 | 0 | 0 | 0 | Retry_<br>unlimited_s | Retry_dis_<br>s | OS_dis_s | OLON_dis<br>_s | OLOFF_di<br>s_s | OLLED_en<br>_s | CSNS_rati<br>o_s | | OCR_s | WDIN | A <sub>1</sub> | A <sub>0</sub> | 1 | 0 | 0 | 0 | Xenon_s | BC1_s | BC0_s | OC1_s | OC0_s | OCHI_s | OLCO1_s | OLCO0_s | OC_mode<br>_s | | GCR | WDIN | 0 | 0 | 1 | 0 | 1 | 0 | VDD_FAIL<br>_en | PWM_en | CLOCK_se | TEMP_en | CSNS_en | CSNS1 | CSNS0 | Х | OV_dis | | CALR | WDIN | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | | Register state<br>after RST = 0<br>or V <sub>DD(FAIL)</sub><br>or<br>V <sub>SUPPLY(POR)</sub><br>condition | 0 | 0 | 0 | Х | Х | х | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | x = Don't care. #### Notes # 6.4.2 Device register addressing The following section describes the possible register addresses (D[14:10]) and their impact on device operation. # 6.4.2.1 Address XX000—Status register (STATR\_S) The STATR register is used to read the device status and the various configuration register contents without disrupting the device operation or the register contents. The five least significant register bits, F[4:0], are called SOA[4:0]. Bits SOA[4:3] are used to select the output channel of interest and bit SOA[2:0] are used to request status information for that channel. The status is returned as part of the first sixteen bits of the SO data. In addition to the device status, this feature provides the ability to read the content of the PWMR\_s, CONFR0\_s, CONFR1\_s, OCR\_s, GCR and CALR registers (Refer to the section 6.4.3 Serial output communication (device status return data), page 36. 09XS3400 s = Output selection with the bits $A_1A_0$ as defined in Table 12. <sup>42.</sup> The PWMR\_s D8 bit must always be a logic low and never placed in a logic high. # 6.4.2.2 Address A<sub>1</sub>A<sub>0</sub>001—Output PWM control register (PWMR\_S) The PWMR\_s register allows the MCU to control the state of corresponding output through the SPI. Each output "s" is independently selected for configuration based on the state of the D14:D13 bits (Tables 12). Table 12. Output selection | A <sub>1</sub> (D14) | A <sub>0</sub> (D13) | HS selection | |----------------------|----------------------|---------------| | 0 | 0 | HS0 (default) | | 0 | 1 | HS1 | | 1 | 0 | HS2 | | 1 | 1 | HS3 | Bit D7 sets the output's ON/OFF state. A logic [1] enables the corresponding output switch and a logic [0] turns it OFF (if IN input is also pulled down). Bits D6:D0 set the output PWM duty-cycle to one of 128 levels provided PWM en is set to logic [1], as shown Table 7. # 6.4.2.3 Address A<sub>1</sub>A<sub>0</sub>010—Output configuration register (CONFR0\_S) The CONFR0\_s register allows the MCU to configure corresponding output switching through the SPI. Each output "s" is independently selected for configuration based on the state of the D14:D13 bits (Table 12). For the selected output, a logic [0] on bit D5 (DIR\_DIS\_s) will enable the output for direct control by its respective IN[3:0] pin. A logic [1] on bit D5 will disable the output from direct control (in this case, the output is only controlled by On bit). D4:D3 bits (SR1\_s and SR0\_s) are used to select the high or medium or low speed slew rate for the selected output, the default value [00] corresponds to the medium speed slew rate (Table 13). Table 13. Slew rate speed selection | SR1_s (D4) | SR0_s (D3) | Slew rate speed | |------------|------------|------------------| | 0 | 0 | medium (default) | | 0 | 1 | low | | 1 | 0 | high | | 1 | 1 | Not guaranteed | Incoming message bits D[2:0] specify the desired PWM switching delay. This delay is relative to the PWM clock rising edge as illustrated in Table 8. The adjustable phase delay is available only when the PWM en bit is set to logic [1]. # 6.4.2.4 Address A<sub>1</sub>A<sub>0</sub>011—Output configuration register (CONFR1\_S) The CONFR1\_s register allows the MCU to configure corresponding output fault management through the SPI. Each output "s" is independently selected for configuration based on the state of the D14:D13 bits (Table 12). A logic [1] on bit D6 (RETRY\_unlimited\_s) disables the autoretry counter for the selected output, the default value [1] corresponds to enable autoretry feature without time limitation. A logic [1] on bit D5 (RETRY dis s) disables the autoretry for the selected output, the default value [0] enables this feature. A logic [1] on bit D4 (OS\_dis\_s) disables the output hard shorted to V<sub>PWR</sub> protection for the selected output, the default value [0] enables this feature. A logic [1] on bit D3 (OLON\_dis\_s) disables the ON output openload detection for the selected output, the default value [0] enables this feature (Table 14). A logic [1] on bit D2 (OLOFF\_dis\_s) disables the OFF output openload detection for the selected output, the default value [0] enables this feature. A logic [1] on bit D1 (OLLED\_en\_s) enables the ON output openload detection for LEDs for the selected output, the default value [0] enables the On output openload detection for bulbs (Table 14). 09XS3400 Table 14. On openload selection | OLON_dis_s (D3) | OLLED_en_s (D1) | ON openload detection | |-----------------|-----------------|--------------------------------------| | 0 | 0 | enable with bulb threshold (default) | | 0 | 1 | enable with LED threshold | | 1 | Х | disable | A logic [1] on bit D0 (CSNS\_ratio\_s) selects the high ratio on the CSNS pin for the corresponding output. The default value [0] is the low ratio (Table 15). Table 15. Current sense ratio selection | CSNS_high_s (D0) | Current sense ratio | |------------------|---------------------| | 0 | CRS0 (default) | | 1 | CRS1 | # 6.4.2.5 Address A<sub>1</sub>A<sub>0</sub>100—Output overcurrent register (OCR) The OCR\_s register allows the MCU to configure corresponding output overcurrent protection through the SPI. Each output "s" is independently selected for configuration based on the state of the D14:D13 bits (Table 12). A logic [1] on bit D8 (Xenon\_s) disables the Xenon overcurrent profile, as described Table 14. Figure 17. Overcurrent profile depending on xenon bit D[7:6] bits are used to select the bulb cooling curves and D[5:4] bits modify the decay speed of the overcurrent profile, as shown Table 16 and Table 17. 09XS3400 Table 16. Cooling curve selection | BC1_s (D7) | BC0_s (D6) | Profile curves speed | |------------|------------|----------------------| | 0 | 0 | medium (default) | | 0 | 1 | slow | | 1 | 0 | fast | | 1 | 1 | medium | Table 17. Inrush curve selection | OC1_s (D5) | OC0_s (D4) | Profile curves speed | |------------|------------|----------------------| | 0 | 0 | slow (default) | | 0 | 1 | fast | | 1 | 0 | medium | | 1 | 1 | very slow | A logic [1] on bit D3 (OCHI\_s bit reduces the current threshold from $I_{OCHI2}$ during $t_{OC1}$ , as shown Table 15. Figure 18. Overcurrent profile with OCHI bit set to '1' The wire harness is protected by one of four possible current levels in steady state, as defined in Table 18. Table 18. Output steady state selection | OCLO1 (D2) | OCLO0 (D1) | Steady state current | |------------|------------|----------------------| | 0 | 0 | OCLO2 (default) | | 0 | 1 | OCLO3 | | 1 | 0 | OCLO4 | | 1 | 1 | OCLO1 | Bit D0 (OC\_mode\_sel) determines which of two overcurrent modes the output uses. In one mode the overcurrent profile is used every time the output turns on. In the other mode, Which can be used during PWM operation, the overcurrent profile is adjusted to account for bulb cooling effects, as described Table 19. Table 19. Overcurrent mode selection | OC_mode_s (D0) | Overcurrent mode | |----------------|--------------------------------------------| | 0 | only inrush current management (default) | | 1 | inrush current and bulb cooling management | #### 09XS3400 ## 6.4.2.6 Address 00101—Global configuration register (GCR) The GCR register allows the MCU to configure the device through the SPI. The D8 bit controls how the device responds to a VDD\_FAIL condition, which is, $V_{DD} < V_{DD(FAIL)}$ . If the VDD\_FAIL\_en bit is logic [1], then the loss of VDD, the device enters immediately in Fail-safe mode. In the VDD\_FAIL\_en bit is logic [0], the Fail-safe mode transition is done after the SPI watchdog timeout. Bit D8 allows the MCU to enable or disable the $V_{DD}$ failure detector. A logic [1] on VDD\_FAIL\_en bit allows switch-off the outputs HS[0:3] in fail-safe mode. Bit D7 allows the MCU to enable or disable the PWM module. A logic [1] on PWM\_en bit allows control of the outputs HS[0:3] with PWMR register (the direct input states are ignored). Bit D6 (CLOCK\_sel) is used to select the clock used as reference by PWM module, as described in the following Table 20. Table 20. PWM module selection | PWM_en (D7) | CLOCK_sel (D6) | PWM module | |-------------|----------------|---------------------------------------------------| | 0 | Х | PWM module disabled (default) | | 1 | 0 | PWM module enabled with external clock from IN0 | | 1 | 1 | PWM module enabled with internal calibrated clock | Bits D5:D4 allow the MCU to select one of two analog signals on CSNS output pin, as shown in Table 21. Table 21. CSNS reporting selection | TEMP_en (D5) | CSNS_en (D4) | CSNS reporting | |--------------|--------------|------------------------------------------------| | 0 | 0 | CSNS tri-stated (default) | | Х | 1 | current recopy of selected output (D3:2] bits) | | 1 | 0 | temperature on GND flag | The Table 22 describes how bits D[3:2] specifies the output channel whose current is being mirrored at the CSNS pin. Table 22. Output current recopy selection | CSNS1 (D3) | CSNS0 (D2) | CSNS reporting | |------------|------------|----------------| | 0 | 0 | HS0 (default) | | 0 | 1 | HS1 | | 1 | 0 | HS2 | | 1 | 1 | HS3 | The GCR register disables the overvoltage protection (D0). When this bits is [0], the overvoltage is enabled (default value). # 6.4.2.7 Address 00111—Calibration register (CALR) The CALR register allows the MCU to calibrate internal clock. # 6.4.3 Serial output communication (device status return data) When the CSB pin is pulled low, the output register is loaded. Meanwhile, the data is clocked out MSB- (OD15-) first as the new message data is clocked into the SI pin after a CSB transition. The first sixteen bits of data clocking out of the SO are dependent upon the previously written SPI word. Any bits clocked out of the Serial Output (SO) pin after the first 16 bits are representative of the initial message bits clocked into the SI pin since the CSB pin first transitioned to a logic [0]. This feature is useful for daisy-chaining devices as well as for message verification. A valid message length is determined following a CSB transition of [0] to [1]. If there is a valid message length, the data is latched into the appropriate registers. A valid message length is a multiple of 16 bits. At this time, the SO pin is tri-stated and the fault status register is now able to accept new fault status information. SO data includes information ranging from fault status to register contents, user selected by writing to the STATR bits OD4, OD3, OD2, OD1, and OD0. The value of the previous bits SOA4 and SOA3 determine which output the SO information applies to for the registers which are output specific; viz., Fault, PWMR, CONFR0, CONFR1, and OCR registers. 09XS3400 Note that the SO data continues to reflect the information for each output (depending on the previous SOA4, SOA3 state) selected during the most recent STATR write until changed with an updated STATR write. The output status register correctly reflects the status of the STATR-selected register data at the time that CSB is pulled to a logic [0] during SPI communication, and/or for the period of time since the last valid SPI communication, with the following exception: - The previous SPI communication was determined to be invalid. In this case, the status is reported as though the invalid SPI communication never occurred. - The V<sub>PWR</sub> voltage is below 4.0 V. In this case the status must be ignored by the MCU. #### 6.4.4 Serial output bit assignment The 16 bits of serial output data depend on the previous serial input message, as explained in the following paragraphs. Table 23, summarizes SO returned data for bits OD15:OD0. - Bit OD15 is the MSB; it reflects the state of the Watchdog bit from the previously clocked-in message. - Bits OD14:OD10 reflect the state of the bits SOA4:SOA0 from the previously clocked in message. - Bit OD9 is set to logic [1] in Normal mode (NM). - The contents of bits OD8:OD0 depend on bits D4:D0 from the most recent STATR command SOA4:SOA0 as explained in the paragraphs following Table 23. Table 23. Serial output bit map description | | | Previous STATR | | | | SO returned data | | | | | | | | | | | | | | | | |---------------------------------------------------------------------|----------------|----------------|----------|----------|----------|------------------|----------|----------|----------|----------|----------|-----|---------------------|------------|--------------------------|-----------------|--------------|----------------|---------------------|--------------------|----------------------| | | SOA<br>4 | SOA<br>3 | SOA<br>2 | SOA<br>1 | SOA<br>0 | OD<br>15 | OD<br>14 | OD<br>13 | OD<br>12 | OD<br>11 | OD<br>10 | OD9 | OD8 | OD7 | OD6 | OD5 | OD4 | OD3 | OD2 | OD1 | OD0 | | STATR_s | A <sub>1</sub> | A <sub>0</sub> | 0 | 0 | 0 | WDIN | SOA4 | SOA3 | SOA2 | SOA1 | SOA0 | NM | POR | UV | OV | OLON<br>_s | OLOF<br>F_s | OS_s | OT_s | SC_s | OC_s | | PWMR_s | A <sub>1</sub> | A <sub>0</sub> | 0 | 0 | 1 | WDIN | SOA4 | SOA3 | SOA2 | SOA1 | SOA0 | NM | 0 | ON_s | PWM<br>6_s | PWM<br>5_s | PWM<br>4_s | PWM<br>3_s | PWM<br>2_s | PWM<br>1_s | PWM<br>0_s | | CONFR0_s | A <sub>1</sub> | A <sub>0</sub> | 0 | 1 | 0 | WDIN | SOA4 | SOA3 | SOA2 | SOA1 | SOA0 | NM | Х | Х | Х | DIR_d<br>is_s | SR1_ | SR0_ | DELA<br>Y2_s | DELA<br>Y1_s | DELA<br>Y0_s | | CONFR1_s | A <sub>1</sub> | A <sub>0</sub> | 0 | 1 | 1 | WDIN | SOA4 | SOA3 | SOA2 | SOA1 | SOA0 | NM | х | Х | Retry<br>unlimit<br>ed_s | Retry<br>_dis_s | OS_di<br>s_s | OLON<br>_dis_s | OLOF<br>F_dis<br>_s | OLLE<br>D_en<br>_s | CSNS<br>_ratio<br>_s | | OCR_s | A <sub>1</sub> | A <sub>0</sub> | 1 | 0 | 0 | WDIN | SOA4 | SOA3 | SOA2 | SOA1 | SOA0 | NM | Xenon<br>_s | BC1_s | BC0_ | OC1_ | OCO_ | OCHI<br>_s | OCLO<br>1_s | OCLO<br>0_s | OC_m<br>ode_s | | GCR | 0 | 0 | 1 | 0 | 1 | WDIN | SOA4 | SOA3 | SOA2 | SOA1 | SOA0 | NM | VDD_<br>FAIL_<br>en | PWM<br>_en | CLOC<br>K_sel | TEMP<br>_en | CSNS<br>_en | CSNS<br>1 | CSNS<br>0 | Х | OV_di<br>s | | DIAGR0 | 0 | 0 | 1 | 1 | 1 | WDIN | SOA4 | SOA3 | SOA2 | SOA1 | SOA0 | NM | х | Х | Х | Х | Х | Х | CLOC<br>K_fail | CAL_f<br>ail | отw | | DIAGR1 | 0 | 1 | 1 | 1 | 1 | WDIN | SOA4 | SOA3 | SOA2 | SOA1 | SOA0 | NM | х | Х | Х | Х | IN3 | IN2 | IN1 | IN0 | WD_e<br>n | | DIAGR2 | 1 | 0 | 1 | 1 | 1 | WDIN | SOA4 | SOA3 | SOA2 | SOA1 | SOA0 | NM | Х | Х | Х | Х | Х | Х | 0 | 0 | 0 | | Register state after RST = 0 or VDD(FAIL) or VSUPPLY(POR) condition | N/A | N/A | N/A | N/A | N/A | 0 | 0 | 0 | 0 | 0 | 0 | 0 | х | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | s = Output selection with the bits $A_1A_0$ as defined in Table 12 ## 6.4.4.1 Previous address SOA4:SOA0 = $A_1A_0000$ (STATR\_S) The returned data OD8 reports logic [1] in case of previous power-on reset condition (V<sub>SUPPLY(POR)</sub>). This bit is only reset by a read operation. Bits OD7:OD0 reflect the current state of the Fault register (FLTR) corresponding to the output previously selected with the bits SOA4:SOA3 = $A_1A_0$ (Table 23). - OC\_s: overcurrent fault detection for a selected output, - SC\_s: severe short-circuit fault detection for a selected output, #### 09XS3400 - OS\_s: output shorted to V<sub>PWR</sub> fault detection for a selected output, - · OLOFF s: openload in OFF state fault detection for a selected output, - · OLON s: openload in ON state fault detection (depending on current level threshold: bulb or LED) for a selected output, - · OV: overvoltage fault detection, - · UV: undervoltage fault detection - · POR: power-on reset detection. The FSB pin reports all faults. For latched faults, this pin is reset by a new Switch OFF command (toggling fault\_control signal). #### 6.4.4.2 Previous address SOA4:SOA0 = $A_1A_0$ 001 (PWMR\_S) The returned data contains the programmed values in the PWMR register for the output selected with A<sub>1</sub>A<sub>0</sub>. #### 6.4.4.3 Previous address SOA4:SOA0 = $A_1A_0010$ (CONFR0\_S) The returned data contains the programmed values in the CONFR0 register for the output selected with $A_1A_0$ . #### 6.4.4.4 Previous address SOA4:SOA0 = $A_1A_0$ 011 (CONFR1\_S) The returned data contains the programmed values in the CONFR1 register for the output selected with A<sub>1</sub>A<sub>0</sub>. #### 6.4.4.5 Previous address SOA4:SOA0 = $A_1A_0100$ (OCR\_S) The returned data contains the programmed values in the OCR register for the output selected with $A_1A_0$ . #### 6.4.4.6 Previous address SOA4:SOA0 = 00101 (GCR) The returned data contains the programmed values in the GCR register. #### 6.4.4.7 Previous address SOA4:SOA0 = 00111 (DIAGR0) The returned data OD2 reports logic [1] in case of PWM clock on IN0 pin is out of specified frequency range. The returned data OD1 reports logic [1] in case of clock calibration failure. The returned data OD0 reports logic [1] in case of overtemperature prewarning (temperature of GND flag is above Totwar). ## 6.4.4.8 Previous address SOA4:SOA0 = 01111 (DIAGR1) The returned data OD[4:1] report in real time the state of the direct input IN[3:0]. The OD0 indicates if the watchdog is enabled (set to logic [1]) or not (set to logic [0]). OD4:OD1 report the output state in case of fail-safe state due to watchdog time-out as explained in the following Table 24. Table 24. Watchdog activation report | WD_en (OD0) | SPI watchdog | |-------------|--------------| | 0 | disabled | | 1 | enabled | ## 6.4.4.9 Previous address SOA4:SOA0 = 10111 (DIAGR2) The returned data is the product ID. Bits OD2:OD0 are set to 000 for protected quad 9.0 m $\Omega$ high-side switches. 09XS3400 ## 6.4.5 Default device configuration The default device configuration is explained by the following: - · HS output is commanded by corresponding IN input or On bit through the SPI. The medium slew-rate is used, - HS output is fully protected by the Xenon overcurrent profile by default, the severe short-circuit protection, the undervoltage, and the overtemperature protection. The autoretry feature is enabled, - Openload in ON and OFF state and HS shorted to V<sub>PWR</sub> detections are available, - · No current recopy and no analog temperature feedback active, - · Overvoltage protection is enabled, - · SO reporting fault status from HS0, - V<sub>DD</sub> failure detection is disabled. 09XS3400 39 # 7 Typical applications ### 7.1 Introduction Figure 19 shows a typical automotive lighting application using an external PWM clock from the main MCU. In this instance, an auxiliary circuit (watchdog) provides IN[3:0] control inputs if the system detects a serious fault such as a watchdog timeout. A 22 nF decoupling capacitor, placed at the module connector, is recommended for each output. 100 nF decoupling capacitors, placed at the device power supply pins are also recommended to pass conducted emission and susceptibility tests. Figure 19. 09XS3400 typical application schematic 09XS3400 # 8 Packaging ## 8.1 Soldering information The 09XS3400 is packaged in a surface mount power package intended to be soldered directly to the printed circuit board. The 09XS3400 was qualified in accordance with JEDEC standards J-STD-020D for moisture sensitivity level (MSL) 3, Pb-free assembly. The Peak Package Body Temperature ( $T_P$ ) must not exceed the classification temperature $T_C$ = 260 °C during the soldering process. The time ( $t_P$ ) within the specified classification temperature $T_C$ - 5.0 °C must not exceed 40 seconds maximum. The application note <u>AN2467</u> provides guidelines for printed circuit board design and assembly. #### 8.2 Marking information The device is identified by the part number: 09XS3400. Device markings indicate build information containing the week and year of manufacture. The date is coded with the last four characters of the nine character build information code (e.g. "CTKAH0929"). The date is coded as four numerical digits where the first two digits indicate the year and the last two digits indicate the week. For instance, the date code "0929" indicates the 29<sup>th</sup> week of the year 2009. ## 8.3 Package dimensions Package dimensions are provided in package drawings. To find the most current package outline drawing, go to <a href="https://www.nxp.com">www.nxp.com</a> and perform a keyword search for the drawing's document number. Table 25. Package outline | Package | Suffix | Package outline drawing number | |------------|--------|--------------------------------| | 24-pin QFN | FK | 98ARL10596D | 09XS3400 | © NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED | MEEHANI CAL OU | TLINE | PRINT VERSION NO | T TO SCALE | |--------------------------------------------------|----------------|---------|--------------------|-------------| | NON-LEADED (PWR QFN) PACKAGE, | | | NT NO: 98ARL10596D | REV: F | | | | | RD: NON-JEDEC | | | 24 TERMINAL, 12X12X2.1, | 0.9 PITCH | SOT1631 | -2 | 30 DEC 2015 | 09XS3400 | NXP SEMICONDUCTORS N.V. ALL RIGHTS RESERVED | MECHANICAL OU | TLINE | PRINT VERSION NC | T TO SCALE | |---------------------------------------------|---------------|---------------|--------------------|-------------| | TITLE: POWER QUAD FLAT | | | NT NO: 98ARL10596D | REV: F | | NON-LEADED (PWR QFN) | STANDAF | RD: NON-JEDEC | | | | 24 TERMINAL, 12X12X2.1, | 0.9 PITCH | SOT1631 | -2 | 30 DEC 2015 | 09XS3400 | © NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED | MECHANICAL OU | TLINE | PRINT VERSION NO | T TO SCALE | |--------------------------------------------------|---------------|---------|--------------------|-------------| | TITLE: POWER QUAD FLAT | | | NT NO: 98ARL10596D | REV: F | | NON-LEADED (PWR QFN) | | STANDAF | RD: NON-JEDEC | | | 24 TERMINAL, 12X12X2.1, | 0.9 PITCH | SOT1631 | -2 | 30 DEC 2015 | 09XS3400 PCB DESIGN GUIDELINES - SOLDER MASK OPENING PATTERN 1 THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL / SPECIFIC REQUIREMENTS. | NXP SEMICONDUCTORS N.V. ALL RIGHTS RESERVED | MECHANICAL OU | TLINE | PRINT VERSION NO | OT TO SCALE | |---------------------------------------------|---------------|----------|--------------------|-------------| | TITLE: POWER QUAD FLA | ΛT | DOCUMEN | NT NO: 98ARL10596D | REV: F | | NON-LEADED (PWR QFN) | PACKAGE, | STANDAF | RD: NON-JEDEC | | | 24 TERMINAL, 12X12X2.1, | 0.9 PITCH | SOT1631- | -2 | 30 DEC 2015 | 09XS3400 PCB DESIGN GUIDELINES - SOLDER MASK OPENING PATTERN 2 THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL / SPECIFIC REQUIREMENTS. | © NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED | MECHANICAL OU | TLINE | PRINT VERSION NO | T TO SCALE | |--------------------------------------------------|---------------|---------|--------------------|-------------| | TITLE: POWER QUAD FLAT | | | NT NO: 98ARL10596D | REV: F | | NON-LEADED (PWR QFN) | | STANDAF | RD: NON-JEDEC | | | 24 TERMINAL, 12X12X2.1, | 0.9 PITCH | SOT1631 | -2 | 30 DEC 2015 | 09XS3400 PCB CU GUIDELINES - I/O PADS & SOLDERABLE AREAS THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION, DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL / SPECIFIC REQUIREMENTS. | NXP SEMICONDUCTORS N.V. ALL RIGHTS RESERVED | MECHANICAL OU | TLINE | PRINT VERSION NO | DT TO SCALE | |---------------------------------------------|---------------|---------------|--------------------|-------------| | TITLE: POWER QUAD FLAT | | | NT NO: 98ARL10596D | REV: F | | NON-LEADED (PWR QFN) | STANDAR | RD: NON-JEDEC | | | | 24 TERMINAL, 12X12X2.1, | 0.9 PIICH | SOT1631- | -2 | 30 DEC 2015 | 09XS3400 SOLDER PASTE STENCIL GUIDELINES THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL / SPECIFIC REQUIREMENTS. | © NXP SEMICONDUCTORS N.V. ALL RIGHTS RESERVED MECHANICAL OUT | | | PRINT VERSION NO | T TO SCALE | |--------------------------------------------------------------|-----------|---------|--------------------|-------------| | TITLE: POWER QUAD FLAT | | | NT NO: 98ARL10596D | REV: F | | NON-LEADED (PWR QFN) | | STANDAF | RD: NON-JEDEC | | | 24 TERMINAL, 12X12X2.1, | 0.9 PITCH | S0T1631 | -2 | 30 DEC 2015 | 09XS3400 #### NOTES: - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 3. THE COMPLETE JEDEC DESIGNATOR FOR THIS PACKAGE IS: HF-PQFP-N. - 4. COPLANARITY APPLIES TO LEADS AND CORNER LEADS. - 5. MINIMUM METAL GAP IS GUARANTEED TO BE 0.25MM. | © NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED | MECHANICAL OU | TLINE | PRINT VERSION NO | T TO SCALE | |--------------------------------------------------|---------------|---------|--------------------|-------------| | TITLE: POWER QUAD FLAT | | | NT NO: 98ARL10596D | REV: F | | NON-LEADED (PWR QFN) | | STANDAF | RD: NON-JEDEC | | | 24 TERMINAL, 12X12X2.1, 0.9 PITCH | | SOT1631 | -2 | 30 DEC 2015 | #### 09XS3400 # 9 Revision history | Revision | Date | Description of changes | |----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.0 | 2/2012 | Initial release | | 2.0 | 4/2014 | No technical changes. Revised back page. Updated document properties. Added SMARTMOS sentence to last paragraph on page one. | | 3.0 | 8/2014 | <ul> <li>Modified t<sub>DLY</sub> and slew rates per Product Bulletin 16375</li> <li>Fixed typo in Table 5</li> <li>Updated to current data sheet template style</li> </ul> | | 1/2016 | 1/2016 | Deleted the 28W mode references as per PB 17070 Table 4 - relabeled parameter descriptions, conditions, and symbols Table 5 - relabeled parameter descriptions, conditions, and symbols Table 11 - changed the PWMR_s D8 bit Table 23 - changed the PWMR_s D8 bit Added note (42) for Table 11 Updated document form and style | | | 1/2016 | Corrected PB number | | | 1/2016 | Detailed a description for the 28W mode change | | | 7/2016 | Updated NXP document form and style. | | 5.0 | 8/2018 | Updated as per CIN 201808007I Corrected t <sub>OLLED</sub> values in Table <u>5. Dynamic electrical characteristics</u> Updated Openload detection in ON state for LED (added clarification for the usage of openload LED function and changed D[6:0]=7F to D[7:0]=FF) Deleted 28 W references | 09XS3400 #### How to Reach Us: Home Page: NXP.com Web Support: http://www.nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no expressed or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein. NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation, consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by the customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: http://www.nxp.com/terms-of-use.html. NXP, the NXP logo, Freescale, the Freescale logo and SMARTMOS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. All rights reserved. © 2018 NXP B.V. Document Number: MC09XS3400 Rev. 5.0 8/2018 Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! #### Наши преимущества: - Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов: - Поставка более 17-ти миллионов наименований электронных компонентов; - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001: - Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну; - Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела: - Подбор оптимального решения, техническое обоснование при выборе компонента; - Подбор аналогов; - Консультации по применению компонента; - Поставка образцов и прототипов; - Техническая поддержка проекта; - Защита от снятия компонента с производства. #### Как с нами связаться **Телефон:** 8 (812) 309 58 32 (многоканальный) Факс: 8 (812) 320-02-42 Электронная почта: org@eplast1.ru Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.