## FEATURES

Low power at high voltage ( $\mathbf{1 8} \mathrm{V}$ ): $\mathbf{7 2 5} \mu \mathrm{A}$ maximum<br>Low offset voltage<br>$150 \mu \mathrm{~V}$ maximum at $\mathrm{V}_{\mathrm{sy}} / 2$<br>$300 \mu \mathrm{~V}$ maximum over entire common-mode range<br>Low input bias current: 15 pA maximum<br>Gain bandwidth product: $\mathbf{4} \mathbf{~ M H z}$ typical at $A_{v}=100$<br>Unity-gain crossover: 4 MHz typical<br>-3 dB closed-loop bandwidth: 2.1 MHz typical<br>Single-supply operation: 3 V to 18 V<br>Dual-supply operation: $\pm 1.5 \mathrm{~V}$ to $\pm 9 \mathrm{~V}$<br>Unity-gain stable

## APPLICATIONS

## Current shunt monitors

## Active filters

Portable medical equipment
Buffer/level shifting
High impedance sensor interfaces
Battery powered instrumentation

## GENERAL DESCRIPTION

The ADA4661-2 is a dual, precision, rail-to-rail input/output amplifier optimized for low power, high bandwidth, and wide operating supply voltage range applications.
The ADA4661-2 performance is guaranteed at $3.0 \mathrm{~V}, 10 \mathrm{~V}$, and 18 V power supply voltages. It is an excellent selection for applications that use single-ended supplies of $3.3 \mathrm{~V}, 5 \mathrm{~V}, 10 \mathrm{~V}, 12$ V and 15 V , and dual supplies of $\pm 2.5 \mathrm{~V}, \pm 3.3 \mathrm{~V}$, and $\pm 5 \mathrm{~V}$. It uses the Analog Devices, Inc., patented DigiTrim ${ }^{\ominus}$ trimming technique, which achieves low offset voltage. Additionally, the unique design architecture of the ADA4661-2 allows it to have excellent power supply rejection, common-mode rejection, and offset voltage when operating in the common-mode voltage range of $-\mathrm{V}_{\mathrm{SY}}+1.5 \mathrm{~V}$ to $+\mathrm{V}_{\mathrm{SY}}-1.5 \mathrm{~V}$.
The ADA4661-2 is specified over the extended industrial temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ and is available in 8 -lead MSOP and 8-lead LFCSP ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) packages.

## PIN CONNECTION DIAGRAMS



Figure 1.8-Lead MSOP


NOTES

1. CONNECT THE EXPOSED PAD TO V- OR LEAVE IT UNCONNECTED.

Figure 2. 8-Lead LFCSP


Figure 3. Input Offset Voltage vs. Common-Mode Voltage
Table 1. Precision Low Power Op Amps ( $<1 \mathrm{~mA}$ )

| Supply Voltage | $\mathbf{5}$ V | $\mathbf{1 2}$ V to 16 V | $\mathbf{3 0 V}$ |
| :--- | :--- | :--- | :--- |
| Single | ADA4505-1 | OP196 | OP777 |
|  | AD8500 |  |  |
| Dual | ADA4505-2 | AD8657 | ADA4096-2 |
|  | AD8502 | OP296 | OP727 |
|  | AD8506 | ADA4661-2 | AD8682 |
|  |  | ADA4666-2 | AD8622 |
| Quad | ADA4505-4 | AD8659 | ADA4096-4 |
|  | AD8504 | OP496 | OP747 |
|  | AD8508 |  | AD8684 |
|  |  |  | AD8624 |

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
General Description .....  1
Pin Connection Diagrams ..... 1
Revision History ..... 2
Specifications ..... 3
Electrical Characteristics-18 V Operation ..... 3
Electrical Characteristics-10 V Operation ..... 5
Electrical Characteristics-3.0 V Operation ..... 7
Absolute Maximum Ratings ..... 9
Thermal Resistance ..... 9
ESD Caution .....  9
Pin Configurations and Function Descriptions ..... 10
Typical Performance Characteristics ..... 11
Applications Information ..... 22
REVISION HISTORY
7/13-Revision 0: Initial Version

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS—18 V OPERATION

$\mathrm{V}_{\mathrm{SY}}=18 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{SY}} / 2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.
Table 2.


| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> Slew Rate <br> Gain Bandwidth Product Unity-Gain Crossover -3 dB Closed-Loop Bandwidth | SR <br> GBP <br> UGC <br> $\mathrm{f}_{-3 \mathrm{~dB}}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{S}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{~A}_{\mathrm{v}}=1 \\ & \mathrm{~V}_{\mathbb{I N}}=10 \mathrm{mV} \mathrm{p}-\mathrm{p}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, A_{v}=100 \\ & \mathrm{~V}_{\mathrm{IN}}=10 \mathrm{mV} \mathrm{p}-\mathrm{p}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, C_{\mathrm{L}}=10 \mathrm{pF}, A_{v o}=1 \\ & \mathrm{~V}_{\mathbb{I N}}=10 \mathrm{mV} p-\mathrm{p}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, C_{\mathrm{L}}=10 \mathrm{pF}, A_{v}=1 \end{aligned}$ |  | $\begin{aligned} & 2 \\ & 4 \\ & 4 \\ & 2.1 \end{aligned}$ |  | V/ $\mu \mathrm{s}$ <br> MHz <br> MHz <br> MHz |
| Phase Margin <br> Settling Time to $0.1 \%$ <br> Channel Separation <br> EMI Rejection Ratio of +IN x $\begin{aligned} & \mathrm{f}=400 \mathrm{MHz} \\ & \mathrm{f}=900 \mathrm{MHz} \\ & \mathrm{f}=1800 \mathrm{MHz} \\ & \mathrm{f}=2400 \mathrm{MHz} \end{aligned}$ | $\Phi_{\text {M }}$ <br> ts CS EMIRR | $\begin{aligned} & \mathrm{V}_{\mathbb{I N}}=10 \mathrm{mV} \text { p-p, } \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{Avo}=1 \\ & \mathrm{~V}_{\mathbb{I N}}=1 \mathrm{~V} \text { step, } \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF} \\ & \mathrm{~V}_{\mathbb{N}}=17.9 \mathrm{Vp}-\mathrm{p}, \mathrm{f}=10 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega \\ & \mathrm{~V}_{\mathrm{IN}}=100 \mathrm{mV} \text { peak }(200 \mathrm{mV} p-\mathrm{p}) \end{aligned}$ |  | $\begin{aligned} & 60 \\ & 1.3 \\ & 80 \\ & \\ & 34 \\ & 42 \\ & 50 \\ & 60 \end{aligned}$ |  | Degrees $\mu s$ $d B$ $d B$ $d B$ $d B$ $d B$ |
| NOISE PERFORMANCE <br> Total Harmonic Distortion Plus Noise <br> Bandwidth $=80 \mathrm{kHz}$ <br> Bandwidth $=500 \mathrm{kHz}$ <br> Peak-to-Peak Noise Voltage Noise Density <br> Current Noise Density | THD + N <br> $e_{n} p-p$ <br> $\mathrm{e}_{\mathrm{n}}$ <br> $\mathrm{i}_{\mathrm{n}}$ | $\begin{aligned} & A_{v}=1, V_{i N}=5.4 \mathrm{~V} \mathrm{rms} \text { at } 1 \mathrm{kHz} \\ & \mathrm{f}=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 0.0004 \\ & 0.0008 \\ & 3 \\ & 18 \\ & 14 \\ & 360 \end{aligned}$ |  | \% <br> \% <br> $\mu \mathrm{V}$ p-p <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> fA/V Hz |

## ELECTRICAL CHARACTERISTICS—10 V OPERATION

$\mathrm{V}_{\mathrm{SY}}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{SY}} / 2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.
Table 3.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS Offset Voltage | Vos | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}}=1.5 \mathrm{~V} \text { to } 8.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CM}}=1.5 \mathrm{~V} \text { to } 8.5 \mathrm{~V} ;-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 10 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 10 \mathrm{~V} ;-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \end{aligned}$ |  | 30 | $\begin{aligned} & 150 \\ & 150 \\ & 450 \\ & 300 \\ & 600 \end{aligned}$ | $\mu \mathrm{V}$ <br> $\mu \mathrm{V}$ <br> $\mu \mathrm{V}$ <br> $\mu \mathrm{V}$ <br> $\mu \mathrm{V}$ |
| Offset Voltage Drift | $\Delta \mathrm{V}$ os $/ \Delta \mathrm{T}$ | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  | 0.6 | 3.1 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current | $\mathrm{I}_{\mathrm{B}}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \end{aligned}$ |  | 0.25 | $\begin{aligned} & 15 \\ & 80 \\ & 750 \end{aligned}$ | pA <br> pA <br> pA |
| Input Offset Current | los | $\begin{aligned} & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \end{aligned}$ |  |  | $\begin{aligned} & 11 \\ & 30 \\ & 270 \end{aligned}$ | pA <br> pA <br> pA |
| Input Voltage Range |  |  | 0 |  | 10 | V |
| Common-Mode Rejection Ratio | CMRR | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}}=1.5 \mathrm{~V} \text { to } 8.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CM}}=1.5 \mathrm{~V} \text { to } 8.5 \mathrm{~V} ;-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 10 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 10 \mathrm{~V} ;-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 115 \\ & 115 \\ & 95 \\ & 86 \end{aligned}$ | 140 114 |  | dB <br> dB <br> dB <br> dB |
| Large Signal Voltage Gain | Avo | $\begin{aligned} & \mathrm{RL}=100 \mathrm{k} \Omega, \mathrm{~V}_{\text {out }}=0.5 \mathrm{~V} \text { to } 9.5 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 120 \\ & 120 \end{aligned}$ | 145 |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Input Resistance Differential Mode Common Mode Input Capacitance Differential Mode Common Mode | Rindm <br> Rincm <br> Cindm <br> Cincm |  |  | $\begin{aligned} & >10 \\ & >10 \\ & 8.5 \\ & 3 \end{aligned}$ |  | $\begin{aligned} & \mathrm{G} \Omega \\ & \mathrm{G} \Omega \\ & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |
| Output Voltage High | Vor | $\begin{aligned} & R_{\mathrm{L}}=10 \mathrm{k} \Omega \text { to } \mathrm{V}_{\mathrm{CM}} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \text { to } V_{\mathrm{CM}} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 9.96 \\ & 9.96 \\ & 9.7 \\ & 9.7 \end{aligned}$ | $\begin{aligned} & 9.98 \\ & 9.88 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| Output Voltage Low | Vol | $\begin{aligned} & R_{\mathrm{L}}=10 \mathrm{k} \Omega \text { to } \mathrm{V}_{\mathrm{CM}} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \text { to } V_{\mathrm{CM}} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \end{aligned}$ |  | 10 <br> 77 | $\begin{aligned} & 15 \\ & 30 \\ & 110 \\ & 200 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \\ & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Continuous Output Current | lout | Dropout voltage $=1 \mathrm{~V}$ |  | 40 |  | mA |
| Short-Circuit Current | Isc | Pulse width $=10 \mathrm{~ms}$; refer to the Maximum Power Dissipation section |  | $\pm 220$ |  | mA |
| Closed-Loop Output Impedance | Zout | $\mathrm{f}=100 \mathrm{kHz}, \mathrm{A}_{\mathrm{v}}=1$ |  | 0.2 |  | $\Omega$ |
| POWER SUPPLY |  |  |  |  |  |  |
| Power Supply Rejection Ratio Supply Current per Amplifier | PSRR ISY | $\begin{aligned} & \mathrm{V}_{S Y}=3.0 \mathrm{~V} \text { to } 18 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\ & \text { lout }=0 \mathrm{~mA} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 120 \\ & 120 \end{aligned}$ | 145 620 | $\begin{aligned} & 725 \\ & 975 \end{aligned}$ | dB <br> dB <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |


| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> Slew Rate <br> Gain Bandwidth Product <br> Unity-Gain Crossover <br> -3 dB Closed-Loop Bandwidth <br> Phase Margin <br> Settling Time to 0.1\% <br> Channel Separation <br> EMI Rejection Ratio of + IN x $\begin{aligned} & f=400 \mathrm{MHz} \\ & f=900 \mathrm{MHz} \\ & f=1800 \mathrm{MHz} \\ & f=2400 \mathrm{MHz} \end{aligned}$ | SR <br> GBP <br> UGC <br> $\mathrm{f}_{-3 \mathrm{~dB}}$ <br> $\Phi_{\mathrm{M}}$ <br> ts <br> CS <br> EMIRR | $\begin{aligned} & \mathrm{R}_{\mathrm{S}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{~A}_{\mathrm{v}}=1 \\ & \mathrm{~V}_{\mathbb{N}}=10 \mathrm{mV} \mathrm{p}-\mathrm{p}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, A_{\mathrm{V}}=100 \\ & \mathrm{~V}_{\mathbb{N}}=10 \mathrm{mV} \mathrm{p}-\mathrm{p}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, A_{v o}=1 \\ & \mathrm{~V}_{\mathbb{N}}=10 \mathrm{mV} \mathrm{p}-\mathrm{p}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, A_{v}=1 \\ & \mathrm{~V}_{\mathbb{N}}=10 \mathrm{mV} \mathrm{p}-\mathrm{p}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, A_{v o}=1 \\ & \mathrm{~V}_{\mathbb{N}}=1 \mathrm{~V} \text { step, } \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF} \\ & \mathrm{~V}_{\mathbb{N}}=9.9 \mathrm{Vp}-\mathrm{p}, \mathrm{f}=10 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega \\ & \mathrm{~V}_{\mathbb{N}}=100 \mathrm{mV} \text { peak }(200 \mathrm{mV} \mathrm{p}-\mathrm{p}) \end{aligned}$ |  | $\begin{aligned} & 1.8 \\ & 4 \\ & 4 \\ & 2.1 \\ & 60 \\ & 1.3 \\ & 85 \\ & \\ & 34 \\ & 42 \\ & 50 \\ & 60 \end{aligned}$ |  | $\mathrm{V} / \mu \mathrm{s}$ <br> MHz <br> MHz <br> MHz <br> Degrees <br> $\mu \mathrm{s}$ <br> dB <br> dB <br> dB <br> dB <br> dB |
| NOISE PERFORMANCE <br> Total Harmonic Distortion Plus Noise <br> Bandwidth $=80 \mathrm{kHz}$ <br> Bandwidth $=500 \mathrm{kHz}$ <br> Peak-to-Peak Noise <br> Voltage Noise Density <br> Current Noise Density | $\mathrm{THD}+\mathrm{N}$ <br> $e_{n} p-p$ <br> $\mathrm{e}_{\mathrm{n}}$ <br> $\mathrm{i}_{\mathrm{n}}$ | $\begin{aligned} & A_{v}=1, V_{\mathbb{I N}}=2.2 \mathrm{~V} \text { rms at } 1 \mathrm{kHz} \\ & \mathrm{f}=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 0.0004 \\ & 0.0008 \\ & 3 \\ & 18 \\ & 14 \\ & 360 \\ & \hline \end{aligned}$ |  | \% <br> \% <br> $\mu \mathrm{V}$ p-p <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ |

## ELECTRICAL CHARACTERISTICS—3.0 V OPERATION

$\mathrm{V}_{\mathrm{SY}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{SY}} / 2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.
Table 4.


| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| EMI Rejection Ratio of +IN x $\begin{aligned} & f=400 \mathrm{MHz} \\ & f=900 \mathrm{MHz} \\ & f=1800 \mathrm{MHz} \\ & f=2400 \mathrm{MHz} \end{aligned}$ | EMIRR | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mV}$ peak ( 200 mV p-p) |  | $\begin{aligned} & 34 \\ & 42 \\ & 50 \\ & 60 \end{aligned}$ |  | dB <br> dB <br> dB <br> dB |
| NOISE PERFORMANCE <br> Total Harmonic Distortion Plus Noise <br> Bandwidth $=80 \mathrm{kHz}$ <br> Bandwidth $=500 \mathrm{kHz}$ <br> Peak-to-Peak Noise Voltage Noise Density <br> Current Noise Density | THD + N <br> $e_{n} p-p$ <br> $\mathrm{e}_{\mathrm{n}}$ <br> $\mathrm{i}_{\mathrm{n}}$ | $\mathrm{A}_{\mathrm{V}}=1, \mathrm{~V}_{\mathrm{IN}}=0.44 \mathrm{~V} \mathrm{rms} \text { at } 1 \mathrm{kHz}$ $\begin{aligned} & f=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 0.002 \\ & 0.003 \\ & 3 \\ & 18 \\ & 14 \\ & 360 \\ & \hline \end{aligned}$ |  | \% <br> \% <br> $\mu \mathrm{V}$ p-p <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ |

## ABSOLUTE MAXIMUM RATINGS

Table 5.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 20.5 V |
| Input Voltage | $(\mathrm{V}-)-300 \mathrm{mV}$ to $(\mathrm{V}+)+300 \mathrm{mV}$ |
| Input Current ${ }^{1}$ | $\pm 10 \mathrm{~mA}$ |
| Differential Input Voltage | Limited by maximum input |
|  | current |
| Output Short-Circuit | Refer to the Maximum Power |
| $\quad$ Duration to GND | Dissipation section |
| Temperature Range |  |
| $\quad$ Storage | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| $\quad$ Operating | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| $\quad$ Junction | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature | $300^{\circ} \mathrm{C}$ |
| $\quad$ (Soldering, 60 sec) |  |
| ESD |  |
| Human Body Model ${ }^{2}$ | 4 kV |
| Machine Model ${ }^{3}$ | 400 V |
| Field-Induced Charged- | 1.25 kV |
| $\quad$ Device Model (FICDM) |  |

${ }^{1}$ The input pins have clamp diodes to the power supply pins and to each other. Limit the input current to 10 mA or less when input signals exceed the power supply rail by 0.3 V .
${ }^{2}$ Applicable standard: MIL-STD-883, Method 3015.7.
${ }^{3}$ Applicable standard: JESD22-A115-A (ESD machine model standard of JEDEC).
${ }^{4}$ Applicable Standard JESD22-C101C (ESD FICDM standard of JEDEC).

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages using a standard 4-layer JEDEC board. The exposed pad of the LFCSP package is soldered to the board.

Table 6. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathbf{J A}}$ | $\boldsymbol{\theta} \boldsymbol{\jmath} \mathbf{c}$ | Unit |
| :--- | :--- | :--- | :--- |
| 8-Lead MSOP | 142 | 45 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8-Lead LFCSP | 83.5 | $48.5^{1}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

${ }^{1} \theta_{\mathrm{J}}$ is measured on the top surface of the package.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration, 8-Lead MSOP


NOTES 1. CONNECT THE EXPOSED PAD TO $v$ - OR
LEAVE IT UNCONNECTED.
Figure 5. Pin Configuration, 8-Lead LFCSP

Table 7. Pin Function Descriptions

| Pin No. ${ }^{1}$ |  |  |  |
| :--- | :--- | :--- | :--- |
| 8-Lead MSOP | 8-Lead LFCSP | Mnemonic | Description |
| 1 | 1 | OUT A | Output, Channel A. |
| 2 | 2 | - IN A | Negative Input, Channel A. |
| 3 | 3 | + IN A | Positive Input, Channel A. |
| 4 | 4 | V- | Negative Supply Voltage. |
| 5 | 5 | + IN B | Positive Input, Channel B. |
| 6 | 6 | - IN B | Negative Input, Channel B. |
| 7 | 7 | OUT B | Output, Channel B. |
| 8 | 8 | V+ | Positive Supply Voltage. |
| N/A | $9^{2}$ | EPAD | Exposed Pad. For the 8-lead LFCSP only, connect the exposed pad to V- or leave it |
|  |  |  |  |

[^0]
## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 6. Input Offset Voltage Distribution


Figure 7. Input Offset Voltage Drift Distribution


Figure 8. Input Offset Voltage vs. Common-Mode Voltage


Figure 9. Input Offset Voltage Distribution


Figure 10. Input Offset Voltage Drift Distribution


Figure 11. Input Offset Voltage vs. Common-Mode Voltage


Figure 12. Input Offset Voltage vs. Common-Mode Voltage


Figure 13. Input Offset Voltage vs. Common-Mode Voltage


Figure 14. Small Signal CMRR vs. Common-Mode Voltage


Figure 15. Input Offset Voltage vs. Common-Mode Voltage


Figure 16. Input Offset Voltage vs. Common-Mode Voltage


Figure 17. Small Signal PSRR vs. Common-Mode Voltage


Figure 18. Input Bias Current vs. Temperature


Figure 19. Input Bias Current vs. Common-Mode Voltage


Figure 20. Output Voltage ( $V_{\text {OH }}$ ) to Supply Rail vs. Load Current


Figure 21. Input Bias Current vs. Temperature


Figure 22. Input Bias Current vs. Common-Mode Voltage


Figure 23. Output Voltage $\left(V_{O H}\right)$ to Supply Rail vs. Load Current


Figure 24. Output Voltage (Vol) to Supply Rail vs. Load Current


Figure 25. Output Voltage ( $\mathrm{VOH}_{\mathrm{OH}}$ ) vs. Temperature


Figure 26. Output Voltage (Vol) vs. Temperature


Figure 27. Output Voltage (Vol) to Supply Rail vs. Load Current


Figure 28. Output Voltage ( $V_{\mathrm{OH}}$ ) vs. Temperature


Figure 29. Output Voltage (VoL) vs. Temperature


Figure 30. Supply Current vs. Common-Mode Voltage


Figure 31. Supply Current vs. Supply Voltage


Figure 32. Open-Loop Gain and Phase vs. Frequency


Figure 33. Supply Current vs. Common-Mode Voltage


Figure 34. Supply Current vs. Temperature


Figure 35. Open-Loop Gain and Phase vs. Frequency


Figure 36. Closed-Loop Gain vs. Frequency


Figure 37. Output Impedance vs. Frequency


Figure 38. CMRR vs. Frequency


Figure 39. Closed-Loop Gain vs. Frequency


Figure 40. Output Impedance vs. Frequency


Figure 41. CMRR vs. Frequency


Figure 42. PSRR vs. Frequency


Figure 43. Small Signal Overshoot vs. Load Capacitance


Figure 44. Large Signal Transient Response


Figure 45. PSRR vs. Frequency


Figure 46. Small Signal Overshoot vs. Load Capacitance


Figure 47. Large Signal Transient Response


Figure 48. Small Signal Transient Response


Figure 49. Positive Overload Recovery


Figure 50. Negative Overload Recovery


Figure 51. Small Signal Transient Response


Figure 52. Positive Overload Recovery


Figure 53. Negative Overload Recovery


TIME (400ns/DIV)
Figure 54. Positive Settling Time to 0.1\%


Figure 55. Negative Settling Time to 0.1\%


Figure 56. Voltage Noise Density vs. Frequency


TIME (400ns/DIV)
Figure 57. Positive Settling Time to 0.1\%


Figure 58. Negative Settling Time to 0.1\%


Figure 59. Voltage Noise Density vs. Frequency


Figure 60. 0.1 Hz to 10 Hz Noise


Figure 61. Output Swing vs. Frequency


Figure 62. THD + N vs. Frequency


Figure 63. 0.1 Hz to 10 Hz Noise


Figure 64. Output Swing vs. Frequency


Figure 65. THD + N vs. Frequency


Figure 66. $T H D+N$ vs. Amplitude


Figure 67. Channel Separation vs. Frequency


Figure 68. $T H D+N$ vs. Amplitude


Figure 69. Channel Separation vs. Frequency

## ADA4661-2

## APPLICATIONS INFORMATION



Figure 70. Simplified Schematic

The ADA4661-2 is a low power, rail-to-rail input and output, precision CMOS amplifier that operates over a wide supply voltage range of 3 V to 18 V . This amplifier uses the Analog Devices DigiTrim technique to achieve a higher degree of precision than is available from other CMOS amplifiers. The DigiTrim technique is a method of trimming the offset voltage of an amplifier after assembly. The advantage of postpackage trimming is that it corrects any offset voltages caused by mechanical stresses of assembly. To achieve a rail-to-rail input and output range with very low supply current, the ADA4661-2 uses unique input and output stages.

## INPUT STAGE

Figure 70 shows the simplified schematic of the ADA4661-2. The amplifier uses a three-stage architecture with a fully differential input stage to achieve excellent dc performance specifications.
The input stage comprises two differential transistor pairsa NMOS pair (M1, M2) and a PMOS pair (M3, M4) -and folded-cascode transistors (M5 to M12). The input commonmode voltage determines which differential pair is active. The PMOS differential pair is active for most of the input commonmode range. The NMOS pair is required for input voltages up to and including the upper supply rail. This topology allows the amplifier to maintain a wide dynamic input voltage range and maximize signal swing to both supply rails.
The proprietary high voltage protection circuitry in the ADA4661-2 minimizes the common-mode voltage changes seen by the amplifier input stage for most of the input commonmode range. This results in the amplifier having excellent disturbance rejection when operating in this preferred common-mode range. The performance benefits of operating within this preferred range are shown in the PSRR vs. $\mathrm{V}_{\mathrm{CM}}$ (see Figure 17), CMRR vs. $\mathrm{V}_{\mathrm{CM}}$ (see Figure 14), and Vos vs. $\mathrm{V}_{\mathrm{CM}}$
graphs (see Figure 8, Figure 11, Figure 12, Figure 13, Figure 15, and Figure 16). The CMRR performance benefits of the reduced common-mode range are guaranteed at final test and shown in the electrical characteristics (see Table 2 to Table 4).
For most of the input common-mode voltage range, the PMOS differential pair is active. When the input common-mode voltage is within a few volts of the power supplies, the input transistors are exposed to these voltage changes. As the common-mode voltage approaches the positive power supply, the active differential pair changes from the PMOS pair to the NMOS pair. Differential pairs commonly exhibit different offset voltages. The handoff of control from one differential pair to the other creates a step like characteristic that is visible in the $\mathrm{V}_{\text {os }}$ vs. $V_{C M}$ graphs (see Figure 8, Figure 11, Figure 12, Figure 13, Figure 15, and Figure 16). This characteristic is inherent in all rail-to-rail input amplifiers that use the dual differential pair topology.
Additional steps in the Vos vs. $\mathrm{V}_{\text {CM }}$ graphs are visible as the common-mode voltage approaches the negative power supply. These changes are a result of the load transistors (M5, M6) running out of headroom. As the load transistors are forced into the triode region of operation, the mismatch of their drain impedance becomes a significant portion of the amplifier offset. This effect can also be seen in the $\mathrm{V}_{\text {os }}$ vs. $\mathrm{V}_{\mathrm{CM}}$ graphs (see Figure 8, Figure 11, Figure 12, Figure 13, Figure 15, and Figure 16).
Current Source I2 drives the PMOS transistor pair. As the input common-mode voltage approaches the upper power supply, this current is reduced to zero. At the same time, a replica current source, I 1 , is increased from zero to enable the NMOS transistor pair.
The ADA4661-2 achieves its high performance specifications by using low voltage MOS devices for its differential inputs. These low voltage MOS devices offer excellent noise and bandwidth per unit of current. The input stage is isolated from the high
system voltages with proprietary protection circuitry. This regulation circuitry protects the input devices from the high supply voltages at which the amplifier can operate.
The input devices are also protected from large differential input voltages by clamp diodes (D1 and D2). These diodes are buffered from the inputs with two $120 \Omega$ resistors (R1 and R2). The diodes conduct significant current whenever the differential voltage exceeds approximately 600 mV ; in this condition, the differential input resistance falls to $240 \Omega$. It is possible for a significant amount of current to flow through these protection diodes. The user must ensure that current flowing into the input pins is limited to the absolute maximum of 10 mA .

## GAIN STAGE

The second stage of the amplifier is composed of an NPN differential pair (Q1, Q2) and folded-cascode transistors (M13 to M20). The amplifier features nested Miller compensation ( C 1 to C 3 ).

## OUTPUT STAGE

The ADA4661-2 features a complementary output stage consisting of the M21 and M22 transistors. These transistors are configured in a Class AB topology and are biased by the voltage source, V1. This topology allows the output voltage to go within millivolts of the supply rails, achieving a rail-to-rail output swing. The output voltage is limited by the output impedance of the transistors, which are low Ron MOS devices. The output voltage swing is a function of the load current and can be estimated using the output voltage to supply rail vs. load current graphs (see Figure 20, Figure 23, Figure 24, and Figure 27). The high voltage and high current capability of the ADA4661-2 output stage requires the user to ensure that it operates within the thermal safe operating area (see the Maximum Power Dissipation section).

## MAXIMUM POWER DISSIPATION

The ADA4661-2 is capable of driving an output current up to 220 mA . However, the usable output load current drive is limited to the maximum power dissipation allowed by the device package. The absolute maximum junction temperature for the ADA4661-2 is $150^{\circ} \mathrm{C}$ (see Table 5). The junction temperature can be estimated as follows:

$$
T_{J}=P_{D} \times \theta_{I A}+T_{A}
$$

The power dissipated in the package $\left(\mathrm{P}_{\mathrm{D}}\right)$ is the sum of the quiescent power dissipation and the power dissipated by the output stage transistor. It can be calculated as follows:

$$
P_{D}=\left(V_{S Y} \times I_{S Y}\right)+\left(V_{S Y}-V_{O U T}\right) \times I_{L O A D}
$$

where:
$V_{S Y}$ is the power supply rail.
$I_{S Y}$ is the quiescent current.
$V_{\text {OUT }}$ is the output of the amplifier.
$I_{\text {LOAD }}$ is the output load.
Do not exceed the maximum junction temperature for the device, $150^{\circ} \mathrm{C}$. Exceeding the junction temperature limit can cause degradation in the parametric performance or even
destroy the device. To ensure proper operation, it is necessary to observe the maximum power derating curves. Figure 71 shows the maximum safe power dissipation in the package vs. the ambient temperature on a standard 4-layer JEDEC board. The exposed pad of the LFCSP package is soldered to the board.


Figure 71. Maximum Power Dissipation vs. Ambient Temperature
Refer to Technical Article MS-2251, Data Sheet IntricaciesAbsolute Maximum Ratings and Thermal Resistances, for more information.

## RAIL-TO-RAIL INPUT AND OUTPUT

The ADA4661-2 features rail-to-rail input and output with a supply voltage from 3 V to 18 V . Figure 72 shows the input and output waveforms of the ADA4661-2 configured as a unity-gain buffer with a supply voltage of $\pm 9 \mathrm{~V}$. With an input voltage of $\pm 9 \mathrm{~V}$, the ADA4661-2 allows the output to swing very close to both rails. Additionally, it does not exhibit phase reversal.


Figure 72. Rail-to-Rail Input and Output

## COMPARATOR OPERATION

An op amp is designed to operate in a closed-loop configuration with feedback from its output to its inverting input. Figure 73 shows the ADA4661-2 configured as a voltage follower with an input voltage that is always kept at the midpoint of the power supplies. The same configuration is applied to the unused channel. A1 and A2 indicate the placement of ammeters to measure supply current. ISY refers to the current flowing from the upper supply rail to the op amp, and Isy- refers to the current flowing from the op amp to the lower supply rail. As shown in Figure 74, in normal operating conditions, the total current flowing into the op amp is equivalent to the total current flowing out of the op amp, where $\mathrm{I}_{\mathrm{SY}}+=\mathrm{I}_{\mathrm{SY}}-=630 \mu \mathrm{~A}$ per amplifier at $\mathrm{V}_{\mathrm{SY}}=18 \mathrm{~V}$.


Figure 73. Voltage Follower


Figure 74. Supply Current vs. Supply Voltage (Voltage Follower)
In contrast to op amps, comparators are designed to work in an open-loop configuration and to drive logic circuits. Although op amps are different from comparators, occasionally an unused section of a dual op amp is used as a comparator to save board space and cost; however, this is not recommended for the ADA4661-2.

Figure 75 and Figure 76 show the ADA4661-2 configured as a comparator, with $100 \mathrm{k} \Omega$ resistors in series with the input pins. Any unused channels are configured as buffers with the input voltage kept at the midpoint of the power supplies.


Figure 75. Comparator $A$


Figure 76. Comparator B
Figure 77 shows the supply currents for both comparator configurations. In comparator mode, the ADA4661-2 does not power up completely. For more information about configuring using on op amps as comparators, see the AN-849 Application Note, Using Op Amps as Comparators.


Figure 77. Supply Current vs. Supply Voltage (ADA4661-2 as a Comparator)

## EMI REJECTION RATIO

Circuit performance is often adversely affected by high frequency electromagnetic interference (EMI). When signal strength is low and transmission lines are long, an op amp must accurately amplify the input signals. However, all op amp pins-the noninverting input, inverting input, positive supply, negative supply, and output pins-are susceptible to EMI signals. These high frequency signals are coupled into an op amp by various means, such as conduction, near field radiation, or far field radiation. For instance, wires and PCB traces can act as antennas and pick up high frequency EMI signals.
Amplifiers do not amplify EMI or RF signals due to their relatively low bandwidth. However, due to the nonlinearities of the input devices, op amps can rectify these out-of-band signals. When these high frequency signals are rectified, they appear as a dc offset at the output.

To describe the ability of the ADA4661-2 to perform as intended in the presence of electromagnetic energy, the electromagnetic interference rejection ratio (EMIRR) of the noninverting pin is specified in Table 2, Table 3, and Table 4 of the Specifications section. A mathematical method of measuring EMIRR is defined as follows:


Figure 78. EMIRR vs. Frequency

## CURRENT SHUNT MONITOR

Many applications require the sensing of signals near the positive or negative rail. Current shunt monitors are one such application and are mostly used for feedback control systems. They are also used in a variety of other applications, including power metering, battery fuel gauging, and feedback controls in electrical power steering. In such applications, it is desirable to use a shunt with very low resistance to minimize the series voltage drop. This not only minimizes wasted power but also allows the measurement of high currents while saving power. The low input bias current, low offset voltage, and rail-to-rail feature of the ADA4661-2 makes the amplifier an excellent choice for precision current monitoring.

Figure 79 shows a low-side current sensing circuit, and Figure 80 shows a high-side current sensing circuit. Current flowing through the shunt resistor creates a voltage drop. The ADA4661-2, configured as a difference amplifier, amplifies the voltage drop by a factor of R2/R1. Note that for true difference amplification, matching of the resistor ratio is very important, where $R 2 / R 1=$ R4/R3. The rail-to-rail output feature of the ADA4661-2 allows the output of the op amp to almost reach its positive supply. This allows the current shunt monitor to sense up to approximately $\mathrm{V}_{\mathrm{sy}} /\left(\mathrm{R} 2 / \mathrm{R} 1 \times \mathrm{R}_{\mathrm{s}}\right)$ amperes of current. For example, with $\mathrm{V}_{\mathrm{SY}}=18 \mathrm{~V}, \mathrm{R} 2 / \mathrm{R} 1=100$, and $\mathrm{R}_{\mathrm{S}}=100 \mathrm{~m} \Omega$, this current is approximately 1.8 A .


Figure 79. Low-Side Current Sensing Circuit

$* V_{\text {OUT }}=$ AMPLIFIER GAIN $\times$ VOLTAGE ACROSS $\mathbf{R}_{\mathbf{S}}=$ R2/R1 $\times \mathbf{R}_{\mathbf{S}} \times \mathbf{I}$
Figure 80. High-Side Current Sensing Circuit

## ACTIVE FILTERS

Active filters are used to separate signals, passing those of interest and attenuating signals at unwanted frequencies. For example, low-pass filters are often used as antialiasing filters in data acquisition systems or as noise filters to limit high frequency noise.

The high input impedance, high bandwidth, low input bias current, and dc precision of the ADA4661-2 make it a good fit for active filter applications. Figure 81 shows the ADA4661-2 in a four-pole Sallen-Key Butterworth low-pass filter configuration. The four-pole low-pass filter has two complex conjugate pole pairs and is implemented by cascading two two-pole low-pass filters. Section A and Section B are configured as two-pole lowpass filters in unity gain. Table 8 shows the Q requirement and pole position associated with each stage of the Butterworth filter. Refer to Chapter 8, "Analog Filters," in Linear Circuit Design Handbook, available at www.analog.com/AnalogDialogue, for pole locations on the S plane and Q requirements for filters of a different order.


Figure 81. Four-Pole Low-Pass Filter

Table 8. Q Requirements and Pole Positions

| Section | Poles | Q |
| :--- | :--- | :--- |
| A | $-0.9239 \pm j 0.3827$ | 0.5412 |
| B | $-0.3827 \pm j 0.9239$ | 1.3065 |

The Sallen-Key topology is widely used due to its simple design with few circuit elements. This topology provides the user the flexibility of implementing either a low-pass or a high-pass filter by simply interchanging the resistors and capacitors. The ADA4661-2 is configured in unity gain with a corner frequency at 10 kHz . An active filter requires an op amp with a unity-gain bandwidth that is at least 100 times greater than the product of the corner frequency, $\mathrm{f}_{\mathrm{C}}$, and the quality factor, Q . The resistors and capacitors are also important in determining the performance over manufacturing tolerances, time, and temperature. At least $1 \%$ or better tolerance resistors and $5 \%$ or better tolerance capacitors are recommended.
Figure 82 shows the frequency response of the low-pass SallenKey filter, where:
Vout 1 is the output of the first stage.
Vout 2 is the output of the second stage.
Vour1 shows a $40 \mathrm{~dB} /$ decade roll-off and Vout 2 shows an $80 \mathrm{~dB} /$ decade roll-off. The transition band becomes sharper as the order of the filter increases.


Figure 82. Low-Pass Filter: Gain vs. Frequency

## CAPACITIVE LOAD DRIVE

The ADA4661-2 can safely drive capacitive loads of up to 50 pF in any configuration. As with most amplifiers, driving larger capacitive loads than specified may cause excessive overshoot and ringing, or even oscillation. Heavy capacitive load reduces phase margin and causes the amplifier frequency response to peak. Peaking corresponds to overshooting or ringing in the time domain. Therefore, it is recommended that external compensation be used if the ADA4661-2 must drive a load exceeding 50 pF . This compensation is particularly important in the unity-gain configuration, which is the worst case for stability.
A quick and easy way to stabilize the op amp for capacitive load drive is by adding a series resistor, $\mathrm{R}_{\mathrm{IS}}$, between the amplifier output terminal and the load capacitance, as shown in Figure 83. $\mathrm{R}_{\text {Iso }}$ isolates the amplifier output and feedback network from the capacitive load. However, with this compensation scheme, the output impedance as seen by the load increases, and this reduces gain accuracy.


Figure 83. Stability Compensation with Isolating Resistor, RIso
Figure 84 shows the effect of the compensation scheme on the frequency response of the amplifier in unity-gain configuration driving 250 pF of load.


Figure 84. Frequency Response of Compensation Scheme
Figure 85 shows the output response of the unity-gain amplifier driving 250 pF of capacitive load. With no compensation, the amplifier is unstable. Figure 86 to Figure 88 show the amplifier output response with $210 \Omega, 301 \Omega$, and $750 \Omega$ of $\mathrm{R}_{\text {ISO }}$ compensation. Note that with lower $\mathrm{R}_{\text {ISO }}$ values, ringing is still noticeable, whereas with higher $\mathrm{R}_{\text {ISO }}$ values, higher frequency signals are filtered out.


Figure 85. Output Response with No Compensation ( $R_{1 s o}=0 \Omega$ )


Figure 86. Output Response $\left(R_{I S O}=210 \Omega\right)$


Figure 87. Output Response ( $R_{I S O}=301 \Omega$ )


Figure 88. Output Response ( $R_{I S O}=750 \Omega$ )

## NOISE CONSIDERATIONS WITH HIGH IMPEDANCE SOURCES

Current noise from input terminals can become a dominant contributor to the total circuit noise when an amplifier is driven with a high impedance source. Unlike bipolar amplifiers, CMOS amplifiers like the ADA4661-2 do not have an intrinsic shot noise source at the input terminals. The small amount of shot noise present is produced by the reverse saturation current in the ESD protection diodes. This current noise is typically on the order of $1 \mathrm{fA} / \sqrt{ } \mathrm{Hz}$ to $10 \mathrm{fA} / \sqrt{ } \mathrm{Hz}$. Therefore, to measure current noise in this range, a large source impedance of greater than $10 \mathrm{G} \Omega$ is required.
For the ADA4661-2, the more relevant discussion centers around an effect referred to as blowback noise. The blowback effect comes from noise in the tail current source of the amplifier, which is capacitively coupled to the amplifier inputs through the gate-to-source capacitance $\left(\mathrm{C}_{\mathrm{GS}}\right)$ of the input transistors. This blowback noise is multiplied by the source impedance and appears as voltage noise at the input terminal. A $10 \times$ increase in the source impedance results in a $10 \times$ increase in the voltage noise due to blowback.
The blowback noise spectrum has a high-pass response at low frequencies due to CGs coupling. At high frequencies, the spectrum tends to roll off with two poles: an internal pole due to parasitic capacitances of the tail current source and an external pole due to parasitic capacitances on the PCB.
Figure 89 shows the voltage noise density of the ADA4661-2 with source impedances of $1 \mathrm{M} \Omega$ and $10 \mathrm{M} \Omega$. At low frequencies ( $<1 \mathrm{~Hz}$ to 10 Hz ), the amplifier $1 / \mathrm{f}$ voltage noise dominates the spectrum. At moderate frequencies, the spectrum flattens due to the thermal noise of the source resistors. As the frequency increases, blowback noise dominates and causes the voltage noise spectrum to increase. The noise spectrum continues to increase until it reaches either the internal or external pole frequency. After these poles, the spectrum starts to decrease.


Figure 89. Voltage Noise Density vs. Frequency (with Input Series Resistor Rs)


Figure 90. Current Noise Density vs. Frequency
Figure 90 shows the current noise density of the ADA4661-2 with source impedances of $1 \mathrm{M} \Omega$ and $10 \mathrm{M} \Omega$. This current noise is extracted only from the voltage noise density curves in the frequency band where blowback noise is the dominant contributor. At low frequencies, the noise measurement is dominated by resistor thermal noise and amplifier $1 / \mathrm{f}$ noise. At high frequencies, parasitic capacitances dominate the source impedance. The uncertainty of this scale factor prevents an accurate current noise measurement for the entire frequency range.
Blowback noise is present in all amplifiers. The magnitude of the effect depends on the size of the input transistors and the construction of the biasing circuitry. CMOS amplifiers typically have more blowback noise than JFET amplifiers due to noisier MOS transistor biasing. On the other hand, bipolar amplifiers typically do not exhibit blowback noise because the large base current shot noise masks any blowback noise present.

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-187-AA
Figure 91. 8-Lead Mini Small Outline Package [MSOP] (RM-8)
Dimensions shown in millimeters


Figure 92. 8-Lead Lead Frame Chip Scale Package [LFCSP_WD]
$3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body, Very Very Thin, Dual Lead (CP-8-11)
Dimensions shown in millimeters
ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option | Branding |
| :--- | :--- | :--- | :--- | :--- |
| ADA4661-2ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 -Lead LFCSP_WD | $\mathrm{CP}-8-11$ | A 33 |
| ADA4661-2ACPZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 -Lead LFCSP_WD | CP-8-11 | A 33 |
| ADA4661-2ARMZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 -Lead MSOP | RM-8 | A 33 |
| ADA4661-2ARMZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 -Lead MSOP | RM-8 | A33 |
| ADA4661-2ARMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 -Lead MSOP | RM-8 | A 33 |

[^1]NOTES
$\square$
Data Sheet
ADA4661-2
NOTES

## NOTES



Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов;
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits,General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.


Как с нами связаться
Телефон: 8 (812) 3095832 (многоканальный) Факс: 8 (812) 320-02-42
Электронная почта: org@eplast1.ru
Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2 , корпус 4 , литера A.


[^0]:    ${ }^{1}$ N/A means not applicable.
    ${ }^{2}$ The exposed pad is not shown in the pin configuration diagram, Figure 5.

[^1]:    ${ }^{1} Z=$ RoHS Compliant Part.

