8-Bit SAL-XC866 8-Bit Single-Chip Microcontroller Data Sheet V1.1 2012-12 Microcontrollers Edition 2012-12 Published by Infineon Technologies AG 81726 Munich, Germany © 2012 Infineon Technologies AG All Rights Reserved. #### Legal Disclaimer The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. #### Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (<a href="https://www.infineon.com">www.infineon.com</a>). #### Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. 8-Bit SAL-XC866 8-Bit Single-Chip Microcontroller Data Sheet V1.1 2012-12 Microcontrollers | | 866 Data Sheet<br>n History: 2012-12 | V1.1 | | | | | |----------|--------------------------------------------------------|------|--|--|--|--| | Previous | Version: V1.0 2011-02 | | | | | | | Page | Subjects (major changes since last revision) | | | | | | | - | Removed the "preliminary" wording from the data sheet. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ## We Listen to Your Comments Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: mcdocu.comments@infineon.com Data Sheet V1.1, 2012-12 | Table of | Table of Contents Pa | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--|--|--|--| | 1 | Summary of Features | 3 | | | | | | <b>2</b><br>2.1<br>2.2<br>2.3<br>2.4 | General Device Information Block Diagram | 6 | | | | | | 3<br>3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.2.2.1<br>3.2.2.2<br>3.2.3<br>3.2.4<br>3.3<br>3.3.1<br>3.3.2<br>3.4<br>3.4.1<br>3.4.2<br>3.4.3 | Functional Description Processor Architecture Memory Organization Memory Protection Strategy Special Function Register Address Extension by Mapping Address Extension by Paging Bit Protection Scheme SAL-XC866 Register Overview Flash Memory Flash Bank Sectorization Flash Programming Width Interrupt System Interrupt Source Interrupt Priority | . 14<br>. 15<br>. 17<br>. 19<br>. 21<br>. 25<br>. 26<br>. 38<br>. 40<br>. 41<br>. 42<br>. 42<br>. 47<br>. 49 | | | | | | 3.5<br>3.6<br>3.7<br>3.7.1 | Parallel Ports | . 53<br>. 54 | | | | | | 3.7.2<br>3.8<br>3.8.1<br>3.8.2 | Booting Scheme Clock Generation Unit Recommended External Oscillator Circuits Clock Management | . 56<br>. 57<br>. 59<br>. 61 | | | | | | 3.9<br>3.10<br>3.11<br>3.11.1 | Power Saving Modes | . 64<br>. 67 | | | | | | 3.11.2<br>3.12<br>3.13<br>3.13.1 | Baud Rate Generation using Timer 1 | . 71<br>. 71<br>. 72 | | | | | | 3.14<br>3.15<br>3.16 | High-Speed Synchronous Serial Interface | . 74<br>. 76 | | | | | | 3.17<br>3.18<br>3.18.1<br>3.18.2<br>3.19<br>3.19.1<br>3.20 | Capture/Compare Unit 678Analog-to-Digital Converter80ADC Clocking Scheme81ADC Conversion Sequence82On-Chip Debug Support83JTAG ID Register84Identification Register85 | |------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | Electrical Parameters | | 4.1 | General Parameters | | 4.1.1 | Parameter Interpretation | | 4.1.2 | Absolute Maximum Rating | | 4.1.3 | Operating Conditions | | 4.2 | DC Parameters | | 4.2.1 | Input/Output Characteristics | | 4.2.2 | Supply Threshold Characteristics | | 4.2.3 | ADC Characteristics | | 4.2.3.1 | ADC Conversion Timing 96 | | 4.2.4 | Power Supply Current | | 4.3 | AC Parameters 99 | | 4.3.1 | Testing Waveforms | | 4.3.2 | Output Rise/Fall Times 100 | | 4.3.3 | Power-on Reset and PLL Timing | | 4.3.4 | On-Chip Oscillator Characteristics | | 4.3.5 | JTAG Timing 103 | | 4.3.6 | SSC Master Mode Timing | | 5 | Package and Reliability | | 5.1 | Package Parameters (PG-TSSOP-38) | | 5.2 | Package Outline | | 5.3 | Quality Declaration | # 8-Bit Single-Chip Microcontroller XC800 Family SAL-XC866 # 1 Summary of Features - High-performance XC800 Core - compatible with standard 8051 processor - two clocks per machine cycle architecture (for memory access without wait state) - two data pointers - On-chip memory - 8 Kbytes of Boot ROM - 256 bytes of RAM - 512 bytes of XRAM - 4/8/16 Kbytes of Flash (includes memory protection strategy) - I/O port supply at 3.3 V/5.0 V and core logic supply at 2.5 V (generated by embedded voltage regulator) ## (further features are on next page) Figure 1 SAL-XC866 Functional Units ## **Summary of Features** ## Features (continued): - · Reset generation - Power-On reset - Hardware reset - Brownout reset for core logic supply - Watchdog timer reset - Power-Down Wake-up reset - On-chip OSC and PLL for clock generation - PLL loss-of-lock detection - · Power saving modes - slow-down mode - idle mode - power-down mode with wake-up capability via RXD or EXINT0 - clock gating control to each peripheral - Programmable 16-bit Watchdog Timer (WDT) - Four ports - 19 pins as digital I/O - 8 pins as digital/analog input - 8-channel, 10-bit ADC - Three 16-bit timers - Timer 0 and Timer 1 (T0 and T1) - Timer 2 - Capture/compare unit for PWM signal generation (CCU6) - Full-duplex serial interface (UART) - Synchronous serial channel (SSC) - On-chip debug support - 1 Kbyte of monitor ROM (part of the 8-Kbyte Boot ROM) - 64 bytes of monitor RAM - · PG-TSSOP-38 pin package - Temperature range T<sub>A</sub>: - SAL (-40 to 150 °C) ## **Summary of Features** #### **SAL-XC866 Variant Devices** The SAL-XC866 product family features devices with different configurations and program memory sizes, offering cost-effective solution for different application requirements. The list of SAL-XC866 devices and their differences are summarized in Table 1. Table 1 Device Summary | Device<br>Type | Device Name | Power<br>Supply (V) | P-Flash<br>Size<br>(Kbytes) | D-Flash<br>Size<br>(Kbytes) | LIN BSL<br>Support | |---------------------|-----------------|---------------------|-----------------------------|-----------------------------|--------------------| | Flash <sup>1)</sup> | SAL-XC866L-4FRA | 5.0 | 12 | 4 | Yes | | | SAL-XC866L-2FRA | 5.0 | 4 | 4 | Yes | | | SAL-XC866L-4FRA | 3.3 | 12 | 4 | Yes | | | SAL-XC866L-2FRA | 3.3 | 4 | 4 | Yes | <sup>1)</sup> The flash memory (P-Flash and D-Flash) can be used for code or data. ## **Ordering Information** The ordering code for Infineon Technologies microcontrollers provides an exact reference to the required product. This ordering code identifies: - The derivative itself, i.e. its function set, the temperature range, and the supply voltage - the package and the type of delivery For the available ordering codes for the SAL-XC866, please refer to your responsible sales representative or your local distributor. As this document refers to all the derivatives, some descriptions may not apply to a specific product. For simplicity all versions are referred to by the term SAL-XC866 throughout this document. # 2 General Device Information # 2.1 Block Diagram Figure 2 SAL-XC866 Block Diagram # 2.2 Logic Symbol Figure 3 SAL-XC866 Logic Symbol # 2.3 Pin Configuration | MBC | 10 | | 38 RESET | |-----------------------------------------------|----|-------|---------------------------------------| | P0.3/SCLK_1/COUT63_1 | 2 | | 37 P3.5/COUT62_0 | | P0.4/MTSR_1/CC62_1 | 3 | | 36 P3.4/CC62_0 | | P0.5/MRST_1/EXINT0_0/COUT62_1 | 4 | | 35 P3.3/COUT61_0 | | XTAL2 | 5 | | 34 P3.2/CCPOS2_2/CC61_0 | | XTAL1 | 6 | | 33 P3.1/CCPOS0_2/CC61_2/COUT60_0 | | V <sub>SSC</sub> | 7 | | 32 P3.0/CCPOS1_2/CC60_0 | | V <sub>DDC</sub> | 8 | | 31 P3.7/EXINT4/COUT63_0 | | P1.6/CCPOS1_1/T12HR_0/EXINT6 | 9 | | 30 P3.6/CTRAP_0 | | P1.7/CCPOS2_1/T13HR_0 | 10 | XC866 | 29 P1.5/CCPOS0_1/EXINT5/EXF2_0/RXDO_0 | | TMS | 11 | | 28 P1.1/EXINT3/TDO_1/TXD_0 | | P0.0/TCK_0/T12HR_1/CC61_1/CLKOUT/RXDO_1 | 12 | | 27 P1.0/RXD_0/T2EX | | P0.2/CTRAP_2/TDO_0/TXD_1 | 13 | | 26 P2.7/AN7 | | P0.1/TDI_0/T13HR_1/RXD_1/EXF2_1/COUT61_1 | 14 | | 25 V <sub>AREF</sub> | | P2.0/CCPOS0_0/EXINT1/T12HR_2/TCK_1/CC61_3/AN0 | 15 | | 24 V <sub>AGND</sub> | | P2.1/CCPOS1_0/EXINT2/T13HR_2/TDI_1/CC62_3/AN1 | 16 | | 23 P2.6/AN6 | | P2.2/CCPOS2_0/CTRAP_1/CC60_3/AN2 | 17 | | 22 P2.5/AN5 | | V <sub>DDP</sub> | 18 | | 21 P2.4/AN4 | | V <sub>SSP</sub> | 19 | | 20 P2.3/AN3 | Figure 4 SAL-XC866 Pin Configuration, PG-TSSOP-38 Package (top view) # 2.4 Pin Definitions and Functions Table 2 Pin Definitions and Functions | Symbol | Pin<br>Number | Туре | Reset<br>State | Function | | |--------|---------------|------|----------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------| | P0 | | I/O | | port. It can b | -bit bidirectional general purpose I/O be used as alternate functions for the 6, UART, and the SSC. | | P0.0 | 12 | | Hi-Z | TCK_0<br>T12HR_1 | JTAG Clock Input<br>CCU6 Timer 12 Hardware Run<br>Input | | | | | | CC61_1<br>CLKOUT<br>RXDO_1 | Input/Output of Capture/Compare channel 1 Clock Output UART Transmit Data Output | | P0.1 | 14 | | Hi-Z | TDI_0<br>T13HR_1 | JTAG Serial Data Input<br>CCU6 Timer 13 Hardware Run<br>Input | | | | | | RXD_1<br>COUT61_1 | UART Receive Data Input Output of Capture/Compare channel 1 | | P0.2 | 13 | | PU | EXF2_1<br>CTRAP_2<br>TDO_0<br>TXD_1 | Timer 2 External Flag Output CCU6 Trap Input JTAG Serial Data Output UART Transmit Data Output/ Clock Output | | P0.3 | 2 | | Hi-Z | SCK_1<br>COUT63_1 | SSC Clock Input/Output Output of Capture/Compare channel 3 | | P0.4 | 3 | | Hi-Z | MTSR_1<br>CC62_1 | SSC Master Transmit Output/<br>Slave Receive Input<br>Input/Output of Capture/Compare<br>channel 2 | | P0.5 | 4 | | Hi-Z | MRST_1 EXINT0_0 COUT62_1 | SSC Master Receive Input/<br>Slave Transmit Output<br>External Interrupt Input 0<br>Output of Capture/Compare<br>channel 2 | Table 2 Pin Definitions and Functions (cont'd) | Symbol | Pin<br>Number | Туре | Reset<br>State | Function | | |--------|---------------|------|----------------|----------------------------------------|-----------------------------------------------------------------------------------------------------| | P1 | | I/O | | port. It can b | -bit bidirectional general purpose I/O e used as alternate functions for the 5, UART, and the SSC. | | P1.0 | 27 | | PU | RXD_0<br>T2EX | UART Receive Data Input<br>Timer 2 External Trigger Input | | P1.1 | 28 | | PU | EXINT3<br>TDO_1<br>TXD_0 | External Interrupt Input 3 JTAG Serial Data Output UART Transmit Data Output/ Clock Output | | P1.5 | 29 | | PU | CCPOS0_1<br>EXINT5<br>EXF2_0<br>RXDO_0 | CCU6 Hall Input 0 External Interrupt Input 5 TImer 2 External Flag Output UART Transmit Data Output | | P1.6 | 9 | | PU | CCPOS1_1<br>T12HR_0<br>EXINT6 | CCU6 Hall Input 1<br>CCU6 Timer 12 Hardware Run<br>Input<br>External Interrupt Input 6 | | P1.7 | 10 | | PU | CCPOS2_1<br>T13HR_0 | • • | | | | | | | .6 can be used as a software chip t for the SSC. | Table 2 Pin Definitions and Functions (cont'd) | Symbol | Pin<br>Number | Туре | Reset<br>State | Function | | |--------|---------------|------|----------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | P2 | | I | | can be used inputs of the | B-bit general purpose input-only port. It as alternate functions for the digital JTAG and CCU6. It is also used as the s for the ADC. | | P2.0 | 15 | | Hi-Z | CCPOS0_0<br>EXINT1<br>T12HR_2 | CCU6 Hall Input 0 External Interrupt Input 1 CCU6 Timer 12 Hardware Run Input | | | | | | TCK_1<br>CC61_3<br>AN0 | JTAG Clock Input Input of Capture/Compare channel 1 Analog Input 0 | | P2.1 | 16 | | Hi-Z | CCPOS1_0<br>EXINT2<br>T13HR_2 | CCU6 Hall Input 1 External Interrupt Input 2 CCU6 Timer 13 Hardware Run Input | | | | | | TDI_1<br>CC62_3<br>AN1 | JTAG Serial Data Input Input of Capture/Compare channel 2 Analog Input 1 | | P2.2 | 17 | | Hi-Z | CCPOS2_0<br>CTRAP_1<br>CC60_3<br>AN2 | CCU6 Hall Input 2<br>CCU6 Trap Input<br>Input of Capture/Compare channel 0<br>Analog Input 2 | | P2.3 | 20 | | Hi-Z | AN3 | Analog Input 3 | | P2.4 | 21 | | Hi-Z | AN4 | Analog Input 4 | | P2.5 | 22 | | Hi-Z | AN5 | Analog Input 5 | | P2.6 | 23 | | Hi-Z | AN6 | Analog Input 6 | | P2.7 | 26 | | Hi-Z | AN7 | Analog Input 7 | Table 2 Pin Definitions and Functions (cont'd) | Symbol | Pin<br>Number | Туре | Reset<br>State | Function | | |--------|---------------|------|----------------|--------------------|-------------------------------------------------------------------------------| | P3 | | I | | | directional general purpose I/O port. It as alternate functions for the CCU6. | | P3.0 | 32 | | Hi-Z | CCPOS1_2<br>CC60_0 | CCU6 Hall Input 1<br>Input/Output of Capture/Compare<br>channel 0 | | P3.1 | 33 | | Hi-Z | CCPOS0_2<br>CC61_2 | CCU6 Hall Input 0<br>Input/Output of Capture/Compare<br>channel 1 | | | | | | COUT60_0 | Output of Capture/Compare channel 0 | | P3.2 | 34 | | Hi-Z | CCPOS2_2<br>CC61_0 | CCU6 Hall Input 2<br>Input/Output of Capture/Compare<br>channel 1 | | P3.3 | 35 | | Hi-Z | COUT61_0 | Output of Capture/Compare channel 1 | | P3.4 | 36 | | Hi-Z | CC62_0 | Input/Output of Capture/Compare channel 2 | | P3.5 | 37 | | Hi-Z | COUT62_0 | Output of Capture/Compare channel 2 | | P3.6 | 30 | | PD | CTRAP_0 | CCU6 Trap Input | | P3.7 | 31 | | Hi-Z | EXINT4<br>COUT63_0 | External Interrupt Input 4 Output of Capture/Compare channel 3 | Table 2 Pin Definitions and Functions (cont'd) | Symbol | Pin<br>Number | Туре | Reset<br>State | Function | |-------------------|---------------|------|----------------|--------------------------------------------------------------------| | $V_{\rm DDP}$ | 18 | _ | _ | I/O Port Supply (3.3 V/5.0 V) Also used by EVR and analog modules. | | V <sub>SSP</sub> | 19 | - | _ | I/O Port Ground | | V <sub>DDC</sub> | 8 | - | _ | Core Supply Monitor (2.5 V) | | V <sub>SSC</sub> | 7 | - | _ | Core Supply Ground | | V <sub>AREF</sub> | 25 | _ | _ | ADC Reference Voltage | | V <sub>AGND</sub> | 24 | - | _ | ADC Reference Ground | | XTAL1 | 6 | I | Hi-Z | External Oscillator Input (NC if not needed) | | XTAL2 | 5 | 0 | Hi-Z | External Oscillator Output (NC if not needed) | | TMS | 11 | I | PD | Test Mode Select | | RESET | 38 | 1 | PU | Reset Input | | MBC <sup>1)</sup> | 1 | I | PU | Monitor & BootStrap Loader Control | An external pull-up device in the range of 4.7 k $\Omega$ to 100 k $\Omega$ is required to enter user mode. Alternatively MBC can be tied to high if alternate functions (for debugging) of the pin are not utilized. # 3 Functional Description #### 3.1 Processor Architecture The SAL-XC866 is based on a high-performance 8-bit Central Processing Unit (CPU) that is compatible with the standard 8051 processor. While the standard 8051 processor is designed around a 12-clock machine cycle, the SAL-XC866 CPU uses a 2-clock machine cycle. This allows fast access to ROM or RAM memories without wait state. Access to the Flash memory, however, requires an additional wait state (one machine cycle). The instruction set consists of 45% one-byte, 41% two-byte and 14% three-byte instructions. The SAL-XC866 CPU provides a range of debugging features, including basic stop/start, single-step execution, breakpoint support and read/write access to the data memory, program memory and SFRs. **Figure 5** shows the CPU functional blocks. Figure 5 CPU Block Diagram # 3.2 Memory Organization The SAL-XC866 CPU operates in the following five address spaces: - 8 Kbytes of Boot ROM program memory - 256 bytes of internal RAM data memory - 512 bytes of XRAM memory - a 128-byte Special Function Register area - 4/8/16 Kbytes of Flash program memory Figure 6 illustrates the memory address spaces of the SAL-XC866-4FR devices. Figure 6 Memory Map of SAL-XC866 Flash Devices ## 3.2.1 Memory Protection Strategy The SAL-XC866 memory protection strategy includes: - Read-out protection: The Flash Memory can be enabled for read-out protection and ROM memory is always protected. - Program and erase protection: The Flash memory in all devices can be enabled for program and erase protection. Flash memory protection is available in two modes: - Mode 0: Only the P-Flash is protected; the D-Flash is unprotected - Mode 1: Both the P-Flash and D-Flash are protected The selection of each protection mode and the restrictions imposed are summarized in **Table 3**. Table 3 Flash Protection Modes | Mode | 0 | 1 | |---------------------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------------------| | Activation | Program a valid password via BSL m | node 6 | | Selection | MSB of password = 0 | MSB of password = 1 | | P-Flash contents can be read by | Read instructions in the P-Flash | Read instructions in the P-Flash or D-Flash | | P-Flash program and erase | Not possible | Not possible | | D-Flash contents can be read by | Read instructions in any program memory | Read instructions in the P-Flash or D-Flash | | D-Flash program | Possible | Not possible | | D-Flash erase | Possible, on the condition that bit DFLASHEN in register MISC_CON is set to 1 prior to each erase operation | Not possible | BSL mode 6, which is used for enabling Flash protection, can also be used for disabling Flash protection. Here, the programmed password must be provided by the user. A password match triggers an automatic erase of the read-protected Flash contents, see **Table 4**, and the programmed password is erased. The Flash protection is then disabled upon the next reset. ## For XC866-2FR and XC866-4FR devices: The selection of protection type is summarized in Table 4. Table 4 Flash Protection Type for XC866-2FR and XC866-4FR devices | PASSWORD | Type of Protection | Flash Banks to Erase when<br>Unprotected | |-----------------------|-------------------------|------------------------------------------| | 1XXXXXXX <sub>B</sub> | Flash Protection Mode 1 | All Banks | | 0XXXXXXX <sub>B</sub> | Flash Protection Mode 0 | P-Flash Bank | Although no protection scheme can be considered infallible, the SAL-XC866 memory protection strategy provides a very high level of protection for a general purpose microcontroller. Reset Value: 00... ## 3.2.2 Special Function Register The Special Function Registers (SFRs) occupy direct internal data memory space in the range $80_{\rm H}$ to FF<sub>H</sub>. All registers, except the program counter, reside in the SFR area. The SFRs include pointers and registers that provide an interface between the CPU and the on-chip peripherals. As the 128-SFR range is less than the total number of registers required, address extension mechanisms are required to increase the number of addressable SFRs. The address extension mechanisms include: - Mapping - Paging ## 3.2.2.1 Address Extension by Mapping Address extension is performed at the system level by mapping. The SFR area is extended into two portions: the standard (non-mapped) SFR area and the mapped SFR area. Each portion supports the same address range $80_{\rm H}$ to FF<sub>H</sub>, bringing the number of addressable SFRs to 256. The extended address range is not directly controlled by the CPU instruction itself, but is derived from bit RMAP in the system control register SYSCON0 at address $8F_{\rm H}$ . To access SFRs in the mapped area, bit RMAP in SFR SYSCON0 must be set. Alternatively, the SFRs in the standard area can be accessed by clearing bit RMAP. The SFR area can be selected as shown in **Figure 7**. # SYSCON0 System Control Register 0 | • | ,, 0.0 0 | ond of itog | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | 110001 | · value. oo <sub>H</sub> | |---|----------|-------------|-----------------------------------------|---|---|----|--------|--------------------------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 1 | 0 | 1 | ı | 1 | 0 | RMAP | | _ | | | r | | | rw | r | rw | | Field | Bits | Туре | Description | |-------|---------|------|---------------------------------------------------------------------------------------------------------------------------------------| | RMAP | 0 | rw | Special Function Register Map Control The access to the standard SFR area is enabled. The access to the mapped SFR area is enabled. | | 1 | 2 | rw | Reserved Returns the last value if read; should be written with 1. | | 0 | 1,[7:3] | r | Reserved Returns 0 if read; should be written with 0. | Note: The RMAP bit must be cleared/set by ANL or ORL instructions. The rest bits of SYSCON0 should not be modified. As long as bit RMAP is set, the mapped SFR area can be accessed. This bit is not cleared automatically by hardware. Thus, before standard/mapped registers are accessed, bit RMAP must be cleared/set, respectively, by software. Figure 7 Address Extension by Mapping ## 3.2.2.2 Address Extension by Paging Address extension is further performed at the module level by paging. With the address extension by mapping, the SAL-XC866 has a 256-SFR address range. However, this is still less than the total number of SFRs needed by the on-chip peripherals. To meet this requirement, some peripherals have a built-in local address extension mechanism for increasing the number of addressable SFRs. The extended address range is not directly controlled by the CPU instruction itself, but is derived from bit field PAGE in the module page register MOD\_PAGE. Hence, the bit field PAGE must be programmed before accessing the SFR of the target module. Each module may contain a different number of pages and a different number of SFRs per page, depending on the specific requirement. Besides setting the correct RMAP bit value to select the SFR area, the user must also ensure that a valid PAGE is selected to target the desired SFR. A page inside the extended address range can be selected as shown in Figure 8. Figure 8 Address Extension by Paging In order to access a register located in a page different from the actual one, the current page must be left. This is done by reprogramming the bit field PAGE in the page register. Only then can the desired access be performed. If an interrupt routine is initiated between the page register access and the module register access, and the interrupt needs to access a register located in another page, the current page setting can be saved, the new one programmed and finally, the old page setting restored. This is possible with the storage fields $MOD\_STx$ (x = 0 - 3) for the save and restore action of the current page setting. By indicating which storage bit field should be used in parallel with the new page value, a single write operation can: - Save the contents of PAGE in MOD\_STx before overwriting with the new value (this is done in the beginning of the interrupt routine to save the current page setting and program the new page number); or - Overwrite the contents of PAGE with the contents of MOD\_STx, ignoring the value written to the bit positions of PAGE (this is done at the end of the interrupt routine to restore the previous page setting before the interrupt occurred) Figure 9 Storage Elements for Paging With this mechanism, a certain number of interrupt routines (or other routines) can perform page changes without reading and storing the previously used page information. The use of only write operations makes the system simpler and faster. Consequently, this mechanism significantly improves the performance of short interrupt routines. The SAL-XC866 supports local address extension for: - Parallel Ports - Analog-to-Digital Converter (ADC) - Capture/Compare Unit 6 (CCU6) - System Control Registers The page register has the following definition: # MOD\_PAGE Page Register for module MOD Reset Value: 00<sub>H</sub> | Field | Bits | Туре | Description | |-------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PAGE | [2:0] | rw | Page Bits When written, the value indicates the new page. When read, the value indicates the currently active page. | | STNR | [5:4] | w | Storage Number This number indicates which storage bit field is the target of the operation defined by bit field OP. If OP = 10 <sub>B</sub> , the contents of PAGE are saved in MOD_STx before being overwritten with the new value. If OP = 11 <sub>B</sub> , the contents of PAGE are overwritten by the contents of MOD_STx. The value written to the bit positions of PAGE is ignored. 00 MOD_ST0 is selected. 01 MOD_ST1 is selected. 10 MOD_ST2 is selected. 11 MOD_ST3 is selected. | | Field | Bits | Туре | Description | |-------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OP | [7:6] | W | Operation OX Manual page mode. The value of STNR is ignored and PAGE is directly written. 10 New page programming with automatic page saving. The value written to the bit positions of PAGE is stored. In parallel, the previous contents of PAGE are saved in the storage bit field MOD_STx indicated by STNR. 11 Automatic restore page action. The value written to the bit positions PAGE is ignored and instead, PAGE is overwritten by the contents of the storage bit field MOD_STx indicated by STNR. | | 0 | 3 | r | Reserved Returns 0 if read; should be written with 0. | Reset Value: 07 u ## 3.2.3 Bit Protection Scheme The bit protection scheme prevents direct software writing of selected bits (i.e., protected bits) using the PASSWD register. When the bit field MODE is 11<sub>B</sub>, writing 10011<sub>B</sub> to the bit field PASS opens access to writing of all protected bits, and writing 10101<sub>B</sub> to the bit field PASS closes access to writing of all protected bits. Note that access is opened for maximum 32 CCLKs if the "close access" password is not written. If "open access" password is written again before the end of 32 CCLK cycles, there will be a recount of 32 CCLK cycles. The protected bits include NDIV, WDTEN, PD, and SD. # PASSWD Password Register | | Ū | | | | | | | |---|---|------|---|---|---------------|----|-----| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 1 | PASS | ! | | PROTECT<br>_S | МС | DDE | | | | wh | | | rh | r | w | | Field | Bits | Туре | Description | |-----------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MODE | [1:0] | rw | Bit Protection Scheme Control bits 00 Scheme Disabled 11 Scheme Enabled (default) Others: Scheme Enabled These two bits cannot be written directly. To change the value between 11 <sub>B</sub> and 00 <sub>B</sub> , the bit field PASS must be written with 11000 <sub>B</sub> ; only then, will the MODE[1:0] be registered. | | PROTECT_S | 2 | rh | Bit Protection Signal Status bit This bit shows the status of the protection. O Software is able to write to all protected bits. Software is unable to write to any protected bits. | | PASS | [7:3] | wh | Password bits The Bit Protection Scheme only recognizes three patterns. 11000 <sub>B</sub> Enables writing of the bit field MODE. 10011 <sub>B</sub> Opens access to writing of all protected bits. 10101 <sub>B</sub> Closes access to writing of all protected bits. | # 3.2.4 SAL-XC866 Register Overview The SFRs of the SAL-XC866 are organized into groups according to their functional units. The contents (bits) of the SFRs are summarized in **Table 5** to **Table 13**, with the addresses of the bitaddressable SFRs appearing in bold typeface. The CPU SFRs can be accessed in both the standard and mapped memory areas (RMAP = 0 or 1). Table 5 CPU Register Overview | Addr | Register Name | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------------|----------------------------------|------------------------|-----------|------------|------------|------------|------------|-------|------|------|-------|--| | RMAP = | 0 or 1 | | 1 | II. | I | ı | | I | I | | I | | | 81 <sub>H</sub> | SP | Reset: 07 <sub>H</sub> | Bit Field | | | | S | P | | | | | | | Stack Pointer Register | | Туре | | | | r | w | | | | | | 82 <sub>H</sub> | DPL | Reset: 00 <sub>H</sub> | Bit Field | DPL7 | DPL6 | DPL5 | DPL4 | DPL3 | DPL2 | DPL1 | DPL0 | | | | Data Pointer Register Lo | w | Туре | rw | | 83 <sub>H</sub> | DPH | Reset: 00 <sub>H</sub> | Bit Field | DPH7 | DPH6 | DPH5 | DPH4 | DPH3 | DPH2 | DPH1 | DPH0 | | | | Data Pointer Register Hi | gh | Туре | rw | | 87 <sub>H</sub> | PCON | Reset: 00 <sub>H</sub> | Bit Field | SMOD | | 0 | | GF1 | GF0 | 0 | IDLE | | | | Power Control Register | | Туре | rw | | r | | rw | rw | r | rw | | | 88 <sub>H</sub> | TCON | Reset: 00 <sub>H</sub> | Bit Field | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | | | | Timer Control Register | | Туре | rwh | rw | rwh | rw | rwh | rw | rwh | rw | | | 89 <sub>H</sub> | TMOD | Reset: 00 <sub>H</sub> | Bit Field | GATE1 | 0 | T. | 1M | GATE0 | 0 | TO | M | | | | Timer Mode Register | | Туре | rw | r | r | w | rw | r | r | w | | | 8A <sub>H</sub> | TL0 | Reset: 00 <sub>H</sub> | Bit Field | | | | V | AL | | | | | | | Timer 0 Register Low | | Туре | | | | rv | vh | | | | | | 8B <sub>H</sub> | TL1 | Reset: 00 <sub>H</sub> | Bit Field | | | | V | ٩L | | | | | | | Timer 1 Register Low | | Туре | | | | rv | vh | | | | | | 8C <sub>H</sub> | TH0 | Reset: 00 <sub>H</sub> | Bit Field | | | | V | ٩L | | | | | | | Timer 0 Register High | | Туре | | | | rv | vh | | | | | | 8D <sub>H</sub> | TH1 | Reset: 00 <sub>H</sub> | Bit Field | | | | V | ٩L | | | | | | | Timer 1 Register High | | Туре | | | | rv | vh | | | | | | 98 <sub>H</sub> | SCON | Reset: 00 <sub>H</sub> | Bit Field | SM0 | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | | | | Serial Channel Control R | egister | Туре | rw | rw | rw | rw | rw | rwh | rwh | rwh | | | 99 <sub>H</sub> | SBUF | Reset: 00 <sub>H</sub> | Bit Field | | | | V | ٩L | | | | | | | Serial Data Buffer Regist | er | Туре | | | | rv | vh | | | | | | A2 <sub>H</sub> | EO | Reset: 00 <sub>H</sub> | Bit Field | | 0 | | TRAP_ | | 0 | | DPSEL | | | | Extended Operation Reg | ister | | | | | EN | | | | 0 | | | | | | Туре | | r | | rw | | r | 1 | rw | | | A8 <sub>H</sub> | IENO | Reset: 00 <sub>H</sub> | Bit Field | EA | 0 | ET2 | ES | ET1 | EX1 | ET0 | EX0 | | | | Interrupt Enable Registe | | Туре | rw | r | rw | rw | rw | rw | rw | rw | | | B8 <sub>H</sub> | IP | Reset: 00 <sub>H</sub> | Bit Field | - ( | 0 | PT2 | PS | PT1 | PX1 | PT0 | PX0 | | | | Interrupt Priority Register | | Туре | | r | rw | rw | rw | rw | rw | rw | | | B9 <sub>H</sub> | IPH | Reset: 00 <sub>H</sub> | Bit Field | ( | 0 | PT2H | PSH | PT1H | PX1H | PT0H | PX0H | | | | Interrupt Priority Register | - | Type | | r | rw | rw | rw | rw | rw | rw | | | D0 <sub>H</sub> | PSW<br>Brogrom Status Word Bo | Reset: 00 <sub>H</sub> | Bit Field | CY | AC | F0 | RS1 | RS0 | OV | F1 | Р | | | | Program Status Word Re | | Туре | rw | rwh | rwh | rw | rw | rwh | rwh | rh | | | E0 <sub>H</sub> | ACC | Reset: 00 <sub>H</sub> | Bit Field | ACC7 | ACC6 | ACC5 | ACC4 | ACC3 | ACC2 | ACC1 | ACC0 | | | | Accumulator Register | | Туре | rw | | E8 <sub>H</sub> | IEN1<br>Interrupt Enable Registe | Reset: 00 <sub>H</sub> | Bit Field | ECCIP<br>3 | ECCIP<br>2 | ECCIP<br>1 | ECCIP<br>0 | EXM | EX2 | ESSC | EADC | | | | | | Туре | rw | Table 5 CPU Register Overview (cont'd) | Addr | Register Name | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|----------------------------------------------------------------|-----------|-------------|-------------|-------------|-------------|------|------|-------|-----------| | F0 <sub>H</sub> | B Reset: 00 <sub>H</sub> | Bit Field | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | | | B Register | Туре | rw | F8 <sub>H</sub> | IP1 Reset: 00 <sub>H</sub> Interrupt Priority Register 1 | Bit Field | PCCIP<br>3 | PCCIP<br>2 | PCCIP<br>1 | PCCIP<br>0 | PXM | PX2 | PSSC | PADC | | | | Type | rw | F9 <sub>H</sub> | IPH1 Reset: 00 <sub>H</sub> Interrupt Priority Register 1 High | Bit Field | PCCIP<br>3H | PCCIP<br>2H | PCCIP<br>1H | PCCIP<br>0H | PXMH | PX2H | PSSCH | PADC<br>H | | | | Туре | rw The system control SFRs can be accessed in the standard memory area (RMAP = 0). ## Table 6 System Control Register Overview | Reset: 00 <sub>H</sub> trol Register 0 Reset: 00 <sub>H</sub> er for System Control Reset: 00 <sub>H</sub> put Select Register Reset: 00 <sub>H</sub> quest Register 0 | Type Bit Field Type | , | DP<br>W | | 0<br>r<br>NR | 0 | | PAGE | RMAP<br>rw | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------------------------------------------------|----------------------------------------------------------------|--------------|-------------| | trol Register 0 Reset: 00 <sub>H</sub> er for System Control Reset: 00 <sub>H</sub> nput Select Register Reset: 00 <sub>H</sub> | Type Bit Field Type Bit Field | , | N | | r<br>NR | | | PAGE | | | Reset: 00 <sub>H</sub> er for System Control Reset: 00 <sub>H</sub> nput Select Register Reset: 00 <sub>H</sub> | Bit Field Type Bit Field | , | N | | NR | | | PAGE | rw | | Reset: 00 <sub>H</sub> | Type Bit Field | , | N | | | | | PAGE | | | Reset: 00 <sub>H</sub> | Type Bit Field | , | N | | | | | PAGE | | | Reset: 00 <sub>H</sub> nput Select Register Reset: 00 <sub>H</sub> | Bit Field | | | ٧ | ٧ | | 0 | | | | nput Select Register Reset: 00 <sub>H</sub> | | | • | | | r | | rwh | | | nput Select Register Reset: 00 <sub>H</sub> | | - | ^ | | | | | | | | | Туре | | 0 | JTAG<br>TDIS | JTAG<br>TCKS | | 0 | EXINT<br>0IS | URRIS | | | | | r | rw | rw | | r | rw | rw | | | Bit Field | 0 | EXINT<br>6 | EXINT<br>5 | EXINT<br>4 | EXINT<br>3 | EXINT<br>2 | EXINT<br>1 | EXINT<br>0 | | | Type | r | rwh | Reset: 00 <sub>H</sub><br>quest Register 1 | Bit Field | | 0 | | ADCS<br>RC1 | ADCS<br>RC0 | RIR | TIR | EIR | | | Туре | | r | | rwh | rwh | rwh | rwh | rwh | | Reset: 00 <sub>H</sub> | Bit Field | EXI | NT3 | EXI | NT2 | EXI | NT1 | EXI | NT0 | | errupt Control Register 0 | Туре | r | w | r | W | rw | | r | w | | Reset: 00 <sub>H</sub> | Bit Field | - | 0 | EXI | NT6 | EXI | NT5 | EXI | NT4 | | errupt Control Register 1 | Type | | r | | W | | w | | w | | Reset: 00 <sub>H</sub><br>Register | Bit Field | 0 | NMI<br>ECC | NMI<br>VDDP | NMI<br>VDD | NMI<br>OCDS | NMI<br>FLASH | NMI<br>PLL | NMI<br>WDT | | | Туре | r | rw | Reset: 00 <sub>H</sub><br>Register | Bit Field | 0 | FNMI<br>ECC | FNMI<br>VDDP | FNMI<br>VDD | FNMI<br>OCDS | FNMI<br>FLASH | FNMI<br>PLL | FNMI<br>WDT | | | Туре | r | rwh | | ' | BG | SEL | 0 | BREN | | BRPRE | | R | | | | r | w | r | rw | | rw | | rw | | | Bit Field | | | | BR_V | ALUE | | | | | | Туре | | | | | | | | | | | Bit Field | BGS | SYNEN | ERRSY<br>N | EOFSY<br>N | BRK | NDOV | FDM | FDEN | | | Туре | rw | rw | rwh | rwh | rwh | rwh | rw | rw | | H FDSTEP Reset: 00 <sub>H</sub> Fractional Divider Reload Register | | | | | ST | EP | | | | | | Туре | | | | | | | | | | FDRES Reset: 00 <sub>H</sub> | | eld RESULT | | | | | | | | | | Type | rh | | | | | | | | | | Control Register Reset: 00 <sub>H</sub> Firmer/Reload Register Reset: 00 <sub>H</sub> ivider Control Register Reset: 00 <sub>H</sub> ivider Reload Register | Reset: 00 <sub>H</sub> Control Register Reset: 00 <sub>H</sub> Firmer/Reload Register Reset: 00 <sub>H</sub> ivider Control Register Reset: 00 <sub>H</sub> ivider Reload Register Reset: 00 <sub>H</sub> ivider Reload Register Reset: 00 <sub>H</sub> ivider Reload Register Reset: 00 <sub>H</sub> Bit Field Type Reset: 00 <sub>H</sub> Bit Field | Reset: 00 <sub>H</sub> Bit Field Type r | Reset: 00 <sub>H</sub> Bit Field BGSEL Type rw Reset: 00 <sub>H</sub> Bit Field Type Fimer/Reload Register Reset: 00 <sub>H</sub> Bit Field Type Reset: 00 <sub>H</sub> Bit Field BGS SYNEN ivider Control Register Reset: 00 <sub>H</sub> Bit Field Type rw rw Reset: 00 <sub>H</sub> Bit Field Type Reset: 00 <sub>H</sub> Bit Field BGS SYNEN Type rw rw Reset: 00 <sub>H</sub> Bit Field Type Reset: 00 <sub>H</sub> Bit Field | Reset: 00 | Reset: 00H Bit Field BGSEL 0 BREN Type rw r rw | Reset: 00H Bit Field BGSEL 0 BREN Type rw r rw | Reset: 00 | Reset: 00 | Table 6 System Control Register Overview (cont'd) | Addr | Register Name | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|----------------------------------------------------------------|-----------|--------------|------------|--------|-----------|------------|---------------|-----------------------------------------|-------------| | B3 <sub>H</sub> | ID Reset: 01 <sub>H</sub> | Bit Field | | 1 | PRODID | | | | VERID | ı | | | Identity Register | Туре | | | r | | | | r | | | B4 <sub>H</sub> | PMCON0 Reset: 00 <sub>H</sub> Power Mode Control Register 0 | Bit Field | 0 | WDT<br>RST | WKRS | WK<br>SEL | SD | PD | W | /S | | | | Туре | r | rwh | rwh | rw | rw | rwh | r | w | | B5 <sub>H</sub> | PMCON1 Reset: 00 <sub>H</sub> Power Mode Control Register 1 | Bit Field | | | 0 | | T2_DIS | CCU<br>_DIS | SSC<br>_DIS | ADC<br>_DIS | | | | Туре | | | r | | rw | rw | SSC _DIS _ rw ORD RES _ rwh RESLE _ rwh | rw | | B6 <sub>H</sub> | OSC_CON Reset: 08 <sub>H</sub> OSC Control Register | Bit Field | | 0 | | OSC<br>PD | XPD | OSC<br>SS | | OSCR | | | | Туре | | r | | rw | rw | rw | rwh | rh | | B7 <sub>H</sub> | PLL_CON Reset: 20 <sub>H</sub> PLL Control Register | Bit Field | | NI | OIV | | VCO<br>BYP | OSC<br>DISC | RESLD | LOCK | | | | Туре | | r | w | | rw | rw | rwh | rh | | BA <sub>H</sub> | CMCON Reset: 00 <sub>H</sub> Clock Control Register | Bit Field | VCO 0<br>SEL | | | | | CLK | REL | | | | | Туре | rw | | r | | | r | w | | | BB <sub>H</sub> | PASSWD Reset: 07 <sub>H</sub><br>Password Register | Bit Field | | | PASS | | | PROTE<br>CT_S | МС | DDE | | | | Туре | | | W | | | rh | r | W | | BC <sub>H</sub> | FEAL Reset: 00 <sub>H</sub> | Bit Field | | | Е | CCERR | ADDR[7: | 0] | | | | | Flash Error Address Register Low | Type | | | | | rh | | | | | BD <sub>H</sub> | FEAH Reset: 00 <sub>H</sub> | Bit Field | | | E | CCERR | ADDR[15 | :8] | | | | | Flash Error Address Register High | Туре | | | | | rh | | | | | BE <sub>H</sub> | COCON Reset: 00 <sub>H</sub> Clock Output Control Register | Bit Field | | 0 | TLEN | COUT | | СО | REL | | | | | Туре | | r | rw | rw | | r | w | | | E9 <sub>H</sub> | MISC_CON Reset: 00 <sub>H</sub> Miscellaneous Control Register | Bit Field | | | | 0 | | | DFLAS<br>HEN | | | | | Туре | | | | r | | | | | | RMAP = | 0, Page 3 | | | | | | | | | | | B3 <sub>H</sub> | XADDRH Reset: F0 <sub>H</sub> | | | | | AD | DRH | | | | | | On-Chip XRAM Address Higher Orde | Type | | | | ı | w | | | | The WDT SFRs can be accessed in the mapped memory area (RMAP = 1). Table 7 WDT Register Overview | Addr | Register Name | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------------|---------------------------------------------------------------|-----------|-----------------------------|---|----|-----|--------|----|-----------|-----------|--| | RMAP = | 1 | | ! | | ł. | ! | ! | | ! | ! | | | BB <sub>H</sub> | WDTCON Reset: 00 <sub>H</sub> Watchdog Timer Control Register | Bit Field | 0 WINB WDT 0 WD<br>EN PR EN | | | | | | WDT<br>RS | WDT<br>IN | | | | | Туре | | r | rw | rh | r | rw | rwh | rw | | | BC <sub>H</sub> | WDTREL Reset: 00 <sub>H</sub> | Bit Field | WDTREL | | | | | | | | | | | Watchdog Timer Reload Register | Туре | rw | | | | | | | | | | BD <sub>H</sub> | WDTWINB Reset: 00 <sub>H</sub> Watchdog Window-Boundary Count | Bit Field | WDTWINB | | | | | | | | | | | Register | Туре | rw | | | | | | | | | | BE <sub>H</sub> | WDTL Reset: 00 <sub>H</sub> | Bit Field | | | | WDT | [7:0] | | | | | | | Watchdog Timer Register Low | Туре | | | | r | h | | | | | | BF <sub>H</sub> | WDTH Reset: 00 <sub>H</sub> | Bit Field | | | | WDT | [15:8] | | | | | | | Watchdog Timer Register High | Туре | | | | r | h | | | | | The Port SFRs can be accessed in the standard memory area (RMAP = 0). Table 8 Port Register Overview | Addr | Register Name | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|--------------------------------------|-----------|-----|-----|-----|-----|-----|-----|------|-----| | RMAP = | 0 | | | | | | | | | | | B2 <sub>H</sub> | PORT_PAGE Reset: 00 <sub>H</sub> | Bit Field | C | )P | ST | NR | 0 | | PAGE | | | | Page Register for PORT | Туре | , | N | ١ | N | r | | rwh | | | RMAP = | 0, Page 0 | • | | | | | | | | | | 80 <sub>H</sub> | P0_DATA Reset: 00 <sub>H</sub> | Bit Field | | 0 | P5 | P4 | P3 | P2 | P1 | P0 | | | P0 Data Register | Туре | | r | rwh | rwh | rwh | rwh | rwh | rwh | | 86 <sub>H</sub> | P0_DIR Reset: 00 <sub>H</sub> | Bit Field | | 0 | P5 | P4 | P3 | P2 | P1 | P0 | | | P0 Direction Register | Туре | | r | rw | rw | rw | rw | rw | rw | | 90 <sub>H</sub> | P1_DATA Reset: 00 <sub>H</sub> | Bit Field | P7 | P6 | P5 | | 0 | | P1 | P0 | | | P1 Data Register | Туре | rwh | rwh | rwh | | r | | rwh | rwh | | 91 <sub>H</sub> | P1_DIR Reset: 00 <sub>H</sub> | Bit Field | P7 | P6 | P5 | | 0 | | P1 | P0 | | | P1 Direction Register | Туре | rw | rw | rw | | r | | rw | rw | | A0 <sub>H</sub> | P2_DATA Reset: 00 <sub>H</sub> | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | | | P2 Data Register | Туре | rwh | A1 <sub>H</sub> | P2_DIR Reset: 00 <sub>H</sub> | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | | | P2 Direction Register | Туре | rw | B0 <sub>H</sub> | P3_DATA Reset: 00 <sub>H</sub> | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | | | P3 Data Register | Туре | rwh | B1 <sub>H</sub> | P3_DIR Reset: 00 <sub>H</sub> | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | | | P3 Direction Register | Туре | rw | RMAP = | 0, Page 1 | | | | | | | | | | | 80 <sub>H</sub> | P0_PUDSEL Reset: FF <sub>H</sub> | Bit Field | | 0 | P5 | P4 | P3 | P2 | P1 | P0 | | | P0 Pull-Up/Pull-Down Select Register | Туре | | r | rw | rw | rw | rw | rw | rw | | 86 <sub>H</sub> | P0_PUDEN Reset: C4 <sub>H</sub> | Bit Field | | 0 | P5 | P4 | P3 | P2 | P1 | P0 | | | P0 Pull-Up/Pull-Down Enable Register | Туре | | r | rw | rw | rw | rw | rw | rw | | 90 <sub>H</sub> | P1_PUDSEL Reset: FF <sub>H</sub> | Bit Field | P7 | P6 | P5 | | 0 | | P1 | P0 | | | P1 Pull-Up/Pull-Down Select Register | Туре | rw | rw | rw | | r | | rw | rw | | 91 <sub>H</sub> | P1_PUDEN Reset: FF <sub>H</sub> | Bit Field | P7 | P6 | P5 | | 0 | | P1 | P0 | | | P1 Pull-Up/Pull-Down Enable Register | Туре | rw | rw | rw | | r | | rw | rw | | A0 <sub>H</sub> | P2_PUDSEL Reset: FF <sub>H</sub> | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | | | P2 Pull-Up/Pull-Down Select Register | Туре | rw | A1 <sub>H</sub> | P2_PUDEN Reset: 00 <sub>H</sub> | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | | | P2 Pull-Up/Pull-Down Enable Register | 1 9 0 0 | rw | B0 <sub>H</sub> | P3_PUDSEL Reset: BF <sub>H</sub> | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | | | P3 Pull-Up/Pull-Down Select Register | Туре | rw | B1 <sub>H</sub> | P3_PUDEN Reset: 40 <sub>H</sub> | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | | | P3 Pull-Up/Pull-Down Enable Register | Type | rw | | 0, Page 2 | | | | | | | | | | | 80 <sub>H</sub> | P0_ALTSEL0 Reset: 00 <sub>H</sub> | Bit Field | | 0 | P5 | P4 | P3 | P2 | P1 | P0 | | | P0 Alternate Select 0 Register | Туре | | r | rw | rw | rw | rw | rw | rw | | 86 <sub>H</sub> | P0_ALTSEL1 Reset: 00 <sub>H</sub> | Bit Field | | 0 | P5 | P4 | P3 | P2 | P1 | P0 | | | P0 Alternate Select 1 Register | Туре | | r | rw | rw | rw | rw | rw | rw | | 90 <sub>H</sub> | P1_ALTSEL0 Reset: 00 <sub>H</sub> | Bit Field | P7 | P6 | P5 | | 0 | | P1 | P0 | | | P1 Alternate Select 0 Register | Туре | rw | rw | rw | | r | | rw | rw | | 91 <sub>H</sub> | P1_ALTSEL1 Reset: 00 <sub>H</sub> | Bit Field | P7 | P6 | P5 | | 0 | | P1 | P0 | | | P1 Alternate Select 1 Register | Туре | rw | rw | rw | | г | | rw | rw | | B0 <sub>H</sub> | P3_ALTSEL0 Reset: 00 <sub>H</sub> | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | | | P3 Alternate Select 0 Register | Туре | rw Table 8 Port Register Overview (cont'd) | Addr | Register Name | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|-----------------------------------|-----------|----|----|----|----------|----|----|----|----| | B1 <sub>H</sub> | P3_ALTSEL1 Reset: 00 <sub>H</sub> | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | | | P3 Alternate Select 1 Register | Туре | rw | RMAP = | 0, Page 3 | | | | | | | | | | | 80 <sub>H</sub> | P0_OD Reset: 00 <sub>H</sub> | Bit Field | ( | ) | P5 | P4 P3 P2 | | | P1 | P0 | | | P0 Open Drain Control Register | Туре | | r | rw | rw | rw | rw | rw | rw | | 90 <sub>H</sub> | P1_OD Reset: 00 <sub>H</sub> | Bit Field | P7 | P6 | P5 | | 0 | | P1 | P0 | | | P1 Open Drain Control Register | Туре | rw | rw | rw | | r | | rw | rw | | B0 <sub>H</sub> | P3_OD Reset: 00 <sub>H</sub> | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | | | P3 Open Drain Control Register | Туре | rw The ADC SFRs can be accessed in the standard memory area (RMAP = 0). Table 9 ADC Register Overview | Addr | Register Name | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------------|--------------------------------------------------------------------|-------------------------|-----------|------------|------------|-----|--------|------|---------|------------|------|--| | RMAP = | : 0 | | ļ | 1 | Į. | | 1 | ļ. | Į. | Į. | | | | D1 <sub>H</sub> | ADC_PAGE Reset: 00 | | Bit Field | С | OP STNR | | | 0 | 0 PAGE | | | | | | Page Register for ADC | | Туре | , | V | ١ | N | r | | rwh | | | | RMAP = | 0, Page 0 | | | | | | | | | | | | | CA <sub>H</sub> | | | Bit Field | ANON | DW | C. | TC | | ( | ) | | | | | Global Control Register | Global Control Register | | rw | rw | r | w | | | r | | | | CB <sub>H</sub> | ADC_GLOBSTR<br>Global Status Register | Reset: 00 <sub>H</sub> | Bit Field | | ) | | CHNR | | 0 | SAM<br>PLE | BUSY | | | | | | Туре | | r | | rh | | r | rh | rh | | | CCH | ADC_PRAR | Reset: 00 <sub>H</sub> | Bit Field | ASEN1 | ASEN0 | 0 | ARBM | CSM1 | PRIO1 | CSM0 | PRIO | | | | Priority and Arbitration Re | egister | Туре | rw | rw | r | rw | rw | rw | rw | rw | | | CD <sub>H</sub> | ADC_LCBR | Reset: B7 <sub>H</sub> | Bit Field | | BOU | ND1 | | | BOUND0 | | | | | | Limit Check Boundary Re | egister | Туре | | r | V | | | rw | | | | | CEH | CE <sub>H</sub> ADC_INPCR0 F | | Bit Field | STC | | | | | | | | | | | Input Class Register 0 | Туре | | | | w | | | | | | | | CF <sub>H</sub> | ADC_ETRCR Reset: 00 <sub>H</sub> External Trigger Control Register | | Bit Field | SYNEN<br>1 | SYNEN<br>0 | - | ETRSEL | 1 | ETRSEL0 | | | | | | | | Туре | rw | rw | | rw | | rw | | | | | RMAP = | 0, Page 1 | | | | | | | | | | - | | | CA <sub>H</sub> | ADC_CHCTR0 | Reset: 00 <sub>H</sub> | Bit Field | 0 | | LCC | | 0 | | RESI | RSEL | | | | Channel Control Registe | | Туре | r | | rw | | r | | | w | | | CB <sub>H</sub> | ADC_CHCTR1 | Reset: 00 <sub>H</sub> | Bit Field | 0 | | LCC | | 0 | | RESRSEL | | | | | Channel Control Registe | | Туре | r | | rw | | r | | rw | | | | CCH | ADC_CHCTR2 | Reset: 00 <sub>H</sub> | Bit Field | 0 | | LCC | | 0 | | RESRSEL | | | | | Channel Control Registe | | Туре | r | | rw | | | r | | rw | | | CDH | ADC_CHCTR3 | Reset: 00 <sub>H</sub> | Bit Field | 0 | LCC | | 0 | | RESRSEL | | | | | | Channel Control Registe | | Туре | r | | rw | | r | | rw | | | | CEH | ADC_CHCTR4 Channel Control Registe | Reset: 00 <sub>H</sub> | Bit Field | 0 | | LCC | | 0 | | RESRSEL | | | | | • | | Туре | r | | rw | | r | | rw | | | | CF <sub>H</sub> | ADC_CHCTR5 Channel Control Registe | Reset: 00 <sub>H</sub> | Bit Field | 0 | | LCC | | 0 | | RESRSEL | | | | | ŭ | | Туре | r | | rw | | r | | rw | | | | D2 <sub>H</sub> | ADC_CHCTR6 Channel Control Registe | Reset: 00 <sub>H</sub> | Bit Field | 0 | | LCC | | 0 | | _ | RSEL | | | | | | Туре | r | rw | | r | | | rw | | | | D3 <sub>H</sub> | ADC_CHCTR7 Channel Control Registe | Reset: 00 <sub>H</sub> | Bit Field | 0 | | LCC | | 0 | | _ | RSEL | | | | 0, Page 2 | | Type | r | | rw | | | r rw | | | | # Table 9 ADC Register Overview (cont'd) | Addr | Register Name | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-----------------|------------------------------------------|------------------------------------|-------------------|---------------|------------------------------------|-----|----------|----------|-------|-------|-----------|--|--|--| | CA <sub>H</sub> | ADC_RESR0L | Reset: 00 <sub>H</sub> | Bit Field | RESUL | LT[1:0] | 0 | VF | DRC | | CHNR | 1 | | | | | | Result Register 0 Low | | Туре | ri | h | r | rh | rh | rh | | | | | | | CB <sub>H</sub> | ADC_RESR0H | Reset: 00 <sub>H</sub> | Bit Field | RESULT[9:2] | | | | | | | | | | | | | Result Register 0 High | | Туре | | | | r | h | | | | | | | | CCH | ADC_RESR1L | Reset: 00 <sub>H</sub> | Bit Field | RESULT[1:0] 0 | | | VF | DRC | | | | | | | | | Result Register 1 Low | | Туре | ri | h | r | rh | rh | | rh | | | | | | CD <sub>H</sub> | ADC_RESR1H | Reset: 00 <sub>H</sub> | Bit Field | | | | RESU | LT[9:2] | | | | | | | | | Result Register 1 High | | Туре | | | | r | h | | | | | | | | CE <sub>H</sub> | ADC_RESR2L | Reset: 00 <sub>H</sub> | Bit Field | RESUL | LT[1:0] | 0 | VF | DRC CHN | | CHNR | | | | | | | Result Register 2 Low | | Туре | ri | h | r | rh | rh | | rh | | | | | | CF <sub>H</sub> | ADC_RESR2H | Reset: 00 <sub>H</sub> | Bit Field | | | | RESU | LT[9:2] | | | | | | | | | Result Register 2 High | | Туре | | | | r | h | | | | | | | | D2 <sub>H</sub> | ADC_RESR3L | Reset: 00 <sub>H</sub> | Bit Field | RESUL | LT[1:0] | 0 | VF | DRC | | CHNR | | | | | | | Result Register 3 Low | | Type | ri | h | r | rh | rh | | rh | | | | | | D3 <sub>H</sub> | ADC_RESR3H | Reset: 00 <sub>H</sub> | Bit Field | | | | RESU | LT[9:2] | | | | | | | | | Result Register 3 High | | Туре | | | | r | h | | | | | | | | RMAP = | 0, Page 3 | | | | | | | | | | | | | | | CA <sub>H</sub> | ADC_RESRA0L | Reset: 00 <sub>H</sub> | Bit Field | RE | SULT[2 | :0] | VF | DRC | | CHNR | | | | | | | Result Register 0, View A | | Type<br>Bit Field | rh | | | rh | rh | rh rh | | | | | | | CB <sub>H</sub> | ADC_RESRA0H | | | RESULT[10:3] | | | | | | | | | | | | | Result Register 0, View A | | Type | | | | | h | | CHNR | | | | | | CCH | ADC_RESRA1L Reset: 00 | | Bit Field | RESULT[2:0] | | | VF | DRC | | | | | | | | | Result Register 1, View A | | Туре | rh | | | rh | rh | | rh | | | | | | CD <sub>H</sub> | ADC_RESRA1H | Reset: 00 <sub>H</sub> | Bit Field<br>Type | RESULT[10:3] | | | | | | | | | | | | | - | esult Register 1, View A High | | | rh RESULT[2:0] VF DRC CHNR | | | | | | | | | | | CEH | | ADC_RESRA2L Reset: 00 <sub>H</sub> | | RESULT[2:0] | | | VF<br>rh | DRC | | | | | | | | | Result Register 2, View A | | Type | | rh | | | rh rh | | | | | | | | CF <sub>H</sub> | ADC_RESRA2H<br>Result Register 2, View A | Reset: 00 <sub>H</sub> | Bit Field | RESULT[10:3] | | | | | | | | | | | | | • | | Туре | | | | | h | | | | | | | | D2 <sub>H</sub> | ADC_RESRA3L<br>Result Register 3, View A | Reset: 00 <sub>H</sub> | Bit Field | RE | SULT[2 | :0] | VF | DRC | | CHNR | | | | | | | • | | Туре | | rh | | rh | rh | | rh | | | | | | D3 <sub>H</sub> | ADC_RESRA3H<br>Result Register 3, View A | Reset: 00 <sub>H</sub> | Bit Field | | | | | _T[10:3] | | | | | | | | DIALD | <u> </u> | v i ligii | Туре | | | | r | h | | | | | | | | | 0, Page 4 | D(: 00 | Bit Field | VFCTR | WFR | 0 | IEN | | 0 | | DRCT | | | | | CA <sub>H</sub> | Result Control Register 0 | Reset: 00 <sub>H</sub> | Bit Fleid | VECIR | WFK | U | IEN | | U | | R | | | | | | Tresum Common Negister 0 | | Туре | rw | rw | г | rw | | r | | rw | | | | | CB <sub>H</sub> | ADC RCR1 | Reset: 00 <sub>H</sub> | Bit Field | VFCTR | WFR | 0 | IEN | | | | DRCT | | | | | n | Result Control Register 1 | | | | | | | | | | R | | | | | | | | Туре | rw | rw | r | rw | | r | | rw | | | | | CCH | ADC_RCR2 | Reset: 00 <sub>H</sub> | Bit Field | VFCTR | WFR | 0 | IEN | | 0 | | DRCT | | | | | | Result Control Register 2 | | _ | | | | | | | | R | | | | | 0.0 | 100 0000 | | Туре | rw | rw | r | rw | r | | | rw | | | | | CD <sub>H</sub> | ADC_RCR3 Result Control Register 3 | Reset: 00 <sub>H</sub> | Bit Field | VFCTR | WFR | 0 | IEN | | 0 | | DRCT<br>R | | | | | | | | Туре | rw | rw | г | rw | | r | | rw | | | | | CF. | ADC VFCR | Reset: 00 <sub>H</sub> | Bit Field | . ** | | | . ** | VFC3 | VFC2 | VFC1 | VFC0 | | | | | C/E/I | | ooH | Jit i lolu | 0 | | | | 7, 03 | V1 02 | V. O. | V. 00 | | | | | CEH | Valid Flag Clear Register | | Type | | | 1 | | w | w | w | w | | | | Table 9 ADC Register Overview (cont'd) | Addr | Register Name | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|-------------------------------------------------------------------------|-----------|------------|------------|------------|------------|------------|------------|------------|------------| | CA <sub>H</sub> | ADC_CHINFR Reset: 00 <sub>H</sub> Channel Interrupt Flag Register | Bit Field | CHINF<br>7 | CHINF<br>6 | CHINF<br>5 | CHINF<br>4 | CHINF<br>3 | CHINF<br>2 | CHINF<br>1 | CHINF<br>0 | | | | Туре | rh | CB <sub>H</sub> | ADC_CHINCR Reset: 00 <sub>H</sub> | Bit Field | CHINC | CHINC | - | CHINC | | | CHINC | CHINC | | | Channel Interrupt Clear Register | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Туре | W | w | w | W | w | w | w | w | | CCH | ADC_CHINSR Reset: 00 <sub>H</sub> Channel Interrupt Set Register | Bit Field | CHINS<br>7 | CHINS<br>6 | CHINS<br>5 | CHINS<br>4 | CHINS<br>3 | CHINS<br>2 | CHINS<br>1 | CHINS<br>0 | | | | Туре | w | w | w | w | w | w | w | w | | CD <sub>H</sub> | ADC_CHINPR Reset: 00 <sub>H</sub> Channel Interrupt Node Pointer | Bit Field | CHINP<br>7 | CHINP<br>6 | CHINP<br>5 | CHINP<br>4 | CHINP<br>3 | CHINP<br>2 | CHINP<br>1 | CHINP<br>0 | | | Register | Туре | rw | CE <sub>H</sub> | ADC_EVINFR Reset: 00 <sub>H</sub> Event Interrupt Flag Register | Bit Field | EVINF<br>7 | EVINF<br>6 | EVINF<br>5 | EVINF<br>4 | ( | ) | EVINF<br>1 | EVINF<br>0 | | | | Туре | rh | rh | rh | rh | r | | rh | rh | | CF <sub>H</sub> | ADC_EVINCR Reset: 00 <sub>H</sub> Event Interrupt Clear Flag Register | Bit Field | EVINC<br>7 | EVINC<br>6 | EVINC<br>5 | EVINC<br>4 | 0 | | EVINC<br>1 | EVINC<br>0 | | | | Туре | w | w | w | w | r | | w | w | | D2 <sub>H</sub> | ADC_EVINSR Reset: 00 <sub>H</sub> Event Interrupt Set Flag Register | Bit Field | EVINS<br>7 | EVINS<br>6 | EVINS<br>5 | EVINS<br>4 | 0 | | EVINS<br>1 | EVINS<br>0 | | | | Туре | w | w | w | w | | r | w | w | | D3 <sub>H</sub> | ADC_EVINPR Reset: 00 <sub>H</sub> Event Interrupt Node Pointer Register | Bit Field | EVINP<br>7 | EVINP<br>6 | EVINP<br>5 | EVINP<br>4 | 0 | | EVINP<br>1 | EVINP<br>0 | | | | Туре | rw | rw | rw | rw | r | | rw | rw | | RMAP = | 0, Page 6 | | | | | | | | | | | CA <sub>H</sub> | ADC_CRCR1 Reset: 00 <sub>H</sub> Conversion Request Control Register 1 | Bit Field | CH7 | CH6 | CH5 | CH4 | 0 | | | | | | | Туре | rwh | rwh | rwh | rwh | r | | | | | CB <sub>H</sub> | ADC_CRPR1 Reset: 00 <sub>H</sub> Conversion Request Pending | Bit Field | CHP7 | CHP6 | CHP5 | CHP4 | | ( | ) | | | | Register 1 | Туре | rwh | rwh | rwh | rwh | | 1 | | | | CCH | ADC_CRMR1 Reset: 00 <sub>H</sub> Conversion Request Mode Register 1 | Bit Field | Rsv | LDEV | CLR<br>PND | SCAN | ENSI | ENTR | ENGT | | | | | Туре | r | w | w | rw | rw | rw | r | w | | CDH | ADC_QMR0 Reset: 00 <sub>H</sub> | Bit Field | CEV | TREV | FLUSH | CLRV | TRMD | ENTR | EN | IGT | | | Queue Mode Register 0 | Туре | w | w | w | W | rw | rw | r | w | | CEH | ADC_QSR0 Reset: 20 <sub>H</sub> | Bit Field | Rsv | 0 | EMPTY | EV | | ( | ) | | | | Queue Status Register 0 | Туре | r | r | rh | rh | | r | | | | CF <sub>H</sub> | ADC_Q0R0 Reset: 00 <sub>H</sub> | Bit Field | EXTR | ENSI | RF | ٧ | 0 | R | EQCHN | R | | | Queue 0 Register 0 | Туре | rh | rh | rh | rh | r | | rh | | | D2 <sub>H</sub> | ADC_QBUR0 Reset: 00 <sub>H</sub> | Bit Field | EXTR | ENSI | RF | V | 0 | R | EQCHN | R | | | Queue Backup Register 0 | Туре | rh | rh | rh | rh | r | rh | | | | D2 <sub>H</sub> | ADC_QINR0 Reset: 00 <sub>H</sub> | Bit Field | EXTR | ENSI | RF | ( | ) | R | EQCHN | R | | | Queue Input Register 0 | Туре | w | w | w | 1 | r | | w | | The Timer 2 SFRs can be accessed in the standard memory area (RMAP = 0). # Table 10 Timer 2 Register Overview | Addr | Register Name | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|--------------------------------------|------------------------|-----------|-----|------|---|---|-------|-----|---|------------| | C0 <sub>H</sub> | T2_T2CON<br>Timer 2 Control Register | Reset: 00 <sub>H</sub> | Bit Field | TF2 | EXF2 | Ö | | EXEN2 | TR2 | 0 | CP/<br>RL2 | | | | | Туре | rwh | rwh | | r | rw | rwh | r | rw | ### Table 10 Timer 2 Register Overview (cont'd) | C1 <sub>H</sub> | T2_T2MOD<br>Timer 2 Mode Register | Reset: 00 <sub>H</sub> | Bit Field | T2<br>REGS | T2<br>RHEN | EDGE<br>SEL | PREN | T2PRE | DCEN | |-----------------|-----------------------------------|------------------------|-----------|------------|------------|-------------|------|--------|------| | | | | Type | rw | rw | rw | rw | rw | rw | | C2 <sub>H</sub> | T2_RC2L | Reset: 00 <sub>H</sub> | Bit Field | | | | RC2 | [7:0] | | | | Timer 2 Reload/Capture | Register Low | Туре | | | | rv | vh | | | C3 <sub>H</sub> | T2_RC2H | Reset: 00 <sub>H</sub> | Bit Field | | | | RC2[ | [15:8] | | | | Timer 2 Reload/Capture | Register High | Туре | | | | rv | vh | | | C4 <sub>H</sub> | T2_T2L | Reset: 00 <sub>H</sub> | Bit Field | | | | THL2 | 2[7:0] | | | | Timer 2 Register Low | | Туре | | | | rv | vh | | | C5 <sub>H</sub> | T2_T2H | Reset: 00 <sub>H</sub> | Bit Field | | | | THL2 | [15:8] | | | | Timer 2 Register High | | Туре | | | | rv | vh | | The CCU6 SFRs can be accessed in the standard memory area (RMAP = 0). # Table 11 CCU6 Register Overview | Addr | Register Name | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------------|---------------------------------------------------------------------------|-----------|------------|------------|------------|------------|------------|------------|------------|------------|--| | RMAP = | 0 | | 1 | I | | I | | | | | | | A3 <sub>H</sub> | CCU6_PAGE Reset: 00 <sub>H</sub> | Bit Field | C | P | ST | NR | 0 | | PAGE | | | | | Page Register for CCU6 | Туре | ١ | W | ١ | W | r | | rwh | | | | RMAP = | 0, Page 0 | | | | | | | | | | | | 9A <sub>H</sub> | CCU6_CC63SRL Reset: 00 <sub>H</sub> Capture/Compare Shadow Register for | Bit Field | CC63SL | | | | | | | | | | | Channel CC63 Low | Туре | rw | | | | | | | | | | 9B <sub>H</sub> | CCU6_CC63SRH Reset: 00 <sub>H</sub> Capture/Compare Shadow Register for | | | | | CC6 | 3SH | | | | | | | Channel CC63 High | Туре | rw | | | | | | | | | | 9C <sub>H</sub> | CCU6_TCTR4L Reset: 00 <sub>H</sub> Timer Control Register 4 Low | Bit Field | T12<br>STD | T12<br>STR | ( | 0 | DTRES | T12<br>RES | T12RS | T12RR | | | | | Туре | w | w | | r | w | w | w | w | | | 9D <sub>H</sub> | CCU6_TCTR4H Reset: 00 <sub>H</sub> Timer Control Register 4 High | Bit Field | T13<br>STD | T13<br>STR | 0 | | | T13<br>RES | T13RS | T13RR | | | | | Туре | w | w | | r | | w | w | w | | | 9E <sub>H</sub> | CCU6_MCMOUTSL Reset: 00 <sub>H</sub> Multi-Channel Mode Output Shadow | Bit Field | STRM<br>CM | 0 | | | MC | MPS | | • | | | | Register Low | Туре | w | r | | | r | w | | | | | 9F <sub>H</sub> | CCU6_MCMOUTSH Reset: 00 <sub>H</sub> | Bit Field | STRHP | 0 | CURHS EXP | | | EXPHS | | | | | | Multi-Channel Mode Output Shadow Register High | Type | W | r | rw | | rw | | | | | | A4 <sub>H</sub> | CCU6_ISRL Reset: 00 <sub>H</sub> Capture/Compare Interrupt Status | Bit Field | RT12P<br>M | RT12O<br>M | RCC62<br>F | RCC62<br>R | RCC61<br>F | RCC61<br>R | RCC60<br>F | RCC60<br>R | | | | Reset Register Low | Туре | w | w | w | w | w | w | w | w | | | A5 <sub>H</sub> | CCU6_ISRH Reset: 00 <sub>H</sub> Capture/Compare Interrupt Status | Bit Field | RSTR | RIDLE | RWHE | RCHE | 0 | RTRPF | RT13<br>PM | RT13<br>CM | | | | Reset Register High | Туре | w | w | w | w | r | w | w | w | | | A6 <sub>H</sub> | CCU6_CMPMODIFL Reset: 00 <sub>H</sub> Compare State Modification Register | Bit Field | 0 | MCC63<br>S | | 0 | | MCC62<br>S | MCC61<br>S | MCC60<br>S | | | | Low | Туре | r | w | | r | | w | w | w | | | A7 <sub>H</sub> | CCU6_CMPMODIFH Reset: 00 <sub>H</sub> Compare State Modification Register | Bit Field | 0 | MCC63<br>R | 0 | | | MCC62<br>R | MCC61<br>R | MCC60<br>R | | | | High | Туре | r | w | | r | | w | w | w | | | FA <sub>H</sub> | CCU6_CC60SRL Reset: 00 <sub>H</sub> Capture/Compare Shadow Register for | Bit Field | | | | CC6 | 60SL | | | | | | | Channel CC60 Low | Туре | | | | rv | vh | | | | | # Table 11 CCU6 Register Overview (cont'd) | Addr | Register Name | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------|------|-------|------|------------|------|--------|------|--|--| | FB <sub>H</sub> | CCU6_CC60SRH Reset: 00 <sub>H</sub> Capture/Compare Shadow Register for | Bit Field | | | | CC6 | 0SH | | 1 | | | | | | Channel CC60 High | Туре | | | | rv | vh | | | | | | | FC <sub>H</sub> | CCU6_CC61SRL Reset: 00 <sub>H</sub> Capture/Compare Shadow Register for | Bit Field | | | | CC6 | S1SL | | | | | | | | Channel CC61 Low | Туре | | | | rv | vh | | | | | | | FD <sub>H</sub> | CCU6_CC61SRH Reset: 00 <sub>H</sub> Capture/Compare Shadow Register for | Bit Field | | | | CC6 | 1SH | | | | | | | | Channel CC61 High | Туре | | | | | vh | | | | | | | FE <sub>H</sub> | CCU6_CC62SRL Reset: 00 <sub>H</sub> Capture/Compare Shadow Register for Channel CC62 Low | Bit Field CC62SL | | | | | | | | | | | | | | Туре | | | | | vh | | | | | | | FF <sub>H</sub> | CCU6_CC62SRH Reset: 00 <sub>H</sub> Capture/Compare Shadow Register for Channel CC62 High | Bit Field | | | | | 2SH | | | | | | | DMAD | , and the second | Туре | | | | rv | vh | | | | | | | 9A <sub>H</sub> | 0, Page 1 CCU6_CC63RL Reset: 00 <sub>H</sub> Capture/Compare Register for Channel | Bit Field | | | | CC6 | 3VL | | | | | | | | CC63 Low | Туре | vpe rh | | | | | | | | | | | 9B <sub>H</sub> | CCU6_CC63RH Reset: 00 <sub>H</sub> | Bit Field | | | | | 3VH | | | | | | | OD <sub>H</sub> | Capture/Compare Register for Channel | | | | | | | | | | | | | | CC63 High | Туре | | | | | h | | | | | | | 9C <sub>H</sub> | CCU6_T12PRL Reset: 00 <sub>H</sub> Timer T12 Period Register Low | Bit Field | | | | | PVL | | | | | | | | · · | Туре | | | | | vh | | | | | | | 9D <sub>H</sub> | CCU6_T12PRH Reset: 00 <sub>H</sub> | Bit Field | | | | | PVH | | | | | | | | Timer T12 Period Register High | Type rwh | | | | | | | | | | | | 9E <sub>H</sub> | CCU6_T13PRL Reset: 00 <sub>H</sub> Timer T13 Period Register Low | Bit Field T13PVL | | | | | | | | | | | | | · · | Type rwh | | | | | | | | | | | | 9F <sub>H</sub> | CCU6_T13PRH Reset: 00 <sub>H</sub> Timer T13 Period Register High | Bit Field T13PVH | | | | | | | | | | | | | , , , | Type rwh | | | | | | | | | | | | A4 <sub>H</sub> | CCU6_T12DTCL Reset: 00 <sub>H</sub> Dead-Time Control Register for Timer | Bit Field | | | | | | | | | | | | | T12 Low | Туре | | | | r | W | | | | | | | A5 <sub>H</sub> | CCU6_T12DTCH Reset: 00 <sub>H</sub> Dead-Time Control Register for Timer | Bit Field | 0 | DTR2 | DTR1 | DTR0 | 0 | DTE2 | DTE1 | DTE0 | | | | | T12 High | Туре | r | rh | rh | rh | r | rw | rw | rw | | | | A6 <sub>H</sub> | CCU6_TCTR0L Reset: 00 <sub>H</sub> Timer Control Register 0 Low | Bit Field | СТМ | CDIR | STE12 | T12R | T12<br>PRE | | T12CLK | | | | | | | Туре | rw | rh | rh | rh | rw | | rw | | | | | A7 <sub>H</sub> | CCU6_TCTR0H Reset: 00 <sub>H</sub> Timer Control Register 0 High | Bit Field | | ) | STE13 | T13R | T13<br>PRE | | T13CLK | | | | | | | Туре | - | r | rh | rh | rw | | rw | | | | | FA <sub>H</sub> | CCU6_CC60RL Reset: 00 <sub>H</sub> Capture/Compare Register for Channel CC60 Low | Bit Field | | | | | 60VL | | | | | | | | | Туре | | | | | h | | | | | | | FB <sub>H</sub> | CCU6_CC60RH Reset: 00 <sub>H</sub> Capture/Compare Register for Channel CC60 High | Bit Field | | | | | 60VH | | | | | | | | · · | Туре | | | | | h | | | | | | | FC <sub>H</sub> | CCU6_CC61RL Reset: 00 <sub>H</sub> Capture/Compare Register for Channel | Bit Field | | | | | S1VL | | | | | | | | CC61 Low | Type | | | | r | h | | | | | | # Table 11 CCU6 Register Overview (cont'd) | Capture/Compare Interrupt Enable PM OM 62F 62R 61F | MSEL rw MSEL rw ENCC [61R] rw | /<br>L62 | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------------|------------| | FEH COU6_CC62RL Reset: 00H Capture/Compare Register for Channel CC62 Low FFH CAUST CC62RH Reset: 00H CAUST CC62 Ligh FFH CAUST CC62RH Reset: 00H CAUST CC62 Ligh FFH CAUST CC62 Ligh FFH COU6_CC62RH Reset: 00H CAUST CC62 Ligh FFH C | rw<br>MSEL<br>rw<br>ENCC 61R | /<br>L62 | | | Capture/Compare Register for Channel CC62 Low | rw<br>MSEL<br>rw<br>ENCC 61R | /<br>L62 | | | FFH | rw<br>MSEL<br>rw<br>ENCC 61R | /<br>L62 | | | Capture/Compare Register for Channel CC62 High Type Th | rw<br>MSEL<br>rw<br>ENCC 61R | /<br>L62 | | | RMAP = 0, Page 2 | rw<br>MSEL<br>rw<br>ENCC 61R | /<br>L62 | | | 9A <sub>H</sub> CCU6_T12MSELL | rw<br>MSEL<br>rw<br>ENCC 61R | /<br>L62 | | | T12 Capture/Compare Mode Select Register Low | rw<br>MSEL<br>rw<br>ENCC 61R | /<br>L62 | | | | rw ENCC 61R | L62 | | | T12 Capture/Compare Mode Select Register High | rw<br>ENCC E<br>61R | | | | 9CH CCU6_IENL<br>Capture/Compare Interrupt Enable<br>Register Low Reset: 00H<br>Enable Bit Field ENT12_ENT12_ENT12_ENCC_ENCC_ENCC_ENCC_ENCC_ENCC_ENCC_ENC | ENCC 61R | | | | Capture/Compare Interrupt Enable Register Low | 61R | ENCC | ENCC | | 9DH CCU6_IENH Reset: 00H Capture/Compare Interrupt Enable Register High Bit Field ENSTR EN IDLE WHE CHE Type rw rw rw rw rw rw rw rw capture/Compare Interrupt Node ENTRY INPCC62 INPCC | | 60F | 60R<br>rw | | Capture/Compare Interrupt Enable Register High Type rw rw rw rw rw rw rw r PSEH Capture/Compare Interrupt Node Reset: 40H Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Capture/Captur | | ENT13 | ENT13 | | 9E <sub>H</sub> CCU6_INPL Reset: 40 <sub>H</sub> Bit Field INPCHE INPCC62 INPCC | TRPF | PM | CM | | Capture/Compare Interrupt Node | rw | rw | rw | | Folitier Register Low Type rw rw rw | | | CC60 | | | | r۱ | | | 9F <sub>H</sub> CCU6_INPH Reset: 39 <sub>H</sub> Bit Field 0 INPT13 INPT Capture/Compare Interrupt Node Pointer Register High | | INPE | | | Type I III | | r | | | A4 <sub>H</sub> CCU6_ISSL Reset: 00 <sub>H</sub> Bit Field ST12P ST12O SCC62 SCC61 S C2 Hour Compare Interrupt Status Set Register Low M F R F | R | F | SCC60<br>R | | Type w w w w | w | W | W | | A5 <sub>H</sub> CCU6_ISSH Reset: 00 <sub>H</sub> Bit Field SSTR SIDLE SWHE SCHE SWHC S Register High | | ST13<br>PM | ST13<br>CM | | Type " " " " " | w | W | W | | A6 <sub>H</sub> CCU6_PSLR Reset: 00 <sub>H</sub> Bit Field PSL63 0 PSL Passive State Level Register Type rwh | | | | | Type Tun T | | SWSEL | | | A7 <sub>H</sub> CCU6_MCMCTR Reset: 00 <sub>H</sub> Multi-Channel Mode Control Register Bit Field 0 SWSYN 0 Type r r r r | 3 | rw | | | FA <sub>H</sub> CCU6_TCTR2L Reset: 00 <sub>H</sub> Bit Field 0 T13TED T13TEC Timer Control Register 2 Low | | T13<br>SSC | T12<br>SSC | | Type r rw rw | | rw | rw | | FB <sub>H</sub> CCU6_TCTR2H Reset: 00 <sub>H</sub> Bit Field 0 T13RS | SEL | T12R | RSEL | | Timer Control Register 2 High Type r rw | , | rv | W | | FC <sub>H</sub> CCU6_MODCTRL Reset: 00 <sub>H</sub> Bit Field MC 0 T12MO Modulation Control Register Low | DDEN | | | | Type rw r rw | , | | | | FD <sub>H</sub> CCU6_MODCTRH Reset: 00 <sub>H</sub> Bit Field ECT13 0 T13MO Modulation Control Register High | DDEN | | | | Type rw r rw | , | | | | | TRPM2 T | TRPM1 | TRPM0 | | Trap Control Register Low Type r | rw | rw | | ### Table 11 CCU6 Register Overview (cont'd) | Addr | Register Name | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|------------------------------------------------------------------------|-----------|--------------------|--------------|--------------|------------|--------------|------------|--------------|------------| | FF <sub>H</sub> | CCU6_TRPCTRH Reset: 00 <sub>H</sub> Trap Control Register High | Bit Field | TRPPE<br>N | TRPEN<br>13 | | | TRI | PEN | | | | | | Туре | rw | rw | | | r | w | | | | RMAP = | 0, Page 3 | | | | | | | | | | | 9A <sub>H</sub> | CCU6_MCMOUTL Reset: 00 <sub>H</sub> Multi-Channel Mode Output Register | Bit Field | 0 | ) R MCMP | | | | | | | | | Low | Туре | r rh rh | | | | | | | | | 9B <sub>H</sub> | CCU6_MCMOUTH Reset: 00 <sub>H</sub> Multi-Channel Mode Output Register | Bit Field | 1 | 0 | | CURH | | | EXPH | | | | High | | r rh | | | | | rh | | | | 9C <sub>H</sub> | CCU6_ISL Reset: 00 <sub>H</sub> Capture/Compare Interrupt Status | Bit Field | T12PM | T12OM | ICC62F | ICC62<br>R | ICC61F | ICC61<br>R | ICC60F | ICC60<br>R | | | Register Low | Туре | rh | 9D <sub>H</sub> | Capture/Compare Interrupt Status | Bit Field | STR | IDLE | WHE | CHE | TRPS | TRPF | T13PM | T13CM | | | Register High | | rh | 9E <sub>H</sub> | CCU6_PISEL0L Reset: 00 <sub>H</sub> | Bit Field | IST | RP | ISC | C62 | ISC | C61 | ISC | C60 | | | Port Input Select Register 0 Low | Туре | r | w | r | w | r | w | r | w | | 9F <sub>H</sub> | CCU6_PISEL0H Reset: 00 <sub>H</sub> Port Input Select Register 0 High | Bit Field | IST12HR ISPOS2 ISI | | | ISP | OS1 | ISP | OS0 | | | | | Туре | rw rw rw | | | | | r | w | | | A4 <sub>H</sub> | CCU6_PISEL2 Reset: 00 <sub>H</sub> | Bit Field | 0 IST13H | | | | | | | 3HR | | | Port Input Select Register 2 | Туре | r rw | | | | | | | | | FA <sub>H</sub> | CCU6_T12L Reset: 00 <sub>H</sub> | Bit Field | | | | T12 | CVL | | • | | | | Timer T12 Counter Register Low | Туре | | | | rv | vh | | | | | FB <sub>H</sub> | CCU6_T12H Reset: 00 <sub>H</sub> | Bit Field | | | | T12 | CVH | | | | | | Timer T12 Counter Register High | Туре | | | | rv | vh | | | | | FC <sub>H</sub> | CCU6_T13L Reset: 00 <sub>H</sub> | Bit Field | | | | T13 | CVL | | | | | | Timer T13 Counter Register Low | Туре | | | | rv | vh | | | | | $FD_H$ | CCU6_T13H Reset: 00 <sub>H</sub> | Bit Field | | | | T13 | CVH | | | | | | Timer T13 Counter Register High | Туре | | | | rv | vh | | | | | FE <sub>H</sub> | CCU6_CMPSTATL Reset: 00 <sub>H</sub> Compare State Register Low | Bit Field | 0 | CC63<br>ST | CCPO<br>S2 | CCPO<br>S1 | CCPO<br>S0 | CC62<br>ST | CC61<br>ST | CC60<br>ST | | | | Туре | r | rh | FF <sub>H</sub> | CCU6_CMPSTATH Reset: 00 <sub>H</sub> Compare State Register High | Bit Field | T13IM | COUT<br>63PS | COUT<br>62PS | CC62<br>PS | COUT<br>61PS | CC61<br>PS | COUT<br>60PS | CC60<br>PS | | | | Туре | rwh The SSC SFRs can be accessed in the standard memory area (RMAP = 0). # Table 12 SSC Register Overview | Addr | Register Name | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|------------------------------------------|------------------------|-----------|----|----|----|----|---|-----|-----|-----| | RMAP = | 0 | | 1 | | ! | | | ! | ! | ! | ! | | A9 <sub>H</sub> | SSC_PISEL | Reset: 00 <sub>H</sub> | Bit Field | | | 0 | | | CIS | SIS | MIS | | | Port Input Select Regist | er | Туре | | | r | | | rw | rw | rw | | $AA_H$ | SSC_CONL | Reset: 00 <sub>H</sub> | Bit Field | LB | PO | PH | HB | | В | М | | | | Control Register Low<br>Programming Mode | | Туре | rw | rw | rw | rw | | r | W | | | | Operating Mode | | Bit Field | | ( | ) | | | В | С | | | | | | Туре | | 1 | r | | | r | h | | # Table 12 SSC Register Overview | AB <sub>H</sub> | SSC_CONH Reset: 00 <sub>H</sub> Control Register High | Bit Field | EN | MS | 0 | AREN | BEN | PEN | REN | TEN | | |-----------------|-------------------------------------------------------|-----------|----------|----|---|--------|----------|-----|-----|-----|--| | | Programming Mode | Type | rw | rw | г | rw | rw | rw | rw | rw | | | | Operating Mode | Bit Field | EN | MS | 0 | BSY | BE | PE | RE | TE | | | | | Туре | rw | rw | r | rh | rwh | rwh | rwh | rwh | | | AC <sub>H</sub> | SSC_TBL Reset: 00 <sub>H</sub> | Bit Field | TB_VALUE | | | | | | | | | | | Transmitter Buffer Register Low | Туре | rw | | | | | | | | | | $AD_H$ | SSC_RBL Reset: 00 <sub>H</sub> | Bit Field | RB_VALUE | | | | | | | | | | | Receiver Buffer Register Low | Туре | rh | | | | | | | | | | AE <sub>H</sub> | SSC_BRL Reset: 00 <sub>H</sub> | Bit Field | | | | BR_VAL | UE[7:0] | | | | | | | Baudrate Timer Reload Register Low | Туре | | | | r | N | | | | | | AF <sub>H</sub> | SSC_BRH Reset: 00 <sub>H</sub> | Bit Field | | | | BR_VAL | UE[15:8] | | | | | | | Baudrate Timer Reload Register High | Туре | | | | r | N | | | | | The OCDS SFRs can be accessed in the mapped memory area (RMAP = 1). ### Table 13 OCDS Register Overview | Addr | Register Name | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------------|----------------------------------------------------------------------|-----------|-------------|-------|-------------|-------------|-------------|-----------|------------|-----------|--| | RMAP = | 1 | l | l. | | l | | l | 1 | | l | | | E9 <sub>H</sub> | MMCR2 Reset: 0U <sub>H</sub> Monitor Mode Control Register 2 | Bit Field | EXBC_<br>P | EXBC | MBCO<br>N_P | MBCO<br>N | MMEP<br>_P | MMEP | MMOD<br>E | JENA | | | | | Туре | w | rw | w | rwh | w | rwh | rh | rh | | | F1 <sub>H</sub> | MMCR Reset: 00 <sub>H</sub> Monitor Mode Control Register | Bit Field | MEXIT<br>_P | MEXIT | MSTEP<br>_P | MSTEP | MRAM<br>S_P | MRAM<br>S | TRF | RRF | | | | | Туре | W | rwh | w | rw | w | rwh | rh | rh | | | F2 <sub>H</sub> | H MMSR Reset: 00 <sub>H</sub> Monitor Mode Status Register | | MBCA<br>M | MBCIN | EXBF | SWBF | HWB3<br>F | HWB2<br>F | HWB1<br>F | HWB0<br>F | | | | | | rw | rh | rwh | rwh | rwh | rwh | rwh | rwh | | | F3 <sub>H</sub> | MMBPCR Reset: 00 <sub>H</sub> BreakPoints Control Register | | SWBC | HW | B3C | 3C HWB2C | | HWB1<br>C | HW | B0C | | | | | Туре | rw | r | w | r | w | rw | r | w | | | F4 <sub>H</sub> | MMICR Reset: 00 <sub>H</sub> Monitor Mode Interrupt Control Register | Bit Field | DVECT | DRETR | ( | ) | MMUIE<br>_P | MMUIE | RRIE_<br>P | RRIE | | | | | Туре | rwh | rwh | | r | w | rw | w | rw | | | F5 <sub>H</sub> | MMDR Reset: 00 <sub>H</sub> Monitor Mode Data Register | Bit Field | | | | MN | IRR | | | | | | | Receive | Туре | rh | | | | | | | | | | | Transmit | Bit Field | | | | MN | 1TR | | | | | | | | Туре | | | | ١ | V | | | | | | F6 <sub>H</sub> | HWBPSR Reset: 00 <sub>H</sub> Hardware Breakpoints Select Register | Bit Field | | 0 | | BPSEL<br>_P | | BP: | SEL | | | | | | Туре | | r | | w | | r | w | | | | F7 <sub>H</sub> | HWBPDR Reset: 00 <sub>H</sub> | Bit Field | | | | HWE | ЗРхх | | | | | | | Hardware Breakpoints Data Register | Туре | | | | r | w | | | | | ## 3.3 Flash Memory The Flash memory provides an embedded user-programmable non-volatile memory, allowing fast and reliable storage of user code and data. It is operated from a single 2.5 V supply from the Embedded Voltage Regulator (EVR) and does not require additional programming or erasing voltage. The sectorization of the Flash memory allows each sector to be erased independently. #### **Features** - In-System Programming (ISP) via UART - In-Application Programming (IAP) - · Error Correction Code (ECC) for dynamic correction of single-bit errors - Background program and erase operations for CPU load minimization - Support for aborting erase operation - Minimum program width<sup>1)</sup> of 32-byte for D-Flash and 32-byte for P-Flash - 1-sector minimum erase width - 1-byte read access - Flash is delivered in erased state (read all zeros) - Operating supply voltage: 2.5 V ± 7.5 % - Read access time: 3 x t<sub>CCLK</sub> = 120 ns<sup>2)</sup> - Program time: $209440 / f_{SYS} = 2.8 \text{ ms}^{3)}$ - Erase time: $8175360 / f_{SYS} = 109 \text{ ms}^{3)}$ Data Sheet 38 V1.1, 2012-12 P-Flash: 32-byte wordline can only be programmed once, i.e., one gate disturb allowed. D-Flash: 32-byte wordline can be programmed twice, i.e., two gate disturbs allowed. $<sup>^{2)}~</sup>f_{\rm SVS}$ = 75 MHz ± 7.5% ( $f_{\rm CCLK}$ = 25 MHz ± 7.5 %) is the maximum frequency range for Flash read access. $<sup>^{3)}</sup>$ $f_{ m sys}$ = 75 MHz ± 7.5% is the only frequency range for Flash programming and erasing. $f_{ m sysmin}$ is used for obtaining the worst case timing. Table 14 shows the Flash data retention and endurance targets. Table 14 Flash Data Retention and Endurance | Retention | Endurance <sup>1)</sup> | Si | Size | | | | | | |--------------|------------------------------|-----------------------------------|-----------------------------------|-------------------------|--|--|--|--| | | | T <sub>A</sub> =- 40 to<br>125 °C | T <sub>A</sub> = 125 to<br>150 °C | | | | | | | Program Flas | sh | | ı | ı. | | | | | | 20 years | 1,000 cycles | up to 16 Kbytes <sup>2)</sup> | | for 16-Kbyte<br>Variant | | | | | | 20 years | 1,000 cycles | up to 8 Kbytes <sup>2)</sup> | | for 8-Kbyte<br>Variant | | | | | | Data Flash | 1 | 1 | | | | | | | | 20 years | 1,000 cycles <sup>3)</sup> | 4 Kbytes | 1 Kbytes | | | | | | | 5 years | 10,000 cycles <sup>3)</sup> | 1 Kbyte | 256 bytes | | | | | | | 2 years | 70,000 cycles <sup>3)</sup> | 512 bytes | 128 bytes | | | | | | | 2 years | 100,000 cycles <sup>3)</sup> | 128 bytes | 32 bytes | | | | | | One cycle refers to the programming of all wordlines in a sector and erasing of sector. The Flash endurance data specified in Table 14 is valid only if the following conditions are fulfilled: <sup>-</sup> the maximum number of erase cycles per Flash sector must not exceed 100,000 cycles. <sup>-</sup> the maximum number of erase cycles per Flash bank must not exceed 300,000 cycles. <sup>-</sup> the maximum number of program cycles per Flash bank must not exceed 2,500,000 cycles. <sup>2)</sup> If no Flash is used for data, the Program Flash size can be up to the maximum Flash size available in the device variant. Having more Data Flash will mean less Flash is available for Program Flash. <sup>3)</sup> For T<sub>Δ</sub>=125 to 150°C, refers to programming of second 8 bytes (bytes 8 to 15) per WL #### 3.3.1 Flash Bank Sectorization The SAL-XC866 product family offers four Flash devices with either 8 Kbytes or 16 Kbytes of embedded Flash memory. These Flash memory sizes are made up of two or four 4-Kbyte Flash banks, respectively. Each Flash device consists of Program Flash (P-Flash) bank(s) and a single Data Flash (D-Flash) bank with different sectorization shown in Figure 10. Both types can be used for code and data storage. The label "Data" neither implies that the D-Flash is mapped to the data memory region, nor that it can only be used for data storage. It is used to distinguish the different Flash bank sectorizations. Figure 10 Flash Bank Sectorization The internal structure of each Flash bank represents a sector architecture for flexible erase capability. The minimum erase width is always a complete sector, and sectors can be erased separately or in parallel. Contrary to standard EPROMs, erased Flash memory cells contain 0s. The D-Flash bank is divided into more physical sectors for extended erasing and reprogramming capability; even numbers for each sector size are provided to allow greater flexibility and the ability to adapt to a wide range of application requirements. ## 3.3.2 Flash Programming Width For the P-Flash banks, a programmed wordline (WL) must be erased before it can be reprogrammed as the Flash cells can only withstand one gate disturb. This means that the entire sector containing the WL must be erased since it is impossible to erase a single WL. For the D-Flash bank, the same WL can be programmed twice before erasing is required as the Flash cells are able to withstand two gate disturbs. Hence, it is possible to program the same WL, for example, with 16 bytes of data in two times (see **Figure 11**). Figure 11 D-Flash Programming Note: When programming a D-Flash WL the second time, the previously programmed Flash memory cells (whether 0s or 1s) should be reprogrammed with 0s to retain its original contents and to prevent "over-programming". Data Sheet 41 V1.1, 2012-12 ### 3.4 Interrupt System The XC800 Core supports one non-maskable interrupt (NMI) and 14 maskable interrupt requests. In addition to the standard interrupt functions supported by the core, e.g., configurable interrupt priority and interrupt masking, the XC866 interrupt system provides extended interrupt support capabilities such as the mapping of each interrupt vector to several interrupt sources to increase the number of interrupt sources supported, and additional status registers for detecting and determining the interrupt source. ### 3.4.1 Interrupt Source Figure 12 to Figure 16 give a general overview of the interrupt sources and illustrates the request and control flags. Figure 12 Non-Maskable Interrupt Request Sources Figure 13 Interrupt Request Sources (Part 1) Figure 14 Interrupt Request Sources (Part 2) Figure 15 Interrupt Request Sources (Part 3) Figure 16 Interrupt Request Sources (Part 4) ## 3.4.2 Interrupt Source and Vector Each interrupt source has an associated interrupt vector address. This vector is accessed to service the corresponding interrupt source request. The interrupt service of each interrupt source can be individually enabled or disabled via an enable bit. The assignment of the SAL-XC866 interrupt sources to the interrupt vector addresses and the corresponding interrupt source enable bits are summarized in **Table 15**. Table 15 Interrupt Vector Addresses | Interrupt<br>Source | Vector<br>Address | Assignment for SAL-<br>XC866 | Enable Bit | SFR | |---------------------|-------------------|----------------------------------------------|------------|--------| | NMI | 0073 <sub>H</sub> | Watchdog Timer NMI | NMIWDT | NMICON | | | | PLL NMI | NMIPLL | | | | | Flash NMI | NMIFLASH | | | | | VDDC Prewarning NMI | NMIVDD | | | | | VDDP Prewarning NMI | NMIVDDP | | | | | Flash ECC NMI | NMIECC | | | XINTR0 | 0003 <sub>H</sub> | External Interrupt 0 | EX0 | IEN0 | | XINTR1 | 000B <sub>H</sub> | Timer 0 | ET0 | | | XINTR2 | 0013 <sub>H</sub> | External Interrupt 1 | EX1 | | | XINTR3 | 001B <sub>H</sub> | Timer 1 | ET1 | | | XINTR4 | 0023 <sub>H</sub> | UART | ES | | | XINTR5 | 002B <sub>H</sub> | T2 | ET2 | | | | | Fractional Divider (Normal Divider Overflow) | | | | | | LIN | | | Table 15 Interrupt Vector Addresses (cont'd) | XINTR6 0033 <sub>H</sub> ADC EADC IEN1 XINTR7 003B <sub>H</sub> SSC ESSC XINTR8 0043 <sub>H</sub> External Interrupt 2 EX2 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 122 11 | | XINTR8 0043 <sub>H</sub> External Interrupt 2 EX2 | | | | XINTR9 004B <sub>H</sub> External Interrupt 3 EXM | | External Interrupt 4 | | External Interrupt 5 | | External Interrupt 6 | | XINTR10 0053 <sub>H</sub> CCU6 INP0 ECCIP0 | | XINTR11 005B <sub>H</sub> CCU6 INP1 ECCIP1 | | XINTR12 0063 <sub>H</sub> CCU6 INP2 ECCIP2 | | XINTR13 006B <sub>H</sub> CCU6 INP3 ECCIP3 | ## 3.4.3 Interrupt Priority Each interrupt source, except for NMI, can be individually programmed to one of the four possible priority levels. The NMI has the highest priority and supersedes all other interrupts. Two pairs of interrupt priority registers (IP and IPH, IP1 and IPH1) are available to program the priority level of each non-NMI interrupt vector. A low-priority interrupt can be interrupted by a high-priority interrupt, but not by another interrupt of the same or lower priority. Further, an interrupt of the highest priority cannot be interrupted by any other interrupt source. If two or more requests of different priority levels are received simultaneously, the request of the highest priority is serviced first. If requests of the same priority are received simultaneously, then an internal polling sequence determines which request is serviced first. Thus, within each priority level, there is a second priority structure determined by the polling sequence shown in **Table 16**. Table 16 Priority Structure within Interrupt Level | Tubic to Thomas diadeare within in | intorrupt zovor | | | | | |---------------------------------------------|-----------------|--|--|--|--| | Source | Level | | | | | | Non-Maskable Interrupt (NMI) | (highest) | | | | | | External Interrupt 0 | 1 | | | | | | Timer 0 Interrupt | 2 | | | | | | External Interrupt 1 | 3 | | | | | | Timer 1 Interrupt | 4 | | | | | | UART Interrupt | 5 | | | | | | Timer 2, Fractional Divider, LIN Interrupts | 6 | | | | | | ADC Interrupt | 7 | | | | | | SSC Interrupt | 8 | | | | | | External Interrupt 2 | 9 | | | | | | External Interrupt [6:3] | 10 | | | | | | CCU6 Interrupt Node Pointer 0 | 11 | | | | | | CCU6 Interrupt Node Pointer 1 | 12 | | | | | | CCU6 Interrupt Node Pointer 2 | 13 | | | | | | CCU6 Interrupt Node Pointer 3 | 14 | | | | | | | | | | | | #### 3.5 Parallel Ports The SAL-XC866 has 27 port pins organized into four parallel ports, Port 0 (P0) to Port 3 (P3). Each pin has a pair of internal pull-up and pull-down devices that can be individually enabled or disabled. Ports P0, P1 and P3 are bidirectional and can be used as general purpose input/output (GPIO) or to perform alternate input/output functions for the on-chip peripherals. When configured as an output, the open drain mode can be selected. Port P2 is an input-only port, providing general purpose input functions, alternate input functions for the on-chip peripherals, and also analog inputs for the Analog-to-Digital Converter (ADC). #### **Bidirectional Port Features:** - Configurable pin direction - Configurable pull-up/pull-down devices - Configurable open drain mode - Transfer of data through digital inputs and outputs (general purpose I/O) - Alternate input/output for on-chip peripherals ### **Input Port Features:** - · Configurable input driver - Configurable pull-up/pull-down devices - Receive of data through digital input (general purpose input) - Alternate input for on-chip peripherals - · Analog input for ADC module Figure 17 General Structure of Bidirectional Port Figure 18 General Structure of Input Port ## 3.6 Power Supply System with Embedded Voltage Regulator The SAL-XC866 microcontroller requires two different levels of power supply: - 3.3 V or 5.0 V for the Embedded Voltage Regulator (EVR) and Ports - 2.5 V for the core, memory, on-chip oscillator, and peripherals **Figure 19** shows the SAL-XC866 power supply system. A power supply of 3.3 V or 5.0 V must be provided from the external power supply pin. The 2.5 V power supply for the logic is generated by the EVR. The EVR helps to reduce the power consumption of the whole chip and the complexity of the application board design. The EVR consists of a main voltage regulator and a low power voltage regulator. In active mode, both voltage regulators are enabled. In power-down mode, the main voltage regulator is switched off, while the low power voltage regulator continues to function and provide power supply to the system with low power consumption. Figure 19 SAL-XC866 Power Supply System #### **EVR Features:** - Input voltage (V<sub>DDP</sub>): 3.3 V/5.0 V - Output voltage ( $V_{DDC}$ ): 2.5 V ± 7.5% - Low power voltage regulator provided in power-down mode - V<sub>DDC</sub> and V<sub>DDP</sub> prewarning detection - V<sub>DDC</sub> brownout detection #### 3.7 Reset Control The SAL-XC866 has five types of reset: power-on reset, hardware reset, watchdog timer reset, power-down wake-up reset, and brownout reset. When the SAL-XC866 is first powered up, the status of certain pins (see **Table 18**) must be defined to ensure proper start operation of the device. At the end of a reset sequence, the sampled values are latched to select the desired boot option, which cannot be modified until the next power-on reset or hardware reset. This guarantees stable conditions during the normal operation of the device. In order to power up the system properly, the external reset pin RESET must be asserted until $V_{\rm DDC}$ reaches $0.9^*V_{\rm DDC}$ . The delay of external reset can be realized by an external capacitor at $\overline{\rm RESET}$ pin. This capacitor value must be selected so that $V_{\rm RESET}$ reaches 0.4 V, but not before $V_{\rm DDC}$ reaches 0.9\* $V_{\rm DDC}$ A typical application example is shown in Figure 20. $V_{DDP}$ capacitor value is 300 nF. $V_{DDC}$ capacitor value is 220 nF. The capacitor connected to $\overline{RESET}$ pin is 100 nF. Typically, the time taken for $V_{\rm DDC}$ to reach $0.9^*V_{\rm DDC}$ is less than 50 $\mu s$ once $V_{\rm DDP}$ reaches 2.3V. Hence, based on the condition that 10% to 90% $V_{\rm DDP}$ (slew rate) is less than 500 $\mu s$ , the $\overline{\rm RESET}$ pin should be held low for 500 $\mu s$ typically. See Figure 21. Figure 20 Reset Circuitry Figure 21 $V_{DDP}$ , $V_{DDC}$ and $V_{RESET}$ during Power-on Reset The second type of reset in SAL-XC866 is the hardware reset. This reset function can be used during normal operation or when the chip is in power-down mode. A reset input pin RESET is provided for the hardware reset. To ensure the recognition of the hardware reset, pin RESET must be held low for at least 100 ns. The Watchdog Timer (WDT) module is also capable of resetting the device if it detects a malfunction in the system. Another type of reset that needs to be detected is a reset while the device is in power-down mode (wake-up reset). While the contents of the static RAM are undefined after a power-on reset, they are well defined after a wake-up reset from power-down mode. #### 3.7.1 Module Reset Behavior **Table 17** shows how the functions of the SAL-XC866 are affected by the various reset types. A "■" means that this function is reset to its default state. Table 17 Effect of Reset on Device Functions | Module/<br>Function | Wake-Up<br>Reset | Watchdog<br>Reset | Hardware<br>Reset | Power-On<br>Reset | Brownout<br>Reset | |-----------------------|--------------------------------------|------------------------|------------------------|---------------------------|---------------------------| | CPU Core | | | | | | | Peripherals | | | | | | | On-Chip<br>Static RAM | Not affected, reliable | Not affected, reliable | Not affected, reliable | Affected, un-<br>reliable | Affected, un-<br>reliable | | Oscillator,<br>PLL | - | Not affected | | | | | Port Pins | - | | | | | | EVR | The voltage regulator is switched on | Not affected | - | | | | FLASH | - | | | | | | NMI | Disabled | Disabled | | | | # 3.7.2 Booting Scheme When the SAL-XC866 is reset, it must identify the type of configuration with which to start the different modes once the reset sequence is complete. Thus, boot configuration information that is required for activation of special modes and conditions needs to be applied by the external world through input pins. After power-on reset or hardware reset, the pins MBC, TMS and P0.0 collectively select the different boot options. **Table 18** shows the available boot options in the SAL-XC866. Table 18 SAL-XC866 Boot Selection | MBC | TMS | P0.0 | Type of Mode | PC Start Value | |-----|-----|------|-----------------------------------------------------------------------------------|-------------------| | 1 | 0 | Х | User Mode; on-chip OSC/PLL non-bypassed | 0000 <sub>H</sub> | | 0 | 0 | Х | BSL Mode; on-chip OSC/PLL non-bypassed | 0000 <sub>H</sub> | | 0 | 1 | 0 | OCDS Mode <sup>1)</sup> ; on-chip OSC/PLL non-bypassed | 0000 <sub>H</sub> | | 1 | 1 | 0 | Standalone User (JTAG) Mode <sup>2)</sup> ; on-chip OSC/PLL non-bypassed (normal) | 0000 <sub>H</sub> | <sup>1)</sup> The OCDS mode is not accessible if Flash is protected. <sup>2)</sup> Normal user mode with standard JTAG (TCK,TDI,TDO) pins for hot-attach purpose. #### 3.8 Clock Generation Unit The Clock Generation Unit (CGU) allows great flexibility in the clock generation for the SAL-XC866. The power consumption is indirectly proportional to the frequency, whereas the performance of the microcontroller is directly proportional to the frequency. During user program execution, the frequency can be programmed for an optimal ratio between performance and power consumption. Therefore the power consumption can be adapted to the actual application state. #### Features: - Phase-Locked Loop (PLL) for multiplying clock source by different factors - PLL Base Mode - Prescaler Mode - PLL Mode - Power-down mode support The CGU consists of an oscillator circuit and a PLL.In the SAL-XC866, the oscillator can be from either of these two sources: the on-chip oscillator (10 MHz) or the external oscillator (4 MHz to 12 MHz). The term "oscillator" is used to refer to both on-chip oscillator and external oscillator, unless otherwise stated. After the reset, the on-chip oscillator will be used by default. The external oscillator can be selected via software. In addition, the PLL provides a fail-safe logic to perform oscillator run and loss-of-lock detection. This allows emergency routines to be executed for system recovery or to perform system shut down. Figure 22 CGU Block Diagram The clock system provides three ways to generate the system clock: ### **PLL Base Mode** The system clock is derived from the VCO base (free running) frequency clock divided by the K factor. $$f_{SYS} = f_{VCObase} \times \frac{1}{K}$$ ### **Prescaler Mode (VCO Bypass Operation)** In VCO bypass operation, the system clock is derived from the oscillator clock, divided by the P and K factors. $$f_{SYS} = f_{OSC} \times \frac{1}{P \times K}$$ #### **PLL Mode** The system clock is derived from the oscillator clock, multiplied by the N factor, and divided by the P and K factors. Both VCO bypass and PLL bypass must be inactive for this PLL mode. The PLL mode is used during normal system operation. $$f_{SYS} = f_{OSC} \times \frac{N}{P \times K}$$ Table 19 shows the settings of bits OSCDISC and VCOBYP for different clock mode selection. Table 19 Clock Mode Selection | OSCDISC | VCOBYP | Clock Working Modes | |---------|--------|---------------------| | 0 | 0 | PLL Mode | | 0 | 1 | Prescaler Mode | | 1 | 0 | PLL Base Mode | | 1 | 1 | PLL Base Mode | Note: When oscillator clock is disconnected from PLL, the clock mode is PLL Base mode regardless of the setting of VCOBYP bit. ### System Frequency Selection For the SAL-XC866, the values of P and K are fixed to "1" and "2", respectively. In order to obtain the required system frequency, $f_{sys}$ , the value of N can be selected by bit NDIV for different oscillator inputs. **Table 20** provides examples on how $f_{sys} = 75$ MHz can be obtained for the different oscillator sources. Table 20 System frequency (f<sub>svs</sub> = 75 MHz) | Oscillator | f <sub>osc</sub> | N | Р | K | f <sub>sys</sub> | |------------|------------------|----|---|---|------------------| | On-chip | 10 MHz | 15 | 1 | 2 | 75 MHz | | External | 10 MHz | 15 | 1 | 2 | 75 MHz | | | 5 MHz | 30 | 1 | 2 | 75 MHz | Table 21 shows the VCO range for the SAL-XC866. Table 21 VCO Range | f <sub>VCOmin</sub> | f <sub>VCOmax</sub> | f <sub>VCOFREEmin</sub> | f <sub>VCOFREEmax</sub> | Unit | |---------------------|---------------------|-------------------------|-------------------------|------| | 150 | 200 | 20 | 80 | MHz | | 100 | 150 | 10 | 80 | MHz | ### 3.8.1 Recommended External Oscillator Circuits The oscillator circuit, a Pierce oscillator, is designed to work with both, an external crystal oscillator or an external stable clock source. It basically consists of an inverting amplifier and a feedback element with XTAL1 as input, and XTAL2 as output. When using a crystal, a proper external oscillator circuitry must be connected to both pins, XTAL1 and XTAL2. The crystal frequency can be within the range of 4 MHz to 12 MHz. Additionally, it is necessary to have two load capacitances $C_{\rm X1}$ and $C_{\rm X2}$ , and depending on the crystal type, a series resistor $R_{\rm X2}$ , to limit the current. A test resistor $R_{\rm Q}$ may be temporarily inserted to measure the oscillation allowance (negative resistance) of the oscillator circuitry. $R_{\rm Q}$ values are typically specified by the crystal vendor. The $C_{\rm X1}$ and $C_{\rm X2}$ values shown in Figure 23 can be used as starting points for the negative resistance evaluation and for non-productive systems. The exact values and related operating range are dependent on the crystal frequency and have to be determined and optimized together with the crystal vendor using the negative resistance method. Oscillation measurement with the final target system is strongly recommended to verify the input amplitude at XTAL1 and to determine the actual oscillation allowance (margin negative resistance) for the oscillator-crystal system. When using an external clock signal, the signal must be connected to XTAL1. XTAL2 is left open (unconnected). The oscillator can also be used in combination with a ceramic resonator. The final circuitry must also be verified by the resonator vendor. Figure 23 shows the recommended external oscillator circuitries for both operating modes, external crystal mode and external input clock mode. Figure 23 External Oscillator Circuitries Note: For crystal operation, it is strongly recommended to measure the negative resistance in the final target system (layout) to determine the optimum parameters for the oscillator operation. Please refer to the minimum and maximum values of the negative resistance specified by the crystal supplier. ## 3.8.2 Clock Management The CGU generates all clock signals required within the microcontroller from a single clock, f<sub>sys</sub>. During normal system operation, the typical frequencies of the different modules are as follow: - CPU clock: CCLK. SCLK = 25 MHz - CCU6 clock: FCLK = 25 MHz - Other peripherals: PCLK = 25 MHz - Flash Interface clock: CCLK3 = 75 MHz and CCLK = 25 MHz In addition, different clock frequency can output to pin CLKOUT(P0.0). The clock output frequency can further be divided by 2 using toggle latch (bit TLEN is set to 1), the resulting output frequency has 50% duty cycle. **Figure 24** shows the clock distribution of the SAL-XC866. Figure 24 Clock Generation from f<sub>sys</sub> For power saving purposes, the clocks may be disabled or slowed down according to **Table 22**. Table 22 System frequency (f<sub>sys</sub> = 75 MHz) | Power Saving Mode | Action | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | Idle | Clock to the CPU is disabled. | | Slow-down | Clocks to the CPU and all the peripherals, including CCU6, are divided by a common programmable factor defined by bit field CMCON.CLKREL. | | Power-down | Oscillator and PLL are switched off. | ### 3.9 Power Saving Modes The power saving modes of the SAL-XC866 provide flexible power consumption through a combination of techniques, including: - Stopping the CPU clock - Stopping the clocks of individual system components - · Reducing clock speed of some peripheral components - Power-down of the entire system with fast restart capability After a reset, the active mode (normal operating mode) is selected by default (see Figure 25) and the system runs in the main system clock frequency. From active mode, different power saving modes can be selected by software. They are: - Idle mode - Slow-down mode - Power-down mode Figure 25 Transition between Power Saving Modes ## 3.10 Watchdog Timer The Watchdog Timer (WDT) provides a highly reliable and secure way to detect and recover from software or hardware failures. The WDT is reset at a regular interval that is predefined by the user. The CPU must service the WDT within this interval to prevent the WDT from causing an SAL-XC866 system reset. Hence, routine service of the WDT confirms that the system is functioning properly. This ensures that an accidental malfunction of the SAL-XC866 will be aborted in a user-specified time period. In debug mode, the WDT is suspended and stops counting. Therefore, there is no need to refresh the WDT during debugging. #### Features: - · 16-bit Watchdog Timer - Programmable reload value for upper 8 bits of timer - Programmable window boundary - Selectable input frequency of f<sub>PCLK</sub>/2 or f<sub>PCLK</sub>/128 - Time-out detection with NMI generation and reset prewarning activation (after which a system reset will be performed) The WDT is a 16-bit timer incremented by a count rate of $f_{PCLK}/2$ or $f_{PCLK}/128$ . This 16-bit timer is realized as two concatenated 8-bit timers. The upper 8 bits of the WDT can be preset to a user-programmable value via a watchdog service access in order to modify the watchdog expire time period. The lower 8 bits are reset on each service access. Figure 26 shows the block diagram of the WDT unit. Figure 26 WDT Block Diagram If the WDT is not serviced before the timer overflow, a system malfunction is assumed. As a result, the WDT NMI is triggered (assert WDTTO) and the reset prewarning is entered. The prewarning period lasts for $30_{\rm H}$ count, after which the system is reset (assert WDTRST). The WDT has a "programmable window boundary" which disallows any refresh during the WDT's count-up. A refresh during this window boundary constitutes an invalid access to the WDT, causing the reset prewarning to be entered but without triggering the WDT NMI. The system will still be reset after the prewarning period is over. The window boundary is from $0000_{\rm H}$ to the value obtained from the concatenation of WDTWINB and $00_{\rm H}$ . After being serviced, the WDT continues counting up from the value (<WDTREL> \* 2<sup>8</sup>). The time period for an overflow of the WDT is programmable in two ways: - the input frequency to the WDT can be selected to be either f<sub>PCLK</sub>/2 or f<sub>PCLK</sub>/128 - the reload value WDTREL for the high byte of WDT can be programmed in register WDTRFI The period, $P_{WDT}$ , between servicing the WDT and the next overflow can be determined by the following formula: $$P_{WDT} = \frac{2^{(1+WDTIN \times 6)} \times (2^{16} - WDTREL \times 2^{8})}{f_{PCLK}}$$ If the Window-Boundary Refresh feature of the WDT is enabled, the period $P_{WDT}$ between servicing the WDT and the next overflow is shortened if WDTWINB is greater than WDTREL, see **Figure 27**. This period can be calculated using the same formula by replacing WDTREL with WDTWINB. For this feature to be useful, WDTWINB should not be smaller than WDTREL. Figure 27 WDT Timing Diagram **Table 23** lists the possible watchdog time range that can be achieved for different module clock frequencies. Some numbers are rounded to 3 significant digits. Table 23 Watchdog Time Ranges | Reload value in WDTREL | Prescaler for f <sub>PCLK</sub> | | | | |------------------------------------|---------------------------------|-----------------|--|--| | | 2 (WDTIN = 0) | 128 (WDTIN = 1) | | | | | 25 MHz | 25 MHz | | | | FF <sub>H</sub> | 20.5 μs | 1.31 ms | | | | FF <sub>H</sub><br>7F <sub>H</sub> | 2.64 ms | 169 ms | | | | 00 <sub>H</sub> | 5.24 ms | 336 ms | | | ## 3.11 Universal Asynchronous Receiver/Transmitter The Universal Asynchronous Receiver/Transmitter (UART) provides a full-duplex asynchronous receiver/transmitter, i.e., it can transmit and receive simultaneously. It is also receive-buffered, i.e., it can commence reception of a second byte before a previously received byte has been read from the receive register. However, if the first byte still has not been read by the time reception of the second byte is complete, one of the bytes will be lost. #### Features: - · Full-duplex asynchronous modes - 8-bit or 9-bit data frames, LSB first - fixed or variable baud rate - · Receive buffered - Multiprocessor communication - Interrupt generation on the completion of a data transmission or reception The UART can operate in four asynchronous modes as shown in **Table 24**. Data is transmitted on TXD and received on RXD. Table 24 UART Modes | Operating Mode | Baud Rate | |------------------------------|------------------------------------------------| | Mode 0: 8-bit shift register | f <sub>PCLK</sub> /2 | | Mode 1: 8-bit shift UART | Variable | | Mode 2: 9-bit shift UART | f <sub>PCLK</sub> /32 or f <sub>PCLK</sub> /64 | | Mode 3: 9-bit shift UART | Variable | There are several ways to generate the baud rate clock for the serial port, depending on the mode in which it is operating. In mode 0, the baud rate for the transfer is fixed at $f_{PCLK}/2$ . In mode 2, the baud rate is generated internally based on the UART input clock and can be configured to either $f_{PCLK}/32$ or $f_{PCLK}/64$ . The variable baud rate is set by either the underflow rate on the dedicated baud-rate generator, or by the overflow rate on Timer 1. #### 3.11.1 Baud-Rate Generator The baud-rate generator is based on a programmable 8-bit reload value, and includes divider stages (i.e., prescaler and fractional divider) for generating a wide range of baud rates based on its input clock f<sub>PCI K</sub>, see **Figure 28**. Figure 28 Baud-rate Generator Circuitry The baud rate timer is a count-down timer and is clocked by either the output of the fractional divider ( $f_{MOD}$ ) if the fractional divider is enabled (FDCON.FDEN = 1), or the output of the prescaler ( $f_{DIV}$ ) if the fractional divider is disabled (FDEN = 0). For baud rate generation, the fractional divider must be configured to fractional divider mode (FDCON.FDM = 0). This allows the baud rate control run bit BCON.R to be used to start or stop the baud rate timer. At each timer underflow, the timer is reloaded with the 8-bit reload value in register BG and one clock pulse is generated for the serial channel. Enabling the fractional divider in normal divider mode (FDEN = 1 and FDM = 1) stops the baud rate timer and nullifies the effect of bit BCON.R. See **Section 3.12**. The baud rate (f<sub>BR</sub>) value is dependent on the following parameters: - Input clock f<sub>PCLK</sub> - Prescaling factor (2<sup>BRPRE</sup>) defined by bit field BRPRE in register BCON - Fractional divider (STEP/256) defined by register FDSTEP (to be considered only if fractional divider is enabled and operating in fractional divider mode) • 8-bit reload value (BR\_VALUE) for the baud rate timer defined by register BG The following formulas calculate the final baud rate without and with the fractional divider respectively: baud rate = $$\frac{f_{PCLK}}{16 \times 2^{BRPRE} \times (BR\_VALUE + 1)}$$ where $2^{BRPRE} \times (BR\_VALUE + 1) > 1$ $$\text{baud rate } = \frac{f_{PCLK}}{16 \times 2^{BRPRE} \times (BR\_VALUE + 1)} \times \frac{STEP}{256}$$ The maximum baud rate that can be generated is limited to f<sub>PCLK</sub>/32. Hence, for a module clock of 25 MHz, the maximum achievable baud rate is 0.78 MBaud. Standard LIN protocol can support a maximum baud rate of 20kHz, the baud rate accuracy is not critical and the fractional divider can be disabled. Only the prescaler is used for auto baud rate calculation. For LIN fast mode, which supports the baud rate of 20kHz to 115.2kHz, the higher baud rates require the use of the fractional divider for greater accuracy. **Table 25** lists the various commonly used baud rates with their corresponding parameter settings and deviation errors. The fractional divider is disabled and a module clock of 25 MHz is used. Table 25 Typical Baud rates for UART with Fractional Divider disabled | Baud rate | Prescaling Factor (2 <sup>BRPRE</sup> ) | Reload Value<br>(BR_VALUE + 1) | Deviation Error | |------------|-----------------------------------------|--------------------------------|-----------------| | 19.2 kBaud | 1 (BRPRE=000 <sub>B</sub> ) | 81 (51 <sub>H</sub> ) | -0.47 % | | 9600 Baud | 1 (BRPRE=000 <sub>B</sub> ) | 162 (A2 <sub>H</sub> ) | -0.47 % | | 4800 Baud | 2 (BRPRE=001 <sub>B</sub> ) | 162 (A2 <sub>H</sub> ) | -0.47 % | | 2400 Baud | 4 (BRPRE=010 <sub>B</sub> ) | 162 (A2 <sub>H</sub> ) | -0.47 % | The fractional divider allows baud rates of higher accuracy (lower deviation error) to be generated. **Table 26** lists the resulting deviation errors from generating a baud rate of 115.2 kHz, using different module clock frequencies. The fractional divider is enabled (fractional divider mode) and the corresponding parameter settings are shown. Data Sheet 69 V1.1. 2012-12 # Table 26 Deviation Error for UART with Fractional Divider enabled | f <sub>PCLK</sub> | Prescaling Factor (2 <sup>BRPRE</sup> ) | Reload Value<br>(BR_VALUE + 1) | STEP | Deviation<br>Error | |-------------------|-----------------------------------------|--------------------------------|------------------------|--------------------| | 25 MHz | 1 | 10 (A <sub>H</sub> ) | 189 (BD <sub>H</sub> ) | +0.14 % | | 12.5 MHz | 1 | 6 (6 <sub>H</sub> ) | 226 (E2 <sub>H</sub> ) | -0.22 % | | 6.25 MHz | 1 | 3 (3 <sub>H</sub> ) | 226 (E2 <sub>H</sub> ) | -0.22 % | # 3.11.2 Baud Rate Generation using Timer 1 In UART modes 1 and 3, Timer 1 can be used for generating the variable baud rates. In theory, this timer could be used in any of its modes. But in practice, it should be set into auto-reload mode (Timer 1 mode 2), with its high byte set to the appropriate value for the required baud rate. The baud rate is determined by the Timer 1 overflow rate and the value of SMOD as follows: Mode 1, 3 baud rate= $$\frac{2^{\text{SMOD}} \times f_{\text{PCLK}}}{32 \times 2 \times (256 - \text{TH1})}$$ [3.1] ## 3.12 Normal Divider Mode (8-bit Auto-reload Timer) Setting bit FDM in register FDCON to 1 configures the fractional divider to normal divider mode, while at the same time disables baud rate generation (see **Figure 28**). Once the fractional divider is enabled (FDEN = 1), it functions as an 8-bit auto-reload timer (with no relation to baud rate generation) and counts up from the reload value with each input clock pulse. Bit field RESULT in register FDRES represents the timer value, while bit field STEP in register FDSTEP defines the reload value. At each timer overflow, an overflow flag (FDCON.NDOV) will be set and an interrupt request generated. This gives an output clock $f_{\text{MOD}}$ that is 1/n of the input clock $f_{\text{DIV}}$ , where n is defined by 256 - STEP. The output frequency in normal divider mode is derived as follows: $$f_{\text{MOD}} = f_{\text{DIV}} \times \frac{1}{256 - \text{STEP}}$$ [3.2] Data Sheet 71 V1.1, 2012-12 ### 3.13 LIN Protocol The UART can be used to support the Local Interconnect Network (LIN) protocol for both master and slave operations. The LIN baud rate detection feature provides the capability to detect the baud rate within LIN protocol using Timer 2. This allows the UART to be synchronized to the LIN baud rate for data transmission and reception. LIN is a holistic communication concept for local interconnected networks in vehicles. The communication is based on the SCI (UART) data format, a single-master/multiple-slave concept, a clock synchronization for nodes without stabilized time base. An attractive feature of LIN is self-synchronization of the slave nodes without a crystal or ceramic resonator, which significantly reduces the cost of hardware platform. Hence, the baud rate must be calculated and returned with every message frame. The structure of a LIN frame is shown in Figure 29. The frame consists of the: - header, which comprises a Break (13-bit time low), Synch Byte (55<sub>H</sub>), and ID field - · response time - data bytes (according to UART protocol) - checksum Figure 29 Structure of LIN Frame ### 3.13.1 LIN Header Transmission LIN header transmission is only applicable in master mode. In the LIN communication, a master task decides when and which frame is to be transferred on the bus. It also identifies a slave task to provide the data transported by each frame. The information needed for the handshaking between the master and slave tasks is provided by the master task through the header portion of the frame. The header consists of a break and synch pattern followed by an identifier. Among these three fields, only the break pattern cannot be transmitted as a normal 8-bit UART data. The break must contain a dominant value of 13 bits or more to ensure proper synchronization of slave nodes. In the LIN communication, a slave task is required to be synchronized at the beginning of the protected identifier field of frame. For this purpose, every frame starts with a sequence consisting of a break field followed by a synch byte field. This sequence is unique and provides enough information for any slave task to detect the beginning of a new frame and be synchronized at the start of the identifier field. Upon entering LIN communication, a connection is established and the transfer speed (baud rate) of the serial communication partner (host) is automatically synchronized in the following steps: STEP 1: Initialize interface for reception and timer for baud rate measurement STEP 2: Wait for an incoming LIN frame from host STEP 3: Synchronize the baud rate to the host STEP 4: Enter for Master Request Frame or for Slave Response Frame Note: Re-synchronization and setup of baud rate are always done for **every** Master Request Header or Slave Response Header LIN frame. # 3.14 High-Speed Synchronous Serial Interface The High-Speed Synchronous Serial Interface (SSC) supports full-duplex and half-duplex synchronous communication. The serial clock signal can be generated by the SSC internally (master mode), using its own 16-bit baud-rate generator, or can be received from an external master (slave mode). Data width, shift direction, clock polarity and phase are programmable. This allows communication with SPI-compatible devices or devices using other synchronous serial interfaces. #### Features: - · Master and slave mode operation - Full-duplex or half-duplex operation - · Transmit and receive buffered - Flexible data format - Programmable number of data bits: 2 to 8 bits - Programmable shift direction: LSB or MSB shift first - Programmable clock polarity: idle low or high state for the shift clock - Programmable clock/data phase: data shift with leading or trailing edge of the shift clock - Variable baud rate - Compatible with Serial Peripheral Interface (SPI) - Interrupt generation - On a transmitter empty condition - On a receiver full condition - On an error condition (receive, phase, baud rate, transmit error) Data is transmitted or received on lines TXD and RXD, which are normally connected to the pins MTSR (Master Transmit/Slave Receive) and MRST (Master Receive/Slave Transmit). The clock signal is output via line MS\_CLK (Master Serial Shift Clock) or input via line SS\_CLK (Slave Serial Shift Clock). Both lines are normally connected to the pin SCLK. Transmission and reception of data are double-buffered. Figure 30 shows the block diagram of the SSC. Figure 30 SSC Block Diagram ## 3.15 Timer 0 and Timer 1 Timers 0 and 1 are count-up timers which are incremented every machine cycle, or in terms of the input clock, every 2 PCLK cycles. They are fully compatible and can be configured in four different operating modes for use in a variety of applications, see **Table 27**. In modes 0, 1 and 2, the two timers operate independently, but in mode 3, their functions are specialized. Table 27 Timer 0 and Timer 1 Modes | Mode | Operation | | | | | | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 0 | <b>13-bit timer</b> The timer is essentially an 8-bit counter with a divide-by-32 prescaler. This mode is included solely for compatibility with Intel 8048 devices. | | | | | | | 1 | <b>16-bit timer</b> The timer registers, TLx and THx, are concatenated to form a 16-bit counter. | | | | | | | 2 | 8-bit timer with auto-reload The timer register TLx is reloaded with a user-defined 8-bit value in THx upon overflow. | | | | | | | 3 | Timer 0 operates as two 8-bit timers The timer registers, TL0 and TH0, operate as two separate 8-bit counters. Timer 1 is halted and retains its count even if enabled. | | | | | | ## 3.16 Timer 2 Timer 2 is a 16-bit general purpose timer (THL2) that has two modes of operation, a 16-bit auto-reload mode and a 16-bit one channel capture mode. If the prescalar is disabled, Timer 2 counts with an input clock of PCLK/12. Timer 2 continues counting as long as it is enabled. | Table 28 | Timer 2 Modes | |-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Mode | Description | | Auto-reload | Up/Down Count Disabled Count up only Start counting from 16-bit reload value, overflow at FFFFH Reload event configurable for trigger by overflow condition only, or by negative/positive edge at input pin T2EX as well Programmble reload value in register RC2 Interrupt is generated with reload event | | | <ul> <li>Up/Down Count Enabled</li> <li>Count up or down, direction determined by level at input pin T2EX</li> <li>No interrupt is generated</li> <li>Count up <ul> <li>Start counting from 16-bit reload value, overflow at FFFFH</li> <li>Reload event triggered by overflow condition</li> <li>Programmble reload value in register RC2</li> </ul> </li> <li>Count down <ul> <li>Start counting from FFFFH, underflow at value defined in register RC2</li> <li>Reload event triggered by underflow condition</li> <li>Reload value fixed at FFFFH</li> </ul> </li> </ul> | | Channel capture | <ul> <li>Count up only</li> <li>Start counting from 0000<sub>H</sub>, overflow at FFFF<sub>H</sub></li> <li>Reload event triggered by overflow condition</li> <li>Reload value fixed at 0000<sub>H</sub></li> <li>Capture event triggered by falling/rising edge at pin T2EX</li> <li>Captured timer value stored in register RC2</li> <li>Interrupt is generated with reload or capture event</li> </ul> | # 3.17 Capture/Compare Unit 6 The Capture/Compare Unit 6 (CCU6) provides two independent timers (T12, T13), which can be used for Pulse Width Modulation (PWM) generation, especially for AC-motor control. The CCU6 also supports special control modes for block commutation and multi-phase machines. The timer T12 can function in capture and/or compare mode for its three channels. The timer T13 can work in compare mode only. The multi-channel control unit generates output patterns, which can be modulated by T12 and/or T13. The modulation sources can be selected and combined for the signal modulation. ### Timer T12 Features: - Three capture/compare channels, each channel can be used either as a capture or as a compare channel - Supports generation of a three-phase PWM (six outputs, individual signals for highside and lowside switches) - 16-bit resolution, maximum count frequency = peripheral clock frequency - Dead-time control for each channel to avoid short-circuits in the power stage - Concurrent update of the required T12/13 registers - Generation of center-aligned and edge-aligned PWM - Supports single-shot mode - Supports many interrupt request sources - · Hysteresis-like control mode #### Timer T13 Features: - · One independent compare channel with one output - 16-bit resolution, maximum count frequency = peripheral clock frequency - Can be synchronized to T12 - Interrupt generation at period-match and compare-match - Supports single-shot mode #### **Additional Features:** - Implements block commutation for Brushless DC-drives - Position detection via Hall-sensor pattern - Automatic rotational speed measurement for block commutation - Integrated error handling - Fast emergency stop without CPU load via external signal (CTRAP) - · Control modes for multi-channel AC-drives - Output levels can be selected and adapted to the power stage The block diagram of the CCU6 module is shown in Figure 31. Figure 31 CCU6 Block Diagram ## 3.18 Analog-to-Digital Converter The SAL-XC866 includes a high-performance 10-bit Analog-to-Digital Converter (ADC) with eight multiplexed analog input channels. The ADC uses a successive approximation technique to convert the analog voltage levels from up to eight different sources. The analog input channels of the ADC are available at Port 2. ### Features: - · Successive approximation - · 8-bit or 10-bit resolution - · Eight analog channels - · Four independent result registers - Result data protection for slow CPU access (wait-for-read mode) - · Single conversion mode - · Autoscan functionality - · Limit checking for conversion results - Data reduction filter (accumulation of up to 2 conversion results) - Two independent conversion request sources with programmable priority - Selectable conversion request trigger - · Flexible interrupt generation with configurable service nodes - · Programmable sample time - · Programmable clock divider - · Cancel/restart feature for running conversions - Integrated sample and hold circuitry - Compensation of offset errors - · Low power modes ## 3.18.1 ADC Clocking Scheme A common module clock f<sub>ADC</sub> generates the various clock signals used by the analog and digital parts of the ADC module: - f<sub>ADCA</sub> is input clock for the analog part. - f<sub>ADCI</sub> is internal clock for the analog part (defines the time base for conversion length and the sample time). This clock is generated internally in the analog part, based on the input clock f<sub>ADCA</sub> to generate a correct duty cycle for the analog components. - f<sub>ADCD</sub> is input clock for the digital part. The internal clock for the analog part $f_{ADCI}$ is limited to a maximum frequency of 10 MHz. Therefore, the ADC clock prescaler must be programmed to a value that ensures $f_{ADCI}$ does not exceed 10 MHz. The prescaler ratio is selected by bit field CTC in register GLOBCTR. A prescaling ratio of 32 can be selected when the maximum performance of the ADC is not required. Figure 32 ADC Clocking Scheme For module clock $f_{ADC}$ = 25 MHz, the analog clock $f_{ADCI}$ frequency can be selected as shown in **Table 29**. Table 29 f<sub>ADCI</sub> Frequency Selection | Module Clock f <sub>ADC</sub> | СТС | Prescaling Ratio | Analog Clock f <sub>ADCI</sub> | |-------------------------------|---------------------------|------------------|--------------------------------| | 25 MHz | 00 <sub>B</sub> | ÷ 2 | 12.5 MHz (N.A) | | | 01 <sub>B</sub> | ÷ 3 | 8.3 MHz | | | 10 <sub>B</sub> | ÷ 4 | 6.3 MHz | | | 11 <sub>B</sub> (default) | ÷ 32 | 781.3 kHz | As $f_{ADCI}$ cannot exceed 10 MHz, bit field CTC should not be set to $00_B$ when $f_{ADC}$ is 25 MHz. During slow-down mode where $f_{ADC}$ may be reduced to 12.5 MHz, 6.25 MHz etc., CTC can be set to $00_B$ as long as the divided analog clock $f_{ADCI}$ does not exceed 10 MHz. However, it is important to note that the conversion error could increase due to loss of charges on the capacitors, if $f_{ADC}$ becomes too low during slow-down mode. # 3.18.2 ADC Conversion Sequence The analog-to-digital conversion procedure consists of the following phases: - Synchronization phase (t<sub>SYN</sub>) - Sample phase (t<sub>S</sub>) - · Conversion phase - Write result phase (t<sub>WR</sub>) Figure 33 ADC Conversion Timing ## 3.19 On-Chip Debug Support The On-Chip Debug Support (OCDS) provides the basic functionality required for the software development and debugging of XC800-based systems. The OCDS design is based on these principles: - use the built-in debug functionality of the XC800 Core - · add a minimum of hardware overhead - provide support for most of the operations by a Monitor Program - · use standard interfaces to communicate with the Host (a Debugger) #### Features: - · Set breakpoints on instruction address and within a specified address range - · Set breakpoints on internal RAM address - Support unlimited software breakpoints in Flash/RAM code region - Process external breaks - · Step through the program code The OCDS functional blocks are shown in **Figure 34**. The Monitor Mode Control (MMC) block at the center of OCDS system brings together control signals and supports the overall functionality. The MMC communicates with the XC800 Core, primarily via the Debug Interface, and also receives reset and clock signals. After processing memory address and control signals from the core, the MMC provides proper access to the dedicated extra-memories: a Monitor ROM (holding the code) and a Monitor RAM (for work-data and Monitor-stack). The OCDS system is accessed through the JTAG<sup>1)</sup>, which is an interface dedicated exclusively for testing and debugging activities and is not normally used in an application. The dedicated MBC pin is used for external configuration and debugging control. Note: All the debug functionality described here can normally be used only after SAL-XC866 has been started in OCDS mode. Data Sheet 83 V1.1, 2012-12 <sup>1)</sup> The pins of the JTAG port can be assigned to either Port 0 (primary) or Ports 1 and 2 (secondary). User must set the JTAG pins (TCK and TDI) as input during connection with the OCDS system. Figure 34 OCDS Block Diagram # 3.19.1 JTAG ID Register This is a read-only register located inside the JTAG module, and is used to recognize the device(s) connected to the JTAG interface. Its content is shifted out when INSTRUCTION register contains the IDCODE command (opcode $04_{\rm H}$ ), and the same is also true immediately after reset. The JTAG ID register contents for the SAL-XC866 devices are given in Table 30. Table 30 JTAG ID Summary | Device Type | Device Name | JTAG ID | | | |-------------|-----------------|------------------------|--|--| | Flash | SAL-XC866L-4FRA | 1010 0083 <sub>H</sub> | | | | | SAL-XC866L-2FRA | 1010 2083 <sub>H</sub> | | | # 3.20 Identification Register The SAL-XC866 identity register is located at Page 1 of address B3<sub>H</sub>. # ID # Identity Register Reset Value: 0000 0010<sub>B</sub> | Field | Bits | Туре | Description | |--------|-------|------|--------------------------------| | VERID | [2:0] | r | Version ID<br>010 <sub>B</sub> | | PRODID | [7:3] | r | Product ID 00000 <sub>B</sub> | ## 4 Electrical Parameters **Chapter 4** provides the characteristics of the electrical parameters which are implementation-specific for the SAL-XC866. ### 4.1 General Parameters The general parameters are described here to aid the users in interpreting the parameters mainly in **Section 4.2** and **Section 4.3**. ## 4.1.1 Parameter Interpretation The parameters listed in this section represent partly the characteristics of the SAL-XC866 and partly its requirements on the system. To aid interpreting the parameters easily when evaluating them for a design, they are indicated by the abbreviations in the "Symbol" column: #### • CC These parameters indicate **C**ontroller **C**haracteristics, which are distinctive features of the SAL-XC866 and must be regarded for a system design. ### SR These parameters indicate **S**ystem **R**equirements, which must be provided by the microcontroller system in which the SAL-XC866 is designed in. # 4.1.2 Absolute Maximum Rating Maximum ratings are the extreme limits to which the SAL-XC866 can be subjected to without permanent damage. Table 31 Absolute Maximum Rating Parameters | Parameter | Symbol | Lim | it Values | Unit | Notes | | |--------------------------------------------------------------|-------------------|------|----------------------------------|------|----------------------------------|--| | | | min. | max. | | | | | Ambient temperature | $T_{A}$ | -40 | 150 | °C | under bias | | | Storage temperature | $T_{ST}$ | -65 | 150 | °C | 1) | | | Junction temperature | $T_{J}$ | -40 | 160 | °C | under bias <sup>1)</sup> | | | Voltage on power supply pin with respect to V <sub>SS</sub> | $V_{DDP}$ | -0.5 | 6 | V | 1) | | | Voltage on any pin with respect to $V_{\rm SS}$ | $V_{IN}$ | -0.5 | V <sub>DDP</sub> + 0.5 or max. 6 | V | Whichever is lower <sup>1)</sup> | | | Input current on any pin during overload condition | I <sub>IN</sub> | -10 | 10 | mA | 1) | | | Absolute sum of all input currents during overload condition | $\Sigma I_{IN} $ | _ | 50 | mA | 1) | | <sup>1)</sup> Not subjected to production test, verified by design/characterization. Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During absolute maximum rating overload conditions ( $V_{\rm IN} > V_{\rm DDP}$ or $V_{\rm IN} < V_{\rm SS}$ ) the voltage on $V_{\rm DDP}$ pin with respect to ground ( $V_{\rm SS}$ ) must not exceed the values defined by the absolute maximum ratings. # 4.1.3 Operating Conditions The following operating conditions must not be exceeded in order to ensure correct operation of the SAL-XC866. All parameters mentioned in the following table refer to these operating conditions, unless otherwise noted. **Table 32 Operating Condition Parameters** | Parameter | Symbol | nbol Limit Values | | Unit | Notes/ | | |--------------------------------------|-----------|-------------------|------|------|-------------|--| | | | min. | max. | | Conditions | | | Digital power supply voltage | $V_{DDP}$ | 4.5 | 5.5 | V | 5V Device | | | Digital power supply voltage | $V_{DDP}$ | 3.0 | 3.6 | V | 3.3V Device | | | Digital ground voltage | $V_{SS}$ | | 0 | V | | | | Digital core supply voltage | $V_{DDC}$ | 2.3 | 2.7 | V | | | | System Clock Frequency <sup>1)</sup> | $f_{SYS}$ | 69 | 81 | MHz | | | | Ambient temperature | $T_{A}$ | -40 | 150 | °C | SAL-XC866 | | <sup>1)</sup> f<sub>SYS</sub> is the PLL output clock. During normal operating mode, CPU clock is f<sub>SYS</sub> / 3. Please refer to Figure 24 for detailed description. ## 4.2 DC Parameters # 4.2.1 Input/Output Characteristics Table 33 Input/Output Characteristics (Operating Conditions apply) | Parameter | Symbol | Limit | Values | Unit | Test Conditions | | |----------------------------------------------------------|---------------------|-------------------------|-------------------------|------|--------------------------|--| | | | min. | max. | | | | | V <sub>DDP</sub> = 5V Range | | | • | • | | | | Output low voltage | $V_{OL}$ CC | _ | 1.0 | V | I <sub>OL</sub> = 15 mA | | | | | _ | 0.4 | V | $I_{\rm OL}$ = 5 mA | | | Output high voltage | V <sub>OH</sub> CC | V <sub>DDP</sub> - 1.0 | _ | V | I <sub>OH</sub> = -15 mA | | | | | V <sub>DDP</sub> - 0.4 | _ | V | I <sub>OH</sub> = -5 mA | | | Input low voltage on port pins (all except P0.0 & P0.1) | V <sub>ILP</sub> SR | _ | $0.3 \times V_{ m DDP}$ | V | CMOS Mode | | | Input low voltage on P0.0 & P0.1 | $V_{ILP0}$ SR | -0.2 | $0.3 imes V_{DDP}$ | V | CMOS Mode | | | Input low voltage on RESET pin | $V_{ILR}$ SR | _ | $0.3 imes V_{DDP}$ | V | CMOS Mode | | | Input low voltage on TMS pin | $V_{ILT}$ SR | _ | $0.3 imes V_{DDP}$ | V | CMOS Mode | | | Input high voltage on port pins (all except P0.0 & P0.1) | V <sub>IHP</sub> SR | $0.7 \times V_{ m DDP}$ | _ | V | CMOS Mode | | | Input high voltage on P0.0 & P0.1 | $V_{IHP0}SR$ | $0.7 imes V_{DDP}$ | $V_{DDP}$ | V | CMOS Mode | | | Input high voltage on RESET pin | $V_{IHR}$ SR | $0.7 imes V_{DDP}$ | _ | V | CMOS Mode | | | Input high voltage on TMS pin | $V_{IHT}$ SR | $0.75 \times V_{DDP}$ | _ | V | CMOS Mode | | | Input Hysteresis <sup>1)</sup> on Port Pins | HYS CC | $0.08 imes V_{DDP}$ | _ | V | CMOS Mode | | | Input Hysteresis <sup>1)</sup> on XTAL1 | HYSXCC | $V_{ m DDC}$ | _ | V | | | Table 33 Input/Output Characteristics (Operating Conditions apply) | Parameter | Symbol | | Limit | Values | Unit | Test Conditions | |-------------------------------------------------------------------------------------|-----------------------|----------|------------------------|-------------------------------|------|---------------------------------------------------------------------------------| | | | | min. | max. | | | | Input low voltage at XTAL1 | $V_{ILX}$ | SR | V <sub>SS</sub> - 0.5 | $0.3 imes V_{ m DDC}$ | V | | | Input high voltage at XTAL1 | $V_{IHX}$ | SR | $0.7 imes V_{ m DDC}$ | <i>V</i> <sub>DDC</sub> + 0.5 | V | | | Pull-up current | $I_{PU}$ | SR | _ | -10 | μΑ | $V_{IH,min}$ | | | | | -150 | _ | μΑ | $V_{IL,max}$ | | Pull-down current | $I_{PD}$ | SR | _ | 10 | μΑ | $V_{IL,max}$ | | | | | 150 | _ | μΑ | $V_{IH,min}$ | | Input leakage current <sup>2)</sup> | I <sub>OZ1</sub> | CC | -2 | 2 | μΑ | $0 < V_{\text{IN}} < V_{\text{DDP}},$<br>$T_{\text{A}} \le 150^{\circ}\text{C}$ | | Input current at XTAL1 | $I_{ILX}$ | CC | -10 | 10 | μΑ | | | Overload current on any pin | $I_{OV}$ | SR | -5 | 5 | mA | 3) | | Absolute sum of overload currents | $\Sigma I_{\sf OV}$ | <br>SR | _ | 25 | mA | 3) | | Voltage on any pin during $V_{DDP}$ power off | $V_{PO}$ | SR | _ | 0.3 | V | 4) | | | $I_{M}$ | SR | - | 15 | mA | | | Maximum current for all pins (excluding $V_{\rm DDP}$ and $V_{\rm SS}$ ) | $\Sigma I_{M} $ | SR | _ | 60 | mA | | | $\begin{array}{c} \hline \text{Maximum current into} \\ V_{\text{DDP}} \end{array}$ | I <sub>MVD</sub> | OP<br>SR | _ | 80 | mA | 3) | | $\begin{array}{c} \text{Maximum current out of} \\ V_{\text{SS}} \end{array}$ | I <sub>MVSS</sub> | SR | _ | 80 | mA | 3) | Table 33 Input/Output Characteristics (Operating Conditions apply) | Parameter | Symbol | Limit | Values | Unit | Test Conditions | | |----------------------------------------------------------|---------------------|-------------------------|------------------------|------|-------------------------|--| | | | min. | max. | | | | | V <sub>DDP</sub> = 3.3V Range | | | | | | | | Output low voltage | $V_{OL}$ CC | - | 1.0 | V | I <sub>OL</sub> = 8 mA | | | | | _ | 0.4 | V | $I_{\rm OL}$ = 2.5 mA | | | Output high voltage | V <sub>OH</sub> CC | V <sub>DDP</sub> - 1.0 | _ | V | $I_{\text{OH}}$ = -8 mA | | | | | V <sub>DDP</sub> - 0.4 | _ | V | $I_{OH}$ = -2.5 mA | | | Input low voltage on port pins (all except P0.0 & P0.1) | V <sub>ILP</sub> SR | _ | $0.3 \times V_{DDP}$ | V | CMOS Mode | | | Input low voltage on P0.0 & P0.1 | $V_{ILP0}$ SR | -0.2 | $0.3 imes V_{DDP}$ | V | CMOS Mode | | | Input low voltage on RESET pin | $V_{ILR}$ SR | _ | $0.3 imes V_{DDP}$ | V | CMOS Mode | | | Input low voltage on TMS pin | $V_{ILT}$ SR | _ | $0.3 imes V_{DDP}$ | V | CMOS Mode | | | Input high voltage on port pins (all except P0.0 & P0.1) | V <sub>IHP</sub> SR | $0.7 imes V_{DDP}$ | - | V | CMOS Mode | | | Input high voltage on P0.0 & P0.1 | $V_{IHP0}SR$ | $0.7 imes V_{DDP}$ | $V_{DDP}$ | V | CMOS Mode | | | Input high voltage on RESET pin | $V_{IHR}$ SR | $0.7 imes V_{DDP}$ | _ | V | CMOS Mode | | | Input high voltage on TMS pin | $V_{IHT}$ SR | $0.75 \times V_{DDP}$ | _ | V | CMOS Mode | | | Input Hysteresis <sup>1)</sup> on Port Pins | HYS CC | $0.03 \times V_{DDP}$ | _ | V | CMOS Mode | | | Input Hysteresis <sup>1)</sup> on XTAL1 | HYSXCC | $0.07 imes V_{ m DDC}$ | _ | V | | | | Input low voltage at XTAL1 | $V_{ILX}$ SR | V <sub>SS</sub> - 0.5 | $0.3 imes V_{ m DDC}$ | V | | | | Input high voltage at XTAL1 | $V_{IHX}$ SR | $0.7 imes V_{ m DDC}$ | V <sub>DDC</sub> + 0.5 | V | | | Table 33 Input/Output Characteristics (Operating Conditions apply) | Parameter | Symb | ol | Limit | Values | Unit | Test Conditions | |----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------|-------|--------|------|------------------------------------------------------------------------------| | | | | min. | max. | | | | Pull-up current | $I_{PU}$ | SR | _ | -5 | μΑ | $V_{IH,min}$ | | | | | -50 | _ | μΑ | $V_{IL,max}$ | | Pull-down current | $I_{PD}$ | SR | _ | 5 | μΑ | $V_{IL,max}$ | | | | | 50 | _ | μΑ | $V_{IH,min}$ | | Input leakage current <sup>2)</sup> | I <sub>OZ1</sub> | CC | -2 | 2 | μΑ | $0 < V_{\text{IN}} < V_{\text{DDP}},$ $T_{\text{A}} \le 150^{\circ}\text{C}$ | | Input current at XTAL1 | $I_{ILX}$ | СС | - 10 | 10 | μΑ | | | Overload current on any pin | $I_{OV}$ | SR | -5 | 5 | mA | 3) | | Absolute sum of overload currents | $\Sigma I_{OV} $ | SR | _ | 25 | mA | 3) | | Voltage on any pin during $V_{\rm DDP}$ power off | $V_{PO}$ | SR | _ | 0.3 | V | 4) | | $\label{eq:maximum} \begin{array}{l} \text{Maximum current per} \\ \text{pin (excluding } V_{\text{DDP}} \text{ and } \\ V_{\text{SS}}) \end{array}$ | $I_{M}$ | SR | _ | 15 | mA | | | $\label{eq:maximum} \begin{array}{l} \text{Maximum current for all} \\ \text{pins (excluding } V_{\text{DDP}} \\ \text{and } V_{\text{SS}}) \end{array}$ | $\Sigma I_{M} $ | SR | _ | 60 | mA | | | | $I_{MVDD}$ | P<br>SR | _ | 80 | mA | | | | I <sub>MVSS</sub> | SR | _ | 80 | mA | | Not subjected to production test, verified by design/characterization. Hysteresis is implemented to avoid meta stable states and switching due to internal ground bounce. It cannot be guaranteed that it suppresses switching due to external system noise. <sup>2)</sup> An additional error current (I<sub>INJ</sub>) will flow if an overload current flows through an adjacent pin. TMS pin and RESET pin have internal pull devices and are not included in the input leakage current characteristic. <sup>3)</sup> Not subjected to production test, verified by design/characterization. <sup>4)</sup> Not subjected to production test, verified by design/characterization. However, for applications with strict low power-down current requirements, it is mandatory that no active voltage source is supplied at any GPIO pin when VDDP is powered off. # 4.2.2 Supply Threshold Characteristics Figure 35 Supply Threshold Parameters Table 34 Supply Threshold Parameters (Operating Conditions apply) | Parameters | Symbol | | I | Unit | | | |--------------------------------------------------------------------|-------------------|----|------|------|------|---| | | | | min. | typ. | max. | | | V <sub>DDC</sub> prewarning voltage <sup>1)</sup> | $V_{\rm DDCPW}$ | CC | 2.2 | 2.3 | 2.4 | V | | V <sub>DDC</sub> brownout voltage in active mode <sup>1)</sup> | $V_{\rm DDCBO}$ | СС | 2.0 | 2.1 | 2.2 | ٧ | | RAM data retention voltage | $V_{\rm DDCRDR}$ | CC | 0.9 | 1.0 | 1.1 | V | | V <sub>DDC</sub> brownout voltage in power-down mode <sup>2)</sup> | $V_{\rm DDCBOPD}$ | СС | 1.3 | 1.5 | 1.7 | V | | V <sub>DDP</sub> prewarning voltage <sup>3)</sup> | $V_{\rm DDPPW}$ | СС | 3.3 | 4.0 | 4.65 | V | | Power-on reset voltage <sup>2)4)</sup> | $V_{\rm DDCPOR}$ | CC | 1.3 | 1.5 | 1.7 | V | <sup>1)</sup> Detection is disabled in power-down mode. <sup>&</sup>lt;sup>2)</sup> Detection is enabled in both active and power-down mode. <sup>3)</sup> Detection is enabled for external power supply of 5.0V Detection must be disabled for external power supply of 3.3V. $<sup>^{4)}</sup>$ The reset of EVR is extended by 300 $\mu s$ typically after the VDDC reaches the power-on reset voltage. ### 4.2.3 ADC Characteristics The values in the table below are given for an analog power supply between 4.5 V to 5.5 V. The ADC can be used with an analog power supply down to 3 V. But in this case, the analog parameters may show a reduced performance. All ground pins ( $V_{\rm SS}$ ) must be externally connected to one single star point in the system. The voltage difference between the ground pins must not exceed 200mV. Table 35 ADC Characteristics (Operating Conditions apply; $V_{\text{DDP}} = 5V$ Range) | Parameter | Symbol | Li | mit Valu | es | Unit | Test Conditions/ | |--------------------------------------|----------------------------------|-------------------------------|-----------------|----------------------------|------|----------------------------------------------------------------| | | | min. | typ. | max. | | Remarks | | Analog reference voltage | V <sub>AREF</sub> SR | V <sub>AGND</sub> + 1 | $V_{DDP}$ | V <sub>DDP</sub><br>+ 0.05 | V | 1) | | Analog reference ground | $V_{AGND}$ SR | V <sub>SS</sub> - 0.05 | V <sub>SS</sub> | V <sub>AREF</sub> | V | 1) | | Analog input voltage range | V <sub>AIN</sub> SR | $V_{AGND}$ | _ | $V_{AREF}$ | V | | | ADC clocks | $f_{ADC}$ | _ | 20 | 40 | MHz | module clock <sup>1)</sup> | | | f <sub>ADCI</sub> | _ | _ | 10 | MHz | internal analog<br>clock <sup>1)</sup><br>See <b>Figure 32</b> | | Sample time | t <sub>S</sub> CC | (2 + INF<br>t <sub>ADCI</sub> | PCR0.S | TC) × | μs | 1) | | Conversion time | t <sub>C</sub> CC | See Se | ction 4. | 2.3.1 | μs | 1) | | Total unadjusted | TUE CC | _ | _ | 1 | LSB | 8-bit conversion. <sup>2)</sup> | | error | | _ | _ | 2 | LSB | 10-bit conversion. <sup>2)</sup> | | Differential<br>Nonlinearity | <i>EA</i> <sub>DNL</sub> <br>CC | - | 1 | - | LSB | 10-bit conversion <sup>1)</sup> | | Integral<br>Nonlinearity | <i>EA</i> <sub>INL</sub> <br>CC | - | 1 | - | LSB | 10-bit conversion <sup>1)</sup> | | Offset | EA <sub>OFF</sub> <br>CC | - | 1 | - | LSB | 10-bit conversion <sup>1)</sup> | | Gain | <i>EA<sub>GAIN</sub></i> <br>CC | - | 1 | - | LSB | 10-bit conversion <sup>1)</sup> | | Overload current coupling factor for | K <sub>OVA</sub> CC | - | _ | 1.0 x<br>10 <sup>-4</sup> | _ | $I_{\rm OV} > 0^{1)3)$ | | analog inputs | | - | _ | 1.5 x<br>10 <sup>-3</sup> | _ | $I_{\rm OV} < 0^{1)3)$ | Table 35 ADC Characteristics (Operating Conditions apply; $V_{DDP} = 5V$ Range) | Parameter | Symbol | Symbol Limit Values | | | | Test Conditions/ | |-----------------------------------------------------|------------------------|---------------------|------|---------------------------|----|-------------------------| | | | min. | typ. | max. | | Remarks | | Overload current coupling factor for | K <sub>OVD</sub> CC | _ | _ | 5.0 x<br>10 <sup>-3</sup> | - | $I_{\rm OV} > 0^{1)3)}$ | | digital I/O pins | | _ | - | 1.0 x<br>10 <sup>-2</sup> | - | $I_{\rm OV} < 0^{1)3)$ | | Switched capacitance at the reference voltage input | C <sub>AREFSW</sub> CC | - | 10 | 20 | pF | 1)4) | | Switched capacitance at the analog voltage inputs | C <sub>AINSW</sub> CC | - | 5 | 7 | pF | 1)5) | | Input resistance of the reference input | R <sub>AREF</sub> CC | _ | 1 | 2 | kΩ | 1) | | Input resistance of the selected analog channel | R <sub>AIN</sub> CC | - | 1 | 1.5 | kΩ | 1) | <sup>1)</sup> Not subject to production test, verified by design/characterization. TUE is tested at $V_{AREF} = 5.0 \text{ V}$ , $V_{AGND} = 0 \text{ V}$ , $V_{DDP} = 5.0 \text{ V}$ . An overload current $(I_{\text{OV}})$ through a pin injects a certain error current $(I_{\text{INJ}})$ into the adjacent pins. This error current adds to the respective pin's leakage current $(I_{\text{OZ}})$ . The amount of error current depends on the overload current and is defined by the overload coupling factor $K_{\text{OV}}$ . The polarity of the injected error current is inverse compared to the polarity of the overload current that produces it. The total current through a pin is $|I_{\text{TOT}}| = |I_{\text{OZ}}| + (|I_{\text{OV}}| \times K_{\text{OV}})$ . The additional error current may distort the input voltage on analog inputs. <sup>4)</sup> This represents an equivalent switched capacitance. This capacitance is not switched to the reference voltage at once. Instead of this, smaller capacitances are successively switched to the reference voltage. <sup>5)</sup> The sampling capacity of the conversion C-Network is pre-charged to V<sub>AREF</sub>/2 before connecting the input to the C-Network. Because of the parasitic elements, the voltage measured at ANx is lower than V<sub>AREF</sub>/2. Figure 36 ADC Input Circuits # 4.2.3.1 ADC Conversion Timing ``` Conversion time, t_C = t_{ADC} \times (\ 1 + r \times (3 + n + STC)\ ), where r = CTC + 2 for CTC = 00_B, 01_B or 10_B, r = 32 for CTC = 11_B, CTC = Conversion Time Control (GLOBCTR.CTC), STC = Sample Time Control (INPCR0.STC), n = 8 or 10 (for 8-bit and 10-bit conversion respectively), t_{ADC} = 1/f_{ADC} ``` # 4.2.4 Power Supply Current Table 36 Power Supply Current Parameters (Operating Conditions apply) | Parameter | Symbol | Limit ' | Values | Unit | <b>Test Condition</b> | |------------------------------------|-----------|--------------------|--------------------|------|-----------------------| | | | typ. <sup>1)</sup> | max. <sup>2)</sup> | | | | Active Mode | $I_{DDP}$ | 22.6 | 25.1 | mA | 3) | | Idle Mode | $I_{DDP}$ | 17.2 | 19.7 | mA | 4) | | Active Mode with slow-down enabled | $I_{DDP}$ | 7.2 | 9.3 | mA | 5) | | Idle Mode with slow-down enabled | $I_{DDP}$ | 7.1 | 8 | mA | 6) | <sup>&</sup>lt;sup>1)</sup> The typical $I_{\rm DDP}$ values are periodically measured at $T_{\rm A}$ = + 25 °C and $V_{\rm DDP}$ = 5.0 V. <sup>&</sup>lt;sup>2)</sup> The maximum $I_{DDP}$ values are measured under worst case conditions ( $T_A$ = + 150 °C and $V_{DDP}$ = 5.5 V). <sup>3)</sup> I<sub>DDP</sub> (active mode) is measured with: CPU clock and input clock to all peripherals running at 25 MHz(set by on-chip oscillator of 10 MHz and NDIV in PLL\_CON to 0001<sub>B</sub>), RESET = V<sub>DDP</sub>. <sup>4)</sup> I<sub>DDP</sub> (idle mode) is measured with: CPU clock disabled, watchdog timer disabled, input clock to all peripherals enabled and running at 25 MHz, RESET = V<sub>DDP</sub>. <sup>5)</sup> I<sub>DDP</sub> (active mode with slow-down mode) is measured with: CPU clock and input clock to all peripherals running at 781 KHz by setting CLKREL in CMCON to 0101<sub>B</sub>, RESET = V<sub>DDP</sub>. <sup>6)</sup> I<sub>DDP</sub> (idle mode with slow-down mode) is measured with: CPU clock disabled, watchdog timer disabled, input clock to all peripherals enabled and running at 781 MHz by setting CLKREL in CMCON to 0101<sub>B</sub>, RESET = V<sub>DDP</sub>. # Table 37 Power Down Current (Operating Conditions apply) | Parameter | Symbol | Limit Values | | Limit Values | | Unit | <b>Test Condition</b> | |-------------------------------|-----------|--------------------|--------------------|--------------|-------------------------------------------|------|-----------------------| | | | typ. <sup>1)</sup> | max. <sup>2)</sup> | | | | | | Power-Down Mode <sup>3)</sup> | $I_{PDP}$ | 1 | 10 | μΑ | $T_{A} = + 25 {}^{\circ}\text{C.}^{4)}$ | | | | | | - | 30 | μΑ | $T_{A} = +85 {}^{\circ}\text{C.}^{4)5)}$ | | | $<sup>^{1)}~</sup>$ The typical $I_{\rm PDP}$ values are measured at $V_{\rm DDP}$ = 5.0 V. Data Sheet 98 V1.1, 2012-12 <sup>&</sup>lt;sup>2)</sup> The maximum $I_{\rm PDP}$ values are measured at $V_{\rm DDP}$ = 5.5 V. $<sup>^{3)}</sup>$ I<sub>PDP</sub> (power-down mode) has a maximum value of 500 $\mu$ A at $T_A$ = + 150 °C. <sup>4)</sup> I<sub>PDP</sub> (power-down mode) is measured with: RESET = V<sub>DDP</sub>, V<sub>AGND</sub>= V<sub>SS</sub>, RXD/INT0 = V<sub>DDP</sub>; rest of the ports are programmed to be input with either internal pull devices enabled or driven externally to ensure no floating inputs. <sup>5)</sup> Not subject to production test, verified by design/characterization. ## 4.3 AC Parameters ## 4.3.1 Testing Waveforms The testing waveforms for rise/fall time, output delay and output high impedance are shown in Figure 37, Figure 38 and Figure 39. Figure 37 Rise/Fall Time Parameters Figure 38 Testing Waveform, Output Delay Figure 39 Testing Waveform, Output High Impedance # 4.3.2 Output Rise/Fall Times Table 38 Output Rise/Fall Times Parameters (Operating Conditions apply) | Parameter | Symbol | Symbol L<br>Va | | Unit | Test Conditions | | |-----------------------------|---------------------------------|----------------|----|------|----------------------|--| | | min. max. | | | | | | | $V_{\text{DDP}}$ = 5V Range | | | | 1 | | | | Rise/fall times 1) 2) | t <sub>R</sub> , t <sub>F</sub> | _ | 10 | ns | 20 pF. <sup>3)</sup> | | | $V_{DDP}$ = 3.3V Range | | ' | | | | | | Rise/fall times 1) 2) | t <sub>R</sub> , t <sub>F</sub> | _ | 10 | ns | 20 pF. <sup>4)</sup> | | <sup>1)</sup> Rise/Fall time measurements are taken with 10% - 90% of the pad supply. $<sup>^{4)}~</sup>$ Additional rise/fall time valid for $C_L$ = 20pF - 100pF @ 0.225 ns/pF. Figure 40 Rise/Fall Times Parameters <sup>&</sup>lt;sup>2)</sup> Not all parameters are 100% tested, but are verified by design/characterization and test correlation. $<sup>^{3)}</sup>$ Additional rise/fall time valid for $C_L$ = 20pF - 100pF @ 0.125 ns/pF. # 4.3.3 Power-on Reset and PLL Timing Table 39 Power-On Reset and PLL Timing (Operating Conditions apply) | Parameter | Symbol | Limit Values | | | Unit | <b>Test Conditions</b> | |----------------------------------|-----------------------|--------------|------|------|------|-------------------------------------------------------------| | | | min. | typ. | max. | | | | Pad operating voltage | $V_{PAD}$ CC | 2.3 | - | _ | V | 1) | | On-Chip Oscillator start-up time | t <sub>OSCST</sub> CC | _ | - | 500 | ns | 1) | | Flash initialization time | t <sub>FINIT</sub> CC | _ | 160 | _ | μs | 1) | | RESET hold time | t <sub>RST</sub> SR | _ | 500 | _ | μs | $V_{\rm DDP}$ rise time $(10\% - 90\%) \le 500 \mu s^{1)2)$ | | PLL lock-in in time | $t_{LOCK}CC$ | _ | _ | 200 | μs | 1) | | PLL accumulated jitter | D <sub>P</sub> | _ | _ | 0.7 | ns | 1) | <sup>1)</sup> Not all parameters are 100% tested, but are verified by design/characterization and test correlation. $<sup>^{2)}</sup>$ RESET signal has to be active (low) until $V_{ m DDC}$ has reached 90% of its maximum value (typ. 2.5V). Figure 41 Power-on Reset Timing # 4.3.4 On-Chip Oscillator Characteristics Table 40 On-chip Oscillator Characteristics (Operating Conditions apply) | Parameter | Symbol | Lir | nit Va | lues | Unit | Test Conditions | |--------------------------------|---------------------|------|--------|-------|------|-----------------------------------------------------------------------------------------------------------| | | | min. | typ. | max. | Ī | | | Nominal frequency | f <sub>NOM</sub> CC | 9.75 | 10 | 10.25 | MHz | under nominal conditions <sup>1)</sup> | | Long term frequency deviation | $\Delta f_{LT}$ CC | 0 | _ | 6.0 | % | with respect to $f_{NOM}$ , over lifetime and temperature (125°C to 150°C), for one device after trimming | | | | -5.0 | _ | 5.0 | % | with respect to $f_{NOM}$ , over lifetime and temperature (-10°C to 125°C), for one device after trimming | | | | -6.0 | _ | 0 | % | with respect to $f_{NOM}$ , over lifetime and temperature (-40°C to -10°C), for one device after trimming | | Short term frequency deviation | $\Delta f_{ST}$ CC | -1.0 | - | 1.0 | % | within one LIN message<br>(<10 ms 100 ms) | <sup>&</sup>lt;sup>1)</sup> Nominal condition: $V_{DDC} = 2.5 \text{ V}$ , $T_A = +25 ^{\circ}\text{C}$ . # 4.3.5 JTAG Timing Table 41 TCK Clock Timing (Operating Conditions apply; $C_L = 50 \text{ pF}$ ) | Parameter | Symbol | Lir | Unit | | |-----------------------------------|---------------------|-----|------|----| | | | min | max | | | TCK clock period <sup>1)</sup> | t <sub>TCK</sub> SR | 50 | - | ns | | TCK high time <sup>1)</sup> | $t_1$ SR | 20 | _ | ns | | TCK low time <sup>1)</sup> | $t_2$ SR | 20 | _ | ns | | TCK clock rise time <sup>1)</sup> | t <sub>3</sub> SR | _ | 4 | ns | | TCK clock fall time <sup>1)</sup> | t <sub>4</sub> SR | _ | 4 | ns | <sup>1)</sup> Not all parameters are 100% tested, but are verified by design/characterization and test correlation. Figure 42 TCK Clock Timing Table 42 JTAG Timing (Operating Conditions apply; $C_L = 50 \text{ pF}$ ) | Parameter | Syı | nbol | Lir | Unit | | |-------------------------------------------------------------|-----------------------|------|------|------|----| | | | | min | max | | | TMS setup to TCK <sup>1)</sup> _r | <i>t</i> <sub>1</sub> | SR | 8.0 | - | ns | | TMS hold to TCK <sup>1)</sup> _r | $t_2$ | SR | 5.0 | - | ns | | TDI setup to TCK <sup>1)</sup> _r | $t_1$ | SR | 11.0 | _ | ns | | TDI hold to TCK <sup>1)</sup> _r | $t_2$ | SR | 6.0 | - | ns | | TDO valid output from TCK <sup>1)</sup> $^{-1}$ | $t_3$ | CC | - | 23 | ns | | TDO high impedance to valid output from TCK <sup>1)</sup> ¬ | $t_4$ | CC | _ | 26 | ns | | TDO valid output to high impedance from TCK <sup>1)</sup> - | <i>t</i> <sub>5</sub> | CC | _ | 18 | ns | <sup>1)</sup> Not all parameters are 100% tested, but are verified by design/characterization and test correlation. Figure 43 JTAG Timing # 4.3.6 SSC Master Mode Timing Table 43 SSC Master Mode Timing (Operating Conditions apply; $C_L = 50 \text{ pF}$ ) | Parameter | Symbol | Limi | Limit Values | | | |--------------------------------------|-------------------|----------------------------------|--------------|----|--| | | | min. | max. | | | | SCLK clock period <sup>1)</sup> | t <sub>0</sub> CC | 2*T <sub>SSC</sub> <sup>2)</sup> | _ | ns | | | MTSR delay from SCLK <sup>1)</sup> _ | t <sub>1</sub> CC | 0 | 8 | ns | | | MRST setup to SCLK <sup>1)</sup> ٦ | t <sub>2</sub> SR | 22 | _ | ns | | | MRST hold from SCLK <sup>1)</sup> ~_ | t <sub>3</sub> SR | 0 | _ | ns | | <sup>1)</sup> Not all parameters are 100% tested, but are verified by design/characterization and test correlation. <sup>&</sup>lt;sup>2)</sup> $T_{SSCmin} = T_{CPU} = 1/f_{CPU}$ . When $f_{CPU} = 25$ MHz, $t_0 = 80$ ns. $T_{CPU}$ is the CPU clock period. Figure 44 SSC Master Mode Timing ### Package and Reliability # 5 Package and Reliability ## 5.1 Package Parameters (PG-TSSOP-38) Table 44 provides the thermal characteristics of the package. Table 44 Thermal Characteristics of the Package | Parameter | Symbol | | Limi | t Values | Unit | Notes | |--------------------------------------------------|-----------|----|------|----------|------|-------| | | | | Min. | Max. | | | | Thermal resistance junction case <sup>1)2)</sup> | $R_{TJC}$ | СС | _ | 15.7 | K/W | _ | | Thermal resistance junction lead <sup>1)2)</sup> | $R_{TJL}$ | CC | _ | 39.2 | K/W | _ | The thermal resistances between the case and the ambient (R<sub>TCA</sub>), the lead and the ambient (R<sub>TLA</sub>) are to be combined with the thermal resistances between the junction and the case (R<sub>TJC</sub>), the junction and the lead (R<sub>TJL</sub>) given above, in order to calculate the total thermal resistance between the junction and the ambient (R<sub>TJA</sub>). The thermal resistances between the case and the ambient (R<sub>TCA</sub>), the lead and the ambient (R<sub>TLA</sub>) depend on the external system (PCB, case) characteristics, and are under user responsibility. Data Sheet 106 V1.1, 2012-12 The junction temperature can be calculated using the following equation: $T_J = T_A + R_{TJA} \times P_D$ , where the $R_{TJA}$ is the total thermal resistance between the junction and the ambient. This total junction ambient resistance $R_{TJA}$ can be obtained from the upper four partial thermal resistances, by a) simply adding only the two thermal resistances (junction lead and lead ambient), or b) by taking all four resistances into account, depending on the precision needed. <sup>2)</sup> Not all parameters are 100% tested, but are verified by design/characterization and test correlation. ## Package and Reliability # 5.2 Package Outline Figure 45 PG-TSSOP-38-4 Package Outline ## Package and Reliability # 5.3 Quality Declaration Table 45 shows the characteristics of the quality parameters in the SAL-XC866. Table 45 Quality Parameters | Parameter | Symbol | Limit Values | | | Unit | Notes | | |-----------------------------------------------------------------------------------------------------------------------|------------------|--------------|------|--------|-------|----------------------------------------|--| | | | Min. | Тур. | Max. | | | | | Operation Lifetime when the device is used at the four stated $T_A^{1/2}$ | t <sub>OP</sub> | _ | - | 500 | hours | T <sub>A</sub> = 150°C | | | | | _ | - | 1000 | hours | T <sub>A</sub> = 140°C | | | | | _ | _ | 2000 | hours | <i>T</i> <sub>A</sub> = 125°C | | | | | _ | - | 10000 | hours | <i>T</i> <sub>A</sub> = 85°C | | | | | _ | - | 1500 | hours | <i>T</i> <sub>A</sub> = -40°C | | | Operation Lifetime when the device is used at the two stated $T_A^{1)2)}$ | t <sub>OP2</sub> | _ | - | 18000 | hours | T <sub>A</sub> = 108°C | | | | | _ | _ | 130000 | hours | <i>T</i> <sub>A</sub> = 27°C | | | Weighted Average<br>Temperature <sup>2)3)</sup> | $T_{WA}$ | _ | 107 | _ | °C | for 15000 hours | | | ESD susceptibility<br>according to Human Body<br>Model (HBM) for all pins<br>(except V <sub>DDC</sub> ) <sup>2)</sup> | $V_{HBM}$ | _ | _ | 2000 | V | Conforming to<br>EIA/JESD22-<br>A114-B | | | ESD susceptibility according to Human Body Model (HBM) for $V_{\rm DDC}^{(2)}$ | $V_{HBMC}$ | _ | _ | 600 | V | Conforming to<br>EIA/JESD22-<br>A114-B | | | ESD susceptibility<br>according to Charged<br>Device Model (CDM)<br>pins <sup>2)</sup> | $V_{CDM}$ | _ | _ | 750 | V | Conforming to<br>JESD22-C101-C | | <sup>1)</sup> This lifetime refers only to the time when the device is powered-on. <sup>&</sup>lt;sup>2)</sup> Not all parameters are 100% tested, but are verified by design/characterization and test correlation. <sup>3)</sup> This parameter is derived based on the Arrhenius model. www.infineon.com Published by Infineon Technologies AG Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! # Наши преимущества: - Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов: - Поставка более 17-ти миллионов наименований электронных компонентов; - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001: - Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну; - Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела: - Подбор оптимального решения, техническое обоснование при выборе компонента; - Подбор аналогов; - Консультации по применению компонента; - Поставка образцов и прототипов; - Техническая поддержка проекта; - Защита от снятия компонента с производства. ## Как с нами связаться **Телефон:** 8 (812) 309 58 32 (многоканальный) Факс: 8 (812) 320-02-42 Электронная почта: org@eplast1.ru Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.