

# **HIGH-SPEED** 2K x 8 DUAL-PORT STATIC RAM

IDT7132SA/LA IDT7142SA/LA

### **FEATURES:**

High-speed access

Military: 25/35/55/100ns (max.) Commercial: 25/35/55/100ns (max.) Commercial: 20ns only in PLCC for 7132

Low-power operation

— IDT7132/42SA Active: 550mW (typ.) Standby: 5mW (typ.) - IDT7132/42LA

Active: 550mW (typ.) Standby: 1mW (typ.)

Fully asynchronous operation from either port

• MASTER IDT7132 easily expands data bus width to 16-ormore bits using SLAVE IDT7142

• On-chip port arbitration logic (IDT7132 only)

• BUSY output flag on IDT7132; BUSY input on IDT7142

• Battery backup operation —2V data retention

• TTL-compatible, single 5V ±10% power supply

Available in popular hermetic and plastic packages

Military product compliant to MIL-STD, Class B

Standard Military Drawing # 5962-87002

• Industrial temperature range (-40°C to +85°C) is available, tested to miliary electrical specifications

#### **DESCRIPTION:**

The IDT7132/IDT7142 are high-speed 2K x 8 Dual-Port Static RAMs. The IDT7132 is designed to be used as a standalone 8-bit Dual-Port RAM or as a "MASTER" Dual-Port RAM together with the IDT7142 "SLAVE" Dual-Port in 16-bit-ormore word width systems. Using the IDT MASTER/SLAVE Dual-Port RAM approach in 16-or-more-bit memory system applications results in full-speed, error-free operation without the need for additional discrete logic.

Both devices provide two independent ports with separate control, address, and I/O pins that permit independent, asynchronous access for reads or writes to any location in memory. An automatic power down feature, controlled by  $\overline{CE}$  permits the on-chip circuitry of each port to enter a very low standby power mode.

Fabricated using IDT's CMOS high-performance technology, these devices typically operate on only 550mW of power. Low-power (LA) versions offer battery backup data retention capability, with each Dual-Port typically consuming 200µW from a 2V battery.

The IDT7132/7142 devices are packaged in a 48-pin sidebraze or plastic DIPs, 48-pin LCCs, 52-pin PLCCs, and 48-lead flatpacks. Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

### **FUNCTIONAL BLOCK DIAGRAM**



The IDT logo is a registered trademark of Integrated Device Technology, Inc.

### PIN CONFIGURATIONS (1,2)



2692 drw 02

#### NOTES:

- 1. All Vcc pins must be connected to the power supply.
- 2. All GND pins must be connected to the ground supply.
- 3. This text does not indicate orientation of the actual part-marking.

## ABSOLUTE MAXIMUM RATINGS(1)

| Symbol               | Rating                               | Commercial   | Military     | Unit |
|----------------------|--------------------------------------|--------------|--------------|------|
| VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +7.0 | -0.5 to +7.0 | V    |
| Та                   | Operating<br>Temperature             | 0 to +70     | -55 to +125  | °C   |
| TBIAS                | Temperature<br>Under Bias            | -55 to +125  | -65 to +135  | °C   |
| Tstg                 | Storage<br>Temperature               | -55 to +125  | -65 to +150  | °C   |
| Іоит                 | DC Output<br>Current                 | 50           | 50           | mA   |

#### NOTES:

2692 tbl 01

- Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS
  may cause permanent damage to the device. This is a stress rating only
  and functional operation of the device at these or any other conditions
  above those indicated in the operational sections of the specification is not
  implied. Exposure to absolute maximum rating conditions for extended
  periods may affect reliability.
- VTERM must not exceed Vcc + 0.5V for more than 25% of the cycle time or 10ns maximum, and is limited to ≤ 20mA for the period of VTERM ≥ Vcc + 0.5V

# RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| Grade      | Ambient<br>Temperature | GND | Vcc        |
|------------|------------------------|-----|------------|
| Military   | -55°C to +125°C        | 0V  | 5.0V ± 10% |
| Commercial | 0°C to +70°C           | 0V  | 5.0V ± 10% |

2692 tbl 02





#### NOTES:

- 1. All Vcc pins must be connected to the power supply.
- 2. All GND pins must be connected to the ground supply.
- 3. This text does not indicate orientation of the actual part-marking.

# RECOMMENDED DC OPERATING CONDITIONS

| Symbol | Parameter          | Min.                | Тур. | Max.               | Unit |
|--------|--------------------|---------------------|------|--------------------|------|
| Vcc    | Supply Voltage     | 4.5                 | 5.0  | 5.5                | V    |
| GND    | Supply Voltage     | 0                   | 0    | 0                  | V    |
| VIH    | Input High Voltage | 2.2                 | _    | 6.0 <sup>(2)</sup> | V    |
| VIL    | Input Low Voltage  | -0.5 <sup>(1)</sup> | _    | 0.8                | V    |

OTES:

2692 tbl 03

1. VIL (min.) = -1.5V for pulse width less than 10ns. 2. VTERM must not exceed Vcc + 0.5V.

# DC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE(1,6) (VCC = $5.0V \pm 10\%$ )

|        |                                      |                                                              |        |          | 7132       | X20 <sup>(2)</sup> | 7132       | X25 <sup>(3)</sup> | 713      | 2X35       | 7132 | 2X55       | 7132     | 2X100      |      |
|--------|--------------------------------------|--------------------------------------------------------------|--------|----------|------------|--------------------|------------|--------------------|----------|------------|------|------------|----------|------------|------|
|        |                                      |                                                              |        |          |            |                    | 7142       | X25 <sup>(3)</sup> |          | 2X35       | 7142 |            | 1        | 2X100      |      |
| Symbol | Parameter                            | Test Conditions                                              | Vers   | ion      | Тур.       | Max.               | Тур.       | Max.               | Тур.     | Max.       | Тур. | Max.       | Тур.     | Max.       | Unit |
| Icc    | Dynamic Operating                    | $\overline{CE}L$ and $\overline{CE}R = VIL$ ,                | MIL.   | SA       | _          | _                  | 110        | 280                | 80       | 230        | 65   | 190        | 65       | 190        | mA   |
|        | Current (Both Ports                  | Outputs open,                                                | 001411 | LA       |            |                    | 110        | 220                | 80       | 170        | 65   | 140        | 65       | 140        |      |
|        | Active)                              | $f = fMAX^{(4)}$                                             | COM'L. | LA       | 110<br>110 | 250<br>200         | 110<br>110 | 220<br>170         | 80<br>80 | 165<br>120 | 65   | 155<br>110 | 65<br>65 | 155<br>110 |      |
| land   | Ctan allow Commant                   | $\overline{\text{CE}}$ L and $\overline{\text{CE}}$ R = VIH, | NAII   |          | 110        | 200                |            |                    |          |            |      |            |          |            | A    |
| ISB1   | Standby Current<br>(Both Ports - TTL | $f = fMAX^{(4)}$                                             | MIL.   | SA<br>LA |            | _                  | 30<br>30   | 80<br>60           | 25<br>25 | 80<br>60   | 20   | 65<br>45   | 20       | 65<br>45   | mA   |
|        | Level Inputs)                        | I = IWAX                                                     | COM'L. |          | 30         | 65                 | 30         | 65                 | 25       | 65         | 20   | 65         | 20       | 55         |      |
|        | Lover inputo)                        |                                                              | OOW L  | LA       | 30         | 45                 | 30         | 45                 | 25       | 45         | 20   | 35         | 20       | 35         |      |
| ISB2   | Standby Current                      | CE <sub>"A"</sub> = VIL and                                  | MIL.   | SA       | _          | _                  | 65         | 160                | 50       | 150        | 40   | 125        | 40       | 125        | mΑ   |
|        | (One Port - TTL                      | <del>CE</del> "B" = VIH (7)                                  |        | LA       | _          | _                  | 65         | 125                | 50       | 115        | 40   | 90         | 40       | 90         |      |
|        | Level Inputs)                        | Active Port Outputs                                          | COM'L. | SA       | 65         | 165                | 65         | 150                | 50       | 125        | 40   | 110        | 40       | 110        |      |
|        |                                      | Open, $f = fMAX^{(4)}$                                       |        | LA       | 65         | 125                | 65         | 115                | 50       | 90         | 40   | 75         | 40       | 75         |      |
| ISB3   | Full Standby Current                 | CEL and                                                      | MIL.   | SA       | _          | _                  | 1.0        | 30                 | 1.0      | 30         | 1.0  | 30         | 1.0      | 30         | mA   |
|        | (Both Ports - All                    | $\overline{CE}R \ge VCC -0.2V$ ,                             |        | LA       | _          | _                  | 0.2        | 10                 | 0.2      | 10         | 0.2  | 10         | 0.2      | 10         |      |
|        | CMOS Level Inputs                    | VIN ≥ VCC -0.2V or                                           | COM'L. | SA       | 1.0        | 15                 | 1.0        | 15                 | 1.0      | 15         | 1.0  | 15         | 1.0      | 15         |      |
|        |                                      | $VIN \le 0.2V, f = 0^{(5)}$                                  |        | LA       | 0.2        | 5                  | 0.2        | 5                  | 0.2      | 4          | 0.2  | 4          | 0.2      | 4          |      |
| ISB4   | Full Standby Current                 | CE <sub>"A"</sub> ≤ 0.2V and                                 | MIL.   | SA       | —          | _                  | 60         | 155                | 45       | 145        | 40   | 110        | 40       | 110        | mΑ   |
|        | (One Port - All                      | $\overline{CE}$ "B" $\geq$ VCC -0.2V <sup>(7)</sup>          |        | LA       | _          | _                  | 60         | 115                | 45       | 105        | 40   | 85         | 40       | 80         |      |
|        | CMOS Level Inputs)                   | VIN ≥ VCC -0.2V or                                           | COM'L. | _        | 60         | 155                | 60         | 145                | 45       | 110        | 40   | 100        | 40       | 95         |      |
|        |                                      | VIN ≤ 0.2V,                                                  |        | LA       | 60         | 115                | 60         | 105                | 45       | 85         | 40   | 70         | 40       | 70         |      |
|        |                                      | Active Port Outputs                                          |        |          |            |                    |            |                    |          |            |      |            |          |            |      |
|        |                                      | Open, $f = fMAX^{(4)}$                                       |        |          |            |                    |            |                    |          |            |      |            |          |            |      |
| NOTES: |                                      | •                                                            |        |          |            |                    |            |                    |          |            |      |            |          |            |      |

#### NOTES:

2689 tbl 04

- 1.  $^{\prime}$ X' in part numbers indicates power rating (SA or LA).
- 2. Com'l Only, 0°C to +70°C temperature range. PLCC package only.
- 3. Not available in DIP packages.
- 4. At f = fMax, address and control lines (except Output Enable) are cycling at the maximum frequency read cycle of 1/tRc, and using "AC TEST CONDITIONS" of input levels of GND to 3V.
- 5. f = 0 means no address or control lines change. Applies only to inputs at CMOS level standby.
- 6. Vcc = 5V, Ta=+25°C for Typ. and is not production tested. Vcc pc = 100mA (Typ.)
- 7. Port "A" may be either left or right port. Port "B" is opposite from port "A".

# DC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE ( $VCC = 5.0V \pm 10\%$ )

|        |                                              |                                                             | 7132SA |          | 713  | 2LA  |      |
|--------|----------------------------------------------|-------------------------------------------------------------|--------|----------|------|------|------|
|        |                                              |                                                             | 7142   | 2SA      | 714  |      |      |
| Symbol | Parameter                                    | Test Conditions                                             | Min.   | Max.     | Max. | Max. | Unit |
| Iu     | Input Leakage<br>Current <sup>(1)</sup>      | VCC = 5.5V,<br>VIN = 0V to $VCC$                            | 1      | 10       |      | 5    | μΑ   |
| ILO    | Output Leakage<br>Current <sup>(1)</sup>     | VCC = 5.5V,<br>$\overline{CE} = VIH$ , $VOUT = 0V$ to $VCC$ |        | 10       | ı    | 5    | μΑ   |
| Vol    | Output Low Voltage<br>(I/O0-I/O7)            | IOL = 4mA                                                   |        | 0.4      |      | 0.4  | V    |
| VoL    | Open Drain Output<br>Low Voltage (BUSY, INT) | IoL = 16mA                                                  | 1      | 0.5      | 1    | 0.5  | V    |
| Voн    | Output High Voltage                          | loн = -4mA                                                  | 2.4    | <u>-</u> | 2.4  | _    | V    |

NOTE:

2689 tbl 05

<sup>1.</sup> At Vcc ≤ 2.0V leakages are undefined.

## DATA RETENTION CHARACTERISTICS (LA Version Only)

| Symbol              | Parameter                               | Test Conditions                              |        | IDT7132<br>Min.    | LA/IDT714<br>Typ. | 2LA<br>Max. | Unit |
|---------------------|-----------------------------------------|----------------------------------------------|--------|--------------------|-------------------|-------------|------|
| VDR                 | Vcc for Data Retention                  |                                              |        | 2.0                | _                 | _           | V    |
| ICCDR               | Data Retention Current                  | Vcc = 2.0V, <del>CE</del> ≥ Vcc -0.2V        | Mil.   | _                  | 100               | 4000        | μΑ   |
|                     |                                         | $VIN \ge VCC -0.2V \text{ or } VIN \le 0.2V$ | Com'l. | _                  | 100               | 1500        | μΑ   |
| tCDR <sup>(3)</sup> | Chip Deselect to Data<br>Retention Time |                                              |        | 0                  | _                 |             | ns   |
| tR <sup>(3)</sup>   | Operation Recovery<br>Time              |                                              |        | tRC <sup>(2)</sup> | _                 | _           | ns   |

#### NOTES:

- 1. VCC = 2V, TA = +25°C, and is not production tested.
- 2. trc = Read Cycle Time
- 3. This parameter is guaranteed but not production tested.

## **DATA RETENTION WAVEFORM**

## DATA RETENTION MODE Vcc VDR≥2.0V 4.5V 4.5V <del>≺</del>tcdr ► -tr → VDR VIH

## **AC TEST CONDITIONS**

| Input Pulse Levels Input Rise/Fall Times Input Times Reference Levels Output Reserved Levels | 1.5V                |
|----------------------------------------------------------------------------------------------|---------------------|
| Output Load                                                                                  | Figures 1, 2, and 3 |

2692 tbl 07

2692 tbl 06



2692 drw 05





Figure 3. BUSY and INT **AC** Output Test Load

\* Including scope and jig

# AC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE<sup>(3)</sup>

|         |                                                | 7132 | X20 <sup>(2)</sup> | l ,, |      |      |      | 7132X55<br>7142X55 |      | 7132X100<br>7142X100 |      |      |
|---------|------------------------------------------------|------|--------------------|------|------|------|------|--------------------|------|----------------------|------|------|
| Symbol  | Parameter                                      | Min. | Max.               | Min. | Max. | Min. | Max. | Min.               | Max. | Min.                 | Max. | Unit |
| Read Cy | cle                                            |      |                    |      |      |      |      |                    |      |                      |      |      |
| trc     | Read Cycle Time                                | 20   | _                  | 25   | _    | 35   | _    | 55                 | _    | 100                  | _    | ns   |
| tAA     | Address Access Time                            | _    | 20                 | _    | 25   | _    | 35   | _                  | 55   | _                    | 100  | ns   |
| tACE    | Chip Enable Access Time                        | _    | 20                 | _    | 25   | _    | 35   | _                  | 55   | _                    | 100  | ns   |
| tAOE    | Output Enable Access Time                      |      | 11                 |      | 12   | _    | 20   | _                  | 25   | _                    | 40   | ns   |
| toh     | Output Hold From Address Change                | 3    | _                  | 3    | _    | 3    | _    | 3                  | _    | 10                   | _    | ns   |
| tLZ     | Output Low-Z Time <sup>(1,4)</sup>             | 0    | _                  | 0    | _    | 0    | _    | 5                  | _    | 5                    | _    | ns   |
| tHZ     | Output High-Z Time <sup>(1,4)</sup>            | _    | 10                 | _    | 10   | _    | 15   |                    | 25   |                      | 40   | ns   |
| tpu     | Chip Enable to Power Up Time <sup>(4)</sup>    | 0    | _                  | 0    | _    | 0    | _    | 0                  | _    | 0                    | _    | ns   |
| tPD     | Chip Disable to Power Down Time <sup>(4)</sup> | _    | 20                 |      | 25   |      | 35   |                    | 50   |                      | 50   | ns   |

### NOTES:

2689 tbl 08

- 1. Transition is measured  $\pm 500$  mV from Low or High-impedance voltage Output Test Load (Figure 2).
- 2. Com'l Only, 0°C to +70°C temperature range. PLCC package only.
- 3. "X" in part numbers indicates power rating (SA or LA).
- 4. This parameter is guaranteed by device characterization, but is not production tested.
- 5. Not available in DIP packages.

# TIMING WAVEFORM OF READ CYCLE NO. 1, EITHER SIDE(1)



#### NOTES:

- 1.  $R/\overline{W} = V_{IH}$ ,  $\overline{CE} = V_{IL}$ , and is  $\overline{OE} = V_{IL}$ . Address is valid prior to the coincidental with  $\overline{CE}$  transition Low.
- 2. tbdd delay is required only in the case where the opposite port is completing a write operation to the same address location. For simultaneous read operations, BUSY has no relationship to valid output data.
- 3. Start of valid data depends on which timing becomes effective last tAOE, tACE, tAA, and tBDD.

6.02 5

# TIMING WAVEFORM OF READ CYCLE NO. 2, EITHER SIDE (3)



#### NOTES:

- 1. Timing depends on which signal is asserted last,  $\overline{\text{OE}}$  or  $\overline{\text{CE}}$ .
- 2. Timing depends on which signal is deaserted first,  $\overline{\text{OE}}$  or  $\overline{\text{CE}}$ .
- 3.  $R/\overline{W} = V_{IH}$ , and the address is valid prior to or coincidental with  $\overline{CE}$  transition Low.
- 4. Start of valid data depends on which timing becomes effective last tAOE, tACE, tAA, and tBDD.

# AC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE<sup>(5)</sup>

|          |                                                  | 7132 | X20 <sup>(2)</sup> | 7132) |                    | 713     | 2X35 | 713     | 2X55 | 7132     | X100 |      |
|----------|--------------------------------------------------|------|--------------------|-------|--------------------|---------|------|---------|------|----------|------|------|
|          |                                                  |      |                    | 7142) | (25 <sup>(6)</sup> | 7142X35 |      | 7142X55 |      | 7142X100 |      |      |
| Symbol   | Parameter                                        | Min. | Max.               | Min.  | Max.               | Min.    | Max. | Min.    | Max. | Min.     | Max. | Unit |
| Write Cy | cle                                              |      |                    |       |                    |         |      |         |      |          |      |      |
| twc      | Write Cycle Time <sup>(3)</sup>                  | 20   | _                  | 25    | _                  | 35      | _    | 55      | _    | 100      | _    | ns   |
| tew      | Chip Enable to End of Write                      | 15   | _                  | 20    | _                  | 30      | _    | 40      | _    | 90       | _    | ns   |
| taw      | Address Valid to End of Write                    | 15   | _                  | 20    | _                  | 30      | _    | 40      | _    | 90       | _    | ns   |
| tas      | Address Set-up Time                              | 0    | _                  | 0     |                    | 0       | _    | 0       | _    | 0        | _    | ns   |
| twp      | Write Pulse Width <sup>(4)</sup>                 | 15   | _                  | 15    | _                  | 25      | _    | 30      |      | 55       | _    | ns   |
| twr      | Write Recovery Time                              | 0    |                    | 0     |                    | 0       | _    | 0       |      | 0        | _    | ns   |
| tDW      | Data Valid to End of Write                       | 10   | _                  | 12    | _                  | 15      | _    | 20      | _    | 40       | _    | ns   |
| tHZ      | Output High Z Time <sup>(1)</sup>                | -    | 10                 | _     | 10                 | _       | 15   | _       | 25   | _        | 40   | ns   |
| tDH      | Data Hold Time                                   | 0    | _                  | 0     | _                  | 0       | _    | 0       | _    | 0        | _    | ns   |
| twz      | Write Enabled to Output in High Z <sup>(1)</sup> | _    | 10                 |       | 10                 | _       | 15   | _       | 30   |          | 40   | ns   |
| tow      | Output Active From End of Write <sup>(1)</sup>   | 0    | _                  | 0     | _                  | 0       |      | 0       |      | 0        | _    | ns   |

#### NOTES:

2692 tbl 09

- Transition is measured ±500mV from Low or High-impedance voltage with Output Test Load (Figure 2). This parameter is guaranteed by device characterization but is not production tested.
- 2. 0°C to +70°C temperature range only, PLCC package only.
- 3. For Master/Slave combination, two = tbaa + twp, since  $R/\overline{W} = V_{\parallel}$  must occur after tbaa.
- 4. If  $\overline{OE}$  is low during a R/W controlled write cycle, the write pulse width must be the larger of twp or (twz + tbw) to allow the I/O drivers to turn off data to be placed on the bus for the required tbw. If  $\overline{OE}$  is High during a R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twp.
- 5. "X" in part numbers indicates power rating (SA or LA).
- 6. Not available in DIP packages.

## **CAPACITANCE**<sup>(1)</sup> (TA = $+25^{\circ}$ C,f = 1.0MHz)

| Symbol | Parameter          | Conditions <sup>(2)</sup> | Max. | Unit |
|--------|--------------------|---------------------------|------|------|
| CIN    | Input Capacitance  | VIN = 3dV                 | 11   | pF   |
| Соит   | Output Capacitance | VIN = 3dV                 | 11   | pF   |

#### NOTES:

2692 tbl 10

- This parameter is determined by device characterization but is not production tested.
- 3dV represents the interpolated capacitance when the input and output signals switch from 0V to 3V or from 3V to 0V.

# TIMING WAVEFORM OF WRITE CYCLE NO. 1, (R/W CONTROLLED TIMING)(1,5,8)



2692 drw 09

# TIMING WAVEFORM OF WRITE CYCLE NO. 2, (CE CONTROLLED TIMING)(1,5)



2692 drw 10

#### NOTES:

- 1. R/W or CE must be High during all address transitions.
- 2. A write occurs during the overlap (tew or twp) of  $\overline{\text{CE}}$  = VIL and R/ $\overline{\text{W}}$ = VIL.
- 3. twn is measured from the earlier of  $\overline{CE}$  or  $R/\overline{W}$  going High to the end of the write cycle.
- 4. During this period, the I/O pins are in the output state and input signals must not be applied.
- 5. If the CE Low transition occurs simultaneously with or after the R/W Low transition, the outputs remain in the High-impedance state.
- 6. Timing depends on which enable signal (CE or R/W) is asserted last.
- 7. This parameter is determined be device characterization, but is not production tested. Transition is measured +/- 500mV from steady state with the Output Test Load (Figure 2).
- 8. If  $\overline{OE}$  is low during a R/W controlled write cycle, the write pulse width must be the larger of twp or (twz + tbw) to allow the I/O drivers to turn off data to be placed on the bus for the required tbw. If  $\overline{OE}$  is High during a R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twp.

# AC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE<sup>(7)</sup>

|              |                                                    | 7132 | X20 <sup>(1)</sup> | 7132                           | X25 <sup>(8)</sup> | 7132 | 2X35    | 7132 | 2X55     | 7132 | X100 |      |
|--------------|----------------------------------------------------|------|--------------------|--------------------------------|--------------------|------|---------|------|----------|------|------|------|
|              |                                                    |      |                    | 7142X25 <sup>(8)</sup> 7142X35 |                    | 2X35 | 7142X55 |      | 7142X100 |      |      |      |
| Symbol       | Parameter                                          | Min. | Max.               | Min.                           | Max.               | Min. | Max.    | Min. | Max.     | Min. | Max. | Unit |
| Busy T       | iming (For Master IDT7130 Only)                    |      |                    |                                |                    |      |         |      |          |      |      |      |
| <b>t</b> BAA | BUSY Access Time from Address                      | -    | 20                 |                                | 20                 | _    | 20      | -    | 30       | _    | 50   | ns   |
| tBDA         | BUSY Disable Time from Address                     | -    | 20                 | _                              | 20                 | _    | 20      | 1    | 30       | _    | 50   | ns   |
| tBAC         | BUSY Access Time from Chip Enable                  | 1    | 20                 | -                              | 20                 |      | 20      | 1    | 30       | _    | 50   | ns   |
| tBDC         | BUSY Disable Time from Chip Enable                 | ı    | 20                 | -                              | 20                 |      | 20      |      | 30       | _    | 50   | ns   |
| twdd         | Write Pulse to Data Delay <sup>(2)</sup>           | l    | 50                 | -                              | 50                 |      | 60      |      | 80       |      | 120  | ns   |
| twH          | Write Hold After BUSY <sup>(6)</sup>               | 12   | _                  | 15                             | _                  | 20   | _       | 20   | _        | 20   | _    | ns   |
| tDDD         | Write Data Valid to Read Data Delay(2)             | _    | 35                 | _                              | 35                 | _    | 35      | _    | 55       | _    | 100  | ns   |
| taps         | Arbitration Priority Set-up Time(3)                | 5    | _                  | 5                              | _                  | 5    |         | 5    | _        | 5    | _    | ns   |
| tBDD         | BUSY Disable to Valid Data <sup>(4)</sup>          | _    | 25                 | _                              | 35                 | _    | 35      | _    | 50       | _    | 65   | ns   |
| Busy T       | iming (For Slave IDT7140 Only)                     |      |                    |                                |                    |      |         |      |          |      |      |      |
| twB          | Write to BUSY Input <sup>(5)</sup>                 | 0    | _                  | 0                              | _                  | 0    | _       | 0    | _        | 0    | _    | ns   |
| twH          | Write Hold After BUSY <sup>(6)</sup>               | 12   | _                  | 15                             | _                  | 20   | _       | 20   | _        | 20   | _    | ns   |
| twdd         | Write Pulse to Data Delay <sup>(2)</sup> — 40      |      |                    | _                              | 50                 |      | 60      | _    | 80       |      | 120  | ns   |
| tDDD         | Write Data Valid to Read Data Delay <sup>(2)</sup> | _    | 30                 | _                              | 35                 |      | 35      | _    | 55       | _    | 100  | ns   |

NOTES:

2689 tbl 11

- 1. Com'l Only, 0°C to +70°C temperature range. PLCC package only.
- 2. Port-to-port delay through RAM cells from the writing port to the reading port, refer to "Timing Waveform of Write with Port -to-Port Read and BUSY."
- 3. To ensure that the earlier of the two ports wins.
- 4. tbdd is a calculated parameter and is the greater of 0, twdd twp (actual), or tddd tdw (actual).
- 5. To ensure that a write cycle is inhibited on port 'B' during contention on port 'A'...
- 6. To ensure that a write cycle is completed on port 'B' after contention on port 'A'.
- 7. "X" in part numbers indicates power rating (S or L).
- 8. Not available in DIP package

# TIMING WAVEFORM OF WRITE WITH PORT-TO-PORT READ AND BUSY (1,2,3)



## NOTES:

2692 drw 11

- 1. To ensure that the earlier of the two ports wins. taps is ignored for Slave (IDT7142).
- 2.  $\overline{CE}_L = \overline{CE}_R = V_{IL}$ .
- 3.  $\overline{OE} = V_{IL}$  for the reading port.
- 4. All timing is the same for the left and right ports. Port 'A' may be either the left or right port. Port 'B' is opposite from port 'A'.

## TIMING WAVEFORM OF WRITE WITH BUSY(3)



#### NOTES:

- 1. twn must be met for both BUSY Input (IDT7142, slave) or Output (IDT7132, master).
- 2. BUSY is asserted on port 'B' blocking R/WB', until BUSY'B' goes High.
- 3. All timing is the same for the left and right ports. Port 'A' may be either the left or right port. Port 'B' is opposite from port 'A'.

# TIMING WAVEFORM OF BUSY ARBITRATION CONTROLLED BY CE TIMING (1)



2692 drw 13

# TIMING WAVEFORM OF BUSY ARBITRATION CONTROLLED BY ADDRESS MATCH TIMING (1)



2692 drw 14

#### NOTES:

- 1. All timing is the same for left and right ports. Port 'A' may be either left or right port. Port 'B' is the opposite from port 'A'.
- 2. If taps is not satisified, the BUSY will be asserted on one side or the other, but there is no guarantee on which side BUSY will be asserted (7132 only).

### **TRUTH TABLES**

# TABLE I — NON-CONTENTION READ/WRITE CONTROL<sup>(4)</sup>

| L   | Left or Right Port(1) |   |         |                                                        |
|-----|-----------------------|---|---------|--------------------------------------------------------|
| R/W | CE                    | Œ | D0-7    | Function                                               |
| Х   | Н                     | Х | Z       | Port Disabled and in Power-<br>Down Mode, IsB2 or IsB4 |
| Х   | Ħ                     | Х | Z       | CER = CEL = VIH, Power-Down<br>Mode, ISB1 or ISB3      |
| L   | L                     | Χ | DATAIN  | Data Written Into Memory <sup>(2)</sup>                |
| Н   | L                     | L | DATAOUT | Data in Memory Output on Port <sup>(3)</sup>           |
| Н   | L                     | Н | Z       | High Impedance Outputs                                 |

#### NOTES:

2654 tbl 12

- 1.  $A0L A10L \neq A0R A10R$ .
- 2. If  $\overline{BUSY} = L$ , data is not written.
- 3. If BUSY = L, data may not be valid, see two and tood timing.
- 4. 'H' = VIH, 'L' = VIL, 'X' = DON'T CARE, 'Z' = High-impedance.

## TABLE II — ADDRESS BUSY ARBITRATION

| Inputs |             |                      | Outputs               |                       |                              |
|--------|-------------|----------------------|-----------------------|-----------------------|------------------------------|
| CEL    | <u>CE</u> R | A0L-A10L<br>A0R-A10R | BUSY <sub>L</sub> (1) | BUSY <sub>R</sub> (1) | Function                     |
| Х      | Х           | NO MATCH             | Н                     | Н                     | Normal                       |
| Н      | Х           | MATCH                | Н                     | Н                     | Normal                       |
| Х      | Н           | MATCH                | Н                     | Н                     | Normal                       |
| L      | L           | MATCH                | (2)                   | (2)                   | Write Inhibit <sup>(3)</sup> |

## NOTES:\_\_

2654 tbl 13

- Pins BUSYL and BUSYR are both outputs for IDT7130 (master). Both are inputs for IDT7140 (slave). BUSYx outputs on the IDT7130 are open drain, not push-pull outputs. On slaves the BUSYx input internally inhibits writes.
- 'L' if the inputs to the opposite port were stable prior to the address and enable inputs of this port. 'H' if the inputs to the opposite port became stable after the address and enable inputs of this port. If tAPS is not met, either BUSYL or BUSYR = Low will result. BUSYL and BUSYR outputs can not be low simultaneously.
- Writes to the left port are internally ignored when BUSYL outputs are driving Low regardless of actual logic level on the pin. Writes to the right port are internally ignored when BUSYR outputs are driving Low regardless of actual logic level on the pin.

### **FUNCTIONAL DESCRIPTION**

The IDT7132/IDT7142 provides two ports with separate control, address and I/O pins that permit independent access for reads or writes to any location in memory. The IDT7132/IDT7142 has an automatic power down feature controlled by  $\overline{\text{CE}}$ . The  $\overline{\text{CE}}$  controls on-chip power down circuitry that permits the respective port to go into a standby mode when not selected ( $\overline{\text{CE}}$  = VIL). When a port is enabled, access to the entire memory array is permitted.

### **BUSY LOGIC**

Busy Logic provides a hardware indication that both ports of the RAM have accessed the same location at the same time. It also allows one of the two accesses to proceed and signals the other side that the RAM is "Busy". The busy pin can then be used to stall the access until the operation on the other side is completed. If a write operation has been attempted from the side that receives a busy indication, the write signal is gated internally to prevent the write from proceeding.

The use of busy logic is not required or desirable for all applications. In some cases it may be useful to logically OR the busy outputs together and use any busy indication as an interrupt source to flag the event of an illegal or illogical operation. If the write inhibit function of busy logic is not desirable, the busy logic can be disabled by placing the part in slave mode with the  $M/\overline{S}$  pin. Once in slave mode the  $\overline{BUSY}$  pin operates solely as a write inhibit input pin. Normal operation can be programmed by tying the  $\overline{BUSY}$  pins High. If desired, unintended write operations can be prevented to a port by tying the busy pin for that port low.

The busy outputs on the IDT7132/IDT7142 RAM in master mode, are pull-up type outputs and do not require pull up resistors to operate. If these RAMs are being expanded in depth, then the busy indication for the resulting array requires the use of an external AND gate.

# WIDTH EXPANSION WITH BUSY LOGIC MASTER/SLAVE ARRAYS

When expanding an RAM array in width while using busy logic, one master part is used to decide which side of the RAM array will receive a busy indication, and to output that indication. Any number of slaves to be addressed in the same address range as the master, use the busy signal as a write inhibit signal. Thus on the IDT7130/IDT7140 RAM the busy pin is an output if the part is used as a master ( $M/\overline{S}$  pin = VIH), and the busy pin is an input if the part used as a slave ( $M/\overline{S}$  pin = VIL) as shown in Figure 4.



Figure 4. Busy and chip enable routing for both width and depth expansion with IDT7132 (Master) and IDT7142 (Slave) RAMs.

If two or more master parts were used when expanding in width, a split decision could result with one master indicating busy on one side of the array and another master indicating busy on one other side of the array. This would inhibit the write operations from one port for part of a word and inhibit the write operations from the other port for the other part of the word.

The busy arbitration, on a master, is based on the chip enable and address signals only. It ignores whether an access is a read or write. In a master/slave array, both address and chip enable must be valid long enough for a busy flag to be output from the master before the actual write pulse can be initiated with either the  $R/\overline{W}$  signal or the byte enables. Failure to observe this timing can result in a glitched internal write inhibit signal and corrupted data in the slave.

#### ORDERING INFORMATION



2692 drw 16



Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

### Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов:
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001:
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.



#### Как с нами связаться

**Телефон:** 8 (812) 309 58 32 (многоканальный)

Факс: 8 (812) 320-02-42

Электронная почта: org@eplast1.ru

Адрес: 198099, г. Санкт-Петербург, ул. Калинина,

дом 2, корпус 4, литера А.