# mos integrated circuit $\mu$ PD784224, 784225, 784224Y, 784225Y #### 16/8-BIT SINGLE-CHIP MICROCONTROLLERS The $\mu$ PD784224 and 784225 are products of the $\mu$ PD784225 Subseries in the 78K/IV Series. Besides a high-speed and high performance CPU, these controllers have ROM, RAM, I/O ports, 8-bit resolution A/D and D/A converters, timers, serial interfaces, a real-time output port, interrupt functions, and various other peripheral hardware. The $\mu$ PD784224Y and 784225Y are based on the $\mu$ PD784225 Subseries with the addition of a multimaster-supporting I<sup>2</sup>C bus interface. Flash memory versions, the $\mu$ PD78F4225 and 78F4225Y, which replace the internal ROM of the mask ROM version with flash memory, and various development tools are also available. The functions are explained in detail in the following user's manuals. Be sure to read this manual when designing your system. $\mu$ PD784225, 784225Y Subseries User's Manual - Hardware : U12697E 78K/IV Series User's Manual - Instruction : U10905E #### **FEATURES** - I<sup>2</sup>C bus - ROM correction - Inherits peripheral functions of $\mu$ PD780058Y Subseries - Minimum instruction execution time 160 ns (main system clock fxx = 12.5 MHz) 61 μs (subsystem clock fxτ = 32.768 kHz) - I/O port: 67 pins - Timer/counter: 16-bit timer/counter × 1 unit 8-bit timer/counter × 4 units - Serial interface: 3 channels UART/IOE (3-wire serial I/O): 2 channels CSI (3-wire serial I/O, multi-master supporting I<sup>2</sup>C bus<sup>Note</sup>): 1 channel Note µPD784225Y Subseries only - Standby function - HALT/STOP/IDLE mode In power-saving mode: HALT/IDLE mode (with subsystem clock) - · Clock division function - Watch timer: 1 channel - · Watchdog timer: 1 channel - Clock output function fxx, fxx/2, fxx/2<sup>2</sup>, fxx/2<sup>3</sup>, fxx/2<sup>4</sup>, fxx/2<sup>5</sup>, fxx/2<sup>6</sup>, fxx/2<sup>7</sup>, fxT selectable - Buzzer output function fxx/2<sup>10</sup>, fxx/2<sup>11</sup>, fxx/2<sup>12</sup>, fxx/2<sup>13</sup> selectable - A/D converter: 8-bit resolution × 8 channels D/A converter: 8-bit resolution × 2 channels - Supply voltage: VDD = 1.8 to 5.5 V #### **APPLICATION FIELD** Car audio, portable audio, telephones, etc. Unless contextually excluded, references in this document to $\mu$ PD784225 mean $\mu$ PD784224, 784225, 784224Y, and 784225Y. The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. #### \* ORDERING INFORMATION | Part Number | Package | Internal ROM (Bytes) | Internal RAM (Bytes) | |--------------------------------------------------------|------------------------------------------------------|----------------------|----------------------| | $\mu$ PD784224GC-×××-8BT | 80-pin plastic QFP (14 × 14 mm) | 96 K | 3,584 | | $\mu$ PD784224GK- $\times\times$ -9EU <sup>Note</sup> | 80-pin plastic TQFP (fine pitch) (14 $\times$ 20 mm) | 96 K | 3,584 | | $\mu$ PD784225GC- $\times$ $\times$ -8BT | 80-pin plastic QFP (14 × 14 mm) | 128 K | 4,352 | | $\mu$ PD784225GK- $\times$ $\times$ -9EU | 80-pin plastic TQFP (fine pitch) (14 $\times$ 20 mm) | 128 K | 4,352 | | $\mu$ PD784224YGC- $\times$ $\times$ -8BT | 80-pin plastic QFP (14 × 14 mm) | 96 K | 3,584 | | $\mu$ PD784224YGK- $\times$ $\times$ -9EU | 80-pin plastic TQFP (fine pitch) (14 $\times$ 20 mm) | 96 K | 3,584 | | $\mu$ PD784225YGC- $\times\times$ -8BT $^{Note}$ | 80-pin plastic QFP (14 × 14 mm) | 128 K | 4,352 | | $\mu$ PD784225YGK- $\times\times$ -9EU <sup>Note</sup> | 80-pin plastic TQFP (fine pitch) (14 $\times$ 20 mm) | 128 K | 4,352 | Note Under development Remark xxx indicates a ROM code suffix. #### ★ 78K/IV SERIES LINEUP #### **FUNCTIONS** | | Part Number | μPD784224, | | μPD784225, | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------|-------------------------------------------|--| | Item | | μPD784224Y μPD784225Y | | μPD784225Y | | | Number of basic instructions | | 113 | <u>'</u> | • | | | (mnemonics) | | | | | | | General-purpose | | 8 bits × 16 registers × 8 banks, or 16 bit | | | | | Minimum instructime | tion execution | <ul> <li>160 ns/320 ns/640 ns/1,280 ns/2,560</li> <li>61 μs (subsystem clock: fxτ = 32.768</li> </ul> | , , | 1 Clock: $fxx = 12.5 \text{ MHz}$ | | | Internal | ROM | 96 Kbytes | 128 Kbytes | | | | memory | RAM | 3,584 bytes | 4,352 bytes | | | | Memory space | IVAIVI | MB with program and data spaces cor | | | | | I/O port | Total | 67 | Ibilieu | | | | "O port | CMOS Input | 8 | | | | | | CMOS I/O | 59 | | | | | Pins with | Pins with pull-up | 57 | | | | | ancillary | resistor | 07 | | | | | functionsNote 1 | LEDs direct | 16 | | | | | Turictions | drive output | | | | | | Real-time outpu | t port | 4 bits × 2, or 8 bits × 1 | | | | | Timer | | Timer/event counter : Timer counter | × 1 | Pulse output | | | | | (16-bit) Capture/compa | re register × 2 | PWM/PPG output | | | | | | • Square wave output | | | | | | Timer/event counter 1 : Timer counter | 1 | One-shot pulse output Pulse output | | | | | (8-bit) Compare register × 1 | | PWM output | | | | | | | Square wave output | | | | | Timer/event counter 2 : Timer counter × 1 Pu | | Pulse output | | | | | | | <ul> <li>PWM output</li> </ul> | | | | | | | Square wave output | | | | | Timer 5 : Timer counter × 1 | | | | | | | (8-bit) Compare register × 1 | | | | | | | Timer 6 : Timer counter × 1 (8-bit) Compare register × 1 | | | | | Serial interface | | UART/IOE (3-wire serial I/O): 2 channels (on-chip baud rate generator) | | | | | Certai interiace | | CSI (3-wire serial I/O), I <sup>2</sup> C bus <sup>Note 2</sup> supporting multi master): 1 channel | | | | | A/D converter | | 8-bit resolution × 8 channels | | | | | D/A converter | | 8-bit resolution × 2 channels | | | | | Clock output | | Selectable from fxx, fxx/2, fxx/2 <sup>2</sup> , fxx/2 <sup>3</sup> , f | xx/2 <sup>4</sup> , fxx/2 <sup>5</sup> , fxx/ | 2 <sup>6</sup> , fxx/2 <sup>7</sup> , fxT | | | Buzzer output | | Selectable from fxx/ $2^{10}$ , fxx/ $2^{11}$ , fxx/ $2^{12}$ , fxx/ $2^{13}$ | | | | | Watch timer | | 1 channel | | | | | Watchdog timer | | 1 channel | | | | | Standby | | HALT/STOP/IDLE mode | | | | | | | In power-saving mode (with subsystem clock): HALT/IDLE mode | | | | | Interrupt | Hardware | 25 (internal: 18, external: 7) | | | | | | Software | BRK instruction, BRKCS instruction, ope | rand error | | | | | Non-maskable | Internal: 1, external: 1 | | | | | | Maskable | Internal: 17, external: 6 | | | | | | | 4 programmable priority levels | | | | | O company of the contract t | | 3 service modes: vectored interrupt/m | acro service/cor | itext switching | | | Supply voltage | | V <sub>DD</sub> = 1.8 to 5.5 V | | | | | Package | | 80-pin plastic QFP(14 × 14 mm) Respective TOFP (for a first) (42 × 42 mm) | | | | | | | 80-pin plastic TQFP (fine pitch) (12 × | 12 11111) | | | **Notes 1.** The pins with ancillary functions are included in the I/O pins. 2. $\mu$ PD784225Y Subseries only # **CONTENTS** | 1. | DIFF | FERENCES AMONG MODELS IN $\mu$ PD784225, 784225Y SUBSERIES | 7 | |----|------|--------------------------------------------------------------------------------|----| | 2. | | OR DIFFERENCES BETWEEN μPD784216Y SUBSERIES AND | | | | μPD | 780058Y SUBSERIES | 8 | | 3. | PIN | CONFIGURATION (Top View) | 9 | | 4. | BLO | CK DIAGRAM | 11 | | 5. | PIN | FUNCTION | 12 | | | 5.1 | Port Pins | 12 | | | 5.2 | Pins Other Than Port Pins | 14 | | | 5.3 | I/O Circuit Type of Respective Pins and Recommended Connections of Unused Pins | 16 | | 6. | CPU | ARCHITECTURE | 20 | | | 6.1 | Memory Space | 20 | | | 6.2 | CPU Registers | 23 | | | | 6.2.1 General-purpose registers | 23 | | | | 6.2.2 Control registers | 24 | | | | 6.2.3 Special function registers (SFRs) | 25 | | 7. | PER | IPHERAL HARDWARE FUNCTIONS | 30 | | | 7.1 | Ports | 30 | | | 7.2 | Clock Generator | 31 | | | 7.3 | Real-Time Output Port | 33 | | | 7.4 | Timer | 34 | | | 7.5 | A/D Converter | 37 | | | 7.6 | D/A Converter | 38 | | | 7.7 | Serial Interface | 39 | | | | 7.7.1 Asynchronous serial interface/3-wire serial I/O (UART/IOE) | 40 | | | | 7.7.2 Clocked serial interface (CSI) | 42 | | | 7.8 | Clock Output Function | | | | 7.9 | Buzzer Output Function | 44 | | | 7.10 | Edge Detection Function | 44 | | | 7.11 | Watch Timer | 44 | | | 7.12 | Watchdog Timer | 45 | | 8. | INTE | ERRUPT FUNCTION | 46 | | | 8.1 | Interrupt Sources | 46 | | | 8.2 | Vectored Interrupt | 48 | | | 8.3 | Context Switching | 49 | | | 8.4 | Macro Service | 49 | | | 8.5 | Application Example of Macro Service | 50 | | | 9. | LOC | AL BUS INTERFACE | 51 | |---|-----|------|---------------------------------|----| | | | 9.1 | Memory Expansion | 51 | | | | 9.2 | Programmable Wait | 51 | | | | 9.3 | External Access Status Function | 51 | | | 10. | STAI | NDBY FUNCTION | 52 | | | 11. | RESI | ET FUNCTION | 54 | | | 12. | ROM | I CORRECTION | 55 | | | 13. | INST | RUCTION SET | 56 | | * | 14. | ELEC | CTRICAL SPECIFICATIONS | 61 | | | 15. | PAC | KAGE DRAWINGS | 82 | | * | 16. | REC | OMMENDED SOLDERING CONDITIONS | 84 | | | API | PEND | IX A. DEVELOPMENT TOOLS | 85 | | | ΔРІ | PEND | IX B. RELATED DOCUMENTS | 22 | #### $\star$ 1. DIFFERENCES AMONG MODELS IN $\mu$ PD784225, 784225Y SUBSERIES The only difference among the $\mu$ PD784224 and 784225 lies in the internal memory capacity. The $\mu$ PD784224Y and 784225Y are based on the $\mu$ PD784224 and 784225 respectively, with the addition of an I<sup>2</sup>C bus control function. The $\mu$ PD78F4225 and 78F4225Y are provided with a 128-Kbyte flash memory instead of the mask ROM of the above models. These differences are summarized in Table 1-1. Table 1-1. Differences among Models in $\mu$ PD784225, 784225Y Subseries | Part Number<br>Item | μPD784224,<br>μPD784224Y | μPD784225,<br>μPD784225Y | μPD78F4225,<br>μPD78F4225Y | | | |---------------------------------------------------------------------|------------------------------------------|--------------------------|--------------------------------|--|--| | Internal ROM | 96 Kbytes<br>(mask ROM) | 128 Kbytes<br>(mask ROM) | 128 Kbytes<br>(Flash memory) | | | | Internal RAM | 3,584 bytes | 4,352 bytes | | | | | Internal memory<br>size switching<br>register (IMS) <sup>Note</sup> | None | | Provided | | | | Supply voltage | V <sub>DD</sub> = 1.8 to 5.5 V | | V <sub>DD</sub> = 1.9 to 5.5 V | | | | Electrical specifications | Refer to the data sheet for each device. | | | | | | Recommended soldering conditions | | | | | | | TEST pin | Provided | | None | | | | V <sub>PP</sub> pin | None Provided | | | | | **Note** The internal flash memory capacity and internal RAM capacity can be changed using the internal memory size switching register (IMS). Caution There are differences in noise immunity and noise radiation between the flash memory and mask ROM versions. When pre-producing an application set with the flash memory version and then mass-producing it with the mask ROM version, be sure to conduct sufficient evaluations on the commercial samples (not engineering samples) of the mask ROM version. # 2. MAJOR DIFFERENCES BETWEEN $\mu$ PD784216Y SUBSERIES AND $\mu$ PD780058Y SUBSERIES | Series Name | | μPD784225, 784225Y<br>Subseries | μPD784216Y Subseries | μPD780058Y Subseries | |-----------------------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CPU | | 16-bit CPU | | 8-bit CPU | | Minimum With main system instruction clock selected | | 160 ns (at 12.5 MHz) | | 400 ns (at 5.0 MHz) | | execution time | With subsystem clock | 61 μs (at 32.768 kHz) | | 122 μs (at 32.768 kHz) | | Memory space | | 1 Mbytes | | 64 Kbytes | | I/O port | Total | 67 pins | 86 pins | 68 pins | | | CMOS input | 8 pins | 8 pins | 2 pins | | | CMOS I/O | 59 pins | 72 pins | 62 pins | | | N-ch open-drain I/O | - | 6 pins | 4 pins | | Pins with ancillary | Pins with pull-up resistor | 57 pins | 70 pins | 66 pins (flash memory model: 62 pins) | | functionNote 1 | LED direct drive output | 16 pins | 22 pins | 12 pins | | | Medium-voltage pin | - | 6 pins | 4 pins | | Timer/counter | | • 16-bit timer/event counter × 1 unit • 8-bit timer/event counter × 4 units • 16-bit timer/event counter × 1 unit • 8-bit timer/event counter × 6 units | | 16-bit timer/event counter × 1 unit 8-bit timer/event counter × 2 units | | Serial interface | | UART/IOE (3-wire serial I/O) × 2 channels CSI (3-wire serial I/O, multi-master supporting I <sup>2</sup> C bus <sup>Note 2</sup> ) × 1 channel | | UART (time-division transfer function)/IOE (3-wire serial I/O) × 2 channels CSI (3-wire serial I/O, 2-wire serial I/O, I <sup>2</sup> C bus) × 1 channel CSI (3-wire serial I/O with automatic transmission/reception function) × 1 channel | | Interrupt | NMI pin | Provided | | None | | | Macro service | Provided | | None | | | Context switching | Provided | | None | | | Programmable priority | 4 levels | | 2 levels | | Standby function | 1 | HALT/STOP/IDLE mode Power-saving mode: HAL | T/IDLE Mode | HALT/STOP mode | | ROM correction | | Provided | None | Provided | | Package | | • 80-pin plastic QFP<br>(14 × 14 mm)<br>• 80-pin plastic TQFP<br>(fine pitch) (12 × 12 mm) | • 100-pin plastic QFP (fine pitch) (14 × 14 mm) • 100-pin plastic QFP (14 × 20 mm) | 80-pin plastic QFP (14 × 14 mm) 80-pin plastic TQFP (fine pitch) (12 × 12 mm) | Notes 1. Pins with ancillary function are included in the I/O pins. **2.** $\mu$ PD784225Y and 784216Y Subseries only #### 3. PIN CONFIGURATION (Top View) - 80-pin plastic QFP (14 × 14 mm) μPD784224GC-×××-8BT, μPD784224YGC-×××-8BT, μPD784225GC-×××-8BT, μPD784225YGC-×××-8BT - 80-pin plastic TQFP (fine pitch) (12 $\times$ 12 mm) $\mu$ PD784224GK- $\times\times$ -BE9, $\mu$ PD784224YGK- $\times\times$ -BE9, $\mu$ PD784225GK- $\times\times$ -BE9 - **Notes 1.** The SCL0 and SDA0 pins are available in $\mu$ PD784225Y Subseries only. - 2. Connect the TEST pin to Vsso directly or via a pull-down resistor. For the pull-down connection, use of a resistor with a resistance ranging from 470 $\Omega$ to 10 k $\Omega$ is recommended. #### Caution Connect the AVss pin to Vsso. **Remark** When using in applications where noise from inside the microcomputer has to be reduced, it is recommended to take countermeasures against noise such as supplying power to VDD0 and VDD1 independently, and connecting Vsso and Vss1 to different ground lines. | A8 to A19 | : Address Bus | P130, P131 | : Port13 | |----------------|---------------------------------|----------------------|-------------------------------| | AD0 to AD7 | : Address/Data Bus | PCL | : Programmable Clock | | ANI0 to ANI7 | : Analog Input | $\overline{RD}$ | : Read Strobe | | ANO0, ANO1 | : Analog Output | RESET | : Reset | | ASCK1, ASCK2 | : Asynchronous Serial Clock | RTP0 to RTP7 | : Real-time Output Port | | ASTB | : Address Strobe | RxD1, RxD2 | : Receive Data | | AVDD | : Analog Power Supply | SCK0 to SCK2 | : Serial Clock | | AVREF1 | : Analog Reference Voltage | SCL0 <sup>Note</sup> | : Serial Clock | | AVss | : Analog Ground | SDA0 <sup>Note</sup> | : Serial Data | | BUZ | : Buzzer Clock | SI0 to SI2 | : Serial Input | | EXA | : External Access Status Output | SO0 to SO2 | : Serial Output | | INTP0 to INTP5 | : Interrupt from Peripherals | TEST | : Test | | NMI | : Non-maskable Interrupt | TI00, TI01, TI1, TI | 2 : Timer Input | | P00 to P05 | : Port0 | TO0 to TO2 | : Timer Output | | P10 to P17 | : Port1 | TxD1, TxD2 | : Transmit Data | | P20 to P27 | : Port2 | VDD0, VDD1 | : Power Supply | | P30 to P37 | : Port3 | Vsso, Vss1 | : Ground | | P40 to P47 | : Port4 | WAIT | : Wait | | P50 to P57 | : Port5 | $\overline{WR}$ | : Write Strobe | | P60 to P67 | : Port6 | X1, X2 | : Crystal (Main System Clock) | | P70 to P72 | : Port7 | XT1, XT2 | : Crystal (Subsystem Clock) | | P120 to P127 | : Port12 | | | **Note** The SCL0 and SDA0 pins are available in $\mu$ PD784225Y Subseries only. #### 4. BLOCK DIAGRAM **Note** This function supports the I<sup>2</sup>C bus interface and is available in $\mu$ PD784225Y Subseries only. **Remark** The internal ROM and RAM capacities differ depending on the model. #### 5. PIN FUNCTION # 5.1 Port Pins (1/2) | Pin Name | I/O | Alternate Function | Function | |------------|-------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P00 | I/O | INTP0 | Port 0 (P0): | | P01 | | INTP1 | 6-bit I/O port Can be set in input or output mode bit-wise. | | P02 | | INTP2/NM1 | Can be set in input or output mode bit-wise. Pins set in input mode can be connected to internal pull-up | | P03 | | INTP3 | resistors by software bit-wise. | | P04 | | INTP4 | | | P05 | - | INTP5 | | | P10 to P17 | Input | ANI0 to ANI7 | Port 1 (P1): • 8-bit input port | | P20 | I/O | RxD1/SI1 | Port 2 (P2): | | P21 | | TxD1/SO1 | 8-bit I/O port Con he set in input or output made hit wise | | P22 | | ASCK1/SCK1 | <ul> <li>Can be set in input or output mode bit-wise.</li> <li>Pins set in input mode can be connected to internal pull-up</li> </ul> | | P23 | | PCL | resistors by software bit-wise. | | P24 | | BUZ | | | P25 | | SI0/SDA0 <sup>Note</sup> | | | P26 | - | SO0 | | | P27 | | SCK0/SCL0 <sup>Note</sup> | | | P30 | I/O | TO0 | Port 3 (P3): | | P31 | | TO1 | 8-bit I/O port Can be set in input or output mode bit-wise. | | P32 | | TO2 | Pins set in input mode can be connected to internal pull-up | | P33 | | TI1 | resistors by software bit-wise. | | P34 | | TI2 | | | P35 | | TI00 | | | P36 | | TI01 | | | P37 | | EXA | | | P40 to P47 | I/O | AD0 to AD7 | Port 4 (P4): • 8-bit I/O port • Can be set in input or output mode bit-wise. • All pins set in input mode can be connected to internal pull-up resistors by software. • Can drive LEDs. | | P50 to P57 | I/O | A8 to A15 | Port 5 (P5): • 8-bit I/O port • Can be set in input or output mode bit-wise. • All pins set in input mode can be connected to internal pull-up resistors by software. • Can drive LEDs. | **Note** This function is available in $\mu$ PD784255Y Subseries only. # 5.1 Port Pins (2/2) | Pin Name | I/O | Alternate Function | Function | |--------------|-----|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P60 | I/O | A16 | Port 6 (P6): | | P61 | | A17 | 8-bit I/O port | | P62 | | A18 | Can be set in input or output mode bit-wise. All pins set in input mode can be connected to internal pull-up | | P63 | | A19 | resistors by software. | | P64 | | RD | | | P65 | | WR | | | P66 | | WAIT | | | P67 | | ASTB | | | P70 | I/O | RxD2/SI2 | Port 7 (P7): • 3-bit I/O port | | P71 | | TxD2/SO2 | Can be set in input or output mode bit-wise. Pins set in input mode can be connected to internal pull-up | | P72 | | ASCK2/SCK2 | resistor by software bit-wise. | | P120 to P127 | I/O | RTP0 to RTP7 | Port 12 (P12): • 8-bit I/O port • Can be set in input or output mode bit-wise. • Pins set in input mode can be connected to internal pull-up resistor by software bit-wise. | | P130, P131 | I/O | ANO0, ANO1 | Port 13 (P13): • 2-bit I/O port • Can be set in input or output mode bit-wise. | # 5.2 Pins Other Than Port Pins (1/2) | Pin Name | I/O | Alternate Function | Function | |----------------------|--------|--------------------------|-------------------------------------------------------------------------| | TI00 | Input | P35 | External count clock input to 16-bit timer register | | TI01 | | P36 | Capture trigger signal input to capture/compare register 00 | | TI1 | | P33 | External count clock input to 8-bit timer register 1 | | TI2 | | P34 | External count clock input to 8-bit timer register 2 | | TO0 | Output | P30 | 16-bit timer output (shared by 14-bit PWM output) | | TO1 | | P31 | 8-bit timer output (shared by 8-bit PWM output) | | TO2 | | P32 | | | RxD1 | Input | P20/SI1 | Serial data input (UART1) | | RxD2 | | P70/SI2 | Serial data input (UART2) | | TxD1 | Output | P21/SO1 | Serial data output (UART1) | | TxD2 | | P71/SO2 | Serial data output (UART2) | | ASCK1 | Intput | P22/SCK1 | Baud rate clock input (UART1) | | ASCK2 | | P72/SCK2 | Baud rate clock input (UART2) | | SI0 | Input | P25/SDA0 <sup>Note</sup> | Serial data input (3-wire serial clock I/O0) | | SI1 | | P20/RxD1 | Serial data input (3-wire serial clock I/O1) | | SI2 | | P70/RxD2 | Serial data input (3-wire serial clock I/O2) | | SO0 | Output | P26 | Serial data output (3-wire serial I/O0) | | SO1 | | P21/TxD1 | Serial data output (3-wire serial I/O1) | | SO2 | | P71/TxD2 | Serial data output (3-wire serial I/O2) | | SDA0 <sup>Note</sup> | I/O | P25/SI0 | Serial data input/output (I <sup>2</sup> C bus) | | SCK0 | I/O | P27/SCL0 <sup>Note</sup> | Serial clock input/output (3-wire serial I/O0) | | SCK1 | | P22/ASCK1 | Serial clock input/output (3-wire serial I/O1) | | SCK2 | | P72/ASCK2 | Serial clock input/output (3-wire serial I/O2) | | SCL0 <sup>Note</sup> | | P27/SCK0 | Serial clock input/output (I <sup>2</sup> C bus) | | NMI | Input | P02/INTP2 | Non-maskable interrupt request input | | INTP0 | | P00 | External interrupt request input | | INTP1 | | P01 | | | INTP2 | | P02/NMI | | | INTP3 | | P03 | | | INTP4 | | P04 | | | INTP5 | | P05 | | | PCL | Output | P23 | Clock output (for trimming main system clock and subsystem clock) | | BUZ | Output | P24 | Buzzer output | | RTP0 to RTP7 | Output | P120 to P127 | Real-time output port that outputs data in synchronization with trigger | | AD0 to AD7 | I/O | P40 to P47 | Low-order address/data bus when external memory is connected | | A8 to A15 | Output | P50 to P57 | Middle-order address bus when external memory is connected | | A16 to A19 | | P60 to P63 | High-order address bus when external memory is connected | **Note** This function is available in $\mu$ PD784255Y Subseries only. # 5.2 Pins Other Than Port Pins (2/2) | Pin Name | I/O | Alternate Function | Function | |--------------------|--------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RD | Output | P64 | Strobe signal output for read operation of external memory | | WR | | P65 | Strobe signal output for write operation of external memory | | WAIT | Input | P66 | To insert wait state(s) when external memory is accessed | | ASTB | Output | P67 | Strobe output to externally latch address information output to ports 4 to 6 to access external memory | | EXA | Output | P37 | External access status output | | RESET | Input | _ | System reset input | | X1 | Input | _ | To connect main system clock oscillation crystal | | X2 | - | | | | XT1 | Input | _ | To connect subsystem clock oscillation crystal | | XT2 | _ | | | | ANI0 to ANI7 | Input | P10 to P17 | Analog voltage input for A/D converter | | ANO0, ANO1 | Output | P130, P131 | Analog voltage output for D/A converter | | AV <sub>REF1</sub> | - | _ | To apply reference voltage for D/A converter | | AV <sub>DD</sub> | | | Positive power supply for A/D converter. Connected to VDDO. | | AVss | | | GND for A/D converter and D/A converter. Connected to Vsso. | | V <sub>DD0</sub> | | | Positive power supply for port block | | Vsso | | | GND potential for port block | | V <sub>DD1</sub> | | | Positive power supply (except port block) | | Vss <sub>1</sub> | | | GND potential (except port block) | | TEST | | | Connect this pin to V <sub>SS0</sub> directly or via pull-down resistor. For the pull-down connection, use of a resistor with a resistance ranging from 470 $\Omega$ to 10 k $\Omega$ is recommended. | \* #### 5.3 I/O Circuit Type of Respective Pins and Recommended Connections of Unused Pins Table 5-1 shows symbols indicating the I/O circuit types of the respective pins and the recommended connection of unused pins. For the circuit diagram of each type of I/O circuit, refer to Figure 5-1. #### **★** Table 5-1. I/O Circuit Type of Respective Pins and Recommended Connections of Unused Pins (1/2) | Pin Name | I/O Circuit Type | I/O | Recommended Connections of Unused Pins | |--------------------------------|------------------|-------|-----------------------------------------------------| | P00/INTP0 | 8-K | I/O | Input : Individually connected to Vsso via resistor | | P01/INTP1 | | | Output: Open | | P02/INTP2/NMI | | | | | P03/INTP3 to P05/INTP5 | | | | | P10/ANI0 to P17/ANI7 | 9 | Input | Connected to Vsso or VDD0 | | P20/RxD1/SI1 | 10-I | I/O | Input : Individually connected to Vsso via resistor | | P21/TxD1/SO1 | 10-J | | Output: Open | | P22/ASCK1/SCK1 | 10-I | | | | P23/PCL | 10-J | | | | P24/BUZ | | | | | P25/SDA0 <sup>Note</sup> /SI0 | 10-I | | | | P26/SO0 | 10-J | | | | P27/SCL0 <sup>Note</sup> /SCK0 | 10-I | | | | P30/T00 to P32/T02 | 8-M | | | | P33/TI1, P34/TI2 | 8-K | | | | P35/TI00, P36/TI01 | 8-L | | | | P37/EXA | 8-M | | | | P40/AD0 to P47/AD7 | 5-H | | | | P50/A8 to P57/A15 | | | | | P60/A16 to P63/A19 | | | | | P64/RD | | | | | P65/WR | | | | | P66/WAIT | | | | | P67/ASTB | | | | | P70/RxD2/SI2 | 8-K | | | | P71/TxD2/SO2 | 8-L | | | | P72/ASCK2/SCK2 | 8-K | | | Note This function is available in $\mu$ PD784255Y Subseries only. **Remark** Because the circuit type numbers are standardized among the 78K Series products, they are not sequential in some models (i.e., some circuits are not provided). #### **★** Table 5-1. I/O Circuit Type of Respective Pins and Recommended Connections of Unused Pins (2/2) | Pin Name | I/O Circuit Type | I/O | Recommended Connections of Unused Pins | |---------------------------|------------------|-------|-----------------------------------------------------| | P120/RTP0 to P127/RTP7 | 8-K | I/O | Input : Individually connected to Vsso via resistor | | P130/ANO0, P131/ANO1 | 12-D | | Output: Open | | RESET | 2-G | Input | - | | XT1 | 16 | | Connected to Vsso | | XT2 | | - | Open | | AVREF1 | _ | | Connected to VDD0 | | AVDD | | | | | AVss | | | Connected to Vsso | | TEST/V <sub>PP</sub> Note | | | Directly connected to Vsso | **Note** VPP pin is available in $\mu$ PD78F4225, 78F4255Y only. **Remark** Because the circuit type numbers are standardized among the 78K Series products, they are not sequential in some models (i.e., some circuits are not provided). Figure 5-1. Types of Pin I/O Circuits (1/2) Figure 5-1. Types of Pin I/O Circuits (2/2) #### 6. CPU ARCHITECTURE #### 6.1 Memory Space A memory space of 1 Mbyte can be accessed. Mapping of the internal data area (special function registers and internal RAM) can be specified the LOCATION instruction. The LOCATION instruction must be always executed after RESET cancellation, and must not be used more than once. #### (1) When LOCATION 0H instruction is executed #### Internal memory The internal data area and internal ROM area are mapped as follows: | Part Number | Internal Data Area | Internal ROM Area | |--------------------------|--------------------|--------------------------------------| | μPD784224,<br>μPD784224Y | 0F100H to 0FFFFH | 00000H to 0F0FFH<br>10000H to 17FFFH | | μPD784225,<br>μPD784225Y | 0EE00H to 0FFFFH | 00000H to 0EDFFH<br>10000H to 1FFFFH | # Caution The following areas that overlap the internal data area of the internal ROM cannot be used when the LOCATION 0H instruction is executed. | Part Number | Unusable Area | |--------------------------|--------------------------------| | μPD784224,<br>μPD784224Y | 0F100H to 0FFFFH (3,840 bytes) | | μPD784225,<br>μPD784225Y | 0EE00H to 0FFFFH (4,608 bytes) | #### External memory The external memory is accessed in external memory expansion mode. #### (2) When LOCATION 0FH instruction is executed #### • Internal memory The internal data area and internal ROM area are mapped as follows: | Part Number | Internal Data Area | Internal ROM Area | |--------------------------|--------------------|-------------------| | μPD784224,<br>μPD784224Y | FF100H to FFFFFH | 00000H to 17FFFH | | μPD784225,<br>μPD784225Y | FEE00H to FFFFFH | 00000H to 1FFFFH | #### • External memory The external memory is accessed in external memory expansion mode. Figure 6-1. Memory Map of $\mu$ PD784224, 784224Y Notes 1. Accessed in external memory expansion mode. This 3,840-byte area can be used as an internal ROM only when the LOCATION 0FH instruction is executed. 6 On execution of LOCATION 0H instruction: 94,464 bytes, on execution of LOCATION 0FH instruction: 98,304 bytes რ Figure 6-2. Memory Map of $\mu$ PD784225, 784225Y Notes 1. Accessed in external memory expansion mode. - This 4,608-byte area can be used as an internal ROM only when the LOCATION 0FH instruction is executed. ۲, - On execution of LOCATION 0H instruction: 126,464 bytes, on execution of LOCATION 0FH instruction: 131,072 bytes რ - Base area and entry area for reset or interrupt. However, the internal RAM area is not used as a reset entry area. 4. #### 6.2 CPU Registers #### 6.2.1 General-purpose registers Sixteen 8-bit general-purpose registers are available. Two 8-bit registers can be also used in pairs as a 16-bit register. Of the 16-bit registers, four can be used in combination with an 8-bit register for address expansion as 24-bit address specification registers. Eight banks of these registers are available which can be selected by using software or the context switching function. The general-purpose registers except V, U, T, and W registers for address expansion are mapped to the internal RAM. Figure 6-3. General-Purpose Register Format Caution Registers R4, R5, R6, R7, RP2, and RP3 can be used as X, A, C, B, AX, and BC registers, respectively, by setting the RSS bit of the PSW to 1. However, use this function only for recycling the program of the 78K/III Series. #### 6.2.2 Control registers #### (1) Program counter (PC) The program counter is a 20-bit register whose contents are automatically updated when the program is executed. Figure 6-4. Program Counter (PC) Format #### (2) Program status word (PSW) This register holds the statuses of the CPU. Its contents are automatically updated when the program is executed. Figure 6-5. Program Status Word (PSW) Format **Note** This flag is provided to maintain compatibility with the 78K/III Series. Be sure to clear this flag to 0, except when the software for the 78K/III Series is used. #### (3) Stack pointer (SP) This is a 24-bit pointer that holds the first address of the stack. Be sure to write 0 to the higher 4 bits of this pointer. Figure 6-6. Stack Pointer (SP) Format #### 6.2.3 Special function registers (SFRs) The special function registers, such as the mode registers and control registers of the internal peripheral hardware, are registers to which special functions are allocated. These registers are mapped to a 256-byte space of addresses 0FF00H to 0FFFFH<sup>Note</sup>. **Note** On execution of the LOCATION 0H instruction. FFF00H to FFFFFH on execution of the LOCATION 0FH instruction. Caution Do not access an address in this area to which no SFR is allocated. If such an address is accessed by mistake, the $\mu$ PD784225 may be in the deadlock status. This deadlock status can be cleared only by inputting the $\overline{\text{RESET}}$ signal. Table 6-1 lists the special function registers (SFRs). The meanings of the symbols in this table are as follows: | • | Symbol | Symbol indicating an SFR. This symbol is reserved for NEC's assembler | |---|--------|--------------------------------------------------------------------------------| | | | (RA78K4). It can be used an sfr variable by the #pragma sfr directive with the | | | | C compiler (CC78K4). | R/W: Read/write R: Read-only W: Write-only • Bit units for manipulation.. Bit units in which the value of the SFR can be manipulated. SFRs that can be manipulated in 16-bit units can be described as the operand sfrp of an instruction. To specify the address of this SFR, describe an even address. SFRs that can be manipulated in 1-bit units can be described as the operand of a bit manipulation instruction. • At reset ...... Indicates the status of the register when the RESET signal has been input. Table 6-1. Special Function Register (SFR) List (1/4) | AddressNote 1 | Special Function Register (SFR) Name | Symbol | R/W | Bit Unit | s for Man | ipulation | At Reset | |---------------|--------------------------------------|--------|-----|----------|-----------|-----------|-----------| | | | | | 1 Bit | 8 Bits | 16 Bits | | | 0FF00H | Port 0 | P0 | R/W | 0 | 0 | _ | 00HNote 2 | | 0FF01H | Port 1 | P1 | R | 0 | 0 | _ | | | 0FF02H | Port 2 | P2 | R/W | 0 | 0 | _ | | | 0FF03H | Port 3 | P3 | | 0 | 0 | _ | | | 0FF04H | Port 4 | P4 | | 0 | 0 | _ | | | 0FF05H | Port 5 | P5 | | 0 | 0 | _ | | | 0FF06H | Port 6 | P6 | | 0 | 0 | _ | | | 0FF07H | Port 7 | P7 | | 0 | 0 | _ | | | 0FF0CH | Port 12 | P12 | | 0 | 0 | _ | | | 0FF0DH | Port 13 | P13 | | 0 | 0 | _ | | | 0FF10H | 16-bit timer counter | TM0 | R | _ | _ | 0 | 0000H | | 0FF11H | | | | | | | | | 0FF12H | Capture/compare register 00 | CR00 | R/W | _ | _ | 0 | | | 0FF13H | (16-bit timer/counter) | | | | | | | | 0FF14H | Capture/compare register 01 | CR01 | | _ | _ | 0 | | | 0FF15H | (16-bit timer/counter) | | | | | | | | 0FF16H | Capture/compare control register 0 | CRC0 | | 0 | 0 | _ | 00H | | 0FF18H | 16-bit timer mode control register | TMC0 | | 0 | 0 | _ | | | 0FF1AH | 16-bit timer output control register | TOC0 | | 0 | 0 | _ | | | 0FF1CH | Prescaler mode register 0 | PRM0 | | 0 | 0 | _ | | | 0FF20H | Port 0 mode register | PM0 | | 0 | 0 | _ | FFH | | 0FF22H | Port 2 mode register | PM2 | | 0 | 0 | _ | | | 0FF23H | Port 3 mode register | PM3 | | 0 | 0 | _ | | | 0FF24H | Port 4 mode register | PM4 | | 0 | 0 | _ | | | 0FF25H | Port 5 mode register | PM5 | | 0 | 0 | _ | | | 0FF26H | Port 6 mode register | PM6 | | 0 | 0 | _ | | | 0FF27H | Port 7 mode register | PM7 | | 0 | 0 | | | | 0FF2CH | Port 12 mode register | PM12 | | 0 | 0 | | | | 0FF2DH | Port 13 mode register | PM13 | | 0 | 0 | | | | 0FF30H | Pull-up resistor option register 0 | PU0 | | 0 | 0 | _ | 00H | | 0FF32H | Pull-up resistor option register 2 | PU2 | | 0 | 0 | _ | | | 0FF33H | Pull-up resistor option register 3 | PU3 | | 0 | 0 | _ | | | 0FF37H | Pull-up resistor option register 7 | PU7 | | 0 | 0 | | | | 0FF3CH | Pull-up resistor option register 12 | PU12 | | 0 | 0 | | | | 0FF40H | Clock output control register | CKS | | 0 | 0 | _ | | - **Notes 1.** When the LOCATION 0H instruction is executed. Add "F0000H" to this value when the LOCATION 0FH instruction is executed. - **2.** Because each port is initialized to input mode at reset, "00H" is not actually read. The output latch is initialized to "0". Table 6-1. Special Function Register (SFR) List (2/4) | Address <sup>Note</sup> | Special Function Register (SFR) Name | Syr | nbol | R/W | Bit Unit | s for Man | ipulation | At Reset | |-------------------------|-------------------------------------------------|----------|-------------|-----|----------|-----------|-----------|-----------| | | | | | | 1 Bit | 8 Bits | 16 Bits | | | 0FF42H | Port function control register | PF2 | | R/W | 0 | 0 | _ | 00H | | 0FF4EH | Pull-up resistor option register | PUO | | | 0 | 0 | _ | | | 0FF50H | 8-bit timer counter 1 | TM1 TM1W | | R | _ | 0 | 0 | 0000H | | 0FF51H | 8-bit timer counter 2 | TM2 | | | _ | 0 | | | | 0FF52H | Compare register 10 (8-bit timer/counter 1) | CR10 | CR1W | R/W | _ | 0 | 0 | ] | | 0FF53H | Compare register 20 (8-bit timer/counter 2) | CR20 | | | _ | 0 | | | | 0FF54H | 8-bit timer mode control register 1 | TMC1 | TMC1W | | 0 | 0 | 0 | | | 0FF55H | 8-bit timer mode control register 2 | TMC2 | | | 0 | 0 | | | | 0FF56H | Prescaler mode register 1 | PRM1 | PRM1W | | 0 | 0 | 0 | | | 0FF57H | Prescaler mode register 2 | PRM2 | | | 0 | 0 | | | | 0FF60H | 8-bit timer counter 5 | TM5 | TM5W | R | _ | 0 | 0 | ] | | 0FF61H | 8-bit timer counter 6 | TM6 | | | _ | 0 | | | | 0FF64H | Compare register 50 (8-bit timer/counter 5) | CR50 | CR5W | R/W | _ | 0 | 0 | | | 0FF65H | Compare register 60 (8-bit timer/counter 6) | CR60 | | | _ | 0 | | | | 0FF68H | 8-bit timer mode control register 5 | TMC5 | TMC5W | | 0 | 0 | 0 | | | 0FF69H | 8-bit timer mode control register 6 | TMC6 | | | 0 | 0 | | | | 0FF6CH | Prescaler mode register 5 | PRM5 | PRM5W | | 0 | 0 | 0 | ] | | 0FF6DH | Prescaler mode register 6 | PRM6 | | | 0 | 0 | | | | 0FF70H | Asynchronous serial interface mode register 1 | ASI | <i>I</i> 11 | | 0 | 0 | _ | 00H | | 0FF71H | Asynchronous serial interface mode register 2 | ASIN | <b>Л</b> 2 | | 0 | 0 | _ | | | 0FF72H | Asynchronous serial interface status register 1 | ASIS | S1 | R | 0 | 0 | _ | | | 0FF73H | Asynchronous serial interface status register 2 | ASIS | S2 | | 0 | 0 | _ | | | 0FF74H | Transmit shift register 1 | TXS | | W | _ | 0 | _ | FFH | | | Receive buffer register 1 | RXB | 1 | R | _ | 0 | _ | | | 0FF75H | Transmit shift register 2 | TXS2 | 2 | W | _ | 0 | _ | | | | Receive buffer register 2 | RXB: | 2 | R | _ | 0 | _ | | | 0FF76H | Baud rate generator control register 1 | BRG | C1 | R/W | 0 | 0 | _ | 00H | | 0FF77H | Baud rate generator control register 2 | BRG | C2 | | 0 | 0 | _ | | | 0FF7AH | Oscillation mode select register | CC | | | 0 | 0 | _ | | | 0FF80H | A/D converter mode register | ADM | | | 0 | 0 | _ | | | 0FF81H | A/D converter input select register | ADIS | | | 0 | 0 | _ | | | 0FF83H | A/D conversion result register | ADCR | | R | _ | 0 | _ | Undefined | | 0FF84H | D/A conversion value setting register 0 | DACS0 | | R/W | 0 | 0 | _ | 00H | | 0FF85H | D/A conversion value setting register 1 | DAC | S1 | | 0 | 0 | | | | 0FF86H | D/A converter mode register 0 | DAM | 0 | | 0 | 0 | | | | 0FF87H | D/A converter mode register 1 | DAM | 1 | | 0 | 0 | _ | | **Note** When the LOCATION 0H instruction is executed. Add "F0000H" to this value when the LOCATION 0FH instruction is executed. Table 6-1. Special Function Register (SFR) List (3/4) | AddressNote 1 | Special Function Register (SFR) Name | Sym | nbol | R/W | Bit Units for Manipulation | | | At Reset | |---------------------|---------------------------------------------------------|------------|------------|-----|----------------------------|--------|---------|----------| | | | | | | 1 Bit | 8 Bits | 16 Bits | | | 0FF88H | ROM correction control register | COR | 0 | R/W | 0 | 0 | _ | 00H | | 0FF89H | ROM correction address pointer H | CORA | HΑ | | _ | 0 | _ | | | 0FF8AH | ROM correction address pointer L | CORA | ٩L | | _ | _ | 0 | 0000H | | 0FF8BH | | | | | | | | | | 0FF8DH | External access status enable register | EXAE | | | 0 | 0 | _ | 00H | | 0FF90H | Serial operation mode register 0 | CSIM | 0 | | 0 | 0 | _ | | | 0FF91H | Serial operation mode register 1 | CSIM | 1 | | 0 | 0 | _ | | | 0FF92H | Serial operation mode register 2 | CSIM | 2 | | 0 | 0 | _ | | | 0FF94H | Serial I/O shift register 0 | SIO0 | | | _ | 0 | _ | | | 0FF95H | Serial I/O shift register 1 | SIO1 | | | _ | 0 | _ | | | 0FF96H | Serial I/O shift register 2 | SIO2 | | | _ | 0 | _ | | | 0FF98H | Real-time output buffer register L | RTBL | | | _ | 0 | _ | 1 | | 0FF99H | Real-time output buffer register H | RTBH | ł | | _ | 0 | _ | | | 0FF9AH | Real-time output port mode register | RTPM | 1 | | 0 | 0 | _ | | | 0FF9BH | Real-time output port control register | RTPC | ; | | 0 | 0 | _ | | | 0FF9CH | Watch timer mode control register | WTM | | | 0 | 0 | _ | | | 0FFA0H | External interrupt rising edge enable register | EGPO | ) | | 0 | 0 | | | | 0FFA2H | External interrupt falling edge enable register | EGNO | ) | | 0 | 0 | _ | | | 0FFA8H | In-service priority register | ISPR | | R | 0 | 0 | _ | | | 0FFA9H | Interrupt select control register | SNMI | | R/W | 0 | 0 | _ | | | 0FFAAH | Interrupt mode control register | IMC | | | 0 | 0 | _ | 80H | | 0FFACH | Interrupt mask flag register 0L | MK0L | MK0 | | 0 | 0 | 0 | FFFFH | | 0FFADH | Interrupt mask flag register 0H | МКОН | | | 0 | 0 | | | | 0FFAEH | Interrupt mask flag register 1L | MK1L | MK1 | | 0 | 0 | 0 | | | 0FFAFH | Interrupt mask flag register 1H | MK1H | | | 0 | 0 | | | | 0FFB0H | I <sup>2</sup> C bus control register <sup>Note 2</sup> | IICCL | .0 | | 0 | 0 | _ | 00H | | 0FFB2H | Prescaler mode register for serial clock | SPRI | <i>I</i> 0 | | 0 | 0 | _ | | | 0FFB4H | Slave address register | SVA0 | 1 | | 0 | 0 | _ | | | 0FFB6H | I <sup>2</sup> C bus status register <sup>Note 2</sup> | IICS0 | | R | 0 | 0 | _ | | | 0FFB8H | Serial shift register | IIC0 | | R/W | 0 | 0 | _ | ] | | 0FFC0H | Standby control register | STBC | ; | | _ | 0 | _ | 30H | | 0FFC2H | Watchdog timer mode register | WDM | | | _ | 0 | _ | 00H | | 0FFC4H | Memory expansion mode register | MM<br>PWC1 | | | 0 | 0 | _ | 20H | | 0FFC7H | Programmable wait control register 1 | | | | 0 | 0 | _ | AAH | | 0FFC8H | Programmable wait control register 2 | PWC | 2 | W | _ | _ | 0 | AAAAH | | 00FFCEH | Clock status register | PCS | | R | 0 | 0 | _ | 32H | | 0FFCFH | Oscillation stabilization time specification register | OSTS | <u> </u> | R/W | 0 | 0 | _ | 00H | | 0FFD0H to<br>0FFDFH | External SFR area | _ | _ | | 0 | 0 | _ | _ | **Notes 1.** When the LOCATION 0H instruction is executed. Add "F0000H" to this value when the LOCATION 0FH instruction is executed. **2.** $\mu$ PD784225Y Subseries only Table 6-1. Special Function Register (SFR) List (4/4) | Address <sup>Note</sup> | Special Function Register (SFR) Name | Symbol | R/W | Bit Unit | s for Man | ipulation | At Reset | |-------------------------|----------------------------------------------|--------|-----|----------|-----------|-----------|----------| | | | | | 1 Bit | 8 Bits | 16 Bits | | | 0FFE0H | Interrupt control register (INTWDTM) | WDTIC | R/W | 0 | 0 | _ | 43H | | 0FFE1H | Interrupt control register (INTP0) | PIC0 | | 0 | 0 | _ | | | 0FFE2H | Interrupt control register (INTP1) | PIC1 | | 0 | 0 | _ | | | 0FFE3H | Interrupt control register (INTP2) | PIC2 | | 0 | 0 | _ | | | 0FFE4H | Interrupt control register (INTP3) | PIC3 | | 0 | 0 | _ | | | 0FFE5H | Interrupt control register (INTP4) | PIC4 | | 0 | 0 | _ | | | 0FFE6H | Interrupt control register (INTP5) | PIC5 | | 0 | 0 | _ | | | 0FFE8H | Interrupt control register (INTIIC0/INTCSI0) | CSIIC0 | | 0 | 0 | _ | | | 0FFE9H | Interrupt control register (INTSER1) | SERIC1 | | 0 | 0 | _ | | | 0FFEAH | Interrupt control register (INTSR1/INTCSI1) | SRIC1 | | 0 | 0 | _ | | | 0FFEBH | Interrupt control register (INTST1) | STIC1 | | 0 | 0 | _ | | | 0FFECH | Interrupt control register (INTSER2) | SERIC2 | | 0 | 0 | _ | | | 0FFEDH | Interrupt control register (INTSR2/INTCSI2) | SRIC2 | | 0 | 0 | _ | | | 0FFEEH | Interrupt control register (INTST2) | STIC2 | | 0 | 0 | _ | | | 0FFEFH | Interrupt control register (INTTM3) | TMIC3 | | 0 | 0 | _ | | | 0FFF0H | Interrupt control register (INTTM00) | TMIC00 | | 0 | 0 | _ | | | 0FFF1H | Interrupt control register (INTTM01) | TMIC01 | | 0 | 0 | _ | | | 0FFF2H | Interrupt control register (INTTM1) | TMIC1 | | 0 | 0 | _ | | | 0FFF3H | Interrupt control register (INTTM2) | TMIC2 | | 0 | 0 | | | | 0FFF4H | Interrupt control register (INTAD) | ADIC | | 0 | 0 | | | | 0FFF5H | Interrupt control register (INTTM5) | TMIC5 | | 0 | 0 | _ | | | 0FFF6H | Interrupt control register (INTTM6) | TMIC6 | | 0 | 0 | | | | 0FFF9H | Interrupt control register (INTWT) | WTIC | | 0 | 0 | _ | | **Note** When the LOCATION 0H instruction is executed. Add "F0000H" to this value when the LOCATION 0FH instruction is executed. ### 7. PERIPHERAL HARDWARE FUNCTIONS #### 7.1 Ports The ports shown in Figure 7-1 are provided to make various control operations possible. Table 7-1 shows the function of each port. Ports 0, 2 to 7, and 12 can be connected to internal pull-up resistors by software when inputting. Figure 7-1. Port Configuration Table 7-1. Port Functions | Port Name | Pin Name | Function | Specification of Pull-up Resistor<br>Connection by Software | |-----------|--------------|-------------------------------------------------------------------------|-------------------------------------------------------------| | Port 0 | P00 to P05 | Can be set in input or output mode bit-wise | Can be specified bit-wise | | Port 1 | P10 to P17 | • Input port | _ | | Port 2 | P20 to P27 | Can be set in input or output mode bit-wise | Can be specified bit-wise | | Port 3 | P30 to P37 | Can be set in input or output mode bit-wise | Can be specified bit-wise | | Port 4 | P40 to P47 | Can be set in input or output mode bit-wise Can directly drive LEDs | Can be specified in 1-port units | | Port 5 | P50 to P57 | Can be set in input or output mode bit-wise Can directly drive LEDs | Can be specified in 1-port units | | Port 6 | P60 to P67 | Can be set in input or output mode bit-wise | Can be specified in 1-port units | | Port 7 | P70 to P72 | Can be set in input or output mode bit-wise | Can be specified bit-wise | | Port 12 | P120 to P127 | Can be set in input or output mode bit-wise | Can be specified bit-wise | | Port 13 | P130, P131 | Can be set in input or output mode bit-wise | _ | #### 7.2 Clock Generator An on-chip clock generator necessary for operation is provided. This clock generator has a frequency divider. If high-speed operation is not necessary, the internal operating frequency can be lowered by the frequency divider to reduce the current consumption. Figure 7-2. Block Diagram of Clock Generator Figure 7-3. Example of Using Main System Clock Oscillator #### (1) Crystal/ceramic oscillation ceramic resonator #### (2) External clock Figure 7-4. Example of Using Subsystem Clock Oscillator #### (1) Crystal oscillation #### (2) External clock Caution When using the main system clock and subsystem clock oscillator, wire the dotted portions in Figures 7-3 and 7-4 as follows to avoid adverse influence from wiring capacitance. - Keep the wiring length as short as possible. - · Do not cross the wiring with other signal lines. - Do not route the wiring in the vicinity of lines through which a high alternating current flows. - Always keep the potential at the ground point of the capacitor in the oscillator the same as Vss1. Do not ground to a ground pattern through which a high current flows. - · Do not extract signals from the oscillator. Note that the subsystem clock oscillator has a low amplification factor to reduce the current consumption. #### 7.3 Real-Time Output Port The real-time output function is to transfer data set in advance to the real-time output buffer register to the output latch as soon as the timer interrupt or external interrupt has occurred in order to output the data to an external device. The pins that output the data to the external device constitute a port called a real-time output port. Because the real-time output port can output signals without jitter, it is ideal for controlling a stepping motor. Figure 7-5. Block Diagram of Real-Time Output Port #### 7.4 Timer One unit of 16-bit timers/event counters, two units of timers/event counters, and two 8-bit timers are provided. Because a total of six interrupt requests are supported, these timers/counters and timer can be used as six units of timers/counters. Table 7-2. Operations of Timers | Item | | Name | 16-Bit<br>Timer/Event<br>Counter | 8-Bit<br>Timer/Event<br>Counter 1 | 8-Bit<br>Timer/Event<br>Counter 2 | 8-Bit<br>Timer 5 | 8-Bit<br>Timer 6 | |----------------|------------------------|-----------------------------|----------------------------------|-----------------------------------|-----------------------------------|------------------|------------------| | Count width | 8 | bits | _ | 0 | 0 | 0 | 0 | | 16 bits | | 6 bits | 0 | 0 | | | | | Operation mode | In | terval timer | 1ch | 1ch | 1ch | 1ch | 1ch | | | External event counter | | 0 | 0 | 0 | _ | _ | | Function | Function Timer output | | 1ch | 1ch | 1ch | _ | _ | | | | PPG output | 0 | _ | _ | _ | _ | | | | PWM output | 0 | 0 | 0 | _ | _ | | | | Square wave output | 0 | 0 | 0 | _ | _ | | | | One-shot pulse output | 0 | _ | _ | _ | _ | | | Р | ulse width measurement | 2 inputs | | | | | | | N | umber of interrupt requests | 2 | 1 | 1 | 1 | 1 | Figure 7-6. Block Diagram of Timers (1/2) #### 16-bit timer/event counter #### 8-bit timer/event counter 1 #### 8-bit timer/event counter 2 Remark OVF: Overflow flag Figure 7-6. Block Diagram of Timers (2/2) #### 8-bit timer 5 #### 8-bit timer 6 #### 7.5 A/D Converter An A/D converter converts an analog input variable into a digital signal. This microcontroller is provided with an A/D converter with a resolution of 8 bits and 8 channels (ANI0 to ANI7). This A/D converter is of successive approximation type and the result of conversion is stored to an 8-bit A/D conversion result register (ADCR). The A/D converter can be started in the following two ways: - Hardware start Conversion is started by trigger input (P03). - Software start Conversion is started by setting the A/D converter mode register. One analog input channel is selected from ANI0 to ANI7 for A/D conversion. When A/D conversion is started by means of hardware start, conversion is stopped after it has been completed. When conversion is started by means of software start, A/D conversion is repeatedly executed, and each time conversion has been completed, an interrupt request (INTAD) is generated. Figure 7-7. Block Diagram of A/D Converter #### 7.6 D/A Converter A D/A converter converts an input digital signal into an analog voltage. This microcontroller is provided with a voltage output type D/A converter with a resolution of 8 bits and two channels. The conversion method is of R-2R resistor ladder type. D/A conversion is started by setting DACE0 of the D/A converter mode register 0 (DAM0) and DACE1 of the D/A converter mode register 1 (DAM1). The D/A converter operates in the following two modes: #### • Normal mode The converter outputs an analog voltage immediately after it has completed D/A conversion. • Real-time output mode The converter outputs an analog voltage in synchronization with an output trigger after it has completed D/A conversion. Figure 7-8. Block Diagram of D/A Converter #### 7.7 Serial Interface Three independent serial interface channels are provided. - Asynchronous serial interface (UART)/3-wire serial I/O (IOE) × 2 - Clocked serial interface (CSI) × 1 - 3-wire serial I/O (IOE) - I<sup>2</sup>C bus interface (I<sup>2</sup>C) (μPD784225Y Subseries only) Therefore, communication with an external system and local communication within the system can be simultaneously executed (see **Figure 7-9**). Figure 7-9. Example of Serial Interface (a) $UART + I^2C$ (b) UART + 3-wire serial I/O Note Handshake line ### 7.7.1 Asynchronous serial interface/3-wire serial I/O (UART/IOE) Two channels of serial interfaces that can select an asynchronous serial interface mode and 3-wire serial I/O mode are provided. #### (1) Asynchronous serial interface mode In this mode, data of 1 byte following the start bit is transferred or received. Because an on-chip baud rate generator is provided, a wide range of baud rates can be set. Moreover, the clock input to the ASCK pin can be divided to define a baud rate. When the baud rate generator is used, a baud rate conforming to the MIDI standard (31.25 kbps) can be also obtained. #### Figure 7-10. Block Diagram in Asynchronous Serial Interface Mode #### (2) 3-wire serial I/O mode In this mode, the master device starts transfer by making the serial clock active and transfers 1-byte data in synchronization with this clock. This mode is used to communicate with a device having the conventional clocked serial interface. Basically, communication is established by using three lines: serial clocks ( $\overline{SCK1}$ and $\overline{SCK2}$ ), serial data inputs (SI1 and SI2), and serial data outputs (SO1 and SO2). To connect two or more devices, a handshake line is necessary. Figure 7-11. Block Diagram in 3-wire Serial I/O Mode #### 7.7.2 Clocked serial interface (CSI) In this mode, the master device starts transfer by making the serial clock active and communicates 1-byte data in synchronization with this clock. #### (1) 3-wire serial I/O mode This mode is to communicate with devices having the conventional clocked serial interface. Basically, communication is established in this mode with three lines: one serial clock (SCKO) and two serial data (SIO and SOO) lines. Generally, a handshake line is necessary to check the reception status. #### Figure 7-12. Block Diagram in 3-Wise Serial I/O Mode ## (2) I<sup>2</sup>C (Inter IC) bus mode (supporting multi-master) (μPD784225Y Subseries only) This mode is to communicate with devices conforming to the I<sup>2</sup>C bus format. This mode is to transfer 8-bit data with two or more devices by using two lines: serial clock (SCL0) and serial data bus (SDA0). During transfer, a "start condition", "data", and "stop condition" can be output onto the serial data bus. During reception, these data can be automatically detected by hardware. Figure 7-13. Block Diagram in I<sup>2</sup>C Bus Mode ## 7.8 Clock Output Function Clocks of the following frequencies can be output. - 97.7 kHz/195 kHz/391 kHz/781 kHz/1.56 MHz/3.13 MHz/6.25 MHz/12.5 MHz (main system clock: 12.5 MHz) - 32.768 kHz (subsystem clock: 32.768 kHz) Figure 7-14. Block Diagram of Clock Output Function #### 7.9 Buzzer Output Function Clocks of the following frequencies can be output as buzzer output. • 1.5 kHz/3.1 kHz/6.1 kHz/12.2 kHz (main system clock: 12.5 MHz) Figure 7-15. Block Diagram of Buzzer Output Function ## 7.10 Edge Detection Function The interrupt input pins (INTP0, INTP1, NMI/INTP2, INTP3 to INTP5) are used not only to input interrupt requests but also to input trigger signals to the internal hardware units. Because these pins operate at an edge of the input signal, they have a function to detect an edge. Moreover, a noise reduction circuit is also provided to prevent erroneous detection due to noise. | Pin Name | Detectable Edge | Noise Reduction | |----------------|--------------------------------------------|-----------------| | NMI | Either or both of rising and falling edges | By analog delay | | INTP0 to INTP5 | | _ | #### 7.11 Watch Timer The watch timer has the following functions: - Watch timer - Interval timer The watch timer and interval timer functions can be used at the same time. ## (1) Watch timer The watch timer sets the WTIF flag of the interrupt control register (WTIC) at time intervals of 0.5 seconds by using the 32.768-kHz subsystem clock. #### (2) Interval timer The interval timer generates an interrupt request (INTTM3) at predetermined time intervals. Figure 7-16. Block Diagram of Watch Timer ## 7.12 Watchdog Timer A watchdog timer is provided to detect a hang up of the CPU. This watchdog timer generates a non-maskable or maskable interrupt unless it is cleared by software within a specified interval time. Once enabled to operate, the watchdog timer cannot be stopped by software. Whether the interrupt by the watchdog timer or the interrupt input from the NMI pin takes precedence can be specified. Figure 7-17. Block Diagram of Watchdog Timer Note Write 1 to bit 7 (RUN) of the watchdog timer (WDM). Remark fclk: Internal system clock (fxx to fxx/8) #### 8. INTERRUPT FUNCTION As the servicing in response to an interrupt request, the three types shown in Table 8-1 can be selected by program. Table 8-1. Servicing of Interrupt Request | Servicing Mode | Entity of Servicing | Servicing | Contents of PC and PSW | |--------------------|---------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------| | Vectored interrupt | Software | Branches and executes servicing routine (servicing is arbitrary). | Saves to and restores from stack. | | Context switching | | Automatically switches register bank, branches and executes servicing routine (servicing is arbitrary). | Saves to or restores from fixed area in register bank | | Macro service | Firmware | Executes data transfer between memory and I/O (servicing is fixed) | Retained | ### 8.1 Interrupt Sources Table 8-2 shows the interrupt sources available. As shown, interrupts are generated by 25 types of sources, execution of the BRK instruction, BRKCS instruction, or an operand error. The priority of interrupt servicing can be set to four levels, so that nesting can be controlled during interrupt servicing and that which of the two or more interrupts that simultaneously occur should be serviced first. When the macro service function is used, however, nesting always proceeds. The default priority is the priority (fixed) of the service that is performed if two or more interrupt requests, having the same request, simultaneously generate (see **Table 8-2**). **Table 8-2. Interrupt Sources** | Туре | Default | | Source | Internal/ | Macro | |--------------|-------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------| | | Priority | Name | Trigger | External | Service | | Software | _ | BRK instruction | Instruction execution | _ | _ | | | | BRKCS instruction | Instruction execution | | | | | | Operand error | If result of exclusive OR between operands byte and byte is not FFH when MOV STBC, #byte instruction or MOV WDM, #byte instruction, LOCATION instruction is executed | | | | Non-maskable | _ | NMI | Pin input edge detection | External | _ | | | | INTWDT | Overflow of watchdog timer | Internal | | | Maskable | 0 (highest) | INTWDTM | Overflow of watchdog timer | Internal | 0 | | | 1 | INTP0 | Pin input edge detection | External | | | | 2 | INTP1 | | | | | | 3 | INTP2 | | | | | | 4 | INTP3 | | | | | | 5 | INTP4 | | | | | | 6 | INTP5 | | | | | | 7 | INTIIC0 <sup>Note</sup> | End of I <sup>2</sup> C bus transfer by CSI0 | Internal | | | | | INTCSI0 | End of 3-wire transfer by CSI0 | | | | | 8 | INTSER1 | Occurrence of UART reception error in ASI1 | | | | | 9 | INTSR1 | End of UART reception by ASI1 | | | | | | INTCSI1 | End of 3-wire transfer by CSI1 | | | | | 10 | INTST1 | End of UART transfer by ASI1 | | | | | 11 | INTSER2 | Occurrence of UART reception error in ASI2 | | | | | 12 | INTSR2 | End of UART reception by ASI2 | | | | | | INTCSI2 | End of 3-wire transfer by CSI2 | | | | | 13 | INTST2 | End of UART transfer by ASI2 | | | | | 14 | INTTM3 | Reference time interval signal from watch timer | | | | | 15 | INTTM00 | Signal indicating coincidence between 16-bit timer counter and capture/compare register (CR00) | | | | | 16 | INTTM01 | Signal indicating coincidence between 16-bit timer counter and capture/compare register (CR01) | | | | | 17 | INTTM1 | Occurrence of coincidence signal of 8-bit timer/counter 1 | | | | | 18 | INTTM2 | Occurrence of coincidence signal of 8-bit timer/counter 2 | | | | | 19 | INTAD | End of conversion by A/D converter | | | | | 20 | INTTM5 | Occurrence of coincidence signal of 8-bit timer/counter 5 | | | | | 21 | INTTM6 | Occurrence of coincidence signal of 8-bit timer/counter 6 | | | | | 22 (lowest) | INTWT | Overflow of watch timer | | | **Note** $\mu$ PD784255Y Subseries only Remarks 1. ASI: Asynchronous Serial Interface CSI: Clocked Serial Interface 2. There are two interrupt sources for the watchdog timer: non-maskable interrupts (INTWDT) and maskable interrupts (INTWDTM). Either one (but not both) should be selected for actual use. ## 8.2 Vectored Interrupt Execution branches to a servicing routing by using the memory contents of a vector table address corresponding to the interrupt source as the address of the branch destination. So that the CPU performs interrupt servicing, the following operations are performed: • On branching: Saves the status of the CPU (contents of PC and PSW) to stack • On returning: Restores the status of the CPU (contents of PC and PSW) from stack To return to the main routine from an interrupt service routine, the RETI instruction is used. The branch destination address is in a range of 0 to FFFFH. Table 8-3. Vector Table Address | Interrupt Source | Vector Table Address | Interrupt Source | Vector Table Address | |-----------------------|----------------------|------------------|----------------------| | BRK instruction | 003EH | INTST1 | 001CH | | Operand error | 003CH | INTSER2 | 001EH | | NMI | 0002H | INSR2 | 0020H | | INTWDT (non-maskable) | 0004H | INTCSI2 | | | INTWDTM (maskable) | 0006H | INTST2 | 0022H | | INTP0 | 0008H | INTTM3 | 0024H | | INTP1 | 000AH | INTTM00 | 0026H | | INTP2 | 000CH | INTTM01 | 0028H | | INTP3 | 000EH | INTTM1 | 002AH | | INTP4 | 0010H | INTTM2 | 002CH | | INTP5 | 0012H | INTAD | 002EH | | INTIIC0 | 0016H | INTTM5 | 00030H | | INTCSI0 | | INTTM6 | 0032H | | INTSER1 | 0018H | INTWT | 0038H | | INTSR1 | 001AH | | _ | | INTCSI1 | | | | ## 8.3 Context Switching When an interrupt request is generated or when the BRKCS instruction is executed, a predetermined register bank is selected by hardware. Context switching is a function that branches execution to a vector address stored in advance in the register bank, and to stack the current contents of the program counter (PC) and program status word (PSW) to the register bank. The branch address is in a range of 0 to FFFFH. Register bank n 0000B (0 to 7)<7> Transfer Register bank n (n = 0 to 7) PC19 to PC16 PC15 to PC0 Α Χ В С <6> Exchange <2> Save R5 R4 (bits 8 through 11 R7 R6 of temporary register) <5> Save ٧ UP U <3> Switching of register bank Temporary register (RBS0 to RBS2 $\leftarrow$ n) Т D Ε <4> / RSS ← 0 \ W Н L <1> Save ΙE **PSW** Figure 8-1. Context Switching Operation When Interrupt Request Is Generated ## 8.4 Macro Service This function is to transfer data between memory and a special function register (SFR) without intervention by the CPU. A macro service controller accesses the memory and SFR in the same transfer cycle and directly transfers data without loading it. Because this function does not save or restore the status of the CPU, or load data, data can be transferred at high speeds. Figure 8-2. Macro Service ## 8.5 Application Example of Macro Service #### (1) Transmission of serial interface Each time macro service request INTST1 and INTST2 are generated, the next transmit data is transferred from memory to TXS1 and TXS2. When data n (last byte) has been transferred to TXS1 and TXS2 (when the transmit data storage buffer has become empty), vectored interrupt request INTST1 and INTST2 are generated. ## (2) Reception of serial interface Each time macro service request INTSR1 and INTSR2 are generated, the receive data is transferred from RXB1 and RXB2 to memory. When data n (last byte) has been transferred to memory (when the receive data storage buffer has become full), vectored interrupt request INTSR1 and INTSR2 are generated. #### 9. LOCAL BUS INTERFACE The local bus interface can connect an external memory or I/O (memory mapped I/O) and support a memory space of 1 Mbyte (refer to **Figure 9-1**). μ**PD784225 SRAM** cs Data bus $\overline{\mathsf{RD}}$ OE WE WR I/O1 to I/O8 Address bus A8 to A19 A0 to A19 Address latch **ASTB** LE Q0 to Q7 AD0 to AD7 D0 to D7 ŌE Figure 9-1. Example of Local Bus Interface (Multiplexed bus) ## 9.1 Memory Expansion External program and data memory can be connected in two stages: 256 Kbytes and 1 Mbytes. To connect the external memory, ports 4 to 6 are used. The external memory is connected by using a time-division address/data bus. The number of ports used when the external memory is connected can be reduced in this mode. ## 9.2 Programmable Wait Wait state(s) can be inserted to the memory space (00000H to FFFFFH) while the RD and WR signals are active. In addition, there is an address wait function that extends the active period of the ASTB signal to gain the address decode time. #### 9.3 External Access Status Function An active low external access status signal is output from the P37/EXA pin. This signal notifies other devices connected to the external bus of the external access status, to disable data output to the external bus from other devices, or enables reception. The external access status signal is output during external access. #### 10. STANDBY FUNCTION This function is to reduce the power consumption of the chip, and can be used in the following modes: • HALT mode : Stops supply of the operating clock to the CPU. This mode is used in combination with the normal operation mode for intermittent operation to reduce the average power consumption. • IDLE mode : Stops the entire system with the oscillator continuing operation. The power consumption in this mode is close to that in the STOP mode. However, the time required to restore the normal program operation from this mode is almost the same as that from the HALT mode. • STOP mode : Stops the main system clock and thereby to stop all the internal operations of the chip. Consequently, the power consumption is minimized with only leakage current flowing. Power-saving mode : The main system clock is stopped with the subsystem clock used as the system clock. The CPU can operate on the subsystem clock to reduce the current consumption. • Power-saving HALT mode: This is a standby function in the power-saving mode and stops the operation clock of the CPU, to reduce the power consumption of the entire system. • Power-saving IDLE mode : This is a standby function in the power-saving mode and stops the entire system except the oscillator, to reduce the power consumption of the entire system. These modes are programmable. The macro service can be started from the HALT mode and power-saving HALT mode. After executing macro service processing, it returns to the HALT mode. Macro service Power-saving HALT mode is set Power-Power-saving IDLE mode is set. Power-Powersaving mode saving IDLE saving HALT NMI, INTP0 to INTP6 input, (operation on mode (standby) INTWTNote 2 mode Interrupt requestNote 1 subsystem (standby \PomessarigHuTmode's se; \ clock) Moma pagioris estored Interrupt Interrupt request of request of RESET input masked interrupt masked interrupt Macro service request Normal operation End of one processing Macro (operation on service End of macro service main systen clock) The state of s Intertuot leduest A STATE OF THE STA End of oscillation stabilization time Interrupt Interrupt IDLE STOP request of request of HALT request of (standby) masked masked (standby) (standby) masked interrupt interrupt interrupt MMI, INTPO to INTPO input INTIVIT, Key return interrupt Note 2 Waits for oscillation stabilization Figure 10-1. Transition of Standby Status Notes 1. Only unmasked interrupt requests 2. Only unmasked INTP0 to INTP6, INTWT, key return interrupt (P80 to P87) **Remark** NMI is valid only for an external input. The watchdog timer cannot be used for the release of standby (HALT mode/STOP mode/IDLE mode). #### 11. RESET FUNCTION When a low-level signal is input to the RESET pin, the system is reset, and each hardware unit is initialized (reset). During the reset period, oscillation of the main system clock is unconditionally stopped. Consequently, the current consumption of the entire system can be reduced. When the $\overline{\text{RESET}}$ signal goes high, the reset status is cleared, oscillation stabilization time (41.9 ms at 12.5 MHz) elapses, the contents of the reset vector table are set to the program counter (PC), execution branches to an address set to the PC, and program execution is started from that branch address. Therefore, the program can be reset and started from any address. ## Figure 11-1. Oscillation of Main System Clock during Reset Period The RESET input pin has an analog delay noise eliminator to prevent malfunctioning due to noise. Figure 11-2. Accepting Reset Signal #### 12. ROM CORRECTION ROM correction is a function to replace part of the program in the internal ROM with a program in the internal RAM. By using the ROM correction function, instruction bugs found in the internal ROM can be avoided or the flow of the program can be changed. ROM correction can be used at up to four places in the internal ROM (program). Correction branch processing request signal (CALLT instruction) Correction address pointer n Correction address registers (CORAH, CORAL) ROM correction control register (CORC) Figure 12-1. Block Diagram of ROM Correction **Remark** n = 0 to 3, m = 0 or 1 #### 13. INSTRUCTION SET (1) 8-bit instructions (The instructions in parentheses are combinations realized by describing A as r) MOV, XCH, ADD, ADDC, SUB, SUBC, AND, OR, XOR, CMP, MULU, DIVUW, INC, DEC, ROR, ROL, RORC, ROLC, SHR, SHL, ROR4, ROL4, DBNZ, PUSH, POP, MOVM, XCHM, CMPME, CMPMNE, CMPMNC, CMPMC, MOVBK, XCHBK, CMPBKE, CMPBKNE, CMPBKNC, CMPBKC, CHKL, CHKLA Table 13-1. Instruction List by 8-Bit Addressing | Second Operand First Operand | #byte | А | r<br>r' | saddr<br>saddr' | sfr | !addr16<br>!!addr24 | mem<br>[saddrp]<br>[%saddrg] | r3<br>PSWL<br>PSWH | [WHL+] | n | None <sup>Note 2</sup> | |------------------------------|--------------------------------|------------------------------------------------------|---------------------------------------|---------------------------------------------|-----------------------------------------|-----------------------------------------|-------------------------------------|--------------------|-------------------------|-----------------------|------------------------------| | A | (MOV)<br>ADD <sup>Note 1</sup> | (MOV)<br>(XCH)<br>(ADD) <sup>Note 1</sup> | MOV<br>XCH<br>(ADD) <sup>Note 1</sup> | (MOV)Note 6<br>(XCH)Note 6<br>(ADD)Note 1,6 | MOV<br>(XCH)<br>(ADD) <sup>Note 1</sup> | (MOV)<br>(XCH)<br>ADD <sup>Note 1</sup> | MOV<br>XCH<br>ADD <sup>Note 1</sup> | MOV | (MOV) (XCH) (ADD)Note 1 | | | | r | MOV<br>ADD <sup>Note 1</sup> | (MOV)<br>(XCH)<br>(ADD) <sup>Note 1</sup> | MOV<br>XCH<br>ADDNote 1 | MOV<br>XCH<br>ADD <sup>Note 1</sup> | MOV<br>XCH<br>ADD <sup>Note 1</sup> | MOV<br>XCH | | | | ROR <sup>Note 3</sup> | MULU<br>DIVUW<br>INC<br>DEC | | saddr | MOV<br>ADD <sup>Note 1</sup> | (MOV) <sup>Note 6</sup><br>(ADD) <sup>Note 1</sup> | MOV<br>ADD <sup>Note 1</sup> | MOV<br>XCH<br>ADD <sup>Note 1</sup> | | | | | | | INC<br>DEC<br>DBNZ | | sfr | MOV<br>ADD <sup>Note 1</sup> | MOV<br>(ADD) <sup>Note 1</sup> | MOV<br>ADD <sup>Note 1</sup> | | | | | | | | PUSH<br>POP<br>CHKL<br>CHKLA | | !addr16<br>!!addr24 | MOV | (MOV)<br>ADD <sup>Note 1</sup> | MOV | | | | | | | | | | mem<br>[saddrp]<br>[%saddrg] | | MOV<br>ADD <sup>Note 1</sup> | | | | | | | | | | | mem3 | | | | | | | | | | | ROR4<br>ROL4 | | r3<br>PSWL<br>PSWH | MOV | MOV | | | | | | | | | | | B, C | | | | | | | | | | | DBNZ | | STBC, WDM | MOV | | | | | | | | | | | | [TDE+]<br>[TDE-] | | (MOV) (ADD) <sup>Note 1</sup> MOVM <sup>Note 4</sup> | | | | | | | MOVBK <sup>Note 5</sup> | | | Notes 1. The operands of ADDC, SUB, SUBC, AND, OR, XOR, and CMP are the same as that of ADD. - 2. Either the second operand is not used, or the second operand is not an operand address. - 3. The operands of ROL, RORC, ROLC, SHR, and SHL are the same as that of ROR. - 4. The operands of XCHM, CMPME, CMPMNE, CMPMNC, and CMPMC are the same as that of MOVM. - **5.** The operands of XCHBK, CMPBKE, CMPBKNE, CMPBKNC, and CMPBKC are the same as that of MOVBK. - 6. The code length of some instructions having saddr2 as saddr in this combination is short. # (2) 16-bit instructions (The instructions in parentheses are combinations realized by describing AX as rp) MOVW, XCHW, ADDW, SUBW, CMPW, MULUW, MULW, DIVUX, INCW, DECW, SHRW, SHLW, PUSH, POP, ADDWG, SUBWG, PUSHU, POPU, MOVTBLW, MACW, MACSW, SACW Table 13-2. Instruction List by 16-Bit Addressing | Second Operand | #word | AX | rp | saddrp | sfrp | !addr16 | mem | [WHL+] | byte | n | None <sup>Note 2</sup> | |----------------|------------------------|--------------|------------------------|------------------------|--------------|----------|-----------|--------|---------|------|------------------------| | | | | rp' | saddrp' | | !!addr24 | [saddrp] | | | | | | First Operand | | | | | | | [%saddrg] | | | | | | AX | (MOVW) | (MOVW) | (MOVW) | (MOVW)Note 3 | MOVW | (MOVW) | MOVW | (MOVW) | | | | | | ADDW <sup>Note 1</sup> | (XCHW) | (XCHW) | (XCHW)Note 3 | (XCHW) | XCHW | XCHW | (XCHW) | | | | | | | (ADD)Note 1 | (ADDW)Note 1 | (ADDW)Note 1,3 | (ADDW)Note 1 | | | | | | | | rp | MOVW | (MOVW) | MOVW | MOVW | MOVW | MOVW | | | | SHRW | MULW <sup>Note 4</sup> | | | ADDW <sup>Note 1</sup> | (XCHW) | XCHW | XCHW | XCHW | | | | | SHLW | INCW | | | | (ADDW)Note 1 | ADDW <sup>Note 1</sup> | ADDWNote 1 | ADDWNote 1 | | | | | | DECW | | saddrp | MOVW | (MOVW)Note 3 | MOVW | MOVW | | | | | | | INCW | | | ADDW <sup>Note 1</sup> | (ADDW)Note 1 | ADDW <sup>Note 1</sup> | XCHW | | | | | | | DECW | | | | | | ADDW <sup>Note 1</sup> | | | | | | | | | sfrp | MOVW | MOVW | MOVW | | | | | | | | PUSH | | | ADDW <sup>Note 1</sup> | (ADDW)Note 1 | ADDW <sup>Note 1</sup> | | | | | | | | POP | | !addr16 | MOVW | (MOVW) | MOVW | | | | | | MOVTBLW | | | | !!addr24 | | | | | | | | | | | | | mem | | MOVW | | | | | | | | | | | [saddrp] | | | | | | | | | | | | | [%saddrg] | | | | | | | | | | | | | PSW | | | | | | | | | | | PUSH | | | | | | | | | | | | | POP | | SP | ADDWG | | | | | | | | | | | | | SUBWG | | | | | | | | | | | | post | | | | | | | | | | | PUSH | | | | | | | | | | | | | POP | | | | | | | | | | | | | PUSHU | | | | | | | | | | | | | POPU | | [TDE+] | | (MOVW) | | | | | | SACW | | | | | byte | | | | | | | | | | | MACW | | | | | | | | | | | | | MACSW | Notes 1. The operands of SUBW and CMPW are the same as that of ADDW. - 2. Either the second operand is not used, or the second operand is not an operand address. - 3. The code length of some instructions having saddrp2 as saddrp in this combination is short. - 4. The operands of MULUW and DIVUX are the same as that of MULW. # (3) 24-bit instructions (The instructions in parentheses are combinations realized by describing WHL as rg) MOVG, ADDG, SUBG, INCG, DECG, PUSH, POP Table 13-3. Instruction List by 24-Bit Addressing | Second Operand | #imm24 | WHL | rg | saddrg | !!addr24 | mem1 | [%saddrg] | SP | None <sup>Note</sup> | |----------------|--------|--------|--------|--------|----------|------|-----------|------|----------------------| | | | | rg' | | | | | | | | First Operand | | | | | | | | | | | WHL | (MOVG) | (MOVG) | (MOVG) | (MOVG) | (MOVG) | MOVG | MOVG | MOVG | | | | (ADDG) | (ADDG) | (ADDG) | ADDG | | | | | | | | (SUBG) | (SUBG) | (SUBG) | SUBG | | | | | | | rg | MOVG | (MOVG) | MOVG | MOVG | MOVG | | | | INCG | | | ADDG | (ADDG) | ADDG | | | | | | DECG | | | SUBG | (SUBG) | SUBG | | | | | | PUSH | | | | | | | | | | | POP | | saddrg | | (MOVG) | MOVG | | | | | | | | !!addr24 | | (MOVG) | MOVG | | | | | | | | mem1 | | MOVG | | | | | | | | | [%saddrg] | | MOVG | | | | | | | | | SP | MOVG | MOVG | | | | | | | INCG | | | | | | | | | | | DECG | Note Either the second operand is not used, or the second operand is not an operand address. ## (4) Bit manipulation instructions MOV1, AND1, OR1, XOR1, SET1, CLR1, NOT1, BT, BF, BTCLR, BFSET **Table 13-4. Bit Manipulation Instructions** | Second Operand | CY | saddr.bit sfr.bit | /saddr.bit /sfr. bit | None <sup>Note</sup> | |----------------|------|--------------------------|----------------------------|----------------------| | | | A.bit X.bit | /A.bit /X.bit | | | | | PSWL.bit PSWH.bit | /PSWL.bit /PSWH.bit | | | | | mem2.bit | /mem2.bit | | | First Operand | | !addr16.bit !!addr24.bit | /!addr16.bit /!!addr24.bit | | | CY | | MOV1 | AND1 | NOT1 | | | | AND1 | OR1 | SET1 | | | | OR1 | | CLR1 | | | | XOR1 | | | | saddr.bit | MOV1 | | | NOT1 | | sfr.bit | | | | SET1 | | A.bit | | | | CLR1 | | X.bit | | | | BF | | PSWL.bit | | | | вт | | PSWH.bit | | | | BTCLR | | mem2.bit | | | | BFSET | | !addr16.bit | | | | | | !!addr24.bit | | | | | **Note** Either the second operand is not used, or the second operand is not an operand address. ## (5) Call and return/branch instructions CALL, CALLF, CALLT, BRK, RET, RETI, RETB, RETCS, RETCSB, BRKCS, BR, BNZ, BNE, BZ, BE, BNC, BNL, BC, BL, BNV, BPO, BV, BPE, BP, BN, BLT, BGE, BLE, BGT, BNH, BH, BF, BT, BTCLR, BFSET, DBNZ Table 13-5. Call and Return/Branch Instructions | Operand of Instruction | \$addr20 | \$!addr20 | !addr16 | !!addr20 | rp | rg | [rp] | [rg] | !addr11 | [addr5] | RBn | None | |------------------------|--------------------|-----------|---------|----------|------|------|------|------|---------|---------|-------|------| | Address | | | | | | | | | | | | | | Basic instruction | BC <sup>Note</sup> | CALL CALLF | CALLF | BRKCS | BRK | | | BR | | | RET | | | | | RETCS | | | | | | | | | RETI | | | | | RETCSB | | | | | | | | | RETB | | Compound instruction | BF | | | | | | | | | | | | | | вт | | | | | | | | | | | | | | BTCLR | | | | | | | | | | | | | | BFSET | | | | | | | | | | | | | | DBNZ | | | | | | | | | | | | **Note** The operands of BNZ, BNE, BZ, BE, BNC, BNL, BL, BNV, BPO, BV, BPE, BP, BN, BLT, BGE, BLE, BGT, BNH, and BH are the same as BC. ## (6) Other instructions ADJBA, ADJBS, CVTBW, LOCATION, SEL, NOT, EI, DI, SWRS ## 14. ELECTRICAL SPECIFICATIONS Absolute Maximum Ratings ( $T_A = 25^{\circ}C$ ) | Parameter | Symbol | Conditions | Ratings | Unit | |-------------------------------|--------------------|---------------------------------------|--------------------------------|------| | Supply voltage | V <sub>DD0</sub> | | -0.3 to +6.5 | V | | | AV <sub>DD</sub> | | -0.3 to V <sub>DD0</sub> + 0.3 | V | | | AVss | | -0.3 to Vsso + 0.3 | V | | | AV <sub>REF1</sub> | D/A converter reference voltage input | -0.3 to V <sub>DD0</sub> + 0.3 | V | | Input voltage | Vı | | -0.3 to V <sub>DD0</sub> + 0.3 | V | | Analog input voltage | Van | Analog input pin | AVss - 0.3 to AVREF1 + 0.3 | V | | Output voltage | Vo | | -0.3 to V <sub>DD</sub> + 0.3 | V | | Output current, low | lou | Per pin | 15 | mA | | | | Total of all pins | 100 | mA | | Output current, high | Іон | Per pin | -10 | mA | | | | Total of all pins | -40 | mA | | Operating ambient temperature | Та | | -40 to +85 | °C | | Storage temperature | Tstg | | -65 to +150 | °C | Caution Absolute maximum ratings are rated values beyond which physical damage will be caused to the product; if the rated value of any of the parameters in the above table is exceeded, even momentarily, the quality of the product may deteriorate. Always use the product within its rated values. #### **Operating Conditions** - Operating ambient temperature (T<sub>A</sub>): -40°C to +85°C - Power supply voltage and clock cycle time: see Figure 14-1 - Operating voltage when the subsystem clock is operating: $V_{DD} = 1.8 \text{ to } 5.5 \text{ V}$ Figure 14-1. Power Supply Voltage and Clock Cycle Time (CPU Clock Frequency: fcpu) Capacitance (TA = 25°C, VDD = VDD0 = VDD1 = VSS = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------|--------|----------------------------------|------|------|------|------| | Input capacitance | Сı | f = 1 MHz | | | 15 | pF | | Output capacitance | Со | Unmeasured pins returned to 0 V. | | | 15 | pF | | I/O capacitance | Сю | | | | 15 | pF | | Resonator | Recommended Circuit | Parameter | Conditions | MIN. | TYP. | MAX. | Unit | |------------|---------------------|-------------------------------------------------|---------------------------------|------|------|-------|------| | Ceramic | l I | Oscillation frequency (fx) | 4.5 V ≤ V <sub>DD</sub> ≤ 5.5 V | 2 | | 12.5 | MHz | | resonator | X2 X1 Vss | | 2.7 V ≤ V <sub>DD</sub> < 4.5 V | 2 | | 6.25 | | | or crystal | | | 2.0 V ≤ V <sub>DD</sub> < 2.7 V | 2 | | 3.125 | | | resonator | | | 1.8 V ≤ V <sub>DD</sub> < 2.0 V | 2 | | 2 | | | External | | X1 input frequency (fx) | 4.5 V ≤ V <sub>DD</sub> ≤ 5.5 V | 2 | | 12.5 | MHz | | clock | | 2.7 V ≤ V <sub>DD</sub> < 4.5 V | 2 | | 6.25 | | | | | | | 2.0 V ≤ V <sub>DD</sub> < 2.7 V | 2 | | 3.125 | | | | | | 1.8 V ≤ V <sub>DD</sub> < 2.0 V | 2 | | 2 | | | | | X1 input high-/low-<br>level width (twxH, twxL) | | 15 | | 250 | ns | | | | X1 input rising/falling | 4.5 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0 | | 5 | ns | | | | time (txr, txr) | 2.7 V ≤ V <sub>DD</sub> < 4.5 V | 0 | | 10 | | | | | | 2.0 V ≤ V <sub>DD</sub> < 2.7 V | 0 | | 20 | | | | | | 1.8 V ≤ V <sub>DD</sub> < 2.0 V | 0 | | 30 | | ### Main System Clock Oscillator Characteristics ( $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , $V_{DD} = V_{DD0} = V_{DD1}$ ) Cautions 1. When using the main system clock oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance. - Keep the wiring length as short as possible. - Do not cross the wiring with the other signal lines. - Do not route the wiring near a signal line through which a high fluctuating current flows. - Always make the ground point of the oscillator capacitor the same potential as Vss. - Do not ground the capacitor to a ground pattern through which a high current flows. - Do not fetch signals from the oscillator. - When the main system clock is stopped and the device is operating on the subsystem clock, wait until the oscillation stabilization time has been secured by the program before switching back to the main system clock. **Remark** For the resonator selection and oscillator constant, customers are required to either evaluate the oscillation themselves or apply to the resonator manufacturer for evaluation. Subsystem Clock Oscillator Characteristics (TA = -40°C to +85°C, VDD = VDD0 = VDD1) | Resonator | Recommended Circuit | Parameter | Conditions | MIN. | TYP. | MAX. | Unit | |-----------|-----------------------------------------|----------------------------------------------|------------------------------------------------------------------|------|--------------------------|------|------| | Crystal | | Oscillation frequency (fxT) | | 32 | 32.768 | 35 | kHz | | resonator | Vss XT2 XT1 | Oscillation stabilization | $4.5~\textrm{V} \leq \textrm{V}_\textrm{DD} \leq 5.5~\textrm{V}$ | | 1.2 | 2 | s | | | *************************************** | time <sup>Note</sup> | 1.8 V ≤ V <sub>DD</sub> < 4.5 V | | 32.768 35<br>1.2 2<br>10 | | | | External | IXT2 XT1 I | XT1 input frequency (fxτ) | | 32 | | 35 | kHz | | clock | XT2 XT1 | XT1 input high-/low-level width (txтн, txть) | | 14.3 | | 15.6 | μѕ | **Note** Time required to stabilize oscillation after applying supply voltage (VDD). Cautions 1. When using the subsystem clock oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance. - · Keep the wiring length as short as possible. - Do not cross the wiring with the other signal lines. - Do not route the wiring near a signal line through which a high fluctuating current flows. - · Always make the ground point of the oscillator capacitor the same potential as Vss. - Do not ground the capacitor to a ground pattern through which a high current flows. - Do not fetch signals from the oscillator. - 2. When the main system clock is stopped and the device is operating on the subsystem clock, wait until the oscillation stabilization time has been secured by the program before switching back to the main system clock. **Remark** For the resonator selection and oscillator constant, customers are required to either evaluate the oscillation themselves or apply to the resonator manufacturer for evaluation. **DC Characteristics** $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C, V_{DD} = V_{DD0} = V_{DD1} = AV_{DD} = 1.8 \text{ to } 5.5 \text{ V}, V_{SS} = V_{SS0} = V_{SS1} = AV_{SS} = 0 \text{ V})$ (1/2) | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |------------------------------|------------------|----------------------------------------------------------------------------------------|---------------------------------|-----------------------|------|--------------------|------| | Input voltage, low | V <sub>IL1</sub> | Note 1 | 2.2 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0 | | 0.3V <sub>DD</sub> | V | | | | | 1.8 V ≤ V <sub>DD</sub> < 2.2 V | 0 | | 0.2V <sub>DD</sub> | | | | VIL2 | P00 to P05, P20, P22, P33, | 2.2 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0 | | 0.2V <sub>DD</sub> | V | | | | P34, P70, P72, RESET | 1.8 V ≤ V <sub>DD</sub> < 2.2 V | 0 | | 0.15Vpd | | | i | VIL4 | P10 to P17, P130, P131 | 2.2 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0 | | 0.3V <sub>DD</sub> | V | | | | | 1.8 V ≤ V <sub>DD</sub> < 2.2 V | 0 | | 0.2V <sub>DD</sub> | | | | VIL5 | X1, X2, XT1, XT2 | 2.2 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0 | | 0.2V <sub>DD</sub> | V | | | | | 1.8 V ≤ V <sub>DD</sub> < 2.2 V | 0 | | 0.1V <sub>DD</sub> | | | | VIL6 | P25, P27 | 2.2 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0 | | 0.3V <sub>DD</sub> | V | | | | | 1.8 V ≤ V <sub>DD</sub> < 2.2 V | 0 | | 0.2V <sub>DD</sub> | | | Input voltage, high | V <sub>IH1</sub> | Note 1 | 2.2 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0.7V <sub>DD</sub> | | V <sub>DD</sub> | V | | | | | 1.8 V ≤ V <sub>DD</sub> < 2.2 V | 0.8V <sub>DD</sub> | | V <sub>DD</sub> | | | | V <sub>IH2</sub> | P00 to P05, P20, P22, P33, | 2.2 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0.8V <sub>DD</sub> | | V <sub>DD</sub> | V | | | | P34, P70, P72, RESET | 1.8 V ≤ V <sub>DD</sub> < 2.2 V | 0.85V <sub>DD</sub> | | V <sub>DD</sub> | | | | V <sub>IH4</sub> | P10 to P17, P130, P131 | 2.2 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0.7V <sub>DD</sub> | | V <sub>DD</sub> | V | | | | | 1.8 V ≤ V <sub>DD</sub> < 2.2 V | 0.8V <sub>DD</sub> | | V <sub>DD</sub> | | | | V <sub>IH5</sub> | X1, X2, XT1, XT2 | 2.2 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0.8V <sub>DD</sub> | | V <sub>DD</sub> | V | | | | | 1.8 V ≤ V <sub>DD</sub> < 2.2 V | 0.85V <sub>DD</sub> | | V <sub>DD</sub> | | | | V <sub>IH6</sub> | P25, P27 | 2.2 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0.7V <sub>DD</sub> | | V <sub>DD</sub> | ٧ | | | | | 1.8 V ≤ V <sub>DD</sub> < 2.2 V | 0.8V <sub>DD</sub> | | V <sub>DD</sub> | | | Output voltage, low | Vol1 | For pins other than P40 to P47, P50 to P57, lo <sub>L</sub> = 1.6 mA <sup>Note 2</sup> | 4.5 V ≤ V <sub>DD</sub> ≤ 5.5 V | | | 0.4 | V | | | | P40 to P47, P50 to P57<br>lo <sub>L</sub> = 8 mA <sup>Note 2</sup> | 4.5 V ≤ V <sub>DD</sub> ≤ 5.5 V | | | 1.0 | V | | · | V <sub>OL2</sub> | IoL = 400 μANote 2 | | | | 0.5 | V | | Output voltage, high | V <sub>OH1</sub> | Iон = −1 mA <sup>Note 2</sup> | 4.5 V ≤ V <sub>DD</sub> ≤ 5.5 V | V <sub>DD</sub> - 1.0 | | | V | | | | Іон = −100 μA <sup>Note 2</sup> | | V <sub>DD</sub> - 0.5 | | | V | | Input leakage current, low | ILIL1 | VIN = 0 V | Except X1, X2,<br>XT1, XT2 | | | -3 | μΑ | | | ILIL2 | | X1, X2, XT1, XT2 | | | -20 | μΑ | | Input leakage current, | Ішні | VIN = VDD0 | Except X1, X2,<br>XT1, XT2 | | | 3 | μΑ | | | ILIH2 | | X1, X2, XT1, XT2 | | | 20 | μΑ | | Output leakage current, low | ILOL1 | Vout = 0 V | | | | -3 | μΑ | | Output leakage current, high | ILOH1 | Vout = Vdd | | | | 3 | μΑ | **Notes 1.** P21, P23, P24, P26, P30 to P32, P35 to P37, P40 to P47, P50 to P57, P60 to P67, P71, P80 to P87, P120 to P127 2. Per pin **DC Characteristics** $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C, V_{DD} = V_{DD0} = V_{DD1} = AV_{DD} = 1.8 \text{ to } 5.5 \text{ V}, V_{SS} = V_{SS0} = V_{SS1} = AV_{SS} = 0 \text{ V})$ (2/2) | Parameter | Symbol | | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------|------------------|----------------------|-----------------------------------------------------------|------|------|------|------| | Supply voltage | I <sub>DD1</sub> | Operation | $fxx = 12.5 \text{ MHz}, V_{DD} = 5.0 \text{ V} \pm 10\%$ | | 17 | 40 | mA | | | | mode | $f_{XX} = 6 \text{ MHz}, V_{DD} = 3.0 \text{ V} \pm 10\%$ | | 5 | 17 | mA | | | | | fxx = 2 MHz, V <sub>DD</sub> = 2.0 V ±10% | | 2 | 8 | mA | | | I <sub>DD2</sub> | HALT mode | fxx = 12.5 MHz, V <sub>DD</sub> = 5.0 V ±10% | | 7 | 20 | mA | | | | | fxx = 6 MHz, V <sub>DD</sub> = 3.0 V ±10% | | 2 | 8 | mA | | | | | fxx = 2 MHz, V <sub>DD</sub> = 2.0 V ±10% | | 0.5 | 3.5 | mA | | | IDD3 | IDLE mode | fxx = 12.5 MHz, V <sub>DD</sub> = 5.0 V ±10% | | 1 | 2.5 | mA | | Ic | | | fxx = 6 MHz, V <sub>DD</sub> = 3.0 V ±10% | | 0.4 | 1.3 | mA | | | | | fxx = 2 MHz, V <sub>DD</sub> = 2.0 V ±10% | | 0.2 | 0.9 | mA | | | I <sub>DD4</sub> | Operation | fxx = 32 kHz, Vpd = 5.0 V ±10% | | 80 | 200 | μΑ | | | | mode <sup>Note</sup> | fxx = 32 kHz, Vpd = 3.0 V ±10% | | 60 | 110 | μΑ | | | | | fxx = 32 kHz, Vpd = 2.0 V ±10% | | 30 | 100 | μΑ | | | I <sub>DD5</sub> | HALT | fxx = 32 kHz, Vpd = 5.0 V ±10% | | 60 | 160 | μΑ | | | | mode <sup>Note</sup> | fxx = 32 kHz, Vpd = 3.0 V ±10% | | 20 | 80 | μΑ | | | | | fxx = 32 kHz, Vpd = 2.0 V ±10% | | 10 | 70 | μΑ | | | I <sub>DD6</sub> | IDLE | fxx = 32 kHz, Vpp = 5.0 V ±10% | | 50 | 150 | μΑ | | | | mode <sup>Note</sup> | fxx = 32 kHz, V <sub>DD</sub> = 3.0 V ±10% | | 15 | 70 | μΑ | | | | | fxx = 32 kHz, Vpd = 2.0 V ±10% | | 5 | 60 | μΑ | | Data retention voltage | VDDDR | HALT, IDLE m | odes | 1.8 | | 5.5 | ٧ | | Data retention current | Idddr | STOP mode | V <sub>DD</sub> = 2.0 V ±10% | | 2 | 10 | μΑ | | | | | V <sub>DD</sub> = 5.0 V ±10% | | 10 | 50 | μΑ | | Pull-up resistor | R∟ | Vin = 0 V | | 10 | 30 | 100 | kΩ | Note When main system clock is stopped. **Remark** Unless otherwise specified, the characteristics of alternate-function pins are the same as those of port pins. #### **AC Characteristics** (TA = $-40^{\circ}$ C to $+85^{\circ}$ C, VDD = VDD0 = VDD1 = AVDD = 1.8 to 5.5 V, Vss = Vss0 = Vss1 = AVss = 0 V) ## (1) Read/write operation (1/3) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------------|----------------|---------------------------------|-------------------|------|-----------------------|------| | Cycle time | <b>t</b> cyk | 4.5 V ≤ V <sub>DD</sub> ≤ 5.5 V | 80 | | | ns | | | | 2.7 V ≤ V <sub>DD</sub> < 4.5 V | 160 | | | ns | | | | 2.0 V ≤ V <sub>DD</sub> < 2.7 V | 320 | | | ns | | | | 1.8 V ≤ V <sub>DD</sub> < 2.0 V | 500 | | | ns | | Address setup time | <b>t</b> sast | V <sub>DD</sub> = 5.0 V ±10% | (0.5 + a) T – 20 | | | ns | | (to ASTB↓) | | V <sub>DD</sub> = 3.0 V ±10% | (0.5 + a) T – 40 | | | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | (0.5 + a) T – 80 | | | ns | | Address hold time | <b>t</b> HSTLA | V <sub>DD</sub> = 5.0 V ±10% | 0.5T – 19 | | | ns | | (from ASTB↓) | | V <sub>DD</sub> = 3.0 V ±10% | 0.5T – 24 | | | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | 0.5T - 34 | | | ns | | ASTB high-level width | <b>t</b> wsTH | V <sub>DD</sub> = 5.0 V ±10% | (0.5 + a) T – 17 | | | ns | | | | V <sub>DD</sub> = 3.0 V ±10% | (0.5 + a) T – 40 | | | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | (0.5 + a) T – 110 | | | ns | | Address hold time | thra | V <sub>DD</sub> = 5.0 V ±10% | 0.5T – 14 | | | ns | | $(from \overline{RD}\uparrow)$ | | V <sub>DD</sub> = 3.0 V ±10% | 0.5T – 14 | | | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | 0.5T – 14 | | | ns | | Delay time from address to | <b>t</b> dar | V <sub>DD</sub> = 5.0 V ±10% | (1 + a) T – 24 | | | ns | | RD↓ | | V <sub>DD</sub> = 3.0 V ±10% | (1 + a) T – 35 | | | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | (1 + a) T – 80 | | | ns | | Address float time | <b>t</b> far | V <sub>DD</sub> = 5.0 V ±10% | | | 0 | ns | | (from $\overline{RD} \downarrow$ ) | | V <sub>DD</sub> = 3.0 V ±10% | | | 0 | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | | | 0 | ns | | Data input time from | <b>t</b> DAID | V <sub>DD</sub> = 5.0 V ±10% | | | (2.5 + a + n) T – 37 | ns | | address | | V <sub>DD</sub> = 3.0 V ±10% | | | (2.5 + a + n) T – 52 | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | | | (2.5 + a + n) T – 120 | ns | | Data input time from ASTB $\downarrow$ | <b>t</b> DSTID | V <sub>DD</sub> = 5.0 V ±10% | | | (2 + n) T – 35 | ns | | | | V <sub>DD</sub> = 3.0 V ±10% | | | (2 + n) T - 50 | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | | | (2 + n) T - 80 | ns | | Data input time from RD↓ | <b>t</b> DRID | V <sub>DD</sub> = 5.0 V ±10% | | | (1.5 + n) T – 40 | ns | | | | V <sub>DD</sub> = 3.0 V ±10% | | | (1.5 + n) T – 50 | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | | | (1.5 + n) T – 90 | ns | **Remark** Τ: tcyκ = 1/fxx (fxx: Main system clock frequency) a: 1 (during address wait), otherwise, 0 n: Number of wait states (n $\geq$ 0) #### **AC Characteristics** (TA = $-40^{\circ}$ C to $+85^{\circ}$ C, VDD = VDD0 = VDD1 = AVDD = 1.8 to 5.5 V, Vss = Vss0 = Vss1 = AVss = 0 V) ## (1) Read/write operation (2/3) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------------------------|---------------|------------------------------|------------------|------|------------|------| | Delay time from ASTB $\downarrow$ | <b>t</b> DSTR | V <sub>DD</sub> = 5.0 V ±10% | 0.5T – 9 | | | ns | | to RD↓ | | V <sub>DD</sub> = 3.0 V ±10% | 0.5T – 9 | | | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | 0.5T – 20 | | | ns | | Data hold time (from RD↑) | thrid | V <sub>DD</sub> = 5.0 V ±10% | 0 | | | ns | | | | V <sub>DD</sub> = 3.0 V ±10% | 0 | | | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | 0 | | | ns | | Address active time from | <b>t</b> dra | V <sub>DD</sub> = 5.0 V ±10% | 0.5T – 2 | | | ns | | RD↑ | | V <sub>DD</sub> = 3.0 V ±10% | 0.5T – 12 | | | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | 0.5T – 35 | | | ns | | Delay time from RD↑ to | torst | V <sub>DD</sub> = 5.0 V ±10% | 0.5T – 9 | | | ns | | ASTB↑ | | V <sub>DD</sub> = 3.0 V ±10% | 0.5T – 9 | | | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | 0.5T – 40 | | | ns | | RD low-level width | twrL | V <sub>DD</sub> = 5.0 V ±10% | (1.5 + n) T – 25 | | | ns | | | | V <sub>DD</sub> = 3.0 V ±10% | (1.5 + n) T – 30 | | | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | (1.5 + n) T – 25 | | | ns | | Delay time from address to | <b>t</b> DAW | V <sub>DD</sub> = 5.0 V ±10% | (1 + a) T – 24 | | | ns | | $\overline{WR} \!\downarrow$ | | V <sub>DD</sub> = 3.0 V ±10% | (1 + a) T – 34 | | | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | (1 + a) T – 70 | | | ns | | Address hold time | thrd | V <sub>DD</sub> = 5.0 V ±10% | 0.5T – 14 | | | ns | | $(\text{from }\overline{W}\overline{R}\!\uparrow)$ | | V <sub>DD</sub> = 3.0 V ±10% | 0.5T – 14 | | | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | 0.5T – 14 | | | ns | | Delay time from ASTB↓ to | tostod | V <sub>DD</sub> = 5.0 V ±10% | | | 0.5T + 15 | ns | | data output | | V <sub>DD</sub> = 3.0 V ±10% | | | 0.5T + 30 | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | | | 0.5T + 240 | ns | | Delay time from $\overline{WR} \!\!\downarrow$ to | <b>t</b> DWOD | V <sub>DD</sub> = 5.0 V ±10% | | | 0.5T - 30 | ns | | data output | | V <sub>DD</sub> = 3.0 V ±10% | | | 0.5T - 30 | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | | | 0.5T - 30 | ns | | Delay time from ASTB↓ to | tostw | V <sub>DD</sub> = 5.0 V ±10% | 0.5T – 9 | | | ns | | $\overline{WR} \!\!\downarrow$ | | V <sub>DD</sub> = 3.0 V ±10% | 0.5T – 9 | | | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | 0.5T – 20 | | | ns | | Data setup time (to WR↑) | tsodwr | V <sub>DD</sub> = 5.0 V ±10% | (1.5 + n) T – 20 | | | ns | | | | V <sub>DD</sub> = 3.0 V ±10% | (1.5 + n) T – 25 | | | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | (1.5 + n) T – 70 | | | ns | **Remark** T: tcyk = 1/fxx (fxx: Main system clock frequency) a: 1 (during address wait), otherwise, 0 n: Number of wait states (n $\geq$ 0) #### **AC Characteristics** (TA = $-40^{\circ}$ C to $+85^{\circ}$ C, VDD = VDD0 = VDD1 = AVDD = 1.8 to 5.5 V, Vss = Vss0 = Vss1 = AVss = 0 V) ## (1) Read/write operation (3/3) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------|---------------|------------------------------|------------------|------|------|------| | Data hold time (from WR↑) | thwod | V <sub>DD</sub> = 5.0 V ±10% | 0.5T – 14 | | | ns | | | | V <sub>DD</sub> = 3.0 V ±10% | 0.5T – 14 | | | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | 0.5T - 50 | | | ns | | Delay time from WR↑ to | <b>t</b> DWST | V <sub>DD</sub> = 5.0 V ±10% | 0.5T – 9 | | | ns | | ASTB↑ | | V <sub>DD</sub> = 3.0 V ±10% | 0.5T – 9 | | | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | 0.5T - 30 | | | ns | | WR low-level width | twwL | V <sub>DD</sub> = 5.0 V ±10% | (1.5 + n) T – 25 | | | ns | | | | V <sub>DD</sub> = 3.0 V ±10% | (1.5 + n) T – 30 | | | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | (1.5 + n) T – 30 | | | ns | **Remark** T: tcyk = 1/fxx (fxx: Main system clock frequency) a: 1 (during address wait), otherwise, 0 n: Number of wait states $(n \ge 0)$ AC Characteristics (TA = -40°C to +85°C, VDD = VDD0 = VDD1 = AVDD = 1.8 to 5.5 V, Vss = Vss0 = Vss1 = AVss = 0 V) ## (2) External wait timing (1/2) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------|----------------|------------------------------|------------------|------|------------------|------| | Input time from address to | <b>t</b> DAWT | V <sub>DD</sub> = 5.0 V ±10% | | | (2 + a) T - 40 | ns | | WAIT↓ | | V <sub>DD</sub> = 3.0 V ±10% | | | (2 + a) T - 60 | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | | | (2 + a) T – 300 | ns | | Input time from ASTB↓ to | <b>t</b> DSTWT | V <sub>DD</sub> = 5.0 V ±10% | | | 1.5T – 40 | ns | | $\overline{WAIT} \downarrow$ | | V <sub>DD</sub> = 3.0 V ±10% | | | 1.5T – 60 | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | | | 1.5T – 260 | ns | | Hold time from ASTB↓ to | <b>t</b> HSTWT | V <sub>DD</sub> = 5.0 V ±10% | (0.5 + n) T + 5 | | | ns | | WAIT | | V <sub>DD</sub> = 3.0 V ±10% | (0.5 + n) T + 10 | | | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | (0.5 + n) T + 30 | | | ns | | Delay time from ASTB↓ to | tostwth | V <sub>DD</sub> = 5.0 V ±10% | | | (1.5 + n) T – 40 | ns | | WAIT↑ | | V <sub>DD</sub> = 3.0 V ±10% | | | (1.5 + n) T – 60 | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | | | (1.5 + n) T – 90 | ns | | Input time from RD↓ to | <b>t</b> DRWTL | V <sub>DD</sub> = 5.0 V ±10% | | | T – 40 | ns | | WAIT↓ | | V <sub>DD</sub> = 3.0 V ±10% | | | T – 60 | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | | | T – 70 | ns | | Hold time from RD↓ to | <b>t</b> HRWT | V <sub>DD</sub> = 5.0 V ±10% | nT + 5 | | | ns | | WAIT↓ | | V <sub>DD</sub> = 3.0 V ±10% | nT + 10 | | | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | nT + 30 | | | ns | | Delay time from RD↓ to | <b>t</b> DRWTH | V <sub>DD</sub> = 5.0 V ±10% | | | (1 + n) T - 40 | ns | | WAIT↑ | | V <sub>DD</sub> = 3.0 V ±10% | | | (1 + n) T - 60 | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | | | (1 + n) T - 90 | ns | | Input time from WAIT↑ to | towtid | V <sub>DD</sub> = 5.0 V ±10% | | | 0.5T – 5 | ns | | data | | V <sub>DD</sub> = 3.0 V ±10% | | | 0.5T – 10 | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | | | 0.5T - 30 | ns | | Delay time from WAIT↑ to | <b>t</b> DWTR | V <sub>DD</sub> = 5.0 V ±10% | 0.5T | | | ns | | RD↑ | | V <sub>DD</sub> = 3.0 V ±10% | 0.5T | | | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | 0.5T + 5 | | | ns | | Delay time from WAIT↑ to | <b>t</b> DWTW | V <sub>DD</sub> = 5.0 V ±10% | 0.5T | | | ns | | WR↑ | | V <sub>DD</sub> = 3.0 V ±10% | 0.5T | | | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | 0.5T + 5 | | | ns | | Delay time from WR↓ to | <b>t</b> DWWTL | V <sub>DD</sub> = 5.0 V ±10% | | | T – 40 | ns | | WAIT↓ | | V <sub>DD</sub> = 3.0 V ±10% | | | T – 60 | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | | | T – 90 | ns | **Remark** T: tcyk = 1/fxx (fxx: Main system clock frequency) a: 1 (during address wait), otherwise, 0 n: Number of wait states (n $\geq$ 0) # (2) External wait timing (2/2) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------|----------------|------------------------------|---------|------|----------------|------| | Hold time from WR↓ to | tнwwт | V <sub>DD</sub> = 5.0 V ±10% | nT + 5 | | | ns | | WAIT | | V <sub>DD</sub> = 3.0 V ±10% | nT + 10 | | | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | nT + 30 | | | ns | | Delay time from WR↓ to | <b>t</b> DWWTH | V <sub>DD</sub> = 5.0 V ±10% | | | (1 + n) T – 40 | ns | | WAIT↑ | | V <sub>DD</sub> = 3.0 V ±10% | | | (1 + n) T - 60 | ns | | | | V <sub>DD</sub> = 2.0 V ±10% | | | (1 + n) T – 90 | ns | Remark T: tcyk = 1/fxx (fxx: Main system clock frequency) a: 1 (during address wait), otherwise, 0 n: Number of wait states (n $\geq$ 0) Serial Operation (TA = $-40^{\circ}$ C to $+85^{\circ}$ C, VDD = VDD0 = VDD1 = AVDD = 1.8 to 5.5 V, Vss = Vss0 = Vss1 = AVss = 0 V) # (a) 3-wire serial I/O mode (SCK: Internal clock output) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------|------------------|---------------------------------|-------|------|------|------| | SCK cycle time | tkcy1 | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | 800 | | | ns | | | | | 3,200 | | | ns | | SCK high-/low-level | <b>t</b> кн1, | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | 350 | | | ns | | width | t <sub>KL1</sub> | | 1,500 | | | ns | | SI setup time (to SCK↑) | tsıĸı | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | 10 | | | ns | | | | | 30 | | | ns | | SI hold time (from SCK↑) | <b>t</b> ksıı | | 40 | | | ns | | SO output delay time (from SCK↓) | tkso1 | | | | 30 | ns | # (b) 3-wire serial I/O mode (SCK: External clock input) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------|------------------|---------------------------------|-------|------|------|------| | SCK cycle time | tkcy2 | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | 800 | | | ns | | | | | 3,200 | | | ns | | SCK high-/low-level | <b>t</b> KH2 | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | 400 | | | ns | | width | t <sub>KL2</sub> | | 1,600 | | | ns | | SI setup time (to SCK↑) | tsık2 | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | 10 | | | ns | | | | | 30 | | | ns | | SI hold time (from SCK↑) | tksi2 | | 40 | | | ns | | SO output delay time (from SCK↓) | tkso2 | | | | 30 | ns | ## (c) UART mode | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------|--------------|---------------------------------|-------|------|------|------| | ASCK cycle time | tксүз | 4.5 V ≤ V <sub>DD</sub> ≤ 5.5 V | 417 | | | ns | | | | 2.7 V ≤ V <sub>DD</sub> < 4.5 V | 833 | | | ns | | | | | 1,667 | | | ns | | ASCK high-/low-level | tкнз | 4.5 V ≤ V <sub>DD</sub> ≤ 5.5 V | 208 | | | ns | | width | <b>t</b> KL3 | 2.7 V ≤ V <sub>DD</sub> < 4.5 V | 416 | | | ns | | | | | 833 | | | ns | ### (d) $I^2C$ bus mode ( $\mu$ PD784225Y only) | F | Parameter | Symbol | Standa | rd Mode | High-Spe | ed Mode | Unit | |------------------------------|-----------------------------------|---------------|---------------------|---------|------------------------------|-----------|------| | | | | MIN. | MAX. | MIN. | MAX. | | | SCL0 cloc | k frequency | fclk | 0 | 100 | 0 | 400 | kHz | | Bus free ti | me (between stop | <b>t</b> BUF | 4.7 | - | 1.3 | - | μs | | Hold time <sup>N</sup> | lote1 | thd: STA | 4.0 | _ | 0.6 | - | μs | | Low-level | width of SCL0 | tLOW | 4.7 | - | 1.3 | - | μs | | High-level<br>clock | width of SCL0 | <b>t</b> HIGH | 4.0 | - | 0.6 | - | μs | | Setup time conditions | e of start/restart | tsu:sta | 4.7 | - | 0.6 | _ | μs | | Data hold time | When using CBUS-compatible master | thd : dat | 5.0 | - | - | - | μs | | | When using I <sup>2</sup> C bus | | <sub>O</sub> Note 2 | - | <sub>O</sub> Note 2 | 0.9Note 3 | μs | | Data setup | time | tsu : DAT | 250 | - | 100 <sup>Note 4</sup> | - | ns | | Rising time<br>SCL0 sign | e of SDA0 and<br>als | tR | - | 1,000 | 20 + 0.1Cb <sup>Note 5</sup> | 300 | ns | | Falling tim<br>SCL0 sign | e of SDA0 and<br>als | tF | _ | 300 | 20 + 0.1Cb <sup>Note 5</sup> | 300 | ns | | Setup time of stop condition | | tsu:sto | 4.0 | - | 0.6 | _ | μs | | Pulse widt restricted I | h of spike<br>by input filter | tsp | - | - | 0 | 50 | ns | | Load capa<br>bus line | citance of each | Cb | _ | 400 | - | 400 | pF | **Notes 1.** For the start condition, the first clock pulse is generated after the hold time. - 2. To fill the undefined area of the SCL0 falling edge, it is necessary for the device to provide an internal SDA0 signal (on V<sub>IHmin.</sub>) with at least 300 ns of hold time. - 3. If the device does not extend the SCL0 signal low-level hold time (tLow), only the maximum data hold time thd: DAT needs to be satisfied. - **4.** The high-speed mode I<sup>2</sup>C bus can be used in a standard mode I<sup>2</sup>C bus system. In this case, the conditions described below must be satisfied. - If the device does not extend the SCL0 signal low-level hold time $t_{SU\,:\,DAT} \geq 250~ns$ - If the device extends the SCL0 signal low-level hold time Be sure to transmit the data bit to the SDA0 line before the SCL0 line is released (tRmax. + tsu : DAT = 1,000 + 250 = 1,250 ns by standard mode I<sup>2</sup>C bus specification) - **5.** Cb: Total capacitance per bus line (unit: pF) # Other Operations (TA = $-40^{\circ}$ C to $+85^{\circ}$ C, VDD = VDD0 = VDD1 = AVDD = 1.8 to 5.5 V, Vss = Vss0 = Vss1 = AVss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------|----------------|----------------|------|------|------|------| | NMI high-/low-level width | twnil<br>twnih | | 10 | | | μs | | INTP input high-/low-level width | twiтL<br>twiтн | INTP0 to INTP6 | 100 | | | ns | | RESET high-/low-level width | twrsL<br>twrsh | | 10 | | | μs | # **Clock Output Operation** $(TA = -40^{\circ}C \text{ to } +85^{\circ}C, VDD = VDD0 = VDD1 = AVDD = 1.8 \text{ to } 5.5 \text{ V}, Vss = Vss0 = Vss1 = AVss = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------|--------------|--------------------------------------------|------|------|--------|------| | PCL cycle time | tcycL | 4.5 V ≤ V <sub>DD</sub> ≤ 5.5 V, nT | 80 | | 31,250 | ns | | PCL high-/low-level width | tcll<br>tclh | 4.5 V ≤ V <sub>DD</sub> ≤ 5.5 V, 0.5T – 10 | 30 | | 15,615 | ns | | PCL rising/falling time | tclr | 4.5 V ≤ V <sub>DD</sub> ≤ 5.5 V | | | 5 | ns | | | tclf | 2.7 V ≤ V <sub>DD</sub> < 4.5 V | | | 10 | ns | | | | 1.8 V ≤ V <sub>DD</sub> < 2.7 V | | | 20 | ns | **Remark** T: tcyk = 1/fxx (fxx: Main system clock frequency) n: Divided frequency ratio set by software in the CPU - When using the main system clock: n = 1, 2, 4, 8, 16, 32, 64, 128 - When using the subsystem clock: n = 1 #### A/D Converter Characteristics (TA = $-40^{\circ}$ C to $+85^{\circ}$ C, VDD = VDD0 = VDD1 = AVDD = 1.8 to 5.5 V, Vss = Vss0 = Vss1 = AVss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------------------------------|---------------|-------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------|------| | Resolution | | | 8 | 8 | 8 | bit | | Overall error Note | | 6.25 MHz < fxx ≤ 12.5 MHz,<br>4.5 V ≤ V <sub>DD</sub> ≤ 5.5 V, AV <sub>DD</sub> = V <sub>DD0</sub> | | | ±1.2 | %FSR | | | | 3.125 MHz < fxx ≤ 6.25 MHz,<br>2.7 V ≤ Vdd ≤ 5.5 V, AVdd = Vddd | | | ±1.2 | %FSR | | | | 2 MHz < fxx ≤ 3.125 MHz,<br>2.0 V ≤ V <sub>DD</sub> ≤ 5.5 V, AV <sub>DD</sub> = V <sub>DD0</sub> | | | ±1.6 | %FSR | | | | $ f_{XX} = 2 \text{ MHz}, 1.8 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V} $ $ AV_{DD} = V_{DD0} $ | | | ±1.6 | %FSR | | Conversion time | tconv | | 14 | | 144 | μs | | Sampling time | <b>t</b> SAMP | | 24/fxx | | | μs | | Analog input voltage | VIAN | | AVss | | AVDD | V | | Reference voltage | AVDD | | V <sub>DD</sub> | V <sub>DD</sub> | V <sub>DD</sub> | V | | Resistance between AV <sub>DD</sub> and AV <sub>SS</sub> | Ravref0 | A/D conversion is not performed | | 40 | | kΩ | Note Excludes quantization error (±0.2%FSR). Remark FSR: Full-scale range #### **D/A Converter Characteristics** (Ta = -40°C to +85°C, Vdd = Vdd0 = Vdd1 = AVdd = 1.8 to 5.5 V, Vss = Vss0 = Vss1 = AVss = 0 V) | Parameter | Symbol | | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------|--------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------|------|------------------|------| | Resolution | | | | 8 | 8 | 8 | bit | | Overall error Note | | $2.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$<br>R = 10 M $\Omega$ , 2.0 V $\le$ A | $2.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$<br>R = 10 M $\Omega$ , 2.0 V $\le$ AV <sub>REF1</sub> $\le 5.5 \text{ V}$ | | | ±0.6 | %FSR | | | | 1.8 V $\leq$ V <sub>DD</sub> $\leq$ 2.0 V<br>R = 10 MΩ, 1.8 V $\leq$ A | V <sub>REF1</sub> ≤ 5.5 V | | | ±1.2 | %FSR | | Settling time | | Load conditions: | 4.5 V ≤ AV <sub>REF1</sub> ≤ 5.5 V | | | 10 | μs | | | | C = 30 pF | 2.7 V ≤ AV <sub>REF1</sub> < 4.5 V | | | 15 | μs | | | | | 1.8 V ≤ AV <sub>REF1</sub> < 2.7 V | | | 20 | μs | | Output resistance | Ro | DACS0, 1 = 55H | | | 8 | | kΩ | | Reference voltage | AV <sub>REF1</sub> | | | 1.8 | | V <sub>DD0</sub> | V | | AVREF1 current | Alref1 | For only 1 channel | | | | 2.5 | mA | Note Excludes quantization error (±0.2%FSR). Remark FSR: Full-scale range #### **Data Retention Characteristics** (TA = $-40^{\circ}$ C to $+85^{\circ}$ C, VDD = VDD0 = VDD1 = AVDD = 1.8 to 5.5 V, Vss = Vss0 = Vss1 = AVss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------------------------|-------------------|-------------------------------|----------|------|----------|------| | Data retention voltage | V <sub>DDDR</sub> | STOP mode | 1.8 | | 5.5 | V | | Data retention current | IDDDR | VDDDR = 5.0 V ±10% | | 10 | 50 | μΑ | | | | VDDDR = 2.0 V ±10% | | 2 | 10 | μΑ | | V <sub>DD</sub> rise time | <b>t</b> rvd | | 200 | | | μs | | V <sub>DD</sub> fall time | <b>t</b> FVD | | 200 | | | μs | | V <sub>DD</sub> hold time (from STOP mode setting) | <b>t</b> HVD | | 0 | | | ms | | STOP release signal input time | torel | | 0 | | | ms | | Oscillation stabilization | <b>t</b> wait | Crystal resonator | 30 | | | ms | | wait time | | Ceramic resonator | 5 | | | ms | | Low-level input voltage | VIL | RESET, P00/INTP0 to P06/INTP6 | 0 | | 0.1Vdddr | V | | High-level input voltage | Vıн | | 0.9VDDDR | | VDDDR | V | # **AC Timing Measurement Points** #### **Timing Waveform** # (1) Read operation #### (2) Write operation # **Serial Operation** # (1) 3-wire serial I/O mode # (2) UART mode # (3) I<sup>2</sup>C bus mode ( $\mu$ PD784255Y Subseries only) # **Clock Output Timing** # **Interrupt Input Timing** # **Reset Input Timing** # **Clock Timing** #### **Data Retention Characteristics** # \* 15. PACKAGE DRAWINGS # 80-PIN PLASTIC QFP (14x14) detail of lead end NOTE Each lead centerline is located within 0.13 mm of its true position (T.P.) at maximum material condition. | ITEM | MILLIMETERS | |------|-------------------------------| | A | 17.20±0.20 | | В | 14.00±0.20 | | С | 14.00±0.20 | | D | 17.20±0.20 | | F | 0.825 | | G | 0.825 | | Н | 0.32±0.06 | | I | 0.13 | | J | 0.65 (T.P.) | | K | 1.60±0.20 | | L | 0.80±0.20 | | М | $0.17^{+0.03}_{-0.07}$ | | N | 0.10 | | Р | 1.40±0.10 | | Q | 0.125±0.075 | | R | $3 \rfloor_{-3}^{+7} \rfloor$ | | S | 1.70 MAX. | | | | P80GC-65-8BT-1 Μ # 80-PIN PLASTIC TQFP (FINE PITCH) (12x12) #### NOTE Each lead centerline is located within 0.08 mm of its true position (T.P.) at maximum material condition. | ITEM | MILLIMETERS | |------|-------------| | A | 14.0±0.2 | | В | 12.0±0.2 | | С | 12.0±0.2 | | D | 14.0±0.2 | | F | 1.25 | | G | 1.25 | | Н | 0.22±0.05 | | 1 | 0.08 | | J | 0.5 (T.P.) | | K | 1.0±0.2 | | L | 0.5 | | M | 0.145±0.05 | | N | 0.08 | | Р | 1.0 | | Q | 0.1±0.05 | | R | 3 ] +4 ] | | S | 1.1±0.1 | | Т | 0.25 | | U | 0.6±0.15 | | | | P80GK-50-9EU-1 #### 16. RECOMMENDED SOLDERING CONDITIONS The $\mu$ PD784225 should be soldered and mounted under the following recommended conditions. For the details of the recommended soldering conditions, refer to the document **Semiconductor Device Mounting Technology Manual (C10535E)**. For soldering methods and conditions other than those recommended below, contact your NEC sales representative. Caution Soldering conditions for the $\mu$ PD784224GC-xxx-8BT, $\mu$ PD784225YGC-xxx-8BT, and $\mu$ PD784225YGK-xxx-9EU are undetermined because these products are under development. Table 16-1. Soldering Conditions for Surface Mount Type (1) $\mu$ PD784225GC- $\times\times$ -8BT: 80-pin plastic QFP (14 $\times$ 14 mm) | Soldering Method | Soldering Conditions | Recommended<br>Condition Symbol | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | Infrared reflow | Package peak temperature: 235°C, Time: 30 seconds max. (at 210°C or higher), Count: Two times or less, Exposure limit: 7 days <sup>Note</sup> (after that, prebake at 125°C for 20 hours) | IR35-00-2 | | VPS | Package peak temperature: 215°C, Time: 40 seconds max. (at 200°C or higher), Count: Two times or less, Exposure limit: 7 days <sup>Note</sup> (after that, prebake at 125°C for 20 hours) | VP15-00-2 | | Wave soldering | Solder bath temperature: 260°C max., Time: 10 seconds max., Count: Once, Preheating temperature: 120°C max. (package surface temperature) Exposure limit: 7 days Note (after that, prebake at 125°C for 20 hours) | _ | | Partial heating | Pin temperature: 300°C max., Time: 3 seconds max. (per pin row) | _ | **Note** After opening the dry pack, store it at 25°C or less and 65% RH or less for the allowable storage period. Caution Do not use different soldering methods together (except for partial heating). (2) $\mu$ PD784224GK-xxx-9EU: 80-pin plastic TQFP (fine pitch) (14 × 20 mm) $\mu$ PD784225GK-xxx-9EU: 80-pin plastic TQFP (fine pitch) (14 × 20 mm) | Soldering Method | Soldering Conditions | Recommended<br>Condition Symbol | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | Infrared reflow | Package peak temperature: 235°C, Time: 30 seconds max. (at 210°C or higher), Count: Two times or less, Exposure limit: 7 days <sup>Note</sup> (after that, prebake at 125°C for 20 hours) | IR35-103-2 | | VPS | Package peak temperature: 215°C, Time: 40 seconds max. (at 200°C or higher), Count: Two times or less, Exposure limit: 7 days <sup>Note</sup> (after that, prebake at 125°C for 20 hours) | VP15-103-2 | | Wave soldering | Solder bath temperature: 260°C max., Time: 10 seconds max., Count: Once, Preheating temperature: 120°C max. (package surface temperature) | _ | | Partial heating | Pin temperature: 300°C max., Time: 3 seconds max. (per pin row) | _ | Caution Do not use different soldering methods together (except for partial heating). # APPENDIX A. DEVELOPMENT TOOLS The following development tools are available for system development using the $\mu$ PD784225. Also see (5). # (1) Language Processing Software | RA78K4 | Assembler package common to 78K/IV Series | |----------|---------------------------------------------------------| | CC78K4 | C compiler package common to 78K/IV Series | | DF784225 | Device file common to $\mu$ PD784225, 784225Y Subseries | | CC78K4-L | C compiler library source file common to 78K/IV Series | # (2) Flash Memory Writing Tools | Flashpro II | Dedicated flash programmer for microcontroller incorporating flash memory | |----------------------------|---------------------------------------------------------------------------| | (Part No.: FL-PR2), | | | Flashpro III | | | (Part No.: FL-PR3, PG-FP3) | | | FA-80GC | Adapter for writing 80-pin plastic QFP (GC-8BT type) flash memory. | | FA-80GK | Adapter for writing 80-pin plastic LQFP (GK-BE9 type) flash memory. | #### (3) Debugging Tools #### • When IE-78K4-NS in-circuit emulator is used | IE-78K4-NS | In-circuit emulator common to 78K/IV Series | |------------------|-----------------------------------------------------------------------------------------------------------------------------------| | IE-70000-MC-PS-B | Power supply unit for IE-78K4-NS | | IE-70000-98-IF-C | Interface adapter used when PC-9800 series PC (except notebook type) is used as host machine (C bus supported) | | IE-70000-CD-IF-A | PC card and cable when notebook PC is used as host machine (PCMCIA socket supported) | | IE-70000-PC-IF-C | Interface adapter when using IBM PC/AT <sup>TM</sup> or compatible as host machine (ISA bus supported) | | IE-70000-PCI-IF | Interface adapter when using PC that incorporates PCI bus as host machine | | IE-784225-NS-EM1 | Emulation board to emulate μPD784225, 784225Y Subseries | | NP-100GF | Emulation probe for 100-pin plastic QFP (GF-3BA type) | | NP-100GC | Emulation probe for 100-pin plastic LQFP (GC-8EU type) | | EV-9200GF-100 | Socket to be mounted on a target system board made for 100-pin plastic QFP (GF-3BA type) | | TGC-100SDW | Conversion adapter to connect the NP-100GC and a target system board on which a 100-pin plastic LQFP (GC-8EU type) can be mounted | | ID78K4-NS | Integrated debugger for IE-78K4-NS | | SM78K4 | System simulator common to 78K/IV Series | | DF784225 | Device file common to μPD784225, 784225Y Subseries | #### • When IE-784000-R in-circuit emulator is used | IE-784000-R | In-circuit emulator common to 78K/IV Series | |-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------| | IE-70000-98-IF-C | Interface adapter used when PC-9800 series PC (except notebook type) is used as host machine (C bus supported) | | IE-70000-PC-IF-C | Interface adapter when using IBM PC/AT or compatible as host machine (ISA bus supported) | | IE-70000-PCI-IF | Interface adapter when using PC that incorporates PCI bus as host machine | | IE-78000-R-SV3 | Interface adapter and cable used when EWS is used as host machine | | IE-784225-NS-EM1<br>IE-784218-R-EM1 | Emulation board to emulate $\mu$ PD784225, 784225Y Subseries | | IE-784000-R-EM | Emulation board common to 78K/IV Series | | IE-78K4-R-EX3 | Emulation probe conversion board necessary when using IE-784225-NS-EM1 on IE-784000-R. Not necessary when IE-784216-R-EM1 is used. | | EP-78064GF-R | Emulation probe for 100-pin plastic QFP (GF-3BA type) | | EP-78064GC-R | Emulation probe for 100-pin plastic LQFP (GC-8EU type) | | EV-9200GF-100 | Socket to be mounted on a target system board made for 100-pin plastic QFP (GF-3BA type) | | TGC-100SDW | Conversion adapter to connect the NP-100GC and a target system board on which a 100-pin plastic LQFP (GC-8EU type) can be mounted | | ID78K4 | Integrated debugger for IE-784000-R | | SM78K4 | System simulator common to 78K/IV Series | | DF784225 | Device file common to $\mu$ PD784225, 784225Y Subseries | # (4) Real-time OS | RX78K/IV | Real-time OS for 78K/IV Series | |----------|--------------------------------| | MX78K4 | OS for 78K/IV Series | #### (5) Cautions on Using Development Tools - The ID78K4-NS, ID78K4, and SM78K4 are used in combination with the DF784225. - The CC78K4 and RX78K/IV are used in combination with the RA78K4 and DF784218. - The FL-PR2, FL-PR3, FA-100GF, FA-100GC, NP-100GF, and NP-100GC are products made by Naito Densei Machida Mfg. Co., Ltd. (TEL: +81-44-822-3813). - The TGC-100SDW is a product made by TOKYO ELETECH CORPORATION. For further information, contact Daimaru Kogyo, Ltd. Tokyo Electronic Division (TEL: +81-3-3820-7112) Osaka Electronic Division (TEL: +81-6-6244-6672) - For third-party development tools, see the 78K/IV Series Selection Guide (U13355E). - The host machine and OS suitable for each software are as follows: | Host Machine | PC | EWS | |------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [OS]<br>Software | PC-9800 series [Windows] IBM PC/AT and compatibles [Japanese/English Windows] | HP9000 series 700 <sup>TM</sup> [HP-UX <sup>TM</sup> ] SPARCstation <sup>TM</sup> [SunOS <sup>TM</sup> , Solaris <sup>TM</sup> ] NEWS <sup>TM</sup> (RISC) [NEWS-OS <sup>TM</sup> ] | | RA78K4 | ONote | 0 | | CC78K4 | ○Note | 0 | | ID78K4-NS | 0 | - | | ID78K4 | 0 | 0 | | SM78K4 | 0 | _ | | RX78K/IV | ○Note | 0 | | MX78K4 | ONote | 0 | Note DOS-based software #### APPENDIX B. RELATED DOCUMENTS #### Documents related to device | Document Name | Document No. | | |-------------------------------------------------------|--------------|---------------| | | Japanese | English | | μPD784224, 784225, 784224Y, 784225Y Data Sheet | U12376J | This document | | μPD78F4225, 78F4225Y Data Sheet | U12377J | Planned | | μPD784225, 784225Y Subseries User's Manual - Hardware | Planned | Planned | | μPD784225Y Subseries Special Function Register Table | Planned | _ | | 78K/IV Series User's Manual - Instruction | U10905J | U10905E | | 78K/IV Series Instruction Table | U10594J | - | | 78K/IV Series Instruction Set | U10595J | - | | 78K/IV Series Application Note - Software Basics | U10095J | U10095E | # Documents related to development tools (User's Manuals) | Document Name | | Document No. | | |---------------------------------------------------------|------------------------------------------------------|--------------|----------| | | | Japanese | English | | RA78K4 Assembler Package | Operation | U11334J | U11334E | | | Language | U11162J | U11162E | | RA78K Series Structured Assembler Preprocessor | | U11743J | U11743E | | CC78K4 C Compiler | Operation | U11572J | U11572E | | | Language | U11571J | U11571E | | IE-78K4-NS | | U13356J | U13356E | | IE-784000-R | | U12903J | U12903E | | IE-784218-R-EM1 | | U12155J | U12155E | | IE-784225-NS-EM1 | | U13742J | U13742E | | EP-78064 | | EEU-934 | EEU-1469 | | SM78K4 System Simulator - Windows Base | Reference | U10093J | U10093E | | SM78K Series System Simulator | External component user open interface specification | U10092J | U10092E | | ID78K4-NS Integrated Debugger - PC Base | Reference | U12796J | U12796E | | ID78K4 Integrated Debugger - Windows Base | Reference | U10440J | U10440E | | ID78K4 Integrated Debugger - HP-UX, SunOS, NEWS-OS Base | Reference | U11960J | U11960E | Caution The contents of the above related documents are subject to change without notice. Be sure to use the latest edition of a document for designing. # Documents related to embedded software (User's Manual) | Document Name | | Document No. | | |----------------------------|--------------|--------------|---------| | | | Japanese | English | | 78K/IV Series Real-Time OS | Basics | U10603J | U10603E | | | Installation | U10604J | U10604E | | | Debugger | U10364J | - | | 78K/IV Series OS MX78K4 | Basics | U11779J | - | #### Other documents | Document Name | Document No. | | |------------------------------------------------------------------------------------|--------------|----------| | | Japanese | English | | SEMICONDUCTOR SELECTION GUIDE Products & Packages (CD-ROM) | X13769X | | | Semiconductor Device Mounting Technology Manual | C10535J | C10535E | | Quality Grades on NEC Semiconductor Device | C11531J | C11531E | | NEC Semiconductor Device Reliability/Quality Control System | C10983J | C10983E | | Guide to Prevent Damage for Semiconductor Devices by Electrostatic Discharge (ESD) | C11892J | C11892E | | Semiconductor Device Quality Control/Reliability Handbook | C12769J | MEI-1202 | | Guide for Products Related to Micro-Computer: Other Companies | U11416J | _ | Caution The contents of the above related documents are subject to change without notice. Be sure to use the latest edition of a document for designing. #### NOTES FOR CMOS DEVICES - #### 1 PRECAUTION AGAINST ESD FOR SEMICONDUCTORS Note: Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it. #### (2) HANDLING OF UNUSED INPUT PINS FOR CMOS Note: No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices. #### 3 STATUS BEFORE INITIALIZATION OF MOS DEVICES Note: Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function. #### **Caution** This product contains an I<sup>2</sup>C bus interface circuit. When using the I<sup>2</sup>C bus interface, notify its use to NEC when ordering custom code. NEC can guarantee the following only when the customer informs NEC of the use of the interface: Purchase of NEC $I^2C$ components conveys a license under the Philips $I^2C$ Patent Rights to use these components in an $I^2C$ system, provided that the system conforms to the $I^2C$ Standard Specification as defined by Philips. #### IEBus is a trademark of NEC Corporation. Windows is a registered trademark or a trademark of Microsoft Corporation in the United States and/or other countries. PC/AT is a trademark of International Business Machines Corporation. HP9000 series 700 and HP-UX are trademarks of Hewlett-Packard Company. SPARCstation is a trademark of SPARC International, Inc. Solaris and SunOS are trademarks of Sun Microsystems, Inc. NEWS and NEWS-OS are trademarks of Sony Corporation. # **Regional Information** Some information contained in this document may vary from country to country. Before using any NEC product in your application, please contact the NEC office in your country to obtain a list of authorized representatives and distributors. They will verify: - · Device availability - · Ordering information - · Product release schedule - · Availability of related technical literature - Development environment specifications (for example, specifications for third-party tools and components, host computers, power plugs, AC supply voltages, and so forth) - Network requirements In addition, trademarks, registered trademarks, export restrictions, and other legal issues may also vary from country to country. #### **NEC Electronics Inc. (U.S.)** Santa Clara, California Tel: 408-588-6000 800-366-9782 Fax: 408-588-6130 800-729-9288 #### **NEC Electronics (Germany) GmbH** Duesseldorf, Germany Tel: 0211-65 03 02 Fax: 0211-65 03 490 #### **NEC Electronics (UK) Ltd.** Milton Keynes, UK Tel: 01908-691-133 Fax: 01908-670-290 #### NEC Electronics Italiana s.r.l. Milano, Italy Tel: 02-66 75 41 Fax: 02-66 75 42 99 #### **NEC Electronics (Germany) GmbH** Benelux Office Eindhoven, The Netherlands Tel: 040-2445845 Fax: 040-2444580 #### **NEC Electronics (France) S.A.** Velizy-Villacoublay, France Tel: 01-30-67 58 00 Fax: 01-30-67 58 99 #### **NEC Electronics (France) S.A.** Spain Office Madrid, Spain Tel: 91-504-2787 Fax: 91-504-2860 #### **NEC Electronics (Germany) GmbH** Scandinavia Office Taeby, Sweden Tel: 08-63 80 820 Fax: 08-63 80 388 ### **NEC Electronics Hong Kong Ltd.** Hong Kong Tel: 2886-9318 Fax: 2886-9022/9044 #### **NEC Electronics Hong Kong Ltd.** Seoul Branch Seoul, Korea Tel: 02-528-0303 Fax: 02-528-4411 #### **NEC Electronics Singapore Pte. Ltd.** United Square, Singapore 1130 Tel: 65-253-8311 Fax: 65-250-3583 #### **NEC Electronics Taiwan Ltd.** Taipei, Taiwan Tel: 02-2719-2377 Fax: 02-2719-5951 # NEC do Brasil S.A. Electron Devices Division Rodovia Presidente Dutra, Km 214 07210-902-Guarulhos-SP Brasil Tel: 55-11-6465-6810 Fax: 55-11-6465-6829 J99.1 The related documents indicated in this publication may include preliminary versions. However, preliminary versions are not marked as such. The export of this product from Japan is regulated by the Japanese government. To export this product may be prohibited without governmental license, the need for which must be judged by the customer. The export or re-export of this product from a country other than Japan may also be prohibited without a license from that country. Please call an NEC sales representative. - The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. - Not all devices/types available in every country. Please check with local NEC representative for availability and additional information. - No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document. - NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others. - Descriptions of circuits, software, and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software, and information in the design of the customer's equipment shall be done under the full responsibility of the customer. NEC Corporation assumes no responsibility for any losses incurred by the customer or third parties arising from the use of these circuits, software, and information. - While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features. - NEC devices are classified into the following three quality grades: - "Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application. - Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots - Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support) - Specific: Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc. The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance. Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! ### Наши преимущества: - Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов: - Поставка более 17-ти миллионов наименований электронных компонентов; - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001: - Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну; - Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела: - Подбор оптимального решения, техническое обоснование при выборе компонента; - Подбор аналогов; - Консультации по применению компонента; - Поставка образцов и прототипов; - Техническая поддержка проекта; - Защита от снятия компонента с производства. #### Как с нами связаться **Телефон:** 8 (812) 309 58 32 (многоканальный) Факс: 8 (812) 320-02-42 Электронная почта: org@eplast1.ru Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.