

# *Errata SLAZ358D–October 2012–Revised April 2015*

# MSP430FE4272 Device Erratasheet

## 1 Revision History

 $\checkmark$  The check mark indicates that the issue is present in the specified revision.

| Errata Number | Rev C        |
|---------------|--------------|
| CPU4          | $\checkmark$ |
| EEM20         | ✓            |
| ESP1          | <            |
| ESP4          | $\checkmark$ |
| FLL3          | $\checkmark$ |
| TA12          | $\checkmark$ |
| TA16          | $\checkmark$ |
| TA21          | $\checkmark$ |
| TAB22         | <            |
| US15          | ~            |
| WDG2          | $\checkmark$ |



Package Markings

www.ti.com

## 2 Package Markings

```
PM64
```

LQFP (PM), 64 Pin





www.ti.com

| Detailed Bug Description |
|--------------------------|
|                          |
|                          |

| 3 Detailed Bug Description |                                                                                                                                                                                      |  |  |  |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| CPU4                       | CPU Module                                                                                                                                                                           |  |  |  |
| Function                   | PUSH #4, PUSH #8                                                                                                                                                                     |  |  |  |
| Description                | The single operand instruction PUSH cannot use the internal constants (CG) 4 and 8. The other internal constants (0, 1, 2, -1) can be used. The number of clock cycles is different: |  |  |  |
|                            | PUSH #CG uses address mode 00, requiring 3 cycles, 1 word instruction                                                                                                                |  |  |  |
|                            | PUSH #4/#8 uses address mode 11, requiring 5 cycles, 2 word instruction                                                                                                              |  |  |  |
| Workaround                 | Workaround implemented in assembler.                                                                                                                                                 |  |  |  |
| EEM20                      | EEM Module                                                                                                                                                                           |  |  |  |
| Function                   | Debugger might clear interrupt flags                                                                                                                                                 |  |  |  |
| Description                | During debugging read-sensitive interrupt flags might be cleared as soon as the debugger stops. This is valid in both single-stepping and free run modes.                            |  |  |  |
| Workaround                 | None.                                                                                                                                                                                |  |  |  |
| ESP1                       | ESP Module                                                                                                                                                                           |  |  |  |
| Function                   | Suspending the ESP430CE1                                                                                                                                                             |  |  |  |
| Description                | Suspending the ESP430 may create an invalid interrupt which can lead to a reset-like behavior of the module.                                                                         |  |  |  |
| Workaround                 | Set the bit 0x08 together with the ESPSUSP bit:                                                                                                                                      |  |  |  |
|                            | bis.w #08h+ESPSUSP, &ESPCTL                                                                                                                                                          |  |  |  |
|                            | This bit also must be cleared when the suspend mode is exited.                                                                                                                       |  |  |  |
|                            | bic.w #08h+ESPSUSP, &ESPCTL                                                                                                                                                          |  |  |  |
|                            | NOTE:                                                                                                                                                                                |  |  |  |
|                            | <ul> <li>After suspending the ESP430CE1 it can take up to 9 MCLK clock cycles before the<br/>CPU can access the SD16 registers.</li> </ul>                                           |  |  |  |
|                            | - An interrupt service routine for the SD16 is required.                                                                                                                             |  |  |  |
|                            | // Shut down ESP (set Embedded Signal Processing into                                                                                                                                |  |  |  |
|                            | // "Suspend" mode)                                                                                                                                                                   |  |  |  |
|                            | // ensure that it is not in measurement or calibration mode,                                                                                                                         |  |  |  |
|                            | ESPCTL  = 0x08 + ESPSUSP;                                                                                                                                                            |  |  |  |
|                            | // Set ESP into Suspend Mode                                                                                                                                                         |  |  |  |
|                            | // incl. Bug Fix for Suspend Mode                                                                                                                                                    |  |  |  |
|                            | // wait 9 clocks until proper access to the SD16 is possible                                                                                                                         |  |  |  |
|                            | delay_cycles(9);                                                                                                                                                                     |  |  |  |
|                            | MBCTL &= ~(IN0IFG + IN0IE);                                                                                                                                                          |  |  |  |



www.ti.com

| // Clear any Pending MB interrupt and disable |        |
|-----------------------------------------------|--------|
| // ESP interrupt                              |        |
| SD16CTL &= ~SD16REFON; // Switch Referen      | ce off |

| ESP4        | ESP Module                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Function    | Suspending the ESP430 activity                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| Description | Due to timing violations between the ESP CPU and the MSP430 CPU, the SD16 converters are not switched off correctly if the ESP CPU is set into suspend mode immediately after the ESP CPU is checked for idle mode. This leads to an higher current consumption in low-power modes.                                                                                                                                 |  |  |  |
| Workaround  | Implement an additional wait loop of 16 clock cycles between checking the ESP for idle mode and set the ESP CPU into suspend mode.                                                                                                                                                                                                                                                                                  |  |  |  |
|             | while ((RET0 & 0x8000) != 0); // Wait for Idle mode                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|             | // wait 16 clocks to exclude timing violations between MSP430 CPU                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|             | // and ESP CPU                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|             | _NOP();_NOP();_NOP();_NOP();_NOP();_NOP();_NOP();_NOP();_NOP();                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|             | _NOP();_NOP();_NOP();_NOP();_NOP();_NOP();_NOP();                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|             | // Shut down ESP (set Embedded Signal Processing into "Suspend" mode)                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|             | // ensure that it is not in measurement or calibration mode,                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|             | if ((RET0 & 0x8000) == 0)                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|             | {                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|             | ESPCTL  = 0x08 + ESPSUSP; // Set ESP into Suspend Mode                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|             | // incl. Bug Fix for Suspend Mode                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|             | }                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| FLL3        | FLL+ Module                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| Function    | FLLDx = 11 for /8 may generate an unstable MCLK frequency                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| Description | When setting the FLL to higher frequencies using $FLLDx = 11$ (/8) the output frequency of the FLL may have a larger frequency variation (e.g. averaged over 2sec) as well as a lower average output frequency than expected when compared to the other FLLDx bit settings.                                                                                                                                         |  |  |  |
| Workaround  | None                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| TA12        | TIMER_A Module                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| Function    | Interrupt is lost (slow ACLK)                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| Description | Timer_A counter is running with slow clock (external TACLK or ACLK)compared to MCLK. The compare mode is selected for the capture/compare channel and the CCRx register is incremented by one with the occurring compare interrupt (if TAR = CCRx). Due to the fast MCLK the CCRx register increment (CCRx = CCRx+1) happens before the Timer_A counter has incremented again. Therefore the next compare interrupt |  |  |  |



| www.ti.com  | Detailed Bug Description                                                                                                                                                                                                                                                                                                                               |  |  |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|             | should happen at once with the next Timer_A counter increment (if TAR = CCRx + 1). This interrupt gets lost.                                                                                                                                                                                                                                           |  |  |
| Workaround  | Switch capture/compare mode to capture mode before the CCRx register increment. Switch back to compare mode afterwards.                                                                                                                                                                                                                                |  |  |
| TA16        | TIMER_A Module                                                                                                                                                                                                                                                                                                                                         |  |  |
| Function    | First increment of TAR erroneous when $IDx > 00$                                                                                                                                                                                                                                                                                                       |  |  |
| Description | The first increment of TAR after any timer clear event (POR/TACLR) happens<br>immediately following the first positive edge of the selected clock source (INCLK,<br>SMCLK, ACLK or TACLK). This is independent of the clock input divider settings (ID0,<br>ID1). All following TAR increments are performed correctly with the selected IDx settings. |  |  |
| Workaround  | None                                                                                                                                                                                                                                                                                                                                                   |  |  |
| TA21        | TIMER_A Module                                                                                                                                                                                                                                                                                                                                         |  |  |
| Function    | TAIFG Flag is erroneously set after Timer A restarts in Up Mode                                                                                                                                                                                                                                                                                        |  |  |
| Description | In Up Mode, the TAIFG flag should only be set when the timer counts from TACCR0 to zero. However, if the Timer A is stopped at TAR = TACCR0, then cleared (TAR=0) by setting the TACLR bit, and finally restarted in Up Mode, the next rising edge of the TACLK will erroneously set the TAIFG flag.                                                   |  |  |
| Т           |                                                                                                                                                                                                                                                                                                                                                        |  |  |
|             | Timer CCR0-1 CCR0 Oh A 1h CSS A CCR0-1 CCR0 Oh                                                                                                                                                                                                                                                                                                         |  |  |
|             | Set TAIFG                                                                                                                                                                                                                                                                                                                                              |  |  |
| Set TACC    | R0 CCIFG                                                                                                                                                                                                                                                                                                                                               |  |  |
| Workaround  | None.                                                                                                                                                                                                                                                                                                                                                  |  |  |
| TAB22       | TIMER_A/TIMER_B Module                                                                                                                                                                                                                                                                                                                                 |  |  |
| Function    | Timer_A/Timer_B register modification after Watchdog Timer PUC                                                                                                                                                                                                                                                                                         |  |  |
| Description | Unwanted modification of the Timer_A/Timer_B registers TACTL/TBCTL and TAIV/TBIV can occur when a PUC is generated by the Watchdog Timer(WDT) in Watchdog mode and any Timer_A/Timer_B counter register TACCRx/TBCCRx is incremented/decremented (Timer_A/Timer_B does not need to be running).                                                        |  |  |
| Workaround  | Initialize TACTL/TBCTL register after the reset occurs using a MOV instruction (BIS/BIC may not fully initialize the register). TAIV/TBIV is automatically cleared following this initialization.                                                                                                                                                      |  |  |
|             | Example code:                                                                                                                                                                                                                                                                                                                                          |  |  |
|             | MOV.W #VAL, &TACTL                                                                                                                                                                                                                                                                                                                                     |  |  |



## or

MOV.W #VAL, &TBCTL

Where, VAL=0, if Timer is not used in application otherwise, user defined per desired function.

| US15        | USART Module                                                                                                                                        |  |  |  |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Function    | UART receive with two stop bits                                                                                                                     |  |  |  |
| Description | USART hardware does not detect a missing second stop bit when SPB = 1.                                                                              |  |  |  |
|             | The Framing Error Flag (FE) will not be set under this condition and erroneous data reception may occur.                                            |  |  |  |
| Workaround  | None (Configure USART for a single stop bit, SPB = 0)                                                                                               |  |  |  |
| WDG2        | WDT Module                                                                                                                                          |  |  |  |
| Function    | Incorrectly accessing a flash control register                                                                                                      |  |  |  |
| Description | If a key violation is caused by incorrectly accessing a flash control register, the watchdog interrupt flag is set in addition to the expected PUC. |  |  |  |
| Workaround  | None                                                                                                                                                |  |  |  |



#### www.ti.com

### 4 Document Revision History

Changes from family erratasheet to device specific erratasheet.

- 1. Errata XOSC5 was removed
- 2. Errata TA22 was renamed to TAB22
- 3. Description for TAB22 was updated

Changes from device specific erratasheet to document Revision A.

1. Errata EEM20 was added to the errata documentation.

Changes from document Revision A to Revision B.

1. Errata TA21 was added to the errata documentation.

Changes from document Revision B to Revision C.

1. Package Markings section was updated.

Changes from document Revision C to Revision D.

1. TA21 Description was updated.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ctivity                       |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated



Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов;
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.



#### Как с нами связаться

**Телефон:** 8 (812) 309 58 32 (многоканальный) **Факс:** 8 (812) 320-02-42 **Электронная почта:** <u>org@eplast1.ru</u> **Адрес:** 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.