### **General Description**

The MAX20096/MAX20097 are dual-channel, highvoltage, synchronous n-channel high-current buck LED drivers. The ICs use a proprietary average current-modecontrol scheme to regulate the inductor current. This control method does not require any control-loop compensation, maintaining nearly constant switching frequency. Inductor current sense is achieved by sensing the current in the bottom switching device. The ICs integrate two fully synchronous buck-converter controllers, and operate over a wide 4.5V to 65V input range. The ICs are designed for high-frequency operation and can operate at switching frequencies as high as 1MHz.

In the MAX20096, the output voltages and currents on both channels and the junction temperature can be read back through the SPI interface. Protection features include inductor current-limit protection, overvoltage protection, and thermal shutdown. The MAX20096 is available in a space-saving thermally enhanced (5mm x 5mm), 32-pin side-wettable TQFN package and is specified to operate over the -40°C to +125°C automotive temperature range.

The MAX20097 is available in a 28-pin thermally enhanced TSSOP package, but does not have the SPI interface. It includes an open-drain fault flag (FLTB) that goes low in case of an open string, shorted string, or overvoltage activation in any one of the channels, or also in thermal shutdown.

## **Applications**

- Automotive Exterior Lighting
	- High-Beam/Low-Beam/Signal/Position Lights
	- Daytime Running Lights (DRLs)
	- Fog Light and Adaptive Front Light Assemblies
- Commercial, Industrial, and Architectural Lighting

## **Benefits and Features**

- Integration Minimizes BOM for High-Brightness LED Driver, Saving Space and Cost
	- Wide 4.5V to 65V Input Voltage Range
	- No Compensation Components
	- Programmable Switching Frequency
	- External MOSFETs that are Sizable for the Appropriate Current
- Wide Dimming Ratio Allows High-Contrast Ratio
	- Analog Dimming
	- PWM Dimming
- Suitable for Matrix Lighting
	- Maintains Current Regulation While Shorting/ Opening Individual LEDs in the String
	- Ultra-Fast Response Control Loop Prevents Overshoots and Undershoots
- Protection Features and Wide Temperature Range Increase System Reliability
	- Short Circuit, Overvoltage, and Thermal Protection
	- -40ºC to +125ºC Operating Temperature Range
	- Thermal Monitor and LED Current Monitor
- Fault Diagnosis Through SPI Interface and Through FLTB Pin for Applications without SPI Interface

*[Ordering Information](#page-46-0) appears at end of data sheet.*



## <span id="page-1-0"></span>**Absolute Maximum Ratings**





Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these<br>or any other conditions beyond those in *device reliability.*

## <span id="page-1-1"></span>**Package Thermal Characteristics (Note 1)**



**Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to **[www.maximintegrated.com/thermal-tutorial](http://www.maximintegrated.com/thermal-tutorial)**.

For the latest package outline information and land patterns (footprints), go to **[www.maximintegrated.com/packages](http://www.maximintegrated.com/packages)**. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

## <span id="page-1-2"></span>**Electrical Characteristics**

(V<sub>IN</sub> = 12V, Limits are 100% tested at  $T_A$  = +25°C and  $T_A$  = +125°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked "GBD" are guaranteed by design and not production tested.)



## **Electrical Characteristics (continued)**

(V<sub>IN</sub> = 12V, Limits are 100% tested at T<sub>A</sub> = +25°C and T<sub>A</sub> = +125°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked "GBD" are guaranteed by design and not production tested.)



## **Electrical Characteristics (continued)**

(V<sub>IN</sub> = 12V, Limits are 100% tested at T<sub>A</sub> = +25°C and T<sub>A</sub> = +125°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked "GBD" are guaranteed by design and not production tested.)



## **Electrical Characteristics (continued)**

(V<sub>IN</sub> = 12V, Limits are 100% tested at T<sub>A</sub> = +25°C and T<sub>A</sub> = +125°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked "GBD" are guaranteed by design and not production tested.)



## **Electrical Characteristics (continued)**

(V<sub>IN</sub> = 12V, Limits are 100% tested at  $T_A$  = +25°C and  $T_A$  = +125°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked "GBD" are guaranteed by design and not production tested.)



**Note 2:** Static logic inputs with V<sub>IL</sub> = AGND and V<sub>IH</sub> = V<sub>IO</sub>. CSB, RESETB = V<sub>IH</sub> (if safety pullup active).

**Note 3:** No internal safety pullup/pulldown impedances active, input buffers only.

**Note 4:** Internal safety pullup/pulldown impedances available, with enable function.

Note 5: If pullup is supported, note CSB and RESETB connection and diode to V<sub>IO</sub>; this diode is present regardless of enable mode.

**Note 6:** Applications must afford time for the device to drive data on the SDO bus and meet the µC setup time prior to the µC latching in the result on the following SCLK rising edge. In practice, this is determined by loading and µC characteristics, and the relevant t<sub>DOT</sub>/t<sub>DOE</sub> specification must be satisfied.

## **Typical Operating Characteristics**

 $(T_A = +25^{\circ}C,$  unless otherwise noted.)



0 1 2 3

LED CURRENT (A)

ILED[6:0] (decimal)

## **Typical Operating Characteristics (continued)**

 $(T_A = +25^{\circ}C,$  unless otherwise noted.)







EFFICIENCY (%)

EFFICIENCY (%)

ERROR (%)

## **Typical Operating Characteristics (continued)**

 $(T_A = +25^{\circ}C,$  unless otherwise noted.)



 $-40$   $-100$ -25 -10 5 20

100 120 140 160 180 200

CALCULATED (°C) TC MEASURED (°C)

MON\_TEMP[7:0]

4.90  $\frac{L}{40}$ 4.92 4.94 4.96 4.98

-40 -10 20 50 80 110 AMBIENT TEMPERATURE (°C)

10mA LOAD,  $V_{IN} = 14V$ 

 $\mathbf{I}$ 

## **Pin Configurations**

![](_page_9_Figure_3.jpeg)

![](_page_9_Figure_4.jpeg)

# **Pin Description**

![](_page_10_Picture_300.jpeg)

# **Pin Description (continued)**

![](_page_11_Picture_228.jpeg)

## **Buck Diagrams**

![](_page_12_Figure_4.jpeg)

## **Buck Diagrams (continued)**

![](_page_13_Figure_4.jpeg)

## **Block Diagrams**

![](_page_14_Figure_4.jpeg)

## **Block Diagrams (continued)**

![](_page_15_Figure_4.jpeg)

## <span id="page-16-0"></span>**Detailed Description**

The MAX20096/MAX20097 ICs are dual-channel, highvoltage, synchronous n-channel high-current buck LED drivers. The ICs use a proprietary average currentmode-control scheme to regulate the inductor current. This control method does not require any control-loop compensation, maintaining nearly constant switching frequency. Inductor current sense is achieved by sensing the current in the bottom switching device. The ICs integrate two fully synchronous buck controllers. The ICs operate over a wide 4.5V to 65V input range, are designed for high-frequency operation, and can operate at switching frequencies as high as 1MHz.

In the MAX20096, the output voltages and currents are on both channels and the junction temperature can be read back through the SPI interface. Protection features include inductor current-limit protection, overvoltage protection and thermal shutdown. The MAX20096 is available in a space-saving, thermally enhanced (5mm x 5mm), 32-pin side-wettable TQFN package and is specified to operate over the -40°C to +125°C automotive temperature range.

The MAX20097 is available in a 28-pin thermally enhanced TSSOP package, but does not have the SPI interface. It includes an open-drain fault flag (FLTB) that goes low in case of an open string, shorted string, or overvoltage activation in any one of the channels, or in the event of thermal shutdown.

### **VCC Supply**

The  $V_{CC}$  supply is the low-voltage digital and analog supply for the chip and derives power from the input voltage from IN to GND. An internal power-on reset (POR) monitors the  $V_{CC}$  voltage and the IN voltage. A POR low is generated when  $V_{CC}$  goes below its UVLO threshold, causing the IC to be reset. The chip comes out of the reset state once the input voltage goes back up and the  $V_{\text{CC}}$  regulator output is back in regulation. Bypass  $V_{\text{CC}}$ to GND with a minimum of 1μF ceramic capacitor as close as possible to the device. In certain applications when an external regulated 5V supply is available, IN and  $V_{CC}$  can be connected together and the regulated 5V can be applied directly to  $V_{CC}$ , saving the power dissipation in the internal regulator of the device. The internal V<sub>CC</sub> regulator is capable of delivering 10mA to external circuitry on V<sub>CC</sub>

### **Buck LED Driver**

The ICs use a new average current-mode-control scheme to regulate the current in the output inductor of the buck LED drivers. The inductor current is not directly sensed. In case of a synchronous buck LED driver, the ICs sense the current in the bottom synchronous switch for both channels. In a buck converter, when operating in continuousconduction mode when the top switch is turned off, the current in the inductor also flows in the bottom switch or diode. This peak current is I<sub>P</sub>. When the bottom switch or diode is turned off and the top switch is then turned on, the current in the switch is the same as the current in the inductor, which is  $I_V$ . The average current in the inductor is given by  $I_{AV} = 0.5(I_P + I_V)$ .  $I_{AV}$  is the same as the output current  $I_{\Omega}$ . If the bottom switch or diode current is sensed at exactly half of the bottom switch/diode period, the current in the switch/diode would be  $I_{AV}$ . This fact is used by the new average current-mode-control scheme to regulate the inductor current when the buck converter is operating in continuous conduction mode.

![](_page_16_Figure_10.jpeg)

*Figure 1. Inductor Current Waveform in One Full Switching Cycle*

### **Switching Frequency**

The on-time for Channel 1 is determined based on the external resistor (R1) connected between  $T<sub>ON1</sub>$  and the input voltage, in combination with a capacitor (C1) between R1 and AGND/PGND pins. The input voltage and the R1 resistor set the current sourced into the capacitor (C1), which governs the ramp speed. The ramp threshold is proportional to scaled-down feedback of the output voltage at the OUT pin. The proportionality of  $V_{\text{OUT}}$  is set by an external resistor-divider (R2, R3) from VOUT.

> $t_{ON}$  x  $V_{IN}/R1$  = C1 ( $V_{OUT}$  x R3/(R3 + R2))  $tON = K \times V_{OUT}/V_{IN}$

where  $K = C1 \times R3 \times R1/(R3 + R2)$ 

In the case of a buck converter,  $t_{ON}$   $\times$  V<sub>IN</sub> is also given by:

 $tON = V_{OUT}/V_{IN}$  x fsw

where  $f_{SW}$  is the switching frequency.

Based on that, the switching frequency in case of the new average current-mode-controlled architecture is given by:

$$
f_{SW} = 1/K
$$
 or  $f_{SW} = (R3 + R2)/(C1 \times R3 \times R1)$ 

The switching frequency is independent of input and output voltage and is held fixed. In the actual application, there will be slight variations in switching frequency due to the drops in the switches and the inductor. These drops were ignored in the calculations for switching frequency. For Channel 2, the switching frequency is given by

 $f_{SW} = (R6 + R5)/(C2 \times R6 \times R4)$ 

### **Analog Dimming**

Analog dimming is performed by controlling the LED current amplitude during operation in both output channels.

### **Analog Dimming Through the SPI Interface (MAX20096 Only)**

For analog dimming through the SPI registers, the CNFG\_SEL bit in the CNFG\_GEN (0X02) register needs to be set at 1. Once this bit is set at 1, the LED current in channel 1 is programmed by the contents of the CNFG\_CRNT1 (0X03) register, and by CNFG CRNT2 (0X04) for LED current in channel 2. The programmed LED current in channel 1 is given by:

> $I_{LED1}$  SET = ((CNFG\_CRNT1[6:0](dec) x 1.25/127) - 0.2)/5 x  $R_{CS1}$  in Amps

The LED current for channel 2 is given by:

 $I<sub>IFD2</sub> SET = ((CNFG_CRNT2[6:0](dec) x)$ 1.25/127) - 0.2)/5 x R<sub>CS2</sub> in Amps

### **Analog Dimming Through REFI\_ Pins**

For this configuration, the CNFG\_SEL bit in the CNFG\_ GEN register is set at 0 in the MAX20096. Once this is set at 0, the analog dimming is controlled by the analog dimming pins (REFI1 and REFI2). The voltage at REFI\_ sets the LED current level when  $V_{REFI}$  < 1.2V. The LED current can be linearly adjusted from zero with the voltage on REFI\_. For  $V_{REFI}$  > 1.3V, an internal reference sets the LED current. The maximum withstand voltage of this input is 5.5V. The LED current is at zero when  $V_{RFFI}$  is below 0.2V. In the MAX20097, analog dimming is similar to the analog dimming through the MAX20096 REFI pins.

The equation for setting the LED current is given by

$$
I_{LED} = (V_{REFI} - 0.2)/(5 \times RCS_{})
$$

### **PWM Dimming**

The ICs support PWM dimming. PWM dimming is the preferred method of dimming because it maintains the LED color, regardless of the brightness. In PWM dimming, the LED current-waveform frequency is constant and the duty cycle is set according to the required light intensity. To avoid flicker issues the PWM dimming frequency should be set above 200Hz.

The MAX20096 handles two distinct PWM dimming modes (external and internal), depending on the SPI parameters (PWM1\_SEL and PWM2\_SEL) in the CNFG GEN register.

In the MAX20097, there is no SPI interface and therefore no PWM dimming through the SPI interface.

### **PWM Dimming Through DIM\_ Pins**

The two independent inputs (DIM1 and DIM2) handle the PWM dimming signals for the two independent channels. This mode is selected independently for channel 1 by PWM1 SEL = 0, and PWM2 SEL = 0 for channel 2. These bits are found in the CNFG\_GEN register in the MAX20096. For the MAX20097, PWM dimming is controlled directly by the DIM\_ pins.

In this mode, the PWM dimming functions with either analog or PWM control signals. For PWM dimming with a pulsating PWM signal, once the internal pulse detector detects three successive edges of a PWM signal with a frequency between 10Hz and 2kHz, the ICs synchronize to the external signal and pulse-width modulates the LED current for that channel at the external DIM\_ input frequency with the same duty cycle as the DIM\_ input. If an analog control signal is applied to DIM\_, the ICs compare the DC input to an internally generated 200Hz ramp to pulse-width-modulate the LED current ( $f_{\text{DIM}}$  = 200Hz). The output current duty cycle is linearly adjustable from 0% to 100% (0.2V <  $V_{\text{DIM}}$  < 2.8V). Use the following formula to calculate the voltage ( $V<sub>DIM</sub>$ ) necessary for a given output-current duty cycle D:

 $V<sub>DIM</sub> = (D \times 2.6) + 0.2V$ 

where  $V_{\text{DIM}}$  is the voltage applied to DIM\_ in volts.

The 200Hz internal ramp for channels 1 and 2 are 180° degrees out of phase, which allows for phase shifting of 180° when the dimming in the two channels are set by an analog voltage on DIM1 and DIM2.

### **PWM Dimming Through SPI Interface (MAX20096 Only)**

This mode is selected independently for buck channel 1 by PWM1  $SEL = 1$  and for channel 2 by PWM2  $SEL = 1$ . The PWM frequency is common between both channels and is programmable through the PWM\_FREQ[2:0] SPI parameter. The PWM dimming frequency is given by:

 $f_{\text{DIM}}$  = PWM\_FREQ[2:0](dec) x 225 + 200Hz

The PWM dimming in each channel is determined by the PWM\_DUTY\_[9:0] bits. The PWM control signals are out of phase between the two channels. This helps in alleviating EMI problems. Each least significant bit (LSB) change corresponds to 0.1% duty cycle. 100% duty cycle is achieved when the decimal value in the PWM\_DUTY\_ [9:0] bits exceeds 1000. Register values between 1000 and 1023 all provide 100% duty cycle.

### **Behavior of LED Driver During PWM Dimming**

When the internal PWM dimming signal is high the switching of the high-side MOSFET in the buck LED driver is enabled; however, when DIM goes low, both the highand low-side MOSFETs are turned off. When the internal PWM dimming signal makes a low-to-high transition, the bottom internal MOSFET inside the device is turned on for 180ns and then the bottom switch is turned off and the top switch turned on. The LED current waveform is shown in [Figure 2.](#page-18-0) The bottom MOSFET is turned on for 180ns to guarantee that the capacitors on the BST\_ pin are sufficiently charged to provide adequate gate drive when the top switch is turned on.

### **Current Monitor**

The device includes a current monitor on the  $I_{\text{OUTV}}$  pins. The  $I_{\text{OUTV}}$  voltage is an analog voltage indication of the inductor current when DIM is high. The current-sense signal on the bottom MOSFET across RCS\_ is inverted and amplified by a factor of 5 by an inverting amplifier inside the device. An added offset voltage of 0.2V is also added to this voltage. This amplified signal goes through a sample and hold switch, which is controlled by the DL\_ signal. The sample and hold switch is turned on only when DL\_ is high (and is off when DL is low). This provides a signal on the output of the sample and hold that is a true representation of the inductor current when DIM is high. The sample and hold signal passes through an RC filter and then the buffered output is available on the  $I_{\text{OUTV}}$  pin. The voltage on the  $I_{\text{OUTV}}$  pin is given by:

$$
V_{IOUTV_{-}} = ILED_{-} \times RCS_{-} \times 5 + 0.2V
$$

where  $I_{LED}$  is the LED current, which is the same as the average inductor current when DIM\_ is high.

### **ADC (MAX20096 Only)**

<span id="page-18-0"></span>![](_page_18_Figure_18.jpeg)

*Figure 2. LED Current Waveform with PWM Dimming*

### **General**

The MAX20096 has an internal ADC that measures output voltage on both channels, LED currents on both channels, and IC temperature. The output voltage is monitored by measuring the voltage on the OUT\_ pin. Fault monitoring and switching-stage output-voltage optimization is possible by using an external microcontroller to read out these digitized voltages through the SPI interface. The ADC is an 8-bit SAR (successive-approximation register) topology. It sequentially samples each of these voltages using a 5-channel multiplexer. Conversions are driven by an internally generated 2MHz clock. For the output voltage, the voltages are sensed on the OUT\_ pins; the ADC conversion is also gated by the PWM dimming signal. The ADC samples the output voltage on each channel only when its PWM goes high and after a delay that is set by the DLY\_ bits. After a conversion, each measurement is stored into its respective register and can be accessed through the SPI interface.

Note that none of the external microcontroller SPI commands interfere with the internal ADC state-machine sample and conversion operations. The microcontroller always gets the last available data at the moment of the register read. All MAX20096 ADC registers' data integrity is protected by odd parity on bit 8 (i.e., the 9th bit, if counting from the LSB named 0). See the *Register Map* section for further details.

### **Device Temperature ADC (MON\_TEMP)**

By means of the MON TEMP measurement, the MCU can monitor the device junction temperature  $(T_1)$  over time. The conversion formula is:  $T_J = ((TEMP[7:0] \times 523)/255)$  -272°C, where MON\_TEMP[6:0] is the value read out directly from the related 8-bit SPI register (see the *Register Map* section). The value is also used internally by the device for the thermal-warning and thermal-shutdown functions.

### **Output Voltages (MON\_VBUCK1 and MON\_VBUCK2)**

The voltages on OUT1 and OUT2 are measured by the ADC. The output voltages on each of the LED channels are determined by the formula:

> $V_{\text{BUCH}}$  = MON\_VBUCK1[7:0](dec) x = 2.5 x (R2 + R3)/(255 x R3) in volts  $V_{\text{BUCK2}}$  = MON\_VBUCK2[7:0](dec) x 2.5 x (R5 + R6)/(R6 x 255) in volts

The output voltage is sampled only when the PWM dimming is high after a delay set by the DLY\_ bits. This information is used to determine the status of the LED strings. This is used to determine if an individual LED is shorted, or if the string is shorted to GND or if it is shorted to battery. This feature can be exploited by MCUembedded algorithm diagnostics to read the LED channel's voltage even when in the OFF state, before enabling the LED strings at power-up.

### **Output Current (MON\_ILED\_)**

The MON  $I_{IFD1}$  and MON  $I_{IFD2}$  registers indicate the current flowing out of Channel 1 and Channel 2, respectively. The actual currents in channels 1 and 2 are given by the following equation:

$$
I_{LED1} = ((2.5V \times IMON1[7:0]/255) - 0.2V)/(5 \times R_{CS1})
$$
  
\n
$$
I_{LED2} = ((2.5V \times IMON2[7:0]/255) - 0.2V)/(5 \times R_{CS2})
$$

The ADC samples the voltage on  $I_{\text{OUTV1}}$  and  $I_{\text{OUTV2}}$ .

### **SPI Interface**

### **Overview**

The MAX20096 interface is SPI/QSPI/Microwire/DSP compatible. The operation and timing criteria of the SPI interface is shown in [Figure 3](#page-20-0). The MAX20096 is programmed by an (N x 16)-cycle SPI instruction framed by a CSB low interval. The start of the transaction is defined by the SCLK rising edge, following the CSB falling edge (subject to  $t_{\text{CSH0}}$  and  $t_{\text{CSS0}}$  timing criteria). Transactions, including a number of SCLK rising edges not evenly divisible by 16, do not qualify for execution (also based on t<sub>CSA</sub>, t<sub>CSH1</sub>, and  $t_{\text{CSO}}$  timing criteria). Qualified transactions are executed on the rising edge of CSB. To abort a command sequence, the rise of CSB must precede a qualified (N x 16th) rising edge of SCLK (meeting the t<sub>CSA</sub> timing requirement).

The SDI content of the SPI transaction consists of a leading read/write (R/WB) bit followed by address, parity, and input data information. Data is latched into the MAX20096 on SCLK rising edges, subject to setup and hold criteria  $(t_{DS}, t_{DH})$ .

SDO is actively driven by the MAX20096 when CSB falls ( $t_{\text{DOF}}$  timing applies), initially presenting the MSB of the output data (the SPI\_ERR bit for all transactions). Following the initial SCLK rising edge, SDO is updated in response to SCLK falling edges, conforming to hold and transition time criteria (t<sub>DOH</sub>, t<sub>DOT</sub>), allowing the  $\mu$ C to

latch the data on SCLK rising edges. When CSB is high, the SDO line is high impedance, allowing other devices to access the SDO bus.

### **RESETB Behavior**

The RESETB pin provides the means of asynchronously resetting the part to fail-safe default modes of operation in the event of an SPI interface failure. The RESETB pin is active low, meaning the reset condition is asserted when the input is low.

In response to RESETB falling, all configuration content is reset to its default state. All write mode transactions to the part, during which RESETB is asserted, are rejected and reported as an interface error (notifying the user the transaction was ignored). The one exception is the CNFG\_SPI register, which is not cleared by RESETB and can be written during RESETB, allowing the interface to be configured and continue to operate during RESETB assertions. Read-mode transactions are not impacted. The part remains in reset mode until the RESETB condition is removed by pulling the pin high. After the RESETB assertion is removed, the SPI interface resumes normal operation (subject to t<sub>RBCS</sub> timing criteria). Control of the part can then be returned to the SPI configuration registers, once the CNFG\_SEL bit is programmed.

<span id="page-20-0"></span>![](_page_20_Figure_11.jpeg)

*Figure 3. SPI Timing Diagram*

### **Device Connections**

The SPI interface ensures compatible operation with standard microcontrollers (µCs) from a variety of manufacturers. The µC always operates as the master and is able to initiate read and write transactions to individual slave devices (using standard connections), or groups of slave devices (using daisy-chain connections) selected by a specific CSB connection. The device(s) always operate in the slave role when connected to a µC and cannot initiate a SPI transaction.

The SCLK line should be driven by the master and hooked up to all slave devices. Only the slave devices (or group of devices) with its CSB line low will accept SCLK. SPI transactions to the slave devices are defined by SCLK rising edges. The MAX20096 can support SPI formats with (CPOL =  $0$ , CPHA =  $0$ ) or (CPOL =  $1$ , CPHA = 1). See [Figure 4](#page-21-0) for alignment examples.

The SDI line should be hooked up to a master-outslave-in (MOSI) port. A single SDI line can be routed to all SPI slave devices sharing the interface, but only the slave device (or group of devices) with its CSB line low will accept the SDI data. The µC should update SDIN in response to SCLK falling edges so the slave can latch data in on SCLK rising edges.

The SDO line should be hooked up to a master-in-slaveout (MISO) port. A single SDO line can be routed to all SPI slave devices sharing the interface, but only the slave device (or group of devices) with its CSB line low can access and drive the shared SDO bus. The slave updates SDO in response to SCLK falling edges so the µC can latch data in on SCLK rising edges.

### **Standard (Star) Device Connections (DCHN = 0)**

The SPI interface allows multiple devices to share the SPI interface, with the active device for the transaction being selected by pulling its unique CSB port low. Note that each slave device on the interface requires a dedicated CSB line from the master. The SCLK, SDI, and SDO lines are common to all devices. A total of  $(3 + N)$  lines is required for an interface supporting N slave devices. Transaction-qualification criteria remain in effect, and in write mode the device executes the instructions present in the last 16 bits of a qualified transaction. In read mode, a device operating in standard mode (DCHN = 0) will return the requested data through SDO during the read-mode transaction. A standard connection example is shown in [Figure 5.](#page-22-0)

<span id="page-21-0"></span>

| CSB         |                                     |                   |            |            |            |            |            |            |           |           |           |                  |                  |           |           |           |                    |                    |          |
|-------------|-------------------------------------|-------------------|------------|------------|------------|------------|------------|------------|-----------|-----------|-----------|------------------|------------------|-----------|-----------|-----------|--------------------|--------------------|----------|
| <b>SCLK</b> |                                     |                   |            |            |            |            |            |            | 8         | 9         |           |                  |                  |           |           |           | 16                 |                    |          |
| SDI         | X                                   | W/RB              | $D_{IN}14$ | $D_{IN}13$ | $D_{IN}12$ | $D_{IN}11$ | $D_{IN}10$ | $D_{IN}9$  | $D_{IN}8$ | $D_{IN}7$ | $D_{IN}6$ | $D_{IN}5$        | $D_{IN}4$        | $D_{IN}3$ | $D_{IN}2$ | $D_{IN}1$ | $D_{IN}0$          |                    | $\times$ |
| SDO         |                                     | D <sub>0</sub> 15 | $D_0$ 14   | $D_0$ 13   | $D_0$ 12   | $D_0$ 11   | $D_0$ 10   | $D_09$     | $D_08$    | Do7       | $D_06$    | D <sub>0</sub> 5 | $D_04$           | $D_03$    | $D_02$    | $D_01$    | $D_0$ <sub>0</sub> |                    |          |
|             | CPOL=0 CPHA=0 TRANSACTION ALIGNMENT |                   |            |            |            |            |            |            |           |           |           |                  |                  |           |           |           |                    |                    |          |
| CSB         |                                     |                   |            |            |            |            |            |            |           |           |           |                  |                  |           |           |           |                    |                    |          |
| <b>SCLK</b> | 16<br>8<br>9                        |                   |            |            |            |            |            |            |           |           |           |                  |                  |           |           |           |                    |                    |          |
| SDI         | X                                   |                   | W/RB       | $D_{IN}14$ | $D_{IN}13$ | $D_{IN}12$ | $D_{IN}11$ | $D_{IN}10$ | $D_{IN}9$ | $D_{IN}8$ | $D_{IN}7$ | $D_{IN}6$        | $D_{IN}5$        | $D_{IN}4$ | $D_{IN}3$ | $D_{IN}2$ | $D_{IN}1$          | $D_{IN}0$          | $\times$ |
| SDO         |                                     | D <sub>0</sub> 15 |            | $D_0$ 14   | $D_0$ 13   | $D_0$ 12   | $D_0$ 11   | $D_0$ 10   | $D_09$    | $D_08$    | Do7       | $D_06$           | D <sub>0</sub> 5 | $D_04$    | $D_03$    | $D_02$    | $D_01$             | $D_0$ <sub>0</sub> |          |
|             | CPOL=1 CPHA=1 TRANSACTION ALIGNMENT |                   |            |            |            |            |            |            |           |           |           |                  |                  |           |           |           |                    |                    |          |

*Figure 4. SPI Transaction Format*

### **Daisy-Chain Device Connections (DCHN = 1)**

The SPI interface also allows a group of similar devices to share a single CSB line and effectively function as a single extended device employing a daisy-chain connection. In a daisy-chain, the µC MOSI line is attached to the SDI pin of the first device in the chain. The SDO of each device is then connected to the SDI of the next device in the chain, and the SDO of the final device is connected to the µC MISO line. The CSB and SCLK lines are common to all devices within the group. A total of four lines are required for an interface supporting a group consisting of any number of devices; however, the SPI transaction length becomes N x 16 bits, where N is the number of devices in the group or chain.

Transaction-qualification criteria remain in effect, and in write mode each device executes the instructions present in the last 16 bits of a qualified transaction. In read mode, once properly configured (DCHN = 1), a daisy-chained array of devices register the request for data to be read back based on the last 16 bits of a qualified transaction. The requested data is then read back through the SDO pin by each device in the chain during the initial 16-bit data frame of the following transaction, allowing the data from all devices to be read back in a single extended transaction, regardless of whether the following transaction is a read or write mode (minimizing communication overhead).

A daisy-chain connection example is shown in [Figure 5](#page-22-0). All daisy-chain examples use the conventions shown in [Figure 5.](#page-22-0) The top device in the chain (SDI connected to MOSI) is referred to as device N, while the bottom device in the chain (SDO connected to MISO) is device 1.

### **Status/Address-Selection Bit (ST/AB)**

This configuration bit is only used in daisy-chain mode and tells the MAX20096 if the internal transaction log (LOG[15:0]) assembled in response to a read mode transaction will include up to four bits of device status information ST[3:0] (ST/AB = 1) or the address requested  $A[3:0]$  (ST/AB = 0).

### **Daisy-Chain Initial Configuration Example**

Upon power-up, the µC must first configure the grouped devices in daisy-chain mode (DCHN = 1). This is required to ensure predictable read mode behavior for all future transactions; write mode behavior is identical for standard and daisy-chain configured devices.

<span id="page-22-0"></span>![](_page_22_Figure_11.jpeg)

*Figure 5. SPI Connection Options*

In order to configure N devices in daisy-chain mode, issue a SPI write mode transaction N x 16 SCLK cycles in length writing the CNFG\_SPI register N times with DCHN = 1. Other aspects of the interface could also be configured at this time, depending on part options. During this transaction, the devices will present the Initial Transaction Log on their SDO ports, allowing the µC a chance to confirm integrity of the connection. An illustration of the transaction is shown in [Figure 6.](#page-23-0)

### **Daisy-Chain Write-Mode Example**

Once properly configured, daisy-chained devices are always addressed as a group. Only full N x 16-bit frames should be used with a chain of N devices. NO-OP commands should be used when it is necessary to write to some devices in the chain, leaving the others untouched.

[Figure 7](#page-23-1) shows an example of a multiple-transaction write-mode operation to arbitrary configuration registers. Although here each transaction wrote to the same register address for all devices (albeit with different data to each device), this is not required. Also note the µC can confirm the previous write-mode transaction during the next transaction (regardless of read/write mode). Finally, a NO-OP transaction shows how the 2nd transaction can be verified without disturbing register contents.

<span id="page-23-0"></span>![](_page_23_Figure_7.jpeg)

*Figure 6. Configuring a Group of Daisy-Chained Devices*

<span id="page-23-1"></span>![](_page_23_Figure_9.jpeg)

*Figure 7. Writing to a Group of Daisy-Chained Devices*

### **Daisy-Chain Read-Mode Example**

Once properly configured, daisy-chained devices are always addressed as a group. Only full N x 16-bit frames should be used with a chain of N devices. Note that in a daisy-chain, a read transaction is always interpreted as a request for data, with the requested data being provided during the following transaction within the internal transaction log (LOG).

[Figure 8](#page-24-0) shows an example of a multiple-transaction read-mode operation from arbitrary supervisory monitor registers. Here each transaction reads from the same address for all devices; this is not required, but may be recommended to simplify record keeping. Also note the µC receives the previously requested data during the following transaction (regardless of read/write mode).

Note the data provided in the LOG readback frames is fetched during the transaction where it is to be read back (rather than at the end of the transaction where it was requested). This ensures the latest information is provided to the µC.

Finally, one could imagine continuously repeating transactions 2 and 3 to realize a continuous-monitoring sequence of critical-device performances. Once the sequence is set up, communication overhead is minimized, since data is continuously provided to the µC, with negligible latency due to timing of the fetch operation. This sequence can be extended to a series of monitor readback commands of arbitrary length.

### **Safety PullUp/Pullown Resistors**

To guard against broken SPI interface connections, the MAX20096 includes internal safety terminations on all interface input ports. SCLK and SDI have internal pulldowns to AGND. CSB and RESETB (if present) have internal pullups to V<sub>IO</sub>. All safety resistors are 100kΩ nominal.

The internal safety resistors can be individually enabled or disabled using SPI configuration bits (SFT\_CLK, SFT\_SDI, SFT\_CSB, SFT\_RB) with a high state (default), indicating that safety termination is enabled/engaged and a low state, indicating it is disengaged. This allows the user to eliminate loading currents when the safety resistors are not needed. Note pullup resistors to  $V_{IO}$  will still have a resistor and diode connection to  $V_{1O}$  even if disengaged (limiting CSB and RESETB voltages to  $V_{1O}$  + 0.3V to avoid conduction).

<span id="page-24-0"></span>![](_page_24_Figure_11.jpeg)

*Figure 8. Reading from a Group of Daisy-Chained Devices*

### **SPI Transactions**

### **Write-Mode Transactions**

A properly constructed write mode transaction will be made up of N 16-bit data frames. Each SDI data frame from the master (or the previous device in the chain) will contain a R/WB bit, a four bit Address or Command, a parity bit, and ten bits of Input Data or Instructions. During a write mode transaction, the MAX20096 will output data on the SDO line; both transaction log and repeated transaction data will be transferred through SDO. The MAX20096 will only accept and execute qualified SPI transactions, based on the last 16 bits of data received. Details of write mode transactions are explained below and summarized in [Figure 9.](#page-25-0)

Note there is no difference in MAX20096 behavior in standard and daisy-chain configurations during write mode transactions. This is required so that devices hooked up in daisy-chain configurations can be written into daisy-chain mode ( $DCHN = 1$ ).

**Write Bit — R/WB = 0 (DIN15):** Write-mode transactions are identified by  $R/WB = 0$  in the MSB position of a 16-bit data frame.

**Address** — **A[3:0] (DIN[14:11]):** Write-mode transactions allow new information to be written to internal configuration registers within the device. The configuration register address to be written is indicated by A[3:0] within the data frame. In this format, up to 16 register addresses are supported (0\h thru F\h) for write-mode access.

**SDI Parity Bit — Pin (DIN10):** Write-mode transactions are protected by a parity bit (P) facilitating an odd parity check on the SDI data frame. The parity bit for each 16-bit data frame is calculated by the sending device (master) as the inverse of the bit-wise XOR of the 15 bits of information in the data frame. The sending device (master) must embed the correct parity bit (P) within each data frame for the transaction to qualify for execution:

P = NOT( XOR(R/WB, A3, A2, A1, A0, D9, D8, D7, D6, D5, D4, D3, D2, D1, D0) )

The receiving device (slave) only accepts/executes the command if the bit-wise XOR of the entire frame content, including the parity bit, is 1 (indicating an odd number of 1s are present in the 16-bit data frame, as received):

OK = XOR(R/WB, A3, A2, A1, A0, P, D9, D8, D7, D6, D5, D4, D3, D2, D1, D0) )

**Input Data** — **DIN[9:0] (DIN[9:0]):** The 10 LSBs of data in the 16-bit data frame represent data to be written to the requested register, or describe internal operations to be executed.

**Output Data** — **LOG[15:0] and Delayed DIN[15:0]:**  During write-mode transactions, the MAX20096 outputs data through the SDO line.

<span id="page-25-0"></span>![](_page_25_Figure_15.jpeg)

*Figure 9. SPI Write-Mode Transactions*

In write mode, the MAX20096 relays the contents of the internal transaction log register (LOG[15:0]) through SDO during the 16-bit data frame immediately following the falling edge of CSB. See the *[Internal Transaction Log](#page-29-0)* section for a detailed explanation of content.

If further SCLK cycles are provided in the transaction (as required for daisy-chain applications), the MAX20096 relays the previously received SDI data frame with a 16-cycle delay out through the SDO port, providing the previous data frame content without modification. This is required to allow the write-mode instructions to be propagated to the next device in a daisy-chain configuration.

**Note:** This method also provides the µC an opportunity to check the SPI interface integrity, since the transaction log content of the previously qualified/executed transaction (N x 16 bits) is relayed back to the µC through SDO during each complete single or extended transaction.

**Write Mode Qualification Check (SPI\_ERR):** To qualify for write-mode execution, the following conditions must be met:

- SPI transaction must be exactly N  $\times$  16 bits in length (no CLK\_ERR recorded)
- SDI data frame parity check must pass (no PAR ERR recorded)
- A[3:0] must select a valid write-accessible register or command (no RW\_ERR recorded)
- RESETB must not have been asserted during the transaction (no RW\_ERR recorded)

If the SPI transaction is qualified, the instruction is executed, any requested internal register contents are updated, and the internal transaction log updated to indicate the successful transaction.

If the SPI write transaction is not qualified, the instruction is not executed, the device's internal SPI\_ERR indicator and appropriate SPI diagnostic bit are set, and the internal transaction log updated to indicate the failed transaction. The SPI\_ERR bit is returned in response to later read- and

write-mode transactions, notifying the µC that the SPI interface may be compromised.

### **Read-Mode Transactions**

A properly constructed read-mode transaction is made up of N 16-bit data frames. Each SDI data frame from the master (or the previous device in the chain) contains a R/WB bit, 4-bit address request, parity bit, and 10 bits of data set to all zeros (000\h). During a read-mode transaction, the MAX20096/MAX20097 output data on the SDO line; the content of the SDO data frame is determined by the device configuration (standard or daisy-chain), as described in detail below. The MAX20096 only accepts qualified SPI transactions, based on the last 16 bits of data received. Details of read-mode transactions are explained below and summarized in [Figure 8](#page-24-0).

**Note:** There is no difference in MAX20096 behavior in standard and daisy-chain configurations during readmode transactions after the initial 16-bit data frame following a CSB falling edge; however, the data presented on SDO during the initial 16-bit data fame depends on the device configuration mode (DCHN and ST/AB). To provide predictable readback results, devices connected in daisy-chain configurations should be written into daisychain mode (DCHN = 1) prior to performing any readmode transactions.

**Read Bit** — **R/WB = 1 (DIN15):** Read-mode transactions are identified by R/WB = 1 in the MSB position of a 16-bit data frame.

**Address** — **A[3:0] (DIN[14:11]):** Read-mode transactions allow new information to be read from internal registers within the device. The register address to be read back is indicated by A[3:0] within the data frame. In this format, up to 16 register addresses are supported (0\h thru F\h) for read-mode access.

**SDI Parity Bit — Pin (DIN10):** Read-mode transactions are protected by a parity bit (P), facilitating an odd parity check on the SDI data frame. The parity bit for each 16-bit data frame is calculated by the sending device (master) as the inverse of the bit-wise XOR of the 15 bits of information in the data frame. The sending device (master) must embed the correct parity bit (P) within each data frame for the transaction to qualify for execution, since DIN[8:0] needs to be all zeros for read-mode qualification checks, the parity calculation can be simplified:

P = NOT( XOR(R/WB, A3, A2, A1, A0, D9, D8, D7, D6, D5, D4, D3, D2, D1, D0) )

The receiving device (slave) only accepts/executes the transaction if the bit-wise XOR of the entire frame content, including the parity bit, is 1 (indicating an odd number of 1s are present in the 16-bit data frame as received):

OK = XOR(R/WB, A3, A2, A1, A0, P, D9, D8, D7, D6, D5, D4, D3, D2, D1, D0) )

**Input Data** — **DIN[9:0] (DIN[9:0]):** The 10 LSBs of data in a read-mode 16-bit data frame must be set to zero  $(000 \hbox{h})$ .

### **Standard Output Data** — **Current Status[3:0] + Data Requested[9:0] and Delayed DIN[15:0]**

The MAX20096 operating in standard mode (DCHN =  $0$ ) relays the SPI\_ERR status, up to 4 bits of general status data (ST[3:0]), a calculated SDO parity bit covering the entire 16-bit SDO frame, and the 10 bits of data requested by A[3:0] in direct response to an incoming read-mode transaction.

Although not recommended or required in standard read mode, if further SCLK cycles are provided in the transaction (as would be required for daisy-chain applications), the MAX20096 relays the previously received SDI data frame with a 16-cycle delay out through the SDO port, providing the previous data frame content without modification.

Note that standard mode readback data is fetched when A[3:0] is known, and may not be accurate or current if cleared by RESETB activity later during the SPI read transaction.

### **Daisy-Chain Output Data** — **LOG[15:0] and Delayed DIN[15:0]**

The MAX20096 relays the contents of the internal transaction log (LOG[15:0]) through SDO during the 16-bit data frame immediately following the falling edge of CSB. See the *[Initial Transaction Log](#page-30-0)* section for a detailed explanation of content. Conceptually, in daisy-chain mode, the register data requested from each device with a readmode transaction will be provided during the following SPI transaction, which is required since daisy-chained devices must execute the command present in the last 16 bits of the transaction. Also, once a device is programmed into daisy-chain mode, there is no difference in SDO content for read- and write-mode transactions. The latest LOG is always returned during the initial 16-bit data fame.

![](_page_27_Figure_14.jpeg)

*Figure 10. SPI Read Mode Transactions*

If further SCLK cycles are provided in the transaction (as required for daisy-chain applications), the MAX20096 will relay the previously received SDI data frame with a 16 cycle delay out through the SDO port, providing the previous data frame content without modification. This is required to allow the read mode instructions to be propagated to the next device in a daisy-chain configuration.

This method also provides the  $\mu$ C an opportunity to check the SPI interface integrity, since the LOG content of the previously qualified/executed transaction (N x 16 bits) will be relayed back to the µC through SDO during each complete single or extended transaction.

Note that in daisy-chain mode readback data will be fetched at the beginning of the following SPI transaction, and may not be accurate or current if cleared by RESETB activity later during the SPI transaction.

### **SDO Parity Bit** — **Po (DO10)**

Like the SDI parity bit, the SDO (PO) bit is calculated as the inverse of the bit-wise XOR of the 15 bits of information in the data frame:

P(SDO) = NOT( XOR(R/W, A/ST3, A/ST2, A/ST1, A/ST0, D9, D8, D7, D6, D5, D4, D3, D2, D1, D0 )

The master can perform an interface parity check on the returned SDO frame, passing the check if the bit-wise XOR of the 16-bit data frame content, including the parity bit, is 1 (indicating an odd number of 1s are present in the 16-bit data frame as received):

 $OK(UC) = XOR( SPI ERR, A/ST3, A/ST2, A/ST1, A/ST0,$ P, D9, D8, D7, D6, D5, D4, D3, D2, D1, D0 )

### **Read-Mode Qualification Check (SPI\_ERR):**

To qualify for read-mode execution, the following conditions must be met:

- SPI transaction must be exactly N x 16 bits in length (no CLK\_ERR recorded)
- SDI data-frame parity check must pass (no PAR\_ ERR recorded)
- DIN[9:0] must be all zeros (no RW\_ERR recorded)

If the SPI transaction is qualified, the instruction is executed, any clear-on-read internal register contents updated, and the internal transaction log updated with the content requested by the successful transaction.

If the SPI read transaction is not qualified, the instruction is not executed, the device's internal SPI\_ERR indicator and appropriate SPI diagnostic bit are set, and the internal transaction log updated to indicate the failed transaction. This SPI ERR bit will be returned in response to later readand write-mode transactions, notifying the  $\mu$ C that the SPI interface may be compromised.

### **SPI\_ERR and SPI Diagnostic Bits**

In the event the MAX20096 is provided with an unqualified transaction, the SPI\_ERR bit will be set to 1, allowing the master to observe the bit and be aware of the problem during every subsequent transaction.

In addition to the SPI\_ERR bit, detailed SPI diagnostic bits are available to help diagnose the interface:

- CLK ERR Issued for read- or write-mode transactions not exactly N x 16 bits in length
- PAR\_ERR Issued for read- or write-mode transactions that fail parity checks
- RW\_ERR Issued for write-mode transactions to invalid addresses, write-mode transactions during which RESETB was asserted, or read-mode transactions where DIN[9:0] was not 000\h

If multiple errors occur during a single transaction, only the first error is reported, in the order of precedence given above. This is done to aid identification of root cause (e.g., a malformed transaction 17 SCLK cycles in length would fail the clock check, but may also fail parity and address checks since the data is also likely misaligned as a result). In such a case, only the CLK\_ERR SPI diagnostic bit would be set.

All SPI diagnostic bits are clear-on-read, meaning once asserted, they continue to read back as high until the content is cleared by reading back the SPI configuration register with a qualified read-mode transaction; the MAX20096 keeps a cumulative list of all SPI failure types observed during failed transactions.

Note that transactions processed after any SPI diagnostic bit is set and remains high will be qualified and executed/accepted/logged normally, with their qualification determined by their inclusion in the internal transaction log. Only transactions that individually fail qualification checks are shown as unqualified in the following internal transaction log .

### <span id="page-29-0"></span>**Internal Transaction Log**

The internal transaction log (LOG[15:0]) is updated on the CSB rising edge concluding each SPI transaction. The contents of the log are determined by the read/write mode of the transaction, whether the transaction was qualified and executed, and the whether the MAX20096 is configured for standard or daisy-chain connections (DCHN), and if in daisy-chain mode, the setting of the ST/AB configuration bit. Details of internal transaction log content is explained below and summarized in [Table 1.](#page-29-1)

### **Write-Mode Transaction Log (Standard and Daisy-Chain Mode)**

If the completed transaction is qualified/executed in write mode, upon execution, the device stores the current SPI\_ERR status, the executed A[3:0], an SDO parity bit, and DIN[9:0] content as LOG[15:0]. This allows the µC to frequently check SPI interface integrity and respond to the last transaction with minimal communication overhead during every write-mode command issued. **Note:** This is the previously executed transaction data, not the internal content of any registers modified as a result of the transaction. Use a read-mode transaction if an explicit verification of internal register content is desired.

### **Read-Mode Transaction Log (Standard Mode)**

If the completed transaction is qualified in read mode and the device is configured in standard mode (DCHN  $= 0$ ), the device will provide the current SPI\_ERR status, requested address A[3:0], a calculated SDO parity bit, and the current device status (up to 10 bits) as LOG[15:0]. This allows the uC to frequently check SPI interface integrity, respond to the last transaction and device status with minimal communication overhead in standard connections during every write-mode command issued. **Note:** The parity and status information provided is fetched during the subsequent write-mode transaction (rather than being latched at the time of read-mode execution), providing the most current device information available.

### **Read-Mode Transaction Log (Daisy-Chain Mode)**

If the completed transaction is qualified in read mode and the device is configured in daisy-chain mode (DCHN = 1), the device provides the current SPI\_ERR status, either the requested address A[3:0] or up to 4 bits of status information (ST[3:0] if the ST/AB bit = 0 or 1, respectively), a calculated SDO parity bit, and the requested register data D[9:0] as LOG[15:0]. The initial SDO data frame provided during a following transaction will include the requested readback data from each device in the chain. This allows the µC to confirm register contents, device status, or requested supervisory/output data in daisy-chain configurations. The register and status information (if applicable) provided is fetched during the subsequent SPI transaction (rather than being latched at the time of execution), providing the most current device information available.

![](_page_29_Picture_607.jpeg)

### <span id="page-29-1"></span>**Table 1. Internal Transaction Log Contents**

### **Unqualified Transaction Log**

If the previous transaction was unqualified and rejected, the device stores the current SPI ERR status = 1 as LOG[15], as calculated SDO parity parity bit as LOG[10], and the current/cumulative SPI diagnostic error and hardware reset status will be returned as LOG[9:6], all remaining LOG bits will be set to zero. This allows the µC to be made aware of the transaction failure during the following transaction.

### <span id="page-30-0"></span>**Initial Transaction Log**

If there was no previous transaction due to a powercycling event, the device returns the current SPI\_ERR status = 0 as LOG[15], zeros in the address space, and a calculated SDO parity bit as LOG[10]. The data bits return the device REV ID[5:0], along with 9\h, allowing the  $\mu$ C to confirm integrity of the SDO data path and perform an odd-parity check on the initial SPI transaction following a POR event.

### **Diagnostics**

The MAX20096 has several diagnostic features that are mentioned in the following sections.

### **Description of Different Diagnostics Thermal Warning [TH\_WARN]**

When the junction temperature exceeds 150°C, the thermal-warning flag is set. Once the flag is set it is cleared on a read, only if the junction temperature is below the thermal-warning threshold.

### **Thermal Shutdown [TH\_SHDN]**

Thermal-shutdown temperature is internally fixed at 165°C(typ). Once the junction temperature of the device exceeds this threshold, the thermal-shutdown flag is set. This is intended to protect the device from damage caused by overheating. Once thermal shutdown is activated, switching is turned off on both the buck regulators in the MAX20096, and the TH\_SHDN bit is set to 1. Switching restarts when the junction temperature goes below the thermal-warning temperature. The TH\_SHDN flag is latched and cleared on read only if the problem has been resolved.

### **Open LED\_ String (OPEN1, OPEN2)**

The open LED flag is set in string 1 when the LED current in string 1 is 25% below the programmed value. This is indicated by OPEN1 = 1. The open LED flag is set in string 2 when the LED current is 25% below the programmed value. This is indicated by OPEN2 = 1. Both the OPEN1 and OPEN2 flags are latched, but are cleared

on read if the problem has been resolved. Open detection does not disable the LED strings.

## **Short LED\_ String (SHORT1, SHORT2)**

This flag is set when a short is detected in the LED strings. SHORT1 is set when the voltage on OUT1 is below the short threshold programmed in V\_SHORT1. SHORT2 is set when the voltage on OUT1 is below the short threshold programmed in V\_SHORT2. The flag is cleared on read if the short has been removed. The voltage is monitored only when the PWM dimming for the specific channel is high.

### **Overcurrent on LED\_ String (OVERC1, OVERC2)**

The OVERC flag is set when the current in the string exceeds the programmed value by 20%. Once this flag is set, the specific output is latched off and the flag is latched. POR cycling is required to reset the flag and restart switching in the faulty channel.

### **SPI Errors (CNFG\_SPI)**

Errors in SPI are reported separately in the CNFG\_SPI register. See the *Register Map* section for more details on these errors.

### **Read/Write Configuration Registers vs. RESETB (CNFG\_SEL = 0/1)**

The MAX20096 can be configured by the SPI interface using write-mode transactions to configuration registers. The configuration register contents can also be verified through readback. Write-mode transactions to addresses other than those listed here are not accepted and result in an SPI transaction error being reported. In write mode, all unused bits are don't care (but subject to parity checks). In read mode, all unused bits are read back as low.

All configuration register content is returned to default values if RESETB is asserted. Read-mode transactions for all registers are supported when RESETB is asserted. Write-mode transactions conducted during periods where RESETB is asserted are not accepted and result in an SPI transaction error being reported. The one exception is the CNFG SPI (1\h) register, which allows the SPI interface to continue to operate as configured during and after periods where RESETB is asserted. Detailed information on all configuration registers is provided in the *Register Map* section.

If CNFG  $SEL = 0$ , so-called fail-safe mode, the default POR values are used for configuration. If CNFG SEL = 1, registers 2\h through 7\h can be programmed and used from these SPI setting.

# **Register Map**

![](_page_31_Picture_283.jpeg)

### **NO\_OP (0x00)**

NO OP is a read/write access register that has no impact on the ICs' operations. While NO OP transactions will be qualified and subject to parity checks, all data in NO\_OP transactions are ignored and not stored internally.

NO OP write-mode transactions are primarily useful when modifying register contents of one device in a daisy-chain without disturbing operation of the other devices in the chain.

When read back, NO\_OP data content returns the 6-bit Revision ID and 9\h in the lower nibble to allow the μC to verify the SPI interface operation.

![](_page_32_Picture_182.jpeg)

![](_page_32_Picture_183.jpeg)

## **CNFG\_SPI (0x01)**

CNFG\_SPI is a read/write access register that controls how the SPI is configured (for standard or daisy-chain connections), and whether the internal safety terminations are engaged.

In read mode, four interface status bits are added. HW\_RST notifies the user of RESETB activity, and the SPI interface error indicator bits (ERR) show what type(s) of SPI transaction errors have occurred for the ICs since CNFG SPI was last read. Once read back, their status is returned to zero (clear-on-read). SPI\_ERR is the combination of the three error indicator bits:

- SPI\_ERR = (CLK\_ERR or PAR\_ERR or RW\_ERROR)
- CNFG\_SPI is not reset by RESETB, allowing the SPI interface to continue to function as configured during and after RESETB assertions. Write transactions to CNFG\_SPI while RESETB is asserted are also accepted, allowing the interface to be configured even in the event of a RESETB fault. CNFG\_SPI(1\h) is the only register where these exceptions apply.

![](_page_33_Picture_278.jpeg)

![](_page_33_Picture_279.jpeg)

## **CNFG\_GEN (0x02)**

CNFG\_GEN is a read/write access register that controls the enabling and disabling of the Bucks, PWM dimming, and sets frequency.

![](_page_34_Picture_237.jpeg)

![](_page_34_Picture_238.jpeg)

## **CNFG\_CRNT1 (0x03)**

CNFG\_CRNT1 is a read/write access register that independently sets the LED output current provided by the MAX20096 output and the output-voltage short-detection thresholds applied on OUT1 for Channel 1.

![](_page_35_Picture_153.jpeg)

![](_page_35_Picture_154.jpeg)

## **CNFG\_CRNT2 (0x04)**

CNFG\_CRNT2 is a read/write access register that independently sets the LED output current provided by the MAX20096 output and the output-voltage short-detection thresholds applied on OUT2 for Channel 2.

![](_page_36_Picture_152.jpeg)

![](_page_36_Picture_153.jpeg)

## <span id="page-37-0"></span>**CNFG\_TMNG (0x05)**

CNFG\_TMNG sets two types of timing parameters used by the ADC measurement sequencer.

TM\_OUT sets the length of time the sequencer will wait for the PWM signal to go high (the output channel is activated) before moving on to the next measurement, ensuring the sequencer does not hang when the PWM duty cycle is zero.

DLY1 and DLY2 bits set the measurement delay from the point where the PWM signal goes high to the beginning of the ADC acquisition cycle. This delay ensures the output voltage has adequate time to settle before being measured.

![](_page_37_Picture_252.jpeg)

![](_page_37_Picture_253.jpeg)

### **CNFG\_PWM1 (0x06)**

CNFG\_PWM1 is a read/write access register that independently controls the PWM duty-cycle setting of the MA20096 output Channel 1.

![](_page_37_Picture_254.jpeg)

![](_page_37_Picture_255.jpeg)

## **CNFG\_PWM2 (0x07)**

CNFG\_PWM2 is a read/write access register that independently controls the PWM duty-cycle setting of the MAX20096 output Channel 2.

![](_page_38_Picture_263.jpeg)

![](_page_38_Picture_264.jpeg)

### <span id="page-38-0"></span>**MON\_VBUCK1 (0x0A)**

MON\_VBUCK1 is a read-only access register that reads back the buck output voltage measurements on OUT1 for the MAX20096 output Channel 1.

An exception bit is activated if 1) the PWM signal does not go high before the ADC sequencer timeout counter expires (indicating the channel measurement was skipped due to inactivity), or 2) the PWM on-cycle does not allow sufficient time for the configured measurement delay and ADC sampling interval. See the *[CNFG\\_TMNG \(0x05\)](#page-37-0)* register for details on these related timing settings.

![](_page_38_Picture_265.jpeg)

![](_page_38_Picture_266.jpeg)

### **MON\_VBUCK2 (0x0B)**

MON\_VBUCK2 is a read-only access register that reads back the buck output-voltage measurements on OUT2 for the MAX20096 output Channel 2.

See the *[MON\\_VBUCK1 \(0x0A\)](#page-38-0)* register for further details on registers of this type.

![](_page_39_Picture_239.jpeg)

![](_page_39_Picture_240.jpeg)

## **MON\_LED1 (0x0C)**

MON\_ILED1 is a read-only access register that reads back the LED string output current supplied by output Channel 1 during active duty cycles.

![](_page_39_Picture_241.jpeg)

![](_page_39_Picture_242.jpeg)

## **MON\_LED2 (0x0D)**

MON\_ILED2 is a read-only access register that reads back the LED string output current supplied by output Channel 2 during active duty cycles.

![](_page_40_Picture_210.jpeg)

![](_page_40_Picture_211.jpeg)

## **MON\_TEMP (0x0E)**

MON\_TEMP is a read-only access register that reads back the temperature measurement supplied by the MAX20096.

![](_page_40_Picture_212.jpeg)

![](_page_40_Picture_213.jpeg)

## **GEN\_STAT (0x0F)**

GEN\_STAT is a read-only access register that reads back general status information from the MAX20096. The register provides information on the dual buck LED output strings, and thermal-monitor operations and warnings.

GEN\_STAT[9:0] are combined and returned as ST[3:0] in readback LOGs (for DCHN = 0, and for DCHN = 1, ST/AB = 1) as follows:

ST[3] = OVP = (OVP1 or OVP2)

ST[2] = OVERC = (OVERC1 or OVERC2)

ST[1] = LED\_FAULT = (SHORT1 or SHORT2, or OPEN1 or OPEN2)

ST[0] = TH\_FAULT = (TH\_SHDN or TH\_WARN)

Overcurrent conditions still serve as a warning to the customer. Due to configurable current-threshold setting, it is up to the user whether to shut down the buck of the affected channel.

![](_page_41_Picture_265.jpeg)

![](_page_41_Picture_266.jpeg)

![](_page_41_Picture_267.jpeg)

![](_page_42_Picture_194.jpeg)

## **PCB Layout Guidelines**

For proper operation and minimum EMI, PCB layout should follow the guidelines below:

- 1) Large switched currents flow in the IN and PGND pins and the input bypass capacitors. The loop formed by the input bypass capacitor should be as small as possible by placing this capacitor as close as possible to the IN and PGND pins. The input capacitor, device, output inductor, and output capacitor should be placed on the same side of the PCB, with the connections made on the same layer.
- 2) Place an unbroken ground plane on the layer closest to the surface layer with the inductor, device, and the input and output capacitors.
- 3) The surface area of the LX and BST nodes should be as small as possible to minimize emissions.
- 4) The exposed pad on the bottom of the package must be soldered to ground so that the pad is connected to ground electrically and also acts as a heatsink thermally. To keep thermal resistance low, extend the

ground plane as much as possible, and add thermal vias under and near the device to additional ground planes within the circuit board. In a synchronous rectifier, the high-speed gate-drive signals can generate significant conducted and radiated EMI. This noise can couple with high-impedance nodes of the IC and result in undesirable operation. A small amount of resistors (4Ω to 10Ω), in series with the gate-drive signals are recommended to slow the slew rate of the LX node and reduce the noise signature. They also improve the robustness of the circuit by reducing the noise coupling into sensitive nodes.

- 5) The parasitic capacitance between switching node and ground node should be minimized to reduce common-mode noise. Other common layout techniques, such as star ground and noise suppression using local bypass capacitors, should be followed to maximize noise rejection and minimize EMI within the circuit.
- 6) Place a capacitor  $(C_{\text{BST}})$  as close as possible to the BST\_ and LX\_ pins.

## **MAX20096 Buck Matrix Diagram**

![](_page_44_Figure_3.jpeg)

# **MAX20097 Buck Matrix Diagram**

![](_page_45_Figure_3.jpeg)

## <span id="page-46-0"></span>**Ordering Information**

![](_page_46_Picture_140.jpeg)

*/V denotes an automotive qualified part.*

*+Denotes a lead(Pb)-free/RoHS-compliant package. \*EP = Exposed pad.*

## **Chip Information**

PROCESS: BiCMOS

## **Package Information**

For the latest package outline information and land patterns (footprints), go to **[www.maximintegrated.com/packages](http://www.maximintegrated.com/packages)**. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

![](_page_46_Picture_141.jpeg)

## **Revision History**

![](_page_47_Picture_101.jpeg)

For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

*Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses*  are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) *shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.*

![](_page_48_Picture_0.jpeg)

Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов;
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits,General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.

![](_page_48_Picture_19.jpeg)

### **Как с нами связаться**

**Телефон:** 8 (812) 309 58 32 (многоканальный) **Факс:** 8 (812) 320-02-42 **Электронная почта:** [org@eplast1.ru](mailto:org@eplast1.ru) **Адрес:** 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.