## High-Voltage, Self-Powered, Half-bridge Motor Driver with

 Integrated Device Protection and System Monitoring
## Product Highlights

## Highest Performance and Design Flexibility

- Fully integrated half-bridge stage with up to $98 \%$ efficiency
- Eliminates external heat sink at rated continuous RMS current
- 600 V N-channel power FREDFETs
- Ultra-soft, fast recovery diode
- Accurate instantaneous phase current information output (BRD126X)
- Eliminates external sensing and amplification circuitry
- Self-biased low-side and high-side drivers
- Eliminates need for auxiliary power supply
- Small footprint surface mount inSOP-24C package
- Exposed pads enable heat sinking through PCB
- Controlled FREDFET switching speed reduces EMI

Enhanced Safety and Reliability Features

- Adustable cycle-by-cycle current limit for both FREDFETs
- Fail-safe operation
- Internal dual level thermal overload protection
- Self-configuring system level monitoring input
- Four level DC bus undervoltage
- DC bus overvoltage
- System temperature
- Adaptive dead time
- Simultaneous conduction lockout protection


## Status Interface

- Bi-directional bussed open Drain single wire interface
- Reports status updates to system MCU
- Successful power-up
- Internal over-current or temperature faults
- System level faults
- Includes device identification
- Status query through system MCU
- Device fault reset through system MCU


## Applications

- 2- or 3-phase high-voltage PM and BLDC motor drives
- Up to 300 W typical inverter output power
- Appliances including dish washers and refrigerators
- Condenser fans in high efficiency air conditioners


## Description

The BridgeSwitch ${ }^{\top M}$ family of integrated half-bridges dramatically simplifies the development and production of high-voltage inverter driven 2- or 3-phase PM or BLDC motor drives. It incorporates two high-voltage N -channel power FREDFETs with low and high-side drivers in a single small-outline package. The internal power FREDFETs offer ultra-soft and ultrafast diodes ideally suited for hard switched inverter drives. Both drivers are self-supplied eliminating the need for an external auxiliary power supply. BridgeSwitch provides a unique instantaneous phase current output signal simplifying implementation of sensor-less control schemes. The low-profile, compact footprint surface mount package offers extended creepage distances and allows heat sinking of both power FREDFETs through the printed circuit board.

BridgeSwitch offers internal fault protection functions and external system level monitoring. Internal fault protection includes cycle-by-


Figure 1. Typical 3-Phase Inverter Schematic (BRD126X).


Figure 2. InSOP-24C Package (Top and Bottom Sides).

| Product Family |  |  |
| :--- | :---: | :---: |
| Product $^{\mathbf{3}}$ | DC Output <br> Current $^{\mathbf{1}}$ | Continuous <br> RMS Current $^{\mathbf{2}}$ |
| BRD1160C / <br> BRD1260C | 1.0 A | 0.22 A |
| BRD1161C / <br> BRD1261C | 1.7 A | 0.50 A |
| BRD1163C / <br> BRD1263C | 3.0 A | 0.75 A |
| BRD1165C / <br> BRD1265C | 5.5 A | 1.00 A |

Table 1. Product Family.
Notes:

1. Continuous DC output current per FREDFET, calculated at $25^{\circ} \mathrm{C}$ case and $125^{\circ} \mathrm{C}$ junction temperature. Normally limited by internal circuitry
2. Continuous phase RMS current, internal self-supply, 340 V bus, trapezoidal commutation with 12 kHz high-side PWM, PCB heat sinking with $50^{\circ} \mathrm{C}$ case temperature rise.
3. Package: InSOP-24C
cycle current limit for both FREDFETs and two level thermal overload protection. External system level monitoring includes DC bus sensing with four undervoltage levels and one overvoltage level as well as driving external sensors such as an NTC. The bi-directional bussed single wire status interface reports observed status changes.


Figure 3. Functional Block Diagram BRD116X.


Figure 4. Functional Block Diagram BRD126X.

## Pin Functional Description

## HIGH-SIDE DRAIN (HD) Exposed Pad

The HD exposed pad is the electrical connection to the high-side power FREDFET Drain connection. It is also the input for the internal low-side and high-side self-supply circuitry.
EXTERNAL CURRENT LIMIT LOW-SIDE (XL) Pin (Pin 1)
This pin connects to a resistor to set the cycle-by-cycle current limit for the low-side power FREDFET.
PHASE CURRENT OUTPUT (IPH) Pin (Pin 2, BRD126X)
This pin connects to a small signal resistor and provides low-side FREDFET Drain current information. The pin should be left floating if the function is not used. Function is not available with BRD116X.
SIGNAL GROUND (SG) Pin (Pins 3 and 10)
These pins are the ground reference connection for low-side controller small signal pins and the system micro-controller.
BYPASS LOW-SIDE (BPL) Pin (Pin 4)
This pin connects to the external bypass capacitor for the low-side controller and FREDFET Gate driver.

## CONTROL INPUT LOW-SIDE (INL) Pin (Pin 5)

Active high logic level control input for the low-side power FREDFET.
CONTROL INPUT HIGH-SIDE (/INH) Pin (Pin 6)
Active low logic level control input for the high-side power FREDFET.

## STATUS COMMUNICATION (FAULT) Pin (Pin 7)

This open Drain pin connects to an I/O port of the system microcontroller to provide a status update. The pin should be connected to SIGNAL GROUND if the function is not used.

## SYSTEM MONITOR (SM) Pin (Pin 8)

This pin is a self-configuring system monitor input. It configures itself into a high-voltage bus sense input if a resistor is connected to the high-voltage bus at power-up. It configures itself into an external temperature sense input if a resistance is connected to SYSTEM GROUND at power-up. The pin should be connected to SIGNAL GROUND if the function is not used.
DEVICE ID (ID) Pin (11)
This pin programs the device ID at power-up.


Figure 5. Pin Configuration (Bottom View).
EXTERNAL CURRENT LIMIT HIGH-SIDE (XH) Pin (Pin 13)
This pin connects to a resistor to set the cycle-by-cycle current limit for the high-side power FREDFET. The resistor is referenced to HALF BRIDGE CONNECTION.

## BYPASS HIGH-SIDE (BPH) Pin (Pin 14)

This pin connects to the external bypass capacitor for the high-side FREDFET Gate driver. The capacitor is referenced to HALF BRIDGE CONNECTION.

## HALF-BRIDGE CONNECTION (HB) (Pin 16-19)

This pin connects to the Source of the high-side power FREDFET and to the Drain of the low-side power FREDFET. It is also the reference for the BYPASS HIGH-SIDE and the EXTERNAL CURRENT LIMIT HIGH-SIDE pins.

## LOW-SIDE SOURCE (LS) (Pin 24)

This pin is the low-side power FREDFET Source connection. It connects to the SIGNAL GROUND through a Kelvin connection.
NOT CONNECTED (NC) Pins (Pins 2 (BRD116X only) 9, 12, 15)
This pin is not connected and should be left floating. Pin 2 only applies to BRD116X.

## BridgeSwitch Functional Description

BridgeSwitch combines two high-voltage power FREDFETs, gate drivers and controllers into a single package. The FREDFETs are connected in a half-bridge configuration where their diode structure (ultra-soft and ultra-fast recovery) makes them ideal for hardswitched inverter-based motor drivers.

To reduce external components, the drive controllers feature integrated high-voltage current sources, allowing them to draw current directly from the high-voltage DC Bus. The high-side controller provides high-side status updates to the low-side controller which generates an instantaneous phase-current output signal (BRD126X). This unique capability allows the implementation of a sensor-less motor-control scheme. The controllers also ensure that the FREDFET turn-off is faster than turn-on resulting in an optimal balance between thermal performance and EMI.

BridgeSwitch offers integrated fault protection and system level monitoring via a bi-directional bussed single-wire status interface. Internal fault protection includes cycle-by-cycle current limit for both FREDFETs as well as two-level thermal overload protection. BridgeSwitch offers sophisticated DC-bus sensing, providing four undervoltage levels and one overvoltage level, and can also support external sensors such as an NTC. Figure 3 shows the functional block diagram of the device along with key features.

## BYPASS LOW-SIDE Pin and HIGH-SIDE Pin Regulator

The BYPASS LOW-SIDE pin and the BYPASS HIGH-SIDE pin have internal regulators that charge the BYPASS LOW-SIDE pin capacitor and the BYPASS HIGH-SIDE pin capacitor to $\mathrm{V}_{\text {BPL }}$ and $\mathrm{V}_{\text {BPH }}$ respectively. A current source connected to HIGH-SIDE DRAIN charges the BYPASS LOW-SIDE capacitor. Another current source connected to HIGH-SIDE DRAIN charges the BYPASS HIGH-SIDE capacitor whenever the low-side power FREDFET turns on. Both current sources start charging once the HD pin voltage reaches $\mathrm{V}_{\text {HD(START) }}(\min .50 \mathrm{~V}$ ). The BYPASS LOW-SIDE and the BYPASS HIGH-SIDE pins are the internal supply voltage nodes for the low-side and the high-side controllers and Gate drivers. When the low-side or the high-side power FREDFETs are on, the device operates from the energy stored in the BYPASS LOW-SIDE pin capacitor or the BYPASS HIGH-SIDE pin capacitor, respectively.
In addition, there are shunt regulators clamping the BYPASS LOW-SIDE pin to $\mathrm{V}_{\text {BPLLSHUNT) }}$ and the BYPASS HIGH-SIDE pin to $\mathrm{V}_{\text {BPH(SHUNT) }}$ when current is provided to the BYPASS LOW-SIDE pin and the BYPASS HIGH-SIDE pin from an external DC source through resistors (see


PI-8313-110518

Figure 6. External BPL Pin and BPH Pin Power Supply Example.
$R_{S L}$ and $R_{S H}$ in Figure 6). External supply voltage $V_{S \text { sup }}$ is greater than bypass shunt regulator voltage $\mathrm{V}_{\text {BPX(SSunt) }}$ plus the voltage drop of bootstrap diode $\mathrm{D}_{\text {SH }}$. A typical value is $\mathrm{V}_{\text {SUP }}=17 \mathrm{~V}$. Resistors $\mathrm{R}_{\mathrm{SL}}$ and $\mathrm{R}_{\mathrm{SH}}$ limit the external supply current to less than $12 \mathrm{~mA}(2-5 \mathrm{~mA}$ recommended). Shorting BPL pins or BPH pins from separate devices directly together is not recommended.

## BYPASS LOW-SIDE Pin and HIGH-SIDE Pin Undervoltage Threshold

The BYPASS LOW-SIDE pin and BYPASS HIGH-SIDE pin undervoltage circuitries disable the respective power FREDFET when either the BYPASS LOW-SIDE pin voltage or the BYPASS HIGH-SIDE pin voltage drops below $\mathrm{V}_{\text {BPL }}-\mathrm{V}_{\text {BPL(HYST) }}$ or $\mathrm{V}_{\text {BPH }}-\mathrm{V}_{\text {BPH(HYST), }}$, respectively, in steady-state operation. Once either the BYPASS LOW-SIDE pin voltage or the BYPASS HIGH-SIDE pin voltage fall below this threshold, it must rise back up to $\mathrm{V}_{\text {BPL }}$ or $\mathrm{V}_{\text {BPH }}$ respectively to enable power FREDFET switching.

## BYPASS LOW-SIDE Pin and HIGH-SIDE Pins Capacitor Selection

Capacitors connected to the BYPASS LOW-SIDE pin and BYPASS HIGH-SIDE pin supply bias current for the low-side and the high-side controller and deliver the required Gate charge for turning on the low-side or the high-side power FREDFET. The BYPASS HIGH-SIDE pin capacitor supplies the high-side controller bias current over a time interval which is a function of the high-side commutation duty ratio and PWM frequency. The recommended maximum voltage ripple at the BYPASS HIGH-SIDE pin capacitor over this time interval is 250 mV . The minimum required capacitance value for both bypass low-side and bypass high-side is $0.33 \mu \mathrm{~F}$. The recommended bypass low-side capacitance is $1 \mu \mathrm{~F}$.
Given application operating conditions determine the required bypass high-side capacitance to keep ripple voltage below 250 mV . Figure 7 depicts the minimum recommended BYPASS HIGH-SIDE pin capacitance as function of high-side commutation duty ratio $D_{H S}$ and PWM frequency.


Figure 7. BYPASS HIGH-SIDE Pin Capacitance vs. High-Side Commutation Duty Ratio and PWM Frequency.

Note that multilayer chip capacitors (MLCC) can exhibit a significant DC bias characteristic. Selecting a BYPASS HIGH-SIDE pin capacitor (according to Figure 7) needs to take the possible capacitance reduction into account when biasing at $\mathrm{V}_{\text {BPH }}$. Refer to the respective capacitor data sheet for details.
www.power.com


Figure 8. Minimum Low-Side Commutation Duty Ratio vs. BYPASS HIGH-SIDE Pin Capacitance and Low-Side PWM Frequency to Ensure Sufficient High-Side Self-Supply Current (High-Side Commutation Duty Ratio $\leq 0.95)$.
The BYPASS HIGH-SIDE pin capacitor recharges every time the low-side power FREDFET turns on. To ensure sufficient high-side self-supply current, the low-side power FREDFET on-time, as a function of chosen BYPASS HIGH-SIDE capacitance, low-side commutation duty ratio $D_{\text {LS }}$ and PWM frequency, should meet the minimum low-side commutation duty ratio requirement $\mathrm{D}_{\mathrm{LS}(\mathrm{MIN})}$ shown in Figure 8. Note the maximum recommended voltage ripple of 250 mV across the bypass high-side capacitor restricts the choice of possible capacitance values at lower PWM frequencies.

Minimum low-side commutation duty ratio $\mathrm{D}_{\text {LS(MIN) }}$ depicted in Figure 8 scales with the applicable maximum high-side commutation duty ratio in a given application. For example, the minimum low-side commutation duty ratio $D_{\text {LS(MII) }}$ in an application operating at $f_{\text {PWM }}=6 \mathrm{kHz}$ and a maximum high-side commutation duty ratio of $\mathrm{D}_{\text {HS(MAX) }}=0.95$ is
$D_{\text {LSMIN }}=0.0435 . D_{\text {LS(MIN) }}$ increases by a factor of $0.99 / 0.95$ to $D^{*}{ }_{\text {LSMIN })}$ $=0.0453$ if the same application operates for instance at a maximum high-side duty ratio of $\mathrm{D}_{\mathrm{HS}(\text { MAX })}=0.99$.


Figure 9. Recommended Power-Up Sequence with Self-supplied Operation.

| Time Point | Activity |
| :---: | :--- |
| $\mathrm{t}_{0}$ | - High-voltage DC bus is applied |
| $\mathrm{t}_{1}$ | - Internal current source starts charging BPL pin capacitor once HD pin voltage reaches $\mathrm{V}_{\text {HD(START) }}$ <br> - System MCU may start setting low-side power FREDFET control signal INL to high |
| $\mathrm{t}_{2}$ | - BPL pin voltage reaches $\mathrm{V}_{\text {BPL }}$ (typically 14.5 V ) <br> - Device determines extenal device settings <br> - Internal Gate drive logic turns on low-side power FREDFET after device setup completes and once INL becomes high or <br> if it is high already <br> - Internal current source starts charging BPH pin capacitor |
| $\mathrm{t}_{3}$ | - BPH pin voltage reaches $\mathrm{V}_{\text {BPH }}$ with respect to HB pin (typically 14.5 V ). <br> - Device starts communicating successful power-up through FAULT pin. <br> Note: The device does not send a status update if the internal power-up sequence did not complete successfully. |
| $\mathrm{t}_{4}$ | - BridgeSwitch is ready for state operation (indicated by communicated status update starting at time point $\mathrm{t}_{3}$ ) <br> - System MCU turns off low-side power FREDFET |

Table 2. Power-Up Sequence with Self-Supplied Operation.

## Power-Up Sequence with Self-Supply

BridgeSwitch devices have internal self-supply supporting commutation PWM frequencies up to 20 kHz . To ensure a sufficient supply voltage levels across the BYPASS LOW-SIDE pin capacitor and the BYPASS HIGH-SIDE pin capacitor at inverter start-up, the system micro-controller (MCU) should follow the recommended power-up sequence depicted in Figure 9.

Table 2 lists activities occurring during the recommended power-up sequence.
The BYPASS LOW-SIDE pin capacitor $\mathrm{C}_{\mathrm{BPL}}$, the BPL pin charge current $\mathrm{I}_{\mathrm{CH1(LS)}}$, and the BYPASS LOW-SIDE pin voltage $\mathrm{V}_{\text {BPL }}$ determine the charging time $\mathrm{t}_{\text {BPLC }}$ starting at time point t :

$$
t_{B P L C}=t_{2}-t_{1}=\frac{C_{B P L} \times V_{B P L}}{I_{C H 1(L S)}}
$$

The system MCU manages the power-up sequence by controlling the time point t 2 and duration $\mathrm{t}_{\text {INLS }}$ for turning on and off the low-side power FREDFET. The MCU may pull the CONTROL INPUT LOW-SIDE pin high any time after the full DC bus voltage is available (time point $\mathrm{t}_{1}$ ). However, the device enables power MOSEFT switching only after the BYPASS LOW-SIDE pin voltages reaches $\mathrm{V}_{\text {BPL }}$ (typically 14.5 V ) and the device setup completes. The device also reports a first status update through the FAULT pin once $\mathrm{V}_{\text {BPL }}$ reached typically 14.5 V
The high-side controller reports internally its status to the low-side controller at time point t 3 after the BYPASS HIGH-SIDE pin voltage reaches $\mathrm{V}_{\text {BPH }}$ (typically 14.5 V ) with respect to the HALF-BRIDGE CONNECTION pin. This is followed by a device status update to the system MCU through the STATUS COMMUNICATION pin.

A minimum low-side FREDFET on-time $\mathrm{t}_{\text {INLs }}$ is required for charging the BYPASS HIGH-SIDE pin capacitor, device setup, and status update communication through the FAULT pin. It is controlled by the system MCU and depends on the selected capacitance CBPH:

$$
t_{I N L S}=t_{4}-t_{2} \geq \frac{\mathrm{C}_{B P H} \times \mathrm{V}_{B P H}}{I_{C H 1(H S)}}+1 \mathrm{~ms}
$$

The system MCU should proceed with the power-up sequence described above, if a latching thermal shutdown had occurred and it decides to restart the inverter by first sending a FAULT latch reset command (see Table 7 for details).

## Gate Drive Control Inputs

The low-side and high-side power FREDFETs are controlled through INL and /INH logic inputs. Both inputs are compatible with 3.3 V and 5 V CMOS logic levels. The low-side power FREDFET latches on or off


Figure 10. Simultaneous Conduction Lockout a) Not Active b) Active.
with the edge of the active high INL signal during steady-state operation. The high-side power FREDFET latches on or off with the edge of the active low /INH signal. The INL input has an internal weak pull-down and the /INH input has an internal weak pull-up. This prevents accidental power FREDFET turn-on in case one or both control inputs are floating.

BridgeSwitch integrates simultaneous conduction lockout protection. A latch inhibits turning on the low-side power FREDFET Gate drive circuitry until the rising edge of the high-side control signal /INH has occurred (see Figure 10). The latch also inhibits turning on the high-side power FREDFET Gate drive circuitry until the falling edge of the low-side control signal INL has occurred.
The inverse logic polarity of INL and /INH control inputs allows optionally tying both together for controlling both power FREDFETs with a single PWM signal. To prevent possible FREDFET cross conduction, the integrated Gate drive logic applies adaptive dead times as shown in Figure 11. The falling edge of the low-side power FREDFET control input INL triggers the $\mathrm{t}_{\text {DLH }}$ timer (Dead Time low-side power FREDFET off to high-side power FREDFET on). The integrated Gate control logic enables turning on the high-side FREDFET Gate drive only after $t_{\text {DLH }}$ expires. The rising edge of the high-side power FREDFET control input /INH triggers the $\mathrm{t}_{\text {DHLL }}$ timer (Dead Time high-side power FREDFET off to low-side power FREDFET on). The integrated Gate control logic enables turning on the low-side FREDFET Gate drive only after $\mathrm{t}_{\text {DHL }}$ expires.


Figure 11. Adaptive Dead Time a) INL and /INH Inputs Tied Together b) INL and /INH Inputs Separate.

## Device Internal High-Side Status Update

The BridgeSwitch high-side controller provides status updates to the low-side controller. The status update communicates triggered device level protection such as high-side power FREDFET over current or low-side power FREDFET over-temperature warning or shutdown. It also includes detected device faults such as XH pin short or open circuit and loss of high-side power supply. The high-side controller provides the internal status update every time the low-side power FREDFET turns on. For correct internal status updates, the system micro-controller has to set the INL control input high for at least $\mathrm{t}_{\text {INLH(сом) }}$ (see Figure 24 for details). INL input turn-on control signals shorter than $\mathrm{t}_{\text {INHL(COM) }}$ may cause incomplete internal status updates followed by the device reporting a "HS Driver not ready" status update (see Table 4).

## Adjustable Cycle-by-Cycle Current Limit

BridgeSwitch devices feature cycle-by-cycle current limit protection for both, the low-side and the high-side power FREDFET. As soon as the power FREDFET current exceeds the respective current limit level threshold after the leading edge blanking timer $\mathrm{t}_{\text {LEB }}$ expires, the device turns off the power FREDFET. The FREDFET stays off until a turn-off edge followed by a turn-on edge is received at the respective INL or /INH control input. The device will also report the respective over-current fault through the STATUS COMMUNICATION pin (see Table 4 for details).

The actual current limit level is programmed through the external small signal resistor $\mathrm{R}_{\mathrm{xL}}$ or $\mathrm{R}_{\mathrm{xH}}$ (see Figure 1) connected to either the EXTERNAL CURRENT LIMIT LOW-SIDE pin or to the EXTERNAL CURRENT LIMIT HIGH-SIDE pin. Figure 12 shows the relationship between the resistor connected to XL pin or XH pin and the programmed normalized current limit level normalized to the default current limit level $\mathrm{I}_{\text {LIM(DEF) }}$.

The recommended operating range for the actual set current limit level is $42 \%$ to $100 \%$ of $\mathrm{I}_{\text {LIM(DEF) }}$ and a resistance range for $\mathrm{R}_{\mathrm{xL}}$ or $\mathrm{R}_{\mathrm{xH}}$ of $44.2 \mathrm{k} \Omega$ to $133 \mathrm{k} \Omega$.

FREDFET switching is disabled for $\mathrm{R}_{\mathrm{xL}}$ or $\mathrm{R}_{\mathrm{xH}}$ values smaller than $35 \mathrm{k} \Omega$ and the device reports either a LS driver not ready or a HS driver not ready status update through the FAULT pin (refer to Table 4). This prevents inverter malfunction in case the programming resistor is accidentally short-circuited. The device continues to accept LS FREDFET turn-on signals in case it detects a short-circuit at the XH pin.


Figure 12. Cycle-by-Cycle Current Limit Level Programming Through EXTERNAL CURRENT LIMIT Pin.

A detected short-circuit at the XL pin will eventually cause the HS FREDFET switching to cease as well because the BPH pin capacitor is only re-charged when the LS FREDFET turns on. The normalized current limit level continues to fall below $42 \%$ down to $0 \%$ of $I_{\text {LIM(DEF) }}$ for $\mathrm{R}_{\mathrm{xL}}$ or $\mathrm{R}_{\mathrm{xH}}$ values greater than $133 \mathrm{k} \Omega$. This provides protection against possible XL pin or XH pin open circuit faults where the effective current limit threshold is 0 . However, below $42 \%$ the specified current limit level tolerance is not guaranteed.

Adding capacitors to the XL pin or XH pin is not recommended. www.power.com

## Device Over-Temperature Protection

BridgeSwitch devices feature an integrated dual level thermal overload protection. The device continuously monitors the temperature of the low-side power FREDFET. It will send a status update through the STATUS COMMUNICATION pin as soon as it reaches the lower Device Warning Temperature level $\mathrm{T}_{\mathrm{WA}}$ (see Table 4 for details). The device disables FREDFET switching permanently once the FREDFET temperature exceeds the Device Shutdown Temperature threshold $\mathrm{T}_{\text {SD }}$ to prevent device damage. Additionally it will report the over-temperature fault through the FAULT pin. System level monitoring through the SYSTEM MONITOR pin continues and the device will report any additionally occurring status changes through the STATUS COMMUNICATION pin. The system MCU can re-enable FREDFET switching by sending the fault latch reset command through the FAULT bus (see Table 7 for details). Alternatively operation may resume after a full power-up sequence initiated by the system MCU.

## Phase Current Information Output

BridgeSwitch BRD126X devices feature instantaneous motor winding phase current information through a resistor connected to the PHASE CURRENT OUTPUT pin. The voltage across the small signal resistor is a direct representation of the low-side power FREDFET Drain to Source channel current. The system MCU can digitize this voltage and use it for instance as an input for a chosen motor control algorithm. The device supports either independent phase current information through individual IPH pin resistors or a composite phase current signal through interconnected IPH pins with a single resistor as shown in Figure 13.


Figure 13. Phase Current Information through IPH Pin with BRD126X a) Individual Phase Currents b) Composite Phase Current.

The Phase Current Output Gain $\mathrm{g}_{\mathrm{IPH}}$ and the resistor $\mathrm{R}_{\mathrm{IPH}}$ connected to the PHASE CURRENT OUTPUT determine the voltage ${ }^{\mathrm{IPH}}$. a given phase current $\mathrm{I}_{\text {PHASE }}$ :

$$
V_{I P H}=R_{I P H} \times I_{P H A S E} \times g_{I P H}
$$

Maximum permissible voltage amplitude of $\mathrm{V}_{\mathrm{IPH}}$ is 3.0 V .

## External Current Sensing

BRD116X devices support discrete low-side FREDFET current sensing through an external current sense resistor in series with the LS pin. Figure 14 depicts one possible implementation example.

Voltage $\mathrm{V}_{\text {SHUNT }}$ is a direct representation of the motor winding current $\mathrm{I}_{\text {MOTOR }}$. Resistor R1 and R2 set the gain of external amplifier U1. Resistor R3, C1, C2, and C3 provide noise filtering. Resistor R4 adds a DC offset $\mathrm{V}_{\text {ofFSET }}$ to the amplifier U1 output signal $\mathrm{V}_{\text {op }}$.


Figure 14. External Current Sense Example Circuit (BRD116X).

$$
V_{O P}=\left(1+\frac{R 1}{R 2}\right) \frac{V_{\text {OFFSET }} \times R 3+I_{\text {MOTOR }} \times R_{S H U N T} \times R 4}{R 3+R 4}
$$

The voltage differential $\mathrm{V}_{\text {SHunt }}$ between SG and LS pins should not exceed $\pm 0.33 \mathrm{~V}$. Current sense resistor $\mathrm{R}_{\text {SHunt }}$ in series with the LS pin has to be sized accordingly.

## System Monitor Input

BridgeSwitch features system level monitoring through the SYSTEM MONITOR input. The SM pin supports monitoring either the high-voltage (HV) DC bus (see Figure 14) or the temperature of an external component through an NTC thermistor (see Figure 16). The SM pin is self-configuring. It automatically detects the type of external connection and locks in the respective circuitry configuration at power-up.

## High-Voltage DC Bus Monitoring

The SYSTEM MONITOR pin continuously monitors the high-voltage DC bus voltage level by sensing the current into this pin. The current $\mathrm{I}_{\mathrm{SM}}$ into the SM pin is a direct representation of the high-voltage bus voltage level $\mathrm{V}_{\text {Bus }}$ :

$$
I_{S M}=\frac{V_{B U S}-V_{S M}}{R_{H V 1}}
$$



Figure 15. High-Voltage Bus Monitoring with SYSTEM MONITOR Pin.
The bus voltage sensing circuitry has five distinct current thresholds as shown in Figure 16. Thresholds $\mathrm{I}_{\mathrm{uv} 55} \mathrm{I}_{\mathrm{uv70}} \mathrm{I}_{\mathrm{uv} 85}$, and $\mathrm{I}_{\mathrm{uv} 100}$ are used to detect high-voltage bus undervoltage conditions. Threshold $\mathrm{I}_{\mathrm{ov}}$ is used to detect a high-voltage bus overvoltage condition. The device reports a high-voltage bus fault through the STATUS COMMUNICATION pin anytime the current into the SM pin either drops below one of the four undervoltage thresholds or if it exceeds the overvoltage threshold (see Table 4 for details).


Figure 16. System Monitor Input Current Thresholds.
An undervoltage condition has to be present for at least $t_{\text {D(U) }}$ (typically 40 ms ) before it is reported to the system MCU. The device also communicates if a given undervoltage condition clears for at least $t_{D(U V)}$.
Note, during a bus brown-out condition, the device will report for instance a UV $70 \%$ status update if the bus voltage falls below 177 V for at least $\mathrm{t}_{\mathrm{D}(\mathrm{UY})}$ with a $7 \mathrm{M} \Omega$ sensing resistance (refer to Tables 3 and 4). If in this example the bus voltage recovers and rises above 177 V for at least $\mathrm{t}_{\mathrm{D}(\mathrm{UV})}$, the UV $70 \%$ condition clears and the device will report a UV $85 \%$ status update.

In case the SM pin current exceeds $\mathrm{I}_{\mathrm{ov}}$ for at least $\mathrm{t}_{\text {D(Ov) }}$ (typically $80 \mu \mathrm{~s}$ ), BridgeSwitch terminates the current low-side or high-side power FREDFET on-time and reports the fault to the system MCU through the FAULT pin. It ignores any subsequent FREDFET turn-on signals received at either INL or /INH until the SM pin current has dropped by at least $\mathrm{I}_{\text {ov(HYST) }}$ for the duration of $\mathrm{t}_{\mathrm{D}(\mathrm{OV})}$. The FAULT pin reports a status update once the high-voltage bus overvoltage condition has cleared.
The system MCU may decide to stop sending turn-on signals to other BridgeSwitch devices in the inverter until the bus OV fault condition has cleared and the bus sensing device provided a status update accordingly. A full power-up sequence is recommended after the bus OV fault clears. High-side BYPASS capacitors may have discharged due to the disabled low-side FREDFET switching during the bus OV fault. Table 3 lists exemplary high-voltage bus monitoring thresholds with three different sensing resistor $\mathrm{R}_{\mathrm{HV} 1}$ values.

| Sensing Resistor $\mathbf{R}_{\mathbf{H V} \mathbf{1}}$ | $\mathbf{6} \mathbf{M} \boldsymbol{\Omega}$ | $\mathbf{7 ~ M} \boldsymbol{\Omega}$ | $\mathbf{8} \mathbf{M} \boldsymbol{\Omega}$ |
| :--- | :---: | :---: | :---: |
|  | Bus Voltage UV or OV Threshold |  |  |
| $\mathrm{I}_{\mathrm{OV}}$ (typically $60 \mu \mathrm{~A}$ ) | 362 V | 422 V | 482 V |
| $\mathrm{I}_{\mathrm{UV} 100}$ (typically $35 \mu \mathrm{~A}$ ) | 212 V | 247 V | 282 V |
| $\mathrm{I}_{\mathrm{UV} 85}$ (typically $30 \mu \mathrm{~A}$ ) | 182 V | 212 V | 242 V |
| $\mathrm{I}_{\mathrm{UV70}}$ (typically $25 \mu \mathrm{~A}$ ) | 152 V | 177 V | 202 V |
| $\mathrm{I}_{\mathrm{UV} 55}$ (typically $20 \mu \mathrm{~A}$ ) | 122 V | 142 V | 162 V |

Table 3. Effective High-Voltage Bus Monitoring Thresholds.
Using multiple sense resistors with different values on more than one device increases the bus voltage sensing granularity further. Overvoltage protection can be disabled by limiting the current into the SM pin to less than the $\mathrm{I}_{\mathrm{ov}}$ threshold through Zener diode $\mathrm{V}_{\mathrm{R} 1}$ and resistor $\mathrm{R}_{\mathrm{HV} 2}$ as shown in Figure 18. Bus undervoltage sensing remains active in this configuration.

Adding a small capacitor (maximum 100 pF ) to the SM pin can improve bus monitoring accuracy in noisy environments.

## System Level Temperature Monitoring

The SYSTEM MONITOR pin enables monitoring the temperature of an external component through an NTC thermistor as shown in Figure 17. Resistor $\mathrm{R}_{2}$ allows fine-tuning the actual over-temperature threshold to the desired level with a given NTC resistor.
Current source $\mathrm{I}_{\mathrm{TM}}$ (typically $96 \mu \mathrm{~A}$ ) periodically injects a current into the NTC thermistor $R_{\text {NTC }}$. Its resistance falls with the temperature rising. Once the voltage level at the SM pin drops below $\mathrm{V}_{\text {TH(TM) }}$ (typically 1.2 V ), the detected system level over-temperature fault is communicated through the FAULT-pin after delay timer $\mathrm{t}_{\mathrm{D}(\mathrm{TM})}$ expires (see Table 4 for details). The resistance of thermistor $\mathrm{R}_{\mathrm{NTC(TSYSS}}$ at the desired system over-temperature threshold $\mathrm{T}_{\mathrm{SYS}}$ determines $\mathrm{R}_{2}$ :

$$
R_{2}=12.5 k \Omega-R_{N T C(T S Y S)}
$$



Figure 17. External Component Thermal Monitoring with SYSTEM MONITOR Pin.


Figure 18. High-Voltage Bus Monitoring with Overvoltage Protection Disabled.


Figure 19. Single Wire Status Communication Bus with Device ID Programming.

## Status Communication Bus

BridgeSwitch communicates status updates, including device or system level faults, to the system MCU through its open Drain FAULT pin. All FAULT pins connect to a single bus minimizing the number of pins occupied at the system MCU as shown Figure 19. The bus is pulled up to the system supply voltage through pull-up resistance $R_{u p}$. The minimum pull-up resistance $R_{u p}$ the STATUS COMMUNICATION pin can drive is $2 \mathrm{k} \Omega$ for $\mathrm{V}_{\mathrm{UP}}=3.3 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{UP}}=5 \mathrm{~V}$. Pull-up resistance $\mathrm{R}_{\mathrm{UP}}$ should not exceed $100 \mathrm{k} \Omega$.

## Status Word

BridgeSwitch uses a 7-bit word followed by a parity bit to report a status update (refer to Figure 21 for the timing diagram). Table 4 summarizes how various conditions are encoded. The 7-bit word consists of five blocks with status changes grouped together that cannot occur at the same time. This enables simultaneous reporting
of multiple fault conditions to the system MCU. Grouping status conditions also allows reporting if a given fault condition has cleared. Cleared fault reporting applies to system level faults (bits 0, 1, and 2) and to low-side FREDFET thermal warning and loss if internal communication (bits 3 and 4). The status register entry in the bottom row (7-bit word "000 000 0") encodes Device Ready status and is used to communicate a successful power-up sequence. The device also sends it to acknowledge a status request sent by the system MCU in case no fault condition is present at the time (see Table 7 for details). The parity bit is generated using odd parity.
Table 5 lists examples of possible status update codes the device may communicate to the system MCU and the resulting transmit time for the respective status update. Transmission times range from $290 \mu \mathrm{~s}$ to $470 \mu \mathrm{~s}$.

| Status | Parameter | Bit 0 | Bit 1 | Bit 2 | Bit 3 | Bit 4 | Bit 5 | Bit 6 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| High-voltage bus OV | $\mathrm{I}_{\text {ov }}$ | 0 | 0 | 1 | X | X | X | X |
| High-voltage bus UV 100\% | $\mathrm{I}_{\mathrm{Uv100}}$ | 0 | 1 | 0 | X | X | X | X |
| High-voltage bus UV 85\% | $\mathrm{I}_{\mathrm{Uv85}}$ | 0 | 1 | 1 | X | X | X | X |
| High-voltage bus UV 70\% | $\mathrm{I}_{\mathrm{Uv70}}$ | 1 | 0 | 0 | X | X | X | X |
| High-voltage bus UV 55\% | $\mathrm{I}_{\mathrm{UV55}}$ | 1 | 0 | 1 | X | X | X | X |
| System thermal fault | $\mathrm{V}_{\text {TH(TM) }}$ | 1 | 1 | 0 | X | X | X | X |
| LS Driver not ready ${ }^{1}$ | $\mathrm{n} / \mathrm{a}$ | 1 | 1 | 1 | X | X | X | X |
| LS FET thermal warning | $\mathrm{T}_{\mathrm{WA}}$ | X | X | X | 0 | 1 | X | X |
| LS FET thermal shutdown | $\mathrm{T}_{\text {SD }}$ | X | X | X | 1 | 0 | X | X |
| HS Driver not ready ${ }^{2}$ | $\mathrm{I}_{\mathrm{COM}}$ | X | X | X | 1 | 1 | X | X |
| LS FET over-current | $\mathrm{V}_{\mathrm{X} \text { (TH) }}$ | X | X | X | X | X | 1 | X |
| HS FET over-current | $\mathrm{V}_{\mathrm{X}(\text { TH })}$ | X | X | X | X | X | X | 1 |
| Device Ready (no faults) | $\mathrm{n} / \mathrm{a}$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Table 4. Status Word Encoding.
Notes:

1. Includes XL pin open/short-circuit fault and IPH pin to XL pin short-circuit.
2. Includes internal communication loss, supply out of range, and XH pin open/short-circuit fault.

| Fault | 7-Bit Word | Parity Bit | Transmit Time <br> $\mathbf{t}_{\text {TRANSMIT }}^{\mathbf{1}}$ |
| :--- | :---: | :---: | :---: |
| Device Ready (no faults) | 0000000 | 1 | $290 \mu \mathrm{~s}$ |
| High-voltage bus UV 100\% | 0100000 | 0 | $290 \mu \mathrm{~S}$ |
| LS FREDFET thermal warning and over-current | 0000110 | 1 | $350 \mu \mathrm{~S}$ |
| System thermal fault, LS FET thermal warning, HS \& LS <br> FET over-current | 1100111 | 0 | $410 \mu \mathrm{~S}$ |
| Maximum transmission duration | 1110111 | 1 | $470 \mu \mathrm{~s}$ |

Table 5. Example Status Update Codes and Resulting Transmit Times.
Notes:

1. Assumes $\mathrm{t}_{\mathrm{ID}}=80 \mu \mathrm{~s}$ (device ID \#3).

## Device ID Selection

At power-up, each device assigns itself a unique device ID depending on the DEVICE ID pin connection. This device ID allows communicating the physical location of a detected fault condition to the system MCU. The device ID is also used for bus arbitration purposes. Table 6 lists the device ID, resulting Device ID Time Period $\mathrm{t}_{10}$ and how to program the respective ID through the ID pin (refer to Figure 19). Note that the system MCU is assigned automatically a default $\mathrm{t}_{\mathrm{ID}}=160 \mu \mathrm{~s}$, thereby ensuring that it always wins bus arbitration.

| Device ID | $\mathbf{t}_{\text {ID }}$ | ID Pin Connection |
| :---: | :---: | :---: |
| 1 | $40 \mu \mathrm{~S}$ | Connected to BPL pin |
| 2 | $60 \mu \mathrm{~s}$ | Floating |
| 3 | $80 \mu \mathrm{~s}$ | Connected to SG pin |
| System MCU | $160 \mu \mathrm{~s}$ | n/a |

Table 6. Device ID Selection Through the ID Pin at Power-Up.

## Status Communication

Communication on the FAULT bus initiates for one of the following three reasons:

1. Ready for mission mode communication after a successful power-up.
2. A FAULT status register update communication initiated by one of the devices.
3. A current status communication following a query by the system micro-controller.

Figure 20 summarizes the status communication flowchart for all three cases listed above.
Besides a status query, the system micro-controller can also send a command to reset the status register (see Table 7 and steps 16 and 17 in Figure 20). A power-up sequence is recommended after sending the reset command (refer to Figure 9).


Figure 20. Status Communication Flowchart.

Figure 21 depicts the bit stream timing diagram BridgeSwitch uses for a status update communication. The two logic states are encoded with two different voltage signal high-time periods at the STATUS COMMUNICATION pin followed by a low-time period $\mathrm{t}_{\mathrm{Lo}}$ (typically $10 \mu \mathrm{~s}$ ). A logic " 1 " is encoded with a period $\mathrm{t}_{\text {BIT1 }}$ (typically $40 \mu \mathrm{~s}$ ) and a logic " 0 " is encoded with a period $\mathrm{t}_{\text {віто }}$ (typically $10 \mu \mathrm{~s}$ ).

Each time BridgeSwitch detects a status change, it loads the actual FAULT register into the Transmit register (see step 2 in Figure 20) and proceeds with a status update transmission.
The device starts a status update transmission only if the bus has been idle for at least the Steady State Time Period $\mathrm{t}_{\mathrm{ss}}$ (typically $80 \mu \mathrm{~s}$ ) to ensure that no other device uses the bus already (see step 3 in Figure 20).
A status update transmission starts always with bus arbitration initiated by the communicating device. It pulls the FAULT pin low for its assigned Device ID Time Period $\mathrm{t}_{\mathrm{ID}}$ (refer to Table 6), releases the pin and then verifies that the communication bus stays high (see steps 4 to 6 in Figure 20). If this is the case, the device has won bus arbitration and can proceed with transmitting its status update (see steps 7 to 10 in Figure 20). If the bus stays low after sending its ID, another device started a transmission attempt (or bus arbitration) at the same time. In this case the device will make another communication attempt by proceeding back to step 3 in Figure 20. After each completed transmission the device will idle for $\mathrm{t}_{\text {IDLE }}$ (typically $2 \times \mathrm{t}_{\text {SS }}=160 \mu \mathrm{~s}$ ) before starting a new communication. This enables other devices on the bus to communicate a possible occurred status change or to respond to a status inquiry sent by the system MCU.

The device communicates each detected status update only once. It also reports a status change for all system level faults to the system MCU. This includes DC bus undervoltage and overvoltage conditions and external temperature monitor faults. It also reports all status level changes for device internal faults with the exception of the LS power FREDFET thermal shutdown fault (a cleared LS power FREDFET thermal warning is reported).

## Status Query and Fault Latch Reset

The device monitors the STATUS COMMUNICATION pin for possible commands sent by the system MCU once it is mission mode. This could be a status update inquiry (see step 15 in Figure 20) by the MCU through it pulling the bus low for a period of $\mathrm{t}_{\text {sYsid }}$ (typically $160 \mu \mathrm{~s}$ ). Or it could be a command to reset the device status register including over-temperature shutdown latch and to enter the power-up sequence mode (see step 17 in Figure 20) by pulling the FAULT bus low for a period of $\mathrm{t}_{\text {LARES }}\left(2 \mathrm{xt}_{\text {SYSID }}=\right.$ typically $\left.320 \mu \mathrm{~s}\right)$. Note, a power-up sequence (refer to Figure 9) is recommended after the MCU has sent a latch reset command. This ensures that the bypass high-side voltage is at the nominal level before switching resumes. Table 7 summarizes available system MCU commands.

| Bus Pulldown Period | Command |
| :---: | :---: |
| $\mathrm{t}_{\text {SYSID }}$ | Status query |
| $\mathrm{t}_{\text {LARES }}\left(2 \times \mathrm{t}_{\text {SYSID }}\right)$ | Status register including <br> over-temperature latch reset and <br> power-up sequence mode |

Table 7. System MCU Commands.


Figure 21. Status Communication Bit Stream.
www.power.com

## Application Example

## A High Efficiency, $\mathbf{3 0 0}$ W, Three-Phase Inverter

The schematic shown in Figure 22 is a 3-phase inverter using three BRD1265C devices. The design is capable of driving a high-voltage, 3-phase brushless DC (BLDC) motor from a rectified AC input voltage. The design is rated for a continuous input power of 300 W and $1 \mathrm{~A}_{\text {RMS }}$ phase current at a DC input voltage of 340 V and 12 kHz PWM switching frequency without requiring a heat sink thanks to its full load efficiency of greater than $98 \%$. The inverter design supports various motor control schemes through proper interface between a
system microcontroller board and this inverter. This design demonstrates high efficiency across a wide load range and does not require a low voltage supply thanks to the self-biased operation of the BRD1265C devices. The inverter offers a variety of device fault protections and system level telemetry. Fault protection on a device level includes low-side and high-side FREDFET cycle-by-cycle current limit protection and a two level thermal overload warning and protection. System level telemetry includes high-voltage DC bus monitoring and system level thermal monitoring. A simple, single wire interface communicates all observed status updates to the system microcontroller.


Figure 22. Schematic DER-654. Three-Phase Inverter Example using BRD1265C.

## Input Stage

Fuse F1 provides over-current protection and thermistor RT1 limits the inrush current. C1 and C2 provide local decoupling of rectified AC input voltage. Resistor R25 is placed on the main input return path to allow sensing of the input DC current if desired. A zero ohm resistor is used as a place holder.

## Three-Phase BridgeSwitch Inverter

The three BridgeSwitch devices U1, U2, and U3 form the 3-phase inverter. The outputs of the inverter connect to the 3 -phase BLDC motor through connectors J4, J5, and J6. Capacitors C3, C7, and C10 provide local high frequency decoupling of the DC bus voltage to BridgeSwitch.

## BridgeSwitch Bias Supply

Capacitors C6, C9, and C12 provide decoupling for the BridgeSwitch integrated low-side controller and gate driver. Capacitors C4, C8, and C11 provide decoupling for the integrated high-side controller and gate driver.

## PWM Inputs

Input signals PWMUH, PWMUL, PWMVH, PWMVL, PWMWH, and PWMWL control the switching state of the integrated high-side and low-side power FREDFETs. The system microcontroller connects through J1, J2, and J3 to drive the BridgeSwitch low- and high-side FREDFET control inputs INL and /INH. Resistors R1, R2, R10, R11, R15, and R16 situated between system microcontroller outputs and BridgeSwitch PWM control inputs improve integrity of control signals from the system microcontroller.

## Cycle-by-Cycle Current Limit

Resistors R8, R13, and R20 set the cycle-by-cycle current limit level for the integrated low-side FREDFETs while R9, R14, and R21 set the cycle-by-cycle current limit level for the integrated high-side power FREDFETs. The selected value of $44.2 \mathrm{k} \Omega$ sets the current limit at $100 \%$ of the default value or 3 A for BRD1265C (refer to Figure 12 for current limit program details).

## Phase Current Information

Each BRD1265C provides instantaneous phase current information through the IPH pin. Resistors R6, R12, and R18 determine the small signal voltage amplitude. The IPH pin output gain is $100 \mu \mathrm{~A} / \mathrm{A}$ which translates into a 1 V signal for a 1 A Drain current with the selected value of R6, R12 and R18 ( $10 \mathrm{k} \Omega$ ). The voltage signal is available through pin 6 of connectors $\mathrm{J} 1, \mathrm{~J} 2$, and J 3 for interfacing to the system microcontroller.

DC Bus Undervoltage (UV) and Overvoltage (OV) Monitoring BridgeSwitch U1 monitors the DC bus voltage through resistors R3, R4, and R5. The combined resistance of R3, R4 and R5 sets the undervoltage thresholds and overvoltage threshold as shown in Table 3. Optional capacitor C5 provides high frequency noise decoupling at the SM pin in noisy environments. The recommended maximum value is 100 pF . The FAULT interface of U1 reports any detected DC bus voltage change to the system microcontroller via connector J1.

## System Level Temperature Monitoring

BridgeSwitch U3 monitors the system temperature through thermistor RT2 connected to the SM pin. Resistor R17 tunes the threshold of the system level fault temperature to the desired level. In this example, it is $90^{\circ} \mathrm{C}$.

## Status Update Communication

The FAULT pins of U1, U2, and U3 report any detected status updates to the system microcontroller via $\mathrm{J} 1, \mathrm{~J} 2$, and J 3 respectively. Open Drain FAULT pins are pulled high to VDD_U, VDD_V, and VDD_W through resistors R22, R23, and R24.

## Device ID

Each BRD1265C assigns itself a unique device ID by determining its ID pin connection at power-up. The device ID enables communication of the physical location of a detected status update to the system microcontroller (refer to Figure 19 for Single Wire Status Communication Bus with Device ID Programming). In the design shown in Figure 22, U1 has its ID pin shorted to BPL pin via R7. The ID pin on U2 is left open, while U3 has its ID pin shorted to SG pin via R19 (refer to Table 6 for ID assignment details).

## Signal Connectors to System Microcontroller

Connectors J1, J2, and J3 interface the three-phase inverter stage to the system microcontroller for PWM inputs, IPH outputs, and status update signals. External pull-up voltage levels VDD_U, VDD_V, and VDD_W for the FAULT interface are 3.3 V or 5 V .

## PCB Design Guidelines

## System Monitor Pin Circuit

When configured as a high-voltage sensing circuit, the divider resistors from the DC bus voltage to the SM pin are placed close to the IC with minimum trace lengths. An optional filter capacitor can be placed near the SM pin and returns to the SG pin.


When the SM pin is configured as a system level temperature monitor pin, the thermistor and series resistor are placed close to the SM pin.


## BPL and BPH Capacitor

The BPH/BPL decoupling capacitors are placed as close as possible to the BridgeSwitch BPH and BPL pins in order to maximize noise immunity and enable a stable supply to the IC. The BPL decoupling capacitor returns directly to the SG pin and the BPH decoupling capacitor returns directly to the HB pin.


## INL and /INH Input Resistors

The INL/INH resistors are placed as close as possible to the INL/INH pins. It is a good practice to minimize the lengths of PCB trace carrying the PWM signal from the microcontroller to the BridgeSwitch for good signal integrity.


## XL and XH Resistors

The XL resistor is placed near the XL pin and returns to the SG pin. The XH resistor is placed near the XH pin with a minimized loop area to the high-side return reference, the HB pin.


## IPH Resistors

The IPH resistor is closely placed to the IPH pin. The length of PCB traces carrying the IPH signal to the system microcontroller should be kept as short as possible to avoid noise pick up and maintain signal integrity. The IPH resistor references to the SG pin.


Signal Ground (SG)
Signal ground is connected directly to LS pin via a solid copper connect. This copper connect is separated from all logic and small signal circuit returning traces. All low-side control circuits and system microcontroller signals reference to the SG pin.


## HD and HB Plane

The BridgeSwitch HD and HB exposed pad layout is configured to provide sufficient copper area for heat sinking.


## Power Ground

The LS pin serves as the power ground. It is good practice to connect the LS pin to a ground plane, which connects to the bulk capacitor negative terminal and acts as ground shield.


## DC Bus Decoupling Capacitor

The HD pin decoupling capacitor provides local high frequency decoupling of the DC bus voltage to BridgeSwitch. The capacitor is placed between DC input bus positive and negative planes and close to BridgeSwitch with required creepage and clearance distances taken into account.

## Absolute Maximum Ratings ${ }^{1,2}$

| HD Pin Voltage ${ }^{\text {2 }}$ | 3 V to 600 V |
| :---: | :---: |
| HB Pin Voltage:. | -5 V to 600 V |
| DC Output Current ${ }^{6,7}$ : BRD1X60C | 1.0 A |
| BRD1X61C. | 1.7 A |
| BRD1X63C | 3.0 A |
| BRD1X65C | 5.5 A |
| BPH Pin Voltage ${ }^{3}$. | -0.3 V to 16.5 V |
| BPL/ID Pin Voltage | -0.3 V to 16.5 V |
| BYPASS Pin Current | ......... 15 mA |
| XH PIN ${ }^{3}$ Voltage. | -0.3 V to 5.3 V |
| XL PIN Voltage. | -0.3 V to 5.3 V |
| FAULT/INL/INH Pin Voltage. | -0.3 V to 5.3 V |
| SM Pin Voltage. | .-0.3 V to 5.3 V |
| SM Pin Current | ....... 2 mA |
| IPH Pin Voltage. | .0.3 V to 5.3 V |
| IPH Pin Current. | .......... 2 mA |
| LS Pin to SG Pin Voltage ${ }^{5}$. | . $\pm 0.33 \mathrm{~V}$ |

Junction Temperature ${ }^{7}$
$-40^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Storage Temperature
$-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Lead Temperature ${ }^{4}$ $.260^{\circ} \mathrm{C}$
Notes:

1. Maximum ratings specified may be applied one at a time without causing permanent damage to the product. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect product reliability.
2. All voltages referenced to low-side Source LS and signal ground SG except noted otherwise, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. Referenced to Half-Bridge Connection HB, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
4. $1 / 16^{\prime \prime}$ from case for 5 seconds.
5. With external current sense resistor in series with LS pin. $\mathrm{T}_{\mathrm{J}}=-20^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
6. Continuous DC output current per FREDFET calculated at $25^{\circ} \mathrm{C}$ case and $125^{\circ} \mathrm{C}$ junction temperature.
7. Normally limited by internal circuitry.

## Thermal Resistance

| Thermal Resistance ( $\left.\theta_{\text {JA }}\right)^{3}$ : inSOP-24C Package |  |  |
| :---: | :---: | :---: |
|  | BRD1X60C | . $880^{\circ} \mathrm{C} / \mathrm{W}^{1}, 65^{\circ} \mathrm{C} / \mathrm{W}^{2}$ |
|  | BRD1X61C | . $78{ }^{\circ} \mathrm{C} / \mathrm{W}^{1}, 63^{\circ} \mathrm{C} / \mathrm{W}^{2}$ |
|  | BRD1x63C | . $74^{\circ} \mathrm{C} / \mathrm{W}^{1}, 59^{\circ} \mathrm{C} / \mathrm{W}^{2}$ |
|  | BRD1x65C | ... $68{ }^{\circ} \mathrm{C} / \mathrm{W}^{1}, 53^{\circ} \mathrm{C} / \mathrm{W}^{2}$ |

## Notes:

1. Exposed pads soldered to 0.36 sq . in. ( $232 \mathrm{~mm}^{2}$ ), $2 \mathrm{oz} .\left(610 \mathrm{~g} / \mathrm{m}^{2}\right)$ copper clad.
2. Exposed pads soldered to 1.0 sq . in. $\left(645 \mathrm{~mm}^{2}\right)$, 2 oz . $\left(610 \mathrm{~g} / \mathrm{m}^{2}\right)$ copper clad.
3. Both power switches each dissipating half the total power.

| Parameter | Symbol | Low(Unless | ditions <br> SOURCE $=0 \mathrm{~V}$ ${ }^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ erwise Specified) | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bypass Supply Function |  |  |  |  |  |  |  |
| BYPASS Voltages | $\begin{aligned} & V_{\text {BPL }} \\ & V_{B P H} \end{aligned}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C} \\ & \text { See Note } \mathrm{D} \end{aligned}$ |  | 13.8 | 14.5 | 15.2 | V |
| BYPASS Shunt Regulator Voltages | $V_{\text {BPL(SHUNT) }}$ <br> $V_{\text {BPH(SHUNT) }}$ | $\begin{gathered} \mathrm{I}_{\mathrm{BPL}}=\mathrm{I}_{\mathrm{BPH}}=6 \mathrm{~mA} \\ \mathrm{~T}_{\mathrm{BP}}=25^{\circ} \mathrm{C} \\ \text { See Note } \mathrm{D} \end{gathered}$ |  | 14.5 | 15.3 | 16.1 | V |
| BYPASS Voltage Hysteresis | $V_{\text {BPL(HYTT) }}$ $V_{\text {BPHH(HST) }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 1.9 | 2.4 | 2.9 | V |
| BYPASS Low-Side Supply Current | $\mathrm{I}_{\text {BPL(S1) }}$ | $\begin{gathered} V_{\text {BPL }}=14.5 \mathrm{~V} \\ \text { See Note A } \end{gathered}$ | $\mathrm{V}_{\mathrm{INL}}<\mathrm{V}_{\text {IL }} \mathrm{V}_{\text {IINH }}>\mathrm{V}_{\text {IH }}$ |  |  | 0.45 | mA |
|  | $\mathrm{I}_{\text {BPL(52) }}$ |  | $\mathrm{V}_{\text {INL }}>\mathrm{V}_{\text {IL }} \mathrm{V}_{\text {IINH }}<\mathrm{V}_{\text {IH }}$ |  |  | 0.80 |  |
| BYPASS High-Side Supply Current | $\mathrm{I}_{\text {BPH(S1) }}$ | $\begin{gathered} V_{\text {BPL }}=14.5 \mathrm{~V} \\ \text { See Note A } \end{gathered}$ | $\mathrm{V}_{\mathrm{INL}}<\mathrm{V}_{\text {IL }} \mathrm{V}_{\text {IINH }}>\mathrm{V}_{\text {IH }}$ |  |  | 0.42 | mA |
|  | $\mathrm{I}_{\text {BPH(52) }}$ |  | $\mathrm{V}_{\text {INL }}>\mathrm{V}_{\text {IL }} \mathrm{V}_{\text {IINH }}<\mathrm{V}_{\text {IH }}$ |  |  | 0.67 |  |
| BYPASS Low-Side Charge Current | $\mathrm{I}_{\text {CH1 }}$ (L) | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | $\begin{aligned} V_{\mathrm{BPL}} & =0 \\ \mathrm{~V}_{\mathrm{HD}-\mathrm{to}-\mathrm{LS}} & =50 \mathrm{~V} \end{aligned}$ | 3.0 |  |  | mA |
|  | $\mathrm{I}_{\mathrm{CH2}(\mathrm{LS})}$ |  | $\begin{gathered} V_{\text {BPLL }}=14.5 \mathrm{~V} \\ \mathrm{~V}_{\text {HDL-t-LS }} \geq 100 \mathrm{~V} \\ \text { See Note C } \end{gathered}$ | 1.7 |  |  |  |
| BYPASS High-Side Charge Current | $\mathrm{I}_{\text {CH1(HS) }}$ | $\begin{gathered} V_{\text {HB }}=V_{L S} \\ T_{J}=25^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} V_{\text {BPH-to-HB }}=0 \\ V_{\text {BPH-to-HB }}=50 \mathrm{~V} \end{gathered}$ | 1.8 |  |  | mA |
|  | $\mathrm{I}_{\mathrm{CH2} \text { (HS) }}$ |  | $\begin{aligned} & \mathrm{V}_{\text {BPH-t-HB }}=14.5 \mathrm{~V} \\ & \mathrm{~V}_{\text {HD- } \mathrm{to-HB}} \geq 100 \mathrm{~V} \\ & \text { See Note } \mathrm{C} \end{aligned}$ | 10 |  |  |  |


| Parameter | Symbol | Conditions <br> Low-Side SOURCE $=0 \mathrm{~V}$ $\mathrm{T}_{3}=-20^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C}$ <br> (Unless Otherwise Specified) |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| High-Side and Low-Side FREDFET Control |  |  |  |  |  |  |  |
| INL Pull-Down Current | $\mathrm{I}_{\text {INL }}$ | $\mathrm{V}_{\mathrm{INL}}=2.5 \mathrm{~V}$ |  | 0 | 1 | 1.15 | $\mu \mathrm{A}$ |
| /INH Pull-Up Current | $\mathrm{I}_{\text {INH }}$ | $\mathrm{V}_{\mathrm{INH}}=2.5 \mathrm{~V}$ |  | -1.15 | -1 | 0 |  |
| Input Voltage High | $\mathrm{V}_{\mathrm{IH}}$ |  |  | 2.5 |  |  | V |
| Input Voltage Low | $\mathrm{V}_{\text {IL }}$ |  |  |  |  | 0.8 | V |
| Dead Time Low Off to High On | $\mathrm{t}_{\text {DLH }}$ | $\begin{gathered} \mathrm{V}_{\mathrm{BPL}}=\mathrm{V}_{\text {BPH }}=14.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=325 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=0.1 \mathrm{~A} \\ \text { See Figures } 11 \text { and } 23 \end{gathered}$ |  | 470 | 588 | 705 | ns |
| Dead Time High Off to Low On | $\mathrm{t}_{\text {DHL }}$ |  |  | 470 | 588 | 705 | ns |
| Switching Time FREDFET Turn-On | $\mathrm{t}_{\text {ON }}$ | $\begin{gathered} \mathrm{V}_{\mathrm{BPL}}=\mathrm{V}_{\mathrm{BPH}}=14.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=325 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=0.1 \mathrm{~A} \\ \text { IINH }>\mathrm{V}_{\mathrm{IH}} \text { See Figure } 23, \text { Note } \mathrm{C} \end{gathered}$ |  |  | 0.7 |  | $\mu \mathrm{S}$ |
| Switching Time FREDFET Turn-Off | $\mathrm{t}_{\text {OFF }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{BPL}}=\mathrm{V}_{\text {BPH }}=14.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=325 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=0.1 \mathrm{~A} \\ & \text { INH }>\mathrm{V}_{\mathrm{IH}} \text { See Figure } 23, \text { Note } \mathrm{C} \end{aligned}$ |  |  | 0.4 |  | $\mu \mathrm{S}$ |
| Device Protection and System Level Monitoring |  |  |  |  |  |  |  |
| FREDFET Junction Warning Temperature | $\mathrm{T}_{\text {w }}$ | See Notes C |  | 118 | 125 | 132 | ${ }^{\circ} \mathrm{C}$ |
| FREDFET Junction Shutdown Temperature | $\mathrm{T}_{\text {SD }}$ | See Note C |  | 143 | 150 | 157 | ${ }^{\circ} \mathrm{C}$ |
| Current Limit Threshold | $\mathrm{I}_{\text {LII(DEF) }}$ | $\begin{gathered} \mathrm{R}_{\mathrm{xL}}=\mathrm{R}_{\mathrm{xH}}=44.2 \mathrm{k} \Omega \\ \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \\ \mathrm{di} / \mathrm{dt}=250 \mathrm{~mA} / \mu \mathrm{s} \end{gathered}$ | BRD1X60 | 0.665 | 0.700 | 0.735 | A |
|  |  |  | BRD1X61 | 1.425 | 1.500 | 1.575 |  |
|  |  |  | BRD1X63 | 2.138 | 2.250 | 2.363 |  |
|  |  |  | BRD1X65 | 2.850 | 3.000 | 3.150 |  |
|  | $\mathrm{I}_{\text {LIIR(RED) }}$ | $\begin{gathered} \mathrm{R}_{\mathrm{xL}}=\mathrm{R}_{\mathrm{xH}}=133 \mathrm{k} \Omega \\ \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \\ \mathrm{di} / \mathrm{dt}=250 \mathrm{~mA} / \mu \mathrm{s} \end{gathered}$ | BRD1X60 |  | 0.305 |  |  |
|  |  |  | BRD1X61 |  | 0.635 |  |  |
|  |  |  | BRD1X63 |  | 0.921 |  |  |
|  |  |  | BRD1X65 |  | 1.236 |  |  |
| Current Limit Delay Time | $\mathrm{t}_{\text {ILo }}$ | See Note B |  |  | 150 |  | ns |
| Leading Edge Blanking Time | $\mathrm{t}_{\text {LEB }}$ | See Note B |  | 300 |  |  | ns |
| Phase Current Output Gain | $\mathrm{g}_{\text {IPH }}$ | $\begin{gathered} \mathrm{R}_{\mathrm{xL}}=\mathrm{R}_{\mathrm{XH}}=44.2 \mathrm{k} \Omega, \\ \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \\ \mathrm{I}_{\mathrm{D}(\mathrm{SS})}=0.75 \times \mathrm{I}_{\mathrm{LIM}(\mathrm{DEF})} \\ \mathrm{ON}-\mathrm{time} \geq 2 \mu \mathrm{~S} \end{gathered}$ | BRD1260 | 388 | 400 | 412 | $\mu \mathrm{A} / \mathrm{A}$ |
|  |  |  | BRD1261 | 194 | 200 | 206 |  |
|  |  |  | BRD1263 | 145 | 150 | 155 |  |
|  |  |  | BRD1265 | 97 | 100 | 103 |  |
| Phase Current Output Delay Time | $\mathrm{t}_{\text {IPH }}$ | $\begin{gathered} \mathrm{R}_{\mathrm{xL}}=\mathrm{R}_{\mathrm{xH}}=44.2 \mathrm{k} \Omega, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \\ \mathrm{I}_{\mathrm{D}(\mathrm{LS})}=0.75 \mathrm{x} \mathrm{I}_{\mathrm{LIM}(\mathrm{DEFF})} \text { di/dt }=250 \mathrm{~mA} / \mu \mathrm{S} \\ \text { ON-time } \geq 2 \mu \mathrm{~S}, \text { See Notes B, } \end{gathered}$ |  |  | 500 |  | ns |
| XL/XH Pin Voltage | $\begin{aligned} & V_{\mathrm{xL}} \\ & \mathrm{~V}_{\mathrm{xH}} \end{aligned}$ | $\begin{gathered} \mathrm{V}_{\text {BPL }}=\mathrm{V}_{\text {BPH }}=14.5 \mathrm{~V} \\ \mathrm{R}_{\mathrm{XL}}=\mathrm{R}_{\mathrm{xH}} \geq 44.2 \mathrm{k} \Omega \\ \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \end{gathered}$ |  | 1.15 | 1.20 | 1.25 | V |
| $\begin{aligned} & \text { XL/XH Pin } \\ & \text { Short-Circuit Current } \end{aligned}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{XL(SC)}} \\ & \mathrm{I}_{\mathrm{XH}(\mathrm{SC})} \end{aligned}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  |  | -36 | -30 | $\mu \mathrm{A}$ |
| SM Pin Voltage | $\mathrm{V}_{\text {SM }}$ | SM Pin configured as bus voltage sense$I_{S M}=35 \mu \mathrm{~A}$ |  |  | 1.6 | 1.9 | V |


| Parameter | Symbol | Conditions <br> Low-Side SOURCE $=0 \mathrm{~V}$ $\mathrm{T}_{\mathrm{J}}=-20^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C}$ <br> (Unless Otherwise Specified) |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Device Protection and System Level Monitoring (cont.) |  |  |  |  |  |  |  |
| High-Voltage Bus UV55 Threshold Current | $\mathrm{I}_{\text {Uv5 }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 18 | 20 | 22 | $\mu \mathrm{A}$ |
| High-Voltage Bus UV70 Threshold Current | $\mathrm{I}_{\text {uv70 }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 23 | 25 | 27 | $\mu \mathrm{A}$ |
| High-Voltage Bus UV85 Threshold Current | $\mathrm{I}_{\text {Uv85 }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 28 | 30 | 32 | $\mu \mathrm{A}$ |
| High-Voltage Bus UV100 Threshold Current | $\mathrm{I}_{\text {Uv100 }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 33 | 35 | 37 | $\mu \mathrm{A}$ |
| High-Voltage Bus UV Delay Time | $\mathrm{t}_{\mathrm{D} \text { (UV) }}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{SM}}=\mathrm{I}_{\mathrm{vv100}} \\ & \text { See Note } \mathrm{B} \end{aligned}$ |  |  | 40 |  | ms |
| High-Voltage Bus OV Threshold Current | $\mathrm{I}_{\text {ov }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 57 | 60 | 63 | $\mu \mathrm{A}$ |
| High-Voltage Bus OV Delay Time | $\mathrm{t}_{\mathrm{D} \text { (ov) }}$ | See Note C |  |  | 80 |  | $\mu \mathrm{S}$ |
| High-Voltage Bus OV Turn-Off Hysteresis | $\mathrm{I}_{\text {OV(HYST) }}$ |  |  |  | 4 |  | $\mu \mathrm{A}$ |
| System Over-Temperature Threshold | $\mathrm{V}_{\text {TM(TH) }}$ | SM Pin configured as external temperature sense See Figure 17 |  | 1.14 | 1.2 | 1.26 | V |
| Over-Temperature Delay Time | $\mathrm{t}_{\mathrm{D} \text { (TM) }}$ | See Note B and C |  |  | 1 |  | ms |
| Temperature Monitor Output Current | $\mathrm{I}_{\text {TM }}$ |  |  |  | 96 |  | $\mu \mathrm{A}$ |
| Temperature Monitor Current On-Time | $\mathrm{t}_{\text {ON(TM) }}$ | See Note C |  |  | 10 |  | ms |
| Temperature Monitor Current Duty Ratio | $\mathrm{D}_{\text {ITM }}$ | See Note B and C |  |  | 1 |  | \% |
| Status Communication Bus |  |  |  |  |  |  |  |
| INL High Time For Internal Communication | $\mathrm{t}_{\text {İLH(COM) }}$ | /INH $>\mathrm{V}_{\text {IH }}$ for $\geq \mathrm{t}_{\text {DHL }}$ <br> See Note $G$ and Figure 24 |  | 2 |  |  | $\mu \mathrm{S}$ |
| FAULT Pin Voltage High | $\mathrm{V}_{\text {FAH }}$ |  |  | 2.5 |  |  | V |
| FAULT Pin Voltage Low | $\mathrm{V}_{\text {FAL }}$ | $\mathrm{R}_{\mathrm{UP}}=267 \Omega, \mathrm{~V}_{\mathrm{UP}}=3.3 \mathrm{~V}$ |  |  |  | 0.8 | V |
| FAULT Pin Current Sink | $\mathrm{I}_{\text {FAS }}$ | $\mathrm{R}_{\mathrm{UP}}=267 \Omega, \mathrm{~V}_{\mathrm{UP}}=3.3 \mathrm{~V}$, See Note F |  | 3 |  |  | mA |
| Device ID Time Period | $\mathrm{t}_{\text {ID }}$ | VFAULT < VFAL$\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{ID}}=\mathrm{V}_{\text {BPL }}$ | 38 | 40 | 42 | $\mu \mathrm{S}$ |
|  |  |  | $\mathrm{V}_{\mathrm{ID}}=$ Floating | 57 | 60 | 63 | $\mu \mathrm{S}$ |
|  |  |  | $\mathrm{V}_{\mathrm{ID}}=\mathrm{V}_{\text {SD }}$ | 76 | 80 | 84 | $\mu \mathrm{S}$ |
| Steady-State Time Period | $\mathrm{t}_{\text {ss }}$ | $\begin{aligned} & V_{\text {FAuLT }}>V^{\text {FAH }} \\ & \text { See Note } \end{aligned}$ |  |  | 80 |  | $\mu \mathrm{S}$ |
| Logic Bit 0 Time Period | $\mathrm{t}_{\text {Bito }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 9.4 | 10 | 10.6 | $\mu \mathrm{S}$ |
| Logic Bit 1 Time Period | $\mathrm{t}_{\text {Bit1 }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 38 | 40 | 42 | $\mu \mathrm{S}$ |
| Low Time Period | $\mathrm{t}_{\mathrm{L}}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 9.4 | 10 | 10.6 | $\mu \mathrm{S}$ |


| Parameter | Symbol | Conditions <br> Low-Side SOURCE $=0 \mathrm{~V}$ <br> $\mathrm{T}_{\mathrm{j}}=-20^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ <br> (Unless Otherwise Specified) |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Status Communication Bus (cont.) |  |  |  |  |  |  |  |
| Idle Time Period | $\mathrm{t}_{\text {IDLE }}$ | See Note C |  |  | $2 \mathrm{t}_{\text {ss }}$ |  | $\mu \mathrm{S}$ |
| System Control ID Time Period | $\mathrm{t}_{\text {SYSID }}$ | $\begin{aligned} & \mathrm{V}_{\text {FAULT }}<\mathrm{V}_{\text {FAL }} \\ & \text { See Note } \end{aligned}$ |  |  | 160 |  | $\mu \mathrm{S}$ |
| Fault Latch Reset Time | $t_{\text {LARES }}$ | $\begin{aligned} & \mathrm{V}_{\text {FAULT }}<\mathrm{V}_{\text {FAL }} \\ & \text { See Note } \end{aligned}$ |  |  | $2 \mathrm{t}_{\text {SYSID }}$ |  | $\mu \mathrm{S}$ |
| Power FREDFETs Channel and Diode |  |  |  |  |  |  |  |
| DRAIN to SOURCE Breakdown Voltage | $B V_{\text {DSS }}$ | $\mathrm{I}_{\mathrm{D}}=250 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 600 |  |  | V |
| High-Side DRAIN Supply Voltage | $\mathrm{V}_{\text {HD(START) }}$ |  |  | 50 |  |  | V |
| OFF-State Drain Leakage Current | $\mathrm{I}_{\text {DSS }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DS}}=540 \mathrm{~V} \\ & \mathrm{~T}_{\mathrm{J}}=100^{\circ} \mathrm{C} \\ & \text { See Note } \mathrm{H} \end{aligned}$ |  |  |  | 65 | $\mu \mathrm{A}$ |
| ON-State DRAIN-toSOURCE Resistance | $\mathrm{R}_{\mathrm{DS} \text { (ON) }}$ | BRD1X60 | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 6.84 | 8.21 | $\Omega$ |
|  |  | $I_{D}=0.1 \times I_{\mathrm{LIM}(D E F)}$ | $\mathrm{T}_{\mathrm{j}}=100^{\circ} \mathrm{C}$ |  | 9.65 | 11.58 |  |
|  |  | BRD1X61$\begin{gathered} \mathrm{V}_{\text {BPH }}=\mathrm{V}_{\text {BPL }}=14.5 \mathrm{~V} \\ \mathrm{I}_{\mathrm{D}}=0.1 \times \mathrm{I}_{\mathrm{LIM}(\mathrm{DEFF}} \end{gathered}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 2.95 | 3.54 |  |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 4.28 | 5.14 |  |
|  |  | $\begin{gathered} \text { BRD1X63 } \\ \mathrm{V}_{\mathrm{BPH}}=\mathrm{V}_{\mathrm{BPL}}=14.5 \mathrm{~V} \\ \mathrm{I}_{\mathrm{D}}=0.1 \times \mathrm{I}_{\mathrm{LIM}(\mathrm{DEF})} \end{gathered}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 1.53 | 1.84 |  |
|  |  |  | $\mathrm{T}_{\mathrm{j}}=100^{\circ} \mathrm{C}$ |  | 2.11 | 2.53 |  |
|  |  | $\begin{gathered} \text { BRD1X65 } \\ \mathrm{V}_{\text {BPH }}=\mathrm{V}_{\text {BPL }}=14.5 \mathrm{~V} \\ \mathrm{I}_{\mathrm{D}}=0.1 \times \mathrm{I}_{\mathrm{LIM}(D \mathrm{DFF})} \end{gathered}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 0.83 | 0.99 |  |
|  |  |  | $\mathrm{T}_{\mathrm{j}}=100^{\circ} \mathrm{C}$ |  | 1.13 | 1.35 |  |
| DRAIN Voltage Fall Time | $\mathrm{t}_{\mathrm{VF}}$ | $\mathrm{V}_{\text {HVBUS }}=325 \mathrm{~V}$ <br> See Figure 23, Notes C and E |  |  | 115 |  | ns |
| DRAIN Voltage Rise Time | $\mathrm{t}_{\mathrm{VR}}$ | $\mathrm{V}_{\text {HVBUS }}=325 \mathrm{~V}$ <br> See Figure 23, Notes C and E |  |  | 95 |  | ns |
| Diode Forward Voltage | $V_{S D}$ | $\text { BRD1X60, } I_{s}=0.5 \mathrm{~A}$ See Note C | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 1.60 |  | V |
|  |  |  | $\mathrm{T}_{\mathrm{j}}=100^{\circ} \mathrm{C}$ |  | 1.42 |  |  |
|  |  | BRD1X61, $I_{s}=0.7 \mathrm{~A}$ See Note C | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 1.49 |  |  |
|  |  |  | $\mathrm{T}_{\mathrm{j}}=100^{\circ} \mathrm{C}$ |  | 1.22 |  |  |
|  |  | $\text { BRD1X63, } \mathrm{I}_{\mathrm{s}}=1 \mathrm{~A}$ See Note C | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 1.46 |  |  |
|  |  |  | $\mathrm{T}_{\mathrm{j}}=100^{\circ} \mathrm{C}$ |  | 1.13 |  |  |
|  |  | $\text { BRD1X65, } I_{S}=1 \mathrm{~A}$ See Note C | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 1.09 |  |  |
|  |  |  | $\mathrm{T}_{\mathrm{j}}=100^{\circ} \mathrm{C}$ |  | 0.91 |  |  |

BridgeSwitch

| Parameter | Symbol | Conditions <br> Low-Side SOURCE $=0 \mathrm{~V}$ $\mathrm{T}_{\mathrm{j}}=-20^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ (Unless Otherwise Specified) |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Power FREDFETs Channel and Diode (cont.) |  |  |  |  |  |  |  |
| Diode Reverse Recovery Time | $\mathrm{t}_{\text {RR }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{R}}=400 \mathrm{~V} \\ & \mathrm{~T}_{\mathrm{J}}=125^{\circ} \mathrm{C} \\ & \text { See Note } \mathrm{C} \end{aligned}$ | $\begin{gathered} \text { BRD1X60, } \mathrm{I}_{\mathrm{S}}=0.5 \mathrm{~A} \\ \mathrm{di} / \mathrm{dt}=50 \mathrm{~A} / \mu \mathrm{s} \end{gathered}$ |  | 120 |  | ns |
|  |  |  | $\begin{gathered} \text { BRD1X61, } \mathrm{I}_{\mathrm{s}}=0.75 \mathrm{~A} \\ \mathrm{di} / \mathrm{dt}=50 \mathrm{~A} / \mu \mathrm{s} \end{gathered}$ |  | 100 |  |  |
|  |  |  | $\begin{gathered} \text { BRD1X63, } \mathrm{I}_{\mathrm{s}}=1 \mathrm{~A} \\ \mathrm{di} / \mathrm{dt}=50 \mathrm{~A} / \mu \mathrm{s} \end{gathered}$ |  | 130 |  |  |
|  |  |  | $\begin{gathered} \text { BRD1X65, } \mathrm{I}_{\mathrm{s}}=1 \mathrm{~A} \\ \mathrm{di} / \mathrm{dt}=75 \mathrm{~A} / \mu \mathrm{s} \end{gathered}$ |  | 120 |  |  |

NOTES:
A. Total current consumption is the sum of $I_{B P L(S 1)}$ for $I_{B P H(S 1)}$ and $I_{D S S}$ when both FREDFETs are off and the sum of $I_{B P L(S 2)}$ or $I_{B P H(S 2)}$ and $I_{D S S}$ when one FREDFET is switching ( 20 kHz maximum commutation frequency assumed).
B. Guaranteed by design. Not tested in production.
C. Guaranteed through characterization. Not tested in production.
D. Bypass shunt regulator voltage exceeds bypass voltage guaranteed by design.
E. Tested in a typical 3-phase inverter application circuit. Normally limited by internal circuitry.
F. Measured indirectly during device timing tests.
G. Assumes control input /INH was high for an idling period of $t_{I D L E}>t_{D H L}$. The required minimum INL high time for internal communication increases by $t_{\text {DHL }}-t_{\text {IDLE }}$ if $t_{\text {IDLE }}<t_{\text {DHL }}$ (refer to Figure 24).
H. Controller BYPASS pin voltage at $\mathrm{V}_{\mathrm{BPL}}+0.1 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{BPH}}+0.1 \mathrm{~V}$ during FREDFET off-state.
I. IPH output connected to a $10 \mathrm{k} \Omega$ resistor in parallel to series RC network of $8 \mathrm{k} \Omega$ and 7 pF .


Figure 23. Low-Side FREDFET Switching Timing.


Figure 24. Minimum INL High Time Required for Device Internal High-Side Status Update a) $t_{\text {IDLE }}>t_{\text {DHL }}$ b) $t_{\text {IDLE }}<t_{\text {DHL. }}$.

## Typical Performance Characteristics



Figure 25. Power FREDFET Breakdown vs. Temperature.


Figure 27. Typical Diode Reverse Recovery (BRD1X60).


Figure 29. Typical Diode Reverse Recovery (BRD1X63).


Figure 26. Power FREDFET $C_{\text {oss }}$ vs. Voltage.


Figure 28. Typical Diode Reverse Recovery (BRD1X61).


Figure 30. Typical Diode Reverse Recovery (BRD1X65).

## Typical Performance Characteristics (cont.)



Figure 31. High-Side Current Limit vs. Temperature.


Figure 33. Phase Current Output Gain vs. Temperature.


Figure 35. HV Bus UV Threshold Currents vs. Temperature.


Figure 32. Low-Side Current Limit vs. Temperature.


Figure 34. Phase Current Output Gain vs. Low-Side FREDFET Current.


Figure 36. HV Bus OV Threshold Current vs. Temperature.


## PACKAGE MARKING

InSOP-24C

A. Power Integrations Registered Trademark
B. Assembly Date Code (last two digits of year followed by 2-digit work week)
C. Product Identification (Part \#/Package Type)
D. Lot Identification Code

## Part Ordering and MSL Table

| Product / Part Number | MSL Rating |
| :---: | :---: |
| BRD1160C | 3 |
| BRD1161C | 3 |
| BRD1163C | 3 |
| BRD1165C | 3 |
| BRD1260C | 3 |
| BRD1261C | 3 |
| BRD1263C | 3 |
| BRD1265C | 3 |

## ESD and Latch-Up Table

| Test | Conditions | Results |
| :---: | :---: | :--- |
| Latch-up at $125^{\circ} \mathrm{C}$ | JESD78D | $> \pm 100 \mathrm{~mA}$ or $>1.5 \times \mathrm{V}_{\text {MAx }}$ on all pins |
| Human Body Model ESD | ANSI/ESDA/JEDEC JS-001-2014 | $> \pm 2 \mathrm{kV}$ on all pins except HD and HB pins |
| Charge Device Model ESD | ANSI/ESDA/JEDEC |  |
| JS-002-2014 | $> \pm 1.5 \mathrm{kV}$ on HD and HB pins |  |
|  | $> \pm 500 \mathrm{~V}$ on all pins |  |

## Part Ordering Information



Notes

| Revision | Notes | Date |
| :---: | :--- | :---: |
| E | Code A release. | $10 / 18$ |
| F | Updated Figure 6 and 2nd paragraph under BYPASS LOW-SIDE Pin and HIGH-SIDE Pin Regulator section on page 5. <br> Updated Figure 27 and edited text from middle row of Results column in ESD and Latch-Up Table. | $11 / 18$ |

## For the latest updates, visit our website: www.power.com

Power Integrations reserves the right to make changes to its products at any time to improve reliability or manufacturability. Power Integrations does not assume any liability arising from the use of any device or circuit described herein. POWER INTEGRATIONS MAKES NO WARRANTY HEREIN AND SPECIFICALLY DISCLAIMS ALL WARRANTIES INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF THIRD PARTY RIGHTS.

## Patent Information

The products and applications illustrated herein (including transformer construction and circuits external to the products) may be covered by one or more U.S. and foreign patents, or potentially by pending U.S. and foreign patent applications assigned to Power Integrations. A complete list of Power Integrations patents may be found at www.power.com. Power Integrations grants its customers a license under certain patent rights as set forth at www.power.com/ip.htm.

## Life Support Policy

POWER INTEGRATIONS PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF POWER INTEGRATIONS. As used herein:

1. A Life support device or system is one which, (i) is intended for surgical implant into the body, or (ii) supports or sustains life, and (iii) whose failure to perform, when properly used in accordance with instructions for use, can be reasonably expected to result in significant injury or death to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

Power Integrations, the Power Integrations logo, CAPZero, ChiPhy, CHY, DPA-Switch, EcoSmart, E-Shield, eSIP, eSOP, HiperPLC, HiperPFS, HiperTFS, InnoSwitch, Innovation in Power Conversion, InSOP, LinkSwitch, LinkZero, LYTSwitch, SENZero, TinySwitch, TOPSwitch, PI, PI Expert, SCALE, SCALE-1, SCALE-2, SCALE-3 and SCALE-iDriver, are trademarks of Power Integrations, Inc. Other trademarks are property of their respective companies. ©2018, Power Integrations, Inc.

## Power Integrations Worldwide Sales Support Locations

## World Headquarters

5245 Hellyer Avenue
San Jose, CA 95138, USA
Main: +1-408-414-9200
Customer Service:
Worldwide: +1-65-635-64480
Americas: +1-408-414-9621
e-mail: usasales@power.com

## China (Shanghai)

Rm 2410, Charity Plaza, No. 88
North Caoxi Road
Shanghai, PRC 200030
Phone: +86-21-6354-6323
e-mail: chinasales@power.com

## China (Shenzhen)

17/F, Hivac Building, No. 2, Keji Nan 8th Road, Nanshan District, Shenzhen, China, 518057
Phone: +86-755-8672-8689
e-mail: chinasales@power.com

Germany (AC-DC/LED Sales)
Lindwurmstrasse 114
D-80337 München
Germany
Phone: +49-89-5527-39100
e-mail: eurosales@power.com
Germany (Gate Driver Sales)
HellwegForum 1
59469 Ense
Germany
Tel: +49-2938-64-39990
e-mail: igbt-driver.sales@power.com

## India

\#1, 14th Main Road Vasanthanagar
Bangalore-560052 India
Phone: +91-80-4113-8020
e-mail: indiasales@power.com

## Italy

Via Milanese 20, 3rd. FI.
20099 Sesto San Giovanni (MI) Italy Phone: +39-024-550-8701 e-mail: eurosales@power.com

## Japan

Yusen Shin-Yokohama 1-chome Bldg.
1-7-9, Shin-Yokohama, Kohoku-ku Yokohama-shi, Kanagawa 222-0033 Japan
Phone: +81-45-471-1021
e-mail: japansales@power.com

## Korea

RM 602, 6FL
Korea City Air Terminal B/D, 159-6
Samsung-Dong, Kangnam-Gu, Seoul, 135-728, Korea
Phone: +82-2-2016-6610
e-mail: koreasales@power.com

## Singapore

51 Newton Road
\#19-01/05 Goldhill Plaza
Singapore, 308900
Phone: +65-6358-2160
e-mail: singaporesales@power.com

## Taiwan

5F, No. 318, Nei Hu Rd., Sec. 1
Nei Hu Dist.
Taipei 11493, Taiwan R.O.C.
Phone: +886-2-2659-4570
e-mail: taiwansales@power.com
UK
Building 5, Suite 21
The Westbrook Centre
Milton Road
Cambridge
CB4 1YG
Phone: +44 (0) 7823-557484
e-mail: eurosales@power.com


Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов;
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits,General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.


Как с нами связаться
Телефон: 8 (812) 3095832 (многоканальный) Факс: 8 (812) 320-02-42
Электронная почта: org@eplast1.ru
Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2 , корпус 4 , литера A.

