## NXP Semiconductors Technical Data Document Number: MPC8572EEC Rev. 7, 03/2016 # MPC8572E PowerQUICC III Integrated Processor Hardware Specifications #### 1 Overview This section provides a high-level overview of the features of the MPC8572E processor. Figure 1 shows the major functional units within the MPC8572E. #### 1.1 Key Features The following list provides an overview of the MPC8572E feature set: - Two high-performance, 32-bit, Book E-enhanced cores that implement the Power Architecture® technology: - Each core is identical to the core within the MPC8572E processor. - 32-Kbyte L1 instruction cache and 32-Kbyte L1 data cache with parity protection. Caches can be locked entirely or on a per-line basis, with separate locking for instructions and data. - Signal-processing engine (SPE) APU (auxiliary processing unit). Provides an extensive instruction set for vector (64-bit) integer and fractional operations. These instructions use both #### Contents | 1. | Overview | |-----|---------------------------------------------------| | 2. | Electrical Characteristics | | 3. | Power Characteristics | | 4. | Input Clocks 1 | | 5. | RESET Initialization | | 6. | DDR2 and DDR3 SDRAM Controller 1 | | 7. | DUART | | 8. | Ethernet: Enhanced Three-Speed Ethernet (eTSEC) 2 | | 9. | Ethernet Management Interface | | | Electrical Characteristics | | 10. | Local Bus Controller (eLBC) 5 | | 11. | Programmable Interrupt Controller 6 | | 12. | JTAG 6 | | 13. | $I^2C$ 6 | | 14. | GPIO 7 | | 15. | High-Speed Serial Interfaces (HSSI) 7 | | 16. | PCI Express | | 17. | Serial RapidIO 9 | | 18. | Package Description | | 19. | Clocking | | 20. | Thermal | | 21. | System Design Information | | 22. | Ordering Information | | 23. | Document Revision History | NXP reserves the right to change the detail specifications as may be required to permit improvements in the design of its products. #### Overview the upper and lower words of the 64-bit GPRs as they are defined by the SPE APU. - Embedded vector and scalar single-precision floating-point APUs. Provide an instruction set for single-precision (32-bit) floating-point instructions. - Double-precision floating-point APU. Provides an instruction set for double-precision (64-bit) floating-point instructions that use the 64-bit GPRs. - 36-bit real addressing - Memory management unit (MMU). Especially designed for embedded applications. Supports 4-Kbyte to 4-Gbyte page sizes. - Enhanced hardware and software debug support - Performance monitor facility that is similar to, but separate from, the MPC8572E performance monitor The e500 defines features that are not implemented on this device. It also generally defines some features that this device implements more specifically. An understanding of these differences can be critical to ensure proper operation. - 1 Mbyte L2 cache/SRAM - Shared by both cores. - Flexible configuration and individually configurable per core. - Full ECC support on 64-bit boundary in both cache and SRAM modes - Cache mode supports instruction caching, data caching, or both. - External masters can force data to be allocated into the cache through programmed memory ranges or special transaction types (stashing). - 1, 2, or 4 ways can be configured for stashing only. - Eight-way set-associative cache organization (32-byte cache lines) - Supports locking entire cache or selected lines. Individual line locks are set and cleared through Book E instructions or by externally mastered transactions. - Global locking and Flash clearing done through writes to L2 configuration registers - Instruction and data locks can be Flash cleared separately. - Per-way allocation of cache region to a given processor. - SRAM features include the following: - 1, 2, 4, or 8 ways can be configured as SRAM. - I/O devices access SRAM regions by marking transactions as snoopable (global). - Regions can reside at any aligned location in the memory map. - Byte-accessible ECC is protected using read-modify-write transaction accesses for smaller-than-cache-line accesses. - e500 coherency module (ECM) manages core and intrasystem transactions - Address translation and mapping unit (ATMU) - Twelve local access windows define mapping within local 36-bit address space. - Inbound and outbound ATMUs map to larger external address spaces. MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 - Three inbound windows plus a configuration window on PCI Express - Four inbound windows plus a default window on Serial RapidIO® - Four outbound windows plus default translation for PCI Express - Eight outbound windows plus default translation for Serial RapidIO with segmentation and sub-segmentation support - Two 64-bit DDR2/DDR3 memory controllers - Programmable timing supporting DDR2 and DDR3 SDRAM - 64-bit data interface per controller - Four banks of memory supported, each up to 4 Gbytes, for a maximum of 16 Gbytes per controller - DRAM chip configurations from 64 Mbits to 4 Gbits with x8/x16 data ports - Full ECC support - Page mode support - Up to 32 simultaneous open pages for DDR2 or DDR3 - Contiguous or discontiguous memory mapping - Cache line, page, bank, and super-bank interleaving between memory controllers - Read-modify-write support for RapidIO atomic increment, decrement, set, and clear transactions - Sleep mode support for self-refresh SDRAM - On-die termination support when using DDR2 or DDR3 - Supports auto refreshing - On-the-fly power management using CKE signal - Registered DIMM support - Fast memory access through JTAG port - 1.8-V SSTL\_1.8 compatible I/O - Support 1.5-V operation for DDR3. The detail is TBD pending on official release of appropriate industry specifications. - Support for battery-backed main memory - Programmable interrupt controller (PIC) - Programming model is compliant with the OpenPIC architecture. - Supports 16 programmable interrupt and processor task priority levels - Supports 12 discrete external interrupts - Supports 4 message interrupts per processor with 32-bit messages - Supports connection of an external interrupt controller such as the 8259 programmable interrupt controller - Four global high resolution timers/counters per processor that can generate interrupts - Supports a variety of other internal interrupt sources MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 #### Overview - Supports fully nested interrupt delivery - Interrupts can be routed to external pin for external processing. - Interrupts can be routed to the e500 core's standard or critical interrupt inputs. - Interrupt summary registers allow fast identification of interrupt source. - Integrated security engine (SEC) optimized to process all the algorithms associated with IPSec, IKE, SSL/TLS, SRTP, 802.16e, and 3GPP - Four crypto-channels, each supporting multi-command descriptor chains - Dynamic assignment of crypto-execution units through an integrated controller - Buffer size of 256 bytes for each execution unit, with flow control for large data sizes - PKEU—public key execution unit - RSA and Diffie-Hellman; programmable field size up to 4096 bits - Elliptic curve cryptography with F<sub>2</sub>m and F(p) modes and programmable field size up to 1023 bits - DEU—Data Encryption Standard execution unit - DES, 3DES - Two key (K1, K2, K1) or three key (K1, K2, K3) - ECB, CBC and OFB-64 modes for both DES and 3DES - AESU—Advanced Encryption Standard unit - Implements the Rijndael symmetric key cipher - ECB, CBC, CTR, CCM, GCM, CMAC, OFB-128, CFB-128, and LRW modes - 128-, 192-, and 256-bit key lengths - AFEU—ARC four execution unit - Implements a stream cipher compatible with the RC4 algorithm - 40- to 128-bit programmable key - MDEU—message digest execution unit - SHA-1 with 160-bit message digest - SHA-2 (SHA-256, SHA-384, SHA-512) - MD5 with 128-bit message digest - HMAC with all algorithms - KEU—Kasumi execution unit - Implements F8 algorithm for encryption and F9 algorithm for integrity checking - Also supports A5/3 and GEA-3 algorithms - RNG—random number generator - XOR engine for parity checking in RAID storage applications - CRC execution unit - CRC-32 and CRC-32C - Pattern Matching Engine with DEFLATE decompression MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 - Regular expression (regex) pattern matching - Built-in case insensitivity, wildcard support, no pattern explosion - Cross-packet pattern detection - Fast pattern database compilation and fast incremental updates - 16000 patterns, each up to 128 bytes in length - Patterns can be split into 256 sets, each of which can contain 16 subsets - Stateful rule engine enables hardware execution of state-aware logic when a pattern is found - Useful for contextual searches, multi-pattern signatures, or for performing additional checks after a pattern is found - Capable of capturing and utilizing data from the data stream (such as LENGTH field) and using that information in subsequent pattern searches (for example, positive match only if pattern is detected within the number of bytes specified in the LENGTH field) - 8192 stateful rules - Deflate engine - Supports decompression of DEFLATE compression format including zlib and gzip - Can work independently or in conjunction with the Pattern Matching Engine (that is decompressed data can be passed directly to the Pattern Matching Engine without further software involvement or memory copying) - Two Table Lookup Units (TLU) - Hardware-based lookup engine offloads table searches from e500 cores - Longest prefix match, exact match, chained hash, and flat data table formats - Up to 32 tables, with each table up to 16M entries - 32-, 64-, 96-, or 128-bit keys - Two I<sup>2</sup>C controllers - Two-wire interface - Multiple master support - Master or slave I<sup>2</sup>C mode support - On-chip digital filtering rejects spikes on the bus - Boot sequencer - Optionally loads configuration data from serial ROM at reset the I<sup>2</sup>C interface - Can be used to initialize configuration registers and/or memory - Supports extended I<sup>2</sup>C addressing mode - Data integrity checked with preamble signature and CRC - DUART - Two 4-wire interfaces (SIN, SOUT, RTS, CTS) - Programming model compatible with the original 16450 UART and the PC16550D - Enhanced local bus controller (eLBC) MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 #### Overview - Multiplexed 32-bit address and data bus operating at up to 150 MHz - Eight chip selects support eight external slaves - Up to 8-beat burst transfers - The 32-, 16-, and 8-bit port sizes are controlled by an on-chip memory controller. - Three protocol engines available on a per-chip select basis: - General-purpose chip select machine (GPCM) - Three user programmable machines (UPMs) - NAND Flash control machine (FCM) - Parity support - Default boot ROM chip select with configurable bus width (8, 16, or 32 bits) - Four enhanced three-speed Ethernet controllers (eTSECs) - Three-speed support (10/100/1000 Mbps) - Four IEEE Std 802.3®, 802.3u, 802.3x, 802.3z, 802.3ac, 802.3ab-compatible controllers - Support for various Ethernet physical interfaces: - 1000 Mbps full-duplex IEEE 802.3 GMII, IEEE 802.3z TBI, RTBI, RGMII, and SGMII - 10/100 Mbps full and half-duplex IEEE 802.3 MII, IEEE 802.3 RGMII, and RMII - Flexible configuration for multiple PHY interface configurations - TCP/IP acceleration and QoS features available - IP v4 and IP v6 header recognition on receive - IP v4 header checksum verification and generation - TCP and UDP checksum verification and generation - Per-packet configurable acceleration - Recognition of VLAN, stacked (Q-in-Q) VLAN, 802.2, PPPoE session, MPLS stacks, and ESP/AH IP-security headers - Supported in all FIFO modes - Quality of service support: - Transmission from up to eight physical queues - Reception to up to eight physical queues - Full- and half-duplex Ethernet support (1000 Mbps supports only full duplex): - IEEE 802.3 full-duplex flow control (automatic PAUSE frame generation or software-programmed PAUSE frame generation and recognition) - Programmable maximum frame length supports jumbo frames (up to 9.6 Kbytes) and IEEE Std 802.1<sup>TM</sup> virtual local area network (VLAN) tags and priority - VLAN insertion and deletion - Per-frame VLAN control word or default VLAN for each eTSEC - Extracted VLAN control word passed to software separately - Retransmission following a collision MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 - CRC generation and verification of inbound/outbound frames - Programmable Ethernet preamble insertion and extraction of up to 7 bytes - MAC address recognition: - Exact match on primary and virtual 48-bit unicast addresses - VRRP and HSRP support for seamless router fail-over - Up to 16 exact-match MAC addresses supported - Broadcast address (accept/reject) - Hash table match on up to 512 multicast addresses - Promiscuous mode - Buffer descriptors backward compatible with MPC8260 and MPC860T 10/100 Ethernet programming models - RMON statistics support - 10-Kbyte internal transmit and 2-Kbyte receive FIFOs - Two MII management interfaces for control and status - Ability to force allocation of header information and buffer descriptors into L2 cache - 10/100 Fast Ethernet controller (FEC) management interface - 10/100 Mbps full and half-duplex IEEE 802.3 MII for system management - Note: When enabled, the FEC occupies eTSEC3 and eTSEC4 parallel interface signals. In such a mode, eTSEC3 and eTSEC4 are only available through SGMII interfaces. - OCeaN switch fabric - Full crossbar packet switch - Reorders packets from a source based on priorities - Reorders packets to bypass blocked packets - Implements starvation avoidance algorithms - Supports packets with payloads of up to 256 bytes - Two integrated DMA controllers - Four DMA channels per controller - All channels accessible by the local masters - Extended DMA functions (advanced chaining and striding capability) - Misaligned transfer capability - Interrupt on completed segment, link, list, and error - Supports transfers to or from any local memory or I/O port - Selectable hardware-enforced coherency (snoop/no snoop) - Ability to start and flow control up to 4 (both Channel 0 and 1 for each DMA Controller) of the 8 total DMA channels from external 3-pin interface by the remote masters - The Channel 2 of DMA Controller 2 is only allowed to initiate and start a DMA transfer by the remote master, because only one of the 3-external pins (DMA2\_DREQ[2]) is made available MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 #### Overview - Ability to launch DMA from single write transaction - Serial RapidIO interface unit - Supports RapidIO Interconnect Specification, Revision 1.2 - Both 1x and 4x LP-serial link interfaces - Long- and short-haul electricals with selectable pre-compensation - Transmission rates of 1.25, 2.5, and 3.125 Gbaud (data rates of 1.0, 2.0, and 2.5 Gbps) per lane - Auto-detection of 1x- and 4x-mode operation during port initialization - Link initialization and synchronization - Large and small size transport information field support selectable at initialization time - 34-bit addressing - Up to 256 bytes data payload - All transaction flows and priorities - Atomic set/clr/inc/dec for read-modify-write operations - Generation of IO\_READ\_HOME and FLUSH with data for accessing cache-coherent data at a remote memory system - Receiver-controlled flow control - Error detection, recovery, and time-out for packets and control symbols as required by the RapidIO specification - Register and register bit extensions as described in part VIII (Error Management) of the RapidIO specification - Hardware recovery only - Register support is not required for software-mediated error recovery. - Accept-all mode of operation for fail-over support - Support for RapidIO error injection - Internal LP-serial and application interface-level loopback modes - Memory and PHY BIST for at-speed production test - RapidIO–compliant message unit - 4 Kbytes of payload per message - Up to sixteen 256-byte segments per message - Two inbound data message structures within the inbox - Capable of receiving three letters at any mailbox - Two outbound data message structures within the outbox - Capable of sending three letters simultaneously - Single segment multicast to up to 32 devIDs - Chaining and direct modes in the outbox - Single inbound doorbell message structure - Facility to accept port-write messages MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 - Three PCI Express controllers - PCI Express 1.0a compatible - Supports x8, x4, x2, and x1 link widths (see following bullet for specific width configuration options) - Auto-detection of number of connected lanes - Selectable operation as root complex or endpoint - Both 32- and 64-bit addressing - 256-byte maximum payload size - Virtual channel 0 only - Full 64-bit decode with 36-bit wide windows - Pin multiplexing for the high-speed I/O interfaces supports one of the following configurations: - Single x8/x4/x2/x1 PCI Express - Dual x4/x2/x1 PCI Express - Single x4/x2/x1 PCI Express and dual x2/x1 PCI Express - Single 1x/4x Serial RapidIO and single x4/x2/x1 PCI Express - Power management - Supports power saving modes: doze, nap, and sleep - Employs dynamic power management, that automatically minimizes power consumption of blocks when they are idle - System performance monitor - Supports eight 32-bit counters that count the occurrence of selected events - Ability to count up to 512 counter-specific events - Supports 64 reference events that can be counted on any of the eight counters - Supports duration and quantity threshold counting - Permits counting of burst events with a programmable time between bursts - Triggering and chaining capability - Ability to generate an interrupt on overflow - System access port - Uses JTAG interface and a TAP controller to access entire system memory map - Supports 32-bit accesses to configuration registers - Supports cache-line burst accesses to main memory - Supports large block (4-Kbyte) uploads and downloads - Supports continuous bit streaming of entire block for fast upload and download - IEEE Std 1149.1<sup>TM</sup> compatible, JTAG boundary scan - 1023 FC-PBGA package MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 **NXP Semiconductors** #### **Electrical Characteristics** Figure 1 shows the MPC8572E block diagram. Figure 1. MPC8572E Block Diagram #### 2 Electrical Characteristics This section provides the AC and DC electrical specifications for the MPC8572E. The MPC8572E is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications. MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 #### 2.1 Overall DC Electrical Characteristics This section covers the ratings, conditions, and other characteristics. #### 2.1.1 Absolute Maximum Ratings Table 1 provides the absolute maximum ratings. Table 1. Absolute Maximum Ratings<sup>1</sup> | | Characteristic | Symbol | Range | Unit | Notes | |-----------------------------------|----------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------|------|-------| | Core supply voltage | ge | V <sub>DD</sub> | -0.3 to 1.21 | V | _ | | PLL supply voltage | 9 | AV <sub>DD</sub> | -0.3 to 1.21 | V | _ | | Core power supply | for SerDes transceivers | SV <sub>DD</sub> | -0.3 to 1.21 | V | _ | | Pad power supply | for SerDes transceivers | XV <sub>DD</sub> | -0.3 to 1.21 | V | _ | | DDR SDRAM DDR2 SDRAM Interface | | GV <sub>DD</sub> | -0.3 to 1.98 | V | _ | | Controller I/O supply voltage | DDR3 SDRAM Interface | V <sub>DD</sub> | | _ | | | Three-speed Ethe management volta | rnet I/O, FEC management interface, MII<br>ge | | | V | 2 | | | | | | _ | 2 | | DUART, system co<br>I/O voltage | ontrol and power management, I <sup>2</sup> C, and JTAG | OV <sub>DD</sub> | -0.3 to 3.63 | V | _ | | Local bus and GP | O I/O voltage | BV <sub>DD</sub> | -0.3 to 2.75 | V | _ | | Input voltage | DDR2 and DDR3 SDRAM interface signals | MV <sub>IN</sub> | -0.3 to (GV <sub>DD</sub> + 0.3) | V | 3 | | | DDR2 and DDR3 SDRAM interface reference | MV <sub>REF</sub> n | -0.3 to (GV <sub>DD</sub> /2 + 0.3) | V | _ | | | Three-speed Ethernet signals | | -0.3 to (LV <sub>DD</sub> + 0.3)<br>-0.3 to (TV <sub>DD</sub> + 0.3) | V | 3 | | | Local bus and GPIO signals | BV <sub>IN</sub> | -0.3 to (BV <sub>DD</sub> + 0.3) | _ | _ | | | DUART, SYSCLK, system control and power management, I <sup>2</sup> C, and JTAG signals | OV <sub>IN</sub> | -0.3 to (OV <sub>DD</sub> + 0.3) | V | 3 | | Storage temperatu | ire range | T <sub>STG</sub> | -55 to 150 | °C | _ | #### Notes: - 1. Functional operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device. - The 3.63V maximum is only supported when the port is configured in GMII, MII, RMII or TBI modes; otherwise the 2.75V maximum applies. See Section 8.2, "FIFO, GMII, MII, TBI, RGMII, RMII, and RTBI AC Timing Specifications," for details on the recommended operating conditions per protocol. - 3. (M,L,O)V<sub>IN</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2. MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 **Electrical Characteristics** #### 2.1.2 Recommended Operating Conditions Table 2 provides the recommended operating conditions for this device. Note that the values shown are the recommended and tested operating conditions. Proper device operation outside these conditions is not guaranteed. **Table 2. Recommended Operating Conditions** | | Characteristic | Symbol | Recommended Value | Unit | Notes | |------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------|------|-------| | Core supply voltage | | V <sub>DD</sub> | 1.1 V ± 55 mV | V | _ | | PLL supply voltage | voltage $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | 1 | | | Core power supply for | or SerDes transceivers | SV <sub>DD</sub> | 1.1 V ± 55 mV | V | _ | | Pad power supply for SerDes transceivers | | | 1.1 V ± 55 mV | V | _ | | DDR SDRAM | DDR2 SDRAM Interface | GV <sub>DD</sub> | 1.8 V ± 90 mV | V | _ | | Controller I/O supply voltage | DDR3 SDRAM Interface | | 1.5 V ± 75 mV | | _ | | Three-speed Etherne | et I/O voltage | LV <sub>DD</sub> | | V | 4 | | | | TV <sub>DD</sub> | | | 4 | | DUART, system control and power management, I <sup>2</sup> C, and JTAG I/O voltage | | OV <sub>DD</sub> | 3.3 V ± 165 mV | V | 3 | | Local bus and GPIO I/O voltage | | BV <sub>DD</sub> | 3.3 V ± 165 mV<br>2.5 V ± 125 mV<br>1.8 V ± 90 mV | V | _ | | Input voltage | DDR2 and DDR3 SDRAM Interface signals | MV <sub>IN</sub> | GND to GV <sub>DD</sub> | V | 2 | | | DDR2 and DDR3 SDRAM Interface reference | MV <sub>REF</sub> n | GV <sub>DD</sub> /2 ± 1% | V | _ | | | Three-speed Ethernet signals | LV <sub>IN</sub><br>TV <sub>IN</sub> | GND to LV <sub>DD</sub><br>GND to TV <sub>DD</sub> | V | 4 | | | Local bus and GPIO signals | BV <sub>IN</sub> | GND to BV <sub>DD</sub> | V | _ | | | Local bus, DUART, SYSCLK, Serial RapidIO, system control and power management, I <sup>2</sup> C, and JTAG signals | OV <sub>IN</sub> | GND to OV <sub>DD</sub> | V | 3 | | Junction temperature | e range | TJ | 0 to 105 | °C | _ | #### Notes: - 1. This voltage is the input to the filter discussed in Section 21.2.1, "PLL Power Supply Filtering," and not necessarily the voltage at the AV<sub>DD</sub> pin, that may be reduced from V<sub>DD</sub> by the filter. - 2. **Caution:** $MV_{IN}$ must not exceed $GV_{DD}$ by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 3. Caution: $OV_{IN}$ must not exceed $OV_{DD}$ by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - Caution: L/TV<sub>IN</sub> must not exceed L/TV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 Figure 2 shows the undershoot and overshoot voltages at the interfaces of the MPC8572E. t<sub>CLOCK</sub> refers to the clock period associated with the respective interface: For I<sup>2</sup>C and JTAG, t<sub>CLOCK</sub> references SYSCLK. For DDR, t<sub>CLOCK</sub> references MCLK. For eTSEC, t<sub>CLOCK</sub> references EC\_GTX\_CLK125. For eLBC, t<sub>CLOCK</sub> references LCLK. Figure 2. Overshoot/Undershoot Voltage for $TV_{DD}/BV_{DD}/GV_{DD}/LV_{DD}/OV_{DD}$ The core voltage must always be provided at nominal 1.1 V. (See Table 2 for actual recommended core voltage.) Voltage to the processor interface I/Os are provided through separate sets of supply pins and must be provided at the voltages shown in Table 2. The input voltage threshold scales with respect to the associated I/O supply voltage. TV<sub>DD</sub>, BV<sub>DD</sub>, OV<sub>DD</sub>, and LV<sub>DD</sub> based receivers are simple CMOS I/O circuits and satisfy appropriate LVCMOS type specifications. The DDR2 and DDR3 SDRAM interface uses differential receivers referenced by the externally supplied MV<sub>REF</sub>n signal (nominally set to GV<sub>DD</sub>/2) as is appropriate for the SSTL\_1.8 electrical signaling standard for DDR2 or 1.5-V electrical signaling for DDR3. The DDR DQS receivers cannot be operated in single-ended fashion. The complement signal must be properly driven and cannot be grounded. **Electrical Characteristics** #### 2.1.3 Output Driver Characteristics Table 3 provides information on the characteristics of the output driver strengths. **Table 3. Output Drive Capability** | Driver Type | Programmable Output Impedance $(\Omega)$ | Supply<br>Voltage | Notes | |---------------------------------------|------------------------------------------|-------------------------------------------------------------------------------|-------| | Local bus interface utilities signals | 25<br>35 | BV <sub>DD</sub> = 3.3 V<br>BV <sub>DD</sub> = 2.5 V | 1 | | | 45(default)<br>45(default)<br>125 | $BV_{DD} = 3.3 \text{ V}$ $BV_{DD} = 2.5 \text{ V}$ $BV_{DD} = 1.8 \text{ V}$ | | | DDR2 signal | 18<br>36 (half strength mode) | GV <sub>DD</sub> = 1.8 V | 2 | | DDR3 signal | 20<br>40 (half strength mode) | GV <sub>DD</sub> = 1.5 V | 2 | | eTSEC/10/100 signals | 45 | L/TV <sub>DD</sub> = 2.5/3.3 V | _ | | DUART, system control, JTAG | 45 | OV <sub>DD</sub> = 3.3 V | _ | | I2C | 150 | OV <sub>DD</sub> = 3.3 V | _ | #### Notes: #### 2.2 Power Sequencing The MPC8572E requires its power rails to be applied in a specific sequence to ensure proper device operation. These requirements are as follows for power up: - 1. $V_{DD}$ , $AV_{DD\_n}$ , $BV_{DD}$ , $LV_{DD}$ , $OV_{DD}$ , $SV_{DD\_SRDS1}$ and $SV_{DD\_SRDS2}$ , $TV_{DD}$ , $XV_{DD\_SRDS1}$ and $XV_{DD\_SRDS2}$ - $2. \text{ GV}_{DD}$ All supplies must be at their stable values within 50 ms. Items on the same line have no ordering requirement with respect to one another. Items on separate lines must be ordered sequentially such that voltage rails on a previous step must reach 90% of their value before the voltage rails on the current step reach 10% of theirs. To guarantee MCKE low during power-on reset, the above sequencing for $GV_{DD}$ is required. If there is no concern about any of the DDR signals being in an indeterminate state during power-on reset, then the sequencing for $GV_{DD}$ is not required. <sup>1.</sup> The drive strength of the local bus interface is determined by the configuration of the appropriate bits in PORIMPSCR. <sup>2.</sup> The drive strength of the DDR2 or DDR3 interface in half-strength mode is at $T_i = 105$ °C and at $GV_{DD}$ (min). #### **NOTE** From a system standpoint, if any of the I/O power supplies ramp prior to the VDD core supply, the I/Os associated with that I/O supply may drive a logic one or zero during power-on reset, and extra current may be drawn by the device. #### 3 Power Characteristics The estimated typical power dissipation for the core complex bus (CCB) versus the core frequency for this family of PowerQUICC III devices with out the L in its part ordering is shown in Table 4. **Core Frequency** Typical-105<sup>3</sup> Maximum<sup>4</sup> **CCB Frequency** Typical-65<sup>2</sup> Unit 533 1067 12.3 17.8 18.5 533 1200 12.3 17.8 18.5 W 533 1333 22.8 W 16.3 24.5 600 1500 17.3 23.9 25.9 W Table 4. MPC8572E Power Dissipation <sup>1</sup> #### Notes: The estimated typical power dissipation for the core complex bus (CCB) versus the core frequency for this family of PowerQUICC III devices with the L in its port ordering is shown in Table 5. | CCB Frequency | Core Frequency | Typical-65 <sup>2</sup> | Typical-105 <sup>3</sup> | Maximum <sup>4</sup> | Unit | |---------------|----------------|-------------------------|--------------------------|----------------------|------| | 533 | 1067 | 12 | 15 | 15.8 | W | | 533 | 1200 | 12 | 15.5 | 16.3 | W | | 533 | 1333 | 12 | 15.9 | 16.9 | W | | 600 | 1500 | 13 | 18.7 | 20.0 | W | Table 5. MPC8572EL Power Dissipation <sup>1</sup> #### Notes: MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 <sup>&</sup>lt;sup>1</sup> This reflects the MPC8572E power dissipation excluding the power dissipation from B/G/L/O/T/XV<sub>DD</sub> rails. $<sup>^2</sup>$ Typical-65 is based on $\rm V_{DD}$ = 1.1 V, $\rm T_j$ = 65 $^{\circ}C,$ running Dhrystone. <sup>&</sup>lt;sup>3</sup> Typical-105 is based on $V_{DD}$ = 1.1 V, $T_i$ = 105 °C, running Dhrystone. <sup>&</sup>lt;sup>4</sup> Maximum is based on $V_{DD} = 1.1 \text{ V}$ , $T_i = 105 \,^{\circ}\text{C}$ , running a smoke test. <sup>&</sup>lt;sup>1</sup> This reflects the MPC8572E power dissipation excluding the power dissipation from B/G/L/O/T/XV<sub>DD</sub> rails. <sup>&</sup>lt;sup>2</sup> Typical-65 is based on $V_{DD}$ = 1.1 V, $T_i$ = 65 °C, running Dhrystone. $<sup>^3</sup>$ Typical-105 is based on $V_{DD}$ = 1.1 V, $T_i$ = 105 °C, running Dhrystone. <sup>&</sup>lt;sup>4</sup> Maximum is based on $V_{DD}$ = 1.1 V, $T_i$ = 105 °C, running a smoke test. **Input Clocks** #### 4 Input Clocks #### 4.1 System Clock Timing Table 6 provides the system clock (SYSCLK) AC timing specifications for the MPC8572E. #### **Table 6. SYSCLK AC Timing Specifications** At recommended operating conditions with OV<sub>DD</sub> of 3.3V $\pm$ 5%. | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Notes | |---------------------------|---------------------------------------|-----|---------|---------|------|---------| | SYSCLK frequency | f <sub>SYSCLK</sub> | 33 | _ | 133 | MHz | 1 | | SYSCLK cycle time | t <sub>SYSCLK</sub> | 7.5 | _ | 30.3 | ns | _ | | SYSCLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub> | 0.6 | 1.0 | 1.2 | ns | 2 | | SYSCLK duty cycle | t <sub>KHK</sub> /t <sub>SYSCLK</sub> | 40 | _ | 60 | % | 3 | | SYSCLK jitter | _ | _ | _ | +/- 150 | ps | 4, 5, 6 | #### Notes: - Caution: The CCB clock to SYSCLK ratio and e500 core to CCB clock ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB clock frequency do not exceed their respective maximum or minimum operating frequencies. Refer to Section 19.2, "CCB/SYSCLK PLL Ratio," and Section 19.3, "e500 Core PLL Ratio," for ratio settings. - 2. Rise and fall times for SYSCLK are measured at 0.6 V and 2.7 V. - 3. Timing is guaranteed by design and characterization. - 4. This represents the total input jitter—short term and long term—and is guaranteed by design. - 5. The SYSCLK driver's closed loop jitter bandwidth should be <500 kHz at –20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track SYSCLK drivers with the specified jitter. - 6. For spread spectrum clocking, guidelines are +0% to -1% down spread at a modulation rate between 20 kHz and 60 kHz on SYSCLK. #### 4.2 Real Time Clock Timing The RTC input is sampled by the platform clock (CCB clock). The output of the sampling latch is then used as an input to the counters of the PIC and the TimeBase unit of the e500. There is no jitter specification. The minimum pulse width of the RTC signal should be greater than 2x the period of the CCB clock. That is, minimum clock high time is $2 \times t_{CCB}$ , and minimum clock low time is $2 \times t_{CCB}$ . There is no minimum RTC frequency; RTC may be grounded if not needed. #### 4.3 eTSEC Gigabit Reference Clock Timing Table 7 provides the eTSEC gigabit reference clocks (EC\_GTX\_CLK125) AC timing specifications for the MPC8572E. #### Table 7. EC\_GTX\_CLK125 AC Timing Specifications At recommended operating conditions with LV<sub>DD</sub>/TV<sub>DD</sub> of 3.3V $\pm$ 5% or 2.5V $\pm$ 5% | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Notes | |------------------------------------------------------------------------------------------|-----------------------------------------|----------|---------|-------------|------|-------| | EC_GTX_CLK125 frequency | f <sub>G125</sub> | _ | 125 | _ | MHz | _ | | EC_GTX_CLK125 cycle time | t <sub>G125</sub> | _ | 8 | _ | ns | _ | | EC_GTX_CLK125 rise and fall time<br>L/TV <sub>DD</sub> =2.5V<br>L/TV <sub>DD</sub> =3.3V | t <sub>G125R</sub> , t <sub>G125F</sub> | | | 0.75<br>1.0 | ns | 1 | | EC_GTX_CLK125 duty cycle GMII, TBI 1000Base-T for RGMII, RTBI | t <sub>G125H</sub> /t <sub>G125</sub> | 45<br>47 | _ | 55<br>53 | % | 2, 3 | #### Notes: - 1. Rise and fall times for EC\_GTX\_CLK125 are measured from 0.5V and 2.0V for L/TV $_{DD}$ =2.5V, and from 0.6V and 2.7V for L/TV $_{DD}$ =3.3V. - 2. Timing is guaranteed by design and characterization. - 3. EC\_GTX\_CLK125 is used to generate the GTX clock for the eTSEC transmitter with 2% degradation. EC\_GTX\_CLK125 duty cycle can be loosened from 47/53% as long as the PHY device can tolerate the duty cycle generated by the TSEC*n*\_GTX\_CLK. See Section 8.2.6, "RGMII and RTBI AC Timing Specifications," for duty cycle for 10Base-T and 100Base-T reference clock. #### 4.4 DDR Clock Timing Table 8 provides the DDR clock (DDRCLK) AC timing specifications for the MPC8572E. #### Table 8. DDRCLK AC Timing Specifications At recommended operating conditions with $OV_{DD}$ of 3.3V $\pm$ 5%. | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Notes | |---------------------------|---------------------------------------|------|---------|-------|------|-------| | DDRCLK frequency | f <sub>DDRCLK</sub> | 66 | _ | 100 | MHz | 1 | | DDRCLK cycle time | t <sub>DDRCLK</sub> | 10.0 | _ | 15.15 | ns | _ | | DDRCLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub> | 0.6 | 1.0 | 1.2 | ns | 2 | | DDRCLK duty cycle | t <sub>KHK</sub> /t <sub>DDRCLK</sub> | 40 | _ | 60 | % | 3 | #### **RESET Initialization** #### **Table 8. DDRCLK AC Timing Specifications (continued)** At recommended operating conditions with $OV_{DD}$ of 3.3V $\pm$ 5%. | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Notes | |---------------------|--------|-----|---------|---------|------|---------| | DDRCLK jitter | 1 | 1 | 1 | +/- 150 | ps | 4, 5, 6 | #### Notes: - Caution: The DDR complex clock to DDRCLK ratio settings must be chosen such that the resulting DDR complex clock frequency does not exceed the maximum or minimum operating frequencies. Refer to Section 19.4, "DDR/DDRCLK PLL Ratio," for ratio settings. - 2. Rise and fall times for DDRCLK are measured at 0.6 V and 2.7 V. - 3. Timing is guaranteed by design and characterization. - 4. This represents the total input jitter—short term and long term—and is guaranteed by design. - 5. The DDRCLK driver's closed loop jitter bandwidth should be <500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track DDRCLK drivers with the specified jitter. - 6. For spread spectrum clocking, guidelines are +0% to -1% down spread at a modulation rate between 20 kHz and 60 kHz on DDRCLK. #### 4.5 Platform to eTSEC FIFO Restrictions Note the following eTSEC FIFO mode maximum speed restrictions based on platform (CCB) frequency. For FIFO GMII modes (both 8 and 16 bit) and 16-bit encoded FIFO mode: FIFO TX/RX clock frequency <= platform clock (CCB) frequency/4.2 For example, if the platform (CCB) frequency is 533 MHz, the FIFO TX/RX clock frequency should be no more than 127 MHz. For 8-bit encoded FIFO mode: FIFO TX/RX clock frequency <= platform clock (CCB) frequency/3.2 For example, if the platform (CCB) frequency is 533 MHz, the FIFO TX/RX clock frequency should be no more than 167 MHz. #### 4.6 Other Input Clocks For information on the input clocks of other functional blocks of the platform, such as SerDes and eTSEC, see the respective sections of this document. #### 5 RESET Initialization Table 9 describes the AC electrical specifications for the RESET initialization timing. **Table 9. RESET Initialization Timing Specifications** | Parameter/Condition | Min | Max | Unit | Notes | |-----------------------------------|-----|-----|---------|-------| | Required assertion time of HRESET | 100 | _ | μs | 2 | | Minimum assertion time for SRESET | 3 | _ | SYSCLKs | 1 | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 | PLL config input setup time with stable SYSCLK before HRESET negation | 100 | _ | μѕ | _ | |---------------------------------------------------------------------------------------------------------|-----|---|---------|---| | Input setup time for POR configs (other than PLL config) with respect to negation of HRESET | 4 | _ | SYSCLKs | 1 | | Input hold time for all POR configs (including PLL config) with respect to negation of HRESET | 2 | _ | SYSCLKs | 1 | | Maximum valid-to-high impedance time for actively driven POR configs with respect to negation of HRESET | _ | 5 | SYSCLKs | 1 | #### Notes: - 1. SYSCLK is the primary clock input for the MPC8572E. - 2. Reset assertion timing requirements for DDR3 DRAMs may differ. Table 10 provides the PLL lock times. **Table 10. PLL Lock Times** | Parameter/Condition | Symbol | Min | Typical | Max | |---------------------|--------|-----|---------|-----| | PLL lock times | _ | 100 | μs | _ | | Local bus PLL | _ | 50 | μs | | #### 6 DDR2 and DDR3 SDRAM Controller This section describes the DC and AC electrical specifications for the DDR2 and DDR3 SDRAM controller interface of the MPC8572E. Note that the required GV<sub>DD</sub>(typ) voltage is 1.8Vor 1.5 V when interfacing to DDR2 or DDR3 SDRAM, respectively. #### 6.1 DDR2 and DDR3 SDRAM Interface DC Electrical Characteristics Table 11 provides the recommended operating conditions for the DDR SDRAM controller of the MPC8572E when interfacing to DDR2 SDRAM. Table 11. DDR2 SDRAM Interface DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------|---------------------|-------------------------------------|-------------------------------------|------|-------| | I/O supply voltage | GV <sub>DD</sub> | 1.71 | 1.89 | V | 1 | | I/O reference voltage | MV <sub>REF</sub> n | $0.49 \times \text{GV}_{\text{DD}}$ | $0.51 \times \text{GV}_{\text{DD}}$ | V | 2 | | I/O termination voltage | V <sub>TT</sub> | MV <sub>REF</sub> n - 0.04 | MV <sub>REF</sub> n + 0.04 | V | 3 | | Input high voltage | V <sub>IH</sub> | $MV_{REF}n + 0.125$ | GV <sub>DD</sub> + 0.3 | V | _ | | Input low voltage | V <sub>IL</sub> | -0.3 | $MV_{REF}n - 0.125$ | V | _ | | Output leakage current | l <sub>OZ</sub> | -50 | 50 | μΑ | 4 | | Output high current (V <sub>OUT</sub> = 1.420 V) | I <sub>OH</sub> | -13.4 | _ | mA | _ | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 #### DDR2 and DDR3 SDRAM Controller Table 11. DDR2 SDRAM Interface DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V (continued) | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |-------------------------------------------------|-----------------|------|-----|------|-------| | Output low current (V <sub>OUT</sub> = 0.280 V) | l <sub>OL</sub> | 13.4 | _ | mA | - | #### Notes: - 1. ${\rm GV_{DD}}$ is expected to be within 50 mV of the DRAM ${\rm GV_{DD}}$ at all times. - 2. MV<sub>REF</sub>*n* is expected to be equal to 0.5 × GV<sub>DD</sub>, and to track GV<sub>DD</sub> DC variations as measured at the receiver. Peak-to-peak noise on MV<sub>REF</sub>*n* may not exceed ±2% of the DC value. - 3. V<sub>TT</sub> is not applied directly to the device. It is the supply to that far end signal termination is made and is expected to be equal to MV<sub>REF</sub>n. This rail should track variations in the DC level of MV<sub>REF</sub>n. - 4. Output leakage is measured with all outputs disabled, $0 \text{ V} \leq \text{V}_{OUT} \leq \text{GV}_{DD}$ . Table 12 provides the recommended operating conditions for the DDR SDRAM controller of the MPC8572E when interfacing to DDR3 SDRAM. Table 12. DDR3 SDRAM Interface DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.5 V | Parameter/Condition | Symbol | Min | Typical | Max | Unit | |------------------------|---------------------|-------------------------------------|-------------------------------------|-----|------| | I/O supply voltage | GV <sub>DD</sub> | 1.425 | 1.575 | V | 1 | | I/O reference voltage | MV <sub>REF</sub> n | $0.49 \times \text{GV}_{\text{DD}}$ | $0.51 \times \text{GV}_{\text{DD}}$ | V | 2 | | Input high voltage | V <sub>IH</sub> | $MV_{REF}n + 0.100$ | GV <sub>DD</sub> | V | _ | | Input low voltage | V <sub>IL</sub> | GND | $MV_{REF}n - 0.100$ | V | _ | | Output leakage current | I <sub>OZ</sub> | -50 | 50 | μΑ | 3 | #### Notes: - 1. GV<sub>DD</sub> is expected to be within 50 mV of the DRAM GV<sub>DD</sub> at all times. - 2. $MV_{REF}n$ is expected to be equal to $0.5 \times GV_{DD}$ , and to track $GV_{DD}$ DC variations as measured at the receiver. Peak-to-peak noise on $MV_{REF}n$ may not exceed $\pm 1\%$ of the DC value. - 3. Output leakage is measured with all outputs disabled, $0 \text{ V} \leq \text{V}_{\text{OUT}} \leq \text{GV}_{\text{DD}}$ . Table 13 provides the DDR SDRAM controller interface capacitance for DDR2 and DDR3. Table 13. DDR2 and DDR3 SDRAM Interface Capacitance for GV<sub>DD</sub>(typ)=1.8 V and 1.5 V | Parameter/Condition | Symbol | Min | Typical | Max | Unit | |----------------------------------------------|------------------|-----|---------|-----|------| | Input/output capacitance: DQ, DQS, DQS | C <sub>IO</sub> | 6 | 8 | pF | 1, 2 | | Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> | _ | 0.5 | pF | 1, 2 | #### Note: - 1. This parameter is sampled. $GV_{DD} = 1.8 \text{ V} \pm 0.090 \text{ V}$ (for DDR2), f = 1 MHz, $T_A = 25 ^{\circ}\text{C}$ , $V_{OUT} = GV_{DD}/2$ - 2. This parameter is sampled. $GV_{DD} = 1.5 \text{ V} \pm 0.075 \text{ V}$ (for DDR3), f = 1 MHz, $T_A = 25^{\circ}\text{C}$ , $V_{OUT} = GV_{DD}/2$ MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 Table 14 provides the current draw characteristics for MV<sub>REF</sub>n. Table 14. Current Draw Characteristics for MV<sub>REF</sub> n | Parameter / Condition | | Symbol | Min | Max | Unit | Note | |--------------------------------------|-------------------------------------------------|--------|-----|------|------|------| | Current draw for MV <sub>REF</sub> n | Current draw for MV <sub>REF</sub> n DDR2 SDRAM | | _ | 1500 | μΑ | 1 | | | DDR3 SDRAM | | | 1250 | | | <sup>1.</sup> The voltage regulator for MV<sub>RFF</sub>n must be able to supply up to 1500 μA or 1250 uA current for DDR2 or DDR3, respectively. #### 6.2 DDR2 and DDR3 SDRAM Interface AC Electrical Characteristics This section provides the AC electrical characteristics for the DDR SDRAM controller interface. The DDR controller supports both DDR2 and DDR3 memories. Note that although the minimum data rate for most off-the-shelf DDR3 DIMMs available is 800 MHz, JEDEC specification does allow the DDR3 to run at the data rate as low as 606 MHz. Unless otherwise specified, the AC timing specifications described in this section for DDR3 is applicable for data rate between 606 MHz and 800 MHz, as long as the DC and AC specifications of the DDR3 memory to be used are compliant to both JEDEC specifications as well as the specifications and requirements described in this MPC8572E hardware specifications document. #### 6.2.1 DDR2 and DDR3 SDRAM Interface Input AC Timing Specifications Table 15, Table 16, and Table 17 provide the input AC timing specifications for the DDR controller when interfacing to DDR2 and DDR3 SDRAM. Table 15. DDR2 SDRAM Interface Input AC Timing Specifications for 1.8-V Interface At recommended operating conditions with $GV_{DD}$ of 1.8 V $\pm$ 5% | Parameter | | Symbol | Min | Max | Unit | Notes | |-----------------------|------------|-------------------|--------------------|--------------------------|------|-------| | AC input low voltage | >=667 MHz | V <sub>ILAC</sub> | _ | MV <sub>REF</sub> n-0.20 | V | _ | | | <= 533 MHz | | _ | MV <sub>REF</sub> n-0.25 | | | | AC input high voltage | >=667 MHz | V <sub>IHAC</sub> | $MV_{REF}n + 0.20$ | _ | V | _ | | _ | <= 533 MHz | | $MV_{REF}n + 0.25$ | | | | #### Table 16. DDR3 SDRAM Interface Input AC Timing Specifications for 1.5-V Interface At recommended operating conditions with $GV_{DD}$ of 1.5 V $\pm$ 5%. DDR3 data rate is between 606 MHz and 800 MHz. | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------|-------------------|-----------------------------|---------------------|------|-------| | AC input low voltage | $V_{ILAC}$ | _ | $MV_{REF}n - 0.175$ | V | _ | | AC input high voltage | V <sub>IHAC</sub> | MV <sub>REF</sub> n + 0.175 | | V | | #### **DDR2 and DDR3 SDRAM Controller** #### Table 17. DDR2 and DDR3 SDRAM Interface Input AC Timing Specifications At recommended operating conditions with $GV_{DD}$ of 1.8 V ± 5% for DDR2 or 1.5 V ± 5% for DDR3. | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------------------|---------|------|-----|------|-------| | Controller Skew for MDQS—MDQ/MECC | tciskew | _ | _ | ps | 1, 2 | | 800 MHz | _ | -200 | 200 | _ | _ | | 667 MHz | _ | -240 | 240 | _ | _ | | 533 MHz | _ | -300 | 300 | _ | _ | | 400 MHz | _ | -365 | 365 | _ | _ | #### Note: - 1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that is captured with MDQS[n]. This should be subtracted from the total timing budget. - 2. The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called tDISKEW. This can be determined by the following equation: tDISKEW =+/-(T/4 abs(tCISKEW)) where T is the clock period and abs(tCISKEW) is the absolute value of tCISKEW. Figure 3 shows the DDR2 and DDR3 SDRAM interface input timing diagram. Figure 3. DDR2 and DDR3 SDRAM Interface Input Timing Diagram #### 6.2.2 DDR2 and DDR3 SDRAM Interface Output AC Timing Specifications Table 18 contains the output AC timing targets for the DDR2 and DDR3 SDRAM interface. #### Table 18. DDR2 and DDR3 SDRAM Interface Output AC Timing Specifications At recommended operating conditions with $GV_{DD}$ of 1.8 V ± 5% for DDR2 or 1.5 V ± 5% for DDR3. | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |-------------------------------------------|---------------------|-----|-----|------|-------| | MCK[n] cycle time | t <sub>MCK</sub> | 2.5 | 5 | ns | 2 | | ADDR/CMD output setup with respect to MCK | t <sub>DDKHAS</sub> | | | ns | 3 | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ### Table 18. DDR2 and DDR3 SDRAM Interface Output AC Timing Specifications (continued) At recommended operating conditions with $GV_{DD}$ of 1.8 V $\pm$ 5% for DDR2 or 1.5 V $\pm$ 5% for DDR3. | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |------------------------------------------------|------------------------------------------|--------|-------|------|-------| | 800 MHz | | 0.917 | _ | | | | 667 MHz | | 1.10 | _ | | | | 533 MHz | | 1.48 | _ | | | | 400 MHz | | 1.95 | _ | | | | ADDR/CMD output hold with respect to MCK | t <sub>DDKHAX</sub> | | | ns | 3 | | 800 MHz | | 0.917 | _ | | | | 667 MHz | | 1.10 | _ | | | | 533 MHz | | 1.48 | _ | | | | 400 MHz | | 1.95 | _ | | | | MCS[n] output setup with respect to MCK | t <sub>DDKHCS</sub> | | | ns | 3 | | 800 MHz | | 0.917 | _ | | | | 667 MHz | | 1.10 | _ | | | | 533 MHz | | 1.48 | _ | | | | 400 MHz | t <sub>DDKHCS</sub> | 1.95 | _ | ns | 3 | | MCS[n] output hold with respect to MCK | t <sub>DDKHCX</sub> | | | ns | 3 | | 800 MHz | | 0.917 | _ | | | | 667 MHz | | 1.10 | _ | | | | 533 MHz | | 1.48 | _ | | | | 400 MHz | | 1.95 | _ | | | | MCK to MDQS Skew | t <sub>DDKHMH</sub> | | | ns | 4 | | 800 MHz | | -0.375 | 0.375 | | | | <= 667 MHz | | -0.6 | 0.6 | | | | MDQ/MECC/MDM output setup with respect to MDQS | t <sub>DDKHDS,</sub> t <sub>DDKLDS</sub> | | | ps | 5 | | 800 MHz | | 375 | _ | | | | 667 MHz | | 450 | _ | | | | 533 MHz | | 538 | _ | | | | 400 MHz | | 700 | _ | | | | MDQ/MECC/MDM output hold with respect to MDQS | t <sub>DDKHDX,</sub> t <sub>DDKLDX</sub> | | | ps | 5 | | 800 MHz | | 375 | _ | | | | 667 MHz | | 450 | _ | | | | • | • | • | • | • | | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 #### DDR2 and DDR3 SDRAM Controller #### Table 18. DDR2 and DDR3 SDRAM Interface Output AC Timing Specifications (continued) At recommended operating conditions with $GV_{DD}$ of 1.8 V ± 5% for DDR2 or 1.5 V ± 5% for DDR3. | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |---------------------|---------------------|---------------------------------|-----------------------------------|------|-------| | 533 MHz | | 538 | _ | | | | 400 MHz | | 700 | _ | | | | MDQS preamble start | t <sub>DDKHMP</sub> | | | ns | 6 | | 800 MHz | | -0.5 × t <sub>MCK</sub> - 0.375 | −0.5 × t <sub>MCK</sub><br>+0.375 | | | | <= 667 MHz | | $-0.5 \times t_{MCK} - 0.6$ | $-0.5 \times t_{MCK} + 0.6$ | | | | MDQS epilogue end | t <sub>DDKHME</sub> | | | ns | 6 | | 800 MHz | 1 | -0.375 | 0.375 | | | | <= 667 MHz | t <sub>DDKHME</sub> | -0.6 | 0.6 | ns | 6 | #### Note: - 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time. - 2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1 V. - 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MECC/MDM/MDQS. - 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the MDQS override bits (called WR\_DATA\_DELAY) in the TIMING\_CFG\_2 register. This typically be set to the same delay as in DDR\_SDRAM\_CLK\_CNTL[CLK\_ADJUST]. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. See the MPC8572E PowerQUICC<sup>TM</sup> III Integrated Host Processor Family Reference Manual for a description and understanding of the timing modifications enabled by use of these bits. - Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor. - 6. All outputs are referenced to the rising edge of MCK[n] at the pins of the microprocessor. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1. #### **NOTE** For the ADDR/CMD setup and hold specifications in Table 18, it is assumed that the clock control register is set to adjust the memory clocks by 1/2 applied cycle. Figure 4 shows the DDR2 and DDR3 SDRAM Interface output timing for the MCK to MDQS skew measurement (tDDKHMH). Figure 4. Timing Diagram for tDDKHMH Figure 5 shows the DDR2 and DDR3 SDRAM Interface output timing diagram. Figure 5. DDR2 and DDR3 SDRAM Interface Output Timing Diagram MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 #### **DDR2 and DDR3 SDRAM Controller** Figure 6 provides the AC test load for the DDR2 and DDR3 Controller bus. Figure 6. DDR2 and DDR3 Controller bus AC Test Load #### 6.2.3 DDR2 and DDR3 SDRAM Differential Timing Specifications This section describes the DC and AC differential electrical specifications for the DDR2 and DDR3 SDRAM controller interface of the MPC8572E. VID specifies the input differential voltage |VTR - VCP| required for switching, where VTR is the true input signal (such as $\overline{MCK}$ or $\overline{MDQS}$ ) and VCP is the complementary input signal (such as $\overline{MCK}$ or $\overline{MDQS}$ ). Table 19 provides the differential specifications for the MPC8572E differential signals MDQS/MDQS and MCK/MCK when in DDR2 mode. **Table 19. DDR2 SDRAM Differential Electrical Characteristics** | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |-------------------------------------|-------------------|------------|-------------------------------|------|-------| | DC Input Signal Voltage | V <sub>IN</sub> | -0.3 | GV <sub>DD</sub> + 0.3 | V | _ | | DC Differential Input Voltage | V <sub>ID</sub> | _ | _ | mV | _ | | AC Differential Input Voltage | V <sub>IDAC</sub> | _ | _ | mV | _ | | DC Differential Output Voltage | V <sub>OH</sub> | _ | _ | mV | _ | | AC Differential Output Voltage | V <sub>OHAC</sub> | JEDEC: 0.5 | JEDEC: GV <sub>DD</sub> + 0.6 | V | _ | | AC Differential Cross-point Voltage | V <sub>IXAC</sub> | _ | _ | mV | _ | | Input Midpoint Voltage | V <sub>MP</sub> | _ | _ | mV | _ | Table 20 provides the differential specifications for the MPC8572E differential signals MDQS/MDQS and $MCK/\overline{MCK}$ when in DDR3 mode. **Table 20. DDR3 SDRAM Differential Electrical Characteristics** | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |-------------------------------------|-------------------|-----|-----|------|-------| | DC Input Signal Voltage | V <sub>IN</sub> | _ | _ | mV | _ | | DC Differential Input Voltage | V <sub>ID</sub> | _ | _ | mV | _ | | AC Differential Input Voltage | V <sub>IDAC</sub> | _ | _ | mV | _ | | DC Differential Output Voltage | V <sub>OH</sub> | _ | _ | mV | _ | | AC Differential Output Voltage | V <sub>OHAC</sub> | _ | _ | mV | _ | | AC Differential Cross-point Voltage | V <sub>IXAC</sub> | _ | _ | mV | _ | | Input Midpoint Voltage | $V_{MP}$ | | _ | mV | _ | #### **DUART** This section describes the DC and AC electrical specifications for the DUART interface of the MPC8572E. #### **DUART DC Electrical Characteristics** 7.1 Table 21 provides the DC electrical characteristics for the DUART interface. **Table 21. DUART DC Electrical Characteristics** | Parameter | Symbol | Min | Max | Unit | |------------------------------------------------------------------------------------------|------------------|------|------------------------|------| | Supply voltage (3.3 V) | OV <sub>DD</sub> | 3.13 | 3.47 | V | | High-level input voltage | V <sub>IH</sub> | 2 | OV <sub>DD</sub> + 0.3 | V | | Low-level input voltage | V <sub>IL</sub> | -0.3 | 0.8 | V | | Input current (V <sub>IN</sub> <sup>1</sup> = 0 V or V <sub>IN</sub> = V <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±5 | μΑ | | High-level output voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | 2.4 | _ | ٧ | | Low-level output voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | ٧ | #### Note: 1. The symbol $V_{IN}$ , in this case, represents the $OV_{IN}$ symbol referenced in Table 1. **NXP Semiconductors** 27 MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 Ethernet: Enhanced Three-Speed Ethernet (eTSEC) #### 7.2 DUART AC Electrical Specifications Table 22 provides the AC timing parameters for the DUART interface. #### **Table 22. DUART AC Timing Specifications** At recommended operating conditions with $OV_{DD}$ of 3.3V $\pm$ 5%. | Parameter | Value | Unit | Notes | |-------------------|-----------------------------|------|---------| | Minimum baud rate | f <sub>CCB</sub> /1,048,576 | baud | 1, 2 | | Maximum baud rate | f <sub>CCB</sub> /16 | baud | 1, 2, 3 | | Oversample rate | 16 | _ | 1, 4 | #### Notes: - 1. Guaranteed by design - 2. f<sub>CCB</sub> refers to the internal platform clock frequency. - 3. Actual attainable baud rate is limited by the latency of interrupt processing. - 4. The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample. #### 8 Ethernet: Enhanced Three-Speed Ethernet (eTSEC) This section provides the AC and DC electrical characteristics for the enhanced three-speed Ethernet controller. # 8.1 Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)—FIFO/GMII/MII/TBI/RGMII/RTBI/RMII Electrical Characteristics The electrical characteristics specified here apply to all FIFO mode, gigabit media independent interface (GMII), media independent interface (MII), ten-bit interface (TBI), reduced gigabit media independent interface (RGMII), reduced ten-bit interface (RTBI), and reduced media independent interface (RMII) signals except management data input/output (MDIO) and management data clock (MDC), and serial gigabit media independent interface (SGMII). The RGMII, RTBI and FIFO mode interfaces are defined for 2.5 V, while the GMII, MII, RMII, and TBI interfaces can operate at both 2.5 V and 3.3V. The GMII, MII, or TBI interface timing is compliant with IEEE 802.3. The RGMII and RTBI interfaces follow the Reduced Gigabit Media-Independent Interface (RGMII) Specification Version 1.3 (12/10/2000). The RMII interface follows the RMII Consortium RMII Specification Version 1.2 (3/20/1998). The electrical characteristics for MDIO and MDC are specified in Section 9, "Ethernet Management Interface Electrical Characteristics." The electrical characteristics for SGMII is specified in Section 8.3, "SGMII Interface Electrical Characteristics." The SGMII interface conforms (with exceptions) to the Serial-GMII Specification Version 1.8. The Fast Ethernet Controller (FEC) operates in MII mode only, and complies with the AC and DC electrical characteristics specified in this chapter for MII. Note that if FEC is used, eTSEC 3 and 4 are only available in SGMII mode. #### 8.1.1 eTSEC DC Electrical Characteristics All MII, GMII, RMII, and TBI drivers and receivers comply with the DC parametric attributes specified in Table 23 and Table 24. All RGMII, RTBI and FIFO drivers and receivers comply with the DC parametric attributes specified in Table 24. The RGMII and RTBI signals are based on a 2.5-V CMOS interface voltage as defined by JEDEC EIA/JESD8-5. **Parameter** Symbol Unit Min Max **Notes** 1, 2 Supply voltage 3.3 V 3.47 V $LV_{DD}$ 3.13 $TV_{DD}$ Output high voltage VOH $LV_{DD}/TV_{DD} + 0.3$ ٧ 2.40 $(LV_{DD}/TV_{DD} = Min, IOH = -4.0 mA)$ Output low voltage VOL **GND** 0.50 ٧ $(LV_{DD}/TV_{DD} = Min, IOL = 4.0 mA)$ Input high voltage $LV_{DD}/TV_{DD} + 0.3$ 2.0 $V_{IH}$ Input low voltage $V_{IL}$ -0.3 0.90 ٧ Input high current 40 1, 2,3 μΑ $I_{IH}$ $(V_{IN} = LV_{DD}, V_{IN} = TV_{DD})$ 3 Input low current $I_{IL}$ -600μΑ $(V_{IN} = GND)$ Table 23. GMII, MII, RMII, and TBI DC Electrical Characteristics #### Notes: Table 24. MII, GMII, RMII, RGMII, TBI, RTBI, and FIFO DC Electrical Characteristics | Parameters | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------------------|------------------------------------|-----------|-------------------------|------|-------| | Supply voltage 2.5 V | LV <sub>DD/</sub> TV <sub>DD</sub> | 2.37 | 2.63 | V | 1,2 | | Output high voltage<br>(LV <sub>DD</sub> /TV <sub>DD</sub> = Min, IOH = -1.0 mA) | V <sub>OH</sub> | 2.00 | $LV_{DD}/TV_{DD} + 0.3$ | V | _ | | Output low voltage<br>(LV <sub>DD</sub> /TV <sub>DD</sub> = Min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub> | GND - 0.3 | 0.40 | V | _ | | Input high voltage | V <sub>IH</sub> | 1.70 | $LV_{DD}/TV_{DD} + 0.3$ | V | _ | | Input low voltage | V <sub>IL</sub> | -0.3 | 0.70 | V | _ | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 <sup>&</sup>lt;sup>1</sup> LV<sub>DD</sub> supports eTSECs 1 and 2. <sup>&</sup>lt;sup>2</sup> TV<sub>DD</sub> supports eTSECs 3 and 4 or FEC. $<sup>^3</sup>$ The symbol $V_{IN}$ , in this case, represents the LV<sub>IN</sub> and TV<sub>IN</sub> symbols referenced in Table 1. Ethernet: Enhanced Three-Speed Ethernet (eTSEC) Table 24. MII, GMII, RMII, RGMII, TBI, RTBI, and FIFO DC Electrical Characteristics (continued) | Parameters | Symbol | Min | Max | Unit | Notes | |-----------------------------------------------------------|-----------------|------------|-----|------|--------| | Input high current $(V_{IN} = LV_{DD}, V_{IN} = TV_{DD})$ | I <sub>IH</sub> | _ | 10 | μΑ | 1, 2,3 | | Input low current (V <sub>IN</sub> = GND) | I <sub>IL</sub> | <b>–15</b> | _ | μΑ | 3 | #### Note: # 8.2 FIFO, GMII, MII, TBI, RGMII, RMII, and RTBI AC Timing Specifications The AC timing specifications for FIFO, GMII, MII, TBI, RGMII, RMII and RTBI are presented in this section. #### 8.2.1 FIFO AC Specifications The basis for the AC specifications for the eTSEC's FIFO modes is the double data rate RGMII and RTBI specifications, because they have similar performance and are described in a source-synchronous fashion like FIFO modes. However, the FIFO interface provides deliberate skew between the transmitted data and source clock in GMII fashion. When the eTSEC is configured for FIFO modes, all clocks are supplied from external sources to the relevant eTSEC interface. That is, the transmit clock must be applied to the eTSECn's TSECn\_TX\_CLK, while the receive clock must be applied to pin TSECn\_RX\_CLK. The eTSEC internally uses the transmit clock to synchronously generate transmit data and outputs an echoed copy of the transmit clock back on the TSECn\_GTX\_CLK pin (while transmit data appears on TSECn\_TXD[7:0], for example). It is intended that external receivers capture eTSEC transmit data using the clock on TSECn\_GTX\_CLK as a source-synchronous timing reference. Typically, the clock edge that launched the data can be used, because the clock is delayed by the eTSEC to allow acceptable set-up margin at the receiver. Note that there is a relationship between the maximum FIFO speed and the platform (CCB) frequency. For more information see Section 4.5, "Platform to eTSEC FIFO Restrictions." Table 25 and Table 26 summarize the FIFO AC specifications. #### Table 25. FIFO Mode Transmit AC Timing Specification At recommended operating conditions with $LV_{DD}/TV_{DD}$ of 2.5V ± 5% | Parameter/Condition | Symbol | Min | Тур | Max | Unit | |-------------------------------------------|-------------------------------------|-----|-----|-----|------| | TX_CLK, GTX_CLK clock period <sup>1</sup> | t <sub>FIT</sub> | 5.3 | 8.0 | 100 | ns | | TX_CLK, GTX_CLK duty cycle | t <sub>FITH</sub> /t <sub>FIT</sub> | 45 | 50 | 55 | % | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 $<sup>^{\</sup>rm 1}~{\rm LV_{DD}}$ supports eTSECs 1 and 2. $<sup>^{2}\;\; \</sup>text{TV}_{\text{DD}}$ supports eTSECs 3 and 4 or FEC. $<sup>^3</sup>$ Note that the symbol $V_{IN}$ , in this case, represents the $LV_{IN}$ and $TV_{IN}$ symbols referenced in Table 1. #### **Table 25. FIFO Mode Transmit AC Timing Specification (continued)** At recommended operating conditions with LV $_{DD}/TV_{DD}$ of 2.5V $\pm\,5\%$ | Parameter/Condition | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------|--------------------|-----|-----|------|------| | TX_CLK, GTX_CLK peak-to-peak jitter | t <sub>FITJ</sub> | _ | _ | 250 | ps | | Rise time TX_CLK (20%–80%) | t <sub>FITR</sub> | _ | _ | 0.75 | ns | | Fall time TX_CLK (80%–20%) | t <sub>FITF</sub> | _ | _ | 0.75 | ns | | FIFO data TXD[7:0], TX_ER, TX_EN setup time to GTX_CLK | t <sub>FITDV</sub> | 2.0 | _ | _ | ns | | GTX_CLK to FIFO data TXD[7:0], TX_ER, TX_EN hold time | t <sub>FITDX</sub> | 0.5 | _ | 3.0 | ns | #### Notes: #### Table 26. FIFO Mode Receive AC Timing Specification At recommended operating conditions with LV $_{DD}/TV_{DD}$ of 2.5V $\pm\,5\%$ | Parameter/Condition | Symbol | Min | Тур | Max | Unit | |---------------------------------------------|-------------------------------------|-----|-----|------|------| | RX_CLK clock period <sup>1</sup> | t <sub>FIR</sub> | 5.3 | 8.0 | 100 | ns | | RX_CLK duty cycle | t <sub>FIRH</sub> /t <sub>FIR</sub> | 45 | 50 | 55 | % | | RX_CLK peak-to-peak jitter | t <sub>FIRJ</sub> | _ | _ | 250 | ps | | Rise time RX_CLK (20%–80%) | t <sub>FIRR</sub> | _ | _ | 0.75 | ns | | Fall time RX_CLK (80%–20%) | t <sub>FIRF</sub> | _ | _ | 0.75 | ns | | RXD[7:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>FIRDV</sub> | 1.5 | _ | _ | ns | | RXD[7:0], RX_DV, RX_ER hold time to RX_CLK | t <sub>FIRDX</sub> | 0.5 | _ | _ | ns | <sup>1.</sup> The minimum cycle period (or maximum frequency) of the RX\_CLK is dependent on the maximum platform frequency of the speed bins the part belongs to as well as the FIFO mode under operation. Refer to Section 4.5, "Platform to eTSEC FIFO Restrictions," for more detailed description. Figure 7 and Figure 8 show the FIFO timing diagrams. Figure 7. FIFO Transmit AC Timing Diagram MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 <sup>1.</sup> The minimum cycle period (or maximum frequency) of the TX\_CLK is dependent on the maximum platform frequency of the speed bins the part belongs to as well as the FIFO mode under operation. Refer to Section 4.5, "Platform to eTSEC FIFO Restrictions," for more detailed description. #### Ethernet: Enhanced Three-Speed Ethernet (eTSEC) Figure 8. FIFO Receive AC Timing Diagram #### 8.2.2 GMII AC Timing Specifications This section describes the GMII transmit and receive AC timing specifications. #### 8.2.2.1 GMII Transmit AC Timing Specifications Table 27 provides the GMII transmit AC timing specifications. #### **Table 27. GMII Transmit AC Timing Specifications** At recommended operating conditions with LV<sub>DD</sub>/TV<sub>DD</sub> of 2.5/ 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |---------------------------------------------------|--------------------------------|-----|-----|-----|------| | GMII data TXD[7:0], TX_ER, TX_EN setup time | t <sub>GTKHDV</sub> | 2.5 | _ | _ | ns | | GTX_CLK to GMII data TXD[7:0], TX_ER, TX_EN delay | t <sub>GTKHDX</sub> | 0.5 | _ | 5.0 | ns | | GTX_CLK data clock rise time (20%-80%) | t <sub>GTXR</sub> <sup>2</sup> | _ | _ | 1.0 | ns | | GTX_CLK data clock fall time (80%-20%) | t <sub>GTXF</sub> <sup>2</sup> | _ | _ | 1.0 | ns | #### Notes: - 1. The symbols used for timing specifications herein follow the pattern $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$ (reference)(state) for inputs and $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$ for outputs. For example, $t_{GTKHDV}$ symbolizes GMII transmit timing (GT) with respect to the $t_{GTX}$ clock reference (K) going to the high state (H) relative to the time date input signals (D) reaching the valid state (V) to state or setup time. Also, $t_{GTKHDX}$ symbolizes GMII transmit timing (GT) with respect to the $t_{GTX}$ clock reference (K) going to the high state (H) relative to the time date input signals (D) going invalid (X) or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of $t_{GTX}$ represents the GMII(G) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Guaranteed by design. Figure 9 shows the GMII transmit AC timing diagram. Figure 9. GMII Transmit AC Timing Diagram #### 8.2.2.2 GMII Receive AC Timing Specifications Table 28 provides the GMII receive AC timing specifications. #### Table 28. GMII Receive AC Timing Specifications At recommended operating conditions with LV $_{DD}/TV_{DD}$ of 2.5/ 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |---------------------------------------------|-------------------------------------|-----|-----|-----|------| | RX_CLK clock period | t <sub>GRX</sub> | _ | 8.0 | _ | ns | | RX_CLK duty cycle | t <sub>GRXH</sub> /t <sub>GRX</sub> | 40 | _ | 60 | ns | | RXD[7:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>GRDVKH</sub> | 2.0 | _ | _ | ns | | RXD[7:0], RX_DV, RX_ER hold time to RX_CLK | t <sub>GRDXKH</sub> | 0 | _ | _ | ns | | RX_CLK clock rise (20%-80%) | t <sub>GRXR</sub> <sup>2</sup> | _ | _ | 1.0 | ns | | RX_CLK clock fall time (80%-20%) | t <sub>GRXF</sub> <sup>2</sup> | _ | _ | 1.0 | ns | #### Note: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>GRDVKH</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>RX</sub> clock reference (K) going to the high state (H) or setup time. Also, t<sub>GRDXKL</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>GRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>GRX</sub> represents the GMII (G) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Guaranteed by design. Figure 10 provides the AC test load for eTSEC. Figure 10. eTSEC AC Test Load MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 Ethernet: Enhanced Three-Speed Ethernet (eTSEC) Figure 11 shows the GMII receive AC timing diagram. Figure 11. GMII Receive AC Timing Diagram #### 8.2.3 MII AC Timing Specifications This section describes the MII transmit and receive AC timing specifications. #### 8.2.3.1 MII Transmit AC Timing Specifications Table 29 provides the MII transmit AC timing specifications. #### **Table 29. MII Transmit AC Timing Specifications** At recommended operating conditions with LV $_{DD}/TV_{DD}$ of 2.5/ 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |-------------------------------------------------|-------------------------------------|-----|-----|-----|------| | TX_CLK clock period 10 Mbps | t <sub>MTX</sub> <sup>2</sup> | _ | 400 | _ | ns | | TX_CLK clock period 100 Mbps | t <sub>MTX</sub> | _ | 40 | _ | ns | | TX_CLK duty cycle | t <sub>MTXH</sub> /t <sub>MTX</sub> | 35 | _ | 65 | % | | TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay | t <sub>MTKHDX</sub> | 1 | 5 | 15 | ns | | TX_CLK data clock rise (20%-80%) | t <sub>MTXR</sub> <sup>2</sup> | 1.0 | _ | 4.0 | ns | | TX_CLK data clock fall (80%-20%) | t <sub>MTXF</sub> <sup>2</sup> | 1.0 | _ | 4.0 | ns | #### Notes: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Guaranteed by design. Figure 12 shows the MII transmit AC timing diagram. Figure 12. MII Transmit AC Timing Diagram #### 8.2.3.2 MII Receive AC Timing Specifications Table 30 provides the MII receive AC timing specifications. #### Table 30. MII Receive AC Timing Specifications At recommended operating conditions with LV<sub>DD</sub>/TV<sub>DD</sub> of 2.5/ 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |---------------------------------------------|-------------------------------------|------|-----|-----|------| | RX_CLK clock period 10 Mbps | t <sub>MRX</sub> <sup>2</sup> | _ | 400 | _ | ns | | RX_CLK clock period 100 Mbps | t <sub>MRX</sub> | _ | 40 | _ | ns | | RX_CLK duty cycle | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35 | _ | 65 | % | | RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub> | 10.0 | _ | _ | ns | | RXD[3:0], RX_DV, RX_ER hold time to RX_CLK | t <sub>MRDXKH</sub> | 10.0 | _ | _ | ns | | RX_CLK clock rise (20%-80%) | t <sub>MRXR</sub> <sup>2</sup> | 1.0 | _ | 4.0 | ns | | RX_CLK clock fall time (80%-20%) | t <sub>MRXF</sub> <sup>2</sup> | 1.0 | _ | 4.0 | ns | #### Notes: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Guaranteed by design. Figure 13 provides the AC test load for eTSEC. Figure 13. eTSEC AC Test Load MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 Ethernet: Enhanced Three-Speed Ethernet (eTSEC) Figure 14 shows the MII receive AC timing diagram. Figure 14. MII Receive AC Timing Diagram #### 8.2.4 TBI AC Timing Specifications This section describes the TBI transmit and receive AC timing specifications. #### 8.2.4.1 TBI Transmit AC Timing Specifications Table 31 provides the TBI transmit AC timing specifications. #### **Table 31. TBI Transmit AC Timing Specifications** At recommended operating conditions with LV<sub>DD</sub>/TV<sub>DD</sub> of 2.5/ 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |--------------------------------------------|--------------------------------|-----|-----|-----|------| | TCG[9:0] setup time GTX_CLK going high | t <sub>TTKHDV</sub> | 2.0 | _ | _ | ns | | TCG[9:0] hold time from GTX_CLK going high | t <sub>TTKHDX</sub> | 1.0 | _ | _ | ns | | GTX_CLK rise (20%-80%) | t <sub>TTXR</sub> <sup>2</sup> | _ | _ | 1.0 | ns | | GTX_CLK fall time (80%–20%) | t <sub>TTXF</sub> <sup>2</sup> | _ | _ | 1.0 | ns | #### Notes: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state )</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>TTKHDV</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the valid state (V) or setup time. Also, t<sub>TTKHDX</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the invalid state (X) or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>TTX</sub> represents the TBI (T) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Guaranteed by design. Figure 15 shows the TBI transmit AC timing diagram. Figure 15. TBI Transmit AC Timing Diagram ### 8.2.4.2 TBI Receive AC Timing Specifications Table 32 provides the TBI receive AC timing specifications. ### **Table 32. TBI Receive AC Timing Specifications** At recommended operating conditions with LV<sub>DD</sub>/TV<sub>DD</sub> of 2.5/ 3.3 V $\pm$ 5%. | Parameter/Condition <sup>3</sup> | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |--------------------------------------------------------------|-------------------------------------|-----|------|-----|------| | Clock period for TBI Receive Clock 0, 1 | t <sub>TRX</sub> | _ | 16.0 | _ | ns | | Skew for TBI Receive Clock 0, 1 | t <sub>SKTRX</sub> | 7.5 | _ | 8.5 | ns | | Duty cycle for TBI Receive Clock 0, 1 | t <sub>TRXH</sub> /t <sub>TRX</sub> | 40 | _ | 60 | % | | RCG[9:0] setup time to rising edge of TBI Receive Clock 0, 1 | t <sub>TRDVKH</sub> | 2.5 | _ | _ | ns | | RCG[9:0] hold time to rising edge of TBI Receive Clock 0, 1 | t <sub>TRDXKH</sub> | 1.5 | _ | _ | ns | | Clock rise time (20%-80%) for TBI Receive Clock 0, 1 | t <sub>TRXR</sub> <sup>2</sup> | 0.7 | _ | 2.4 | ns | | Clock fall time (80%-20%) for TBI Receive Clock 0, 1 | t <sub>TRXF</sub> <sup>2</sup> | 0.7 | _ | 2.4 | ns | ### Notes: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>TRDVKH</sub> symbolizes TBI receive timing (TR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>TRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>TRDXKH</sub> symbolizes TBI receive timing (TR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>TRX</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>TRX</sub> represents the TBI (T) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (TRX). - 2. Guaranteed by design. - 3. The signals "TBI Receive Clock 0" and "TBI Receive Clock 1" refer to TSECn\_RX\_CLK and TSECn\_TX\_CLK pins respectively. These two clock signals are also referred as PMA\_RX\_CLK[0:1]. MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 Ethernet: Enhanced Three-Speed Ethernet (eTSEC) Figure 16 shows the TBI receive AC timing diagram. Figure 16. TBI Receive AC Timing Diagram # 8.2.5 TBI Single-Clock Mode AC Specifications When the eTSEC is configured for TBI modes, all clocks are supplied from external sources to the relevant eTSEC interface. In single-clock TBI mode, when a 125-MHz TBI receive clock is supplied on TSEC*n* pin (no receive clock is used in this mode, whereas for the dual-clock mode this is the PMA1 receive clock). The 125-MHz transmit clock is applied in all TBI modes. A summary of the single-clock TBI mode AC specifications for receive appears in Table 33. Table 33. TBI single-clock Mode Receive AC Timing Specification At recommended operating conditions with LV $_{DD}/TV_{DD}$ of 2.5/ 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol | Min | Тур | Max | Unit | |-------------------------------------------|--------------------------------------|-----|-----|-----|------| | RX_CLK clock period | t <sub>TRRX</sub> | 7.5 | 8.0 | 8.5 | ns | | RX_CLK duty cycle | t <sub>TRRH</sub> /t <sub>TRRX</sub> | 40 | 50 | 60 | % | | RX_CLK peak-to-peak jitter | t <sub>TRRJ</sub> | _ | _ | 250 | ps | | Rise time RX_CLK (20%–80%) | t <sub>TRRR</sub> | _ | _ | 1.0 | ns | | Fall time RX_CLK (80%–20%) | t <sub>TRRF</sub> | _ | _ | 1.0 | ns | | RCG[9:0] setup time to RX_CLK rising edge | t <sub>TRRDVKH</sub> | 2.0 | _ | _ | ns | | RCG[9:0] hold time to RX_CLK rising edge | t <sub>TRRDXKH</sub> | 1.0 | _ | _ | ns | Figure 17 shows the TBI receive the timing diagram. Figure 17. TBI Single-Clock Mode Receive AC Timing Diagram # 8.2.6 RGMII and RTBI AC Timing Specifications Table 34 presents the RGMII and RTBI AC timing specifications. ### Table 34. RGMII and RTBI AC Timing Specifications At recommended operating conditions with LV<sub>DD</sub>/TV<sub>DD</sub> of 2.5 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |-----------------------------------------------------|-------------------------------------|------|-----|------|------| | Data to clock output skew (at transmitter) | t <sub>SKRGT</sub> | -500 | 0 | 500 | ps | | Data to clock input skew (at receiver) <sup>2</sup> | t <sub>SKRGT</sub> | 1.0 | _ | 2.8 | ns | | Clock period <sup>3</sup> | t <sub>RGT</sub> | 7.2 | 8.0 | 8.8 | ns | | Duty cycle for 10BASE-T and 100BASE-TX 3, 4 | t <sub>RGTH</sub> /t <sub>RGT</sub> | 40 | 50 | 60 | % | | Rise time (20%–80%) | t <sub>RGTR</sub> | _ | _ | 0.75 | ns | | Fall time (20%–80%) | t <sub>RGTF</sub> | _ | _ | 0.75 | ns | ### Notes: - 1. Note that, in general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII and RTBI timing. For example, the subscript of t<sub>RGT</sub> represents the TBI (T) receive (RX) clock. Note also that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT). - 2. This implies that PC board design requires clocks to be routed such that an additional trace delay of greater than 1.5 ns will be added to the associated clock signal. - 3. For 10 and 100 Mbps, $t_{RGT}$ scales to 400 ns $\pm$ 40 ns and 40 ns $\pm$ 4 ns, respectively. - 4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned between. Ethernet: Enhanced Three-Speed Ethernet (eTSEC) Figure 18 shows the RGMII and RTBI AC timing and multiplexing diagrams. Figure 18. RGMII and RTBI AC Timing and Multiplexing Diagrams # 8.2.7 RMII AC Timing Specifications This section describes the RMII transmit and receive AC timing specifications. # 8.2.7.1 RMII Transmit AC Timing Specifications Table 35 shows the RMII transmit AC timing specifications. ### **Table 35. RMII Transmit AC Timing Specifications** At recommended operating conditions with LV<sub>DD</sub>/TV<sub>DD</sub> of 2.5/ 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |----------------------------------|---------------------|------|------|------|------| | TSECn_TX_CLK clock period | t <sub>RMT</sub> | 15.0 | 20.0 | 25.0 | ns | | TSECn_TX_CLK duty cycle | t <sub>RMTH</sub> | 35 | 50 | 65 | % | | TSECn_TX_CLK peak-to-peak jitter | t <sub>RMTJ</sub> | _ | _ | 250 | ps | | Rise time TSECn_TX_CLK (20%–80%) | t <sub>RMTR</sub> | 1.0 | _ | 2.0 | ns | | Fall time TSECn_TX_CLK (80%–20%) | t <sub>RMTF</sub> | 1.0 | _ | 2.0 | ns | ### Table 35. RMII Transmit AC Timing Specifications (continued) At recommended operating conditions with LV<sub>DD</sub>/TV<sub>DD</sub> of 2.5/ 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |-------------------------------------------------|---------------------|-----|-----|------|------| | TSECn_TX_CLK to RMII data TXD[1:0], TX_EN delay | t <sub>RMTDX</sub> | 1.0 | _ | 10.0 | ns | #### Note: 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). Figure 19 shows the RMII transmit AC timing diagram. Figure 19. RMII Transmit AC Timing Diagram # 8.2.7.2 RMII Receive AC Timing Specifications Table 36 shows the RMII receive AC timing specifications. ### **Table 36. RMII Receive AC Timing Specifications** At recommended operating conditions with LV<sub>DD</sub>/TV<sub>DD</sub> of 2.5/3.3 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |----------------------------------------------------------------|---------------------|------|------|------|------| | TSECn_TX_CLK clock period | t <sub>RMR</sub> | 15.0 | 20.0 | 25.0 | ns | | TSECn_TX_CLK duty cycle | t <sub>RMRH</sub> | 35 | 50 | 65 | % | | TSECn_TX_CLK peak-to-peak jitter | t <sub>RMRJ</sub> | _ | _ | 250 | ps | | Rise time TSECn_TX_CLK (20%–80%) | t <sub>RMRR</sub> | 1.0 | _ | 2.0 | ns | | Fall time TSECn_TX_CLK (80%–20%) | t <sub>RMRF</sub> | 1.0 | _ | 2.0 | ns | | RXD[1:0], CRS_DV, RX_ER setup time to TSECn_TX_CLK rising edge | t <sub>RMRDV</sub> | 4.0 | _ | _ | ns | Ethernet: Enhanced Three-Speed Ethernet (eTSEC) ### Table 36. RMII Receive AC Timing Specifications (continued) At recommended operating conditions with LV<sub>DD</sub>/TV<sub>DD</sub> of 2.5/ 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |---------------------------------------------------------------|---------------------|-----|-----|-----|------| | RXD[1:0], CRS_DV, RX_ER hold time to TSECn_TX_CLK rising edge | t <sub>RMRDX</sub> | 2.0 | | _ | ns | #### Note: 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). Figure 20 provides the AC test load for eTSEC. Figure 20. eTSEC AC Test Load Figure 21 shows the RMII receive AC timing diagram. Figure 21. RMII Receive AC Timing Diagram ### 8.3 SGMII Interface Electrical Characteristics Each SGMII port features a 4-wire AC-Coupled serial link from the dedicated SerDes 2 interface of MPC8572E as shown in Figure 22, where $C_{TX}$ is the external (on board) AC-Coupled capacitor. Each output pin of the SerDes transmitter differential pair features $50-\Omega$ output impedance. Each input of the SerDes receiver differential pair features $50-\Omega$ on-die termination to SGND\_SRDS2 (xcorevss). The reference circuit of the SerDes transmitter and receiver is shown in Figure 54. When an eTSEC port is configured to operate in SGMII mode, the parallel interface's output signals of this eTSEC port can be left floating. The input signals should be terminated based on the guidelines MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 described in Section 21.5, "Connection Recommendations," as long as such termination does not violate the desired POR configuration requirement on these pins, if applicable. When operating in SGMII mode, the eTSEC EC\_GTX\_CLK125 clock is not required for this port. Instead, SerDes reference clock is required on SD2\_REF\_CLK and SD2\_REF\_CLK pins. # 8.3.1 DC Requirements for SGMII SD2\_REF\_CLK and SD2\_REF\_CLK The characteristics and DC requirements of the separate SerDes reference clock are described in Section 15, "High-Speed Serial Interfaces (HSSI)." # 8.3.2 AC Requirements for SGMII SD2\_REF\_CLK and SD2\_REF\_CLK Table 37 lists the SGMII SerDes reference clock AC requirements. Note that SD2\_REF\_CLK and SD2\_REF\_CLK are not intended to be used with, and should not be clocked by, a spread spectrum clock source. Table 37. SD2 REF CLK and SD2 REF CLK AC Requirements | Symbol | Parameter Description | Min | Typical | Max | Units | Notes | |--------------------|------------------------------------------------------------------------------------------|-----|---------|-----|-------|-------| | t <sub>REF</sub> | REFCLK cycle time | _ | 10 (8) | _ | ns | 1 | | t <sub>REFCJ</sub> | REFCLK cycle-to-cycle jitter. Difference in the period of any two adjacent REFCLK cycles | _ | _ | 100 | ps | _ | | t <sub>REFPJ</sub> | Phase jitter. Deviation in edge location with respect to mean edge location | -50 | _ | 50 | ps | _ | ### Note: <sup>1. 8</sup> ns applies only when 125 MHz SerDes2 reference clock frequency is selected through cfg\_srds\_sgmii\_refclk during POR. **Ethernet: Enhanced Three-Speed Ethernet (eTSEC)** ### 8.3.3 SGMII Transmitter and Receiver DC Electrical Characteristics Table 38 and Table 39 describe the SGMII SerDes transmitter and receiver AC-Coupled DC electrical characteristics. Transmitter DC characteristics are measured at the transmitter outputs (SD2\_TX[n] and SD2\_TX[n]) as depicted in Figure 23. **Table 38. SGMII DC Transmitter Electrical Characteristics** | Parameter | Symbol | Min | Тур | Max | Unit | Notes | | |------------------------------------------------|------------------------|--------------------------------------------------------------------------|-----|--------------------------------------------------------------------------|------|-----------------------------|----------------------------| | Supply Voltage | XV <sub>DD_SRDS2</sub> | 1.045 | 1.1 | 1.155 | V | _ | | | Output high voltage | VOH | _ | _ | XV <sub>DD_SRDS2-Typ</sub> /2<br>+ V <sub>OD</sub> <sub>-max</sub> /2 | mV | 1 | | | Output low voltage | VOL | XV <sub>DD_SRDS2-Typ</sub> /2<br>- V <sub>OD</sub> <sub>-max</sub> /2 | _ | _ | mV | 1 | | | Output ringing | V <sub>RING</sub> | _ | _ | 10 | % | _ | | | | | 359 | 550 | 791 | | Equalization setting: 1.0x | | | | | 329 | 505 | 725 | | Equalization setting: 1.09x | | | Output differential voltage <sup>2, 3, 5</sup> | V <sub>OD</sub> | | 299 | 458 | 659 | | Equalization setting: 1.2x | | Output unierential voltage | | 270 | 414 | 594 | mV | Equalization setting: 1.33x | | | | | 239 | 367 | 527 | | Equalization setting: 1.5x | | | | | 210 | 322 | 462 | | Equalization setting: 1.71x | | | | | 180 | 275 | 395 | | Equalization setting: 2.0x | | | Output offset voltage | Vos | 473 | 550 | 628 | mV | 1, 4 | | | Output impedance (single-ended) | R <sub>O</sub> | 40 | _ | 60 | Ω | _ | | | Mismatch in a pair | ΔR <sub>O</sub> | _ | _ | 10 | % | _ | | | Change in V <sub>OD</sub> between "0" and "1" | $\Delta V_{OD} $ | _ | _ | 25 | mV | _ | | | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |-----------------------------------------------|---------------------|-----|-----|-----|------|-------| | Change in V <sub>OS</sub> between "0" and "1" | $\DeltaV_{OS}$ | _ | _ | 25 | mV | _ | | Output current on short to GND | $I_{SA}$ , $I_{SB}$ | _ | _ | 40 | mA | _ | ### Note: - 1. This will not align to DC-coupled SGMII. $XV_{DD\_SRDS2-Typ}$ =1.1 V. - 2. $|V_{OD}| = |V_{SD2\_TXn} V_{\overline{SD2\_TXn}}|$ . $|V_{OD}|$ is also referred as output differential peak voltage. $V_{TX-DIFFp-p} = 2*|V_{OD}|$ . - 3. The |V<sub>OD</sub>| value shown in the table assumes the following transmit equalization setting in the XMITEQAB (for SerDes 2 lanes A & B) or XMITEQEF (for SerDes 2 lanes E & E) bit field of MPC8572E's SerDes 2 Control Register: - •The MSbit (bit 0) of the above bit field is set to zero (selecting the full V<sub>DD-DIFF-p-p</sub> amplitude power up default); - •The LSbits (bit [1:3]) of the above bit field is set based on the equalization setting shown in table. - 4. V<sub>OS</sub> is also referred to as output common mode voltage. - 5.The |V<sub>OD</sub>| value shown in the Typ column is based on the condition of XV<sub>DD\_SRDS2-Typ</sub>=1.1V, no common mode offset variation (V<sub>OS</sub> =550mV), SerDes2 transmitter is terminated with 100-Ω differential load between SD2\_TX[n] and SD2\_TX[n]. Figure 22. 4-Wire AC-Coupled SGMII Serial Link Connection Example **Ethernet: Enhanced Three-Speed Ethernet (eTSEC)** Figure 23. SGMII Transmitter DC Measurement Circuit Table 39 lists the SGMII DC receiver electrical characteristics. Table 39. SGMII DC Receiver Electrical Characteristics | Parameter | | Symbol | Min | Тур | Max | Unit | Notes | |----------------------------------|-----------|-------------------------|-------|-----------------------|-------|------|-------| | Supply Voltage | | XV <sub>DD_SRDS2</sub> | 1.045 | 1.1 | 1.155 | V | _ | | DC Input voltage range | | _ | | N/A | | _ | 1 | | Input differential voltage | LSTS = 0 | V <sub>RX_DIFFp-p</sub> | 100 | _ | 1200 | mV | 2, 4 | | | LSTS = 1 | = | 175 | _ | | | | | Loss of signal threshold | LSTS = 0 | VLOS | 30 | _ | 100 | mV | 3, 4 | | | LSTS = 1 | = | 65 | _ | 175 | | | | Input AC common mode v | oltage | V <sub>CM_ACp-p</sub> | | _ | 100 | mV | 5 | | Receiver differential input | impedance | Z <sub>RX_DIFF</sub> | 80 | 100 | 120 | Ω | _ | | Receiver common mode i impedance | nput | Z <sub>RX_CM</sub> | 20 | _ | 35 | Ω | _ | | Common mode input volta | age | V <sub>CM</sub> | _ | V <sub>xcorevss</sub> | _ | V | 6 | ### Note: - 1. Input must be externally AC-coupled. - 2. V<sub>RX DIFFp-p</sub> is also referred to as peak to peak input differential voltage - 3. The concept of this parameter is equivalent to the Electrical Idle Detect Threshold parameter in PCI Express. Refer to PCI Express Differential Receiver (RX) Input Specifications section for further explanation. - 4. The LSTS shown in the table refers to the LSTSAB or LSTSEF bit field of MPC8572E's SerDes 2 Control Register. - 5. $V_{\text{CM\_ACp-p}}$ is also referred to as peak to peak AC common mode voltage. - 6. On-chip termination to SGND\_SRDS2 (xcorevss). # 8.3.4 SGMII AC Timing Specifications This section describes the SGMII transmit and receive AC timing specifications. Transmitter and receiver characteristics are measured at the transmitter outputs (SD2\_TX[n] and $\overline{SD2}$ \_TX[n]) or at the receiver inputs (SD2\_RX[n] and $\overline{SD2}$ \_RX[n]) as depicted in Figure 25, respectively. ## 8.3.4.1 SGMII Transmit AC Timing Specifications Table 40 provides the SGMII transmit AC timing targets. A source synchronous clock is not provided. ### **Table 40. SGMII Transmit AC Timing Specifications** At recommended operating conditions with $XV_{DD\_SRDS2} = 1.1V \pm 5\%$ . | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |-------------------------------------|-------------------|--------|-----|--------|--------|-------| | Deterministic Jitter | JD | _ | _ | 0.17 | UI p-p | _ | | Total Jitter | JT | _ | _ | 0.35 | UI p-p | _ | | Unit Interval | UI | 799.92 | 800 | 800.08 | ps | 1 | | V <sub>OD</sub> fall time (80%-20%) | tfall | 50 | _ | 120 | ps | _ | | V <sub>OD</sub> rise time (20%-80%) | t <sub>rise</sub> | 50 | _ | 120 | ps | _ | #### Notes: # 8.3.4.2 SGMII Receive AC Timing Specifications Table 41 provides the SGMII receive AC timing specifications. Source synchronous clocking is not supported. Clock is recovered from the data. Figure 24 shows the SGMII receiver input compliance mask eye diagram. Table 41. SGMII Receive AC Timing Specifications At recommended operating conditions with $XV_{DD}$ SRDS2 = 1.1V ± 5%. | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |----------------------------------------------------|-----------------|--------|-----|-------------------|--------|-------| | Deterministic Jitter Tolerance | JD | 0.37 | _ | _ | UI p-p | 1 | | Combined Deterministic and Random Jitter Tolerance | JDR | 0.55 | _ | _ | UI p-p | 1 | | Sinusoidal Jitter Tolerance | JSIN | 0.1 | _ | _ | UI p-p | 1 | | Total Jitter Tolerance | JT | 0.65 | _ | _ | UI p-p | 1 | | Bit Error Ratio | BER | _ | _ | 10 <sup>-12</sup> | _ | _ | | Unit Interval | UI | 799.92 | 800 | 800.08 | ps | 2 | | AC Coupling Capacitor | C <sub>TX</sub> | 5 | _ | 200 | nF | 3 | ### Notes: - 1. Measured at receiver. - 2. Each UI is 800 ps ± 100 ppm. - 3. The external AC coupling capacitor is required. It is recommended to be placed near the device transmitter outputs. - 4. See RapidIO 1x/4x LP Serial Physical Layer Specification for interpretation of jitter specifications. ### MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 <sup>1.</sup> Each UI is 800 ps ± 100 ppm. ### **Ethernet: Enhanced Three-Speed Ethernet (eTSEC)** Figure 24. SGMII Receiver Input Compliance Mask Figure 25. SGMII AC Test/Measurement Load # 8.4 eTSEC IEEE Std 1588™ AC Specifications Figure 26 shows the data and command output timing diagram. Figure 26. eTSEC IEEE 1588 Output AC Timing Figure 27 shows the data and command input timing diagram. Figure 27. eTSEC IEEE 1588 Input AC timing Table 42 provides the IEEE 1588 AC timing specifications. ### Table 42. eTSEC IEEE 1588 AC Timing Specifications At recommended operating conditions with $LV_{DD}/TV_{DD}$ of 3.3 V ± 5% or 2.5 V ± 5% | Parameter/Condition | Symbol | Min | Тур | Max | Unit | Note | |------------------------------------|----------------------------------------------------|-------------------------|-----|------------------------|------|------| | TSEC_1588_CLK clock period | t <sub>T1588CLK</sub> | 3.3 | _ | T <sub>TX_CLK</sub> *9 | ns | 1 | | TSEC_1588_CLK duty cycle | t <sub>T1588</sub> CLKH<br>/t <sub>T1588</sub> CLK | 40 | 50 | 60 | % | _ | | TSEC_1588_CLK peak-to-peak jitter | t <sub>T1588CLKINJ</sub> | _ | _ | 250 | ps | _ | | Rise time eTSEC_1588_CLK (20%–80%) | t <sub>T1588CLKINR</sub> | 1.0 | _ | 2.0 | ns | _ | | Fall time eTSEC_1588_CLK (80%-20%) | t <sub>T1588CLKINF</sub> | 1.0 | _ | 2.0 | ns | _ | | TSEC_1588_CLK_OUT clock period | t <sub>T1588</sub> CLKOUT | 2*t <sub>T1588CLK</sub> | _ | _ | ns | | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 <sup>&</sup>lt;sup>1</sup> The output delay is count starting rising edge if t<sub>T1588CLKOUT</sub> is non-inverting. Otherwise, it is count starting falling edge. ### **Ethernet Management Interface Electrical Characteristics** ### Table 42. eTSEC IEEE 1588 AC Timing Specifications (continued) At recommended operating conditions with $LV_{DD}/TV_{DD}$ of 3.3 V ± 5% or 2.5 V ± 5% | Parameter/Condition | Symbol | Min | Тур | Max | Unit | Note | |-------------------------------|---------------------------------------------------------|-----------------------------|-----|-----|------|------| | TSEC_1588_CLK_OUT duty cycle | t <sub>T1588</sub> CLKOTH<br>/t <sub>T1588</sub> CLKOUT | 30 | 50 | 70 | % | _ | | TSEC_1588_PULSE_OUT | t <sub>T1588OV</sub> | 0.5 | _ | 3.0 | ns | _ | | TSEC_1588_TRIG_IN pulse width | t <sub>T1588</sub> TRIGH | 2*t <sub>T1588CLK_MAX</sub> | _ | _ | ns | 2 | #### Note - 1.When TMR\_CTRL[CKSEL] is set as '00', the external TSEC\_1588\_CLK input is selected as the 1588 timer reference clock source, with the timing defined in Table 42, "eTSEC IEEE 1588 AC Timing Specifications." The maximum value of t<sub>T1588CLK</sub> is defined in terms of T<sub>TX\_CLK</sub>, that is the maximum clock cycle period of the equivalent interface speed that the eTSEC1 port is running at. When eTSEC1 is configured to operate in the parallel mode, the T<sub>TX\_CLK</sub> is the maximum clock period of the TSEC1\_TX\_CLK. When eTSEC1 operates in SGMII mode, the maximum value of t<sub>T1588CLK</sub> is defined in terms of the recovered clock from SGMII SerDes. For example, for SGMII 10/100/1000 Mbps modes, the maximum value of t<sub>T1588CLK</sub> is 3600, 360, 72 ns respectively. See the MPC8572E PowerQUICC™ III Integrated Communications Processor Reference Manual for detailed description of TMR\_CTRL registers. - 2. It needs to be at least two times of the clock period of the clock selected by TMR\_CTRL[CKSEL]. # 9 Ethernet Management Interface Electrical Characteristics The electrical characteristics specified here apply to MII management interface signals ECn\_MDIO (management data input/output) and ECn\_MDC (management data clock). The electrical characteristics for GMII, SGMII, RGMII, RMII, TBI and RTBI are specified in "Section 8, "Ethernet: Enhanced Three-Speed Ethernet (eTSEC)." # 9.1 MII Management DC Electrical Characteristics The ECn\_MDC and ECn\_MDIO are defined to operate at a supply voltage of 3.3 V or 2.5 V. The DC electrical characteristics for ECn\_MDIO and ECn\_MDC are provided in Table 43 and Table 44. Table 43. MII Management DC Electrical Characteristics (LV<sub>DD</sub>/TV<sub>DD</sub>=3.3 V) | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------------------------------------------------------------------------------------|------------------------------------|------|------------------------|------|-------| | Supply voltage (3.3 V) | LV <sub>DD</sub> /TV <sub>DD</sub> | 3.13 | 3.47 | V | 1, 2 | | Output high voltage $(LV_{DD}/TV_{DD} = Min, I_{OH} = -1.0 mA)$ | V <sub>OH</sub> | 2.10 | OV <sub>DD</sub> + 0.3 | V | _ | | Output low voltage (LV <sub>DD</sub> /TV <sub>DD</sub> =Min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub> | GND | 0.50 | V | _ | | Input high voltage | V <sub>IH</sub> | 2.0 | _ | V | _ | | Input low voltage | V <sub>IL</sub> | _ | 0.90 | V | _ | | Input high current (LV <sub>DD</sub> /TV <sub>DD</sub> = Max, V <sub>IN</sub> <sup>3</sup> = 2.1 V) | I <sub>IH</sub> | _ | 40 | μΑ | _ | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 Table 43. MII Management DC Electrical Characteristics (LV<sub>DD</sub>/TV<sub>DD</sub>=3.3 V) (continued) | Parameter | Symbol | Min | Мах | Unit | Notes | |-------------------------------------------------------------|-----------------|------|-----|------|-------| | Input low current $(LV_{DD}/TV_{DD} = Max, V_{IN} = 0.5 V)$ | I <sub>IL</sub> | -600 | _ | μΑ | _ | ### Note: - 1. EC1\_MDC and EC1\_MDIO operate on LV<sub>DD</sub>. - 2. EC3\_MDC & EC3\_MDIO and EC5\_MDC & EC5\_MDIO operate on TVDD. - 3. Note that the symbol $V_{IN}$ , in this case, represents the $LV_{IN}$ and $TV_{IN}$ symbol referenced in Table 1. Table 44. MII Management DC Electrical Characteristics (LV<sub>DD</sub>/TV<sub>DD</sub>=2.5 V) | Parameters | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------------------|------------------------------------|------------|-------------------------|------|--------| | Supply voltage 2.5 V | LV <sub>DD/</sub> TV <sub>DD</sub> | 2.37 | 2.63 | V | 1,2 | | Output high voltage<br>(LV <sub>DD</sub> /TV <sub>DD</sub> = Min, IOH = -1.0 mA) | V <sub>OH</sub> | 2.00 | $LV_{DD}/TV_{DD} + 0.3$ | V | _ | | Output low voltage<br>(LV <sub>DD</sub> /TV <sub>DD</sub> = Min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub> | GND - 0.3 | 0.40 | V | _ | | Input high voltage | V <sub>IH</sub> | 1.70 | $LV_{DD}/TV_{DD} + 0.3$ | V | _ | | Input low voltage | V <sub>IL</sub> | -0.3 | 0.70 | V | _ | | Input high current $(V_{IN} = LV_{DD}, V_{IN} = TV_{DD})$ | I <sub>IH</sub> | _ | 10 | μΑ | 1, 2,3 | | Input low current (V <sub>IN</sub> = GND) | I <sub>IL</sub> | <b>–15</b> | _ | μΑ | 3 | ### Note: # 9.2 MII Management AC Electrical Specifications Table 45 provides the MII management AC timing specifications. There are three sets of Ethernet management signals (EC1\_MDC and EC1\_MDIO, EC3\_MDC and EC3\_MDIO, EC5\_MDC and EC5\_MDIO). These are not explicitly shown in the table or in the figure following. **Table 45. MII Management AC Timing Specifications** At recommended operating conditions with LV $_{DD}/TV_{DD}$ of 3.3 V $\pm$ 5% or 2.5 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | Notes | |--------------------------------|---------------------|-------|-----|-------------------------|------|-------| | ECn_MDC frequency | f <sub>MDC</sub> | 0.9 | 2.5 | 9.3 | MHz | 2, 3 | | ECn_MDC period | t <sub>MDC</sub> | 107.5 | _ | 1120 | ns | _ | | ECn_MDC clock pulse width high | t <sub>MDCH</sub> | 32 | _ | _ | ns | _ | | ECn_MDC to ECn_MDIO delay | t <sub>MDKHDX</sub> | 10 | _ | 16*t <sub>plb_clk</sub> | ns | 5 | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 <sup>&</sup>lt;sup>1</sup> EC1\_MDC and EC1\_MDIO operate on LV<sub>DD</sub>. <sup>&</sup>lt;sup>2</sup> EC3\_MDC & EC3\_MDIO and EC5\_MDC & EC5\_MDIO operate on TV<sub>DD</sub>. $<sup>^3</sup>$ Note that the symbol $V_{IN}$ , in this case, represents the $LV_{IN}$ and $TV_{IN}$ symbols referenced in Table 1. ### **Ethernet Management Interface Electrical Characteristics** ### Table 45. MII Management AC Timing Specifications (continued) At recommended operating conditions with LV<sub>DD</sub>/TV<sub>DD</sub> of 3.3 V $\pm$ 5% or 2.5 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | Notes | |--------------------------------|---------------------|-----|-----|-----|------|-------| | ECn_MDIO to ECn_MDC setup time | t <sub>MDDVKH</sub> | 5 | _ | _ | ns | _ | | ECn_MDIO to ECn_MDC hold time | t <sub>MDDXKH</sub> | 0 | _ | _ | ns | _ | | ECn_MDC rise time | t <sub>MDCR</sub> | _ | _ | 10 | ns | 4 | | ECn_MDC fall time | t <sub>MDHF</sub> | _ | _ | 10 | ns | 4 | #### Notes: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. This parameter is dependent on the eTSEC system clock speed, which is half of the Platform Frequency (f<sub>CCB</sub>). The actual ECn\_MDC output clock frequency for a specific eTSEC port can be programmed by configuring the MgmtClk bit field of MPC8572E's MIIMCFG register, based on the platform (CCB) clock running for the device. The formula is: Platform Frequency (CCB)/(2\*Frequency Divider determined by MIICFG[MgmtClk] encoding selection). For example, if MIICFG[MgmtClk] = 000 and the platform (CCB) is currently running at 533 MHz, f<sub>MDC</sub> = 533/(2\*4\*8) = 533/64 = 8.3 MHz. That is, for a system running at a particular platform frequency (f<sub>CCB</sub>), the ECn\_MDC output clock frequency can be programmed between maximum f<sub>MDC</sub> = f<sub>CCB</sub>/64 and minimum f<sub>MDC</sub> = f<sub>CCB</sub>/448. Refer to MPC8572E reference manual's MIIMCFG register section for more detail. - 3. The maximum ECn\_MDC output clock frequency is defined based on the maximum platform frequency for MPC8572E (600 MHz) divided by 64, while the minimum ECn\_MDC output clock frequency is defined based on the minimum platform frequency for MPC8572E (400 MHz) divided by 448, following the formula described in Note 2 above. The typical ECn\_MDC output clock frequency of 2.5 MHz is shown for reference purpose per IEEE 802.3 specification. - 4. Guaranteed by design. - 5. $t_{plb}$ clk is the platform (CCB) clock. Figure 28 shows the MII management AC timing diagram. Figure 28. MII Management Interface Timing Diagram MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 This section describes the DC and AC electrical specifications for the local bus interface of the MPC8572E. # 10.1 Local Bus DC Electrical Characteristics Table 46 provides the DC electrical characteristics for the local bus interface operating at $BV_{DD} = 3.3 \text{ V}$ DC. **Parameter Symbol** Unit Min Max Supply voltage 3.3V $BV_{DD}$ 3.13 3.47 V High-level input voltage $BV_{DD} + 0.3$ ٧ $V_{IH}$ -0.3٧ Low-level input voltage $V_{IL}$ 8.0 Input current $I_{IN}$ ±5 μΑ $(BV_{IN}^{1} = 0 \text{ V or } BV_{IN} = BV_{DD})$ High-level output voltage $BV_{DD} - 0.2$ V $V_{OH}$ $(BV_{DD} = min, I_{OH} = -2 mA)$ Low-level output voltage $V_{OI}$ 0.2 ٧ $(BV_{DD} = min, I_{OL} = 2 mA)$ Table 46. Local Bus DC Electrical Characteristics (3.3 V DC) ### Note: Table 47 provides the DC electrical characteristics for the local bus interface operating at $BV_{DD} = 2.5 \text{ V}$ DC. | Parameter | Symbol | Min | Max | Unit | |------------------------------------------------------------------------------|------------------|-----------|------------------------|------| | Supply voltage 2.5V | BV <sub>DD</sub> | 2.37 | 2.63 | V | | High-level input voltage | V <sub>IH</sub> | 1.70 | BV <sub>DD</sub> + 0.3 | V | | Low-level input voltage | V <sub>IL</sub> | -0.3 | 0.7 | V | | Input current | I <sub>IH</sub> | _ | 10 | μΑ | | $(BV_{IN}^{1} = 0 \text{ V or } BV_{IN} = BV_{DD})$ | I <sub>IL</sub> | | -15 | | | High-level output voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = -1 mA) | V <sub>OH</sub> | 2.0 | BV <sub>DD</sub> + 0.3 | V | | Low-level output voltage<br>(BV <sub>DD</sub> = min, I <sub>OL</sub> = 1 mA) | V <sub>OL</sub> | GND - 0.3 | 0.4 | V | Table 47. Local Bus DC Electrical Characteristics (2.5 V DC) ### Note: MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 <sup>1.</sup> Note that the symbol $BV_{IN}$ , in this case, represents the $BV_{IN}$ symbol referenced in Table 1. <sup>1.</sup> The symbol $\mathrm{BV}_{\mathrm{IN}}$ , in this case, represents the $\mathrm{BV}_{\mathrm{IN}}$ symbol referenced in Table 1. Table 48 provides the DC electrical characteristics for the local bus interface operating at $BV_{DD} = 1.8 \text{ V}$ DC. Table 48. Local Bus DC Electrical Characteristics (1.8 V DC) | Parameter | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------------|------------------|-------------------------|-------------------------|------| | Supply voltage 1.8V | BV <sub>DD</sub> | 1.71 | 1.89 | V | | High-level input voltage | V <sub>IH</sub> | 0.65 x BV <sub>DD</sub> | BV <sub>DD</sub> + 0.3 | V | | Low-level input voltage | V <sub>IL</sub> | -0.3 | 0.35 x BV <sub>DD</sub> | V | | Input current (BV <sub>IN</sub> <sup>1</sup> = 0 V or BV <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | TBD | TBD | μΑ | | High-level output voltage $(I_{OH} = -100 \mu A)$ | V <sub>OH</sub> | BV <sub>DD</sub> – 0.2 | _ | V | | High-level output voltage (I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | BV <sub>DD</sub> – 0.45 | _ | V | | Low-level output voltage (I <sub>OL</sub> = 100 μA) | V <sub>OL</sub> | _ | 0.2 | V | | Low-level output voltage (I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.45 | V | ### Note: # 10.2 Local Bus AC Electrical Specifications Table 49 describes the general timing parameters of the local bus interface at $BV_{DD} = 3.3 \text{ V DC}$ . Table 49. Local Bus General Timing Parameters (BV $_{DD}$ = 3.3 V DC)—PLL Enabled At recommended operating conditions with BV $_{DD}$ of 3.3 V $\pm$ 5%. | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |----------------------------------------------------------------------|-------------------------------------|------|-----|------|-------| | Local bus cycle time | t <sub>LBK</sub> | 6.67 | 12 | ns | 2 | | Local bus duty cycle | t <sub>LBKH</sub> /t <sub>LBK</sub> | 43 | 57 | % | _ | | LCLK[n] skew to LCLK[m] or LSYNC_OUT | t <sub>LBKSKEW</sub> | _ | 150 | ps | 7,8 | | Input setup to local bus clock (except LGTA/LUPWAIT) | t <sub>LBIVKH1</sub> | 1.8 | _ | ns | 3, 4 | | LGTA/LUPWAIT input setup to local bus clock | t <sub>LBIVKH2</sub> | 1.7 | _ | ns | 3, 4 | | Input hold from local bus clock (except LGTA/LUPWAIT) | t <sub>LBIXKH1</sub> | 1.0 | _ | ns | 3, 4 | | LGTA/LUPWAIT input hold from local bus clock | t <sub>LBIXKH2</sub> | 1.0 | _ | ns | 3, 4 | | LALE output negation to high impedance for LAD/LDP (LATCH hold time) | t <sub>LBOTOT</sub> | 1.5 | _ | ns | 6 | | Local bus clock to output valid (except LAD/LDP and LALE) | t <sub>LBKHOV1</sub> | _ | 2.3 | ns | _ | | Local bus clock to data valid for LAD/LDP | t <sub>LBKHOV2</sub> | _ | 2.4 | ns | 3 | | Local bus clock to address valid for LAD | t <sub>LBKHOV3</sub> | — | 2.3 | ns | 3 | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 <sup>1.</sup> The symbol ${\rm BV_{IN}}$ , in this case, represents the ${\rm BV_{IN}}$ symbol referenced in Table 1. ## Table 49. Local Bus General Timing Parameters ( $BV_{DD} = 3.3 \text{ V DC}$ )—PLL Enabled (continued) At recommended operating conditions with BV<sub>DD</sub> of 3.3 V $\pm$ 5%. (continued) | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |--------------------------------------------------------------------|----------------------|-----|-----|------|-------| | Local bus clock to LALE assertion | t <sub>LBKHOV4</sub> | _ | 2.3 | ns | 3 | | Output hold from local bus clock (except LAD/LDP and LALE) | t <sub>LBKHOX1</sub> | 0.7 | _ | ns | 3 | | Output hold from local bus clock for LAD/LDP | t <sub>LBKHOX2</sub> | 0.7 | _ | ns | 3 | | Local bus clock to output high Impedance (except LAD/LDP and LALE) | t <sub>LBKHOZ1</sub> | _ | 2.5 | ns | 5 | | Local bus clock to output high impedance for LAD/LDP | t <sub>LBKHOZ2</sub> | _ | 2.5 | ns | 5 | #### Note: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(First two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time. - 2. All timings are in reference to LSYNC\_IN for PLL enabled and internal local bus clock for PLL bypass mode. - 3. All signals are measured from $BV_{DD}/2$ of the rising edge of LSYNC\_IN for PLL enabled or internal local bus clock for PLL bypass mode to $0.4 \times BV_{DD}$ of the signal in question for 3.3-V signaling levels. - 4. Input timings are measured at the pin. - 5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. - 6. t<sub>LBOTOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBOTOT</sub> is programmed with the LBCR[AHD] parameter. - 7. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BV<sub>DD</sub>/2. - 8. Guaranteed by design. Table 50 describes the general timing parameters of the local bus interface at $BV_{DD} = 2.5 \text{ V DC}$ . Table 50. Local Bus General Timing Parameters (BV $_{DD}$ = 2.5 V DC)—PLL Enabled At recommended operating conditions with BV $_{DD}$ of 2.5 V $\pm$ 5% | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |----------------------------------------------------------------------|-------------------------------------|------|-----|------|-------| | Local bus cycle time | t <sub>LBK</sub> | 6.67 | 12 | ns | 2 | | Local bus duty cycle | t <sub>LBKH</sub> /t <sub>LBK</sub> | 43 | 57 | % | _ | | LCLK[n] skew to LCLK[m] or LSYNC_OUT | t <sub>LBKSKEW</sub> | _ | 150 | ps | 7, 8 | | Input setup to local bus clock (except LGTA/LUPWAIT) | t <sub>LBIVKH1</sub> | 1.9 | _ | ns | 3, 4 | | LGTA/LUPWAIT input setup to local bus clock | t <sub>LBIVKH2</sub> | 1.8 | _ | ns | 3, 4 | | Input hold from local bus clock (except LGTA/LUPWAIT) | t <sub>LBIXKH1</sub> | 1.1 | _ | ns | 3, 4 | | LGTA/LUPWAIT input hold from local bus clock | t <sub>LBIXKH2</sub> | 1.1 | _ | ns | 3, 4 | | LALE output negation to high impedance for LAD/LDP (LATCH hold time) | t <sub>LBOTOT</sub> | 1.5 | _ | ns | 6 | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 # Table 50. Local Bus General Timing Parameters (BV<sub>DD</sub> = 2.5 V DC)—PLL Enabled (continued) At recommended operating conditions with BV<sub>DD</sub> of 2.5 V $\pm$ 5% (continued) | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |--------------------------------------------------------------------|----------------------|-----|-----|------|-------| | Local bus clock to output valid (except LAD/LDP and LALE) | t <sub>LBKHOV1</sub> | _ | 2.4 | ns | _ | | Local bus clock to data valid for LAD/LDP | t <sub>LBKHOV2</sub> | _ | 2.5 | ns | 3 | | Local bus clock to address valid for LAD | t <sub>LBKHOV3</sub> | _ | 2.4 | ns | 3 | | Local bus clock to LALE assertion | t <sub>LBKHOV4</sub> | _ | 2.4 | ns | 3 | | Output hold from local bus clock (except LAD/LDP and LALE) | t <sub>LBKHOX1</sub> | 0.8 | | ns | 3 | | Output hold from local bus clock for LAD/LDP | t <sub>LBKHOX2</sub> | 0.8 | _ | ns | 3 | | Local bus clock to output high Impedance (except LAD/LDP and LALE) | t <sub>LBKHOZ1</sub> | _ | 2.6 | ns | 5 | | Local bus clock to output high impedance for LAD/LDP | t <sub>LBKHOZ2</sub> | _ | 2.6 | ns | 5 | ### Note: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(First two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time. - 2. All timings are in reference to LSYNC\_IN for PLL enabled and internal local bus clock for PLL bypass mode. - All signals are measured from BV<sub>DD</sub>/2 of the rising edge of LSYNC\_IN for PLL enabled or internal local bus clock for PLL bypass mode to 0.4 × BV<sub>DD</sub> of the signal in question for 2.5-V signaling levels. - 4. Input timings are measured at the pin. - 5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. - 6. t<sub>LBOTOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBOTOT</sub> is programmed with the LBCR[AHD] parameter. - 7. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BV<sub>DD</sub>/2. - 8. Guaranteed by design. ### Table 51 describes the general timing parameters of the local bus interface at $BV_{DD} = 1.8 \text{ V DC}$ Table 51. Local Bus General Timing Parameters (BV $_{DD}$ = 1.8 V DC)—PLL Enabled At recommended operating conditions with BV $_{DD}$ of 1.8 V $\pm$ 5% | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |-------------------------------------------------------|-------------------------------------|------|-----|------|-------| | Local bus cycle time | t <sub>LBK</sub> | 6.67 | 12 | ns | 2 | | Local bus duty cycle | t <sub>LBKH</sub> /t <sub>LBK</sub> | 43 | 57 | % | _ | | LCLK[n] skew to LCLK[m] or LSYNC_OUT | t <sub>LBKSKEW</sub> | _ | 150 | ps | 7, 8 | | Input setup to local bus clock (except LGTA/LUPWAIT) | t <sub>LBIVKH1</sub> | 2.4 | _ | ns | 3, 4 | | LGTA/LUPWAIT input setup to local bus clock | t <sub>LBIVKH2</sub> | 1.9 | _ | ns | 3, 4 | | Input hold from local bus clock (except LGTA/LUPWAIT) | t <sub>LBIXKH1</sub> | 1.1 | _ | ns | 3, 4 | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 # Table 51. Local Bus General Timing Parameters (BV<sub>DD</sub> = 1.8 V DC)—PLL Enabled (continued) At recommended operating conditions with BV<sub>DD</sub> of 1.8 V $\pm$ 5% (continued) | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |----------------------------------------------------------------------|----------------------|-----|-----|------|-------| | LGTA/LUPWAIT input hold from local bus clock | t <sub>LBIXKH2</sub> | 1.1 | _ | ns | 3, 4 | | LALE output negation to high impedance for LAD/LDP (LATCH hold time) | t <sub>LBOTOT</sub> | 1.2 | _ | ns | 6 | | Local bus clock to output valid (except LAD/LDP and LALE) | t <sub>LBKHOV1</sub> | _ | 3.2 | ns | _ | | Local bus clock to data valid for LAD/LDP | t <sub>LBKHOV2</sub> | _ | 3.2 | ns | 3 | | Local bus clock to address valid for LAD | t <sub>LBKHOV3</sub> | _ | 3.2 | ns | 3 | | Local bus clock to LALE assertion | t <sub>LBKHOV4</sub> | _ | 3.2 | ns | 3 | | Output hold from local bus clock (except LAD/LDP and LALE) | t <sub>LBKHOX1</sub> | 0.9 | _ | ns | 3 | | Output hold from local bus clock for LAD/LDP | t <sub>LBKHOX2</sub> | 0.9 | _ | ns | 3 | | Local bus clock to output high Impedance (except LAD/LDP and LALE) | t <sub>LBKHOZ1</sub> | _ | 2.6 | ns | 5 | | Local bus clock to output high impedance for LAD/LDP | t <sub>LBKHOZ2</sub> | _ | 2.6 | ns | 5 | ### Note: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(First two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time. - 2. All timings are in reference to LSYNC\_IN for PLL enabled and internal local bus clock for PLL bypass mode. - 3. All signals are measured from $BV_{DD}/2$ of the rising edge of LSYNC\_IN for PLL enabled or internal local bus clock for PLL bypass mode to $0.4 \times BV_{DD}$ of the signal in question for 1.8-V signaling levels. - 4. Input timings are measured at the pin. - 5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. - t<sub>LBOTOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBOTOT</sub> is programmed with the LBCR[AHD] parameter. - 7. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BV<sub>DD</sub>/2. - 8. Guaranteed by design. Figure 29 provides the AC test load for the local bus. Figure 29. Local Bus AC Test Load MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 Figure 30 through Figure 35 show the local bus signals. Figure 30. Local Bus Signals, Non-Special Signals Only (PLL Enabled) Table 52 describes the general timing parameters of the local bus interface at $BV_{DD} = 3.3 \text{ V DC}$ with PLL disabled. Table 52. Local Bus General Timing Parameters—PLL Bypassed At recommended operating conditions with BV $_{DD}$ of 3.3 V $\pm\,5\%$ | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |-------------------------------------------------------|-------------------------------------|------|-----|------|-------| | Local bus cycle time | t <sub>LBK</sub> | 12 | _ | ns | 2 | | Local bus duty cycle | t <sub>LBKH</sub> /t <sub>LBK</sub> | 43 | 57 | % | _ | | Internal launch/capture clock to LCLK delay | t <sub>LBKHKT</sub> | 2.3 | 4.0 | ns | _ | | Input setup to local bus clock (except LGTA/LUPWAIT) | t <sub>LBIVKH1</sub> | 5.8 | _ | ns | 4, 5 | | LGTA/LUPWAIT input setup to local bus clock | t <sub>LBIVKL2</sub> | 5.7 | _ | ns | 4, 5 | | Input hold from local bus clock (except LGTA/LUPWAIT) | t <sub>LBIXKH1</sub> | -1.3 | _ | ns | 4, 5 | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ### Table 52. Local Bus General Timing Parameters—PLL Bypassed (continued) At recommended operating conditions with BV<sub>DD</sub> of 3.3 V $\pm$ 5% | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |----------------------------------------------------------------------|----------------------|------|------|------|-------| | LGTA/LUPWAIT input hold from local bus clock | t <sub>LBIXKL2</sub> | -1.3 | _ | ns | 4, 5 | | LALE output negation to high impedance for LAD/LDP (LATCH hold time) | t <sub>LBOTOT</sub> | 1.5 | _ | ns | 6 | | Local bus clock to output valid (except LAD/LDP and LALE) | t <sub>LBKLOV1</sub> | _ | -0.3 | ns | | | Local bus clock to data valid for LAD/LDP | t <sub>LBKLOV2</sub> | _ | -0.1 | ns | 4 | | Local bus clock to address valid for LAD | t <sub>LBKLOV3</sub> | _ | 0.0 | ns | 4 | | Local bus clock to LALE assertion | t <sub>LBKLOV4</sub> | _ | 0.0 | ns | 4 | | Output hold from local bus clock (except LAD/LDP and LALE) | t <sub>LBKLOX1</sub> | -3.3 | _ | ns | 4 | | Output hold from local bus clock for LAD/LDP | t <sub>LBKLOX2</sub> | -3.3 | _ | ns | 4 | | Local bus clock to output high Impedance (except LAD/LDP and LALE) | t <sub>LBKLOZ1</sub> | _ | 0.2 | ns | 7 | | Local bus clock to output high impedance for LAD/LDP | t <sub>LBKLOZ2</sub> | _ | 0.2 | ns | 7 | #### Notes: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(First two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time. - 2. All timings are in reference to local bus clock for PLL bypass mode. Timings may be negative with respect to the local bus clock because the actual launch and capture of signals is done with the internal launch/capture clock, which precedes LCLK by t<sub>I BKHKT</sub>. - 3. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BV<sub>DD</sub>/2. - 4. All signals are measured from BVDD/2 of the rising edge of local bus clock for PLL bypass mode to 0.4 x BVDD of the signal in question for 3.3-V signaling levels. - 5. Input timings are measured at the pin. - 6. t<sub>LBOTOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBOTOT</sub> is programmed with the LBCR[AHD] parameter. - 7. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. ### **NOTE** In PLL bypass mode, LCLK[n] is the inverted version of the internal clock with the delay of $t_{LBKHKT}$ . In this mode, signals are launched at the rising edge of the internal clock and are captured at the falling edge of the internal clock with the exception of $\overline{LGTA}/LUPWAIT$ (which is captured on the rising edge of the internal clock). MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 Figure 31. Local Bus Signals (PLL Bypass Mode) Figure 32. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 (PLL Enabled) Figure 33. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 (PLL Bypass Mode) Figure 34. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 8 or 16 (PLL Enabled) Figure 35. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 8 or 16 (PLL Bypass Mode) # 11 Programmable Interrupt Controller In IRQ edge trigger mode, when an external interrupt signal is asserted (according to the programmed polarity), it must remain asserted for at least 3 system clocks (SYSCLK periods). # 12 JTAG This section describes the AC electrical specifications for the IEEE 1149.1 (JTAG) interface of the MPC8572E. Table 53 provides the JTAG AC timing specifications as defined in Figure 37 through Figure 39. Table 53. JTAG AC Timing Specifications (Independent of SYSCLK) <sup>1</sup> At recommended operating conditions with $OV_{DD}$ of 3.3 V ± 5%. | Para | meter | Symbol <sup>2</sup> | Min | Max | Unit | Notes | |----------------------------|--------------------------------|--------------------------------------------|----------|----------|------|-------| | JTAG external clock frequ | uency of operation | $f_{JTG}$ | 0 | 33.3 | MHz | _ | | JTAG external clock cycle | time | t <sub>JTG</sub> | 30 | _ | ns | _ | | JTAG external clock pulse | e width measured at 1.4 V | t <sub>JTKHKL</sub> | 15 | _ | ns | _ | | JTAG external clock rise a | and fall times | t <sub>JTGR</sub> & t <sub>JTGF</sub> | 0 | 2 | ns | 6 | | TRST assert time | | t <sub>TRST</sub> | 25 | _ | ns | 3 | | Input setup times: | Boundary-scan data<br>TMS, TDI | t <sub>JTDVKH</sub><br>t <sub>JTIVKH</sub> | 4<br>0 | | ns | 4 | | Input hold times: | Boundary-scan data<br>TMS, TDI | t <sub>JTDXKH</sub><br>t <sub>JTIXKH</sub> | 20<br>25 | | ns | 4 | | Valid times: | Boundary-scan data<br>TDO | t <sub>JTKLDV</sub> | 4<br>4 | 20<br>25 | ns | 5 | | Output hold times: | Boundary-scan data<br>TDO | t <sub>JTKLDX</sub><br>t <sub>JTKLOX</sub> | 30<br>30 | | ns | 5 | **JTAG** ### Table 53. JTAG AC Timing Specifications (Independent of SYSCLK) 1 (continued) At recommended operating conditions with $OV_{DD}$ of 3.3 V ± 5%. | Parameter | Symbol <sup>2</sup> | Min | Max | Unit | Notes | |------------------------------------------------------------------------|---------------------|-----|---------|------|-------| | JTAG external clock to output high impedance: Boundary-scan data TDO | UTILEDE | 3 3 | 19<br>9 | ns | 5, 6 | #### Notes: - All outputs are measured from the midpoint voltage of the falling/rising edge of t<sub>TCLK</sub> to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load (see Figure 36). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system. - 2. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 3. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only. - 4. Non-JTAG signal input timing with respect to t<sub>TCLK</sub>. - 5. Non-JTAG signal output timing with respect to t<sub>TCLK</sub>. - 6. Guaranteed by design. Figure 36 provides the AC test load for TDO and the boundary-scan outputs. Figure 36. AC Test Load for the JTAG Interface Figure 37 provides the JTAG clock input timing diagram. Figure 37. JTAG Clock Input Timing Diagram Figure 38 provides the TRST timing diagram. Figure 38. TRST Timing Diagram Figure 39 provides the boundary-scan timing diagram. Figure 39. Boundary-Scan Timing Diagram # 13 I<sup>2</sup>C This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interfaces of the MPC8572E. # 13.1 I<sup>2</sup>C DC Electrical Characteristics Table 54 provides the DC electrical characteristics for the I<sup>2</sup>C interfaces. **Parameter Symbol** Min Max Unit **Notes** $\mathsf{V}_{\mathsf{IH}}$ $OV_{DD} + 0.3$ Input high voltage level $0.7 \times OV_{DD}$ ٧ $V_{IL}$ ٧ Input low voltage level -0.3 $0.3 \times OV_{DD}$ ٧ Low level output voltage $V_{OL}$ 0 0.4 1 Pulse width of spikes which must be suppressed by the 0 50 2 ns t<sub>12KHKL</sub> input filter Input current each I/O pin (input voltage is between I<sub>I</sub> -10 10 μΑ 3 $0.1 \times OV_{DD}$ and $0.9 \times OV_{DD}$ (max) Table 54. I<sup>2</sup>C DC Electrical Characteristics MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 I<sup>2</sup>C # Table 54. I<sup>2</sup>C DC Electrical Characteristics (continued) | Capacitance for each I/O pin | C <sub>I</sub> | _ | 10 | pF | _ | Ī | |------------------------------|----------------|---|----|----|---|---| |------------------------------|----------------|---|----|----|---|---| #### Notes: - 1. Output voltage (open drain or open collector) condition = 3 mA sink current. - 2. Refer to the MPC8572E PowerQUICC™ III Integrated Host Processor Family Reference Manual for information on the digital filter used. - 3. I/O pins will obstruct the SDA and SCL lines if $\mbox{OV}_{\mbox{\scriptsize DD}}$ is switched off. # 13.2 I<sup>2</sup>C AC Electrical Specifications Table 55 provides the AC timing parameters for the $I^2C$ interfaces. ### Table 55. I<sup>2</sup>C AC Electrical Specifications At recommended operating conditions with OV<sub>DD</sub> of 3.3 V $\pm$ 5%. All values refer to V<sub>IH</sub> (min) and V<sub>IL</sub> (max) levels (see Table 2). | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | |----------------------------------------------------------------------------------------------|---------------------|------------------------------------|------------------|------------------| | SCL clock frequency | f <sub>I2C</sub> | 0 | 400 | kHz <sup>4</sup> | | Low period of the SCL clock | t <sub>I2CL</sub> | 1.3 | _ | μs | | High period of the SCL clock | t <sub>I2CH</sub> | 0.6 | _ | μs | | Setup time for a repeated START condition | t <sub>I2SVKH</sub> | 0.6 | _ | μs | | Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6 | _ | μs | | Data setup time | t <sub>I2DVKH</sub> | 100 | _ | ns | | Data input hold time: CBUS compatible masters I <sup>2</sup> C bus devices | t <sub>l2DXKL</sub> | <del>-</del> 0 <sup>2</sup> | _ | μs | | Data output delay time | t <sub>I2OVKL</sub> | _ | 0.9 <sup>3</sup> | μs | | Setup time for STOP condition | t <sub>I2PVKH</sub> | 0.6 | _ | μs | | Bus free time between a STOP and START condition | t <sub>I2KHDX</sub> | 1.3 | _ | μs | | Noise margin at the LOW level for each connected device (including hysteresis) | V <sub>NL</sub> | $0.1 \times \text{OV}_{\text{DD}}$ | _ | V | | Noise margin at the HIGH level for each connected device (including hysteresis) | $V_{NH}$ | $0.2 \times \text{OV}_{\text{DD}}$ | _ | V | ### Table 55. I<sup>2</sup>C AC Electrical Specifications (continued) At recommended operating conditions with OV<sub>DD</sub> of 3.3 V ± 5%. All values refer to V<sub>IH</sub> (min) and V<sub>IL</sub> (max) levels (see Table 2). | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | |-----------------------------------|---------------------|-----|-----|------| | Capacitive load for each bus line | Cb | _ | 400 | pF | #### Notes: - 1.The symbols used for timing specifications herein follow the pattern t<sub>(first two letters of functional block)</sub>(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>I2DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>I2SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the START condition (S) went invalid (X) relative to the t<sub>I2C</sub> clock reference (K) going to the low (L) state or hold time. Also, t<sub>I2PVKH</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the STOP condition (P) reaching the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. - 2. As a transmitter, the MPC8572E provides a delay time of at least 300 ns for the SDA signal (referred to the VIHmin of the SCL signal) to bridge the undefined region of the falling edge of SCL to avoid unintended generation of START or STOP condition. When the MPC8572E acts as the I2C bus master while transmitting, the MPC8572E drives both SCL and SDA. As long as the load on SCL and SDA are balanced, the MPC8572E would not cause unintended generation of START or STOP condition. Therefore, the 300 ns SDA output delay time is not a concern. If, under some rare condition, the 300 ns SDA output delay time is required for the MPC8572E as transmitter, application note AN2919 referred to in note 4 below is recommended. - 3. The maximum $t_{I2OVKL}$ has only to be met if the device does not stretch the LOW period $(t_{I2CL})$ of the SCL signal. - 4. The requirements for I<sup>2</sup>C frequency calculation must be followed. Refer to Freescale application note AN2919, *Determining the I<sup>2</sup>C Frequency Divider Ratio for SCL*. Figure 40 provides the AC test load for the I<sup>2</sup>C. Figure 40. I<sup>2</sup>C AC Test Load Figure 41 shows the AC timing diagram for the I<sup>2</sup>C bus. Figure 41. I<sup>2</sup>C Bus AC Timing Diagram **GPIO** # **14 GPIO** This section describes the DC and AC electrical specifications for the GPIO interface of the MPC8572E. # 14.1 GPIO DC Electrical Characteristics Table 56 provides the DC electrical characteristics for the GPIO interface operating at $BV_{DD} = 3.3 \text{ V DC}$ . Table 56. GPIO DC Electrical Characteristics (3.3 V DC) | Parameter | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------------|------------------|------------------------|------------------------|------| | Supply voltage 3.3V | BV <sub>DD</sub> | 3.13 | 3.47 | V | | High-level input voltage | V <sub>IH</sub> | 2 | BV <sub>DD</sub> + 0.3 | V | | Low-level input voltage | V <sub>IL</sub> | -0.3 | 0.8 | V | | Input current (BV <sub>IN</sub> <sup>1</sup> = 0 V or BV <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±5 | μΑ | | High-level output voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | BV <sub>DD</sub> – 0.2 | _ | V | | Low-level output voltage<br>(BV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.2 | V | ### Note: Table 57 provides the DC electrical characteristics for the GPIO interface operating at $BV_{DD} = 2.5 \text{ V DC}$ . Table 57. GPIO DC Electrical Characteristics (2.5 V DC) | Parameter | Symbol | Min | Max | Unit | |-----------------------------------------------------------------------------|------------------|-----------|------------------------|------| | Supply voltage 2.5V | BV <sub>DD</sub> | 2.37 | 2.63 | V | | High-level input voltage | V <sub>IH</sub> | 1.70 | BV <sub>DD</sub> + 0.3 | V | | Low-level input voltage | V <sub>IL</sub> | -0.3 | 0.7 | V | | Input current | I <sub>IH</sub> | _ | 10 | μΑ | | $(BV_{IN}^{1} = 0 \text{ V or } BV_{IN} = BV_{DD})$ | I <sub>IL</sub> | | <b>–15</b> | | | High-level output voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = -1 mA) | V <sub>OH</sub> | 2.0 | BV <sub>DD</sub> + 0.3 | V | | Low-level output voltage (BV <sub>DD</sub> min, I <sub>OL</sub> = 1 mA) | V <sub>OL</sub> | GND – 0.3 | 0.4 | V | ### Note: <sup>1.</sup> Note that the symbol ${\rm BV}_{\rm IN}$ , in this case, represents the ${\rm BV}_{\rm IN}$ symbol referenced in Table 1. <sup>1.</sup> The symbol ${\rm BV}_{\rm IN}$ , in this case, represents the ${\rm BV}_{\rm IN}$ symbol referenced in Table 1. 71 Table 58 provides the DC electrical characteristics for the GPIO interface operating at $BV_{DD} = 1.8 \text{ V DC}$ . Table 58. GPIO DC Electrical Characteristics (1.8 V DC) | Parameter | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------------|------------------|-------------------------|-------------------------|------| | Supply voltage 1.8V | BV <sub>DD</sub> | 1.71 | 1.89 | V | | High-level input voltage | V <sub>IH</sub> | 0.65 x BV <sub>DD</sub> | BV <sub>DD</sub> + 0.3 | V | | Low-level input voltage | V <sub>IL</sub> | -0.3 | 0.35 x BV <sub>DD</sub> | V | | Input current (BV <sub>IN</sub> <sup>1</sup> = 0 V or BV <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | TBD | TBD | μΑ | | High-level output voltage $(I_{OH} = -100 \mu A)$ | V <sub>OH</sub> | BV <sub>DD</sub> – 0.2 | _ | V | | High-level output voltage $(I_{OH} = -2 \text{ mA})$ | V <sub>OH</sub> | BV <sub>DD</sub> – 0.45 | _ | V | | Low-level output voltage (I <sub>OL</sub> = 100 μA) | V <sub>OL</sub> | _ | 0.2 | V | | Low-level output voltage (I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.45 | V | ### Note: # 14.2 GPIO AC Electrical Specifications Table 59 provides the GPIO input and output AC timing specifications. Table 59. GPIO Input AC Timing Specifications<sup>1</sup> | Parameter | Symbol | Тур | Unit | Notes | |---------------------------------|--------------------|-----|------|-------| | GPIO inputs—minimum pulse width | t <sub>PIWID</sub> | 20 | ns | 2 | ### Notes: - 1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of SYSCLK. Timings are measured at the pin. - 2. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation. Figure 42 provides the AC test load for the GPIO. Figure 42. GPIO AC Test Load <sup>1.</sup> The symbol $BV_{IN}$ , in this case, represents the $BV_{IN}$ symbol referenced in Table 1. **High-Speed Serial Interfaces (HSSI)** # 15 High-Speed Serial Interfaces (HSSI) The MPC8572E features two Serializer/Deserializer (SerDes) interfaces to be used for high-speed serial interconnect applications. The SerDes1 interface can be used for PCI Express and/or Serial RapidIO data transfers. The SerDes2 is dedicated for SGMII application. This section describes the common portion of SerDes DC electrical specifications, which is the DC requirement for SerDes Reference Clocks. The SerDes data lane's transmitter and receiver reference circuits are also shown. # 15.1 Signal Terms Definition The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals. Figure 43 shows how the signals are defined. For illustration purpose, only one SerDes lane is used for description. The figure shows waveform for either a transmitter output (SDn\_TX and $\overline{\text{SDn}}$ ) or a receiver input (SDn\_RX and $\overline{\text{SDn}}$ ). Each signal swings between A Volts and B Volts where A > B. Using this waveform, the definitions are as follows. To simplify illustration, the following definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment. ### 1. Single-Ended Swing The transmitter output signals and the receiver input signals SDn\_TX, SDn\_TX, SDn\_RX and SDn\_RX each have a peak-to-peak swing of A - B Volts. This is also referred as each signal wire's Single-Ended Swing. ### 2. Differential Output Voltage, V<sub>OD</sub> (or Differential Output Swing): The Differential Output Voltage (or Swing) of the transmitter, $V_{OD}$ , is defined as the difference of the two complimentary output voltages: $V_{SDn\_TX} - V_{\overline{SDn\_TX}}$ . The $V_{OD}$ value can be either positive or negative. ### 3. Differential Input Voltage, V<sub>ID</sub> (or Differential Input Swing): The Differential Input Voltage (or Swing) of the receiver, $V_{ID}$ , is defined as the difference of the two complimentary input voltages: $V_{SDn\_RX}$ - $V_{\overline{SDn\_RX}}$ . The $V_{ID}$ value can be either positive or negative. # 4. Differential Peak Voltage, $V_{DIFFp}$ The peak value of the differential transmitter output signal or the differential receiver input signal is defined as Differential Peak Voltage, $V_{DIFFp} = |A - B|$ Volts. # 5. Differential Peak-to-Peak, V<sub>DIFFp-p</sub> Because the differential output signal of the transmitter and the differential input signal of the receiver each range from A-B to -(A-B) Volts, the peak-to-peak value of the differential transmitter output signal or the differential receiver input signal is defined as Differential Peak-to-Peak Voltage, $V_{DIFFp-p}=2*V_{DIFFp}=2*|(A-B)|$ Volts, which is twice of differential swing in amplitude, or twice of the differential peak. For example, the output differential peak-peak voltage can also be calculated as $V_{TX-DIFFp-p}=2*|V_{OD}|$ . MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ### 6. Differential Waveform 1. The differential waveform is constructed by subtracting the inverting signal (SD*n*\_TX, for example) from the non-inverting signal (SDn\_TX, for example) within a differential pair. There is only one signal trace curve in a differential waveform. The voltage represented in the differential waveform is not referenced to ground. Refer to Figure 52 as an example for differential waveform. ## 2. Common Mode Voltage, V<sub>cm</sub> The Common Mode Voltage is equal to one half of the sum of the voltages between each conductor of a balanced interchange circuit and ground. In this example, for SerDes output, $V_{cm\_out} = (V_{SDn\_TX} + V_{\overline{SDn}\_TX})/2 = (A+B)/2$ , which is the arithmetic mean of the two complimentary output voltages within a differential pair. In a system, the common mode voltage may often differ from one component's output to the other's input. Sometimes, it may be even different between the receiver input and driver output circuits within the same component. It is also referred as the DC offset in some occasion. Figure 43. Differential Voltage Definitions for Transmitter or Receiver To illustrate these definitions using real values, consider the case of a CML (Current Mode Logic) transmitter that has a common mode voltage of 2.25 V and each of its outputs, TD and $\overline{\text{TD}}$ , has a swing that goes between 2.5 V and 2.0 V. Using these values, the peak-to-peak voltage swing of each signal (TD or $\overline{\text{TD}}$ ) is 500 mV p-p, which is referred as the single-ended swing for each signal. In this example, because the differential signaling environment is fully symmetrical, the transmitter output's differential swing (V<sub>OD</sub>) has the same amplitude as each signal's single-ended swing. The differential output signal ranges between 500 mV and –500 mV, in other words, V<sub>OD</sub> is 500 mV in one phase and –500 mV in the other phase. The peak differential voltage (V<sub>DIFFp</sub>) is 500 mV. The peak-to-peak differential voltage (V<sub>DIFFp</sub>) is 1000 mV p-p. ## 15.2 SerDes Reference Clocks The SerDes reference clock inputs are applied to an internal PLL whose output creates the clock used by the corresponding SerDes lanes. The SerDes reference clocks inputs are SD1\_REF\_CLK and MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ### **High-Speed Serial Interfaces (HSSI)** SD1\_REF\_CLK for PCI Express and Serial RapidIO, or SD2\_REF\_CLK and SD2\_REF\_CLK for the SGMII interface respectively. The following sections describe the SerDes reference clock requirements and some application information. ## 15.2.1 SerDes Reference Clock Receiver Characteristics Figure 44 shows a receiver reference diagram of the SerDes reference clocks. Characteristics are as follows: - The supply voltage requirements for XV<sub>DD SRDS2</sub> are specified in Table 1 and Table 2. - SerDes Reference Clock Receiver Reference Circuit Structure - The SD*n*\_REF\_CLK and SD*n*\_REF\_CLK are internally AC-coupled differential inputs as shown in Figure 44. Each differential clock input (SD*n*\_REF\_CLK or SD*n*\_REF\_CLK) has on-chip 50-Ω termination to SGND\_SRDSn (xcorevss) followed by on-chip AC-coupling. - The external reference clock driver must be able to drive this termination. - The SerDes reference clock input can be either differential or single-ended. Refer to the Differential Mode and Single-ended Mode description below for further detailed requirements. - The maximum average current requirement that also determines the common mode voltage range - When the SerDes reference clock differential inputs are DC coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8 mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA (refer to the following bullet for more detail), because the input is AC-coupled on-chip. - This current limitation sets the maximum common mode input voltage to be less than 0.4 V (0.4 V/50 = 8 mA) while the minimum common mode input level is 0.1 V above SGND\_SRDSn (xcorevss). For example, a clock with a 50/50 duty cycle can be produced by a clock driver with output driven by its current source from 0 mA to 16 mA (0-0.8 V), such that each phase of the differential input has a single-ended swing from 0 V to 800 mV with the common mode voltage at 400 mV. - If the device driving the SDn\_REF\_CLK and SDn\_REF\_CLK inputs cannot drive 50 $\Omega$ to SGND\_SRDSn (xcorevss) DC, or it exceeds the maximum input current limitations, then it must be AC-coupled off-chip. - The input amplitude requirement - This requirement is described in detail in the following sections. Figure 44. Receiver of SerDes Reference Clocks ## 15.2.2 DC Level Requirement for SerDes Reference Clocks The DC level requirement for the MPC8572E SerDes reference clock inputs is different depending on the signaling mode used to connect the clock driver chip and SerDes reference clock inputs as described below. ### • Differential Mode - The input amplitude of the differential clock must be between 400mV and 1600mV differential peak-peak (or between 200mV and 800mV differential peak). In other words, each signal wire of the differential pair must have a single-ended swing less than 800mV and greater than 200mV. This requirement is the same for both external DC-coupled or AC-coupled connection. - For external DC-coupled connection, as described in Section 15.2.1, "SerDes Reference Clock Receiver Characteristics," the maximum average current requirements sets the requirement for average voltage (common mode voltage) to be between 100 mV and 400 mV. Figure 45 shows the SerDes reference clock input requirement for DC-coupled connection scheme. - For **external AC-coupled** connection, there is no common mode voltage requirement for the clock driver. Because the external AC-coupling capacitor blocks the DC level, the clock driver and the SerDes reference clock receiver operate in different command mode voltages. The SerDes reference clock receiver in this connection scheme has its common mode voltage set to SGND\_SRDSn. Each signal wire of the differential inputs is allowed to swing below and above the command mode voltage (SGND\_SRDSn). Figure 46 shows the SerDes reference clock input requirement for AC-coupled connection scheme. ## Single-ended Mode - The reference clock can also be single-ended. The SDn\_REF\_CLK input amplitude (single-ended swing) must be between 400 mV and 800 mV peak-peak (from Vmin to Vmax) with SDn\_REF\_CLK either left unconnected or tied to ground. - The SDn\_REF\_CLK input average voltage must be between 200 and 400 mV. Figure 47 shows the SerDes reference clock input requirement for single-ended signaling mode. MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ### **High-Speed Serial Interfaces (HSSI)** — To meet the input amplitude requirement, the reference clock inputs might need to be DC or AC-coupled externally. For the best noise performance, the reference of the clock could be DC or AC-coupled into the unused phase (SDn\_REF\_CLK) through the same source impedance as the clock input (SDn\_REF\_CLK) in use. Figure 45. Differential Reference Clock Input DC Requirements (External DC-Coupled) Figure 46. Differential Reference Clock Input DC Requirements (External AC-Coupled) Figure 47. Single-Ended Reference Clock Input DC Requirements MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 # 15.2.3 Interfacing With Other Differential Signaling Levels - With on-chip termination to SGND\_SRDSn (xcorevss), the differential reference clocks inputs are HCSL (High-Speed Current Steering Logic) compatible DC-coupled. - Many other low voltage differential type outputs like LVDS (Low Voltage Differential Signaling) can be used but may need to be AC-coupled due to the limited common mode input range allowed (100 to 400 mV) for DC-coupled connection. - LVPECL outputs can produce signal with too large amplitude and may need to be DC-biased at clock driver output first, then followed with series attenuation resistor to reduce the amplitude, additionally to AC-coupling. ### **NOTE** Figure 48 to Figure 51 below are for conceptual reference only. Due to the fact that clock driver chip's internal structure, output impedance and termination requirements are different between various clock driver chip manufacturers, it is very possible that the clock circuit reference designs provided by clock driver chip vendor are different from what is shown below. They might also vary from one vendor to the other. Therefore, Freescale Semiconductor can neither provide the optimal clock driver reference circuits, nor guarantee the correctness of the following clock driver connection reference circuits. The system designer is recommended to contact the selected clock driver chip vendor for the optimal reference circuits with the MPC8572E SerDes reference clock receiver requirement provided in this document. ### **High-Speed Serial Interfaces (HSSI)** Figure 48 shows the SerDes reference clock connection reference circuits for HCSL type clock driver. It assumes that the DC levels of the clock driver chip is compatible with MPC8572E SerDes reference clock input's DC requirement. Figure 48. DC-Coupled Differential Connection with HCSL Clock Driver (Reference Only) Figure 49 shows the SerDes reference clock connection reference circuits for LVDS type clock driver. Because LVDS clock driver's common mode voltage is higher than the MPC8572E SerDes reference clock input's allowed range (100 to 400mV), AC-coupled connection scheme must be used. It assumes the LVDS output driver features $50-\Omega$ termination resistor. It also assumes that the LVDS transmitter establishes its own common mode level without relying on the receiver or other external component. Figure 49. AC-Coupled Differential Connection with LVDS Clock Driver (Reference Only) Figure 50 shows the SerDes reference clock connection reference circuits for LVPECL type clock driver. Because LVPECL driver's DC levels (both common mode voltages and output swing) are incompatible with MPC8572E SerDes reference clock input's DC requirement, AC-coupling must be used. Figure 50 assumes that the LVPECL clock driver's output impedance is $50\Omega$ . R1 is used to DC-bias the LVPECL outputs prior to AC-coupling. Its value could be ranged from $140\Omega$ to $240\Omega$ depending on clock driver vendor's requirement. R2 is used together with the SerDes reference clock receiver's $50-\Omega$ termination resistor to attenuate the LVPECL output's differential peak level such that it meets the MPC8572E SerDes reference clock's differential input amplitude requirement (between 200mV and 800mV differential peak). For example, if the LVPECL output's differential peak is 900mV and the desired SerDes reference clock input amplitude is selected as 600mV, the attenuation factor is 0.67, which requires R2 = $25\Omega$ . Consult ### **High-Speed Serial Interfaces (HSSI)** clock driver chip manufacturer to verify whether this connection scheme is compatible with a particular clock driver chip. Figure 50. AC-Coupled Differential Connection with LVPECL Clock Driver (Reference Only) Figure 51 shows the SerDes reference clock connection reference circuits for a single-ended clock driver. It assumes the DC levels of the clock driver are compatible with MPC8572E SerDes reference clock input's DC requirement. Figure 51. Single-Ended Connection (Reference Only) # 15.2.4 AC Requirements for SerDes Reference Clocks The clock driver selected should provide a high quality reference clock with low phase noise and cycle-to-cycle jitter. Phase noise less than 100KHz can be tracked by the PLL and data recovery loops and MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 is less of a problem. Phase noise above 15MHz is filtered by the PLL. The most problematic phase noise occurs in the 1-15MHz range. The source impedance of the clock driver should be 50 ohms to match the transmission line and reduce reflections which are a source of noise to the system. Table 60 describes some AC parameters common to SGMII, PCI Express and Serial RapidIO protocols. ### Table 60. SerDes Reference Clock Common AC Parameters At recommended operating conditions with $XV_{DD}$ SRDS1 or $XV_{DD}$ SRDS2 = 1.1V ± 5%. | Parameter | Symbol | Min | Max | Unit | Notes | |----------------------------------------------------------------------------|-----------------------|------|------|------|-------| | Rising Edge Rate | Rise Edge Rate | 1.0 | 4.0 | V/ns | 2, 3 | | Falling Edge Rate | Fall Edge Rate | 1.0 | 4.0 | V/ns | 2, 3 | | Differential Input High Voltage | V <sub>IH</sub> | +200 | | mV | 2 | | Differential Input Low Voltage | V <sub>IL</sub> | _ | -200 | mV | 2 | | Rising edge rate (SDn_REF_CLK) to falling edge rate (SDn_REF_CLK) matching | Rise-Fall<br>Matching | _ | 20 | % | 1, 4 | ### Notes: - 1. Measurement taken from single ended waveform. - 2. Measurement taken from differential waveform. - 3. Measured from -200 mV to +200 mV on the differential waveform (derived from SDn\_REF\_CLK minus SDn\_REF\_CLK). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See Figure 52. - 4. Matching applies to rising edge rate for SDn\_REF\_CLK and falling edge rate for SDn\_REF\_CLK. It is measured using a 200 mV window centered on the median cross point where SDn\_REF\_CLK rising meets SDn\_REF\_CLK falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations. The Rise Edge Rate of SDn\_REF\_CLK should be compared to the Fall Edge Rate of SDn\_REF\_CLK, the maximum allowed difference should not exceed 20% of the slowest edge rate. See Figure 53. Figure 52. Differential Measurement Points for Rise and Fall Time Figure 53. Single-Ended Measurement Points for Rise and Fall Time Matching The other detailed AC requirements of the SerDes Reference Clocks is defined by each interface protocol based on application usage. Refer to the following sections for detailed information: - Section 8.3.2, "AC Requirements for SGMII SD2\_REF\_CLK and SD2\_REF\_CLK" - Section 16.2, "AC Requirements for PCI Express SerDes Reference Clocks" - Section 17.2, "AC Requirements for Serial RapidIO SD1\_REF\_CLK and SD1\_REF\_CLK" ## 15.2.4.1 Spread Spectrum Clock SD1\_REF\_CLK/SD1\_REF\_CLK are designed to work with a spread spectrum clock (+0 to -0.5% spreading at 30–33 KHz rate is allowed), assuming both ends have same reference clock. For better results, a source without significant unintended modulation should be used. SD2\_REF\_CLK/SD2\_REF\_CLK are not to be used with, and should not be clocked by, a spread spectrum clock source. # 15.3 SerDes Transmitter and Receiver Reference Circuits Figure 54 shows the reference circuits for SerDes data lane's transmitter and receiver. Figure 54. SerDes Transmitter and Receiver Reference Circuits The DC and AC specification of SerDes data lanes are defined in each interface protocol section below (PCI Express, Serial Rapid IO or SGMII) in this document based on the application usage: - Section 8.3, "SGMII Interface Electrical Characteristics" - Section 16, "PCI Express" MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 83 • Section 17, "Serial RapidIO" Note that external AC Coupling capacitor is required for the above three serial transmission protocols with the capacitor value defined in specification of each protocol section. # 16 PCI Express This section describes the DC and AC electrical specifications for the PCI Express bus of the MPC8572E. # 16.1 <u>DC Requirements for PCI Express SD1\_REF\_CLK and SD1\_REF\_CLK</u> For more information, see Section 15.2, "SerDes Reference Clocks." # 16.2 AC Requirements for PCI Express SerDes Reference Clocks Table 61 lists AC requirements. Table 61. SD1\_REF\_CLK and SD1\_REF\_CLK AC Requirements | Symbol | Parameter Description | Min | Typical | Max | Units | Notes | |--------------------|------------------------------------------------------------------------------------------|-----|---------|-----|-------|-------| | t <sub>REF</sub> | REFCLK cycle time | 1 | 10 | | ns | 1 | | t <sub>REFCJ</sub> | REFCLK cycle-to-cycle jitter. Difference in the period of any two adjacent REFCLK cycles | _ | _ | 100 | ps | _ | | t <sub>REFPJ</sub> | Phase jitter. Deviation in edge location with respect to mean edge location | -50 | _ | 50 | ps | _ | ### Notes: # 16.3 Clocking Dependencies The ports on the two ends of a link must transmit data at a rate that is within 600 parts per million (ppm) of each other at all times. This is specified to allow bit rate clock sources with a $\pm -300$ ppm tolerance. # 16.4 Physical Layer Specifications The following is a summary of the specifications for the physical layer of PCI Express on this device. For further details as well as the specifications of the transport and data link layer, Use the PCI Express Base Specification. REV. 1.0a document. # **16.4.1** Differential Transmitter (TX) Output Table 62 defines the specifications for the differential output at all transmitters (TXs). The parameters are specified at the component pins. <sup>1.</sup> Typical cycle time is based on PCI Express Card Electromechanical Specification Revision 1.0a. ## **PCI Express** Table 62. Differential Transmitter (TX) Output Specifications | Symbol | Parameter | Min | Nominal | Max | Units | Comments | |----------------------------------------------|----------------------------------------------------------------------------------------------|--------|---------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | UI | Unit Interval | 399.88 | 400 | 400.12 | ps | Each UI is 400 ps ± 300 ppm. UI does not account for Spread Spectrum Clock dictated variations. See Note 1. | | V <sub>TX-DIFFp-p</sub> | Differential<br>Peak-to-Peak<br>Output Voltage | 0.8 | _ | 1.2 | V | $V_{TX-DIFFp-p} = 2* V_{TX-D+} - V_{TX-D-} $ See Note 2. | | V <sub>TX-DE-RATIO</sub> | De- Emphasized<br>Differential<br>Output Voltage<br>(Ratio) | -3.0 | -3.5 | -4.0 | dB | Ratio of the $V_{TX-DIFFp-p}$ of the second and following bits after a transition divided by the $V_{TX-DIFFp-p}$ of the first bit after a transition. See Note 2. | | T <sub>TX-EYE</sub> | Minimum TX Eye<br>Width | 0.70 | _ | _ | UI | The maximum Transmitter jitter can be derived as $T_{TX-MAX-JITTER} = 1 - T_{TX-EYE} = 0.3$ UI. See Notes 2 and 3. | | T <sub>TX-EYE-MEDIAN-to-</sub><br>MAX-JITTER | Maximum time<br>between the jitter<br>median and<br>maximum<br>deviation from<br>the median. | _ | _ | 0.15 | UI | Jitter is defined as the measurement variation of the crossing points ( $V_{TX-DIFFp-p} = 0$ V) in relation to a recovered TX UI. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. See Notes 2 and 3. | | T <sub>TX-RISE</sub> , T <sub>TX-FALL</sub> | D+/D- TX Output<br>Rise/Fall Time | 0.125 | _ | _ | UI | See Notes 2 and 5 | | V <sub>TX-CM-ACp</sub> | RMS AC Peak<br>Common Mode<br>Output Voltage | _ | _ | 20 | mV | $\begin{aligned} & V_{\text{TX-CM-ACp}} = \text{RMS}( V_{\text{TXD+}} + V_{\text{TXD-}} /2 - V_{\text{TX-CM-DC}}) \\ & V_{\text{TX-CM-DC}} = \text{DC}_{(\text{avg})} \text{ of } V_{\text{TX-D+}} + V_{\text{TX-D-}} /2 \\ & \text{See Note 2} \end{aligned}$ | | V <sub>TX</sub> -CM-DC-ACTIVE-IDLE-DELTA | Absolute Delta of<br>DC Common<br>Mode Voltage<br>During L0 and<br>Electrical Idle | 0 | _ | 100 | mV | $\label{eq:total_loss} \begin{split} & V_{TX\text{-}CM\text{-}DC}\text{ (during L0)} - V_{TX\text{-}CM\text{-}Idle\text{-}DC}\text{ (During Electrical }\\ & _{Idle} <= 100\text{ mV}\\ &V_{TX\text{-}CM\text{-}DC} = DC_{(avg)}\text{ of } V_{TX\text{-}D\text{+}} + V_{TX\text{-}D\text{-}} /2\text{ [L0]}\\ &V_{TX\text{-}CM\text{-}Idle\text{-}DC} = DC_{(avg)}\text{ of } V_{TX\text{-}D\text{+}} + V_{TX\text{-}D\text{-}} /2\\ &[\text{Electrical Idle}]\\ &\text{See Note 2}. \end{split}$ | | V <sub>TX-CM-DC-LINE-DELTA</sub> | Absolute Delta of<br>DC Common<br>Mode between<br>D+ and D- | 0 | _ | 25 | mV | $\begin{split} V_{TX\text{-}CM\text{-}DC\text{-}D\text{+}} - V_{TX\text{-}CM\text{-}DC\text{-}D\text{-}} &<= 25 \text{ mV} \\ V_{TX\text{-}CM\text{-}DC\text{-}D\text{+}} &= DC_{(avg)} \text{ of } V_{TX\text{-}D\text{+}} \\ V_{TX\text{-}CM\text{-}DC\text{-}D\text{-}} &= DC_{(avg)} \text{ of } V_{TX\text{-}D\text{-}} \\ \text{See Note 2}. \end{split}$ | | V <sub>TX-IDLE-DIFFp</sub> | Electrical Idle<br>differential Peak<br>Output Voltage | 0 | _ | 20 | mV | $V_{TX-IDLE-DIFFp} = V_{TX-IDLE-D+} - V_{TX-IDLE-D-} \le 20$ mV See Note 2. | | V <sub>TX-RCV-DETECT</sub> | The amount of<br>voltage change<br>allowed during<br>Receiver<br>Detection | | _ | 600 | mV | The total amount of voltage change that a transmitter can apply to sense whether a low impedance Receiver is present. See Note 6. | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ## Table 62. Differential Transmitter (TX) Output Specifications (continued) | Symbol | Parameter | Min | Nominal | Max | Units | Comments | |-----------------------------------|-------------------------------------------------------------------------------------------------------------------|-----|---------|---------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>TX-DC-CM</sub> | The TX DC<br>Common Mode<br>Voltage | 0 | _ | 3.6 | V | The allowed DC Common Mode voltage under any conditions. See Note 6. | | I <sub>TX-SHORT</sub> | TX Short Circuit<br>Current Limit | | _ | 90 | mA | The total current the Transmitter can provide when shorted to its ground | | T <sub>TX-IDLE-MIN</sub> | Minimum time<br>spent in<br>Electrical Idle | 50 | _ | | UI | Minimum time a Transmitter must be in Electrical Idle Utilized by the Receiver to start looking for an Electrical Idle Exit after successfully receiving an Electrical Idle ordered set | | T <sub>TX-IDLE-SET-TO-IDLE</sub> | Maximum time to<br>transition to a<br>valid Electrical<br>idle after sending<br>an Electrical Idle<br>ordered set | l | _ | 20 | UI | After sending an Electrical Idle ordered set, the Transmitter must meet all Electrical Idle Specifications within this time. This is considered a debounce time for the Transmitter to meet Electrical Idle after transitioning from L0. | | T <sub>TX-IDLE-TO-DIFF-DATA</sub> | Maximum time to<br>transition to valid<br>TX specifications<br>after leaving an<br>Electrical idle<br>condition | | _ | 20 | UI | Maximum time to meet all TX specifications when transitioning from Electrical Idle to sending differential data. This is considered a debounce time for the TX to meet all TX specifications after leaving Electrical Idle | | RL <sub>TX-DIFF</sub> | Differential<br>Return Loss | 12 | _ | _ | dB | Measured over 50 MHz to 1.25 GHz. See Note 4 | | RL <sub>TX-CM</sub> | Common Mode<br>Return Loss | 6 | _ | _ | dB | Measured over 50 MHz to 1.25 GHz. See Note 4 | | Z <sub>TX-DIFF-DC</sub> | DC Differential TX Impedance | 80 | 100 | 120 | Ω | TX DC Differential mode Low Impedance | | Z <sub>TX-DC</sub> | Transmitter DC Impedance | 40 | _ | _ | Ω | Required TX D+ as well as D- DC Impedance during all states | | L <sub>TX-SKEW</sub> | Lane-to-Lane<br>Output Skew | _ | _ | 500 +<br>2 UI | ps | Static skew between any two Transmitter Lanes within a single Link | | C <sub>TX</sub> | AC Coupling<br>Capacitor | 75 | _ | 200 | nF | All Transmitters shall be AC coupled. The AC coupling is required either within the media or within the transmitting component itself. See Note 8. | ### PCI Express Table 62. Differential Transmitter (TX) Output Specifications (continued) | Symbol | Parameter | Min | Nominal | Max | Units | Comments | |------------------------|-----------------------------|-----|---------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>crosslink</sub> | Crosslink<br>Random Timeout | 0 | | 1 | | This random timeout helps resolve conflicts in crosslink configuration by eventually resulting in only one Downstream and one Upstream Port. See Note 7. | #### Notes: - 1. No test load is necessarily associated with this value. - 2. Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 57 and measured over any 250 consecutive TX UIs. (Also refer to the transmitter compliance eye diagram shown in Figure 55.) - 3. A T<sub>TX-EYE</sub> = 0.70 UI provides for a total sum of deterministic and random jitter budget of T<sub>TX-JITTER-MAX</sub> = 0.30 UI for the Transmitter collected over any 250 consecutive TX UIs. The T<sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> median is less than half of the total TX jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. - 4. The Transmitter input impedance shall result in a differential return loss greater than or equal to 12 dB and a common mode return loss greater than or equal to 6 dB over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements is 50 ohms to ground for both the D+ and D- line (that is, as measured by a Vector Network Analyzer with 50 ohm probes—see Figure 57). Note that the series capacitors C<sub>TX</sub> is optional for the return loss measurement. - 5. Measured between 20-80% at transmitter package pins into a test load as shown in Figure 57 for both V<sub>TX-D+</sub> and V<sub>TX-D-</sub>. - 6. See Section 4.3.1.8 of the PCI Express Base Specifications Rev 1.0a. - 7. See Section 4.2.6.3 of the PCI Express Base Specifications Rev 1.0a. - 8. MPC8572E SerDes transmitter does not have C<sub>TX</sub> built-in. An external AC Coupling capacitor is required. # 16.4.2 Transmitter Compliance Eye Diagrams The TX eye diagram in Figure 55 is specified using the passive compliance/test measurement load (see Figure 57) in place of any real PCI Express interconnect + RX component. There are two eye diagrams that must be met for the transmitter. Both eye diagrams must be aligned in time using the jitter median to locate the center of the eye diagram. The different eye diagrams differ in voltage depending whether it is a transition bit or a de-emphasized bit. The exact reduced voltage level of the de-emphasized bit is always relative to the transition bit. The eye diagram must be valid for any 250 consecutive UIs. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The eye diagram is created using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. ### **NOTE** It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function (that is, least squares and median deviation fits). MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 Figure 55. Minimum Transmitter Timing and Voltage Output Compliance Specifications # 16.4.3 Differential Receiver (RX) Input Specifications Table 63 defines the specifications for the differential input at all receivers (RXs). The parameters are specified at the component pins. | Symbol | Parameter | Min | Nominal | Max | Units | Comments | |-------------------------|-----------------------------------------------|--------|---------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | UI | Unit Interval | 399.88 | 400 | 400.12 | ps | Each UI is 400 ps ± 300 ppm. UI does not account for Spread Spectrum Clock dictated variations. See Note 1. | | V <sub>RX-DIFFp-p</sub> | Differential Input<br>Peak-to-Peak<br>Voltage | 0.175 | _ | 1.200 | V | $V_{RX-DIFFp-p} = 2* V_{RX-D+} - V_{RX-D-} $<br>See Note 2. | | T <sub>RX-EYE</sub> | Minimum<br>Receiver Eye<br>Width | 0.4 | _ | _ | UI | The maximum interconnect media and Transmitter jitter that can be tolerated by the Receiver can be derived as T <sub>RX-MAX-JITTER</sub> = 1 - T <sub>RX-EYE</sub> = 0.6 UI. See Notes 2 and 3. | Table 63. Differential Receiver (RX) Input Specifications ## **PCI Express** Table 63. Differential Receiver (RX) Input Specifications (continued) | Symbol | Parameter | Min | Nominal | Max | Units | Comments | |---------------------------------------------|----------------------------------------------------------------------------------------------|-------|---------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>RX-EYE-MEDIAN-to-MAX</sub> -JITTER | Maximum time<br>between the jitter<br>median and<br>maximum<br>deviation from<br>the median. | | _ | 0.3 | UI | Jitter is defined as the measurement variation of the crossing points (V <sub>RX-DIFFp-p</sub> = 0 V) in relation to a recovered TX UI. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. See Notes 2, 3 and 7. | | V <sub>RX-CM-ACp</sub> | AC Peak<br>Common Mode<br>Input Voltage | | _ | 150 | mV | $ \begin{vmatrix} V_{\text{RX-CM-ACp}} = V_{\text{RXD+}} + V_{\text{RXD-}} /2 - V_{\text{RX-CM-DC}} \\ V_{\text{RX-CM-DC}} = DC_{\text{(avg)}} \text{ of } V_{\text{RX-D+}} + V_{\text{RX-D-}} /2 \\ \text{See Note 2} \end{vmatrix} $ | | RL <sub>RX-DIFF</sub> | Differential<br>Return Loss | 15 | _ | _ | dB | Measured over 50 MHz to 1.25 GHz with the D+ and D- lines biased at +300 mV and -300 mV, respectively. See Note 4 | | RL <sub>RX-CM</sub> | Common Mode<br>Return Loss | 6 | _ | _ | dB | Measured over 50 MHz to 1.25 GHz with the D+ and D- lines biased at 0 V. See Note 4 | | Z <sub>RX-DIFF-DC</sub> | DC Differential Input Impedance | 80 | 100 | 120 | Ω | RX DC Differential mode impedance. See Note 5 | | Z <sub>RX-DC</sub> | DC Input<br>Impedance | 40 | 50 | 60 | Ω | Required RX D+ as well as D- DC Impedance (50 ± 20% tolerance). See Notes 2 and 5. | | Z <sub>RX-HIGH-IMP-DC</sub> | Powered Down<br>DC Input<br>Impedance | 200 k | _ | _ | Ω | Required RX D+ as well as D- DC Impedance when the Receiver terminations do not have power. See Note 6. | | V <sub>RX-IDLE-DET-DIFFp-p</sub> | Electrical Idle<br>Detect Threshold | 65 | _ | 175 | mV | V <sub>RX-IDLE-DET-DIFFp-p</sub> = 2* V <sub>RX-D+</sub> -V <sub>RX-D-</sub> Measured at the package pins of the Receiver | | T <sub>RX-IDLE-DET-DIFF-</sub><br>ENTERTIME | Unexpected<br>Electrical Idle<br>Enter Detect<br>Threshold<br>Integration Time | _ | _ | 10 | ms | An unexpected Electrical Idle (V <sub>RX-DIFFp-p</sub> < V <sub>RX-IDLE-DET-DIFFp-p</sub> ) must be recognized no longer than T <sub>RX-IDLE-DET-DIFF-ENTERING</sub> to signal an unexpected idle condition. | | Symbol | Parameter | Min | Nominal | Max | Units | Comments | |-----------------------|------------|-----|---------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | L <sub>RX</sub> -skew | Total Skew | _ | _ | 20 | ns | Skew across all lanes on a Link. This includes variation in the length of SKP ordered set (for example, COM and one to five SKP Symbols) at the RX as well as any delay differences arising from the interconnect itself. | #### Notes: - 1. No test load is necessarily associated with this value. - 2. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 57 should be used as the RX device when taking measurements (also refer to the Receiver compliance eye diagram shown in Figure 56). If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram. - 3. A T<sub>RX-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the Transmitter and interconnect collected any 250 consecutive UIs. The T<sub>RX-EYE-MEDIAN-to-MAX-JITTER</sub> specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram. - 4. The Receiver input impedance shall result in a differential return loss greater than or equal to 15 dB with the D+ line biased to 300 mV and the D- line biased to -300 mV and a common mode return loss greater than or equal to 6 dB (no bias required) over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements for is 50 ohms to ground for both the D+ and D- line (that is, as measured by a Vector Network Analyzer with 50 ohm probes see Figure 57). Note: that the series capacitors CTX is optional for the return loss measurement. - 5. Impedance during all LTSSM states. When transitioning from a Fundamental Reset to Detect (the initial state of the LTSSM) there is a 5 ms transition time before Receiver termination values must be met on all un-configured Lanes of a Port. - 6. The RX DC Common Mode Impedance that exists when no power is present or Fundamental Reset is asserted. This helps ensure that the Receiver Detect circuit does not falsely assume a Receiver is powered on when it is not. This term must be measured at 300 mV above the RX ground. - 7. It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data. **PCI Express** # 16.5 Receiver Compliance Eye Diagrams The RX eye diagram in Figure 56 is specified using the passive compliance/test measurement load (see Figure 57) in place of any real PCI Express RX component. Note: In general, the minimum Receiver eye diagram measured with the compliance/test measurement load (see Figure 57) is larger than the minimum Receiver eye diagram measured over a range of systems at the input Receiver of any real PCI Express component. The degraded eye diagram at the input Receiver is due to traces internal to the package as well as silicon parasitic characteristics which cause the real PCI Express component to vary in impedance from the compliance/test measurement load. The input Receiver eye diagram is implementation specific and is not specified. RX component designer should provide additional margin to adequately compensate for the degraded minimum Receiver eye diagram (shown in Figure 56) expected at the input Receiver based on some adequate combination of system simulations and the Return Loss measured looking into the RX package and silicon. The RX eye diagram must be aligned in time using the jitter median to locate the center of the eye diagram. The eye diagram must be valid for any 250 consecutive UIs. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The eye diagram is created using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. ### **NOTE** The reference impedance for return loss measurements is 50. to ground for both the D+ and D- line (that is, as measured by a Vector Network Analyzer with 50. probes—see Figure 57). Note that the series capacitors, CTX, are optional for the return loss measurement. Figure 56. Minimum Receiver Eye Timing and Voltage Compliance Specification MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ## 16.5.1 Compliance Test and Measurement Load The AC timing and voltage parameters must be verified at the measurement point, as specified within 0.2 inches of the package pins, into a test/measurement load shown in Figure 57. ### **NOTE** The allowance of the measurement point to be within 0.2 inches of the package pins is meant to acknowledge that package/board routing may benefit from D+ and D- not being exactly matched in length at the package pin boundary. Figure 57. Compliance Test/Measurement Load # 17 Serial RapidIO This section describes the DC and AC electrical specifications for the RapidIO interface of the MPC8572E for the LP-Serial physical layer. The electrical specifications cover both single and multiple-lane links. Two transmitters (short run and long run) and a single receiver are specified for each of three baud rates, 1.25, 2.50, and 3.125 GBaud. Two transmitter specifications allow for solutions ranging from simple board-to-board interconnect to driving two connectors across a backplane. A single receiver specification is given that accepts signals from both the short run and long run transmitter specifications. The short run transmitter should be used mainly for chip-to-chip connections on either the same printed circuit board or across a single connector. This covers the case where connections are made to a mezzanine (daughter) card. The minimum swings of the short run specification reduce the overall power used by the transceivers. The long run transmitter specifications use larger voltage swings that are capable of driving signals across backplanes. This allows a user to drive signals across two connectors and a backplane. The specifications allow a distance of at least 50 cm at all baud rates. All unit intervals are specified with a tolerance of $\pm 100$ ppm. The worst case frequency difference between any transmit and receive clock is 200 ppm. To ensure interoperability between drivers and receivers of different vendors and technologies, AC coupling at the receiver input must be used. MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 Serial RapidIO # 17.1 <u>DC Requirements</u> for Serial RapidIO SD1\_REF\_CLK and SD1\_REF\_CLK For more information, see Section 15.2, "SerDes Reference Clocks." # 17.2 <u>AC Requirements for Serial RapidIO SD1\_REF\_CLK and SD1\_REF\_CLK</u> Figure 64lists the AC requirements. Table 64. SDn REF CLK and SDn REF CLK AC Requirements | Symbol | Parameter Description | Min | Typical | Max | Units | Comments | |--------------------|------------------------------------------------------------------------------------------|-----|---------|-----|-------|------------------------------------------------------------------| | t <sub>REF</sub> | REFCLK cycle time | _ | 10(8) | _ | ns | 8 ns applies only to serial RapidIO with 125-MHz reference clock | | t <sub>REFCJ</sub> | REFCLK cycle-to-cycle jitter. Difference in the period of any two adjacent REFCLK cycles | _ | _ | 80 | ps | _ | | t <sub>REFPJ</sub> | Phase jitter. Deviation in edge location with respect to mean edge location | -40 | _ | 40 | ps | _ | # 17.3 Equalization With the use of high speed serial links, the interconnect media causes degradation of the signal at the receiver. Effects such as Inter-Symbol Interference (ISI) or data dependent jitter are produced. This loss can be large enough to degrade the eye opening at the receiver beyond what is allowed in the specification. To negate a portion of these effects, equalization can be used. The most common equalization techniques that can be used are as follows: - A passive high pass filter network placed at the receiver. This is often referred to as passive equalization. - The use of active circuits in the receiver. This is often referred to as adaptive equalization. # 17.4 Explanatory Note on Transmitter and Receiver Specifications AC electrical specifications are given for transmitter and receiver. Long run and short run interfaces at three baud rates (a total of six cases) are described. The parameters for the AC electrical specifications are guided by the XAUI electrical interface specified in Clause 47 of IEEE 802.3ae-2002. XAUI has similar application goals to serial RapidIO, as described in Section 8.1, "Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)—FIFO/GMII/MII/TBI/RGMII/RTBI/RMII Electrical Characteristics." The goal of this standard is that electrical designs for Serial RapidIO can reuse electrical designs for XAUI, suitably modified for applications at the baud intervals and reaches described herein. # 17.5 Transmitter Specifications LP-Serial transmitter electrical and timing specifications are stated in the text and tables of this section. The differential return loss, S11, of the transmitter in each case shall be better than • -10 dB for (Baud Frequency)/10 < Freq(f) < 625 MHz, and UI Unit Interval • $-10 \text{ dB} + 10 \log(f/625 \text{ MHz}) \text{ dB for } 625 \text{ MHz} \leq \text{Freq}(f) \leq \text{Baud Frequency}$ The reference impedance for the differential return loss measurements is $100 \Omega$ resistive. Differential return loss includes contributions from on-chip circuitry, chip packaging and any off-chip components related to the driver. The output impedance requirement applies to all valid output levels. It is recommended that the 20%-80% rise/fall time of the transmitter, as measured at the transmitter output, in each case have a minimum value 60 ps. It is recommended that the timing skew at the output of an LP-Serial transmitter between the two signals that comprise a differential pair not exceed 25 ps at 1.25 GB, 20 ps at 2.50 GB and 15 ps at 3.125 GB. Range Unit Characteristic Symbol **Notes** Min Max Output Voltage, ٧o -0.402.30 Volts Voltage relative to COMMON of either signal comprising a differential pair Differential Output Voltage 500 1000 $V_{DIFFPP}$ mV p-p **Deterministic Jitter** 0.17 $J_D$ UI p-p **Total Jitter** $J_{T}$ 0.35 UI p-p Multiple output skew 1000 $S_{MO}$ Skew at the transmitter output ps between lanes of a multilane Table 65. Short Run Transmitter AC Timing Specifications—1.25 GBaud Table 66. Short Run Transmitter AC Timing Specifications—2.5 GBaud 800 ps +/- 100 ppm 800 | Characteristic | Symbol | Ra | nge | Unit | Notes | | |-----------------------------|---------------------|-------|------|--------|----------------------------------------------------------------------------|--| | Gilai acteristic | Symbol | Min | Max | Oille | Hotes | | | Output Voltage, | Vo | -0.40 | 2.30 | Volts | Voltage relative to COMMON of either signal comprising a differential pair | | | Differential Output Voltage | V <sub>DIFFPP</sub> | 500 | 1000 | mV p-p | _ | | | Deterministic Jitter | $J_D$ | _ | 0.17 | UI p-p | _ | | | Total Jitter | J <sub>T</sub> | _ | 0.35 | UI p-p | _ | | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ## Serial RapidIO Table 66. Short Run Transmitter AC Timing Specifications—2.5 GBaud (continued) | Characteristic | Characteristic Symbol — | | nge | Unit | Notes | | |----------------------|-------------------------|-----|------|------|------------------------------------------------------------------|--| | Onaracteristic | - Cyllibol | Min | Max | Onit | | | | Multiple Output skew | S <sub>MO</sub> | _ | 1000 | ps | Skew at the transmitter output between lanes of a multilane link | | | Unit Interval | UI | 400 | 400 | ps | +/- 100 ppm | | ## Table 67. Short Run Transmitter AC Timing Specifications—3.125 GBaud | Characteristic | Symbol | Ra | nge | Unit | Notes | |-----------------------------|---------------------|-------|------|--------|----------------------------------------------------------------------------| | Characteristic | Symbol | Min | Max | Oilit | Notes | | Output Voltage, | Vo | -0.40 | 2.30 | Volts | Voltage relative to COMMON of either signal comprising a differential pair | | Differential Output Voltage | V <sub>DIFFPP</sub> | 500 | 1000 | mV p-p | _ | | Deterministic Jitter | $J_D$ | _ | 0.17 | UI p-p | _ | | Total Jitter | J <sub>T</sub> | _ | 0.35 | UI p-p | _ | | Multiple output skew | S <sub>MO</sub> | _ | 1000 | ps | Skew at the transmitter output between lanes of a multilane link | | Unit Interval | UI | 320 | 320 | ps | +/- 100 ppm | ## Table 68. Long Run Transmitter AC Timing Specifications—1.25 GBaud | Characteristic | Symbol | Ra | inge | Unit | Notes | |-----------------------------|-----------------|-------|------|---------|----------------------------------------------------------------------------| | Characteristic | Symbol | Min | Max | - Oilli | Notes | | Output Voltage, | Vo | -0.40 | 2.30 | Volts | Voltage relative to COMMON of either signal comprising a differential pair | | Differential Output Voltage | $V_{DIFFPP}$ | 800 | 1600 | mV p-p | _ | | Deterministic Jitter | J <sub>D</sub> | _ | 0.17 | UI p-p | _ | | Total Jitter | $J_T$ | _ | 0.35 | UI p-p | _ | | Multiple output skew | S <sub>MO</sub> | _ | 1000 | ps | Skew at the transmitter output between lanes of a multilane link | | Unit Interval | UI | 800 | 800 | ps | +/- 100 ppm | Table 69. Long Run Transmitter AC Timing Specifications—2.5 GBaud | Characteristic | Symbol | Ra | nge | Unit | Notes | |-----------------------------|---------------------|-------|------|--------|----------------------------------------------------------------------------| | Cital acteristic | Symbol | Min | Max | Onit | Notes | | Output Voltage, | Vo | -0.40 | 2.30 | Volts | Voltage relative to COMMON of either signal comprising a differential pair | | Differential Output Voltage | V <sub>DIFFPP</sub> | 800 | 1600 | mV p-p | _ | | Deterministic Jitter | $J_D$ | _ | 0.17 | UI p-p | _ | | Total Jitter | J <sub>T</sub> | _ | 0.35 | UI p-p | _ | | Multiple output skew | S <sub>MO</sub> | _ | 1000 | ps | Skew at the transmitter output between lanes of a multilane link | | Unit Interval | UI | 400 | 400 | ps | +/- 100 ppm | Table 70. Long Run Transmitter AC Timing Specifications—3.125 GBaud | Characteristic | Symbol | Ra | ange | Unit | Notes | |-----------------------------|-----------------|-------|------|--------|----------------------------------------------------------------------------| | Characteristic | Symbol | Min | Max | Unit | Notes | | Output Voltage, | Vo | -0.40 | 2.30 | Volts | Voltage relative to COMMON of either signal comprising a differential pair | | Differential Output Voltage | $V_{DIFFPP}$ | 800 | 1600 | mV p-p | _ | | Deterministic Jitter | J <sub>D</sub> | _ | 0.17 | UI p-p | _ | | Total Jitter | J <sub>T</sub> | _ | 0.35 | UI p-p | _ | | Multiple output skew | S <sub>MO</sub> | _ | 1000 | ps | Skew at the transmitter output between lanes of a multilane link | | Unit Interval | UI | 320 | 320 | ps | +/- 100 ppm | For each baud rate at which an LP-Serial transmitter is specified to operate, the output eye pattern of the transmitter shall fall entirely within the unshaded portion of the transmitter output compliance mask shown in Figure 58 with the parameters specified in Figure 71 when measured at the output pins of the device and the device is driving a $100~\Omega$ +/-5% differential resistive load. The output eye pattern of an LP-Serial transmitter that implements pre-emphasis (to equalize the link and reduce inter-symbol interference) need only comply with the Transmitter Output Compliance Mask when pre-emphasis is disabled or minimized. ### Serial RapidIO Figure 58. Transmitter Output Compliance Mask **Table 71. Transmitter Differential Output Eye Diagram Parameters** | Transmitter Type | V <sub>DIFF</sub> min (mV) | V <sub>DIFF</sub> max (mV) | A (UI) | B (UI) | |-------------------------|----------------------------|----------------------------|--------|--------| | 1.25 GBaud short range | 250 | 500 | 0.175 | 0.39 | | 1.25 GBaud long range | 400 | 800 | 0.175 | 0.39 | | 2.5 GBaud short range | 250 | 500 | 0.175 | 0.39 | | 2.5 GBaud long range | 400 | 800 | 0.175 | 0.39 | | 3.125 GBaud short range | 250 | 500 | 0.175 | 0.39 | | 3.125 GBaud long range | 400 | 800 | 0.175 | 0.39 | # 17.6 Receiver Specifications LP-Serial receiver electrical and timing specifications are stated in the text and tables of this section. Receiver input impedance shall result in a differential return loss better that 10 dB and a common mode return loss better than 6 dB from 100 MHz to $(0.8) \times$ (Baud Frequency). This includes contributions from on-chip circuitry, the chip package and any off-chip components related to the receiver. AC coupling components are included in this requirement. The reference impedance for return loss measurements is 100 Ohm resistive for differential return loss and 25- $\Omega$ resistive for common mode. | Table 72. Receiver AC Timing Specifications—1.25 GBau | Table 72. Recei | ver AC Timino | Specifications- | -1.25 GBaud | |-------------------------------------------------------|-----------------|---------------|-----------------|-------------| |-------------------------------------------------------|-----------------|---------------|-----------------|-------------| | Characteristic | Symbol | Ra | nge | Unit | Notes | |----------------------------------------------------|-----------------|------|-------------------|--------|--------------------------------------------------------------| | Cital acteristic | Symbol | Min | Max | Offic | Notes | | Differential Input Voltage | V <sub>IN</sub> | 200 | 1600 | mV p-p | Measured at receiver | | Deterministic Jitter Tolerance | $J_D$ | 0.37 | _ | UI p-p | Measured at receiver | | Combined Deterministic and Random Jitter Tolerance | $J_{DR}$ | 0.55 | _ | UI p-p | Measured at receiver | | Total Jitter Tolerance <sup>1</sup> | J <sub>T</sub> | 0.65 | _ | UI p-p | Measured at receiver | | Multiple Input Skew | S <sub>MI</sub> | _ | 24 | ns | Skew at the receiver input between lanes of a multilane link | | Bit Error Rate | BER | _ | 10 <sup>-12</sup> | _ | _ | | Unit Interval | UI | 800 | 800 | ps | +/- 100 ppm | ### Note: 1. Total jitter is composed of three components, deterministic jitter, random jitter and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 59. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects. Table 73. Receiver AC Timing Specifications—2.5 GBaud | Characteristic | Symbol | Range | | Unit | Notes | |----------------------------------------------------|-----------------|-------|-------------------|--------|--------------------------------------------------------------| | Gharacteristic | Symbol | Min | Max | Offic | 140163 | | Differential Input Voltage | V <sub>IN</sub> | 200 | 1600 | mV p-p | Measured at receiver | | Deterministic Jitter Tolerance | $J_D$ | 0.37 | _ | UI p-p | Measured at receiver | | Combined Deterministic and Random Jitter Tolerance | $J_{DR}$ | 0.55 | _ | UI p-p | Measured at receiver | | Total Jitter Tolerance <sup>1</sup> | J <sub>T</sub> | 0.65 | _ | UI p-p | Measured at receiver | | Multiple Input Skew | S <sub>MI</sub> | _ | 24 | ns | Skew at the receiver input between lanes of a multilane link | | Bit Error Rate | BER | _ | 10 <sup>-12</sup> | _ | _ | | Unit Interval | UI | 400 | 400 | ps | +/- 100 ppm | ### Note: 1. Total jitter is composed of three components, deterministic jitter, random jitter and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 59. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects. MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ### Serial RapidIO Table 74. Receiver AC Timing Specifications—3.125 GBaud | Characteristic | Symbol | Ra | nge | Unit | Notes | |----------------------------------------------------|-----------------|------|-------------------|--------|--------------------------------------------------------------| | Characteristic | Symbol | Min | Max | Offic | Notes | | Differential Input Voltage | V <sub>IN</sub> | 200 | 1600 | mV p-p | Measured at receiver | | Deterministic Jitter Tolerance | $J_D$ | 0.37 | _ | UI p-p | Measured at receiver | | Combined Deterministic and Random Jitter Tolerance | $J_{DR}$ | 0.55 | _ | UI p-p | Measured at receiver | | Total Jitter Tolerance <sup>1</sup> | J <sub>T</sub> | 0.65 | _ | UI p-p | Measured at receiver | | Multiple Input Skew | S <sub>MI</sub> | _ | 22 | ns | Skew at the receiver input between lanes of a multilane link | | Bit Error Rate | BER | _ | 10 <sup>-12</sup> | _ | _ | | Unit Interval | UI | 320 | 320 | ps | +/- 100 ppm | ### Note: <sup>1.</sup> Total jitter is composed of three components, deterministic jitter, random jitter and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 59. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects. Figure 59. Single Frequency Sinusoidal Jitter Limits #### **Receiver Eye Diagrams** 17.7 For each baud rate at which an LP-Serial receiver is specified to operate, the receiver shall meet the corresponding Bit Error Rate specification (Table 72, Table 73, and Table 74) when the eye pattern of the receiver test signal (exclusive of sinusoidal jitter) falls entirely within the unshaded portion of the Receiver Input Compliance Mask shown in Figure 60 with the parameters specified in Table 75. The eye pattern of the receiver test signal is measured at the input pins of the receiving device with the device replaced with a $100-\Omega + / -5\%$ differential resistive load. MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 **NXP Semiconductors** 99 Figure 60. Receiver Input Compliance Mask Table 75. Receiver Input Compliance Mask Parameters Exclusive of Sinusoidal Jitter | Receiver Type | V <sub>DIFF</sub> min (mV) | V <sub>DIFF</sub> max (mV) | A (UI) | B (UI) | |---------------|----------------------------|----------------------------|--------|--------| | 1.25 GBaud | 100 | 800 | 0.275 | 0.400 | | 2.5 GBaud | 100 | 800 | 0.275 | 0.400 | | 3.125 GBaud | 100 | 800 | 0.275 | 0.400 | # 17.8 Measurement and Test Requirements Because the LP-Serial electrical specification are guided by the XAUI electrical interface specified in Clause 47 of IEEE 802.3ae-2002, the measurement and test requirements defined here are similarly guided by Clause 47. Additionally, the CJPAT test pattern defined in Annex 48A of IEEE 802.3ae-2002 is specified as the test pattern for use in eye pattern and jitter measurements. Annex 48B of IEEE 802.3ae-2002 is recommended as a reference for additional information on jitter test methods. # 17.8.1 Eye Template Measurements For the purpose of eye template measurements, the effects of a single-pole high pass filter with a 3 dB point at (Baud Frequency)/1667 is applied to the jitter. The data pattern for template measurements is the Continuous Jitter Test Pattern (CJPAT) defined in Annex 48A of IEEE 802.3ae. All lanes of the LP-Serial MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 link shall be active in both the transmit and receive directions, and opposite ends of the links shall use asynchronous clocks. Four lane implementations shall use CJPAT as defined in Annex 48A. Single lane implementations shall use the CJPAT sequence specified in Annex 48A for transmission on lane 0. The amount of data represented in the eye shall be adequate to ensure that the bit error ratio is less than $10^{-12}$ . The eye pattern shall be measured with AC coupling and the compliance template centered at 0 Volts differential. The left and right edges of the template shall be aligned with the mean zero crossing points of the measured data eye. The load for this test shall be $100 \Omega$ resistive +/- 5% differential to 2.5 GHz. ## 17.8.2 Jitter Test Measurements For the purpose of jitter measurement, the effects of a single-pole high pass filter with a 3 dB point at (Baud Frequency)/1667 is applied to the jitter. The data pattern for jitter measurements is the Continuous Jitter Test Pattern (CJPAT) pattern defined in Annex 48A of IEEE 802.3ae. All lanes of the LP-Serial link shall be active in both the transmit and receive directions, and opposite ends of the links shall use asynchronous clocks. Four lane implementations shall use CJPAT as defined in Annex 48A. Single lane implementations shall use the CJPAT sequence specified in Annex 48A for transmission on lane 0. Jitter shall be measured with AC coupling and at 0 Volts differential. Jitter measurement for the transmitter (or for calibration of a jitter tolerance setup) shall be performed with a test procedure resulting in a BER curve such as that described in Annex 48B of IEEE 802.3ae. ## 17.8.3 Transmit Jitter Transmit jitter is measured at the driver output when terminated into a load of $100 \Omega$ resistive +/- 5% differential to 2.5 GHz. ### 17.8.4 Jitter Tolerance Jitter tolerance is measured at the receiver using a jitter tolerance test signal. This signal is obtained by first producing the sum of deterministic and random jitter defined in Section 17.6, "Receiver Specifications," and then adjusting the signal amplitude until the data eye contacts the 6 points of the minimum eye opening of the receive template shown in Figure 60 and Table 75. Note that for this to occur, the test signal must have vertical waveform symmetry about the average value and have horizontal symmetry (including jitter) about the mean zero crossing. Eye template measurement requirements are as defined above. Random jitter is calibrated using a high pass filter with a low frequency corner at 20 MHz and a 20 dB/decade roll-off below this. The required sinusoidal jitter specified in Section 17.6, "Receiver Specifications," is then added to the signal and the test load is replaced by the receiver being tested. # 18 Package Description This section describes package parameters, pin assignments, and dimensions. **Package Description** # 18.1 Package Parameters for the MPC8572E FC-PBGA The package parameters are as provided in the following list. The package type is $33 \text{ mm} \times 33 \text{ mm}$ , 1023 flip chip plastic ball grid array (FC-PBGA). Package outline $33 \text{ mm} \times 33 \text{ mm}$ Interconnects 1023 Ball Pitch 1 mm Ball Diameter (Typical) 0.6 mm Solder Balls 63% Sn 37% Pb Solder Balls (Lead-Free) 96.5% Sn 3.5% Ag ## 18.2 Mechanical Dimensions of the MPC8572E FC-PBGA Figure 61 shows the mechanical dimensions of the MPC8572E FC-PBGA package with full lid. Figure 61. Mechanical Dimensions of the MPC8572E FC-PBGA with Full Lid ## NOTES: - 1. All dimensions are in millimeters. - 2. Dimensions and tolerances per ASME Y14.5M-1994. - 3. All dimensions are symmetric across the package center lines unless dimensioned otherwise. - 4. Maximum solder ball diameter measured parallel to datum A. MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ### **Package Description** - 5. Datum A, the seating plane, is determined by the spherical crowns of the solder balls. - 6. Parallelism measurement shall exclude any effect of mark on top surface of package. # **18.3 Pinout Listings** Table 76 provides the pin-out listing for the MPC8572E 1023 FC-PBGA package. ## Table 76. MPC8572E Pinout Listing | Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes | |--------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|-------| | | DDR SDRAM N | lemory Interface 1 | | | | | D1_MDQ[0:63] | Data | D15, A14, B12, D12, A15, B15, B13, C13, C11, D11, D9, A8, A12, A11, A9, B9, F11, G12, K11, K12, E10, E9, J11, J10, G8, H10, L10, M11, F10, G9, K9, K8, AC6, AC7, AG8, AH9, AB6, AB8, AE9, AF9, AL8, AM8, AM10, AK11, AH8, AK8, AJ10, AK10, AL12, AJ12, AL14, AK14, AL11, AM11, AK13, AM14, AM15, AJ16, AL18, AM18, AJ15, AL15, AK17, AM17 | I/O | GV <sub>DD</sub> | _ | | D1_MECC[0:7] | Error Correcting Code | M10, M7, R8, T11, L12,<br>L11, P9, R10 | I/O | GV <sub>DD</sub> | _ | | D1_MAPAR_ERR | Address Parity Error | P6 | I | GV <sub>DD</sub> | _ | | D1_MAPAR_OUT | Address Parity Out | W6 | 0 | GV <sub>DD</sub> | _ | | D1_MDM[0:8] | Data Mask | C14, A10, G11, H9,<br>AD7, AJ9, AM12,<br>AK16, N11 | 0 | GV <sub>DD</sub> | _ | | D1_MDQS[0:8] | Data Strobe | A13, C10, H12, J7,<br>AE8, AM9, AM13,<br>AL17, N9 | I/O | GV <sub>DD</sub> | _ | | D1_MDQS[0:8] | Data Strobe | D14, B10, H13, J8,<br>AD8, AL9, AJ13,<br>AM16, P10 | I/O | GV <sub>DD</sub> | _ | | D1_MA[0:15] | Address | Y7, W8, U6, W9, U7,<br>V8, Y11, V10, T6, V11,<br>AA10, U9, U10, AD11,<br>T8, P7 | 0 | GV <sub>DD</sub> | _ | | D1_MBA[0:2] | Bank Select | AA7, AA8, R7 | 0 | GV <sub>DD</sub> | _ | | D1_MWE | Write Enable | AC12 | 0 | GV <sub>DD</sub> | _ | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ## Table 76. MPC8572E Pinout Listing (continued) | Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes | |--------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|-------| | D1_MCAS | Column Address Strobe | AC9 | 0 | GV <sub>DD</sub> | _ | | D1_MRAS | Row Address Strobe | AB12 | 0 | GV <sub>DD</sub> | _ | | D1_MCKE[0:3] | Clock Enable | M8, L9, T9, N8 | 0 | GV <sub>DD</sub> | 11 | | D1_MCS[0:3] | Chip Select | AB9, AF10, AB11,<br>AE11 | 0 | GV <sub>DD</sub> | _ | | D1_MCK[0:5] | Clock | V7, E13, AH11, Y9,<br>F14, AG10 | 0 | GV <sub>DD</sub> | _ | | D1_MCK[0:5] | Clock Complements | Y10, E12, AH12, AA11,<br>F13, AG11 | 0 | GV <sub>DD</sub> | _ | | D1_MODT[0:3] | On Die Termination | AD10, AF12, AC10,<br>AE12 | 0 | GV <sub>DD</sub> | _ | | D1_MDIC[0:1] | Driver Impedance Calibration | E15, G14 | I/O | GV <sub>DD</sub> | 25 | | | DDR SDRAM Mem | ory Interface 2 | | | | | D2_MDQ[0:63] | Data | A6, B7, C5, D5, A7, C8, D8, D6, C4, A3, D3, D2, B4, A4, B1, C1, E3, E1, G2, G6, D1, E4, G5, G3, J4, J2, P4, R5, H3, H1, N5, N3, Y6, Y4, AC3, AD2, V5, W5, AB2, AB3, AD5, AE3, AF6, AG7, AC4, AD4, AF4, AF7, AH5, AJ1, AL2, AM3, AH3, AH6, AM1, AL3, AK5, AL5, AJ7, AK7, AK4, AM4, AL6, AM7 | I/O | GV <sub>DD</sub> | _ | | D2_MECC[0:7] | Error Correcting Code | J5, H7, L7, N6, H4, H6,<br>M4, M5 | I/O | GV <sub>DD</sub> | _ | | D2_MAPAR_ERR | Address Parity Error | N1 | I | GV <sub>DD</sub> | _ | | D2_MAPAR_OUT | Address Parity Out | W2 | 0 | GV <sub>DD</sub> | | | D2_MDM[0:8] | Data Mask | A5, B3, F4, J1, AA4,<br>AE5, AK1, AM5, K5 | 0 | GV <sub>DD</sub> | _ | | D2_MDQS[0:8] | Data Strobe | B6, C2, F5, L4, AB5,<br>AF3, AL1, AM6, L6 | I/O | GV <sub>DD</sub> | _ | | D2_MDQS[0:8] | Data Strobe | C7, A2, F2, K3, AA5,<br>AE6, AK2, AJ6, K6 | I/O | GV <sub>DD</sub> | _ | | D2_MA[0:15] | Address | W1, U4, U3, T1, T2, T3,<br>R1, R2, T5, R4, Y3, P1,<br>N2, AF1, M2, M1 | 0 | GV <sub>DD</sub> | _ | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ## **Package Description** # Table 76. MPC8572E Pinout Listing (continued) | Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes | | | |--------------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|---------|--|--| | D2_MBA[0:2] | Bank Select | Y1, W3, P3 | 0 | GV <sub>DD</sub> | _ | | | | D2_MWE | Write Enable | AA2 | 0 | GV <sub>DD</sub> | _ | | | | D2_MCAS | Column Address Strobe | AD1 | 0 | GV <sub>DD</sub> | _ | | | | D2_MRAS | Row Address Strobe | AA1 | 0 | GV <sub>DD</sub> | _ | | | | D2_MCKE[0:3] | Clock Enable | L3, L1, K1, K2 | 0 | GV <sub>DD</sub> | 11 | | | | D2_MCS[0:3] | Chip Select | AB1, AG2, AC1, AH2 | 0 | GV <sub>DD</sub> | _ | | | | D2_MCK[0:5] | Clock | V4, F7, AJ3, V2, E7,<br>AG4 | 0 | GV <sub>DD</sub> | _ | | | | D2_MCK[0:5] | Clock Complements | V1, F8, AJ4, U1, E6,<br>AG5 | 0 | GV <sub>DD</sub> | _ | | | | D2_MODT[0:3] | On Die Termination | AE1, AG1, AE2, AH1 | 0 | GV <sub>DD</sub> | _ | | | | D2_MDIC[0:1] | Driver Impedance Calibration | F1, G1 | I/O | GV <sub>DD</sub> | 25 | | | | Local Bus Controller Interface | | | | | | | | | LAD[0:31] | Muxed Data/Address | M22, L22, F22, G22,<br>F21, G21, E20, H22,<br>K22, K21, H19, J20,<br>J19, L20, M20, M19,<br>E22, E21, L19, K19,<br>G19, H18, E18, G18,<br>J17, K17, K14, J15,<br>H16, J14, H15, G15 | I/O | BV <sub>DD</sub> | 34 | | | | LDP[0:3] | Data Parity | M21, D22, A24, E17 | I/O | BV <sub>DD</sub> | _ | | | | LA[27] | Burst Address | J21 | 0 | BV <sub>DD</sub> | 5, 9 | | | | LA[28:31] | Port Address | F20, K18, H20, G17 | 0 | BV <sub>DD</sub> | 5, 7, 9 | | | | LCS[0:4] | Chip Selects | B23, E16, D20, B25,<br>A22 | 0 | BV <sub>DD</sub> | 10 | | | | LCS[5]/DMA2_DREQ[1] | Chip Selects / DMA Request | D19 | I/O | BV <sub>DD</sub> | 1, 10 | | | | LCS[6]/DMA2_DACK[1] | Chip Selects / DMA Ack | E19 | 0 | BV <sub>DD</sub> | 1, 10 | | | | LCS[7]/DMA2_DDONE[1] | Chip Selects / DMA Done | C21 | 0 | BV <sub>DD</sub> | 1, 10 | | | | LWE[0]/LBS[0]/LFWE | Write Enable / Byte Select | D17 | 0 | BV <sub>DD</sub> | 5, 9 | | | | LWE[1]/LBS[1] | Write Enable / Byte Select | F15 | 0 | BV <sub>DD</sub> | 5, 9 | | | | TWE[2]/LBS[2] | Write Enable / Byte Select | B24 | 0 | BV <sub>DD</sub> | 5, 9 | | | | LWE[3]/LBS[3] | Write Enable / Byte Select | D18 | 0 | BV <sub>DD</sub> | 5, 9 | | | | LALE | Address Latch Enable | F19 | 0 | BV <sub>DD</sub> | 5, 8, 9 | | | | LBCTL | Buffer Control | L18 | 0 | BV <sub>DD</sub> | 5, 8, 9 | | | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ## Table 76. MPC8572E Pinout Listing (continued) | Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes | |-----------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------|------------------|---------| | LGPL0/LFCLE | UPM General Purpose Line 0 / Flash Command Latch Enable | J13 | 0 | BV <sub>DD</sub> | 5, 9 | | LGPL1/LFALE | UPM General Purpose Line 1/<br>Flash Address Latch Enable | J16 | 0 | BV <sub>DD</sub> | 5, 9 | | LGPL2/LOE/LFRE | UPM General Purpose Line 2 /<br>Output Enable / Flash Read<br>Enable | A27 | 0 | BV <sub>DD</sub> | 5, 8, 9 | | LGPL3/LFWP | UPM General Purpose Line 3 /<br>Flash Write Protect | K16 | 0 | BV <sub>DD</sub> | 5, 9 | | LGPL4/LGTA/LUPWAIT/LPBSE<br>/LFRB | UPM General Purpose Line 4 /<br>Target Ack / Wait / Parity Byte<br>Select / Flash Ready-Busy | L17 | I/O | BV <sub>DD</sub> | _ | | LGPL5 | UPM General Purpose Line 5 /<br>Amux | B26 | 0 | BV <sub>DD</sub> | 5, 9 | | LCLK[0:2] | Local Bus Clock | F17, F16, A23 | 0 | BV <sub>DD</sub> | _ | | LSYNC_IN | Local Bus DLL Synchronization | B22 | I | BV <sub>DD</sub> | _ | | LSYNC_OUT | Local Bus DLL Synchronization | A21 | 0 | BV <sub>DD</sub> | _ | | | DMA | | | | | | DMA1_DACK[0:1] | DMA Acknowledge | W25, U30 | 0 | OV <sub>DD</sub> | 21 | | DMA2_DACK[0] | DMA Acknowledge | AA26 | 0 | OV <sub>DD</sub> | 5, 9 | | DMA1_DREQ[0:1] | DMA Request | Y29, V27 | I | OV <sub>DD</sub> | _ | | DMA2_DREQ[0] | DMA Request | V29 | 1 | OV <sub>DD</sub> | _ | | DMA1_DDONE[0:1] | DMA Done | Y28, V30 | 0 | OV <sub>DD</sub> | 5, 9 | | DMA2_DDONE[0] | DMA Done | AA28 | 0 | OV <sub>DD</sub> | 5, 9 | | DMA2_DREQ[2] | DMA Request | M23 | I | BV <sub>DD</sub> | _ | | | Programmable Inter | rupt Controller | | | | | UDE0 | Unconditional Debug Event<br>Processor 0 | AC25 | I | OV <sub>DD</sub> | _ | | ÜDE1 | Unconditional Debug Event<br>Processor 1 | AA25 | I | OV <sub>DD</sub> | _ | | MCP0 | Machine Check Processor 0 | M28 | 1 | OV <sub>DD</sub> | _ | | MCP1 | Machine Check Processor 1 | L28 | I | OV <sub>DD</sub> | _ | | IRQ[0:11] | External Interrupts | T24, R24, R25, R27,<br>R28, AB27, AB28, P27,<br>R30, AC28, R29, T31 | 1 | OV <sub>DD</sub> | _ | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ## **Package Description** ## Table 76. MPC8572E Pinout Listing (continued) | Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes | | | | |-----------------------------------|-------------------------------|------------------------------------------------------|----------|------------------|---------|--|--|--| | ĪRQ_OUT | Interrupt Output | U24 | 0 | OV <sub>DD</sub> | 2, 4 | | | | | 1588 | | | | | | | | | | TSEC_1588_CLK | Clock In | AM22 | I | LV <sub>DD</sub> | _ | | | | | TSEC_1588_TRIG_IN | Trigger In | AM23 | 1 | LV <sub>DD</sub> | _ | | | | | TSEC_1588_TRIG_OUT | Trigger Out | AA23 | 0 | LV <sub>DD</sub> | 5, 9 | | | | | TSEC_1588_CLK_OUT | Clock Out | AC23 | 0 | LV <sub>DD</sub> | 5, 9 | | | | | TSEC_1588_PULSE_OUT1 | Pulse Out1 | AA22 | 0 | LV <sub>DD</sub> | 5, 9 | | | | | TSEC_1588_PULSE_OUT2 | Pulse Out2 | AB23 | 0 | LV <sub>DD</sub> | 5, 9 | | | | | Ethernet Management Interface 1 | | | | | | | | | | EC1_MDC | Management Data Clock | AL30 | 0 | LV <sub>DD</sub> | 5, 9 | | | | | EC1_MDIO | Management Data In/Out | AM25 | I/O | LV <sub>DD</sub> | _ | | | | | Ethernet Management Interface 3 | | | | | | | | | | EC3_MDC | Management Data Clock | AF19 | 0 | TV <sub>DD</sub> | 5, 9 | | | | | EC3_MDIO | Management Data In/Out | AF18 | I/O | $TV_DD$ | _ | | | | | Ethernet Management Interface 5 | | | | | | | | | | EC5_MDC | Management Data Clock | AF14 | 0 | $TV_DD$ | 21 | | | | | EC5_MDIO | Management Data In/Out | AF15 | I/O | TV <sub>DD</sub> | _ | | | | | Gigabit Ethernet Reference Clock | | | | | | | | | | EC_GTX_CLK125 | Reference Clock | AM24 | I | LV <sub>DD</sub> | 32 | | | | | Three-Speed Ethernet Controller 1 | | | | | | | | | | TSEC1_RXD[7:0]/FIFO1_RXD[7:0] | Receive Data | AM28, AL28, AM26,<br>AK23, AM27, AK26,<br>AL29, AM30 | I | LV <sub>DD</sub> | 1 | | | | | TSEC1_TXD[7:0]/FIFO1_TXD[7:0] | Transmit Data | AC20, AD20, AE22,<br>AB22, AC22, AD21,<br>AB21, AE21 | 0 | LV <sub>DD</sub> | 1, 5, 9 | | | | | TSEC1_COL/FIFO1_TX_FC | Collision Detect/Flow Control | AJ23 | I | LV <sub>DD</sub> | 1 | | | | | TSEC1_CRS/FIFO1_RX_FC | Carrier Sense/Flow Control | AM31 | I/O | LV <sub>DD</sub> | 1, 16 | | | | | TSEC1_GTX_CLK | Transmit Clock Out | AK27 | 0 | LV <sub>DD</sub> | | | | | | TSEC1_RX_CLK/FIFO1_RX_C<br>LK | Receive Clock | AL25 | I | LV <sub>DD</sub> | 1 | | | | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ### Table 76. MPC8572E Pinout Listing (continued) | Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes | |-----------------------------------------------|-------------------------------|------------------------------------------------------|----------|------------------|-------------| | TSEC1_RX_DV/FIFO1_RX_D<br>V/FIFO1_RXC[0] | Receive Data Valid | AL24 | I | LV <sub>DD</sub> | 1 | | TSEC1_RX_ER/FIFO1_RX_E<br>R/FIFO1_RXC[1] | Receive Data Error | AM29 | I | LV <sub>DD</sub> | 1 | | TSEC1_TX_CLK/FIFO1_TX_C<br>LK | Transmit Clock In | AB20 | ı | LV <sub>DD</sub> | 1 | | TSEC1_TX_EN/FIFO1_TX_EN<br>/FIFO1_TXC[0] | Transmit Enable | AJ24 | 0 | LV <sub>DD</sub> | 1, 22 | | TSEC1_TX_ER/FIFO1_TX_ER<br>R/FIFO1_TXC[1] | Transmit Error | AK25 | 0 | LV <sub>DD</sub> | 1, 5, 9 | | | Three-Speed Etheri | net Controller 2 | | | | | TSEC2_RXD[7:0]/FIFO2_RXD[7:0]/FIFO1_RXD[15:8] | Receive Data | AG22, AH20, AL22,<br>AG20, AK21, AK22,<br>AJ21, AK20 | I | LV <sub>DD</sub> | 1 | | TSEC2_TXD[7:0]/FIFO2_TXD[7:0]/FIFO1_TXD[15:8] | Transmit Data | AH21, AF20, AC17,<br>AF21, AD18, AF22,<br>AE20, AB18 | 0 | LV <sub>DD</sub> | 1, 5, 9, 24 | | TSEC2_COL/FIFO2_TX_FC | Collision Detect/Flow Control | AE19 | I | LV <sub>DD</sub> | 1 | | TSEC2_CRS/FIFO2_RX_FC | Carrier Sense/Flow Control | AJ20 | I/O | LV <sub>DD</sub> | 1, 16 | | TSEC2_GTX_CLK | Transmit Clock Out | AE18 | 0 | LV <sub>DD</sub> | _ | | TSEC2_RX_CLK/FIFO2_RX_C<br>LK | Receive Clock | AL23 | I | LV <sub>DD</sub> | 1 | | TSEC2_RX_DV/FIFO2_RX_D<br>V/FIFO1_RXC[2] | Receive Data Valid | AJ22 | I | LV <sub>DD</sub> | 1 | | TSEC2_RX_ER/FIFO2_RX_E<br>R | Receive Data Error | AD19 | I | LV <sub>DD</sub> | 1 | | TSEC2_TX_CLK/FIFO2_TX_C<br>LK | Transmit Clock In | AC19 | I | LV <sub>DD</sub> | 1 | | TSEC2_TX_EN/FIFO2_TX_EN<br>/FIFO1_TXC[2] | Transmit Enable | AB19 | 0 | LV <sub>DD</sub> | 1, 22 | | TSEC2_TX_ER/FIFO2_TX_ER R | Transmit Error | AB17 | 0 | LV <sub>DD</sub> | 1, 5, 9 | | | Three-Speed Etheri | net Controller 3 | | | | | TSEC3_TXD[3:0]/FEC_TXD[3: 0]/FIFO3_TXD[3:0] | Transmit Data | AG18, AG17, AH17,<br>AH19 | 0 | TV <sub>DD</sub> | 1, 5, 9 | | TSEC3_RXD[3:0]/FEC_RXD[3: 0]/FIFO3_RXD[3:0] | Receive Data | AG16, AK19, AD16,<br>AJ19 | 1 | TV <sub>DD</sub> | 1 | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 #### **Package Description** ### Table 76. MPC8572E Pinout Listing (continued) | Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes | |---------------------------------------------------|--------------------------------------|-----------------------------------|----------|------------------|---------| | TSEC3_GTX_CLK | Transmit Clock Out | AE17 | 0 | $TV_DD$ | | | TSEC3_RX_CLK/FEC_RX_CL<br>K/FIFO3_RX_CLK | Receive Clock | AF17 | I | TV <sub>DD</sub> | 1 | | TSEC3_RX_DV/FEC_RX_DV/<br>FIFO3_RX_DV | Receive Data Valid | AG14 | I | TV <sub>DD</sub> | 1 | | TSEC3_RX_ER/FEC_RX_ER/FIFO3_RX_ER | Receive Error | AH15 | I | TV <sub>DD</sub> | 1 | | TSEC3_TX_CLK/FEC_TX_CL<br>K/FIFO3_TX_CLK | Transmit Clock In | AF16 | I | TV <sub>DD</sub> | 1 | | TSEC3_TX_EN/FEC_TX_EN/F<br>IFO3_TX_EN | Transmit Enable | AJ18 | 0 | TV <sub>DD</sub> | 1, 22 | | | Three-Speed Ether | net Controller 4 | | | | | TSEC4_TXD[3:0]/TSEC3_TXD[7:4]/FIFO3_TXD[7:4] | Transmit Data AD15, AC16, AC14, AB16 | | 0 | TV <sub>DD</sub> | 1, 5, 9 | | TSEC4_RXD[3:0]/TSEC3_RXD<br>[7:4]/FIFO3_RXD[7:4] | Receive Data | ceive Data AE15, AF13, AE14, AH14 | | | | | TSEC4_GTX_CLK | Transmit Clock Out | ansmit Clock Out AB14 | | | | | TSEC4_RX_CLK/TSEC3_COL/<br>FEC_COL/FIF03_TX_FC | Receive Clock | AG13 | I | TV <sub>DD</sub> | 1 | | TSEC4_RX_DV/TSEC3_CRS/<br>FEC_CRS/FIFO3_RX_FC | Receive Data Valid | AD13 | I/O | TV <sub>DD</sub> | 1, 23 | | TSEC4_TX_EN/TSEC3_TX_E<br>R/FEC_TX_ER/FIFO3_TX_ER | Transmit Enable | AB15 | 0 | TV <sub>DD</sub> | 1, 22 | | | DUAI | <b>Р</b> | | | | | UART_CTS[0:1] | Clear to Send | W30, Y27 | I | OV <sub>DD</sub> | _ | | UART_RTS[0:1] | Ready to Send | W31, Y30 | 0 | OV <sub>DD</sub> | 5, 9 | | UART_SIN[0:1] | Receive Data | Y26, W29 | ı | OV <sub>DD</sub> | _ | | UART_SOUT[0:1] | Transmit Data | Y25, W26 | 0 | OV <sub>DD</sub> | 5, 9 | | | I <sup>2</sup> C Inte | face | | | | | IIC1_SCL | Serial Clock | AC30 | I/O | OV <sub>DD</sub> | 4, 20 | | IIC1_SDA | Serial Data | AB30 | I/O | OV <sub>DD</sub> | 4, 20 | | IIC2_SCL | Serial Clock | AD30 | I/O | OV <sub>DD</sub> | 4, 20 | | IIC2_SDA | Serial Data | AD29 | I/O | OV <sub>DD</sub> | 4, 20 | | | SerDes (x10) | PCIe, SRIO | | | | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ### Table 76. MPC8572E Pinout Listing (continued) | Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes | |-------------|----------------------------------------------------------------------------------|-------------------------------------------|----------|----------------------------|-------| | SD1_RX[7:0] | Receive Data (positive) | P32, N30, M32, L30,<br>G30, F32, E30, D32 | I | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_RX[7:0] | Receive Data (negative) | P31, N29, M31, L29,<br>G29, F31, E29, D31 | I | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_TX[7] | PCle1 Tx Data Lane 7 / SRIO or<br>PCle2 Tx Data Lane 3 / PCle3<br>TX Data Lane 1 | M26 | 0 | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_TX[6] | PCle1 Tx Data Lane 6 / SRIO or<br>PCle2 Tx Data Lane 2 / PCle3<br>TX Data Lane 0 | L24 | 0 | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_TX[5] | PCIe1 Tx Data Lane 5 / SRIO or PCIe2 Tx Data Lane 1 | K26 | 0 | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_TX[4] | PCIe1 Tx Data Lane 4 / SRIO or PCIe2 Tx Data Lane 0 | J24 | 0 | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_TX[3] | PCIe1 Tx Data Lane 3 | G24 | 0 | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_TX[2] | PCIe1 Tx Data Lane 2 | F26 | 0 | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_TX[1] | PCle1 Tx Data Lane 1] | E24 | 0 | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_TX[0] | PCIe1 Tx Data Lane 0 | D26 | 0 | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_TX[7:0] | Transmit Data (negative) | M27, L25, K27, J25,<br>G25, F27, E25, D27 | 0 | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_PLL_TPD | PLL Test Point Digital | J32 | 0 | XV <sub>DD_SR</sub><br>DS1 | 17 | | SD1_REF_CLK | PLL Reference Clock | H32 | I | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_REF_CLK | PLL Reference Clock<br>Complement | H31 | I | XV <sub>DD_SR</sub><br>DS1 | _ | | Reserved | _ | C29, K32 | _ | _ | 26 | | Reserved | _ | C30, K31 | _ | _ | 27 | | Reserved | _ | C24, C25, H26, H27 | _ | - | 28 | | Reserved | _ | AL20, AL21 | _ | _ | 29 | | | SerDes (x4) | SGMII | | | | | SD2_RX[3:0] | Receive Data (positive) | AK32, AJ30, AF30,<br>AE32 | I | XV <sub>DD_SR</sub><br>DS2 | _ | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 #### **Package Description** ### Table 76. MPC8572E Pinout Listing (continued) | Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes | |-------------------------|------------------------------------------|-------------------------------------------|----------|----------------------------|-------| | SD2_RX[3:0] | Receive Data (negative) | AK31, AJ29, AF29,<br>AE31 | I | XV <sub>DD_SR</sub><br>DS2 | _ | | SD2_TX[3] | SGMII Tx Data eTSEC4 | AH26 | 0 | XV <sub>DD_SR</sub><br>DS2 | _ | | SD2_TX[2] | SGMII Tx Data eTSEC3 | AG24 | 0 | XV <sub>DD_SR</sub><br>DS2 | _ | | SD2_TX[1] | SGMII Tx Data eTSEC2 | AE24 | 0 | XV <sub>DD_SR</sub><br>DS2 | _ | | SD2_TX[0] | SGMII Tx Data eTSEC1 | AD26 | 0 | XV <sub>DD_SR</sub> | _ | | SD2_TX[3:0] | Transmit Data (negative) | AH27, AG25, AE25,<br>AD27 | 0 | XV <sub>DD_SR</sub> | _ | | SD2_PLL_TPD | PLL Test Point Digital | AH32 | 0 | XV <sub>DD_SR</sub> | 17 | | SD2_REF_CLK | PLL Reference Clock | AG32 | I | XV <sub>DD_SR</sub><br>DS2 | _ | | SD2_REF_CLK | PLL Reference Clock<br>Complement | AG31 | I | XV <sub>DD_SR</sub><br>DS2 | _ | | Reserved | _ | AF26, AF27 | _ | _ | 28 | | | General-Purpose | Input/Output | | | | | GPINOUT[0:7] | General Purpose Input / Output | B27, A28, B31, A32,<br>B30, A31, B28, B29 | I/O | BV <sub>DD</sub> | _ | | | System Co | ontrol | | | | | HRESET | Hard Reset | AC31 | ı | OV <sub>DD</sub> | _ | | HRESET_REQ | Hard Reset Request | L23 | 0 | OV <sub>DD</sub> | 21 | | SRESET | Soft Reset | P24 | I | OV <sub>DD</sub> | _ | | CKSTP_IN0 | Checkstop In Processor 0 | N26 | I | OV <sub>DD</sub> | _ | | CKSTP_IN1 | Checkstop In Processor 1 | N25 | I | OV <sub>DD</sub> | _ | | CKSTP_OUT0 | Checkstop Out Processor 0 | U29 | 0 | OV <sub>DD</sub> | 2, 4 | | CKSTP_OUT1 | Checkstop Out Processor 1 | T25 | 0 | OV <sub>DD</sub> | 2, 4 | | | Debu | 9 | | | | | TRIG_IN | Trigger In | P26 | I | OV <sub>DD</sub> | _ | | TRIG_OUT/READY_P0/QUIES | Trigger Out / Ready Processor 0/ Quiesce | P25 | 0 | OV <sub>DD</sub> | 21 | | READY_P1 | Ready Processor 1 | N28 | 0 | OV <sub>DD</sub> | 5, 9 | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ### Table 76. MPC8572E Pinout Listing (continued) | Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes | |-------------|-----------------------------|--------------------|----------|------------------|-----------| | MSRCID[0:1] | Memory Debug Source Port ID | U27, T29 | 0 | OV <sub>DD</sub> | 5, 9, 30 | | MSRCID[2:4] | Memory Debug Source Port ID | U28, W24, W28 | 0 | $OV_{DD}$ | 21 | | MDVAL | Memory Debug Data Valid | V26 | 0 | $OV_{DD}$ | 2, 21 | | CLK_OUT | Clock Out | U32 | 0 | $OV_{DD}$ | 11 | | | Clock | | | | | | RTC | Real Time Clock | V25 | 1 | $OV_{DD}$ | _ | | SYSCLK | System Clock | Y32 | 1 | $OV_{DD}$ | _ | | DDRCLK | DDR Clock | | | $OV_{DD}$ | 31 | | | JTAG | | | | | | TCK | Test Clock | T28 | 1 | $OV_{DD}$ | | | TDI | Test Data In | T27 | I | $OV_{DD}$ | 12 | | TDO | Test Data Out | T26 | 0 | OV <sub>DD</sub> | _ | | TMS | Test Mode Select | U26 | I | OV <sub>DD</sub> | 12 | | TRST | Test Reset | AA32 | I | OV <sub>DD</sub> | 12 | | | DFT | | | | | | L1_TSTCLK | L1 Test Clock | V32 | I | OV <sub>DD</sub> | 18 | | L2_TSTCLK | L2 Test Clock | V31 | I | $OV_{DD}$ | 18 | | LSSD_MODE | LSSD Mode | N24 | 1 | OV <sub>DD</sub> | 18 | | TEST_SEL | Test Select 0 | K28 | I | $OV_{DD}$ | 18 | | | Power Manag | gement | | | | | ASLEEP | Asleep | P28 | 0 | OV <sub>DD</sub> | 9, 15, 21 | #### **Package Description** ### Table 76. MPC8572E Pinout Listing (continued) | Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes | |------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------|-------| | | Power and Grou | ınd Signals | | | | | GND | Ground | A18, A25, A29, C3, C6, C9, C12, C15, C20, C22, E5, E8, E11, E14, F3, G7, G10, G13, G16, H5, H21, J3, J9, J12, J18, K7, L5, L13, L15, L16, L21, M3, M9, M12, M14, M16, M18, N7, N13, N15, N17, N19, N21, N23, P5, P12, P14, P16, P20, P22, R3, R9, R11, R13, R15, R17, R19, R21, R23, R26, T7, T12, T14, T16, T18, T20, T22, T30, U5, U11, U13, U15, U16, U17, U19, U21, U23, U25, V3, V9, V12, V14, V16, V18, V20, V22, W7, W11, W13, W15, W17, W19, W21, W27, W32, Y5, Y12, Y14, Y16, Y18, Y20, AA3, AA9, AA13, AA15, AA17, AA19, AA21, AA30, AB7, AB26, AC5, AC11, AC13, AD3, AD9, AD14, AD17, AD22, AE7, AE13, AF5, AF11, AG3, AG9, AG15, AG19, AH7, AH13, AH22, AJ5, AJ11, AJ17, AK3, AK9, AK15, AK24, AL7, AL13, AL19, AL26 | | | | | XGND_SRDS1 | SerDes Transceiver Pad GND (xpadvss) | C23, C27, D23, D25,<br>E23, E26, F23, F24,<br>G23, G27, H23, H25,<br>J23, J26, K23, K24,<br>L27, M25 | _ | _ | _ | | XGND_SRDS2 | SerDes Transceiver Pad GND (xpadvss) | AD23, AD25, AE23,<br>AE27, AF23, AF24,<br>AG23, AG26, AH23,<br>AH25, AJ27 | _ | _ | _ | ### Table 76. MPC8572E Pinout Listing (continued) | Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes | | | |------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-------|--|--| | SGND_SRDS1 | SerDes Transceiver Core Logic<br>GND (xcorevss) | C28, C32, D30, E31,<br>F28, F29, G32, H28,<br>H30, J28, K29, L32,<br>M30, N31, P29, R32 | _ | _ | _ | | | | SGND_SRDS2 | SerDes Transceiver Core Logic<br>GND (xcorevss) | AE28, AE30, AF28,<br>AF32, AG28, AG30,<br>AH28, AJ28, AJ31,<br>AL32 | _ | _ | _ | | | | AGND_SRDS1 | SerDes PLL GND | J31 | _ | | | | | | AGND_SRDS2 | SerDes PLL GND | AH31 | _ | _ | _ | | | | OVDD | General I/O Supply | U31, V24, V28, Y31,<br>AA27, AB25, AB29 | _ | OVDD | _ | | | | LVDD | TSEC 1&2 I/O Supply | AC18, AC21, AG21,<br>AL27 | C21, AG21, — LV | | | | | | TVDD | TSEC 3&4 I/O Supply | AC15, AE16, AH18 | _ | TVDD | _ | | | | GVDD | SSTL_1.8 DDR Supply | B2, B5, B8, B11, B14, D4, D7, D10, D13, E2, F6, F9, F12, G4, H2, H8, H11, H14, J6, K4, K10, K13, L2, L8, M6, N4, N10, P2, P8, R6, T4, T10, U2, U8, V6, W4, W10, Y2, Y8, AA6, AB4, AB10, AC2, AC8, AD6, AD12, AE4, AE10, AF2, AF8, AG6, AG12, AH4, AH10, AH16, AJ2, AJ8, AJ14, AK6, AK12, AK18, AL4, AL10, AL16, AM2 | _ | GVDD | | | | | BVDD | Local Bus and GPIO Supply | A26, A30, B21, D16,<br>D21, F18, G20, H17,<br>J22, K15, K20 | _ | BVDD | _ | | | #### **Package Description** ### Table 76. MPC8572E Pinout Listing (continued) | Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes | |------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------|-------| | VDD | Core, L2, Logic Supply | L14, M13, M15, M17, N12, N14, N16, N20, N22, P11, P13, P15, P17, P19, P21, P23, R12, R14, R16, R18, R20, R22, T13, T15, T19, T21, T23, U12, U14, U18, U20, U22, V13, V15, V17, V19, V21, W12, W14, W16, W18, W20, W22, Y13, Y15, Y17, Y19, Y21, AA12, AA14, AA16, AA18, AA20, AB13 | _ | VDD | | | SVDD_SRDS1 | SerDes Core 1 Logic Supply (xcorevdd) | C31, D29, E28, E32,<br>F30, G28, G31, H29,<br>K30, L31, M29, N32,<br>P30 | _ | _ | _ | | SVDD_SRDS2 | SerDes Core 2 Logic Supply (xcorevdd) | AD32, AF31, AG29,<br>AJ32, AK29, AK30 | _ | _ | | | XVDD_SRDS1 | SerDes1 Transceiver Supply (xpadvdd) | C26, D24, E27, F25,<br>G26, H24, J27, K25,<br>L26, M24, N27 | _ | _ | _ | | XVDD_SRDS2 | SerDes2 Transceiver Supply (xpadvdd) | AD24, AD28, AE26,<br>AF25, AG27, AH24,<br>AJ26 | _ | _ | _ | | AVDD_LBIU | Local Bus PLL Supply | A19 | _ | _ | 19 | | AVDD_DDR | DDR PLL Supply | AM20 | _ | _ | 19 | | AVDD_CORE0 | CPU PLL Supply | B18 | _ | _ | 19 | | AVDD_CORE1 | CPU PLL Supply | A17 | _ | _ | 19 | | AVDD_PLAT | Platform PLL Supply | AB32 | _ | _ | 19 | | AVDD_SRDS1 | SerDes1 PLL Supply | J29 | _ | _ | 19 | | AVDD_SRDS2 | SerDes2 PLL Supply | AH29 | _ | _ | 19 | | SENSEVDD | VDD Sensing Pin | N18 | _ | _ | 13 | | SENSEVSS | GND Sensing Pin | P18 | _ | _ | 13 | | | Analog S | ignals | | • | | | MVREF1 | SSTL_1.8 Reference Voltage | C16 | I | GV <sub>DD</sub> /2 | _ | | MVREF2 | SSTL_1.8 Reference Voltage | AM19 | I | GV <sub>DD</sub> /2 | _ | | | · · · · · · · · · · · · · · · · · · · | <u> </u> | • | | | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ### Table 76. MPC8572E Pinout Listing (continued) | Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes | |--------------------|-------------------------------------|--------------------|----------|-------------------------|-------| | SD1_IMP_CAL_RX | SerDes1 Rx Impedance<br>Calibration | B32 | I | 200Ω<br>(±1%) to<br>GND | _ | | SD1_IMP_CAL_TX | SerDes1 Tx Impedance<br>Calibration | T32 | I | 100Ω<br>(±1%) to<br>GND | _ | | SD1_PLL_TPA | SerDes1 PLL Test Point Analog | J30 | 0 | AVDD_S<br>RDS<br>analog | 17 | | SD2_IMP_CAL_RX | SerDes2 Rx Impedance<br>Calibration | AC32 | I | 200Ω<br>(±1%) to<br>GND | _ | | SD2_IMP_CAL_TX | SerDes2 Tx Impedance<br>Calibration | AM32 | I | 100Ω<br>(±1%) to<br>GND | _ | | SD2_PLL_TPA | SerDes2 PLL Test Point Analog | AH30 | 0 | AVDD_S<br>RDS<br>analog | 17 | | TEMP_ANODE | Temperature Diode Anode | AA31 | _ | internal<br>diode | 14 | | TEMP_CATHODE | Temperature Diode Cathode | AB31 | _ | internal<br>diode | 14 | | No Connection Pins | | , | | <u>'</u> | | #### **Package Description** #### Table 76. MPC8572E Pinout Listing (continued) | Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes | |--------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------|-------| | N/C | No Connection | A16, A20, B16, B17,<br>B19, B20, C17, C18,<br>C19, D28, R31, T17,<br>V23, W23, Y22, Y23,<br>Y24, AA24, AB24,<br>AC24, AC26, AC27,<br>AC29, AD31, AE29,<br>AJ25, AK28, AL31,<br>AM21 | _ | _ | 17 | #### Note: - 1. All multiplexed signals are listed only once and do not re-occur. For example, LCS5/DMA\_REQ2 is listed only once in the local bus controller section, and is not mentioned in the DMA section even though the pin also functions as DMA\_REQ2. - 2. Recommend a weak pull-up resistor (2–10 $K\Omega$ ) be placed on this pin to OVDD. - 4. This pin is an open drain signal. - 5. This pin is a reset configuration pin. It has a weak internal pull-up P-FET which is enabled only when the processor is in the reset state. This pull-up is designed such that it can be overpowered by an external 4.7-kO pull-down resistor. However, if the signal is intended to be high after reset, and if there is any device on the net which might pull down the value of the net at reset, then a pullup or active driver is needed. - 6. Treat these pins as no connects (NC) unless using debug address functionality. - 7. The value of LA[29:31] during reset sets the CCB clock to SYSCLK PLL ratio. These pins require $4.7-k\Omega$ pull-up or pull-down resistors. See Section 19.2, "CCB/SYSCLK PLL Ratio." - 8. The value of LALE, LGPL2 and LBCTL at reset set the e500 core clock to CCB Clock PLL ratio. These pins require 4.7-kΩ pull-up or pull-down resistors. See the Section 19.3, "e500 Core PLL Ratio." - 9. Functionally, this pin is an output, but structurally it is an I/O because it either samples configuration input during reset or because it has other manufacturing test functions. This pin therefore be described as an I/O for boundary scan. - 10. If this pin is configured for local bus controller usage, recommend a weak pull-up resistor (2-10 K $\Omega$ ) be placed on this pin to BVDD, to ensure no random chip select assertion due to possible noise and so on. - 11. This output is actively driven during reset rather than being three-stated during reset. - 12. These JTAG pins have weak internal pull-up P-FETs that are always enabled. - 13. These pins are connected to the VDD/GND planes internally and may be used by the core power supply to improve tracking and regulation. - 14. Internal thermally sensitive diode. - 15. If this pin is connected to a device that pulls down during reset, an external pull-up is required to drive this pin to a safe state during reset. - 16. This pin is only an output in FIFO mode when used as Rx Flow Control. - 17. Do not connect. - 18. These are test signals for factory use only and must be pulled up (100 $\Omega$ 1 K $\Omega$ ) to OVDD for normal machine operation. - 19. Independent supplies derived from board VDD. - 20. Recommend a pull-up resistor ( $\sim$ 1 K $\Omega$ ) be placed on this pin to OVDD. - 21. The following pins must NOT be pulled down during power-on reset: DMA1\_DACK[0:1], EC5\_MDC, HRESET\_REQ, TRIG\_OUT/READY\_P0/QUIESCE, MSRCID[2:4], MDVAL, ASLEEP. - 22. This pin requires an external 4.7-k $\Omega$ pull-down resistor to prevent PHY from seeing a valid Transmit Enable before it is actively driven. - 23. This pin is only an output in eTSEC3 FIFO mode when used as Rx flow control. - 24. TSEC2\_TXD[1] is used as cfg\_dram\_type. IT MUST BE VALID AT POWER-UP, EVEN BEFORE HRESET ASSERTION. MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 #### Table 76. MPC8572E Pinout Listing (continued) | Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes | | |--------|-------------|--------------------|----------|-----------------|-------|--| |--------|-------------|--------------------|----------|-----------------|-------|--| - 25. When operating in DDR2 mode, connect Dn\_MDIC[0] to ground through 18.2- $\Omega$ (full-strength mode) or 36.4- $\Omega$ (half-strength mode) precision 1% resistor, and connect Dn\_MDIC[1] to GVDD through 18.2- $\Omega$ (full-strength mode) or 36.4- $\Omega$ (half-strength mode) precision 1% resistor. When operating in DDR3 mode, connect Dn\_MDIC[0] to ground through 20- $\Omega$ (full-strength mode) or 40- $\Omega$ (half-strength mode) precision 1% resistor, and connect Dn\_MDIC[1] to GVDD through 20- $\Omega$ (full-strength mode) or 40- $\Omega$ (half-strength mode) precision 1% resistor. These pins are used for automatic calibration of the DDR IOs. - 26. These pins should be connected to XVDD\_SRDS1. - 27. These pins should be pulled to ground (XGND\_SRDS1) through a 300- $\Omega$ ( $\pm 10\%$ ) resistor. - 28. These pins should be left floating. - 29. These pins should be pulled up to TVDD through a 2–10 $K\Omega$ resistor. - 30. These pins have other manufacturing or debug test functions. It is recommended to add both pull-up resistor pads to OVDD and pull-down resistor pads to GND on board to support future debug testing when needed. - 31. DDRCLK input is only required when the MPC8572E DDR controller is running in asynchronous mode. When the DDR controller is configured to run in synchronous mode via POR setting cfg\_ddr\_pll[0:2]=111, the DDRCLK input is not required. It is recommended to tie it off to GND when DDR controller is running in synchronous mode. See the MPC8572E PowerQUICC™ III Integrated Host Processor Family Reference Manual Rev.0, Table 4-3 in section 4.2.2 "Clock Signals", section 4.4.3.2 "DDR PLL Ratio" and Table 4-10 "DDR Complex Clock PLL Ratio" for more detailed description regarding DDR controller operation in asynchronous and synchronous modes. - 32. EC\_GTX\_CLK125 is a 125-MHz input clock shared among all eTSEC ports in the following modes: GMII, TBI, RGMII and RTBI. If none of the eTSEC ports is operating in these modes, the EC\_GTX\_CLK125 input can be tied off to GND. - 33. These pins should be pulled to ground (GND). - 34. These pins are sampled at POR for General Purpose configuration use by software. Their value has no impact on the functionality of the hardware. Clocking # 19 Clocking This section describes the PLL configuration of the MPC8572E. Note that the platform clock is identical to the core complex bus (CCB) clock. ### 19.1 Clock Ranges Table 77 provides the clocking specifications for both processor cores. Table 77. MPC8572E Processor Core Clocking Specifications | | | N | laximum | Processor | Core Fre | equency | | | | | |-------------------------------|------|------|---------|-----------|----------|---------|------|------|------|-------| | Characteristic | 1067 | MHz | 1200 | ) MHz | 1333 | MHz | 1500 | MHz | Unit | Notes | | | Min | Max | Min | Max | Min | Max | Min | Max | | | | e500 core processor frequency | 800 | 1067 | 800 | 1200 | 800 | 1333 | 800 | 1500 | MHz | 1, 2 | | CCB frequency | 400 | 533 | 400 | 533 | 400 | 533 | 400 | 600 | MHz | | | DDR Data Rate | 400 | 667 | 400 | 667 | 400 | 667 | 400 | 800 | MHz | | #### Notes: - Caution: The CCB to SYSCLK ratio and e500 core to CCB ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating frequencies. Refer to Section 19.2, "CCB/SYSCLK PLL Ratio," Section 19.3, "e500 Core PLL Ratio," and Section 19.4, "DDR/DDRCLK PLL Ratio," for ratio settings. - The processor core frequency speed bins listed also reflect the maximum platform (CCB) and DDR data rate frequency supported by production test. Running CCB and/or DDR data rate higher than the limit shown above, although logically possible via valid clock ratio setting in some condition, is not supported. The DDR memory controller can run in either synchronous or asynchronous mode. When running in synchronous mode, the memory bus is clocked relative to the platform clock frequency. When running in asynchronous mode, the memory bus is clocked with its own dedicated PLL with clock provided on DDRCLK input pin. Table 78 provides the clocking specifications for the memory bus. #### **Table 78. Memory Bus Clocking Specifications** | Characteristic | Min | Max | Unit | Notes | |----------------------------|-----|-----|------|------------| | Memory bus clock frequency | 200 | 400 | MHz | 1, 2, 3, 4 | #### Notes: - 1. Caution: The CCB clock to SYSCLK ratio and e500 core to CCB clock ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating frequencies. Refer to Section 19.2, "CCB/SYSCLK PLL Ratio," Section 19.3, "e500 Core PLL Ratio," and Section 19.4, "DDR/DDRCLK PLL Ratio," for ratio settings. - 2. The Memory bus clock refers to the MPC8572E memory controllers' Dn\_MCK[0:5] and Dn\_MCK[0:5] output clocks, running at half of the DDR data rate. - 3. In synchronous mode, the memory bus clock speed is half the platform clock frequency. In other words, the DDR data rate is the same as the platform (CCB) frequency. If the desired DDR data rate is higher than the platform (CCB) frequency, asynchronous mode must be used. - 4. In asynchronous mode, the memory bus clock speed is dictated by its own PLL. Refer to Section 19.4, "DDR/DDRCLK PLL Ratio." The memory bus clock speed must be less than or equal to the CCB clock rate which in turn must be less than the DDR data rate. As a general guideline when selecting the DDR data rate or platform (CCB) frequency, the following procedures can be used: - Start with the processor core frequency selection; - After the processor core frequency is determined, select the platform (CCB) frequency from the limited options listed in Table 80 and Table 81; - Check the CCB to SYSCLK ratio to verify a valid ratio can be choose from Table 79; - If the desired DDR data rate can be same as the CCB frequency, use the synchronous DDR mode; Otherwise, if a higher DDR data rate is desired, use asynchronous mode by selecting a valid DDR data rate to DDRCLK ratio from Table 82. Note that in asynchronous mode, the DDR data rate must be greater than the platform (CCB) frequency. In other words, running DDR data rate lower than the platform (CCB) frequency in asynchronous mode is not supported by MPC8572E. - Verify all clock ratios to ensure that there is no violation to any clock and/or ratio specification. ### 19.2 CCB/SYSCLK PLL Ratio The CCB clock is the clock that drives the e500 core complex bus (CCB), and is also called the platform clock. The frequency of the CCB is set using the following reset signals, as shown in Table 79: - SYSCLK input signal - Binary value on LA[29:31] at power up Note that there is no default for this PLL ratio; these signals must be pulled to the desired values. Also note that, in synchronous mode, the DDR data rate is the determining factor in selecting the CCB bus frequency, because the CCB frequency must equal the DDR data rate. In asynchronous mode, the memory bus clock frequency is decoupled from the CCB bus frequency. Clocking **Table 79. CCB Clock Ratio** | Binary Value of<br>LA[29:31] Signals | CCB:SYSCLK Ratio | |--------------------------------------|------------------| | 000 | 4:1 | | 001 | 5:1 | | 010 | 6:1 | | 011 | 8:1 | | 100 | 10:1 | | 101 | 12:1 | | 110 | Reserved | | 111 | Reserved | #### 19.3 e500 Core PLL Ratio The clock speed for each e500 core can be configured differently, determined by the values of various signals at power up. Table 80 describes the clock ratio between e500 Core0 and the e500 core complex bus (CCB). This ratio is determined by the binary value of LBCTL, LALE and LGPL2/LOE/LFRE at power up, as shown in Table 80. Table 80. e500 Core0 to CCB Clock Ratio | Binary Value of<br>LBCT <u>L, LALE,</u><br>LGPL2/LOE/LFRE<br>Signals | e500 Core0:CCB Clock Ratio | Binary Value of<br>LBCT <u>L, LALE,</u><br>LGPL2/LOE/LFRE<br>Signals | e500 Core0:CCB Clock Ratio | |----------------------------------------------------------------------|----------------------------|----------------------------------------------------------------------|----------------------------| | 000 | Reserved | 100 | 2:1 | | 001 | Reserved | 101 | 5:2 (2.5:1) | | 010 | Reserved | 110 | 3:1 | | 011 | 3:2 (1.5:1) | 111 | 7:2 (3.5:1) | Table 81 describes the clock ratio between e500 Core1 and the e500 core complex bus (CCB). This ratio is determined by the binary value of <u>LWE</u>[0]/LBS[0]/LFWE, UART\_SOUT[1], and READY\_P1 signals at power up, as shown in Table 81. Table 81. e500 Core1 to CCB Clock Ratio | Binary Value of<br>LWE[0]/LBS[0]/<br>LFWE, UART_SOUT[1],<br>READY_P1 Signals | e500 Core1:CCB Clock Ratio | Binary Value of<br>LWE[0]/LBS[0]/<br>LFWE, UART_SOUT[1],<br>READY_P1 Signals | e500 Core1:CCB Clock Ratio | |------------------------------------------------------------------------------|----------------------------|------------------------------------------------------------------------------|----------------------------| | 000 | Reserved | 100 | 2:1 | | 001 | Reserved | 101 | 5:2 (2.5:1) | | 010 | Reserved | 110 | 3:1 | | 011 | 3:2 (1.5:1) | 111 | 7:2 (3.5:1) | #### 19.4 DDR/DDRCLK PLL Ratio The dual DDR memory controller complexes can be synchronous with, or asynchronous to, the CCB, depending on configuration. Table 82 describes the clock ratio between the DDR memory controller complexes and the DDR PLL reference clock, DDRCLK, which is not the memory bus clock. The DDR memory controller complexes clock frequency is equal to the DDR data rate. When synchronous mode is selected, the memory buses are clocked at half the CCB clock rate. The default mode of operation is for the DDR data rate for both DDR controllers to be equal to the CCB clock rate in synchronous mode, or the resulting DDR PLL rate in asynchronous mode. In asynchronous mode, the DDR PLL rate to DDRCLK ratios listed in Table 82 reflects the DDR data rate to DDRCLK ratio, because the DDR PLL rate in asynchronous mode means the DDR data rate resulting from DDR PLL output. Note that the DDR PLL reference clock input, DDRCLK, is only required in asynchronous mode. MPC8572E does not support running one DDR controller in synchronous mode and the other in asynchronous mode. **Table 82. DDR Clock Ratio** | Binary Value of<br>TSEC_1588_CLK_OUT,<br>TSEC_1588_PULSE_OUT1,<br>TSEC_1588_PULSE_OUT2 Signals | DDR:DDRCLK Ratio | |------------------------------------------------------------------------------------------------|------------------| | 000 | 3:1 | | 001 | 4:1 | | 010 | 6:1 | | 011 | 8:1 | | 100 | 10:1 | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 Clocking Table 82. DDR Clock Ratio (continued) | Binary Value of<br>TSEC_1588_CLK_OUT,<br>TSEC_1588_PULSE_OUT1,<br>TSEC_1588_PULSE_OUT2 Signals | DDR:DDRCLK Ratio | |------------------------------------------------------------------------------------------------|------------------| | 101 | 12:1 | | 110 | 14:1 | | 111 | Synchronous mode | ### 19.5 Frequency Options ### 19.5.1 Platform to Sysclk Frequency Options Table 83 shows the expected frequency values for the platform frequency when using the specified CCB clock to SYSCLK ratio. CCB to SYSCLK (MHz) **SYSCLK Ratio** 33.33 41.66 50 66.66 83 100 111 133.33 Platform /CCB Frequency (MHz) 400 444 4 533 5 415 500 555 6 400 498 600 8 400 533 10 417 500 400 12 500 600 **Table 83. Frequency Options for Platform Frequency** # 19.5.2 Minimum Platform Frequency Requirements for High-Speed Interfaces Section 4.4.3.6, "I/O Port Selection," in the *MPC8572E PowerQUICC III Integrated Host Processor Family Reference Manual* describes various high-speed interface configuration options. Note that the CCB clock frequency must be considered for proper operation of such interfaces as described below. For proper PCI Express operation, the CCB clock frequency must be greater than or equal to: See Section 21.1.3.2, "Link Width," in the MPC8572E PowerQUICC III Integrated Host Processor Family Reference Manual for PCI Express interface width details. Note that the "PCI Express link width" MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 in the above equation refers to the negotiated link width as the result of PCI Express link training, which may or may not be the same as the link width POR selection. For proper serial RapidIO operation, the CCB clock frequency must be greater than: $$2 \times (0.80) \times (\text{serial RapidIO interface frequency}) \times (\text{serial RapidIO link width})$$ See Section 20.4, "1x/4x LP-Serial Signal Descriptions," in the MPC8572E PowerQUICC III Integrated Host Processor Family Reference Manual for Serial RapidIO interface width and frequency details. ### 20 Thermal This section describes the thermal specifications of the MPC8572E. Table 84 shows the thermal characteristics for the package, $1023\ 33 \times 33\ FC$ -PBGA. The package uses a $29.6 \times 29.6$ mm lid that attaches to the substrate. Recommended maximum heat sink force is 10 pounds force (45 Newton). | Rating | Board | Symbol | Value | Unit | Notes | |-----------------------------------------|-------------------|------------------|-------|------|-------| | Junction to ambient, natural convection | Single-layer (1s) | $R_{\Theta JA}$ | 15 | °C/W | 1, 2 | | Junction to ambient, natural convection | Four-layer (2s2p) | $R_{\Theta JA}$ | 11 | °C/W | 1, 3 | | Junction to ambient (at 200 ft./min.) | Single-layer (1s) | $R_{\Theta JMA}$ | 11 | °C/W | 1, 3 | | Junction to ambient (ar 200 ft./min.) | Four-layer (2s2p) | $R_{\Theta JMA}$ | 8 | °C/W | 1, 3 | | Junction to board | _ | $R_{\Theta JB}$ | 4 | °C/W | 4 | | Junction to case | _ | $R_{\Theta JC}$ | 0.5 | °C/W | 5 | **Table 84. Package Thermal Characteristics** #### Notes: - Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance - 2. Per JEDEC JESD51-2 with the single-layer board (JESD51-3) horizontal. - 3. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal. - 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - 5. Thermal resistance between the active surface of the die and the case top surface determined by the cold plate method (MIL SPEC-883, Method 1012.1). ### 20.1 Temperature Diode The MPC8572E has a temperature diode on the microprocessor that can be used in conjunction with other system temperature monitoring devices (such as Analog Devices, ADT7461<sup>TM</sup>). These devices use the negative temperature coefficient of a diode operated at a constant current to determine the temperature of the microprocessor and its environment. It is recommended that each MPC8572E device be calibrated. The following are the specifications of the on-board temperature diode: MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 Thermal $$V_f > 0.40 \text{ V}$$ $$V_f < 0.90 V$$ Operating range 2–300 µA Diode leakage < 10 nA @ 125°C An approximate value of the ideality may be obtained by calibrating the device near the expected operating temperature. Ideality factor is defined as the deviation from the ideal diode equation: $$I_{fw} = I_s \left[ e^{\frac{qV_f}{nKT}} - 1 \right]$$ Another useful equation is: $$V_H - V_L = n \frac{KT}{q} I_H \frac{I_H}{I_L}$$ Where: $I_{fw}$ = Forward current $I_s$ = Saturation current $V_d$ = Voltage at diode $V_f$ = Voltage forward biased $V_H$ = Diode voltage while $I_H$ is flowing $V_L$ = Diode voltage while $I_L$ is flowing $I_H$ = Larger diode bias current $I_L = Smaller diode bias current$ $q = Charge of electron (1.6 x 10^{-19} C)$ n = Ideality factor (normally 1.0) $K = Boltzman's constant (1.38 \times 10^{-23} Joules/K)$ T = Temperature (Kelvins) The ratio of $I_H$ to $I_L$ is usually selected to be 10:1. The above simplifies to the following: $$V_H - V_L = 1.986 \times 10^{-4} \times nT$$ Solving for T, the equation becomes: $$nT = \frac{V_H - V_L}{1.986 \times 10^{-4}}$$ # 21 System Design Information This section provides electrical and thermal design recommendations for successful application of the MPC8572E. ### 21.1 System Clocking The platform PLL generates the platform clock from the externally supplied SYSCLK input. The frequency ratio between the platform and SYSCLK is selected using the platform PLL ratio configuration bits as described in Section 19.2, "CCB/SYSCLK PLL Ratio." The MPC8572E includes seven PLLs, with the following functions: - Two core PLLs have ratios that are individually configurable. Each e500 core PLL generates the core clock as a slave to the platform clock. The frequency ratio between the e500 core clock and the platform clock is selected using the e500 PLL ratio configuration bits as described in Section 19.3, "e500 Core PLL Ratio." - The DDR complex PLL generates the clocking for the DDR controllers. - The local bus PLL generates the clock for the local bus. - The PLL for the SerDes1 module is used for PCI Express and Serial Rapid IO interfaces. - The PLL for the SerDes2 module is used for the SGMII interface. ### 21.2 Power Supply Design ### 21.2.1 PLL Power Supply Filtering Each of the PLLs listed above is provided with power through independent power supply pins (AV<sub>DD</sub>\_PLAT, AV<sub>DD</sub>\_CORE0, AV<sub>DD</sub>\_CORE1, AV<sub>DD</sub>\_DDR, AV<sub>DD</sub>\_LBIU, AV<sub>DD</sub>\_SRDS1 and AV<sub>DD</sub>\_SRDS2 respectively). The AV<sub>DD</sub> level should always be equivalent to V<sub>DD</sub>, and preferably these voltages are derived directly from V<sub>DD</sub> through a low frequency filter scheme such as the following. There are a number of ways to reliably provide power to the PLLs, but the recommended solution is to provide independent filter circuits per PLL power supply as illustrated in Figure 62, one to each of the $AV_{DD}$ pins. By providing independent filters to each PLL the opportunity to cause noise injection from one PLL to the other is reduced. This circuit is intended to filter noise in the PLLs resonant frequency range from a 500 kHz to 10 MHz range. It should be built with surface mount capacitors with minimum Effective Series Inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor. Each circuit should be placed as close as possible to the specific $AV_{DD}$ pin being supplied to minimize noise coupled from nearby circuits. It should be possible to route directly from the capacitors to the $AV_{DD}$ pin, which is on the periphery of the 1023 FC-PBGA footprint, without the inductance of vias. #### **System Design Information** Figure 62 shows the PLL power supply filter circuits. Figure 62. PLL Power Supply Filter Circuit #### **NOTE** It is recommended to have the minimum number of vias in the $AV_{DD}$ trace for board layout. For example, zero vias might be possible if the $AV_{DD}$ filter is placed on the component side. One via might be possible if it is placed on the opposite of the component side. Additionally, all traces for $AV_{DD}$ and the filter components should be low impedance, 10 to 15 mils wide and short. This includes traces going to GND and the supply rails they are filtering. The AV<sub>DD</sub>\_SRDSn signal provides power for the analog portions of the SerDesn PLL. To ensure stability of the internal clock, the power supplied to the PLL is filtered using a circuit similar to the one shown in following figure. For maximum effectiveness, the filter circuit is placed as closely as possible to the AV<sub>DD</sub>\_SRDSn ball to ensure it filters out as much noise as possible. The ground connection should be near the AV<sub>DD</sub>\_SRDSn ball. The 0.003- $\mu$ F capacitor is closest to the ball, followed by the two 2.2 $\mu$ F capacitors, and finally the 1 $\Omega$ resistor to the board supply plane. The capacitors are connected from AV<sub>DD</sub>\_SRDSn to the ground plane. Use ceramic chip capacitors with the highest possible self-resonant frequency. All traces should be kept short, wide and direct. 1. An 0805 sized capacitor is recommended for system initial bring-up. Figure 63. SerDes PLL Power Supply Filter #### NOTE AV<sub>DD</sub>\_SRDSn should be a filtered version of SV<sub>DD</sub>\_SRDSn. #### **NOTE** Signals on the SerDesn interface are fed from the $XV_{DD}$ \_SRDSn power plane. ### 21.3 Decoupling Recommendations Due to large address and data buses, and high operating frequencies, the device can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 This noise must be prevented from reaching other components in the MPC8572E system, and the device itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each $V_{DD}$ , $TV_{DD}$ , $BV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , and an These capacitors should have a value of 0.01 or 0.1 µF. Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0402 or 0603 sizes. Additionally, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the $V_{DD}$ , $TV_{DD}$ , $BV_{DD}$ , $OV_{DD}$ , $GV_{DD}$ , and $LV_{DD}$ planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors— $100-330~\mu F$ (AVX TPS tantalum or Sanyo OSCON). ### 21.4 SerDes Block Power Supply Decoupling Recommendations The SerDes1 and SerDes2 blocks require a clean, tightly regulated source of power ( $SV_{DD}$ \_SRDSn and $XV_{DD}$ \_SRDSn) to ensure low jitter on transmit and reliable recovery of data in the receiver. An appropriate decoupling scheme is outlined below. Only surface mount technology (SMT) capacitors should be used to minimize inductance. Connections from all capacitors to power and ground should be done with multiple vias to further reduce inductance. - First, the board should have at least 10 x 10-nF SMT ceramic chip capacitors as close as possible to the supply balls of the device. Where the board has blind vias, these capacitors should be placed directly below the chip supply and ground connections. Where the board does not have blind vias, these capacitors should be placed in a ring around the device as close to the supply and ground connections as possible. - Second, there should be a 1-μF ceramic chip capacitor from each SerDes supply (SV<sub>DD</sub>\_SRDSn and XV<sub>DD</sub>\_SRDSn) to the board ground plane on each side of the device. This should be done for all SerDes supplies. - Third, between the device and any SerDes voltage regulator there should be a 10-µF, low equivalent series resistance (ESR) SMT tantalum chip capacitor and a 100-µF, low ESR SMT tantalum chip capacitor. This should be done for all SerDes supplies. ### 21.5 Connection Recommendations To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. All unused active low inputs should be tied to $V_{DD}$ , $TV_{DD}$ , $BV_{DD}$ , $OV_{DD}$ , $GV_{DD}$ , and $LV_{DD}$ , as required. All unused active high inputs should be connected to GND. All NC (no-connect) signals must remain unconnected. Power and ground connections must be made to all external $V_{DD}$ , $TV_{DD}$ , $TV_{DD}$ , $TV_{DD}$ , and an MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ### 21.6 Pull-Up and Pull-Down Resistor Requirements The MPC8572E requires weak pull-up resistors (2–10 k $\Omega$ is recommended) on open drain type pins including I<sup>2</sup>C pins and MPIC interrupt pins. Correct operation of the JTAG interface requires configuration of a group of system control pins as demonstrated in Figure 66. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions as most have asynchronous behavior and spurious assertion gives unpredictable results. The following pins must NOT be pulled down during power-on reset: $\overline{DMA\_DACK[0:1]}$ , EC5\_MDC, $\overline{HRESET\_REQ}$ , TRIG\_OUT/READY\_P0/QUIESCE, MSRCID[2:4], MDVAL, and ASLEEP. The $\overline{TEST\_SEL}$ pin must be set to a proper state during POR configuration. For more details, refer to the pinlist table of the individual device. ### 21.7 Output Buffer DC Impedance The MPC8572E drivers are characterized over process, voltage, and temperature. For all buses, the driver is a push-pull single-ended driver type (open drain for I<sup>2</sup>C). To measure $Z_0$ for the single-ended drivers, an external resistor is connected from the chip pad to $OV_{DD}$ or GND. Then, the value of each resistor is varied until the pad voltage is $OV_{DD}/2$ (see Figure 64). The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held high, SW1 is closed (SW2 is open) and $R_P$ is trimmed until the voltage at the pad equals $OV_{DD}/2$ . $R_P$ then becomes the resistance of the pull-up devices. $R_P$ and $R_N$ are designed to be close to each other in value. Then, $Z_0 = (R_P + R_N)/2$ . Figure 64. Driver Impedance Measurement MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 Table 85 summarizes the signal impedance targets. The driver impedances are targeted at minimum $V_{DD}$ , nominal $OV_{DD}$ , $105^{\circ}C$ . | Impedance | Local Bus, Ethernet, DUART,<br>Control, Configuration, Power<br>Management | DDR DRAM | Symbol | Unit | |----------------|----------------------------------------------------------------------------|------------------------------------------------------------------|----------------|------| | R <sub>N</sub> | 45 Target | 18 Target (full strength mode)<br>36 Target (half strength mode) | Z <sub>0</sub> | Ω | | R <sub>P</sub> | 45 Target | 18 Target (full strength mode)<br>36 Target (half strength mode) | Z <sub>0</sub> | Ω | **Table 85. Impedance Characteristics** **Note:** Nominal supply voltages. See Table 1, $T_i = 105$ °C. ## 21.8 Configuration Pin Muxing The MPC8572E provides the user with power-on configuration options which can be set through the use of external pull-up or pull-down resistors of 4.7 k $\Omega$ on certain output pins (see customer visible configuration pins). These pins are generally used as output only pins in normal operation. While $\overline{\text{HRESET}}$ is asserted however, these pins are treated as inputs. The value presented on these pins while $\overline{\text{HRESET}}$ is asserted, is latched when $\overline{\text{HRESET}}$ deasserts, at which time the input receiver is disabled and the I/O circuit takes on its normal function. Most of these sampled configuration pins are equipped with an on-chip gated resistor of approximately 20 k $\Omega$ . This value should permit the 4.7-k $\Omega$ resistor to pull the configuration pin to a valid logic low level. The pull-up resistor is enabled only during $\overline{\text{HRESET}}$ (and for platform/system clocks after $\overline{\text{HRESET}}$ deassertion to ensure capture of the reset value). When the input receiver is disabled the pull-up is also, thus allowing functional operation of the pin as an output with minimal signal quality or delay disruption. The default value for all configuration bits treated this way has been encoded such that a high voltage level puts the device into the default state and external resistors are needed only when non-default settings are required by the user. Careful board layout with stubless connections to these pull-down resistors coupled with the large value of the pull-down resistor should minimize the disruption of signal quality or speed for output pins thus configured. The platform PLL ratio, DDR complex PLL and e500 PLL ratio configuration pins are not equipped with these default pull-up devices. ### 21.9 JTAG Configuration Signals Correct operation of the JTAG interface requires configuration of a group of system control pins as demonstrated in Figure 66. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions as most have asynchronous behavior and spurious assertion gives unpredictable results. Boundary-scan testing is enabled through the JTAG interface signals. The $\overline{\text{TRST}}$ signal is optional in the IEEE Std 1149.1 specification, but it is provided on all processors built on Power Architecture technology. The device requires $\overline{\text{TRST}}$ to be asserted during power-on reset flow to ensure that the JTAG boundary MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 #### **System Design Information** logic does not interfere with normal chip operation. While the TAP controller can be forced to the reset state using only the TCK and TMS signals, generally systems assert TRST during the power-on reset flow. Simply tying TRST to HRESET is not practical because the JTAG interface is also used for accessing the common on-chip processor (COP), which implements the debug interface to the chip. The COP function of these processors allow a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert HRESET or TRST to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be merged into these signals with logic. The arrangement shown in Figure 66 allows the COP port to independently assert $\overline{\text{HRESET}}$ or $\overline{\text{TRST}}$ , while ensuring that the target can drive $\overline{\text{HRESET}}$ as well. The COP interface has a standard header, shown in Figure 65, for connection to the target system, and is based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). The connector typically has pin 14 removed as a connector key. The COP header adds many benefits such as breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features. An inexpensive option can be to leave the COP header unpopulated until needed. There is no standardized way to number the COP header; so emulator vendors have issued many different pin numbering schemes. Some COP headers are numbered top-to-bottom then left-to-right, while others use left-to-right then top-to-bottom. Still others number the pins counter-clockwise from pin 1 (as with an IC). Regardless of the numbering scheme, the signal placement recommended in Figure 65 is common to all known emulators. ### 21.9.1 Termination of Unused Signals If the JTAG interface and COP header is not used, Freescale recommends the following connections: - TRST should be tied to HRESET through a 0 kΩ isolation resistor so that it is asserted when the system reset signal (HRESET) is asserted, ensuring that the JTAG scan chain is initialized during the power-on reset flow. Freescale recommends that the COP header be designed into the system as shown in Figure 66. If this is not possible, the isolation resistor allows future access to TRST in case a JTAG interface may need to be wired onto the system in future debug situations. - No pull-up/pull-down is required for TDI, TMS, TDO or TCK. Figure 65. COP Connector Physical Pinout #### **System Design Information** #### Notes: - 1. The COP port and target board should be able to independently assert HRESET and TRST to the processor to fully control the processor as shown here. - 2. Populate this with a 10 $\Omega$ resistor for short-circuit/current-limiting protection. - 3. The KEY location (pin 14) is not physically present on the COP header. - 4. Although pin 12 is defined as a No-Connect, some debug tools may use pin 12 as an additional GND pin for improved signal integrity. - 5.This switch is included as a precaution for BSDL testing. The switch should be closed to position A during BSDL testing to avoid accidentally asserting the TRST line. If BSDL testing is not being performed, this switch should be closed to position B. - 6. Asserting SRESET causes a machine check interrupt to the e500 cores. MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 #### Figure 66. JTAG Interface Connection ### 21.10 Guidelines for High-Speed Interface Termination ### 21.10.1 SerDes 1 Interface Entirely Unused If the high-speed SerDes 1 interface is not used at all, the unused pin should be terminated as described in this section. The following pins must be left unconnected (float): - SD1\_TX[7:0] - SD1 TX[7:0] - Reserved pins C24, C25, H26, H27 The following pins must be connected to XGND\_SRDS1: - SD1\_RX[7:0] - SD1\_RX[7:0] - SD1\_REF\_CLK - SD1 REF CLK Pins K32 and C29 must be tied to $XV_{DD}$ \_SRDS1. Pins K31 and C30 must be tied to XGND\_SRDS1 through a 300- $\Omega$ resistor. The POR configuration pin cfg\_srds1\_en on TSEC2\_TXD[5] can be used to power down SerDes 1 block for power saving. Note that both SVDD\_SRDS1 and XVDD\_SRDS1 must remain powered. ### 21.10.2 SerDes 1 Interface Partly Unused If only part of the high speed SerDes 1 interface pins are used, the remaining high-speed serial I/O pins should be terminated as described in this section. The following pins must be left unconnected (float) if not used: - SD1\_TX[7:0] - SD1\_TX[7:0] - Reserved pins: C24, C25, H26, H27 The following pins must be connected to XGND\_SRDS1 if not used: - SD1\_RX[7:0] - SD1\_RX[7:0] Pins K32 and C29 must be tied to XV<sub>DD</sub>\_SRDS1. Pins K31 and C30 must be tied to XGND\_SRDS1 through a 300- $\Omega$ resistor. MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 NXP Semiconductors 135 **System Design Information** ### 21.10.3 SerDes 2 Interface (SGMII) Entirely Unused If the high-speed SerDes 2 interface (SGMII) is not used at all, the unused pin should be terminated as described in this section. The following pins must be left unconnected (float): - SD2\_TX[3:0] - $\overline{SD2} \overline{TX}[3:0]$ - Reserved pins: AF26, AF27 The following pins must be connected to XGND SRDS2: - SD2\_RX[3:0] - SD2\_RX[3:0] - SD2\_REF\_CLK - SD2\_REF\_CLK The POR configuration pin cfg\_srds\_sgmii\_en on UART\_RTS[1] can be used to power down SerDes 2 block for power saving. Note that both SVDD\_SRDS2 and XVDD\_SRDS2 must remain powered. ### 21.10.4 SerDes 2 Interface (SGMII) Partly Unused If only part of the high speed SerDes 2 interface (SGMII) pins are used, the remaining high-speed serial I/O pins should be terminated as described in this section. The following pins must be left unconnected (float): - SD2\_TX[3:0] - SD2\_TX[3:0] - Reserved pins: AF26, AF27 The following pins must be connected to XGND\_SRDS2: - SD2 RX[3:0] - $\overline{SD2}RX[3:0]$ #### **Ordering Information 22** Ordering information for the parts fully covered by this specification document is provided in Section 22.1, "Part Numbers Fully Addressed by this Document." #### Part Numbers Fully Addressed by this Document 22.1 Table 86 through Table 88 provide the Freescale part numbering nomenclature for the MPC8572E. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Freescale sales office. In addition to the processor frequency, the part numbering scheme also includes an application modifier which may specify special application conditions. Each part number also contains a revision code which refers to the die mask revision number. Table 86. Part Numbering Nomenclature—Rev 2.2.1 | MPC | nnnn | е | t | 1 | рр | ffm | r | |------------------------------|--------------------|----------------------|----------------------------------------|--------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------| | Product<br>Code <sup>1</sup> | Part<br>Identifier | Security<br>Engine | Temperature | Power | Package<br>Sphere<br>Type <sup>2</sup> | Processor Frequency/<br>DDR Data Rate <sup>3</sup> | Silicon<br>Revision | | MPC<br>PPC | 8572 | E = Included | Blank = 0 to 105°C<br>C = -40 to 105°C | Blank =<br>Standard<br>L = Low | PX =<br>Leaded,<br>FC-PBGA<br>VT = Pb-free, | AVN =<br>1500-MHz processor;<br>800 MT/s DDR data rate | E = Ver. 2.2.1<br>(SVR =<br>0x80E8_0022)<br>SEC included | | | | Blank = Not included | | | FC-PBGA <sup>4</sup><br>VJ = Fully<br>Pb-free<br>FC-PBGA <sup>5</sup> | AUL = 1333-MHz processor; 667 MT/s DDR data rate ATL = 1200-MHz processor; 667 MT/s DDR data rate ARL = 1067-MHz processor; 667 MT/s DDR data rate | E = Ver. 2.2.1<br>(SVR =<br>0x80E0_0022)<br>SEC not<br>included | #### Notes: - 4. The VT part number is ROHS-compliant with the permitted exception of the C4 die bumps. - 5. The VJ part number is entirely lead-free. This includes the C4 die bumps. MPC stands for "Qualified." PPC stands for "Prototype" See Section 18, "Package Description," for more information on the available package types. Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by part number specifications may support other maximum core frequencies. #### **Ordering Information** #### Table 87. Part Numbering Nomenclature—Rev 2.1 MPC nnnn e t I pp ffm i | Product<br>Code <sup>1</sup> | Part<br>Identifier | Security<br>Engine | Temperature | Power | Package<br>Sphere Type <sup>2</sup> | Processor Frequency/<br>DDR Data Rate <sup>3</sup> | Silicon<br>Revision | |------------------------------|--------------------|------------------------------------|----------------------------------------|--------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------| | MPC<br>PPC | 8572 | E = Included Blank = Not included | Blank = 0 to 105°C<br>C = -40 to 105°C | Blank =<br>Standard<br>L = Low | PX =<br>Leaded,<br>FC-PBGA<br>VT = Pb-free,<br>FC-PBGA | AVN = 150- MHz processor; 800 MT/s DDR data rate AUL = 1333-MHz processor; 667 MT/s DDR data rate ATL = 1200-MHz processor; 667 MT/s DDR data rate ARL = 1067-MHz processor; 667 MT/s DDR data rate | D= Ver. 2.1<br>(SVR =<br>0x80E8_0021)<br>SEC included<br>D= Ver. 2.1<br>(SVR =<br>0x80E0_0021)<br>SEC not<br>included | #### Notes: Table 88. Part Numbering Nomenclature—Rev 1.1.1 MPC nnnn e t pp ffm r | Product<br>Code <sup>1</sup> | Part<br>Identifier | Security Engine | Temperature | Package Sphere<br>Type <sup>2</sup> | Processor Frequency/<br>DDR Data Rate <sup>3</sup> | Silicon<br>Revision | |------------------------------|--------------------|------------------------------------|-------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------| | MPC<br>PPC | 8572 | E = Included Blank = Not included | Blank=0 to 105°C<br>C= -40 to 105°C | PX = Leaded,<br>FC-PBGA<br>VT = Pb-free,<br>FC-PBGA | AVN = 1500-MHz processor; 800 MT/s DDR data rate AUL = 1333-MHz process or; 667 MT/s DDR datarate ATL = 1200-MHz processor; 667 MT/s DDR data rate ARL = 1067-MHz processor; 667 MT/s DDR data rate | B = Ver. 1.1.1<br>(SVR =<br>0x80E8_0011)<br>SEC included<br>B = Ver. 1.1.1<br>(SVR =<br>0x80E0_0011)<br>SEC not included | #### Notes: #### MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 MPC stands for "Qualified." PPC stands for "Prototype" <sup>&</sup>lt;sup>2</sup> See Section 18, "Package Description," for more information on the available package types. Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by part number specifications may support other maximum core frequencies. MPC stands for "Qualified." PPC stands for "Prototype" See Section 18, "Package Description," for more information on the available package types. Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by part number specifications may support other maximum core frequencies. ### 22.2 Part Marking Parts are marked as the example shown in Figure 67. Notes: FC-PBGA MMMMMM is the 6-digit mask number. ATWLYYWW is the traceability code. CCCCC is the country of assembly. This space is left blank if parts are assembled in the United States. Figure 67. Part Marking for FC-PBGA Device Table 89 explains line four of Figure 67. Table 89. Meaning of Last Line of Part Marking | Digit | Description | | |-------|--------------------------------------|--| | A | Assembly Site<br>E Oak Hill<br>Q KLM | | | WL | Lot number | | | YY | Year assembled | | | WW | Work week assembled | | # 23 Document Revision History Table 90 provides a revision history for the MPC8572E hardware specification. **Table 90. Document Revision History** | Rev.<br>Number | Date | Substantive Change(s) | |----------------|---------|-----------------------------------------------------------------------------------------| | 7 | 03/2016 | Updated Section 22.2, "Part Marking," changed the five-digit mask number to six digits. | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 #### **Document Revision History** ### **Table 90. Document Revision History (continued)** | Rev.<br>Number | Date | Substantive Change(s) | |----------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | 06/2014 | <ul> <li>Updated Table 76, "MPC8572E Pinout Listing," TDO signal is not driven during HRSET* assertion.</li> <li>In Table 86, "Part Numbering Nomenclature—Rev 2.2.1," added full Pb-free part code.</li> </ul> | | 5 | 01/2011 | <ul> <li>Editorial changes throughout</li> <li>Updated Table 4, "MPC8572E Power Dissipation," to include low power product.</li> <li>In Section 22.1, "Part Numbers Fully Addressed by this Document," defined PPC as "Prototype" and changed table headings to say "Package Sphere Type".</li> <li>Added Table 86, "Part Numbering Nomenclature—Rev 2.2.1."</li> </ul> | | 4 | 06/2010 | <ul> <li>In Section 18.3, "Pinout Listings," updated Table 76 showing GPINOUT power rail as BVDD.</li> <li>Updated Section 14.1, "GPIO DC Electrical Characteristics."</li> </ul> | | 3 | 03/2010 | <ul> <li>In Section 2.1, "Overall DC Electrical Characteristics," changed GPIO power from OVDD to BVDD.</li> <li>In Section 22.1, "Part Numbers Fully Addressed by this Document," added Table 87 for Rev 2.1 silicon.</li> <li>In Section 22.1, "Part Numbers Fully Addressed by this Document," updated Table 88 for Rev 1.1.1 silicon.</li> </ul> | | 2 | 06/2009 | <ul> <li>In Section 3, "Power Characteristics," updated CCB Max to 533MHz for 1200MHz core device in Table 5, "MPC8572EL Power Dissipation."</li> <li>In Section 4.4, "DDR Clock Timing," changed DDRCLK Max to 100MHz. This change was announced in Product Bulletin #13572.</li> <li>Clarified restrictions in Section 4.5, "Platform to eTSEC FIFO Restrictions."</li> <li>In Table 9, "RESET Initialization Timing Specifications," added note 2.</li> <li>Added Section 14, "GPIO."</li> <li>In Section 18.1, "Package Parameters for the MPC8572E FC-PBGA," updated material composition to 63% Sn, 37% Pb.</li> <li>In Section 18.2, "Mechanical Dimensions of the MPC8572E FC-PBGA, updated Figure 61 to correct the package thickness and top view.</li> <li>In Section 19.1, "Clock Ranges," updated CCB Max to 533MHz for 1200MHz core device in Table 77, "MPC8572E Processor Core Clocking Specifications."</li> <li>In Section 19.5.2, "Minimum Platform Frequency Requirements for High-Speed Interfaces," changed minimum CCB clock frequency for proper PCI Express operation.</li> <li>Added LPBSE to description of LGPL4/LGTA/LUPWAIT/LPBSE/LFRB signal in Table 76, "MPC8572E Pinout Listing."</li> <li>Corrected supply voltage for GPIO pins in Table 76, "MPC8572E Pinout Listing."</li> <li>Applied note to SD1_PLL_TPA in Table 76, "MPC8572E Pinout Listing."</li> <li>Applied note regarding MDIC in Table 76, "MPC8572E Pinout Listing."</li> <li>Updated Table 88, ",Part Numbering Nomenclature—Rev 1.1.1" with Rev 2.0 and Rev 2.1 part number information. Added note indicating that silicon version 2.0 is available for prototype purposes only and will not be available as a qualified device.</li> </ul> | | 1 | 08/2008 | In Section 22.1, "Part Numbers Fully Addressed by this Document," added SVR information in,<br>Table 88 "Part Numbering Nomenclature—Rev 1.1.1," for devices without Security Engine feature. | | 0 | 07/2008 | Initial release. | How to Reach Us: Home Page: nxp.com Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein. NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. 'ÄúTypical,Äù parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including 'Äútypicals,'Äù must be validated for each customer application by customer,Äôs technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions. NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTEST, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. . Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2008-2011, 2014, 2016 NXP B.V. Document Number: MPC8572EEC Rev. 7 03/2016 Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! #### Наши преимущества: - Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов: - Поставка более 17-ти миллионов наименований электронных компонентов; - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001: - Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну; - Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела: - Подбор оптимального решения, техническое обоснование при выборе компонента; - Подбор аналогов; - Консультации по применению компонента; - Поставка образцов и прототипов; - Техническая поддержка проекта; - Защита от снятия компонента с производства. #### Как с нами связаться **Телефон:** 8 (812) 309 58 32 (многоканальный) Факс: 8 (812) 320-02-42 Электронная почта: org@eplast1.ru Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.