## HI5660 8-Bit, 125/60MSPS, High Speed D/A Converter FN4521 Rev 7.00 July 2004 The HI5660 is an 8-bit, 125MSPS, high speed, low power, D/A converter which is implemented in an advanced CMOS process. Operating from a single +3V to +5V supply, the converter provides 20mA of full scale output current and includes edge-triggered CMOS input data latches. Low glitch energy and excellent frequency domain performance are achieved using a segmented current source architecture. For an equivalent performance dual version, see the HI5628. This device complements the HI5X60 family of high speed converters offered by Intersil, which includes 8, 10, 12, and 14-bit devices. # Ordering Information | PART<br>NUMBER | TEMP.<br>RANGE<br>(°C) | PACKAGE | PKG.<br>DWG.# | CLOCK<br>SPEED | |-------------------------|------------------------|--------------------------|---------------|----------------| | HI5660IB | -40 to 85 | 28 Ld SOIC | M28.3 | 125MHz | | HI5660IBZ (Note) | -40 to 85 | 28 Ld SOIC<br>(Pb-free) | M28.3 | 125MHz | | HI5660/6IA | -40 to 85 | 28 Ld TSSOP | M28.173 | 60MHz | | HI5660/6IA-T | 28 Ld TSS | OP Tape and Reel | M28.173 | 60MHz | | HI5660/6IAZ (Note) | -40 to 85 | 28 Ld TSSOP<br>(Pb-free) | M28.173 | 60MHz | | HI5660/6IAZ-T<br>(Note) | 28 Ld TSS<br>(Pb-free) | OP Tape and Reel | M28.173 | 60MHz | | HI5760EVAL1 | 25 | Evaluation Platforr | n | 125MHz | NOTE: Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which is compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J Std-020B. ### **Features** | Throughput Rate | |--------------------------------------------------| | • Low Power | | Power Down Mode 23mW at 5V, 10mW at 3V | | Integral Linearity Error ±0.25 LSB | | Adjustable Full Scale Output Current 2mA to 20mA | | SFDR to Nyquist at 10MHz Output60dBc | - Internal 1.2V Bandgap Voltage Reference - Single Power Supply from +5V to +3V - · CMOS Compatible Inputs - · Excellent Spurious Free Dynamic Range - · Pb-free Available ## **Applications** - · Medical Instrumentation - · Wireless Communications - · Direct Digital Frequency Synthesis - · Signal Reconstruction - · Test Instrumentation - High Resolution Imaging Systems - · Arbitrary Waveform Generators ### **Pinout** HI5660 (SOIC, TSSOP) TOP VIEW # **Typical Applications Circuit** # Functional Block Diagram ## **Absolute Maximum Ratings** | Digital Supply Voltage DV <sub>DD</sub> to DCOM | +5.5V | |----------------------------------------------------|----------| | Analog Supply Voltage AV <sub>DD</sub> to ACOM | +5.5V | | Grounds, ACOM TO DCOM0.3V To +0.3V Digital Input \ | /oltages | | (D9-D0, CLK, SLEEP) | D + 0.3V | | Internal Reference Output Current | . ±50μA | | Reference Input Voltage Range AVD | D + 0.3V | | Analog Output Current (I <sub>OUT</sub> ) | 24mA | ## **Thermal Information** | Thermal Resistance (Typical, Note 1) | θ <sub>JA</sub> (°C/W) | |------------------------------------------|------------------------| | SOIC Package | 70 | | TSSOP Package | | | Maximum Junction Temperature | | | Maximum Storage Temperature Range6 | 5°C to 150°C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (SOIC - Lead Tips Only) | | ## **Operating Conditions** Temperature Range . . . . . . . . . . . . . . . . -40°C to 85°C CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. $\theta_{\mbox{\scriptsize JA}}$ is measured with the component mounted on an evaluation PC board in free air. **Electrical Specifications** $AV_{DD} = DV_{DD} = +5V$ , $V_{REF} = Internal 1.2V$ , IOUTFS = 20mA, $T_A = 25$ °C for All Typical Values | | | T <sub>A</sub> = | $T_A = -40^{\circ}C \text{ TO } 85^{\circ}C$ | | | |--------------------------------------------|------------------------------------------------|------------------|----------------------------------------------|--------|----------------------------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | | SYSTEM PERFORMANCE | | | 1 | | | | Resolution | | 8 | - | - | Bits | | Integral Linearity Error, INL | "Best Fit" Straight Line (Note 7) | -0.5 | ±0.25 | +0.5 | LSB | | Differential Linearity Error, DNL | (Note 7) | -0.5 | ±0.25 | +0.5 | LSB | | Offset Error, IOS | (Note 7) | -0.025 | | +0.025 | % FSR | | Offset Drift Coefficient | (Note 7) | - | 0.1 | - | ppm<br>FSR/ <sup>o</sup> C | | Full Scale Gain Error, FSE | With External Reference (Notes 2, 7) | -10 | ±2 | +10 | % FSR | | | With Internal Reference (Notes 2, 7) | -10 | ±1 | +10 | % FSR | | Full Scale Gain Drift | With External Reference (Note 7) | - | ±50 | - | ppm<br>FSR/ <sup>o</sup> C | | | With Internal Reference (Note 7) | - | ±100 | - | ppm<br>FSR/ <sup>o</sup> C | | Full Scale Output Current, IFS | | 2 | - | 20 | mA | | Output Voltage Compliance Range | (Note 3) | -0.3 | - | 1.25 | V | | DYNAMIC CHARACTERISTICS | | | | | | | Maximum Clock Rate, f <sub>CLK</sub> | (Notes 3, 9) | 125 | - | - | MHz | | Output Settling Time, (t <sub>SETT</sub> ) | 0.8% (±1 LSB, equivalent to 7 Bits) (Note 7) | - | 5 | - | ns | | | 0.4% (±1/2 LSB, equivalent to 8 Bits) (Note 7) | - | 15 | - | ns | | Singlet Glitch Area (Peak Glitch) | $R_L = 25\Omega$ (Note 7) | - | 5 | - | pV•s | | Output Rise Time | Full Scale Step | - | 1.5 | - | ns | | Output Fall Time | Full Scale Step | - | 1.5 | - | ns | | Output Capacitance | | | 10 | | pF | | Output Noise | IOUTFS = 20mA | - | 50 | - | pA/√Hz | | | IOUTFS = 2mA | - | 30 | - | pA/√Hz | **Electrical Specifications** AV<sub>DD</sub> = DV<sub>DD</sub> = +5V, V<sub>REF</sub> = Internal 1.2V, IOUTFS = 20mA, T<sub>A</sub> = 25°C for All Typical Values (Continued) | | | $T_A = -40^{\circ}C \text{ TO } 85^{\circ}C$ | | | | |-------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------|------|------|---------------------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | | AC CHARACTERISTICS HI5660IB, H | I5660IA - 125MHz | " | Į. | | | | Spurious Free Dynamic Range, | f <sub>CLK</sub> = 125MSPS, f <sub>OUT</sub> = 32.9MHz, 10MHz Span (Notes 4, 7) | - | 70 | - | dBc | | SFDR Within a Window | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 5.04MHz, 4MHz Span (Notes 4, 7) | - | 73 | - | dBc | | Total Harmonic Distortion (THD) to<br>Nyquist | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 2.00MHz (Notes 4, 7) | - | 67 | - | dBc | | Spurious Free Dynamic Range,<br>SFDR to Nyquist | f <sub>CLK</sub> = 125MSPS, f <sub>OUT</sub> = 32.9MHz, 62.5MHz Span (Notes 4, 7) | - | 51 | - | dBc | | SI DK to Nyquist | f <sub>CLK</sub> = 125MSPS, f <sub>OUT</sub> = 10.1MHz, 62.5MHz Span (Notes 4, 7) | - | 61 | - | dBc | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 40.4MHz, 50MHz Span (Notes 4, 7) | - | 48 | - | dBc | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 20.2MHz, 50MHz Span (Notes 4, 7) | - | 56 | - | dBc | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 5.04MHz, 50MHz Span (Notes 4, 7) | - | 68 | - | dBc | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 2.51MHz, 50MHz Span (Notes 4, 7) | - | 68 | - | dBc | | AC CHARACTERISTICS HI5660/6IA | - 60MHz | | | | | | Spurious Free Dynamic Range, | f <sub>CLK</sub> = 60MSPS, f <sub>OUT</sub> = 10.1MHz, 10MHz Span (Notes 4, 7) | - | 62 | - | dBc | | SFDR Within a Window | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 5.02MHz, 2MHz Span (Notes 4, 7) | - | 73 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 1.00MHz, 2MHz Span (Notes 4, 7) | - | 74 | - | dBc | | Total Harmonic Distortion (THD) to | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 2.00MHz (Notes 4, 7) | - | 67 | - | dBc | | Nyquist | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 1.00MHz (Notes 4, 7) | - | 68 | - | dBc | | Spurious Free Dynamic Range, | f <sub>CLK</sub> = 60MSPS, f <sub>OUT</sub> = 20.2MHz, 30MHz Span (Notes 4, 7) | - | 54 | - | dBc | | SFDR to Nyquist | f <sub>CLK</sub> = 60MSPS, f <sub>OUT</sub> = 10.1MHz, 30MHz Span (Notes 4, 7) | - | 60 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 20.2MHz, 25MHz Span (Notes 4, 7) | - | 53 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 5.02MHz, 25MHz Span (Notes 4, 7) | - | 67 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 2.51MHz, 25MHz Span (Notes 4, 7) | - | 68 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 1.00MHz, 25MHz Span (Notes 4, 7) | - | 68 | - | dBc | | | f <sub>CLK</sub> = 25MSPS, f <sub>OUT</sub> = 5.02MHz, 25MHz Span (Notes 4, 7) | - | 71 | - | dBc | | VOLTAGE REFERENCE | | | | | | | Internal Reference Voltage, V <sub>FSADJ</sub> | Voltage at Pin 18 with Internal Reference | 1.04 | 1.16 | 1.28 | V | | Internal Reference Voltage Drift | | - | ±60 | - | ppm/ <sup>O</sup> C | | Internal Reference Output Current Sink/Source Capability | | - | 0.1 | - | μА | | Reference Input Impedance | | - | 1 | - | ΜΩ | | Reference Input Multiplying Bandwidth | (Note 7) | - | 1.4 | - | MHz | | DIGITAL INPUTS D7-D0, CLK | | | | | | | Input Logic High Voltage with<br>5V Supply, V <sub>IH</sub> | (Note 3) | 3.5 | 5 | - | V | | Input Logic High Voltage with 3V Supply, V <sub>IH</sub> | (Note 3) | 2.1 | 3 | - | V | | Input Logic Low Voltage with<br>5V Supply, V <sub>IL</sub> | (Note 3) | - | 0 | 1.3 | V | | Input Logic Low Voltage with<br>3V Supply, V <sub>IL</sub> | (Note 3) | - | 0 | 0.9 | V | | Input Logic Current, I <sub>IH</sub> | | -10 | - | +10 | μА | | Input Logic Current, I <sub>IL</sub> | | -10 | - | +10 | μА | | Digital Input Capacitance, C <sub>IN</sub> | | _ | 5 | _ | pF | # $\textbf{Electrical Specifications} \quad \text{AV}_{DD} = \text{DV}_{DD} = +5\text{V}, \text{ V}_{REF} = \text{Internal 1.2V}, \text{ IOUTFS} = 20\text{mA}, \text{ T}_{A} = 25^{\circ}\text{C for All Typical Values} \quad \textbf{(Continued)}$ | | | T <sub>A</sub> = | $T_A = -40^{\circ}C \text{ TO } 85^{\circ}C$ | | | |------------------------------------------------------|----------------------------------|------------------|----------------------------------------------|------|---------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | | TIMING CHARACTERISTICS | | | 1 | | ' | | Data Setup Time, t <sub>SU</sub> | See Figure 3 (Note 3) | 3 | - | - | ns | | Data Hold Time, t <sub>HLD</sub> | See Figure 3 (Note 3) | 3 | - | - | ns | | Propagation Delay Time, t <sub>PD</sub> | See Figure 3 | - | 1 | - | ns | | CLK Pulse Width, t <sub>PW1</sub> , t <sub>PW2</sub> | See Figure 3 (Note 3) | 4 | - | - | ns | | POWER SUPPLY CHARACTERISTIC | CS CS | " | ı | | | | AV <sub>DD</sub> Power Supply | (Note 8, 9) | 2.7 | 5.0 | 5.5 | V | | DV <sub>DD</sub> Power Supply | (Note 8, 9) | 2.7 | 5.0 | 5.5 | V | | Analog Supply Current (I <sub>AVDD</sub> ) | 5V or 3V, IOUTFS = 20mA | - | 23 | 30 | mA | | | 5V or 3V, IOUTFS = 2mA | - | 4 | - | mA | | Digital Supply Current (I <sub>DVDD</sub> ) | 5V, IOUTFS = Don't Care (Note 5) | - | 3 | 5 | mA | | | 3V, IOUTFS = Don't Care (Note 5) | - | 1.5 | - | mA | | Supply Current (I <sub>AVDD</sub> ) Sleep Mode | 5V or 3V, IOUTFS = Don't Care | - | 1.6 | 3 | mA | | Power Dissipation | 5V, IOUTFS = 20mA (Note 6) | - | 165 | - | mW | | | 5V, IOUTFS = 20mA (Note 10) | - | 150 | - | mW | | | 5V, IOUTFS = 2mA (Note 6) | - | 70 | - | mW | | | 3.3V, IOUTFS = 20mA (Note 10) | - | 75 | - | mW | | | 3V, IOUTFS = 20mA (Note 6) | - | 85 | - | mW | | | 3V, IOUTFS = 20mA (Note 10) | - | 67 | - | mW | | | 3V, IOUTFS = 2mA (Note 6) | - | 27 | - | mW | | Power Supply Rejection | Single Supply (Note 7) | -0.2 | - | +0.2 | % FSR/V | #### NOTES: - Gain Error measured as the error in the ratio between the full scale output current and the current through R<sub>SET</sub> (typically 625μA). Ideally the ratio should be 32. - 3. Parameter guaranteed by design or characterization and not production tested. - 4. Spectral measurements made with differential transformer coupled output and no external filtering. - 5. Measured with the clock at 50MSPS and the output frequency at 1MHz. - 6. Measured with the clock at 100MSPS and the output frequency at 40MHz. - 7. See 'Definition of Specifications'. - It is recommended that the output current be reduced to 12mA or less to maintain optimum performance for operation below 3V. DV<sub>DD</sub> and AV<sub>DD</sub> do not have to be equal. - 9. For operation above 125MHz, it is recommended that the power supply be 3.3V or greater. The part is functional with the clock above 125MSPS and the power supply below 3.3V, but performance is degraded. - 10. Measured with the clock at 60MSPS and the output frequency at 10MHz. # **Timing Diagrams** FIGURE 1. OUTPUT SETTLING TIME DIAGRAM FIGURE 2. PEAK GLITCH AREA (SINGLET) MEASUREMENT METHOD FIGURE 3. PROPAGATION DELAY, SETUP TIME, HOLD TIME AND MINIMUM PULSE WIDTH DIAGRAM # **Definition of Specifications** **Integral Linearity Error, INL,** is the measure of the worst case point that deviates from a best fit straight line of data values along the transfer curve. **Differential Linearity Error, DNL**, is the measure of the step size output deviation from code to code. Ideally the step size should be 1 LSB. A DNL specification of 1 LSB or less guarantees monotonicity. Output Settling Time, is the time required for the output voltage to settle to within a specified error band measured from the beginning of the output transition. In the case of the HI5660, the measurement was done by switching from code 0 to 64, or quarter scale. Termination impedance was $25\Omega$ due to the parallel resistance of the output $50\Omega$ and the oscilloscope's $50\Omega$ input. This also aids the ability to resolve the specified error band without overdriving the oscilloscope. **Singlet Glitch Area**, is the switching transient appearing on the output during a code transition. It is measured as the area under the overshoot portion of the curve and is expressed as a Volt-Time specification. **Full Scale Gain Error**, is the error from an ideal ratio of 32 between the output current and the full scale adjust current (through R<sub>SFT</sub>). **Full Scale Gain Drift,** is measured by setting the data inputs to all ones and measuring the output voltage through a known resistance as the temperature is varied from $T_{MIN}$ to $T_{MAX}$ . It is defined as the maximum *deviation* from the *value* measured at room temperature to the *value* measured at either $T_{MIN}$ or $M_{MAX}$ . The units are ppm of FSR (full scale range) per degree C. **Total Harmonic Distortion, THD**, is the ratio of the DAC output fundamental to the RMS sum of the first five harmonics. **Spurious Free Dynamic Range, SFDR**, is the amplitude difference from the fundamental to the largest harmonically or non-harmonically related spur within the specified window. **Output Voltage Compliance Range,** is the voltage limit imposed on the output. The output impedance load should be chosen such that the voltage developed does not violate the compliance range. **Offset Error,** is measured by setting the data inputs to all zeros and measuring the output voltage through a known resistance. Offset error is defined as the maximum *deviation* of the output current from a value of 0mA. **Offset Drift,** is measured by setting the data inputs to all zeros and measuring the output voltage through a known resistance as the temperature is varied from $T_{MIN}$ to $_{MAX}$ . It is defined as the maximum *deviation* from the *value* measured at room temperature to the *value* measured at either $T_{MIN}$ or $T_{MAX}$ . The units are ppm of FSR (full scale range) per degree C. **Power Supply Rejection,** is measured using a single power supply. Its nominal +5V is varied $\pm10\%$ and the change in the DAC full scale output is noted. Reference Input Multiplying Bandwidth, is defined as the 3dB bandwidth of the voltage reference input. It is measured by using a sinusoidal waveform as the external reference with the digital inputs set to all 1s. The frequency is increased until the amplitude of the output waveform is 0.707 of its original value. **Internal Reference Voltage Drift,** is defined as the maximum deviation from the value measured at room temperature to the value measured at either $T_{MIN}$ or $T_{MAX}$ . The units are ppm per degree C. # **Detailed Description** The HI5660 is an 8-bit, current out, CMOS, digital to analog converter. Its maximum update rate is 125MSPS and can be powered by either single or dual power supplies in the recommended range of +3V to +5V. It consumes less than 165mW of power when using a +5V supply with the data switching at 100MSPS. The architecture is based on a segmented current source arrangement that reduces glitch by reducing the amount of current switching at any one time. The five MSBs are represented by 31 major current sources of equivalent current. The three LSBs are comprised of binary weighted current sources. Consider an input pattern to the converter which ramps through all the codes from 0 to 255. The three LSB current sources would begin to count up. When they reached the all high state (decimal value of 7) and needed to count to the next code, they would all turn off and the first major current source would turn on. To continue counting upward, the 3 LSBs would count up another 7 codes, and then the next major current source would turn on and the three LSBs would all turn off. The process of the single, equivalent, major current source turning on and the three LSBs turning off each time the converter reaches another 7 codes greatly reduces the glitch at any one switching point. In previous architectures that contained all binary weighted current sources or a binary weighted resistor ladder, the converter might have a substantially larger amount of current turning on and off at certain, worst-case transition points such as midscale and quarter scale transitions. By greatly reducing the amount of current switching at certain 'major' transitions, the overall glitch of the converter is dramatically reduced. improving settling times and transient problems. ## Digital Inputs and Termination The HI5660 digital inputs are guaranteed to CMOS levels. However, TTL compatibility can be achieved by lowering the supply voltage to 3V due to the digital threshold of the input buffer being approximately half of the supply voltage. The internal register is updated on the rising edge of the clock. To minimize reflections, proper termination should be implemented. If the lines driving the clock and the digital inputs are $50\Omega$ lines, then $50\Omega$ termination resistors should be placed as close to the converter inputs as possible connected to the digital ground plane (if separate grounds are used). ## Ground Plane(s) If separate digital and analog ground planes are used, then all of the digital functions of the device and their corresponding components should be over the digital ground plane and terminated to the digital ground plane. The same is true for the analog components and the analog ground plane. #### Noise Reduction To minimize power supply noise, $0.1\mu F$ capacitors should be placed as close as possible to the converter's power supply pins, $AV_{DD}$ and $DV_{DD}$ . Also, should the layout be designed using separate digital and analog ground planes, these capacitors should be terminated to the digital ground for $DV_{DD}$ and to the analog ground for $AV_{DD}$ . Additional filtering of the power supplies on the board is recommended. ### Voltage Reference The internal voltage reference of the device has a nominal value of +1.2V with a $\pm 60$ ppm/°C drift coefficient over the full temperature range of the converter. It is recommended that a 0.1 $\mu$ F capacitor be placed as close as possible to the REFIO pin, connected to the analog ground. The REFLO pin (16) selects the reference. The internal reference can be selected if pin 16 is tied low (ground). If an external reference is desired, then pin 16 should be tied high (to the analog supply voltage) and the external reference driven into REFIO, pin 17. The full scale output current of the converter is a function of the voltage reference used and the value of $R_{SET}$ . $I_{OUT}$ should be within the 2mA to 20mA range, through operation below 2mA is possible, with performance degradation. If the internal reference is used, $V_{FSADJ}$ will equal approximately 1.16V (pin 18). If an external reference is used, $V_{FSADJ}$ will equal the external reference. The calculation for $I_{OUT}$ (full scale) is: I<sub>OUT</sub> (Full Scale) = (V<sub>FSAD,I</sub>/R<sub>SFT</sub>)x 32. If the full scale output current is set to 20mA by using the internal voltage reference (1.16V) and a 1.86k $\Omega$ RSET resistor, then the input coding to output current will resemble the following: TABLE 1. INPUT CODING vs OUTPUT CURRENT | INPUT CODE (D7-D0) | IOUTA (mA) | IOUTB (mA) | |--------------------|------------|------------| | 1111 1111 | 20 | 0 | | 1000 0000 | 10 | 10 | | 0000 0000 | 0 | 20 | ### **Outputs** IOUTA and IOUTB are complementary current outputs. The sum of the two currents is always equal to the full scale output current minus one LSB. If single ended use is desired, a load resistor can be used to convert the output current to a voltage. It is recommended that the unused output be either grounded or equally terminated. The voltage developed at the output must not violate the output voltage compliance range of -0.3V to 1.25V. R<sub>LOAD</sub> should be chosen so that the desired output voltage is produced in conjunction with the output full scale current, which is described above in the 'Reference' section. If a known line impedance is to be driven, then the output load resistor should be chosen to match this impedance. The output voltage equation is: These outputs can be used in a differential-to-single-ended arrangement to achieve better harmonic rejection. The SFDR measurements in this data sheet were performed with a 1:1 transformer on the output of the DAC (see Figure 1). With the center tap grounded, the output swing of pins 21 and 22 will be biased at zero volts. It is important to note here that the negative voltage output compliance range limit is -300mV, imposing a maximum of $600 \text{mV}_{P-P}$ amplitude with this configuration. The loading as shown in Figure 1 will result in a 500 mV signal at the output of the transformer if the full scale output current of the DAC is set to 20 mA. FIGURE 4. $V_{OUT}$ = 2 x $I_{OUT}$ x $R_{EQ}$ , where $R_{EQ}$ is ~12.5 $\Omega$ . # Pin Descriptions | PIN NO. | PIN NAME | PIN DESCRIPTION | |---------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1-8 | D7 (MSB) Through<br>D0 (LSB) | Digital Data Bit 7 (Most Significant Bit) through Digital Data Bit 0, (Least Significant Bit). | | 9-14 | DCOM | Connect to digital ground. | | 15 | SLEEP | Control Pin for Power-Down mode. Sleep Mode is active high; Connect to ground for Normal Mode. Sleep pin has internal 20µA active pulldown current. | | 16 | REFLO | Connect to analog ground to enable internal 1.2V reference or connect to AV <sub>DD</sub> to disable internal reference. | | 17 | REFIO | Reference voltage input if internal reference is disabled. Reference voltage output if internal reference is enabled. Use $0.1 \mu F$ cap to ground when internal reference is enabled. | | 18 | FSADJ | Full Scale Current Adjust. Use a resistor to ground to adjust full scale output current. Full Scale Output Current = 32 x V <sub>FSADJ</sub> /R <sub>SET</sub> . | | 19 | COMP1 | For use in reducing bandwidth/noise. Recommended: connect 0.1µF to AV <sub>DD</sub> . | | 20 | ACOM | Analog Ground. | | 21 | IOUTB | The complimentary current output of the device. Full scale output current is achieved when all input bits are set to binary 0. | | 22 | IOUTA | Current output of the device. Full scale output current is achieved when all input bits are set to binary 1. | | 23 | NC | Internally connected to ACOM via a resistor. Recommend leave disconnected. Adding a capacitor to ACOM for upward compatibility is valid. Grounding to ACOM is valid. (For upward compatibility to 12-bit and 14-bit devices, pin 23 needs the ability to have a $0.1\mu F$ capacitor to ACOM.) | | 24 | AV <sub>DD</sub> | Analog Supply (+3V to +5V). | | 25 | NC | No Connect (for upward compatibility to 12 and 14b, pin 25 needs to be grounded to ACOM). | | 26 | DCOM | Digital Ground. | | 27 | DV <sub>DD</sub> | Digital Supply (+3V to +5V). | | 28 | CLK | Input for clock. Positive edge of clock latches data. | © Copyright Intersil Americas LLC 2000-2004. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners. For additional products, see <a href="https://www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a> Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a> Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! ## Наши преимущества: - Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов: - Поставка более 17-ти миллионов наименований электронных компонентов; - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001: - Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну; - Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела: - Подбор оптимального решения, техническое обоснование при выборе компонента; - Подбор аналогов; - Консультации по применению компонента; - Поставка образцов и прототипов; - Техническая поддержка проекта; - Защита от снятия компонента с производства. #### Как с нами связаться **Телефон:** 8 (812) 309 58 32 (многоканальный) Факс: 8 (812) 320-02-42 Электронная почта: org@eplast1.ru Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.