# 98 dB, 96 kHz, Multi-Bit Audio A/D Converter #### **Features** - ♦ Advanced Multi-Bit ΔΣ Architecture - ♦ 24-bit Conversion - ♦ Supports Audio Sample Rates Up to 108 kHz - 98 dB Dynamic Range at 5 V - ♦ -92 dB THD+N at 5 V - Low-Latency Digital Filter - ♦ High-Pass Filter to Remove DC Offsets - ♦ Single +3.3 V or +5 V Power Supply - Power Consumption < 40 mW at 3.3 V</li> - Master or Slave Operation - Slave Mode Speed Auto-Detect - Master Mode Default Settings - ♦ 256x or 384x MCLK/LRCK Ratio - ♦ CS5343 Supports I<sup>2</sup>S Audio Format - ♦ CS5344 Supports Left-Justified Audio Format ## **General Description** The CS5343/4 is a complete analog-to-digital converter for digital audio systems. It performs sampling, analog-to-digital conversion, and anti-alias filtering, generating 24-bit values for both left and right inputs in serial form at sample rates up to 108 kHz per channel. The CS5343/4 uses a 3rd-order, multi-bit Delta-Sigma modulator followed by a digital filter, which removes the need for an external anti-alias filter. The CS5343/4 also features a high-impedance sampling network which eliminates costly external components such as op-amps. The CS5343/4 is available in a 10-pin TSSOP package for both Commercial (-40° to +85° C) and Automotive grades (-40° to +105° C). The CDB5343 Customer Demonstration Board is also available for device evaluation and implementation suggestions. Please refer to the "Ordering Information" on page 19 for complete details. The CS5343/4 is ideal for audio systems requiring wide dynamic range, negligible distortion and low noise, such as set-top boxes, DVD-karaoke players, DVD recorders. A/V receivers, and automotive applications. # TABLE OF CONTENTS | 1. PIN DESCRIPTIONS | | |--------------------------------------------------|----| | 2. CHARACTERISTICS AND SPECIFICATIONS | 4 | | RECOMMENDED OPERATING CONDITIONS | 4 | | ABSOLUTE MAXIMUM RATINGS | | | ANALOG CHARACTERISTICS - COMMERCIAL GRADE (-CZZ) | | | ANALOG CHARACTERISTICS - AUTOMOTIVE GRADE (-DZZ) | 6 | | DIGITAL FILTER CHARACTERISTICS | | | DC ELECTRICAL CHARACTERISTICS | 7 | | DIGITAL CHARACTERISTICS | | | SYSTEM CLOCKING AND SERIAL AUDIO INTERFACE | | | 3. TYPICAL CONNECTION DIAGRAM | | | 4. APPLICATIONS | | | 4.1 Operation as Clock Master or Slave | | | 4.1.1 Slave Mode Operation | 12 | | 4.1.2 Master Mode Operation | | | 4.1.2.1 Master Mode Speed Selection | | | 4.1.3 Master Clock | | | 4.2 Serial Audio Interface | | | 4.3 Digital Interface | | | 4.4 Analog Connections | | | 4.4.1 Component Values | | | 4.5 Grounding and Power Supply Decoupling | | | 4.6 Synchronization of Multiple Devices | | | 5. FILTER PLOTS - ALL SPEED MODES | | | 6. PARAMETER DEFINITIONS | | | 7. PACKAGE DIMENSIONS | | | THERMAL CHARACTERISTICS | | | 8. ORDERING INFORMATION | 19 | | 9. REVISION HISTORY | 20 | # 1. PIN DESCRIPTIONS | Pin Name | Pin # | Pin Description | |--------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SDOUT | 1 | <b>Serial Audio Data Output</b> ( <i>Output</i> ) - Output for two's complement serial audio data. Also selects Master or Slave Mode; See Section 4.1 on page 12 for details. | | SCLK | 2 | Serial Clock (Input/Output) - Serial clock for the serial audio interface. | | LRCK | 3 | <b>Left Right Clock</b> ( <i>Input/Output</i> ) - Determines which channel, Left or Right, is currently active on the serial audio data line. | | MCLK | 4 | Master Clock (Input) - Clock source for the delta-sigma modulator and digital filters. | | FILT+ | 5 | Positive Voltage Reference (Output) - Positive reference voltage for the internal sampling circuits. | | AINL<br>AINR | 6<br>8 | <b>Analog Input</b> ( <i>Input</i> ) - The full-scale analog input level is specified in the Analog Characteristics specification table. | | VQ | 7 | Quiescent Voltage (Output) - Filter connection for the internal quiescent reference voltage. | | GND | 9 | Ground (Input) - Ground reference. Must be connected to analog ground. | | VA | 10 | Power (Input) - Positive power supply for the digital and analog sections. | # 2. CHARACTERISTICS AND SPECIFICATIONS ## RECOMMENDED OPERATING CONDITIONS GND = 0 V, all voltages with respect to GND. | Parameter | | Symbol | Min | Тур | Max | Unit | |-------------------------------|----------------------------------------|--------|-------------|------------|-------------|--------| | Power Supplies | | VA | 3.1<br>4.75 | 3.3<br>5.0 | 3.5<br>5.25 | V<br>V | | Ambient Operating Temperature | Commercial (-CZZ)<br>Automotive (-DZZ) | , , , | -40<br>-40 | - | 85<br>105 | °C | ## **ABSOLUTE MAXIMUM RATINGS** GND = 0 V, all voltages with respect to GND. (Note 1) | Parameter | Symbol | Min | Max | Unit | |-----------------------------------------------|------------------|------|--------|------| | DC Power Supplies | VA | -0.3 | +6.0 | V | | Input Current (Note 2) | l <sub>in</sub> | -10 | +10 | mA | | Input Voltage (Note 3) | V <sub>IN</sub> | -0.7 | VA+0.7 | V | | Ambient Operating Temperature (Power Applied) | T <sub>A</sub> | -50 | +115 | °C | | Storage Temperature | T <sub>stg</sub> | -65 | +150 | °C | #### Notes: - 1. Operation beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes. - 2. Any pin except supplies. Transient currents of up to ±100 mA on the analog input pins will not cause SCR latch-up. - 3. The maximum over/under voltage is limited by the input current. # **ANALOG CHARACTERISTICS - COMMERCIAL GRADE (-CZZ)** Test conditions (unless otherwise specified): $T_A$ = 25° C; Input test signal is a 997 Hz sine wave through recommended inputs as seen in Figure 6 on page 14; source impedance less than or equal to 2.5 k $\Omega$ ; valid with FILT+ and VQ components as shown in Figure 3 on page 11; measurement bandwidth is 10 Hz to 20 kHz; Fs = 48 kHz or 96 kHz. | Dynamic Performance for Commercial Grade | | le | ٧ | A = 3.3 | V | \ | <b>VA = 5.0 V</b> | | | |------------------------------------------|---------------------------------------|--------|-------------|-------------------|---------------|-------------|-------------------|---------------|----------------| | | | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | Dynamic Range | A-weighted unweighted | | 91<br>88 | 94<br>91 | - | 95<br>92 | 98<br>95 | - | dB<br>dB | | Total Harmonic Distortion + Noise | (Note 4)<br>-1 dB<br>-20 dB<br>-60 dB | THD+N | -<br>-<br>- | -89<br>-71<br>-31 | -86<br>-<br>- | -<br>-<br>- | -92<br>-75<br>-35 | -89<br>-<br>- | dB<br>dB<br>dB | | Dynamic Performance for Cor | nmercial Grad | le | | VA = | 3.3 V an | d VA = | 5.0 V | | | | | | | М | in | Ту | γp | Ma | ax | Unit | | Interchannel Isolation | | | | - | 9 | 0 | - | - | dB | | DC Accuracy | | | | | | | | | | | Interchannel Gain Mismatch | | | | - | - | • | 0. | .1 | dB | | Gain Error | | | - | 3 | - | | + | 3 | % | | Gain Drift | | | | - | ±1 | 00 | - | - | ppm/°C | | Analog Input Characteristics | | | | | | | | | | | Full-scale Input Voltage | VA = 3.3 V nom | | 0.56 | O*VA | 0.568 | 3*VA | 0.57 | 5*VA | Vpp | | Full-scale Input Voltage | VA = 5 V nom | | 0.55 | 2*VA | 0.559 | 9*VA | 0.56 | 7*VA | Vpp | | Input Impedance | | | | · | 7. | 5 | - | = | ΜΩ | #### Notes: 4. Referred to the typical full-scale input voltage # **ANALOG CHARACTERISTICS - AUTOMOTIVE GRADE (-DZZ)** Test conditions (unless otherwise specified): $T_A = -40^\circ$ C to 85° C; Input test signal is a 997 Hz sine wave through recommended inputs as seen in Figure 6 on page 14; source impedance less than or equal to 2.5 k $\Omega$ ; valid with FILT+ and VQ components as shown in Figure 3 on page 11; measurement bandwidth is 10 Hz to 20 kHz; Fs = 48 kHz or 96 kHz. | Dynamic Performance for Auto | Dynamic Performance for Automotive Grade | | | 3.1 to 3 | 3.5 V | 5 V VA = 4.75 to 5.2 | | | | |-----------------------------------|------------------------------------------|--------|-------------|-------------------|---------------|----------------------|-------------------|---------------|----------------| | | | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | Dynamic Range | A-weighted unweighted | | 86<br>83 | 94<br>91 | - | 90<br>87 | 98<br>95 | - | dB<br>dB | | Total Harmonic Distortion + Noise | (Note 5)<br>-1 dB<br>-20 dB<br>-60 dB | THD+N | -<br>-<br>- | -88<br>-71<br>-31 | -76<br>-<br>- | | -91<br>-75<br>-35 | -84<br>-<br>- | dB<br>dB<br>dB | | Dynamic Performance for Auto | motive Grade | 9 | VA = 3. | 1 V to 3 | .5 V and | <i>VA</i> = 4 | 1.75 V to | 5.25 V | | | | | | M | lin | Ту | γp | M | ax | Unit | | Interchannel Isolation | | | | - | 9 | 0 | | - | dB | | DC Accuracy | | | | | | | | | | | Interchannel Gain Mismatch | | | | - | - | | 0 | .1 | dB | | Gain Error | | | _ | 3 | - | | + | 3 | % | | Gain Drift | | | | - | ±1 | 00 | | _ | ppm/°C | | Analog Input Characteristics | | | | | | | | | | | Full-scale Input Voltage VA = | = 3.1 V to 3.5 V | | 0.52 | 3*VA | 0.567 | 7*VA | 0.61 | 2*VA | Vpp | | Full-scale Input Voltage VA = 4 | .75 V to 5.25 V | | 0.54 | 3*VA | 0.560 | )*VA | 0.57 | 3*VA | Vpp | | Input Impedance | | | | - | 7. | 5 | | _ | $M\Omega$ | #### Notes: 5. Referred to the typical full-scale input voltage # **DIGITAL FILTER CHARACTERISTICS** | | Parameter | | Symbol | Min | Тур | Max | Unit | |---------------------------|--------------------|----------|-----------------|--------|-------|-------|------| | All Speed Modes | | | l . | | | | | | Passband | (-0.1 dB) | | | 0 | - | 0.489 | Fs | | Passband Ripple | | | | -0.031 | - | 0.031 | dB | | Stopband | | | | 0.560 | - | - | Fs | | Stopband Attenuation | | | | 60 | - | - | dB | | Total Group Delay (Fs = C | utput Sample Rate) | | t <sub>gd</sub> | - | 12/Fs | - | S | | High-Pass Filter Char | acteristics | | | | | | | | Frequency Response | -3.0 dB | | | - | 1 | - | Hz | | | -0.13 dB | (Note 6) | | | 20 | - | Hz | | Phase Deviation | @ 20 Hz | (Note 6) | | - | 10 | - | Deg | | Passband Ripple | | | | - | - | 0 | dB | #### Notes: 6. Response shown is for Fs equal to 48 kHz. Filter characteristics scale with Fs. # DC ELECTRICAL CHARACTERISTICS GND = 0 V, all voltages with respect to 0 V. MCLK=12.288 MHz; Master Mode. | | | | | V | A = 3.3 | V | V | 'A = 5.0 | V | | |--------------------------------|------------------|----------------|----------------|-----|---------|------|-----|----------|-----|------| | Pai | rameter | | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | Power Supply Current | (Normal ( | Operation) | I <sub>A</sub> | - | 11 | 15 | - | 12 | 17 | mA | | Power Supply Current | (Power-Down | Mode) (Note 7) | I <sub>A</sub> | - | 10 | - | - | 40 | - | uA | | Power Consumption | (Nor | mal Operation) | - | - | 36 | 50 | - | 60 | 85 | mW | | | (Power-Down I | Mode) (Note 7) | - | - | <1 | - | - | <1 | - | mW | | Pai | rameter | | Symbol | N | lin | Ту | /p | Ma | ax | Unit | | Power Supply Rejection Ra | tio (1 kHz) | (Note 8) | PSRR | | - | 6 | 5 | - | - | dB | | V <sub>Q</sub> Nominal Voltage | | | | | - | 0.44 | xVA | _ | - | V | | Output Impedance | | | | | - | 2 | 5 | - | - | kΩ | | Filt+ Nominal Voltage | | | | - | V | Ά | _ | | V | | | Output Impedance | | | | - | 22 | 20 | - | - | kΩ | | | Maximum allowable DC curi | rent source/sink | | | | - | 2. | .5 | - | - | uA | #### Notes: - 7. Device enters power-down mode when MCLK is held static. - 8. Valid with the recommended capacitor values on FILT+ and VQ as shown in the Typical Connection Diagram. # **DIGITAL CHARACTERISTICS** | Parameter | | Symbol | Min | Тур | Max | Units | |----------------------------------------------------|-----------|-----------------|-----|-----|-----|-------| | High-Level Input Voltage | (% of VA) | V <sub>IH</sub> | 60 | - | = | % | | Low-Level Input Voltage | (% of VA) | $V_{IL}$ | - | - | 30 | % | | High-Level Output Voltage at $I_0$ = 500 μA | (% of VA) | V <sub>OH</sub> | 70 | - | - | % | | Low-Level Output Voltage at I <sub>o</sub> =500 μA | (% of VA) | $V_{OL}$ | - | - | 15 | % | | Input Leakage Current | | l <sub>in</sub> | -10 | - | 10 | μΑ | # SYSTEM CLOCKING AND SERIAL AUDIO INTERFACE Logic "0" = GND = 0 V; Logic "1" = VA, $C_L$ = 20 pF. | F | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------|----------------------------------|--------------------|--------------------------|-----|-----------|------------| | Master Mode | | | l | | | 1 | | MCLK Period | (Double-Speed, 384x Mode) | t <sub>clkw</sub> | 24 | - | 30 | ns | | | (Double-Speed, 192x Mode) | | 48 | - | 60 | ns | | | (Double-Speed, 256x Mode) | | 36 | - | 45 | ns | | | (Double-Speed, 128x Mode) | | 72 | - | 90 | ns | | | (Single-Speed, 768x Mode) | | 24 | - | 30 | ns | | | (Single-Speed, 384x Mode) | | 48 | - | 60 | ns | | | (Single-Speed, 384x Mode) | | 108 | - | 651 | ns | | | (Single-Speed, 512x Mode) | | 36 | - | 45 | ns | | | (Single-Speed, 256x Mode) | | 72 | - | 90 | ns | | | (Single-Speed, 256x Mode) | | 162 | - | 977 | ns | | MCLK Duty Cycle | | | 40 | 50 | 60 | % | | Output Sample Rate | (Single-Speed) | | 4 | - | 24 | kHz | | | (Single-Speed)<br>(Double-Speed) | Fs | 43<br>86 | - | 54<br>108 | kHz<br>kHz | | LRCK Duty Cycle | (Double-Speed) | | - | 50 | - | % | | SCLK Duty Cycle | | | _ | 50 | _ | % | | SDOUT valid before SCL | K risina | t <sub>stp</sub> | 10 | - | _ | ns | | SDOUT valid after SCLK | · · | t <sub>hld</sub> | 40 | _ | _ | ns | | SCLK falling to LRCK edg | • | t <sub>slrd</sub> | -20 | _ | 20 | ns | | Slave Mode | | Siliu | | | | L | | MCLK Period | (Double-Speed, 384x Mode) | t <sub>clkw</sub> | 24 | - | 30 | ns | | | (Double-Speed, 192x Mode) | Circu | 48 | - | 60 | ns | | | (Double-Speed, 256x Mode) | | 36 | - | 45 | ns | | | (Double-Speed, 128x Mode) | | 72 | - | 90 | ns | | | (Single-Speed, 768x Mode) | | 24 | - | 325 | ns | | | (Single-Speed, 384x Mode) | | 48 | - | 651 | ns | | | (Single-Speed, 512x Mode) | | 36 | - | 488 | ns | | | (Single-Speed, 256x Mode) | | 72 | - | 976 | ns | | MCLK Duty Cycle | | | 40 | 50 | 60 | % | | Input Sample Rate | (Single-Speed) | Fs | 4 | - | 54 | kHz | | | (Double-Speed) | 13 | 86 | - | 108 | kHz | | LRCK Duty Cycle | | | 40 | 50 | 60 | % | | SCLK Period | | t <sub>sclkw</sub> | $\frac{1}{64 \times Fs}$ | - | - | ns | | SCLK Duty Cycle | | | 45 | 50 | 55 | % | | SDOUT valid before SCL | K rising | t <sub>stp</sub> | 10 | - | - | ns | | SDOUT valid after SCLK | rising | t <sub>hld</sub> | 40 | - | - | ns | | SCLK falling to LRCK edg | ge | t <sub>slrd</sub> | -20 | - | 20 | ns | Figure 1. CS5343 I<sup>2</sup>S Serial Audio Interface Figure 2. CS5344 Left-Justified Serial Audio Interface # 3. TYPICAL CONNECTION DIAGRAM Figure 3. Typical Connection Diagram ## 4. APPLICATIONS ## 4.1 Operation as Clock Master or Slave The CS5343/4 supports operation as either a clock master or slave. As a clock master, the left/right and serial clocks are synchronously generated on-chip and output on the LRCK and SCLK pins, respectively. As a clock slave, the LRCK and SCLK pins are always inputs and require external generation of the left/right and serial clocks. The selection of clock master or slave is made via a 10 k $\Omega$ pull-up resistor from SDOUT to VA for Master Mode selection or via a 10 k $\Omega$ pull-down resistor from SDOUT to GND for Slave Mode selection, as shown in Table 1. | Mode | Selection | |-------------|-------------------------------------------------| | Master Mode | 10 k $\Omega$ pull-up resistor from SDOUT to VA | | Slave Mode | 10 kΩ pull-down resistor from SDOUT to GND | Table 1. Master/Slave Mode Selection ## 4.1.1 Slave Mode Operation A unique feature of the CS5343/4 is the automatic selection of either Single- or Double-Speed Mode when acting as a clock slave. The auto-mode selection feature supports all standard audio sample rates from 4 to 108 kHz. Please refer to Table 2 for supported sample rate ranges in Slave Mode. | Speed Mode | MCLK/LRCK<br>Ratio | SCLK/LRCK<br>Ratio | Input Sample Rate Range (kHz) | |-------------------|--------------------|--------------------|-------------------------------| | | 256x | 64 | 4 - 54 | | Cingle Cheed Mede | 512x | 64 | 4 - 54 | | Single-Speed Mode | 384x | 48, 64 | 4 - 54 | | | 768x | 48, 64 | 4 - 54 | | | 128x | 64 | 86 - 108 | | Double Speed Mede | 256x | 64 | 86 - 108 | | Double-Speed Mode | 192x | 48, 64 | 86 - 108 | | | 384x | 48, 64 | 86 - 108 | Table 2. Speed Modes and the Associated Sample Rates (Fs) in Slave Mode ### 4.1.2 Master Mode Operation As clock Master, the CS5343/4 generates LRCK and SCLK synchronously on-chip. Table 3 shows the available sample rates and associated clock ratios in Master Mode. | Speed Mode | MCLK/LRCK<br>Ratio | SCLK/LRCK<br>Ratio | Input Sample Rate Range (kHz) | |-------------------|--------------------|--------------------|-------------------------------| | | 256x | 64 | 4 - 24, 43 - 54 | | Single-Speed Mode | 512x | 64 | 43 - 54 | | Single-Speed Mode | 384x | 64 | 4 - 24, 43 - 54 | | | 768x | 64 | 43 - 54 | | Double-Speed Mode | 128x | 64 | 86 - 108 | | | 256x | 64 | 86 - 108 | | | 192x | 64 | 86 - 108 | | | 384x | 64 | 86 - 108 | Table 3. Speed Modes and the Associated Sample Rates (Fs) in Master Mode ## 4.1.2.1 Master Mode Speed Selection During power-up in Master Mode, the LRCK and SCLK pins are inputs to configure speed mode and the output clock ratio. The LRCK pin is pulled low internally to select Single-Speed Mode by default, but Double-Speed Mode is accessed with a 10 k $\Omega$ pull-up resistor from LRCK to VA as shown in Table 4. Similarly, the SCLK pin is internally pulled-low by default to select a 256x/512x MCLK/LRCK ratio, but a MCLK/LRCK ratio of 348x/768x is accessed with a 10 k $\Omega$ pull-up resistor from SCLK to VA as shown in Table 4. Following the power-up routine, the LRCK and SCLK pins become clock outputs. | Pin | Resistor Option | Clock Configuration | | | |------|------------------------------------|------------------------------------|--|--| | LRCK | Internal Pull-Down to GND (100 kΩ) | Single-Speed Mode (default) | | | | LKCK | External Pull-Up to VA (10 kΩ) | Double-Speed Mode | | | | SCLK | Internal Pull-Down to GND (100 kΩ) | 128x/256x/512x MCLK/LRCK (default) | | | | SOLK | External Pull-Up to VA (10 kΩ) | 192x/384x/768x MCLK/LRCK | | | Table 4. Speed Mode Selection in Master Mode #### 4.1.3 Master Clock The CS5343/4 requires a Master clock (MCLK) which runs the internal sampling circuits and digital filters. There is an internal automatic MCLK divider which is activated based on the input frequency of MCLK. This divider selection allows the high and low MCLK speeds in a given speed mode (i.e. 256x and 512x in SSM). Table 4 lists some common audio output sample rates and the required MCLK frequency. | | Master and Slave Mode | | | | | | | |-----------------------|-----------------------|--------|-----------|------------|---------|--|--| | Sample Rate (kHz) | Speed Mode | MCLK | (MHz) | MCLK (MHz) | | | | | Sample Nate (KHZ) | | 256x | 512x | 384x | 768x | | | | 32 (*Slave Mode Only) | SSM | *8.192 | *16.384 | *12.288 | *24.576 | | | | 44.1 | SSM | 11.289 | 22.579 | 16.934 | 33.868 | | | | 48 | SSM | 12.288 | 24.576 | 18.432 | 36.864 | | | | Sample Rate (kHz) | Speed Mode | MCLK | MCLK(MHz) | | (MHz) | | | | Sample Nate (KHZ) | Speed Wode | 128x | 256x | 192x | 384x | | | | 88.2 | DSM | 11.289 | 22.579 | 16.934 | 33.868 | | | | 96 | DSM | 12.288 | 24.576 | 18.432 | 36.864 | | | Table 5. Common MCLK Frequencies in Master and Slave Modes #### 4.2 Serial Audio Interface The CS5343 output is serial data in I<sup>2</sup>S audio format and the CS5344 output is serial data in Left-Justified audio format. Figures 4 and 5 show the I<sup>2</sup>S and Left-Justified data relative to SCLK and LRCK. Additionally, Figures 1 and 2 display more information on the required timing for the serial audio interface format. For an overview of serial audio interface formats, please refer to Cirrus Application Note AN282. Figure 5. CS5344 Left-Justified Serial Audio Interface 23 22 5 9 8 7 6 5 4 3 2 1 0 #### 4.3 Digital Interface VA supplies power to both the analog and digital sections of the ADC, and also powers the serial port. Consequently, the digital interface logic level must equal VA to within the limits specified under "Digital Characteristics" on page 8. ## 4.4 Analog Connections The analog modulator samples the input signal at half of the internal master clock rate, or 6.144 MHz when MCLK = 12.288 MHz. The digital filter will reject signals within the stopband of the filter. However, there is no rejection for input signals which are multiples of the input sampling frequency ( $n \times 6.144$ MHz), where n=0,1,2,... Refer to Figure 6 which shows the recommended topology of the analog input network. The external shunt capacitor and internal input impedance form a single-pole RC filter to provide the appropriate filtering of noise at the modulator sampling frequency. Additionally, the 180 pF capacitor acts as a charge source for the internal sampling circuits. Capacitors of NPO or other high-quality dielectric will produce the best results while capacitors with a large voltage coefficient (such as general-purpose ceramics) can degrade signal linearity. Figure 6. CS5343/4 Analog Input Network #### 4.4.1 Component Values Three parameters determine the values of resistors R1 and R2 as shown in Figure 6: source impedance, attenuation, and input impedance. Table 6 shows the design equation used to determine these values. - Source Impedance: Source impedance is defined as the impedance as seen from the ADC looking back into the signal network. The ADC achieves optimal THD+N performance with a source impedance less than or equal to 2.5 kΩ. - Attenuation: The required attenuation factor depends on the magnitude of the input signal. The full-scale input voltage is specified under "Analog Characteristics Commercial Grade (-CZZ)" on page 5. The user should select values for R1 and R2 such that the magnitude of the incoming signal multiplied by the attenuation factor is less than or equal to the full-scale input voltage of the device. - Input Impedance: Input impedance is the impedance from the signal source to the ADC analog input pins, including the ADC. Because the ADC's input impedance (see the "Analog Characteristics Commercial Grade (-CZZ)" table on page 5) is several orders of magnitude larger than the resistor values typically used for the input attenuator, its contribution can be neglected when calculating the input impedance. Table 6 shows the input parameters and the associated design equations for the input attenuator. | Source Impedance | $\frac{(R1 \times R2)}{R1 + R2}$ | |--------------------|----------------------------------| | Attenuation Factor | $\frac{(R2)}{(R1+R2)}$ | | Input Impedance | (R1 + R2) | **Table 6. Analog Input Design Parameters** Figure 7 illustrates an example configuration using two 4.99 k $\Omega$ resistors in place of R1 and R2. Based on the discussion above, this circuit provides an optimal interface for both the ADC and the signal source. First, consumer equipment frequently requires an input impedance of 10 k $\Omega$ , which the 4.99 k $\Omega$ resistors provide. Second, this circuit will attenuate a typical line level voltage, 2 Vrms, to the full-scale input of the ADC, 1 Vrms when VA = 5 V. Finally, at 2.5 k $\Omega$ , the source impedance optimizes analog performance of the ADC. Figure 7. CS5343/4 Example Analog Input Network # 4.5 Grounding and Power Supply Decoupling As with any high-resolution converter, designing with the CS5343/4 requires careful attention to power supply and grounding arrangements if its potential performance is to be realized. Figure 3 shows the recommended power arrangements, with VA connected to a clean supply. Decoupling capacitors should be as near to the ADC as possible, with the low value ceramic capacitor being the nearest. All signals, especially clocks, should be kept away from the FILT+ and VQ pins in order to avoid unwanted coupling into the modulators. The FILT+ and VQ decoupling capacitors, particularly the 0.1 $\mu$ F, must be positioned to minimize the electrical path from FILT+ to GND. The CDB5343 evaluation board demonstrates the optimum layout and power supply arrangements. To minimize digital noise, connect the ADC digital outputs only to CMOS inputs. ## 4.6 Synchronization of Multiple Devices In systems where multiple ADCs are required, care must be taken to achieve simultaneous sampling. To ensure synchronous sampling, the MCLK, SCLK, and LRCK signals must be the same for all of the CS5343 and CS5344 devices in the system. # 5. FILTER PLOTS - ALL SPEED MODES Figure 8. Stopband Rejection Figure 10. Transition Band (Detail) Figure 9. Transition Band Figure 11. Passband Ripple ## 6. PARAMETER DEFINITIONS #### **Dynamic Range** The ratio of the rms value of the signal to the rms sum of all other spectral components over the specified bandwidth. Dynamic Range is a signal-to-noise ratio measurement over the specified bandwidth made with a -60 dBFS signal. 60 dB is added to resulting measurement to refer the measurement to full-scale. This technique ensures that the distortion components are below the noise level and do not affect the measurement. This measurement technique has been accepted by the Audio Engineering Society, AES17-1991, and the Electronic Industries Association of Japan, EIAJ CP-307. Expressed in decibels. #### Total Harmonic Distortion + Noise The ratio of the rms value of the signal to the rms sum of all other spectral components over the specified bandwidth (typically 10 Hz to 20 kHz), including distortion components. Expressed in decibels. Measured at -1 and -20 dBFS as suggested in AES17-1991 Annex A. #### **Frequency Response** A measure of the amplitude response variation from 10 Hz to 20 kHz relative to the amplitude response at 1 kHz. Units in decibels. #### Interchannel Isolation A measure of crosstalk between the left and right channels. Measured for each channel at the converter's output with no signal to the input under test and a full-scale signal applied to the other channel. Units in decibels. #### **Interchannel Gain Mismatch** The gain difference between left and right channels. Units in decibels. #### **Gain Error** The deviation from the nominal full-scale analog input for a full-scale digital output. #### **Gain Drift** The change in gain value with temperature. Units in ppm/°C. # 7. PACKAGE DIMENSIONS 10LD TSSOP (3 mm BODY) PACKAGE DRAWING (Note 1) | | INCHES | | | | NOTE | | | |-----|--------|------------|--------|------|----------|------|------| | DIM | MIN | NOM | MAX | MIN | NOM | MAX | | | Α | | | 0.0433 | | | 1.10 | | | A1 | 0 | | 0.0059 | 0 | | 0.15 | | | A2 | 0.0295 | | 0.0374 | 0.75 | | 0.95 | | | b | 0.0059 | | 0.0118 | 0.15 | | 0.30 | 4, 5 | | С | 0.0031 | | 0.0091 | 0.08 | | 0.23 | | | D | | 0.1181 BSC | | | 3.00 BSC | | 2 | | Е | | 0.1929 BSC | | | 4.90 BSC | | | | E1 | | 0.1181 BSC | | | 3.00 BSC | | 3 | | е | | 0.0197 BSC | | | 0.50 BSC | | | | L | 0.0157 | 0.0236 | 0.0315 | 0.40 | 0.60 | 0.80 | | | L1 | | 0.0374 REF | | | 0.95 REF | | | | μ | 0° | | 8° | 0° | | 8° | | Controlling Dimension is Millimeters #### Notes: - 1. Reference document: JEDEC MO-187 - 2. D does not include mold flash or protrusions, which is 0.15 mm max. per side. - 3. E1 does not include inter-lead flash or protrusions, which is 0.15 mm max per side. - 4. Dimension b does not include a total allowable dambar protrusion of 0.08 mm max. - 5. Exceptions to JEDEC dimension. # THERMAL CHARACTERISTICS | Parameter | | Symbol | Min | Тур | Max | Unit | |--------------------------------|----------------------------|-----------------------------------------------------------------------------|-----|------------|-----|------| | Allowable Junction Temperature | | $T_J$ | - | - | 135 | °C | | , | -layer PCB)<br>-layer PCB) | $\begin{array}{c} \theta_{\text{JA-4}} \\ \theta_{\text{JA-2}} \end{array}$ | - | 100<br>170 | - | °C/W | # 8. ORDERING INFORMATION | Product | Description | Package | Pb-Free | Grade | Temp Range | Container | Order # | |---------|-------------------------------------------------|----------|---------|------------|-----------------|-------------|-------------| | | 98 dB, Multi-Bit Audio | | | | | Rail | CS5343-CZZ | | CS5343 | A/D Converter,<br>I <sup>2</sup> S Audio Format | 10-TSSOP | Yes | Commercial | -40° to +85° C | Tape & Reel | CS5343-CZZR | | | 98 dB, Multi-Bit Audio | | | | | Rail | CS5343-DZZ | | CS5343 | A/D Converter,<br>I <sup>2</sup> S Audio Format | 10-TSSOP | Yes | Automotive | -40° to +105° C | Tape & Reel | CS5343-DZZR | | | 98 dB, Multi-Bit Audio | | | | | Rail | CS5344-CZZ | | CS5344 | A/D Converter,<br>Left-Justified Audio Format | 10-TSSOP | Yes | Commercial | -40° to +85° C | Tape & Reel | CS5344-CZZR | | | 98 dB, Multi-Bit Audio | | | | | Rail | CS5344-DZZ | | CS5344 | A/D Converter,<br>Left-Justified Audio Format | 10-TSSOP | Yes | Automotive | -40° to +105° C | Tape & Reel | CS5344-DZZR | | CDB5343 | CS5343 Evaluation Board | - | No | - | - | - | CDB5343 | # 9. REVISION HISTORY | Release | Changes | |---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F1 | Updated "Recommended Operating Conditions" on page 4 Updated specifications and limits for "Analog Characteristics - Commercial Grade (-CZZ)" on page 5 Updated specifications and limits for "Analog Characteristics - Automotive Grade (-DZZ)" on page 6 Corrected "Power Supply Current (Normal Operation)" on page 7 Increased specification for Slave-Mode "SDOUT valid after SCLK rising" on page 9 Corrected Section 4.1.2.1 on page 13 Updated Section 4.1.3 on page 13 | | F2 | Removed Fs < 43 kHz from master mode operation: -Updated master mode timing specifications in the "System Clocking and Serial Audio Interface" on page 9 -Updated Input Sample Rate Range in Table 3 on page 13 -Added note for "slave mode only" for Fs = 32 kHz in Table 5 on page 13. | | F3 | Updated Passband Ripple, Stopband Attenuation and Total Group Delay specs in "Digital Filter Characteristics" on page 7. | | F4 | Corrected a typographical error in Table 5, "Common MCLK Frequencies in Master and Slave Modes," on page 13. Changed 8.912 MHz to 8.192 MHz. | | F5 | Updated master mode MCLK period and output sample rate in "System Clocking and Serial Audio Interface" on page 9. Updated input sample rate range in "Master Mode Operation" on page 13. Updated legal text. | # **Contacting Cirrus Logic Support** For all product questions and inquiries, contact a Cirrus Logic Sales Representative. To find one nearest you, go to www.cirrus.com. #### IMPORTANT NOTICE The products and services of Cirrus Logic International (UK) Limited; Cirrus Logic, Inc.; and other companies in the Cirrus Logic group (collectively either "Cirrus" or "Cirrus Logic") are sold subject to Cirrus's terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, indemnification, and limitation of liability. Software is provided pursuant to applicable license terms. Cirrus reserves the right to make changes to its products and specifications or to discontinue any product or service without notice. Customers should therefore obtain the latest version of relevant information from Cirrus to verify that the information is current and complete. Testing and other quality control techniques are utilized to the extent Cirrus deems necessary. Specific testing of all parameters of each device is not necessarily performed. In order to minimize risks associated with customer applications, the customer must use adequate design and operating safeguards to minimize inherent or procedural hazards. Cirrus is not liable for applications assistance or customer product design. The customer is solely responsible for its selection and use of Cirrus products. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). CIRRUS PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, AUTOMOTIVE SAFETY OR SECURITY DEVICES, NUCLEAR SYSTEMS, LIFE SUPPORT PRODUCTS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF CIRRUS PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIRRUS DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS PRODUCTS IN CRITICAL APPLICATIONS, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYS' FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES. This document is the property of Cirrus and by furnishing this information, Cirrus grants no license, express or implied, under any patents, mask work rights, copyrights, trademarks, trade secrets or other intellectual property rights. Any provision or publication of any third party's products or services does not constitute Cirrus's approval, license, warranty or endorsement thereof. Cirrus gives consent for copies to be made of the information contained herein only for use within your organization with respect to Cirrus integrated circuits or other products of Cirrus, and only if the reproduction is without alteration and is accompanied by all associated copyright, proprietary and other notices and conditions (including this notice). This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale. This document and its information is provided "AS IS" without warranty of any kind (express or implied). All statutory warranties and conditions are excluded to the fullest extent possible. No responsibility is assumed by Cirrus for the use of information herein, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. Cirrus Logic, Cirrus, tespective owners. Copyright © 2006–2015 Cirrus Logic, Inc. All rights reserved. # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: # Cirrus Logic: <u>CS5343-CZZ</u> <u>CS5343-CZZR</u> <u>CS5343-DZZ</u> <u>CS5343-DZZR</u> <u>CS5344-CZZ</u> <u>CS5344-CZZR</u> <u>CS5344-DZZ</u> <u>CS5344-DZZ</u> <u>CS5344-DZZ</u> Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! #### Наши преимущества: - Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов: - Поставка более 17-ти миллионов наименований электронных компонентов; - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001: - Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну; - Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела: - Подбор оптимального решения, техническое обоснование при выборе компонента; - Подбор аналогов; - Консультации по применению компонента; - Поставка образцов и прототипов; - Техническая поддержка проекта; - Защита от снятия компонента с производства. #### Как с нами связаться **Телефон:** 8 (812) 309 58 32 (многоканальный) Факс: 8 (812) 320-02-42 Электронная почта: org@eplast1.ru Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.