

# TAS5076-5182C6EVM

**Evaluation Module for the TAS5076 Six-Channel Digital Audio PWM Processor and the TAS5182 Digital Power MOSFET Driver** 

# User's Guide

November 2003

Digital Audio and Video Products

SLEU048

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third–party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products & application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Secruity           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2003, Texas Instruments Incorporated

#### **EVM IMPORTANT NOTICE**

Texas Instruments (TI) provides the enclosed product(s) under the following conditions:

This evaluation kit being sold by TI is intended for use for **ENGINEERING DEVELOPMENT OR EVALUATION PURPOSES ONLY** and is not considered by TI to be fit for commercial use. As such, the goods being provided may not be complete in terms of required design-, marketing-, and/or manufacturing-related protective considerations, including product safety measures typically found in the end product incorporating the goods. As a prototype, this product does not fall within the scope of the European Union directive on electromagnetic compatibility and therefore may not meet the technical requirements of the directive.

Should this evaluation kit not meet the specifications indicated in the EVM User's Guide, the kit may be returned within 30 days from the date of delivery for a full refund. THE FOREGOING WARRANTY IS THE EXCLUSIVE WARRANTY MADE BY SELLER TO BUYER AND IS IN LIEU OF ALL OTHER WARRANTIES, EXPRESSED, IMPLIED, OR STATUTORY, INCLUDING ANY WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PARTICULAR PURPOSE.

The user assumes all responsibility and liability for proper and safe handling of the goods. Further, the user indemnifies TI from all claims arising from the handling or use of the goods. Please be aware that the products received may not be regulatory compliant or agency certified (FCC, UL, CE, etc.). Due to the open construction of the product, it is the user's responsibility to take any and all appropriate precautions with regard to electrostatic discharge.

EXCEPT TO THE EXTENT OF THE INDEMNITY SET FORTH ABOVE, NEITHER PARTY SHALL BE LIABLE TO THE OTHER FOR ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES.

TI currently deals with a variety of customers for products, and therefore our arrangement with the user **is not exclusive**.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein.

Please read the EVM User's Guide and, specifically, the EVM Warnings and Restrictions notice in the EVM User's Guide prior to handling the product. This notice contains important safety information about temperatures and voltages. For further safety concerns, please contact the TI application engineer.

Persons handling the product must have electronics training and observe good laboratory practice standards.

No license is granted under any patent right or other intellectual property right of TI covering or relating to any machine, process, or combination in which such TI products or services might be or are used.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2003, Texas Instruments Incorporated

#### **EVM WARNINGS AND RESTRICTIONS**

It is important to operate this EVM within the input voltage range of 0 V to 40 V for the output stage and 15 V  $\pm$ 10% for the control gate drive.

Exceeding the specified input range may cause unexpected operation and/or irreversible damage to the EVM. If there are questions concerning the input range, please contact a TI field representative prior to connecting the input power.

Applying loads outside of the specified output range may result in unintended operation and/or possible permanent damage to the EVM. Please consult the EVM User's Guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative.

During normal operation, some circuit components may have case temperatures greater than 75°C. The EVM is designed to operate properly with certain components above 75°C as long as the input and output ranges are maintained. These components include but are not limited to linear regulators, switching transistors, pass transistors, and current sense resistors. These types of devices can be identified using the EVM schematic located in the EVM User's Guide. When placing measurement probes near these devices during operation, please be aware that these devices may be very warm to the touch.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2003, Texas Instruments Incorporated

### Preface

### **Read This First**

### About This Manual

This manual describes the operation of the TAS5076–5182C6EVM evaluation module from Texas Instruments.

### How to Use This Manual

This document contains the following chapters:

Chapter 1 – Overview

Chapter 2 – System Interface

Chapter 3 – Protection

### Information About Cautions and Warnings

This book may contain cautions and warnings.

This is an example of a caution statement.

A caution statement describes a situation that could potentially damage your software or equipment.

This is an example of a warning statement.

A warning statement describes a situation that could potentially cause harm to <u>you</u>.

The information in a caution or a warning is provided for your protection. Please read each caution and warning carefully.

### **Related Documentation From Texas Instruments**

The following is a list of technical documentation that may be usefule to a user of the TAS5026–5182C6EVM. It includes data sheets having detailed descriptions of the integrated circuits used in the design of the TAS5026–5182C6EVM, as well as other potentially useful documents. These items can be obtained at http://www.ti.com.

| Data Sheets                                                                             | Literature<br>Number |
|-----------------------------------------------------------------------------------------|----------------------|
| True Digital Audio Amplifier TAS5076 Digital Audio PWM Processor                        | SLES090              |
| TAS5182 100W Stereo Digital Amplifier Power Stage Controller                            | SLES045              |
| TPS79133, Ultra Low Noise, HIgh PSRR, Fast RF, Low-Enable, 100 mA Low Dropout Regulator | SLVS325              |
| TPS3801K33, Ultra-Small Supply Voltage Supervisors                                      | SLVS219              |
| LM317M, 3-Terminal, 500 mA, Adjustable Positive Voltage Regulator                       | SCVS297I             |
| SN74AHC1G08 Single 2-Input Positive AND Gate                                            | SCLS314              |
| SN74LV123A Dual Retriggerable Monostable Multivibrators With Schmitt-Trigger Inputs     | SCLS393              |
| Application Report                                                                      |                      |
| TAS5076-5182C6EVM Application Report                                                    | SLEA026              |
| Digital Audio Measurements                                                              | SLAA114              |
| System Design Considerations for True Digital Audio Power Amplifiers (Rev. A)           | SLAA117              |

### FCC Warning

This equipment is intended for use in a laboratory test environment only. It generates, uses, and can radiate radio frequency energy and has not been tested for compliance with the limits of computing devices pursuant to subpart J of part 15 of FCC rules, which are designed to provide reasonable protection against radio frequency interference. Operation of this equipment in other environments may cause interference with radio communications, in which case the user at his own expense will be required to take whatever measures may be required to correct this interference.

### Trademarks

Audio Precision is a trademark of Audio Precision, Inc. Equibit is a trademark of Texas Instruments Other trademarks are the porperty of their respective owners.

# Contents

| 1 | <b>Overv</b><br>1.1<br>1.2 | <b>view</b><br>TAS5076–5182C6EVM Features<br>PCB Outline        | . 1-2 |
|---|----------------------------|-----------------------------------------------------------------|-------|
| 2 | Syste                      | em Interface                                                    | . 2-1 |
|   | 2.1                        | PSU Interface (J109 and J110)                                   |       |
|   | 2.2                        | PSU Control Interface (J100)                                    |       |
|   | 2.3                        | Loudspeaker Connectors (J101, J102, J103, J104, J105, and J106) | . 2-3 |
|   | 2.4                        | Control Interface (J130)                                        | . 2-4 |
|   | 2.5                        | PWM timing, ABD, and TC Register Setting                        | . 2-5 |
|   | 2.6                        | Digital Audio Interface (J140)                                  | . 2-5 |
| 3 | Prote                      | ction                                                           |       |
|   | 3.1                        | Device Fault Reporting                                          | . 3-2 |
|   | 3.2                        | Autorecovery System                                             | . 3-2 |

# Figures

| 1–1 | Integrated True Digital Audio Amplifier System               | 1-2 |
|-----|--------------------------------------------------------------|-----|
| 1–2 | Physical Structure for the TAS5076–5182C6EVM (Rough Outline) | 1-3 |
| 2–1 | Recommended Power-Up Sequence                                | 2-2 |
| 2–2 | J109 and J110 Pin Numbers (PCB Connector Top View)           | 2-2 |
| 2–3 | Pin Numbers at PSU Control Interface                         | 2-3 |
| 2–4 | Pin Numbers at Loudspeaker Connectors                        | 2-4 |
| 3–1 | Autorecovery Loop                                            | 3-3 |
|     |                                                              |     |

# **Tables**

| Recommended Supply Voltages                                           | 2-2                                                                                                                |
|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| J109 Pin Description                                                  | 2-3                                                                                                                |
| J110 Pin Description (For decrease of impedance to reach performance) | 2-3                                                                                                                |
| J100 Pin Description                                                  | 2-3                                                                                                                |
| Pin Description of Loudspeaker Connectors                             | 2-4                                                                                                                |
| J130 Pin Description                                                  | 2-4                                                                                                                |
| ABD and Inter Channel Delay Register Setting                          | 2-5                                                                                                                |
| J140 Pin Description                                                  | 2-6                                                                                                                |
| Clock Rates                                                           | 2-6                                                                                                                |
| TAS5182 Warning/Error Signal Decoding                                 | 3-2                                                                                                                |
|                                                                       | J109 Pin Description<br>J110 Pin Description (For decrease of impedance to reach performance) J100 Pin Description |

### **Chapter 1**

### **Overview**

The TAS5076–5182C6EVM board is a six channel Pure Path Digital<sup>™</sup> evaluation module for the integrated circuits TAS5076PFC and TAS5182DCA from Texas Instruments (TI). The TAS5076PFC is a 24-bit multi channel Pure Path Digital pulse-width modulator based on Equibit<sup>™</sup> technology. The TAS5182DCA is a high-performance MOSFET gate driver with built-in overcurrent and over temperature protection for the MOSFETs.

The TAS5076 and TAS5182 together with 24 IRFIZ24N MOSFETs provide the complete conversion of a 3.3-V digital audio input stream to six times 100 W into 6- $\Omega$  impedance. The chipset is ideal for applications requiring absolute highest audio quality, minimum size and weight, and high power efficiency. The chipset can be used in a range of products such as high-end slim-line AV receivers, high-end DVD receivers, and multi-way active speakers.

The TAS5076–5182C6EVM module is an integrated true digital audio amplifier system, which includes digital volume control interface and failure protection reporting.

| Торі | c Page                        |
|------|-------------------------------|
| 1.1  | TAS5076-5182C6EVM Features1-2 |
| 1.2  | PCB Outline                   |

Figure 1–1. Integrated True Digital Audio Amplifier System



### 1.1 TAS5076–5182C6EVM Features

- Six channel TDAA reference design (double-sided plated-through PCB layout)
- Self-contained protection system (short circuit and thermal)
- □ Standard I<sup>2</sup>S and I<sup>2</sup>C / Control connector for TI input board

### 1.2 PCB Outline

The physical structure for the TAS5076–5182C6EVM is illustrated in Figure 1–2.





## Chapter 2

# **System Interface**

This chapter describes the TAS5076–5182C6EVM board in regards to power supplies and system interfaces.

### Topic

### Page

| 2.1 | PSU Interface (J109 and J110)                                   | 2–2 |
|-----|-----------------------------------------------------------------|-----|
| 2.2 | PSU Control Interface (J100)                                    | 2–3 |
| 2.3 | Loudspeaker Connectors (J101, J102, J103, J104, J105, and J106) | 2–3 |
| 2.4 | Control Interface (J130)                                        | 2–4 |
| 2.5 | PWM timing, ABD, and TC Register Setting                        | 2–5 |
| 2.6 | Digital Audio Interface (J140)                                  | 2–5 |

### 2.1 PSU Interface (J109 and J110)

The TAS5076–5182C6EVM module must be powered from external power supplies. High-end audio performance requires a stabilized power supply with low ripple voltage and low output impedance throughout the audio band, see the application note *Power Supply Considerations TDAA AV-Receivers* (SLEA028).

### Note:

The length of power supply cable must be minimized. Increasing length of PSU cable is equal to increasing the distortion for the amplifier at high output levels and low frequencies.

The maximum output stage supply voltage depends on the speaker load resistance. Check the maximum supply voltage in the TAS5182 data sheet.

Table 2–1. Recommended Supply Voltages

| Description                 | Voltage limitations            | Current Recommendations |  |
|-----------------------------|--------------------------------|-------------------------|--|
| System power supply voltage | 15 V (min. 14.5 V, max 29.5 V) | 0.15 A                  |  |
| Output stage supply voltage | 0 V-40.55 V                    | 5.5 A <sup>†</sup>      |  |

<sup>†</sup> the rated current corresponds to two channel full scale (100 W each) at 1 kHz.

The recommended TAS5182 power-up sequence is shown in the Figure 2–1. For proper TAS5182 operation the  $\overrightarrow{\text{RESET}}$  signal should be kept low during power up.  $\overrightarrow{\text{RESET}}$  is pulled low during power up for 200 ms by the onboard reset generator (U681).





Figure 2–2. J109 and J110 Pin Numbers (PCB Connector Top View)

| Γ | 4 |
|---|---|
|   | 3 |
|   | 2 |
|   | 1 |

### Table 2–2. J109 Pin Description

| Pin # | Net-Name at Schematics | Description                 |
|-------|------------------------|-----------------------------|
| 1     | V-HBRIDGE              | Output stage supply voltage |
| 2     | -                      | System power supply         |
| 3     | GND                    | Ground                      |
| 4     | GND                    | Ground                      |

Table 2–3. J110 Pin Description (For decrease of impedance to reach performance)

| Pin # | Net-Name at Schematics | Description                       |
|-------|------------------------|-----------------------------------|
| 1     | V-HBRIDGE              | Extra output stage supply voltage |
| 2     | V-HBRIDGE              | Extra output stage supply voltage |
| 3     | GND                    | Extra ground                      |
| 4     | GND                    | Extra ground                      |

### 2.2 PSU Control Interface (J100)

This interface is used for onboard sensing of output supply voltage and for future use.

| Figure 2–3. | Pin Numbers | at PSU Contro | l Interface |
|-------------|-------------|---------------|-------------|
|-------------|-------------|---------------|-------------|



Table 2–4. J100 Pin Description

| Pin # | Net-Name at Schematics | Description                                |
|-------|------------------------|--------------------------------------------|
| 1     | NOT USED               | -                                          |
| 2     | V-HBRIDGE              | Sense of output supply voltage             |
| 3     | GND                    | Ground                                     |
| 4     | RESET                  | System reset (bidirectional)               |
| 5     | V-HBRIDGE-CTRL         | Power supply output voltage control signal |

### 2.3 Loudspeaker Connectors (J101, J102, J103, J104, J105, and J106)

### Caution

Both positive and negative speaker outputs are floating and may not be connected to ground (e.g., through and oscilloscope). Figure 2–4. Pin Numbers at Loudspeaker Connectors



Table 2–5. Pin Description of Loudspeaker Connectors

| Pin # | Net-Name at Schematics | Description             |
|-------|------------------------|-------------------------|
| 1     | OUT-1                  | Speaker negative output |
| 2     | OUT-2                  | Speaker positive output |

### 2.4 Control Interface (J130)

This interface connects the TAS5076–5182C6EVM board to the micro-controller section.

Table 2–6. J130 Pin Description

| Pin # | Net-Name at Schematics | Description                                                                                                                       |  |
|-------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|
| 1     | GND                    | Ground                                                                                                                            |  |
| 2     | V-HBRIDGE-CTRL         | Power supply output voltage control                                                                                               |  |
| 3     | GND                    | Ground                                                                                                                            |  |
| 4     | RESET                  | System reset (bidirectional). TAS5076 enters a 4-ms initiation sequence before PWM signals are present at output.                 |  |
|       |                        | Activate MUTE before RESET for quiet reset.                                                                                       |  |
| 5     | ERR-RCVY               | Error recovery (or soft reset) provides reduced click and pop reset, without resetting I <sup>2</sup> C volume register settings. |  |
| 6     | MUTE                   | Ramp volume from any setting to noiseless soft mute.                                                                              |  |
|       |                        | Mute can also be activated by I <sup>2</sup> C.                                                                                   |  |
| 7     | RESERVED               | _                                                                                                                                 |  |
| 8     | RESERVED               | _                                                                                                                                 |  |
| 9     | RESERVED               | _                                                                                                                                 |  |
| 10    | SDA                    | I <sup>2</sup> C data clock                                                                                                       |  |
| 11    | GND                    | Ground                                                                                                                            |  |
| 12    | SCL                    | I <sup>2</sup> C bit clock                                                                                                        |  |
| 13    | RESERVED               | -                                                                                                                                 |  |
| 14    | RESERVED               | -                                                                                                                                 |  |
| 15    | RESERVED               | _                                                                                                                                 |  |
| 16    | RESERVED               | _                                                                                                                                 |  |
| 17    | GND                    | Ground                                                                                                                            |  |
| 18    | RESERVED               | _                                                                                                                                 |  |
| 19    | RESERVED               | _                                                                                                                                 |  |
| 20    | SHUTDOWN               | Shutdown error reporting. Activated if one or more TAS5182 has overcurrent or over temperature.                                   |  |

| Pin # | Net-Name at Schematics | Description                                                                                  |
|-------|------------------------|----------------------------------------------------------------------------------------------|
| 21    | RESERVED               | _                                                                                            |
| 22    | TEMP-WARNING           | Temperature warning. Activated if one or more TAS5182 has reached warning temperature level. |
| 23    | RESERVED               | _                                                                                            |
| 24    | RESERVED               | _                                                                                            |
| 25    | GND                    | Ground                                                                                       |
| 26    | GND                    | Ground                                                                                       |
| 27    | RESERVED               | -                                                                                            |
| 28    | RESERVED               | _                                                                                            |
| 29    | RESERVED               | -                                                                                            |
| 30    | RESERVED               | _                                                                                            |
| 31    | GND                    | Ground                                                                                       |
| 32    | GND                    | Ground                                                                                       |
| 33    | +5V                    | +5-V supply (out)                                                                            |
| 34    | +5V                    | +5-V supply (out)                                                                            |

Table 2–6. J130 Pin Description (Continued)

### 2.5 PWM Tming, ABD and Inter Channel Delay Register Setting

For maximum performance, the PWM timing shall be optimized for the configuration and layout. These so called ABD and inter-channel delays shall be programmed by I<sup>2</sup>C to the TAS5076 at startup and at every reset. See the TAS5076 data manual for these register programming details.

Table 2–7. ABD and Inter Channel Delay Register Setting

| Register Description          | Register | Setting |
|-------------------------------|----------|---------|
| Inter channel delay channel 1 | 0Ch      | 01h     |
| Inter channel delay channel 2 | 0Dh      | 49h     |
| Inter channel delay channel 3 | 0Eh      | 91h     |
| Inter channel delay channel 4 | 0Fh      | 39h     |
| Inter channel delay channel 5 | 10h      | 21h     |
| Inter channel delay channel 6 | 11h      | 69h     |
| ABD delay                     | 12h      | 1Dh     |

### 2.6 Digital Audio Interface (J140)

The digital audio interface contains digital audio signal data (I2S), clocks, etc. See the TAS5076 data manual for signal timing and details not explained in this document.

### Table 2–8. J140 Pin Description

| Pin # | Net-Name at Schematics | Description                                                                      |
|-------|------------------------|----------------------------------------------------------------------------------|
| 1     | GND                    | Ground                                                                           |
| 2     | MCLK                   | Master clock input. Low jitter system clock for PWM generation and reclocking.   |
|       |                        | Ground connection from source to the TAS5076 must be a low impedance connection. |
| 3     | GND                    | Ground                                                                           |
| 4     | SDIN1                  | I2S Data 1, Channel 1 and 2                                                      |
| 5     | SDIN2                  | I2S Data 2, Channel 3 and 4                                                      |
| 6     | SDIN3                  | I2S Data 3, Channel 5 and 6                                                      |
| 7     | RESERVED               | _                                                                                |
| 8     | GND                    | Ground                                                                           |
| 9     | GND                    | Ground                                                                           |
| 10    | GND                    | Ground                                                                           |
| 11    | SCLK                   | I2S bit clock                                                                    |
| 12    | GND                    | Ground                                                                           |
| 13    | LRCLK                  | I2S left/right clock                                                             |
| 14    | GND                    | Ground                                                                           |
| 15    | RESERVED               | _                                                                                |
| 16    | GND                    | Ground                                                                           |

### Table 2–9. Clock Rates

| Speed                         | TAS5076 System<br>Control Register 0<br>(x02h) | Sample<br>Frequency<br>Fs | LRCLK     | SCLK (64xFs) | MCLK        |
|-------------------------------|------------------------------------------------|---------------------------|-----------|--------------|-------------|
| Normal Speed<br>MCLK = 256xFs | D7 = 0<br>D6 = 0                               | 32 kHz                    | 32 kHz    | 2.048 MHz    | 8.192 MHz   |
|                               |                                                | 44.1 kHz                  | 44.1 kHz  | 2.8224 MHz   | 11.2896 MHz |
|                               |                                                | 48 kHz                    | 48 kHz    | 3.072 MHz    | 12.288 MHz  |
| Double Speed<br>MCLK = 256xFS | D7 = 0<br>D6 = 1                               | 64 kHz                    | 64 kHz    | 4.096 MHz    | 16.384 MHz  |
|                               |                                                | 88 kHz                    | 88.2 kHz  | 5.6448 MHz   | 22.5792 MHz |
|                               |                                                | 96 kHz                    | 96 kHz    | 6.144 MHz    | 24.576 MHz  |
| Quad Speed<br>MCLK = 128xFS   | D7 = 1<br>D6 = 0                               | 176 kHz                   | 176.4 kHz | 11.2896 MHz  | 22.579 MHz  |
|                               |                                                | 192 kHz                   | 192 kHz   | 12.288 MHz   | 24.576 MHz  |

### Chapter 3

# Protection

The TAS5182 protects the output MOSFET devices and provides fault reporting (including over-temperature protect and short circuit protection). The TAS5182 is on the evaluation module configured in latching mode after all errors. In this mode error recovery is handled by TAS5076.

| Topio | c I                    | Page  |
|-------|------------------------|-------|
| 3–1   | Device Fault Reporting | . 3–2 |
| 3–2   | Autorecovery System    | . 3–2 |

### 3.1 Device Fault Reporting

The ERRO and SHUTDOWN outputs from the TAS5182 indicate fault conditions. See the TAS5182 data sheet for a description of these pins.

The ERR0 signals at the TAS5076–5182C6EVM board are all joined (wire-or) to one single warning signal.

Shutdown signals are all jointed (wired-or) to one single shutdown signal.

The shutdown signal together with the  $\overline{\text{ERR0}}$  (temperature warning) at the PWM interface (J130) gives chip state information as described in Table 3–1. Device fault reporting outputs are open-drain outputs.

Table 3–1. TAS5182 Warning/Error Signal Decoding

| ERR0 | SHUTDOWN | DEVICE CONDITION                                      |  |
|------|----------|-------------------------------------------------------|--|
| 0    | 0        | Over-temperature error and/or overcurrent error       |  |
| 0    | 1        | Over-temperature warning                              |  |
| 1    | 0        | Undervoltage lockout due to GVDD or overcurrent error |  |
| 1    | 1        | Normal operation, no errors/warnings                  |  |

### 3.2 Autorecovery System

The TAS5076–5182C6EVM is configured in autorecovery mode, as closed loop between the TAS5076 and shutdown signal from the TAS5182. In autorecovery mode, the SHUTDOWN signal from the TAS5182 is connected to the ERR–RCVY input on the PWM processor.

The short circuit protection error condition results in the following autorecovery sequence:

- 1) H-bridge output is in high impedance state (Hi-Z state) just after short circuit.
- ERR-RCVY at the PWM processor is forced low by TAS5182 SHUTDOWN signal.
- RESET at the TAS5182 is forced low by the PWM processor /VALID signal.
- The RESET signal goes high after approx. 4 ms, which restarts switching of TAS5182.

Figure 3–1. Autorecovery Loop



The EXTERNAL-ERR-RCVY (J130) pin 5 is used to provide click and pop reduced error recovery without resetting the TAS5076 registers. This can also be used as a soft reset.

The SHUTDOWN (J130) pin 20 can be used for external microprocessor for registration of overcurrent events, which leads to deactivation of the amplifier (because of possible short circuit of output) when repeated constantly.



Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов;
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.



### Как с нами связаться

**Телефон:** 8 (812) 309 58 32 (многоканальный) **Факс:** 8 (812) 320-02-42 **Электронная почта:** <u>org@eplast1.ru</u> **Адрес:** 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.