

Vishay

RoHS

COMPLIANT

# 96 x 64 Graphic OLED



| MECHANICAL DATA  |                     |      |  |
|------------------|---------------------|------|--|
| ITEM             | STANDARD VALUE      | UNIT |  |
| Module dimension | 24.9 x 22.95 x 1.65 |      |  |
| Viewing area     | 21.953 x 15.424     |      |  |
| Active area      | 19.946 x 13.418     | mm   |  |
| Dot size         | 0.186 x 0.188       |      |  |
| Dot pitch        | 0.208 x 0.210       |      |  |
| Mounting hole    | n/a                 |      |  |

### **FEATURES**

Type: graphic

Display format: 96 x 64 dotsBuilt-in controller: SSD1305Z

Duty cycle: 1/64+3 V power supply

• Interface: 6800, 8080, SPI, I2C

With polarizer

Material categorization: for definitions of compliance

please see www.vishay.com/doc?99912

| ABSOLUTE MAXIMUM RATINGS          |                  |         |      |      |
|-----------------------------------|------------------|---------|------|------|
| ITEM                              | SYMBOL           | STANDAF | UNIT |      |
| I I EIVI                          | STIVIDOL         | MIN.    | MAX. | UNIT |
| Supply voltage for logic (1)(2)   | $V_{DD}$         | -0.3    | 4    | V    |
| Supply voltage for display (1)(2) | V <sub>CC</sub>  | 0       | 15   | V    |
| Operating temperature             | T <sub>OP</sub>  | -40     | +80  | °C   |
| Storage temperature               | T <sub>STG</sub> | -40     | +80  |      |

### Notes

 $^{(1)}$  All the above voltages are on the basis of "V<sub>SS</sub> = 0 V"

(2) When this module is used beyond the above absolute maximum ratings, permanent breakage of the module may occur. Also, for normal operations, it is desirable to use this module under the conditions according to "Electrical Characteristics". If this module is used beyond these conditions, malfunctioning of the module can occur and the reliability of the module may deteriorate

| ELECTRICAL CHARACTERISTICS         |                  |                        |                     |      |                     |      |
|------------------------------------|------------------|------------------------|---------------------|------|---------------------|------|
| ITEM                               | CVMPOL CONDITION | ST                     | LINUT               |      |                     |      |
| HEM                                | SYMBOL           | CONDITION              | MIN.                | TYP. | MAX.                | UNIT |
| Supply voltage for logic           | $V_{DD}$         | =                      | 2.8                 | 3.0  | 3.3                 |      |
| Supply voltage for display         | V <sub>CC</sub>  | =                      | 11                  | 12   | 13                  |      |
| Input high voltage                 | V <sub>IH</sub>  | =                      | 0.8 V <sub>DD</sub> | -    | V <sub>DDI/O</sub>  | V    |
| Input low voltage                  | V <sub>IL</sub>  | =                      | 0                   | -    | 0.2 V <sub>DD</sub> | ] v  |
| Output high voltage                | V <sub>OH</sub>  | -                      | 0.9 V <sub>DD</sub> | -    | V <sub>DDI/O</sub>  |      |
| Output low voltage                 | V <sub>OL</sub>  | =                      | 0                   | -    | 0.1 V <sub>DD</sub> |      |
| 50 % check board operating current | I <sub>CC</sub>  | V <sub>CC</sub> = 12 V | 5.8                 | 6.0  | 7.5                 | mA   |

| OPTIONS |       |                       |      |       |
|---------|-------|-----------------------|------|-------|
|         |       | <b>EMITTING COLOR</b> |      |       |
| YELLOW  | GREEN | RED                   | BLUE | WHITE |
| Yes     | -     | -                     | -    | -     |



| INTER   | FACE PIN           | FUN | ICTION                                                              |                                                                                                                                   |                                                                              |                                                                             |                                                                                                                 |  |  |
|---------|--------------------|-----|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--|--|
| PIN NO. | SYMBOL             | I/O |                                                                     |                                                                                                                                   | FUNCTION                                                                     |                                                                             |                                                                                                                 |  |  |
| 1       | NC (GND)           | -   | Reserved pin (supporting pinsonnected to extern                     | s can reduce the infl                                                                                                             | uences from stresses                                                         | s on the function pins                                                      | s. These pins must be                                                                                           |  |  |
| 2       | V <sub>CC</sub>    | Р   | Power supply for OI<br>This is the most pos                         | _ED panel<br>sitive voltage supply p                                                                                              | in of the chip. It mus                                                       | t be supplied externally                                                    | у                                                                                                               |  |  |
| 3       | V <sub>SS</sub>    | Р   | Ground of logic circ<br>This is a ground pin                        |                                                                                                                                   | rence for the logic pir                                                      | ns. It must be connect                                                      | ed to external ground                                                                                           |  |  |
| 4       | V <sub>DD</sub>    | Р   | Power supply for log<br>This is a voltage sup                       | gic circuit<br>oply pin. It must be co                                                                                            | onnected to external s                                                       | source                                                                      |                                                                                                                 |  |  |
| 5       | V <sub>DDI/O</sub> | Р   | Power supply for in always be equal or l                            |                                                                                                                                   | should be match wi                                                           | th MCU interface volt                                                       | age level. V <sub>DDI/O</sub> must                                                                              |  |  |
| 6       | DC1                |     | Communicating pro                                                   | tocol select. These pi                                                                                                            | ns are MCU interface                                                         | selection input. See t                                                      | he following table:                                                                                             |  |  |
| 6       | BS1                |     |                                                                     | 68XX-parallel                                                                                                                     | 80XX-parallel                                                                | Serial                                                                      | I <sup>2</sup> C                                                                                                |  |  |
|         |                    | 1   | BS1                                                                 | 0                                                                                                                                 | 1                                                                            | 0                                                                           | 1                                                                                                               |  |  |
| 7       | BS2                |     | BS2                                                                 | 1                                                                                                                                 | 1                                                                            | 0                                                                           | 0                                                                                                               |  |  |
| 8       | CS#                | I   | Chip select<br>This pin is the chip s                               | Chip select<br>This pin is the chip select input. The chip is enabled for MCU communication only when CS# is pulled lov           |                                                                              |                                                                             |                                                                                                                 |  |  |
| 9       | RES#               | I   |                                                                     | Power reset for controller and driver This pin is reset signal input. When the pin is low, initialization of the chip is executed |                                                                              |                                                                             |                                                                                                                 |  |  |
| 10      | D/C#               | I   | data.When the pin is<br>relationship to MCU<br>When the pin is pull | nmand control pin. W<br>s pulled low, the input<br>l interface signals, ple<br>ed high and serial inte<br>data at SDIN will be t  | at D7 to D0 will be tra<br>ase refer to the timin<br>erface mode is selected | ansferred to the comm<br>g characteristics diagr<br>ed, the data at SDIN is | D0 is treated as display<br>and register. For detail<br>ams.<br>treated as data. When<br>mode, this pin acts as |  |  |
| 11      | R/W#               | ı   | read / write (R / W#)<br>When 80XX interface                        | erface input. When int selection input. Pull t                                                                                    | his pin to "high" for re<br>is pin will be the write                         | ead mode and pull it to                                                     | this pin will be used as o "low" for write mode. te operation is initiated                                      |  |  |
| 12      | E/RD#              | ı   | the enable (E) signal<br>When connecting to                         | erface input. When int<br>. Read / write operation                                                                                | on is initiated when thi<br>essor, this pin receive                          | s pin is pulled high and                                                    | this pin will be used as<br>If the CS# is pulled low.<br>In Data read operation                                 |  |  |
| 13      |                    |     |                                                                     |                                                                                                                                   |                                                                              |                                                                             |                                                                                                                 |  |  |
| 14      |                    |     |                                                                     |                                                                                                                                   |                                                                              |                                                                             |                                                                                                                 |  |  |
| 15      |                    |     | Host data in put / or                                               | utput bus                                                                                                                         |                                                                              |                                                                             |                                                                                                                 |  |  |
| 16      | D0 to D7           | I/O |                                                                     |                                                                                                                                   |                                                                              |                                                                             | data bus. When serial input SCLK. When I <sup>2</sup> C                                                         |  |  |
| 17      | ולם טו טע          | 1/0 | ,                                                                   |                                                                                                                                   | •                                                                            |                                                                             | in application and D0                                                                                           |  |  |
| 18      |                    |     | is the serial clock in                                              |                                                                                                                                   |                                                                              | out                                                                         |                                                                                                                 |  |  |
| 19      |                    |     |                                                                     |                                                                                                                                   |                                                                              |                                                                             |                                                                                                                 |  |  |
| 20      |                    |     |                                                                     |                                                                                                                                   |                                                                              |                                                                             |                                                                                                                 |  |  |
| 21      | I <sub>REF</sub>   | ı   |                                                                     |                                                                                                                                   |                                                                              | connected between th                                                        | nis pin and V <sub>SS</sub> . Set the                                                                           |  |  |
| 22      | V <sub>COMH</sub>  | 0   | 0 1                                                                 |                                                                                                                                   | tput high level for CC                                                       | M signals. A capacito                                                       | r should be connected                                                                                           |  |  |
| 23      | V <sub>CC</sub>    | Р   | Power supply for OI<br>This is the most pos                         |                                                                                                                                   | in of the chip. It mus                                                       | t be supplied externall                                                     | у                                                                                                               |  |  |
| 24      | $V_{LSS}$          | Р   | Ground of analog ci                                                 | rcuit. This is an analo                                                                                                           | g ground pin. It shou                                                        | ld be connected to V <sub>SS</sub>                                          | s externally                                                                                                    |  |  |
| 25      | NC (GND)           | -   | Reserved pin (supporting pine connected to extern                   | s can reduce the infl                                                                                                             | uences from stresses                                                         | s on the function pins                                                      | s. These pins must be                                                                                           |  |  |







| MODULE CLA | SSIFICATION INFORMA | ATION                                          |
|------------|---------------------|------------------------------------------------|
| OLED -     | 096 O 064 A         | - L P P 3 N 0 0 000                            |
| 1          | 2 3 4 5             | 6 7 8 9 10 11 12 13                            |
| 1          | Brand               | Vishay Intertechnology, Inc.                   |
| 2          | Horizontal format   | 96 columns                                     |
|            |                     | F: COG type, with frame                        |
|            |                     | H: graphic type                                |
| 3          | Display type        | N: character type                              |
|            |                     | O: COG type                                    |
|            |                     | Y: tab type                                    |
| 4          | Vertical format     | 64 lines                                       |
| 5          | Serials code        | A                                              |
|            |                     | A: amber                                       |
|            |                     | B: blue                                        |
|            |                     | C: full color                                  |
|            |                     | G: green                                       |
| 6          | Emitting color      | L: yellow R: red                               |
|            |                     | S: sky blue                                    |
|            |                     | W: white                                       |
|            |                     | X: yellow / sky blue (dual color)              |
|            |                     | Y: yellow green                                |
|            |                     | N: without polarizer                           |
| 7          | Polarizer           | P: with polarizer                              |
|            | 5                   | A: active matrix                               |
| 8          | Display mode        | P: passive matrix                              |
| 0          | Driver veltere      | 3: 3.0 V to 3.3 V                              |
| 9          | Driver voltage      | 5: 5.0 V                                       |
| 10         | Touch panel         | N: without touch panel                         |
| 10         | rodon paner         | T: with touch panel                            |
|            |                     | 0: standard                                    |
|            |                     | 1: sunlight readable                           |
| 11         | Products type       | 2: transparent OLED (TOLED)                    |
|            |                     | 3: flexible OLED                               |
|            |                     | 4: OLED for lighting                           |
|            |                     | 0: standard (A level)                          |
| 10         | Droduot grades      | 2: B level                                     |
| 12         | Product grades      | 3: C level 4: high class (AA level)            |
|            |                     | 4: nigh class (AA level) 5: customer offerings |
| 13         | Serial number       | Application serial number (000 to ZZZ)         |
|            | Condition 1001      | Application solid Hambor (666 to 222)          |



Vishay

| GENERAL SPECIFICATIONS |                     |      |  |  |
|------------------------|---------------------|------|--|--|
| ITEM                   | DIMENSION           | UNIT |  |  |
| Number of characters   | 96 x 64 dots        |      |  |  |
| Module dimension       | 24.9 x 22.95 x 1.65 | mm   |  |  |
| View area              | 21.953 x 15.424     | mm   |  |  |
| Active area            | 19.946 x 13.418     | mm   |  |  |
| Dot size               | 0.186 x 0.188       | mm   |  |  |
| Dot pitch              | 0.208 x 0.210       | mm   |  |  |
| Panel type             | OLED, yellow        |      |  |  |
| Duty                   | 1/64                |      |  |  |
| IC                     | SDD1305Z            |      |  |  |

### **FUNCTION BLOCK DIAGRAM**



### Notes

- V<sub>CC</sub> supplied externally
- For more information, please refer to Application Note provided by Vishay



Vishay

| OPTICAL CHARACTERISTICS                  |                   |           |          |      |      |                   |
|------------------------------------------|-------------------|-----------|----------|------|------|-------------------|
| ITEM                                     | SYMBOL            | CONDITION | MIN.     | TYP. | MAX. | UNIT              |
| View angle                               | (V)θ              |           | 160      | -    | -    | deg               |
| view arigie                              | (H)φ              |           | 160      | -    | -    | ueg               |
| Contrast ratio                           | CR                | Dark      | 2000 : 1 | -    | -    | -                 |
| Response time                            | t <sub>rise</sub> |           | -        | 10   | -    | μs                |
| nesponse time                            | t <sub>fall</sub> |           | -        | 10   | -    | μs                |
| Display with 50 % check board brightness |                   |           | 80       | 100  | -    | cd/m <sup>2</sup> |
| CIE <sub>x</sub> (yellow)                | (CIE1931)         |           | 0.45     | 0.47 | 0.49 |                   |
| CIE <sub>y</sub> (yellow)                | (CIE1931)         |           | 0.48     | 0.50 | 0.52 |                   |



| OLED LIFETIME       |                                                                           |          |      |
|---------------------|---------------------------------------------------------------------------|----------|------|
| ITEM                | CONDITIONS                                                                | MIN.     | TYP. |
| Operating life time | T <sub>A</sub> = 25 °C, initial 50 % check board brightness typical value | 50 000 h | -    |

### **Notes**

- Life time is defined the amount of time when the luminance has decayed to < 50 % of the initial value
- This analysis method uses life data obtained under accelerated conditions to extrapolate an estimated probability density function (PDF) for the product under normal use conditions
- Screen saving mode will extend OLED lifetime

Vishay

| RELABILITY                          |                                                                                                                         |                                                                                                |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|
| ENVIRONMENTAL TEST                  |                                                                                                                         |                                                                                                |
| TEST ITEM                           | CONTENT OF TEST                                                                                                         | TEST CONDITION                                                                                 |
| High temperature storage            | Endurance test applying the high storage temperature for a long time                                                    | 80 °C, 240 h                                                                                   |
| Low temperature storage             | Endurance test applying the low storage temperature for a long time                                                     | -40 °C, 240 h                                                                                  |
| High temperature operation          | Endurance test applying the electric stress (voltage and current) and the thermal stress to the element for a long time | 80 °C, 240 h                                                                                   |
| Low temperature operation           | Endurance test applying the electric stress under low temperature for a long time                                       | -40 °C, 240 h                                                                                  |
| High temperature / humidity storage | Endurance test applying the high temperature and high humidity storage for a long time                                  | 60 °C, 90 % RH, 240 h                                                                          |
| Temperature cycle                   | Endurance test applying the low and high temperature cycle -40 °C 25 °C 80 °C  30 min 5 min 30 min 1 cycle              | -40 °C / 80 °C, 100 cycles                                                                     |
| MECHANICAL TEST                     | ,                                                                                                                       |                                                                                                |
| Vibration test                      | Endurance test applying the vibration during transportation and using                                                   | 10 Hz to 22 Hz for 1.5 mm peak-to-peak,<br>22 Hz to 500 Hz for 1.5 g,<br>total 0.5 h           |
| Shock test                          | Constructional and mechanical endurance test applying the shock during transportation                                   | 50 g half sin wave 11 ms, 3 times of each direction                                            |
| Atmospheric pressure test           | Endurance test applying the atmospheric pressure during transportation by air                                           | 115 mbar, 40 h                                                                                 |
| OTHERS                              |                                                                                                                         |                                                                                                |
| Static electricity test             | Endurance test applying the electric stress to the terminal                                                             | $V_S = \pm~600~V$ (contact), $\pm~800~V$ (air), $R_S = 330~\Omega$ , $C_S = 150~pF$ , 10 times |

### Note

Supply voltage for OLED system = operating voltage at 25 °C

### **TEST AND MEASUREMENT CONDITIONS**

- 1. All measurements shall not be started until the specimens attain to temperature stability. After the completion of the described reliability test, the samples were left at room temperature for 2 hours prior to conducting the failure test at  $23 \,^{\circ}\text{C} \pm 5 \,^{\circ}\text{C}$ ,  $55 \,^{\circ}\text{M} \pm 15 \,^{\circ}\text{RH}$
- 2. All-pixels-on is used as operation test pattern
- 3. The degradation of polarizer are ignored for high temperature storage, high temperature / humidity storage, temperature cycle

### **EVALUATION CRITERIA**

- 4. The function test is OK
- 5. No observable defects
- 6. Luminance: > 50 % of initial value
- 7. Current consumption: within  $\pm$  50 % of initial value

### **APPENDIX: RESIDUE IMAGE**

Because the pixels are lighted in different time, the luminance of active pixels may reduce or differ from inactive pixels. Therefore, the residue image will occur. To avoid the residue image, every pixel needs to be lighted up uniformly.



| NO. | ITERA                                             |                                                                                                                                                                                                      |                      |                        |                                                                             |     |
|-----|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------|-----------------------------------------------------------------------------|-----|
|     | ITEM                                              |                                                                                                                                                                                                      | CRITERIO             | N                      |                                                                             | AQL |
|     |                                                   | <ul><li>1.1 Missing vertical, horizontal segment, segment contrast defect</li><li>1.2 Missing character, dot or icon</li><li>1.3 Display malfunction</li><li>1.4 No function or no display</li></ul> |                      |                        |                                                                             |     |
| 01  | Electrical testing                                | 1.5 Current consumption exceeds product specifications                                                                                                                                               |                      |                        |                                                                             |     |
|     |                                                   | 1.6 OLED viewing angle defect 1.7 Mixed product types                                                                                                                                                | CI                   |                        |                                                                             |     |
| 02  | Black or white<br>spots on OLED<br>(display only) | 1.8 Contrast defect     2.1 White and black spots on     2.2 Densely spaced: no more                                                                                                                 |                      |                        | ite or black spots present                                                  | 2.5 |
|     |                                                   | 3.1 Round type: as following                                                                                                                                                                         | drawing              | SIZE                   | ACCEPTABLE QTY                                                              |     |
|     |                                                   | $\Phi = (x + y) / 2$                                                                                                                                                                                 | arawing              | Φ ≤ 0.10               | Accept no dense                                                             |     |
|     |                                                   | → x - ↓                                                                                                                                                                                              |                      | 0.10 < Φ ≤ 0.20        | 2                                                                           | 2.5 |
|     |                                                   | y                                                                                                                                                                                                    |                      | $0.20 < \Phi \le 0.25$ | 1                                                                           | 2.0 |
|     | OLED black spots,                                 |                                                                                                                                                                                                      |                      | 0.25 < Φ               | 0                                                                           |     |
| 03  | white spots,                                      | '                                                                                                                                                                                                    |                      | 0.20 \ 1               | ŭ                                                                           |     |
|     | contamination<br>(non-display)                    | 3.2 Line type                                                                                                                                                                                        | LENGTH               | WIDTH                  | ACCEPTABLE QTY                                                              |     |
|     |                                                   | (as following drawing)                                                                                                                                                                               | -                    | W ≤ 0.02               | Accept no dense                                                             |     |
|     |                                                   | - <b>→</b> w                                                                                                                                                                                         | L ≤ 3.0              | 0.02 < W ≤ 0.03        |                                                                             | 2.5 |
|     |                                                   | $\sim$ $\overline{\uparrow}$ "                                                                                                                                                                       | L ≤ 2.5              | 0.03 < W ≤ 0.05        | 2                                                                           |     |
|     |                                                   | - <b>→</b>   L   <del>«</del> -                                                                                                                                                                      | -                    | 0.05 < W               | As round type                                                               |     |
|     |                                                   |                                                                                                                                                                                                      |                      | SIZE Φ                 | ACCEPTABLE QTY                                                              |     |
|     |                                                   | If building our visible indeed                                                                                                                                                                       | blast and            | Φ ≤ 0.20               | Accept no dense                                                             |     |
| 04  | Polarizer bubbles                                 | If bubbles are visible, judge specifications, not easy to fin                                                                                                                                        |                      | $0.20 < \Phi \le 0.50$ | 3                                                                           | 2.5 |
|     |                                                   | specify direction.                                                                                                                                                                                   | ,                    | $0.50 < \Phi \le 1.00$ | 2                                                                           |     |
|     |                                                   |                                                                                                                                                                                                      |                      | 1.00 < Ф               | 0                                                                           |     |
|     |                                                   | Total QTY                                                                                                                                                                                            | Total QTY            | 3                      |                                                                             |     |
| 05  | Scratches                                         | Follow no. 3 OLED black spots,                                                                                                                                                                       | white spots, contami | nation                 |                                                                             |     |
| Į.  |                                                   | Symbols: x: chip length k: seal width                                                                                                                                                                | y: chip width        |                        | z: chip thickness                                                           |     |
|     |                                                   | l: electrode pad length 6.1 General glass chip: 6.1.1 Chip on panel surface and                                                                                                                      | t: glass thickness   | əls:                   | a: OLED side length                                                         |     |
| 06  | Chipped glass                                     | I: electrode pad length 6.1 General glass chip: 6.1.1 Chip on panel surface and                                                                                                                      | d crack between pane | els:                   | y z z                                                                       | 2.5 |
| 06  | Chipped glass                                     | I: electrode pad length 6.1 General glass chip: 6.1.1 Chip on panel surface and                                                                                                                      | d crack between pane | × y   z                | a: OLED side length $x = \frac{y}{x}$ $x = \frac{z}{x}$ $x = \frac{z}{1/8}$ | 2.5 |
| 06  | Chipped glass                                     | I: electrode pad length 6.1 General glass chip: 6.1.1 Chip on panel surface and z: chip thickness                                                                                                    | d crack between pane | × y   z                | x: chip length                                                              | 2.5 |



| NO. | ITEM          | EIFICATION                                                         | ODITEDION                                                                                                               |                                           | 1 40 |
|-----|---------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------|
|     | ITEM          | 6.1.2 Corner crack:                                                | CRITERION                                                                                                               |                                           | AC   |
| 06  | Chipped glass | 0.1.2 Comerciacs.                                                  | X Y Y                                                                                                                   |                                           | 2.   |
|     |               | z: chip thickness                                                  | y: chip width                                                                                                           | x: chip length                            |      |
|     |               | $z \le 1/2 t$                                                      | Not over viewing area                                                                                                   | x. criip ierigiii<br>x ≤ 1/8 a            |      |
|     |               | $\frac{2 \le 1/2 t}{1/2 t < z \le 2 t}$                            | Not exceed 1/3 k                                                                                                        | x ≤ 1/8 a                                 |      |
|     |               | Note                                                               | Not exceed 1/3 K                                                                                                        | X ≤ 1/0 d                                 |      |
|     |               |                                                                    | os, x is total length of each chip                                                                                      |                                           |      |
|     |               | Symbols:                                                           |                                                                                                                         |                                           |      |
|     |               | x: chip length                                                     | y: chip width                                                                                                           | z: chip thickness                         |      |
|     |               | k: seal width                                                      | t: glass thickness                                                                                                      | a: OLED side length                       |      |
|     |               | I: electrode pad length 6.2 Protrusion over term                   | inal:                                                                                                                   |                                           |      |
|     |               | 6.2.1 Chip on electrode pa                                         | ad:                                                                                                                     |                                           |      |
|     |               |                                                                    | , x                                                                                                                     | z                                         |      |
|     |               | y: chip width                                                      | x: chip length                                                                                                          | z: chip thickness                         |      |
|     |               | y ≤ 0.5 mm                                                         | x ≤ 1/8 a                                                                                                               | $0 < z \le t$                             |      |
|     |               | 6.2.2 Non-conductive port                                          | tion:                                                                                                                   |                                           |      |
| 06  | Glass crack   |                                                                    |                                                                                                                         |                                           | 2    |
|     |               | y: chip width                                                      | x: chip length                                                                                                          | z: chip thickness                         |      |
|     |               |                                                                    |                                                                                                                         |                                           |      |
|     |               |                                                                    |                                                                                                                         | ·                                         |      |
|     |               | y. Chip width  y ≤    Notes                                        | x ≤ 1/8 a                                                                                                               | 0 < z ≤ t                                 |      |
|     |               | y ≤ I  Notes • If the chipped area touch according to electrode te | $x \le 1/8$ a nes the ITO terminal, over 2/3 of the ITO terminal specifications t sealed by the customer, the alignment | 0 < z ≤ t  D must remain and be inspected |      |



# OLED-096O064A-LPP3N00000

|     | INSPECTION SPECIFICATION |                                                                                                                                                |      |  |  |  |
|-----|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--|
| NO. | ITEM                     | CRITERION                                                                                                                                      | AQL  |  |  |  |
|     | Backlight elements       | 8.1 Illumination source flickers when lit                                                                                                      | 0.65 |  |  |  |
| 08  |                          | 8.2 Spots or scratched that appear when lit must be judged. Using OLED spot, lines and contamination standards                                 | 2.5  |  |  |  |
|     |                          | 8.3 Backlight does not light or color wrong                                                                                                    | 0.65 |  |  |  |
| 09  | Bezel                    | 9.1 Bezel may not have rust, be deformed or have fingerprints, stains or other contamination                                                   | 2.5  |  |  |  |
| 09  |                          | 9.2 Bezel must comply with job specifications                                                                                                  | 0.65 |  |  |  |
|     | PCB, COB                 | 10.1 COB seal may not have pinholes larger than 0.2 mm or contamination                                                                        | 2.5  |  |  |  |
|     |                          | 10.2 COB seal surface may not have pinholes through to the IC                                                                                  | 2.5  |  |  |  |
|     |                          | 10.3 The height of the COB should not exceed the height indicated in the assembly diagram                                                      | 0.65 |  |  |  |
|     |                          | 10.4 There may not be more than 2 mm of sealant outside the seal area on the PCB. And there should be no more than three places                | 2.5  |  |  |  |
| 10  |                          | 10.5 No oxidation or contamination PCB terminals                                                                                               | 2.5  |  |  |  |
|     |                          | 10.6 Parts on PCB must be the same as on the production characteristic chart. There should be<br>no wrong parts, missing parts or excess parts | 0.65 |  |  |  |
|     |                          | 10.7 The jumper on the PCB should conform to the product characteristic chart                                                                  | 0.65 |  |  |  |
|     |                          | 10.8 If solder gets on bezel tab pads, OLED pad, zebra pad or screw hold pad, make sure it is<br>smoothed down                                 | 2.5  |  |  |  |
|     | Soldering                | 11.1 No un-melted solder paste may be present on the PCB                                                                                       | 2.5  |  |  |  |
| 11  |                          | 11.2 No cold solder joints, missing solder connections, oxidation or icicle                                                                    | 2.5  |  |  |  |
| ''  |                          | 11.3 No residue or solder balls on PCB                                                                                                         | 2.5  |  |  |  |
|     |                          | 11.4 No short circuits in components on PCB                                                                                                    | 0.65 |  |  |  |
|     | General appearance       | 12.1 No oxidation, contamination, curves or, bends on interface pin (OLB) of TCP                                                               | 2.5  |  |  |  |
|     |                          | 12.2 No cracks on interface pin (OLB) of TCP                                                                                                   | 0.65 |  |  |  |
|     |                          | 12.3 No contamination, solder residue or solder balls on product                                                                               | 2.5  |  |  |  |
|     |                          | 12.4 The IC on the TCP may not be damaged, circuits                                                                                            | 2.5  |  |  |  |
|     |                          | 12.5 The uppermost edge of the protective strip on the interface pin must be present or look as if it cause the interface pin to sever         | 2.5  |  |  |  |
| 12  |                          | 12.6 The residual rosin or tin oil of soldering (component or chip component) is not burned into brown or black color                          | 2.5  |  |  |  |
|     |                          | 12.7 Sealant on top of the ITO circuit has not hardened                                                                                        | 2.5  |  |  |  |
|     |                          | 12.8 Pin type must match type in specification sheet                                                                                           | 0.65 |  |  |  |
|     |                          | 12.9 OLED pin loose or missing pins                                                                                                            | 0.65 |  |  |  |
|     |                          | 12.10 Product packaging must the same as specified on packaging specification sheet                                                            | 0.65 |  |  |  |
|     |                          | 12.11 Product dimension and structure must conform to product specification sheet                                                              | 0.65 |  |  |  |



| CHECK ITEM                               | CLASSIFICATION | CRITERIA                            |
|------------------------------------------|----------------|-------------------------------------|
| No display                               | Major          |                                     |
| Missing line                             | Major          |                                     |
| Wissing line                             |                |                                     |
| Pixel short                              | Major          |                                     |
| Darker short                             | Major          |                                     |
| Wrong display                            | Major          |                                     |
| Un-uniform                               | Major          |                                     |
| B/A x 100 % < 70 %<br>A/C x 100 % < 70 % |                | A Normal B Dark pixel C Light pixel |

Vishay

### PRECAUTIONS IN USE OF OLED MODULES

#### **MODULES**

- 1. Avoid applying excessive shocks to module or making any alterations or modifications to it
- 2. Do not make extra holes on the printed circuit board, modify its shape or change the components of OLED display module
- 3. Do not disassemble the OLED display module
- 4. Do not operate it above the absolute maximum rating
- 5. Do not drop, bend or twist OLED display module
- 6. Soldering: only to the I/O terminals
- 7. Storage: please storage in anti-static electricity container and clean environment
- 8. It is pretty common to use "screen saver" to extend the lifetime and do not use fix information for long time in real application
- 9. Do not use fixed information in OLED panel for long time, that will extend "screen burn" effect time
- 10. Vishay has the right to change the passive components, including R2 and R3 adjust resistors. (Resistors, capacitors, and other passive components will have different appearance and color caused by the different supplier)
- 11. Vishay have the right to change the PCB Rev. (In order to satisfy the supplying stability, management optimization, and the best product performance... etc, under the premise of not affecting the electrical characteristics and external dimensions, Vishay have the right to modify the version)

### HANDLING PRECAUTIONS

- 1. Since the display panel is being made of glass, do not apply mechanical impacts such us dropping from a high position
- 2. If the display panel is broken by some accident and the internal organic substance leaks out, be careful not to inhale nor lick the organic substance
- 3. If pressure is applied to the display surface or its neighborhood of the OLED display module, the cell structure may be damaged and be careful not to apply pressure to these sections
- 4. The polarizer covering the surface of the OLED display module is soft and easily scratched. Please be careful when handling the OLED display module
- 5. When the surface of the polarizer of the OLED display module has soil, clean the surface. It takes advantage of by using following adhesion tape
- Scotch mending tape no. 810 or an equivalent
  Never try to breathe upon the soiled surface nor wipe the surface using cloth containing solvent such as ethyl alcohol, since
  the surface of the polarizer will become cloudy. Also, pay attention that the following liquid and solvent may spoil the
  polarizer:
  - Water
  - Ketone
  - Aromatic solvents
- 6. Hold OLED display module very carefully when placing OLED display module into the system housing. Do not apply excessive stress or pressure to OLED display module. And, do not over bend the film with electrode pattern layouts. These stresses will influence the display performance. Also, secure sufficient rigidity for the outer cases



- 7. Do not apply stress to the LSI chips and the surrounding molded sections
- 8. Do not disassemble nor modify the OLED display module
- 9. Do not apply input signals while the logic power is off

# VISHAY.

## OLED-096O064A-LPP3N00000

Vishay

OLED-0960064A-LPP3N00000

10. Pay sufficient attention to the working environments when handing OLED display modules to prevent occurrence of element breakage accidents by static electricity

- Be sure to make human body grounding when handling OLED display modules
- Be sure to ground tools to use or assembly such as soldering irons

www.vishay.com

- . To suppress generation of static electricity, avoid carrying out assembly work under dry environments
- Protective film is being applied to the surface of the display panel of the OLED display module. Be careful since static electricity may be generated when exfoliating the protective film
- 11. Protection film is being applied to the surface of the display panel and removes the protection film before assembling it. At this time, if the OLED display module has been stored for a long period of time, residue adhesive material of the protection film may remain on the surface of the display panel after removed of the film. In such case, remove the residue material by the method introduced in the above no. 5
- 12. If electric current is applied when the OLED display module is being dewed or when it is placed under high humidity environments, the electrodes may be corroded and be careful to avoid the above

#### STORAGE PRECAUTIONS

- 1. When storing OLED display modules, put them in static electricity preventive bags avoiding exposure to direct sun light nor to lights of fluorescent lamps and, also, avoiding high temperature and high humidity environment or low temperature (less than 0 °C) environments. We recommend you to store these modules in the packaged state when they were shipped from Vishay. At that time, be careful not to let water drops adhere to the packages or bags nor let dewing occur with them
- If electric current is applied when water drops are adhering to the surface of the OLED display module, when the OLED display module is being dewed or when it is placed under high humidity environments, the electrodes may be corroded and be careful about the above

### **DESIGNING PRECAUTIONS**

- 1. The absolute maximum ratings are the ratings which cannot be exceeded for OLED display module, and if these values are exceeded, panel damage may be happen
- 2. To prevent occurrence of malfunctioning by noise, pay attention to satisfy the V<sub>IL</sub> and V<sub>IH</sub> specifications and, at the same time, to make the signal line cable as short as possible
- 3. We recommend you to install excess current preventive unit (fuses, etc.) to the power circuit (VDD) (recommend value: 0.5 A)
- 4. Pay sufficient attention to avoid occurrence of mutual noise interference with the neighboring devices
- 5. As for EMI, take necessary measures on the equipment side basically
- 6. When fastening the OLED display module, fasten the external plastic housing section
- 7. If power supply to the OLED display module is forcibly shut down by such errors as taking out the main battery while the OLED display panel is in operation, we cannot guarantee the quality of this OLED display module
  - Connection (contact) to any other potential than the above may lead to rupture of the IC

### PRECAUTIONS WHEN DISPOSING OF THE OLED DISPLAY MODULES

1. Request the qualified companies to handle industrial wastes when disposing of the OLED display modules. Or, when burning them, be sure to observe the environmental and hygienic laws and regulations

### OTHER PRECAUTIONS

- 1. When an OLED display module is operated for a long of time with fixed pattern may remain as an after image or slight contrast deviation may occur. Nonetheless, if the operation is interrupted and left unused for a while, normal state can be restored. Also, there will be no problem in the reliability of the module
- 2. To protect OLED display modules from performance drops by static electricity rapture, etc., do not touch the following sections whenever possible while handling the OLED display modules
  - · Pins and electrodes
  - Pattern layouts such as the TCP and FPC
- 3. With this OLED display module, the OLED driver is being exposed. Generally speaking, semiconductor elements change their characteristics when light is radiated according to the principle of the solar battery. Consequently, if this OLED driver is exposed to light, malfunctioning may occur
  - Design the product and installation method so that the OLED driver may be shielded from light in actual usage
  - Design the product and installation method so that the OLED driver may be shielded from light during the inspection processes

# VISHAY.

## OLED-096O064A-LPP3N00000

www.vishay.com

- 4. Although this OLED display module stores the operation state data by the commands and the indication data, when excessive external noise, etc. enters into the module, the internal status may be changed. It therefore is necessary to take appropriate measures to suppress noise generation or to protect from influences of noise on the system design
- 5. We recommend you to construct its software to make periodical refreshment of the operation statuses (re-setting of the commands and re-transference of the display data) to cope with catastrophic noise
- 6. Resistors, capacitors, and other passive components will have different appearance and color caused by the different supplier
- 7. Our company will has the right to upgrade and modify the product function
- 8. The limitation of FPC bending





# **Legal Disclaimer Notice**

Vishay

## **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.



Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

### Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов:
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001:
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.



### Как с нами связаться

**Телефон:** 8 (812) 309 58 32 (многоканальный)

Факс: 8 (812) 320-02-42

Электронная почта: org@eplast1.ru

Адрес: 198099, г. Санкт-Петербург, ул. Калинина,

дом 2, корпус 4, литера А.