# Programmable Hex Voltage Supervisor with EEPROM ## **FEATURES** - Supervises 6 Power Supplies - I<sup>2</sup>C Adjustable UV and OV Trip Points - Guaranteed Threshold Accuracy: ±1% - I<sup>2</sup>C/SMBus Interface - Internal EEPROM - 256 Programmable Thresholds per Channel - Up to Three Range Settings per Channel - Two General Purpose Inputs - Three General Purpose Inputs/Outputs - Programmable Output Delays - Supply Voltage Range: 3.4V to 13.9V - Supply Voltage Power Sharing from V1 to V4 - 16-Pin 5mm × 4mm DFN and SSOP Packages ## **APPLICATIONS** - High Availability Computer Systems - Network Servers - Telecom Equipment - Data Storage Systems ∠T, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. ## DESCRIPTION The LTC®2933 is an EEPROM configurable voltage supervisor which can simultaneously monitor up to six power supply voltage inputs. Each voltage detector offers I<sup>2</sup>C programmable over/undervoltage thresholds in various ranges and increments. Two general purpose inputs (GPI) can be configured as programmable manual reset (MR), UV disable (UVDIS), margin (MARG) or auxiliary comparator (AUXC) inputs. Three general purpose pins (GPIO) can be configured for input or output operation. When configured as an input, a GPIO pin can be mapped to any other GPIO configured as output. The GPIO pins can also be configured as ALERT or fault outputs. Faults can be configured with programmable delay-on-release times. Output type and polarity are also configurable. Status and history registers log faults and can be polled via the I<sup>2</sup>C interface. A fault snapshot is also backed up in internal EEPROM. All parameters are programmable via the I<sup>2</sup>C interface. Configuration EEPROM supports autonomous operation without additional software. ## TYPICAL APPLICATION #### **Precision Multiple Power Supply Supervisor** # V1 to V6 Threshold Error vs Temperature 2933fa ## **ABSOLUTE MAXIMUM RATINGS** (Notes 1, 2) | Supply Voltages: | | |------------------------------|---------------------------| | V1 | 0.3V to 14V | | V2, V3, V4 | 0.3V to 6V | | Input/Output Voltages: | | | SDA, SCL, GPI1, GPI2, V5, V6 | 0.3V to 6V | | GPI01, GPI02, GPI03 | 0.3V to 14V | | V <sub>DD33</sub> | | | ASEL | 0.3V to V <sub>DD33</sub> | | Operating Temperature Range: | | |-----------------------------------|----------------| | LTC2933C | 0°C to 70°C | | LTC2933I | 40°C to 85°C | | Storage Temperature Range | 65°C to 150°C* | | Maximum Junction Temperature | 125°C* | | Lead Temperature Range (Soldering | g, 10 sec): | | SSOP Package | 300°C | | | | $<sup>^{\</sup>star}$ See Applications Information section for detailed EEPROM derating information for junction temperatures in excess of 85°C. ## PIN CONFIGURATION # ORDER INFORMATION http://www.linear.com/product/LTC2933#orderinfo | LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE | |------------------|-------------------|---------------|---------------------------------|-------------------| | LTC2933CDHD#PBF | LTC2933CDHD#TRPBF | 2933 | 16-Lead (5mm × 4mm) Plastic DFN | 0°C to 70°C | | LTC2933IDHD#PBF | LTC2933IDHD#TRPBF | 2933 | 16-Lead (5mm × 4mm) Plastic DFN | -40°C to 85°C | | LTC2933CGN#PBF | LTC2933CGN#TRPBF | 2933 | 16-Lead Plastic SSOP | 0°C to 70°C | | LTC2933IGN#PBF | LTC2933IGN#TRPBF | 2933 | 16-Lead Plastic SSOP | -40°C to 85°C | Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/ # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25\,^{\circ}\text{C}$ and V1 = 12V. (Note 2) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-------------------------------------------|--------------------------------------------|---------------------------------------------------------------------------|---|------------|-----------|----------------|----------| | Power Supply | y Characteristics | | | | | | | | Vn Supply Voltage Range | | V1 | • | 3.4 | | 13.9 | V | | | | V2 to V4 | • | 3.4 | | 5.8 | V | | $V_{\text{DD33}}$ | V <sub>DD33</sub> Regulator Output Voltage | I <sub>VDD33</sub> = -1 mA | • | 3.22 | 3.3 | 3.37 | V | | $I_{DD}$ | V <sub>DD33</sub> Regulator Current Limit | V <sub>DD33</sub> = 0V | • | -5.5 | | | mA | | In <sub>SUP</sub> | V1 to V4 Supply Current | Highest Voltage Supplies Current | • | | | 0.7 | mA | | | | Writing to EEPROM | | | | 1.5 | mA | | Voltage Supe | ervisor Characteristics | | | | | | | | V1 <sub>RANGE</sub> | V1 Monitoring Range | Medium Range | • | 1 | | 5.8 | V | | | | High Range | • | 2.5 | | 13.9 | V | | V2 <sub>RANGE</sub> to | V2 to V6 Monitoring Range | Precision Range | • | 0.2 | | 1.2 | V | | V6 <sub>RANGE</sub> | | Low Range | • | 0.5 | | 3 | V | | | | Medium Range | • | 1 | | 5.8 | V | | V1 <sub>STEP</sub> | V1 Threshold Programming Step (LSB) | Medium Range | | | 20 | | mV | | | | High Range | | | 50 | | mV | | V2 <sub>STEP</sub> to | V2 to V6 Threshold Programming Step | Precision Range | | | 4 | | mV | | V6 <sub>STEP</sub> | (LSB) | Low Range | | | 10 | | mV | | | | Medium Range | | | 20 | | mV | | V1 <sub>ERR</sub> | V1 Threshold Accuracy | Medium Range, 3V < V1 < 5.8V<br>Medium Range, 1V < V1 < 3V | • | | | ±1.5<br>±45 | %<br>mV | | | | High Range, 7.5V < V1 < 13.9V<br>High Range, 2.5V < V1 < 7.5V | • | | | ±1.5<br>±112.5 | %<br>mV | | V2 <sub>ERR</sub> to<br>V6 <sub>ERR</sub> | V2 to V6 Threshold Accuracy | Precision Range, 0.6V < Vn < 1.2V<br>Precision Range, 0.2V < Vn < 0.6V | • | | | ±1<br>±6 | %<br>mV | | | | Low Range, 1.5V < V <i>n</i> < 3 V<br>Low Range, 0.5V < V <i>n</i> < 1.5V | • | | | ±1<br>±15 | %<br>mV | | | | Medium Range, $3V < Vn < 5.8V$<br>Medium Range, $1V < Vn < 3V$ | • | | | ±1<br>±30 | %<br>mV | | R <sub>IN</sub> | Vn Input Impedance | Low, Medium and High Range | • | 200 | | | kΩ | | I <sub>IN</sub> | Vn Input Current | Precision Range, V2 to V4 = 1.2V<br>Precision Range, V5 to V6 = 1.2V | • | | | ±2<br>±10 | μA<br>nA | | t <sub>RT</sub> | Vn Comparator Response Time | 2LSB of Overdrive<br>20LSB of Overdrive | • | | 100<br>25 | 40 | μs<br>μs | | Manual Rese | et Characteristics | | | | | | | | t <sub>MRI</sub> | Input Pulse Width | Active Low | • | 5 | | | μs | | $t_{MRR}$ | Glitch Rejection | | | | 1 | | μs | | GPI <i>n</i> Charact | teristics | | 1 | | | | | | $\overline{V_{\text{ITH}}}$ | Input Threshold Voltage | | • | 0.6 | 1 | 1.4 | V | | I <sub>LEAK</sub> | Leakage Current | V <sub>GPI</sub> = 6V | • | | | ±2 | μA | | I <sub>PU</sub> | Internal Pull-Up Current | V <sub>GPI</sub> = 2V | | <b>-</b> 5 | -15 | -30 | μA | # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25\,^{\circ}\text{C}$ and V1 = 12V. (Note 2) | SYMBOL | PARAMETER | METER CONDITIONS | | MIN | TYP | MAX | UNITS | |-----------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|---|----------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|----------------------------------------| | Auxiliary Co | mparator Characteristics | | | | | | | | V <sub>ACIN</sub> | Input Threshold Voltage | | • | 0.49 | 0.5 | 0.51 | V | | I <sub>ACIN</sub> | Input Current | Input Voltage = 0.5V | • | | | ±20 | nA | | t <sub>ACRT</sub> | Response Time | 40mV Overdrive | | | 9 | | μs | | GPIOn Chara | acteristics | | | | | | | | $\overline{V_{0L}}$ | Output Low Voltage | I <sub>SINK</sub> = 3mA | • | | | 0.4 | V | | $\overline{V_{\text{ITH}}}$ | Input Threshold Voltage | | • | 0.6 | 1 | 1.4 | V | | I <sub>LEAK</sub> | Leakage Current | V <sub>GPIO</sub> = 13.9V | • | | | ±2 | μА | | I <sub>PU</sub> | Internal Pull-Up Current | V <sub>GPIO</sub> = 2V | • | -5 | -15 | -30 | μА | | t <sub>DRO</sub> | Programmable Output Delay-on-Release<br>GPIO1_DELAY_ON_RELEASE,<br>GPIO2_DELAY_ON_RELEASE and<br>GPIO3_DELAY_ON_RELEASE | 000b<br>001b<br>010b<br>011b<br>100b<br>101b<br>110b | • | 1.1<br>4.5<br>17<br>35<br>143<br>286<br>1140 | 0.001<br>1.6<br>6.4<br>26<br>51<br>205<br>410<br>1640 | 0.050<br>2.2<br>8.7<br>34<br>69<br>275<br>550<br>2200 | ms<br>ms<br>ms<br>ms<br>ms<br>ms<br>ms | | EEPROM Cha | aracteristics | | | | | | | | Retention | Retention (Notes 5, 6) | | • | 10 | | | Years | | Endurance | Endurance (Notes 5, 6) | | • | 10,000 | | | Cycles | | t <sub>EEFS</sub> | Fault Storage Time (Note 4) | Backup Fault Storage Operation | | | 10 | | ms | | t <sub>EEPR</sub> | Programming Time | I <sup>2</sup> C NACK's During STORE_USER Operation | | | 100 | | ms | | t <sub>EERU</sub> | Restore Time | RESTORE_USER Command | | | 1 | | ms | | Digital Input | s SCL, SDA | | | | | | | | $\overline{V_{IH}}$ | High Level Input Voltage | | • | 2 | | | V | | $\overline{V_{IL}}$ | Low Level Input Voltage | | • | | | 0.8 | V | | V <sub>HYST</sub> | Input Hysteresis (Note 4) | | | | 40 | | mV | | I <sub>LEAK</sub> | Input Leakage Current | SCL, SDA = GND to 5.5V | • | -1 | | 1 | μА | | Digital Outpo | ut SDA | | | | | | | | $V_{OL}$ | Digital Output Low Voltage | I <sub>SINK</sub> = 3mA | • | | | 0.4 | V | | Digital Input | ASEL | | | | | | | | V <sub>IH</sub> | Input High Threshold Voltage | | • | | | V <sub>DD33</sub> – 0.4 | V | | $V_{IL}$ | Input Low Threshold Voltage | | • | 0.4 | | | V | | I <sub>IH,IL</sub> | High, Low Input Current | ASEL = 0, V <sub>DD33</sub> | • | -20 | | 20 | μА | | I <sub>FLOAT</sub> | Hi-Z Input Current | 0.5V < ASEL < V <sub>DD33</sub> - 0.5V | • | -10 | | 10 | μА | | Serial Bus T | iming Characteristics (Note 3) | | | | | | | | f <sub>SCL</sub> | Serial Clock Frequency | | • | 10 | | 400 | kHz | | $\overline{t_{LOW}}$ | Serial Clock LOW Period | | • | 1.3 | | | μs | | t <sub>HIGH</sub> | Serial Clock HIGH Period | | • | 0.6 | | | μs | | t <sub>BUF</sub> | Bus Free Time Between STOP and START | | • | 1.3 | | | μs | | t <sub>HD:STA</sub> | START Condition Hold Time | | • | 600 | | | ns | T LINEAR # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25\,^{\circ}\text{C}$ and V1 = 12V. (Note 2) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------------|---------------------------------------------------------------------------------------------------------|---------------------------|---|-----|-----|-----|-------| | t <sub>SU:STA</sub> | START Condition Setup Time | | • | 600 | | | ns | | t <sub>SU:STO</sub> | STOP Condition Setup Time | | • | 600 | | | ns | | t <sub>HD:DAT</sub> | Data Hold Time | LTC2933 Receiving Data | • | 0 | | | ns | | | | LTC2933 Transmitting Data | • | 300 | | 900 | ns | | t <sub>SU:DAT</sub> | Data Setup Time | | • | 100 | | | ns | | t <sub>SP</sub> | Pulse Width of Spike Suppressed | | | | 100 | | ns | | t <sub>TIMEOUT_BUS</sub> | Time Allowed to Complete Any Command<br>After Which Time SDA Will Be Released<br>and Command Terminated | | | | 32 | | ms | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. **Note 2:** All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to GND unless otherwise specified. **Note 3:** Maximum capacitive load, $C_B$ , for SCL and SDA is 400pF. Data and clock rise time $(t_r)$ and fall time $(t_f)$ are: $(20 + 0.1 \cdot C_B)(ns) < t_r < 300ns$ , and $(20 + 0.1 \cdot C_B)(ns) < t_f < 300ns$ $C_B$ = capacitance of one bus line in pF. SCL and SDA external pull-up voltage, $V_{IO},$ is $3V < V_{IO} < 5.5V.$ Note 4: Guaranteed by design, not directly tested. **Note 5:** EEPROM endurance and retention are guaranteed by design, characterization and correlation with statistical process controls. The minimum retention specification applies for devices whose EEPROM has been cycled less than the minimum endurance specification. Note 6: EEPROM endurance and retention will be degraded when T<sub>J</sub> > 85°C. # **TIMING DIAGRAMS** ## Vn Supervisor Timing ## I<sup>2</sup>C Timing ## TYPICAL PERFORMANCE CHARACTERISTICS Aux Comp Response Time vs Overdrive #### **GPIO Pins During Power-Up** #### GPIO Voltage vs Output Sink Current ## PIN FUNCTIONS **ASEL:** Ternary I<sup>2</sup>C Bus Address Select. Can be connected to ground, V<sub>DD33</sub>, or left unconnected to select one of three addresses. **Exposed Pad (DFN Package Only):** Ground. The exposed pad may be left open or connected to device ground. **GND:** Ground. **GPI01**, **GPI02**, **GPI03**: General Purpose Input/Output. Each GPIO is configurable as either input, open-drain output, or weak pull-up output. Output polarity is programmable. When configured as outputs, these pins respond to selectable UV conditions, OV conditions, $\overline{MR}$ , auxiliary comparator output, or other input-configured GPIOn with programmable delay-on-release. These pins can also be configured as $\overline{ALERT}$ per SMBus standard. When configured as inputs, each pin can be mapped to any other output. These pins have an optional 15 $\mu$ A pull-up to $V_{DD33}$ . Unused GPIO pins should be tied to $V_{DD33}$ or have their pull-up enabled. **GPI1**, **GPI2**: General Purpose Inputs. Configurable as one of four possibilities (no duplication): - Manual reset ( $\overline{MR}$ ) input, active low, 15µA pull-up to $V_{DD33}$ - UV disable (UVDIS), active low, 15μA pull-up to V<sub>DD33</sub>. Outputs ignore UV faults. - Margin (MARG), active low, 15µA pull-up to V<sub>DD33</sub>. Outputs ignore both UV and OV faults. - Hi-Z Auxiliary Comparator (AUXC) Input. Programmable Polarity. **SCL:** I<sup>2</sup>C Serial Clock (400kHz maximum). Needs external pull-up resistor. **SDA**: I<sup>2</sup>C Serial Data. Needs external pull-up resistor. **V1:** High Voltage Supervisor Input. Programmable thresholds, from 1V to 5.8V in 20mV increments (medium range) or from 2.5V to 13.9V in 50mV increments (high range). Bypass this pin to ground with a $0.1\mu F$ (or greater) capacitor and apply 3.4V minimum through a low impedance, if used to power the part. The highest voltage on V1 to V4 is automatically selected as supply voltage. If unused, tie to ground. See the Applications Information section for information on unused channels. **V2 to V4:** Low Voltage Supervisor Input. Programmable thresholds from 0.2V to 1.2V in 4mV increments (precision range), from 0.5V to 3V in 10mV increments (low range) or from 1V to 5.8V in 20mV increments (medium range). Bypass this pin to ground with a $0.1\mu F$ (or greater) capacitor and apply 3.4V minimum through a low impedance, if used to power the part. The highest voltage on V1 to V4 is automatically selected as supply voltage. See the Applications Information section for information on unused channels. **V5 to V6:** Low Voltage Supervisor Input. Programmable thresholds from 0.2V to 1.2V in 4mV increments (precision range), from 0.5V to 3V in 10mV increments (low range) or from 1V to 5.8V in 20mV increments (medium range). If unused, tie to ground. See the Applications Information section for information on unused channels. **V**<sub>DD33</sub>: 3.3V Internal Regulator Output. A 220nF capacitor to ground is required. | PIN NAME | PIN TYPE | PIN (DFN) | PIN (SSOP) | |-------------------|----------|-----------|------------| | V4 | In | 1 | 1 | | V3 | In | 2 | 2 | | V2 | In | 3 | 3 | | V1 | In | 4 | 4 | | V <sub>DD33</sub> | Out | 5 | 5 | | GND | Ground | 6 | 6 | | GPI03 | In/Out | 7 | 7 | | ASEL | In | 8 | 8 | | GPI02 | In/Out | 9 | 9 | | GPI01 | In/Out | 10 | 10 | | SDA | In/Out | 11 | 11 | | SCL | In | 12 | 12 | | GPI2 | In | 13 | 13 | | GPI1 | In | 14 | 14 | | V6 | In | 15 | 15 | | V5 | In | 16 | 16 | | Exposed Pad | | 17 | N/A | LINEAR TECHNOLOGY ## **BLOCK DIAGRAM** The LTC2933 can perform the following operations: - Accept I<sup>2</sup>C bus programming commands. - Simultaneously monitor up to six inputs with respect to programmed fault limits. - Configure and monitor for OV/UV faults using two independent comparators per channel. - Configure two general purpose inputs as manual reset (MR), undervoltage disable (UVDIS), margin (MARG) or auxiliary comparator (AUXC) inputs. - Configure three general purpose inputs/outputs (GPIOn) to output faults, inputs from GPIn or from other GPIOn. - Independently select each general purpose output polarity and type (open-drain or weak pull-up). - Independently select each general purpose output response delay-on-release (with respect to the moment its condition is internally cleared). - Generate interrupt (ALERT) signals in response to any voltage faults, as well as the logic state of the inputs. - Store register contents to EEPROM. - Store voltage and timing fault history to EEPROM. - Restore EEPROM contents into the operating memory, by I<sup>2</sup>C command and at power-up. - Report voltage fault status and history. - Software write-protect the operating memory. #### **Threshold Accuracy** The LTC2933 ±1% threshold accuracy specification improves the reliability of the system over supervisors with wider threshold tolerances. A less accurate voltage supervisor increases the required system voltage margin. This in turn increases the probability of system malfunction. Consider a $5V \pm 10\%$ supply: it may vary between 4.5V and 5.5V and the circuitry powered by it must operate reliably within this band. An ideal, perfectly accurate supervisor would generate a reset at exactly 4.5V. The LTC2933 threshold varies $\pm 1\%$ around the nominal threshold voltage, in the medium range, if the selected value is greater than 3V. The reset threshold band and the power supply tolerance bands should not overlap, in order to prevent false alarms when the power supply actually meets its specified tolerance band (see Figure 1). $A\pm10\%$ threshold is usually set to 11% below the nominal input voltage, or 4.45V in this example. The threshold is guaranteed to be within the 4.4V to 4.5V band over temperature. To prevent malfunction, the powered system must operate reliably down to 4.4V. Figure 1. 1% Threshold Accuracy Improves System Reliability ## I<sup>2</sup>C Serial Digital Interface The LTC2933 communicates with a host (master) using the I<sup>2</sup>C serial bus interface. The Timing Diagram shows the timing relationship of the signals on the bus. The two bus lines, SDA and SCL, must be high when the bus is not in use. External pull-up resistors or current sources are required on these lines. The LTC2933 is a transmit/receive slave-only device. The master device must initiate data transfer on the bus by generating SCL to allow the transfer. In the event of an OV/UV fault, the LTC2933 can be configured to assert the ALERT output low in order to notify the host. #### **Slave Address** The LTC2933 can respond to one of three addresses. By connecting the address ASEL input to $V_{DD33}$ , GND, or by floating it, the slave address is determined as shown in the following table. The LTC2933 always responds to the special addresses. #### LTC2933 Slave Address Table | ASEL | 0 | HI-Z | 1 | |---------------|------|------|------| | 7-Bit Address | 0x1C | 0x1D | 0x1E | | 8-Bit Address | 0x38 | 0x3A | 0x3C | #### LTC2933 Special Slave Addresses | 7-Bit<br>Address | 8-Bit<br>Address | Description | |------------------|------------------|----------------------------------------------------------------------------------| | 0x0C | 0x19 | Alert Response Address. Independent of the ASEL pin. | | 0x1B | 0x36 | Global address to which all LTC2933's will respond. Independent of the ASEL pin. | #### Communication Protocols - S START CONDITION - Sr REPEATED START CONDITION - Rd READ (BIT VALUE OF 1) - Wr WRITE (BIT VALUE OF 0) - A ACKNOWLEDGE (THIS BIT POSITION MAY BE 0 - FOR AN ACK OR 1 FOR A NACK) - P STOP CONDITION - MASTER TO SLAVE - SLAVE TO MASTER #### **Send Byte Format** #### Write Word Format | 1 | 7 | 1 | 1 | 8 | 1 | 8 | 1 | 8 | 1 | 1 | |---|---------------|----|---|--------------|---|---------------|---|----------------|---|---| | S | SLAVE ADDRESS | Wr | Α | COMMAND CODE | Α | DATA BYTE LOW | Α | DATA BYTE HIGH | Α | Р | #### Read Word Format 2933fa ## **Register Command Set** | COMMAND<br>FUNCTION | DESCRIPTION | R/W/S<br>(See Note) | DATA LENGTH<br>(BITS) | COMMAND<br>BYTE | DEFAULT VALUE | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------|-----------------|----------------------| | WRITE_PROTECT | Contains lock key code and write lock. | R/W | 16 | 0x00 | 1010_1010_1010_1000b | | GPI_CONFIG | Configure GPI2 and GPI1 assignment, GPIO <i>n</i> mapping and MR internal response. | R/W | 16 | 0x01 | X001_0000_X000_0000b | | GPI01_CONFIG | Configure GPIO1 type, delay-on-release and mapping to GPIO2, GPIO3. | R/W | 16 | 0x02 | X000_0000_0010_1011b | | GPI02_3_CONFIG | Configure GPIO3 type, delay-on-release and mapping to GPIO1 and GPIO2. Configure GPIO2 type, delay-on-release and mapping to GPIO1 and GPIO3. | R/W | 16 | 0x03 | 0010_1011_0010_1011b | | V1_THR | Encode high and low voltage thresholds on channel V1. | R/W | 16 | 0x04 | 1101_1110_1010_1000b | | V2_THR | Encode high and low voltage thresholds on channel V2. | R/W | 16 | 0x05 | 1110_1001_1011_0001b | | V3_THR | Encode high and low voltage thresholds on channel V3. | R/W | 16 | 0x06 | 1000_1011_0110_0101b | | V4_THR | Encode high and low voltage thresholds on channel V4. | R/W | 16 | 0x07 | 1110_1001_1011_0001b | | V5_THR | Encode high and low voltage thresholds on channel V5 | R/W | 16 | 0x08 | 1001_1011_0111_0011b | | V6_THR | Encode high and low voltage thresholds on channel V6. | R/W | 16 | 0x09 | 0111_1010_0101_1000b | | V1_CONFIG | Encode comparator range, polarity and GPIOn mapping. | R/W | 16 | 0x0A | XXXX_XX00_1000_1001b | | V2_CONFIG | Encode comparator range, polarity and GPIOn mapping. | R/W | 16 | 0x0B | XXXX_XX00_1000_1001b | | V3_CONFIG | Encode comparator range, polarity and GPIOn mapping. | R/W | 16 | 0x0C | XXXX_XX00_1000_1001b | | V4_CONFIG | Encode comparator range, polarity and GPIOn mapping. | R/W | 16 | 0x0D | XXXX_XX01_1000_1001b | | V5_CONFIG | Encode comparator range, polarity and GPIOn mapping. | R/W | 16 | 0x0E | XXXX_XX01_1000_1001b | | V6_CONFIG | Encode comparator range, polarity and GPIOn mapping. | R/W | 16 | 0x0F | XXXX_XX01_1000_1001b | | HISTORY_WORD | Read the fault history. Read only. | R | 16 | 0x11 | NA | | CLEAR_HISTORY | Clear volatile memory history register. Write only. | S | 0 | 0x1B | NA | | STORE_USER | Store volatile memory to EEPROM. Write only. | | 0 | 0x1C | NA | | RESTORE_USER | Restore volatile memory from EEPROM. Write only. | S | 0 | 0x1D | NA | | BACKUP_WORD | Read the EEPROM backup of the first fault history.<br>Read only. | R | 16 | 0x1E | NA | | STATUS_WORD | Read the fault status. Read only. | R | 16 | 0x1F | NA | Note: R = read, W = write, S = send byte #### **DETAILED COMMAND REGISTER DESCRIPTIONS** ## WRITE\_PROTECT (Command Byte 0x00) The WRITE\_PROTECT command provides the ability to prevent any write operations into the volatile memory, if WRITE\_LOCK=1. KEY may be changed when WRITE\_LOCK = 0, or in the same command that sets WRITE\_LOCK = 1. When locked, WRITE\_LOCK can only be written to 0 if KEY matches the existing value in memory. For effective protection against false writes, KEY should contain at least one bit set to 1. Writes to supported commands are ignored when WRITE\_LOCK = 1. All commands may be read regardless of the WRITE LOCK bit setting. #### **WRITE PROTECT Data Contents** | BIT(S) | SYMBOL | PURPOSE | |---------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | b[15:2] | KEY | Must match against programmed combination in order to deactivate write lock. Factory default 10_1010_1010_1010b (0x2AAA). | | b[1] | Reserved | Ignore | | b[0] | WRITE_LOCK | 0: Unlocked. Writes to volatile memory are permitted. 1: Locked. Writing to volatile memory is not permitted. To unlock, set WRITE_LOCK = 0 with the appropriate key. Factory default 0. | ## **GPI\_CONFIG (Command Byte 0x01)** The GPI\_CONFIG command configures internal response to a manual reset, sets each GPI function, and optionally maps GPI pins configured as Manual Reset ( $\overline{\text{MR}}$ ) or Auxiliary Comparator (AUXC) to one or more GPIO pins. #### **GPI\_CONFIG Data Contents** | BIT(S) | SYMBOL | OPERATION | | |----------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | b[15] | Reserved | Ignore | | | b[14] | GPI2_MR_RESPONSE | Effective only if the input GPI2 is MR configured. 0: Disable CLEAR_HISTORY response. 1: Enable CLEAR_HISTORY response on falling edge of GPI2. Factory default 0. | | | b[13:11] | GPI2_CONFIG | 000b: Manual Reset (MR) active low, 15μA pull-up. 001b: Reserved. 010b: Margin (MARG) active low, 15μA pull-up. Overvoltage and undervoltage faults are inhibited. 011b: UV Disable (UVDIS) active low, 15μA pull-up. Undervoltage faults are inhibited. 100b: and 101b: Auxiliary Comparator (AUXC) positive input on GPI2. 110b: and 111b: Auxiliary Comparator (AUXC) negative input on GPI2. Factory default 010b. | | | b[10] | MAP_GPI2_TO_GPI03 | 0: GPI2 input is not mapped to GPI03. 1: GPI2 input is mapped to GPI03 if configured as MR or AUXC. Factory default 0. | | | b[9] | MAP_GPI2_TO_GPI02 | 0: GPI2 input is not mapped to GPI02. 1: GPI2 input is mapped to GPI02 if configured as MR or AUXC. Factory default 0. | | | b[8] | MAP_GPI2_TO_GPI01 | 0: GPI2 input is not mapped to GPI01. 1: GPI2 input is mapped to GPI01 if configured as MR or AUXC. Factory default 0. | | | b[7] | Reserved | Ignore | | | b[6] | GPI1_MR_RESPONSE | Effective only if the input GPI1 is MR configured. 0: Disable CLEAR_HISTORY response. 1: Enable CLEAR_HISTORY response on falling edge of GPI1. Factory default 0. | | | b[5:3] | GPI1_CONFIG | 000b: Manual Reset (MR) active low, 15μA pull-up. 001b: Reserved. 010b: Margin (MARG) active low, 15μA pull-up. Overvoltage and undervoltage faults are inhibited. 011b: UV Disable (UVDIS) active low, 15μA pull-up. Undervoltage faults are inhibited. 100b: and 101b: Auxiliary Comparator (AUXC) positive input on GPI1. 110b: and 111b: Auxiliary Comparator (AUXC) negative input on GPI1. Factory default 000b. | | | b[2] | MAP_GPI1_TO_GPI03 | 0: GPI1 input is not mapped to GPI03. 1: GPI1 input is mapped to GPI03 if configured as MR or AUXC. Factory default 0. | | | b[1] | MAP_GPI1_TO_GPI02 | 0: GPI1 input is not mapped to GPI02. 1: GPI1 input is mapped to GPI02 if configured as MR or AUXC. Factory default 0. | | | b[0] | MAP_GPI1_TO_GPI01 | 0: GPI1 input is not mapped to GPI01. 1: GPI1 input is mapped to GPI01 if configured as MR or AUXC. Factory default 0. | | ## **GPIO1\_CONFIG (Command Byte 0x02)** The GPIO1\_CONFIG command configures the GPIO1 mapping, delay-on-release time, output type, and polarity. If GPIO1\_TYPE\_AND\_POLARITY is configured as ALERT (100b or 111b), the output is latched and cleared after the LTC2933 acknowledges the alert response address (see SMBus protocol), HISTORY\_WORD is read, or a CLEAR\_HISTORY command is received. Only one GPIOnpin should be configured as $\overline{\text{ALERT}}$ . GPIOn\_DELAY\_ON\_RELEASE does not apply to a GPIOn pin configured as $\overline{\text{ALERT}}$ . #### **GPIO1\_CONFIG Data Contents** | BIT(S) | SYMBOL | OPERATION | | |---------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | b[15:8] | Reserved | Ignore | | | b[7] | MAP_GPI01_T0_GPI03 | : GPIO1 input is not mapped to GPIO3.<br>: GPIO1 input is mapped to GPIO3.<br>actory default 0. | | | b[6] | MAP_GPI01_T0_GPI02 | 0: GPI01 input is not mapped to GPI02. 1: GPI01 input is mapped to GPI02. Factory default 0. | | | b[5:3] | GPI01_DELAY_ON_RELEASE | 000b: Delay selected is 0. 001b: Delay selected is 1.6ms. 010b: Delay selected is 6.4ms. 011b: Delay selected is 26ms. 100b: Delay selected is 51ms. 100b: Delay selected is 51ms. 101b: Delay selected is 205ms. 110b: Delay selected is 410ms. 111b: Delay selected is 1.64s. 5-actory default 101b (205ms). | | | b[2:0] | GPI01_TYPE_AND_POLARITY | Factory default 101b (205ms). 000b: Active H input. 001b: Active L input. 010b: Active H open-drain output. 011b: Active L open-drain output. 100b: Active L open-drain ALERT output. 101b: Active L, weak pull-up output. 110b: Active L, weak pull-up output. 111b: Active L, weak pull-up ALERT output. Factory default 011b (Active L open-drain output). | | ## GPI02\_3\_CONFIG (Command Byte 0x03) The GPIO2\_3\_CONFIG command configures GPIO2 and GPIO3 mapping, delay-on-release time, output type, and polarity. If GPIO2\_TYPE\_AND\_POLARITY is configured as ALERT (100b or 111b), or GPIO3\_TYPE\_AND\_POLARITY is configured as ALERT (100b or 111b), the output is latched, and is cleared after the LTC2933 acknowledges the alert response address (see SMBus protocol), HISTORY\_WORD is read, or a CLEAR\_HISTORY command is received. Only one GPIOn pin should be configured as ALERT. GPIOn\_DELAY\_ON\_RELEASE does not apply to a GPIOn pin configured as ALERT. **GPIO2 3 CONFIG Data Contents** | BIT(S) | SYMBOL | OPERATION | | |----------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | b[15] | MAP_GPI03_T0_GPI02 | 0: GPIO3 is not mapped into GPIO2. 1: GPIO3 is mapped into GPIO2. Factory default 0. | | | b[14] | MAP_GPI03_T0_GPI01 | 0: GPIO3 is not mapped into GPIO1.<br>1: GPIO3 is mapped into GPIO1.<br>Factory default 0. | | | b[13:11] | GPI03_DELAY_ON_RELEASE | 000b: Delay selected is 0. 001b: Delay selected is 1.6ms. 010b: Delay selected is 6.4ms. 011b: Delay selected is 26ms. 100b: Delay selected is 51ms. 101b: Delay selected is 205ms. 110b: Delay selected is 410ms. 111b: Delay selected is 1.64s. Factory default 101b (205ms). | | | b[10:8] | GPI03_TYPE_AND_POLARITY | O00b: Active H input. 001b: Active L input. 010b: Active H open-drain output. 011b: Active L open-drain output. 100b: Active L open-drain ALERT output. 100b: Active L open-drain ALERT output. 101b: Active H, weak pull-up output. 110b: Active L, weak pull-up output. 111b: Active L, weak pull-up ALERT output. Factory default 011b (Active L open-drain output). | | | b[7] | MAP_GPI02_T0_GPI03 | 0: GPI02 is not mapped into GPI03. 1: GPI02 is mapped into GPI03. Factory default 0. | | | b[6] | MAP_GPI02_T0_GPI01 | 0: GPIO2 is not mapped into GPIO1. 1: GPIO2 is mapped into GPIO1. Factory default 0. | | | b[5:3] | GPI02_DELAY_ON_RELEASE | 000b: Delay selected is 0. 001b: Delay selected is 1.6ms. 010b: Delay selected is 6.4ms. 011b: Delay selected is 26ms. 100b: Delay selected is 51ms. 101b: Delay selected is 205ms. 110b: Delay selected is 410ms. 111b: Delay selected is 1.64s. Factory default 101b (205ms). | | | b[2:0] | GPI02_TYPE_AND_POLARITY | 000b: Active H input. 001b: Active L input. 010b: Active H open-drain output. 011b: Active L open-drain output. 100b: Active L open-drain ALERT output. 101b: Active H, weak pull-up output. 110b: Active H, weak pull-up output. 111b: Active L, weak pull-up output. 111b: Active L, weak pull-up ALERT output. Factory default 011b (Active L open-drain output). | | LINEAR TECHNOLOGY 2933fa V1\_THR (Command Byte 0x04), V2\_THR (0x05), V3\_THR (0x06), V4\_THR (0x07), V5\_THR (0x08), V6\_THR (0x09) The Vn\_THR command allows the user to specify the high and low threshold monitoring voltages on each channel. #### Vn\_THR Data Contents Channels V1 to V6 | BIT(S) | SYMBOL | OPERATION | |---------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | b[15:8] | V <i>n_</i> THR_HI | The COMP <i>n</i> _HI threshold. See the Applications Information section. Factory default settings of 0xDE, 0xE9, 0x9B, 0x7A correspond to 13.35V, 5.56V, 3.68V, 2.78V, 2.00V and 1.67V for channels V1 to V6, respectively. | | b[7:0] | Vn_THR_LO | The COMP <i>n</i> _LO threshold. See the Applications Information section. Factory default settings of 0xA8, 0xB1, 0x65, 0xB1, 0x73, 0x58 correspond to 10.65V, 4.44V, 2.92V, 2.22V, 1.60V and 1.33V for channels V1 to V6, respectively. | V1\_CONFIG (Command Byte 0x0A), V2\_CONFIG (0x0B), V3\_CONFIG (0x0C), V4\_CONFIG (0x0D), V5\_CONFIG (0x0E), V6\_CONFIG (0x0F) The Vn\_CONFIG command programs V1 through V6 comparator range, polarity and mapping to GPIOn. #### Vn\_CONFIG Data Contents Channel V1 to V6 | BIT(S) | SYMBOL | OPERATION | | |----------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | b[15:10] | Reserved | Ignore | | | b[9:8] | Vn_RANGE | Channel V1: 00b: High Range. 01b: Medium Range. 10b and 11b: Reserved. Factory default 00b. | | | | | Channels V2, V3, V4, V5 and V6: 00b: Medium Range. 01b: Low Range. 10b and 11b: Precision Range. Factory defaults are 00b on V2 to V3 and 01b on V4, V5 and V6. | | | b[7] | Vn_POL_HI | Controls polarity of COMP <i>n_</i> HI output reported by STATUS_WORD. See STATUS_WORD description for details. 0: Undervoltage. Indicates a fault when the input voltage is below V <i>n_</i> THR_HI. 1: Overvoltage. Indicates a fault when the input voltage is above V <i>n_</i> THR_HI. Factory default 1. | | | b[6] | Vn_POL_LO | Controls polarity of COMP <i>n_</i> LO output reported by STATUS_WORD. See STATUS_WORD description for details. 0: Undervoltage. Indicates a fault when the input voltage is below V <i>n_</i> THR_LO. 1: Overvoltage. Indicates a fault when the input voltage is above V <i>n_</i> THR_LO. Factory default 0. | | | b[5] | MAP_COMPn_HI_TO_GPI03 | 0: High comparator not mapped to GPI03. 1: High comparator mapped to GPI03. Factory default 0. | | | b[4] | MAP_COMP <i>n</i> _HI_TO_GPI02 | 0: High comparator not mapped to GPIO2.<br>1: High comparator mapped to GPIO2.<br>Factory default 0. | | | b[3] | MAP_COMP <i>n</i> _HI_TO_GPI01 | 0: High comparator not mapped to GPI01. 1: High comparator mapped to GPI01. Factory default 1. | | #### Vn\_CONFIG Data Contents Channel V1 to V6 | BIT(S) | SYMBOL | OPERATION | |--------|--------------------------------|----------------------------------------------------------------------------------------------| | b[2] | MAP_COMP <i>n</i> _LO_TO_GPI03 | 0: Low comparator not mapped to GPI03. 1: Low comparator mapped to GPI03. Factory default 0. | | b[1] | MAP_COMP <i>n</i> _LO_TO_GPI02 | 0: Low comparator not mapped to GPI02. 1: Low comparator mapped to GPI02. Factory default 0. | | b[0] | MAP_COMP <i>n</i> _LO_TO_GPI01 | 0: Low comparator not mapped to GPI01. 1: Low comparator mapped to GPI01. Factory default 1. | ## **HISTORY\_WORD (Command Byte 0x11)** The HISTORY\_WORD command returns two bytes of information with a summary of the faults since power was applied or HISTORY\_WORD was last cleared. HISTORY\_WORD is located in volatile memory and is automatically updated each time a fault occurs. HISTORY\_WORD is cleared using the CLEAR\_HISTORY command. #### **CLEAR HISTORY (Command Byte 0x1B)** The CLEAR\_HISTORY command clears all the faults logged in the volatile HISTORY\_WORD register. A manual reset performs the same operation if GPIn\_MR\_RESPONSE = 1. Clearing HISTORY\_WORD does not affect the STATUS\_WORD content. Processing of the CLEAR\_HISTORY command typically takes less than 10ms, and the part will not acknowledge other I<sup>2</sup>C operations during that time. #### **HISTORY\_WORD Data Contents** | BIT(S) | SYMBOL | OPERATION | |----------|---------------------|--------------------------------------| | b[15:13] | Reserved | Ignore | | b[12] | V6_HI_LATCHED_FAULT | 1: Latched V6_HI_FAULT. 0: No fault. | | b[11] | V6_LO_LATCHED_FAULT | 1: Latched V6_L0_FAULT. 0: No fault. | | b[10] | V5_HI_LATCHED_FAULT | 1: Latched V5_HI_FAULT. 0: No fault. | | b[9] | V5_LO_LATCHED_FAULT | 1: Latched V5_LO_FAULT. 0: No fault. | | b[8] | V4_HI_LATCHED_FAULT | 1: Latched V4_HI_FAULT. 0: No fault. | | b[7] | V4_LO_LATCHED_FAULT | 1: Latched V4_LO_FAULT. 0: No fault. | | b[6] | V3_HI_LATCHED_FAULT | 1: Latched V3_HI_FAULT. 0: No fault. | | b[5] | V3_LO_LATCHED_FAULT | 1: Latched V3_LO_FAULT. 0: No fault. | | b[4] | V2_HI_LATCHED_FAULT | 1: Latched V2_HI_FAULT. 0: No fault. | | b[3] | V2_LO_LATCHED_FAULT | 1: Latched V2_LO_FAULT. 0: No fault. | | b[2] | V1_HI_LATCHED_FAULT | 1: Latched V1_HI_FAULT. 0: No fault. | | b[1] | V1_LO_LATCHED_FAULT | 1: Latched V1_LO_FAULT. 0: No fault. | | b[0] | Reserved | Ignore | / LINEAR 2933fa # STORE\_USER (Command Byte 0x1C) RESTORE\_USER (Command Byte 0x1D) The STORE\_USER and RESTORE\_USER commands access nonvolatile EEPROM memory. Once a command is stored in EEPROM using STORE\_USER, it will be restored to volatile operating memory with the RESTORE\_USER command or when the part powers up. #### BACKUP\_WORD (Command Byte 0x1E) After the first fault occurs, HISTORY\_WORD is written to EEPROM for backup. Any subsequent BACKUP\_WORD write following a fault is inhibited until the CLEAR\_HISTORY command is issued. BACKUP\_WORD can be retrieved by sending a RESTORE\_USER command followed by a BACKUP\_WORD read. BACKUP\_WORD can be cleared in EEPROM by sending a CLEAR\_HISTORY command followed by a STORE USER command. #### **BACKUP WORD Data Contents** | BIT(S) | SYMBOL | OPERATION | |----------|--------------------|----------------------------------------| | | | | | b[15:13] | Reserved | Ignore | | b[12] | V6_HI_STORED_FAULT | 1: Stored V6_HI_FAULT. 0: No fault. | | b[11] | V6_L0_STORED_FAULT | 1: Stored V6_L0_FAULT. 0: No fault. | | b[10] | V5_HI_STORED_FAULT | 1: Stored V5_HI_FAULT. 0: No fault. | | b[9] | V5_L0_STORED_FAULT | 1: Stored V5_LO_FAULT. 0: No fault. | | b[8] | V4_HI_STORED_FAULT | 1: Stored V4_HI_FAULT. 0: No fault. | | b[7] | V4_LO_STORED_FAULT | 1: Stored V4_LO_FAULT. 0: No fault. | | b[6] | V3_HI_STORED_FAULT | 1: Stored V3_HI_FAULT. 0: No fault. | | b[5] | V3_LO_STORED_FAULT | 1: Stored V3_L0_FAULT. 0: No fault. | | b[4] | V2_HI_STORED_FAULT | 1: Stored V2_HI_FAULT. 0: No fault. | | b[3] | V2_L0_STORED_FAULT | 1: Stored V2_LO_FAULT. 0: No fault. | | b[2] | V1_HI_STORED_FAULT | 1: Stored V1_HI_FAULT.<br>0: No fault. | | b[1] | V1_LO_STORED_FAULT | 1: Stored V1_LO_FAULT. 0: No fault. | | b[0] | Reserved | Ignore | ## STATUS\_WORD (Command Byte 0x1F) The STATUS\_WORD command returns two bytes of information with a summary of the current faults. The STATUS\_WORD content is read directly from the comparators and is a snapshot of the current state. STATUS\_WORD faults may be disabled by setting GPI1\_CONFIG = 010b ( $\overline{MARG}$ ), GPI1\_CONFIG = 011b ( $\overline{UVDIS}$ ), GPI2\_CONFIG = 010b ( $\overline{MARG}$ ) or GPI2\_CONFIG = 011b ( $\overline{UVDIS}$ ) and asserting the appropriate GPIn pin. #### STATUS\_WORD Data Contents | BIT(S) | SYMBOL | OPERATION | | |----------|-------------|------------------------------------------------------------------------------------------------------|--| | b[15:13] | Reserved | Ignore | | | b[12] | V6_HI_FAULT | V6_POL_HI = 1 (default). 1: Fault (V6 greater than V6_THR_HI). 0: No fault (V6 less than V6_THR_HI). | | | | | V6_POL_HI = 0.<br>1: Fault (V6 less than V6_THR_HI).<br>0: No fault (V6 greater than V6_THR_HI). | | | b[11] | V6_LO_FAULT | V6_POL_LO = 1. 1: Fault (V6 greater than V6_THR_LO). 0: No fault (V6 less than V6_THR_LO). | | | | | V6_POL_LO = 0 (default). 1: Fault (V6 less than V6_THR_LO). 0: No fault (V6 greater than V6_THR_LO). | | | b[10] | V5_HI_FAULT | V5_POL_HI = 1 (default). 1: Fault (V5 greater than V5_THR_HI). 0: No fault (V5 less than V5_THR_HI). | | | | | V5_POL_HI = 0. 1: Fault (V5 less than V5_THR_HI). 0: No fault (V5 greater than V5_THR_HI). | | | b[9] | V5_LO_FAULT | V5_POL_LO = 1. 1: Fault (V5 greater than V5_THR_LO). 0: No fault (V5 less than V5_THR_LO). | | | | | V5_POL_LO = 0 (default). 1: Fault (V5 less than V5_THR_LO). 0: No fault (V5 greater than V5_THR_LO). | | | b[8] | V4_HI_FAULT | V4_POL_HI = 1 (default). 1: Fault (V4 greater than V4_THR_HI). 0: No fault (V4 less than V4_THR_HI). | | | | | V4_POL_HI = 0. 1: Fault (V4 less than V4_THR_HI). 0: No fault (V4 greater than V4_THR_HI). | | | b[7] | V4_L0_FAULT | V4_POL_LO = 1. 1: Fault (V4 greater than V4_THR_LO). 0: No fault (V4 less than V4_THR_LO). | | | | | V4_POL_LO = 0 (default). 1: Fault (V4 less than V4_THR_LO). 0: No fault (V4 greater than V4_THR_LO). | | | b[6] | V3_HI_FAULT | V3_POL_HI = 1 (default). 1: Fault (V3 greater than V3_THR_HI). 0: No fault (V3 less than V3_THR_HI). | | | | | V3_POL_HI = 0. 1: Fault (V3 less than V3_THR_HI). 0: No fault (V3 greater than V3_THR_HI). | | #### STATUS\_WORD Data Contents | BIT(S) | SYMBOL | OPERATION | |--------|-------------|------------------------------------------------------------------------------------------------------------| | b[5] | V3_L0_FAULT | V3_P0L_L0 = 1.<br>1: Fault (V3 greater than V3_THR_L0).<br>0: No fault (V3 less than V3_THR_L0). | | | | V3_POL_LO = 0 (default). 1: Fault (V3 less than V3_THR_LO). 0: No fault (V3 greater than V3_THR_LO). | | b[4] | V2_HI_FAULT | V2_POL_HI = 1 (default).<br>1: Fault (V2 greater than V2_THR_HI).<br>0: No fault (V2 less than V2_THR_HI). | | | | V2_POL_HI = 0.<br>1: Fault (V2 less than V2_THR_HI).<br>0: No fault (V2 greater than V2_THR_HI). | | b[3] | V2_L0_FAULT | V2_POL_LO = 1.<br>1: Fault (V2 greater than V2_THR_LO).<br>0: No fault (V2 less than V2_THR_LO). | | | | V2_POL_LO = 0 (default).<br>1: Fault (V2 less than V2_THR_LO).<br>0: No fault (V2 greater than V2_THR_LO). | | b[2] | V1_HI_FAULT | V1_POL_HI = 1 (default).<br>1: Fault (V1 greater than V1_THR_HI).<br>0: No fault (V1 less than V1_THR_HI). | | | | V1_POL_HI = 0.<br>1: Fault (V1 less than V1_THR_HI).<br>0: No fault (V1 greater than V1_THR_HI). | | b[1] | V1_LO_FAULT | V1_POL_LO = 1.<br>1: Fault (V1 greater than V1_THR_LO).<br>0: No fault (V1 less than V1_THR_LO). | | | | V1_POL_LO = 0 (default).<br>1: Fault (V1 less than V1_THR_LO).<br>0: No fault (V1 greater than V1_THR_LO). | | b[0] | Reserved | Ignore | ### **Power Supply** The LTC2933 is powered from any one of the voltage monitoring inputs V1 to V4. A virtual diode-OR scheme selects the highest supply voltage. V1 to V4 should be driven by a low impedance source for proper operation of the diode-OR circuit. The LTC2933 generates a regulated 3.3V supply on the $V_{DD33}$ pin. A 100nF external capacitor from the highest supply voltage pin (V1 to V4) to GND is required in order to decouple any supply noise. A 220nF external capacitor from $V_{DD33}$ to GND is required to properly compensate the internal voltage regulator. #### **Power-Up Condition** When power is applied such that at least one of the supply inputs V1 to V4 exceeds 3.4V, the part turns on and the EEPROM contents are loaded into the volatile operating memory. This operation typically takes less than 200µs. #### **Power-Down Condition** If all of the supply inputs, V1 to V4, drop below 3.4V, the internal regulator will start to fall out of regulation. Once $V_{DD33}$ falls below the internal undervoltage lockout voltage, the GPIO outputs will pull low. See the Typical Performance Characteristics section. #### **Voltage Threshold Programming** The V1 input has a high range that is based on a full scale of 2.25V to 15V. The 8-bit programming step size is 50mV. Some of these thresholds are outside of the 14V abs max voltage rating of the V1 input. On the high range, threshold accuracy below 2.5V and above 13.9V is not specified, but the thresholds are reachable. The command byte for the voltage threshold can be calculated for the V1 high range with the following equation: Command Byte = ROUND $$[20 \cdot (V_{TH} - 2.25)]$$ Inputs from V1 through V6 have a medium range that is based on a full scale of 0.9V to 6V. The 8-bit programming step size is 20mV. On the medium range, threshold accuracy below 1V and above 5.8V is not specified, but the thresholds are reachable. The command byte for the voltage threshold can be calculated for the V1 to V6 medium range with the following equation: Command Byte = ROUND $$[50 \bullet (V_{TH} - 0.9)]$$ Inputs from V2 through V6 have a low range that is based on a full scale of 0.45V to 3V. The 8-bit programming step size is 10mV. On the low range, threshold accuracy below 0.5V is not specified, but the thresholds are reachable. The command byte for the voltage threshold can be calculated for the V2 to V6 low range with the following equation: Command Byte = ROUND $$[100 \bullet (V_{TH} - 0.45)]$$ Inputs from V2 through V6 have a precision range that is based on a full scale of 0.18V to 1.2V. The 8-bit programming step size is 4mV. On the low range, threshold accuracy below 0.2V is not specified, but the thresholds are reachable. The command byte for the voltage threshold can be calculated for the V2 to V6 precision range with the following equation: Command Byte = ROUND [250 • $$(V_{TH} - 0.18)$$ ] Although all six channels have built-in glitch immunity, 100nF bypass capacitors on the V1 to V4 inputs are recommended because the largest V1 to V4 voltage is also the power supply for the device. #### **Unused Channels** The user must connect all unused channel inputs to ground, program their configuration words ( $Vn\_CONFIG$ ) to 0x01C0, and program their thresholds ( $Vn\_THR$ ) to 0x0000 in order to avoid false faults. #### **Auxiliary Comparators** Two additional auxiliary comparators can be connected to the general purpose inputs with either their inverting or their noninverting input while the other input internally connects to a 0.5V reference voltage. These low offset, low drift comparators can be used for additional monitoring purposes. / LINEAR 2933fa If the tap point on an external resistive divider from an external voltage, $V_{TRIP}$ , to GND (see Figure 2) connects to the auxiliary comparator input, the trip voltage is: $$V_{TRIP} = 0.5V \bullet \left(1 + \frac{R1}{R2}\right)$$ In a negative voltage application (also shown in Figure 2) the resistive divider is connected between the negative voltage being sensed and $V_{DD33}$ , and the trip voltage is: $$V_{TRIP} = 0.5V - 2.8V \cdot \left(\frac{R3}{R4}\right)$$ The minimum value for R4 is limited by the $V_{DD33}$ current sourcing capability at: $$\frac{3.3V-0.5V}{1\text{mA}} = 2.8k\Omega$$ #### Manual Reset When a GPIn pin is configured as $\overline{MR}$ , the input is active low. If GPIn\_MR\_RESPONSE = 1, the HISTORY\_WORD register is cleared when $\overline{MR}$ is pulled low. An internal 15 $\mu$ A current source pulls $\overline{MR}$ to $V_{DD33}$ . The $\overline{MR}$ input can also be mapped to a GPIO pin and combined with COMPn\_HI and COMPn\_LO faults to generate a system reset signal. #### **UV** Disable When a GPIn pin is configured as $\overline{\text{UVDIS}}$ , the input is active low. When $\overline{\text{UVDIS}}$ is grounded, the LTC2933 does not respond to UV type faults. This feature is useful when power cycling the monitored supply. An internal 15 $\mu$ A current source pulls UVDIS to V<sub>DD33</sub>. #### Margin When a GPIn pin is configured as $\overline{MARG}$ , the input is active low. When $\overline{MARG}$ is grounded, the LTC2933 does not respond to any OV or UV faults. This feature is useful when margining the monitored supply. An internal 15 $\mu$ A current source pulls $\overline{MARG}$ to $V_{DD33}$ . #### **Outputs** The GPIOn outputs are open-drain, with an optional internal 15 $\mu$ A current source pulling to $V_{DD33}$ and can tolerate a pull-up voltage up to 14V. All faults, GPI*n*, or other GPIO*n* inputs mapped to a GPIO*n* output are combined with a logical OR function. The GPIOn pins have programmable delay-on-release timing. The GPIOn pin asserts its active state immediately and de-asserts after the delay-on-release time has elapsed. Any fault causing a GPIOn pin to assert while its delay-on-release timer is active will reset the delay-on-release timer. When a GPIOn indicates an alert, the alert may be cleared using the standard SMBus Alert Response Address (ARA) protocol. Alerts may also be cleared by reading (or clearing) HISTORY\_WORD unless the condition causing the alert persists. Figure 2. Auxiliary Comparator Usage #### Write Protect Features When the WRITE\_LOCK lock bit is set high, all I<sup>2</sup>C write word commands are ignored. This feature protects against accidental writing. The lock bit may still be written when the device is write-protected if the provided value for KEY matches the value in memory. #### **EEPROM** The user may save and restore configuration data to the operating memory registers at any time with STORE\_USER and RESTORE\_USER commands. Upon power-up, userstored data is automatically loaded into the operating memory. The part ignores I<sup>2</sup>C commands while performing EEPROM transactions. Nondestructive operation above $T_A = 85^{\circ}C$ is possible, but may result in a slight degradation of the retention characteristics. The degradation in EEPROM retention for temperatures exceeding $85^{\circ}C$ can be approximated by calculating the acceleration factor: $$AF = e^{\left[\left(\frac{E_a}{k}\right) \cdot \left(\frac{1}{T_{USE} + 273} - \frac{1}{T_{STRESS} + 273}\right)\right]}$$ where: AF = acceleration factor $E_a$ = activation energy = 1.5eV $k = 8.617 \cdot 10^{-5} \text{ eV/}^{\circ} \text{k}$ T<sub>USE</sub> = 85°C maximum specified operating temperature T<sub>STRESS</sub> = actual temperature °C Example: Calculate effect on retention when operating at a temperature of 95°C for 10 hours. $$T_{STRESS} = 95^{\circ}C$$ , $T_{USE} = 85^{\circ}C$ , $AF = 3.74$ So, the overall retention of the EEPROM was degraded by 37.4 hours as a result of operation at a junction temperature of 95°C for 10 hours. Note that the effect of this overstress is negligible when compared to the overall EEPROM retention rating of 10 years (87,600 hours) at a temperature of 85°C. #### **Negative Supply Power Monitor** Figure 3 illustrates how to configure the LTC2933 to monitor a negative supply rail. Assume the need to monitor the following supply rails: 1.5V within a $\pm 5\%$ system specification, 3.3V, 5V and -5V, within a $\pm 10\%$ system specification. In this example V1 and V2 are not used. Figure 3. Negative Power Supply Monitor LINEAR TECHNOLOGY Channel V6 is set to medium range, channels V3 and V4 are set to high range, channel V5 is set to precision range, and channels V1 and V2 are not used. Select low range for V6 (0.5V to 3V): $$V6\_THR\_HI = ROUND [100 • (1.5 • 1.06 -0.45)] = 114$$ $V6\_THR\_LO = ROUND [100 • (1.5 • 0.94 -0.45)] = 96$ Select medium range for V3 and V4 (1V to 6V): V3\_THR\_HI = ROUND $$[50 \cdot (3.3 \cdot 1.11 - 0.9)] = 139$$ V3\_THR\_LO = ROUND $[50 \cdot (3.3 \cdot 0.89 - 0.9)] = 101$ V4\_THR\_HI = ROUND $[50 \cdot (5 \cdot 1.11 - 0.9)] = 233$ V4\_THR\_LO = ROUND $[50 \cdot (5 \cdot 0.89 - 0.9)] = 177$ To monitor –5V, use an external resistive divider connected between $V_{DD33}$ and the negative rail. The voltage at $V_{DD33}$ is 3.3V. In order to minimize the error introduced by the leakage current into the V5 input pin, the output of this divider is targeted to lie within the precision voltage range (0.2V to 1.2V). The OV and UV thresholds for the –5V rail are calculated as follows: $$V5_{MIN} = \frac{(3.3 \cdot R1) - 1.1 \cdot (5 \cdot R2)}{R1 + R2} > 0.2V$$ $$V5_{MAX} = \frac{(3.3 \cdot R1) - 0.9 \cdot (5 \cdot R2)}{R1 + R2} < 1.2V$$ $R1 = 249k \pm 0.1\%$ and $R2 = 100k \pm 0.1\%$ satisfy the previous relationships. The programming codes can be calculated as shown in the following equations: $$V5_{MIN} = \frac{(3.3 \cdot 0.98) \cdot (249 \cdot 0.999) - (1.1 \cdot 5) \cdot (100 \cdot 1.001)}{(249 \cdot 0.999) + (100 \cdot 1.001)} = 0.728V$$ $$V5_{MAX} = \frac{(3.3 \cdot 1.02) \cdot (249 \cdot 1.001) - (0.9 \cdot 5) \cdot (100 \cdot 0.999)}{(249 \cdot 1.001) + (100 \cdot 0.999)} = 1.115V$$ $$V5\_THR\_HI = ROUND[250 \bullet (0.728 \bullet 0.99 - 0.18)] = 135$$ $$V5\_THR\_L0 = ROUND[250 \bullet (1.115 \bullet 1.01 - 0.18)] = 237$$ The normal polarities of the OV and UV comparators need to be swapped, since a drop of the negative supply below its specified absolute value increases $V5_{MAX}$ beyond its encoded threshold. An increase of the negative supply above its specified absolute value decreases $V5_{MIN}$ below its encoded threshold. The GPIOn outputs are programmed as RST (active low system reset), OV (active low system OV) and ALERT (active low ALERT, see SMBus specification). The UV comparators are mapped to GPIO1 and GPIO3. The OV comparators are mapped to GPIO2 and GPIO3. The GPI1 input is configured as MR (manual reset) and is mapped to GPIO1. The GPI2 input is configured as MARG (margin testing) allowing the system to disable OV and UV faults during margin testing. #### **Eleven-Channel Supply Power Monitor** Figure 4 illustrates how to use multiple LTC2933 supervisors to monitor power rails. The system consists of two cascaded LTC2933 supervisors, both of them being powered from a common 12V dedicated rail connected to V1 to supervise ten supplies, plus the 12V rail. The first supervisor monitors six rails and generates RST1 and $\overline{\text{OV1}}$ signals if a rail faults. The $\overline{\text{MR}}$ signal on GPI1 is also mapped into $\overline{RST1}$ . The second supervisor monitors the remaining five channels and generates $\overline{RST}$ and $\overline{OV}$ signals in response to any faults. The GPI1 input is connected to the first supervisor RST1 output and is mapped to the second supervisor GPI01 pin to generate the system RST signal. The GPI2 input is connected to the first supervisor $\overline{OV1}$ output and is mapped to the second supervisor GPIO2 pin to generate the system $\overline{OV}$ signal. Thus, if any of the supervised rails faults or if there is a valid MR signal, an appropriate global $\overline{RST}$ or $\overline{OV}$ is generated. Both GPIO3 outputs of the LTC2933 supervisors are wired together and configured as ALERT signals, per the SMBus protocol. Figure 4. 11-Channel Supply Power Monitor 2933fa # Two-Channel Voltage Monitoring with EEPROM Fault Storage Power Backup Figure 5 in the Typical Applications section illustrates an EEPROM fault storage power backup circuit. The LTC2933 is supplied by the 12V rail, which is also monitored on V1. The other monitored rail, 1.8V on V3, is too low to provide adequate supply voltage, in case the 12V line collapses to ground. In case such a fault occurs, the LTC2933 still needs adequate power for EEPROM backup fault storage, which takes less than 10ms. This is provided by the $22\mu F$ capacitor connected between the V2 pin and ground, which is charged from the 12V rail through R1. Since the V2 voltage may not exceed 6V, a 4.7V voltage-limiting Zener diode connected between V2 and ground is necessary. In this example, V4 through V6 are not used. The minimum value of the charge-storage capacitor is calculated as: $$C_{MIN} = \frac{I_{2SUP(MAX)} \cdot t_{EEFS}}{V2 - V2_{MIN}}$$ $$=\frac{1.5\text{mA} \cdot 10\text{ms}}{4.7\text{V} - 3.4\text{V}} = 11.5\mu\text{F}$$ R1 has to limit the Zener diode reverse current to a value below its maximum rating. This determines R1's minimum value. $$R_{MIN} = \frac{V1 - V2}{I_{Z(MAX)}} = \frac{12V - 4.7V}{0.1mA} = 73k\Omega$$ The maximum value of R1 is determined by the V2 pin input current and the Zener diode reverse leakage current: $$R_{MAX} = \frac{V1 - V2}{I_{Z(MIN)} + V2 / R_{IN(MIN)}}$$ $$= \frac{12V - 4.7V}{0.01\text{mA} + 4.7V / 400k} = 336k\Omega$$ #### **Low Cost Multipoint Temperature Control System** Figure 6 in the Typical Applications section illustrates a low cost, 4-point temperature control system, which is suited for such commercial applications as electric ovens and dryers. The temperature sensors are four 2N3904 diode-connected BJTs, strategically placed inside the oven/dryer, which are forward-biased at constant current through 10k resistors connected to the regulated 3.3V pin. The diode voltages, which exhibit a negative 2.2mV/°C temperature coefficient, are monitored on the V2 to V5 inputs, set to the precision range. The OV faults, corresponding to under-the-limit temperatures, are mapped into GPIO1, which controls the electric heater through a power MOSFET switch and a relay. The UV faults, corresponding to over-the-limit temperatures, are mapped into GPIO2, which controls the cooling fan through a power MOSFET switch. A microprocessor is used to program the appropriate temperature limits into the LTC2933, via the I<sup>2</sup>C interface. All faults are also mapped into GPIO3, which alerts the microprocessor on system status. The diode connected in series with the fan 12V supply protects the LTC2933 against inductive voltage spikes which can propagate on its V1 supply pin through the common 12V line. Such a low cost system can control oven/dryer temperature within $\pm 10^{\circ}$ C accuracy, over a 50°C to 150°C range, after proper calibration. ### **Seven-Power Supply Monitor** Figure 7 in the Typical Applications section illustrates how to use the LTC2933 auxiliary comparators to expand power supply monitoring to seven channels. The system is powered by a 12V source, which is also monitored. The 9V rail can be monitored, in addition to the six input channels (12V, 5V, 3.3V, 2.5V, 1.8V and 24V), using an external resistive divider which feeds the OV and UV tap voltages to the auxiliary comparators on inputs GPI1 and GPI2. Since the auxiliary comparators' thresholds are fixed at $0.5V \pm 10mV$ , to monitor a $9V \pm 10\%$ power supply, the following equations apply: $$\frac{R2 + R3}{R1 + R2 + R3} = \frac{0.51V}{0.9 \cdot 9V}$$ $$\frac{R3}{R1+R2+R3} = \frac{0.49V}{1.1 \cdot 9V}$$ For R3 = 8.87k, the equations yield: R2 = 2.4k and R1 = 168k. The GPI1 comparator monitors the UV limit and is programmed for negative polarity. The GPI2 comparator monitors the OV limit and is programmed for positive polarity. A second resistive divider is used to divide the 24V rail voltage down to 1.08V, in order to use the low leakage, low range of the V5 channel. Figure 5. 2-Channel Voltage Monitoring with EEPROM Fault Storage Power Backup Figure 6. Low Cost Multipoint Temperature Control System ## PACKAGE DESCRIPTION Please refer to http://www.linear.com/product/LTC2933#packaging for the most recent package drawings. #### **DHD Package** 16-Lead Plastic DFN (5mm × 4mm) (Reference LTC DWG # 05-08-1707 Rev A) **RECOMMENDED** SOLDER PAD PITCH AND DIMENSIONS #### NOTE: - 1. DRAWING PROPOSED TO BE MADE VARIATION OF VERSION (WJGD-2) IN JEDEC PACKAGE OUTLINE MO-229 2. DRAWING NOT TO SCALE - ALL DIMENSIONS ARE IN MILLIMETERS DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE - 5. EXPOSED PAD SHALL BE SOLDER PLATED 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE ## PACKAGE DESCRIPTION Please refer to http://www.linear.com/product/LTC2933#packaging for the most recent package drawings. #### GN Package 16-Lead Plastic SSOP (Narrow .150 Inch) (Reference LTC DWG # 05-08-1641 Rev B) - 1. CONTROLLING DIMENSION: INCHES - 2. DIMENSIONS ARE IN $\frac{\text{INCHES}}{\text{(MILLIMETERS)}}$ - 3. DRAWING NOT TO SCALE - 4. PIN 1 CAN BE BEVEL EDGE OR A DIMPLE - \*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE - \*\*DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE # **REVISION HISTORY** | REV | DATE | DESCRIPTION | PAGE NUMBER | |-----|-------|--------------------------------------------------------------------------------|-------------| | Α | 01/17 | Raised storage temperature; clarified maximum junction temperature. | 2 | | | | Added Notes 5 and 6. | 5 | | | | Updated V2 to V4 pin function. | 8 | | | | Changed to binary representation for the Default Value column. | 12 | | | | Updated factory default threshold voltages in Vn_THR register. | 17 | | | | Updated sections: Power Supply, Manual Reset, Outputs, Write Protect Features. | 22, 23, 24 | | | | Added 4.7k pull-ups in Figure 3. | 24 | Figure 7. 7-Power Supply Monitor ## **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |-------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------| | LTC2908 | Precision 6-Input Supply Monitor | Reset: $V_{CC}$ = 0.5V, ±1.5% Accuracy Over Temperature, Internal $V_{CC}$ Auto Select | | LTC2910 | Octal Positive/Negative Voltage Monitor | 8 Adjustable Inputs (0.5V), ±1.5% Accuracy, Input Glitch Rejection, Pin-Selectable Input Polarity | | LTC2930 | Configurable 6-Supply Monitor with Adjustable Reset<br>Timer, Manual Reset | 16 Selectable Thresholds | | LTC2931 | Configurable 6-Supply Monitor with Adjustable Reset and Watchdog Timers | 16 Selectable Thresholds, Reset Timer, Separate Voltage Monitor Outputs | | LTC2932 | Configurable 6-Supply Monitor with Adjustable Reset<br>Timer and Supply Tolerance | 16 Selectable Thresholds, Threshold Tolerance, Separate Voltage Monitor Outputs | | LTC2937 | Programmable Six Channel Sequencer and Voltage Supervisor with EEPROM | Time and Event Based Sequencing, 0.75% Accurate UV/OV Supervision, I <sup>2</sup> C Interface | | LTC2939 | Configurable 6-Supply Monitor with Processor<br>Supervisory Functions | 16 Selectable Thresholds, Adjustable Reset Timer, Watchdog Timeout,<br>Watchdog Status Output | | LTC2936 | Programmable Hex Voltage Supervisor with EEPROM and Comparator Outputs | 256 Programmable Thresholds, Comparator Outputs, EEPROM, I <sup>2</sup> C Interface | | LTC2977 | 8-Channel PMBus Power System Manager | 0.25% TUE 16-Bit ADC, Voltage/Temperature Monitoring and Supervision | | LTC2974 | 4-Channel PMBus Power System Manager | 0.25% TUE 16-Bit ADC, Voltage/Current/Temperature Monitoring and Supervision | | LTC2975 | 4-Channel PMBus Power System Manager | 0.25% TUE 16-Bit ADC, Voltage/Current/Temperature Monitoring and Supervision, Input Current and Power, Input Energy Accumulator | | LTC2980 | 16-Channel PMBus Power System Manager | Dual LTC2977 | | LTC2970 | Dual I <sup>2</sup> C Power Supply Monitor and Margining Controller | Monitors Voltage and Current on Two Power Supplies. Margins to 0.5% Accuracy | Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! #### Наши преимущества: - Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов: - Поставка более 17-ти миллионов наименований электронных компонентов; - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001: - Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну; - Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела: - Подбор оптимального решения, техническое обоснование при выборе компонента; - Подбор аналогов; - Консультации по применению компонента; - Поставка образцов и прототипов; - Техническая поддержка проекта; - Защита от снятия компонента с производства. #### Как с нами связаться **Телефон:** 8 (812) 309 58 32 (многоканальный) Факс: 8 (812) 320-02-42 Электронная почта: org@eplast1.ru Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.