

# **Si8239x Data Sheet**

# 4.0 A ISODrivers with 2.5 V VDDI and Safety Features

The Si8239x combines two isolated drivers with either an independent input control or a single input into a single package for high power applications. All drivers operate with a 2.5 V input VDD and a maximum drive supply voltage of 24 V.

The Si8239x isolators are ideal for driving power MOSFETs and IGBTs used in a wide variety of switched power and motor control applications. These drivers utilize Silicon Laboratories' proprietary silicon isolation technology, supporting up to 5 kVRMS withstand voltage. This technology enables high CMTI (100 kV/µs), lower prop delays and skew, reduced variation with temperature and age and tighter part-to-part matching.

It also offers some unique features such as an output UVLO fault detection and feedback, and automatic shutdown for both drivers, an EN (active high) pin, a safe delayed start-up time of 1 ms, fail-safe drivers with default low in case of VDDI power-down, and dead time programmability. The Si8239x family offers longer service life and dramatically higher reliability compared to opto-coupled gate drivers.

Automotive Grade is available for certain part numbers. These products are built using automotive-specific flows at all steps in the manufacturing process to ensure the robustness and low defectivity required for automotive applications.

#### **Industrial Applications**

- Power Delivery Systems
- Motor Control Systems
- Isolated DC-DC Power Supplies
- Lighting Control Systems
- Solar and Industrial Inverters

#### **Safety Approvals (Pending)**

- UL 1577 recognized
- Up to 5000 Vrms for 1 minute
- CSA component notice 5A approval
	- IEC 60950-1
- VDE certification conformity
	- VDE 0884-10
- EN 60950-1 (reinforced insulation)
- CQC certification approval
	- GB4943.1

## **Automotive Applications**

- On-board chargers
- Battery management systems
- Charging stations
- Traction inverters
- Hybrid Electric Vehicles
- Battery Electric Vehicles

#### **KEY FEATURES**

- Two isolated drivers in one package • Up to 5 kVRMS isolation
- Up to 1500 VDC peak driver-to-driver differential voltage
- Enhanced output UVLO safety
- Status feedback to controller
- Both outputs drive low on UVLO
- EN pin for enhanced safety
- $\cdot$  Extended VDDI: 2.5 V 5.5 V
- PWM and dual driver versions
- 4.0 A peak output
- High electromagnetic immunity
- Extended start-up time (1ms) for safe initialization sequence
- 30 ns propagation delay
- Transient immunity: 100 kV/µs
- Programmable dead time
	- $\cdot$  10–200 ns
	- 40–600 ns
- Deglitch option for filtering noise
- Wide operating range
- $-40$  to  $+125$  °C
- RoHS-compliant packages
	- SOIC-16 wide body
	- SOIC-16 narrow body
- AEC-Q100 qualified
- Automotive-grade OPNs available • AIAG compliant PPAP documentation
- support
- IMDS and CAMDS listing support

# **Table of Contents**



# <span id="page-2-0"></span>**1. Ordering Guide**







## **Note:**

1.All products are rated at 4 A output drive current max, VDDI = 2.5 V – 5.5 V, EN (active high).

2. All packages are RoHS-compliant with peak reflow temperatures of 260 °C according to the JEDEC industry standard classifications and peak solder temperatures.

3. "Si" and "SI" are used interchangeably.

4. An "R" at the end of the part number denotes tape and reel packaging option.

#### **Automotive Grade OPNs**

Automotive-grade devices are built using automotive-specific flows at all steps in the manufacturing process to ensure robustness and low defectivity. These devices are supported with AIAG-compliant Production Part Approval Process (PPAP) documentation and feature International Material Data System (IMDS) and China Automotive Material Data System (CAMDS) listings. Qualifications are compliant with AEC-Q100, and a zero-defect methodology is maintained throughout definition, design, evaluation, qualification, and mass production steps.



#### **Table 1.2. Ordering Guide for Automotive Grade OPNs5, 6, 7**

#### **Note:**

1.All products are rated at 4 A output drive current max, VDDI = 2.5 V – 5.5 V, EN (active high).

2. All packages are RoHS-compliant with peak reflow temperatures of 260 °C according to the JEDEC industry standard classifications and peak solder temperatures.

3. "Si" and "SI" are used interchangeably.

4. An "R" at the end of the part number denotes tape and reel packaging option.

5. Automotive-Grade devices (with an "–A" suffix) are identical in construction materials, topside marking, and electrical parameters to their Industrial-Grade (with a "–I" suffix) version counterparts. Automotive-Grade products are produced utilizing full automotive process flows and additional statistical process controls throughout the manufacturing flow. The Automotive-Grade part number is included on shipping labels.

6. Referring to Section 11 "Top Markings", the Manufacturing Code represented by either "RTTTTT" or "TTTTTT" contains as its first character a letter in the range N through Z to indicate Automotive-Grade.

7. Additional Ordering Part Numbers may be available in Automotive-Grade. Please contact your local Silicon Labs sales representative for further information.

## <span id="page-5-0"></span>**2. System Overview**

The operation of an Si8239x channel is analogous to that of an optocoupler and gate driver, except an RF carrier is modulated instead of light. This simple architecture provides a robust isolated data path and requires no special considerations or initialization at start-up. A simplified block diagram for a single Si8239x channel is shown in the following figure.



**Figure 2.1. Simplified Channel Diagram**

A channel consists of an RF Transmitter and RF Receiver separated by a semiconductor-based isolation barrier. Referring to the Transmitter, input A modulates the carrier provided by an RF oscillator using on/off keying. The Receiver contains a demodulator that decodes the input state according to its RF energy content and applies the result to output B via the output driver. This RF on/off keying scheme is superior to pulse code schemes as it provides best-in-class noise immunity, low power consumption, and better immunity to magnetic fields. See the following figure for more details.



**Figure 2.2. Modulation Scheme**

## <span id="page-6-0"></span>**2.1 Typical Performance Characteristics**

The typical performance characteristics depicted in the following figures are for information purposes only. Refer to the Electrical Characteristics table for actual specification limits.











1 MHz

100 kHz

50 kHz

 $24$ 



**Figure 2.7. Propagation Delay vs. Temperature Figure 2.8. Supply Current vs. Supply Voltage**





**Figure 2.9. Supply Current vs. Supply Voltage**



<span id="page-7-0"></span>

**Figure 2.11. Output Sink Current vs. Supply Voltage**

**Figure 2.12. Output Source Current vs. Supply Voltage**



**Figure 2.13. Output Sink Current vs. Temperature Figure 2.14. Output Source Current vs. Temperature**

#### **2.2 Family Overview and Logic Operation During Startup**

The Si8239x family of isolated drivers consists of high-side/low-side and dual driver configurations.

## <span id="page-8-0"></span>**2.2.1 Device Behavior**

The following are truth tables for the Si8239x families.



## **Table 2.1. Si82390/1/3 Drivers Enhanced UVLO and Status**

#### **Note:**

1. The EN pin needs to be pulled down with a 100 kΩ resistor externally to GND.

2. The chip can be powered through the VIA,VIB input ESD diodes even if VDDI is unpowered. It is recommended that inputs be left unpowered when VDDI is unpowered. The EN pin has a special ESD circuit that prevents the IC from powering up through the EN pin.

3. UD = undetermined if same side power is UP.

4. VOA = VOB = L for Si82393 only





<span id="page-9-0"></span>

- 1. The EN pin needs to be pulled down with a 100 kΩ resistor externally to GND.
- 2. The chip can be powered through the VIA,VIB input ESD diodes even if VDDI is unpowered. It is recommended that inputs be left unpowered when VDDI is unpowered. The EN pin has a special ESD circuit that prevents the IC from powering up through the EN pin.
- 3. UD = undetermined if same side power is UP.
- 4. VOA = VOB = L for Si82392 only



## **Table 2.3. Si82397 Dual Drivers with No UVLO Status**

#### **Note:**

1. The EN pin needs to be pulled down with a 100 kΩ resistor externally to GND.

2. The chip can be powered through the VIA,VIB input ESD diodes even if VDDI is unpowered. It is recommended that inputs be left unpowered when VDDI is unpowered. The EN pin has a special ESD circuit that prevents the IC from powering up through the EN pin.

3. UD = undetermined if same side power is UP.





<span id="page-10-0"></span>

**Note:**

1. The EN pin needs to be pulled down with a 100 kΩ resistor externally to GND.

2. The chip can be powered through the PWM input ESD diodes even if VDDI is unpowered. It is recommended that inputs be left unpowered when VDDI is unpowered. The EN pin has a special ESD circuit that prevents the IC from powering up through the EN pin.

3. UD = undetermined if same side power is UP.

#### **2.3 Power Supply Connections**

Isolation requirements mandate separating VDDI from the driver supplies. The decoupling caps for these supplies must be placed as close to the VDD and GND pins of the Si8239x as possible. The optimum values for these capacitors are 1 μF and 0.1 μF for VDDI and 10 μF and 0.1 μF for each driver supply. Low effective series resistance (ESR) capacitors, such as Tantalum, are recommended.

## <span id="page-11-0"></span>**2.4 Power Dissipation Considerations**

Proper system design must assure that the Si8239x operates within safe thermal limits across the entire load range. The Si8239x total power dissipation is the sum of the power dissipated by bias supply current, internal parasitic switching losses, and power dissipated by the series gate resistor and load. Equation 1 shows Si8239x power dissipation.

$$
P_D = V_{DDI} * I_{DDI} + 2 * V_{DD2} * I_{DD2} + f * C_L * V_{DD2}^2 * \left(\frac{R_p}{R_p + R_g}\right) + f * C_L * V_{DD2}^2 * \left(\frac{R_n}{R_n + R_g}\right) + 2 * f * C_{int} * V_{DD2}^2
$$
  
Equation 1.

**Note:** Where:

- $P_D$  is the total Si8239x device power dissipation (W)
- $I_{\text{DDI}}$  is the input side maximum bias current (from table 4.1, 3.8 mA)
- $\cdot$  I<sub>DD2</sub> is the driver side maximum bias current (from table 4.1, 6.5 mA)
- $\cdot$  C<sub>int</sub> is the internal parasitic capacitance (370 pf)
- $V_{DDI}$  is the input side VDD supply voltage (2.5 V to 5. 5V)
- $V_{DD2}$  is the driver side supply voltage (10 V to 24 V)
- f is the switching frequency (Hz)
- $\cdot$  C<sub>L</sub> is the load capacitance (F)
- R<sub>G</sub> is the external gate resistor  $(\Omega)$
- R<sub>P</sub> is the RDS(ON) of the driver pull-up device (2.7  $\Omega$ )
- R<sub>n</sub> is the RDS(ON) of the driver pull-down device (1  $\Omega$ )

#### **Example calculation (using IDDx values from Table 4.1 for Si82397)**

 $V<sub>DDI</sub> = 5 V$ 

 $V<sub>DD2</sub> = 12 V$ 

 $f = 350$  kHz

 $R_G = 22 \Omega$ 

 $C_1 = 2 nF$ 

$$
P_D = 5*.0021 + 2*12*.0025 + 350000 * (2*10^{-9})*144 * ( \frac{2.7}{2.7 + 22} ) + 350000 * (2*10^{-9})*144 * ( \frac{1}{1 + 22} ) + 2*350000 * (370 * 10^{-12}) * 144 * ( \frac{1}{1 + 22} )
$$

 $P_D$  = 0.123 W is the total dissipated power by the Si8239x package.

From this, the driver junction temperature can be calculated using Equation 2.

$$
T_j = T_A + P_D^* \theta_{ja}
$$

#### **Equation 2.**

**Note:** Where:

- T<sub>j</sub> is the junction temperature (°C)
- $T_A$  is the ambient temperature (°C)
- $P_D$  is the power dissipated in the package (W)
- $\Theta_{ia}$  is the thermal resistance of the package (100 °C/W from table 4.7)

For this example, assume that  $T_A$  is 25 °C.

*T j* = 25 + 0.123 \* 100

## <span id="page-12-0"></span>T<sub>j</sub> is 37.3 °C.

Equation 2 can be rearranged to determine the maximum package power dissipation for a given ambient temperature.

$$
P_{D\text{max}} = \left(\frac{T_{j\text{max}} - T_A}{\theta_{ja}}\right)
$$

**Note:** Where:

- $P_{Dmax}$  is the maximum allowed power dissipation (W)
- $T_{\text{imag}}$  is the maximum allowed junction temperature (150 °C from table 4.8)
- $T_A$  is the ambient temperature (25 °C in this example)
- $\Theta_{\text{ia}}$  is the thermal resistance of the package (100 °C/W from table 4.7)

 $P_{Dmax}$  = 1.25 W

Substituting values used in this example back into Equation 1, establishes a relationship between the maximum capacitive load and switching frequency.

The following figure shows the relationship between the capacitive load and the switching frequency for four different driver supply voltages. In the figure, the points along the load line represent the package dissipation-limited value of CL as a function of switching frequency.



**Figure 2.15. Max Load vs. Switching Frequency**

#### **2.5 Layout Considerations**

It is most important to minimize ringing in the drive path and noise on the Si8239x VDD lines. Care must be taken to minimize parasitic inductance in these paths by locating the Si8239x as close to the device it is driving as possible. In addition, the VDD supply and ground trace paths must be kept short. For this reason, the use of power and ground planes is highly recommended. A split ground plane system having separate ground and VDD planes for power devices and small signal components provides the best overall noise performance.

#### **2.6 Undervoltage Lockout Operation**

Device behavior during start-up, normal operation and shutdown is shown in [Figure 2.16 Si82391/2/3/6/8 Device Behavior during Nor](#page-14-0)[mal Operation and Shutdown on page 15](#page-14-0), where UVLO+ and UVLO- are the positive-going and negative-going thresholds respectively. Note that outputs VOA and VOB default low when input side power supply (VDDI) is not present.

#### <span id="page-13-0"></span>**2.6.1 Device Startup**

Outputs VOA and VOB are held low during power-up until VDD is above the UVLO threshold for time period tSTART. Following this, the outputs follow the states of inputs VIA and VIB.

#### <span id="page-14-0"></span>**2.6.2 Undervoltage Lockout**

Undervoltage Lockout (UVLO) is provided to prevent erroneous operation during device startup and shutdown or when VDD is below its specified operating circuits range. The input (control) side, Driver A and Driver B, each have their own undervoltage lockout monitors.

The Si8239x input side enters UVLO when VDDI < VDDIUV–, and exits UVLO when VDDI > VDDIUV+. The driver outputs, VOA and VOB, remain low when the input side of the Si8239x is in UVLO and their respective VDD supply (VDDA, VDDB) is within tolerance. Each driver output can enter or exit UVLO independently for the Si82394/5/6/7/8 products. For example, VOA unconditionally enters UVLO when VDDA falls below VDDAUV– and exits UVLO when VDDA rises above VDDAUV+. For the Si82390/1/3 products, when either VDDA or VDDB falls under VDDxUV–, this information is fed back through the isolation barrier to the input side logic which forces VOB or VOA to be driven low respectively under these conditions. If the application is driving a transformer for an isolated power converter, for example, this behavior is useful to prevent flux imbalances in the transformer. Please note that this feature implies that it can only be implemented when the VDDA and VDDB power supplies are independent from each other. If a bootstrap circuit is used for Si82390/1/3, it will prevent the IC from powering up. Do not use the Si82390/1/3 in conjunction with a bootstrap circuit for driver power.





<span id="page-15-0"></span>

**Figure 2.17. Si82390/4/5/7 Device Behavior during Normal Operation and Shutdown**

#### **2.6.3 Control Inputs**

VIA, VIB, and PWM inputs are high-true, TTL level-compatible logic inputs. A logic high signal on VIA or VIB causes the corresponding output to go high. For PWM input versions (Si82394/8), VOA is high and VOB is low when the PWM input is high, and VOA is low and VOB is high when the PWM input is low.

#### **2.6.4 Enable Input**

When brought low, the EN input unconditionally drives VOA and VOB low regardless of the states of VIA and VIB. Device operation terminates within tSD after EN = VIL and resumes within tRESTART after EN = VIH. The EN input has no effect if VDDI is below its UVLO level (i.e., VOA, VOB remain low). The EN pin should be connected to GNDI through a 100 kΩ pull-down resistor.

#### **2.6.5 Delayed Startup Time**

Product options Si82390/4/5/7 have a safe startup time (tSTARTUP\_SAFE) of 1ms typical from input power valid to output showing valid data. This feature allows users to proceed through a safe initialization sequence with a monotonic output behavior.

#### **2.6.6 RDY Pin**

This is a digital output pin available on all options except the Si82397. The RDY pin is "H" if all the UVLO circuits monitoring VDDI, VDDA, and VDDB are above UVLO threshold. It indicates that device is ready for operation. An "L" status indicates that one of the power supplies (VDDI, VDDA, or VDDB) is in an unpowered state.

#### <span id="page-16-0"></span>**2.7 Programmable Dead Time and Overlap Protection**

All high-side/low-side drivers (Si82394/8) include programmable dead time, which adds a user-programmable delay between transitions of VOA and VOB. When enabled, dead time is present on all transitions. The amount of dead time delay (DT) is programmed by a single resistor (RDT) connected from the DT input to ground per the equation below. Note that the dead time pin should be connected to GND1 through a resistor between the values of 6 kΩ and 100 kΩ and a filter capacitor of 100 pF in parallel as shown in [Figure](#page-17-0) [3.1 Si82394/8 Application Diagram on page 18](#page-17-0). It is highly recommended it not be tied to VDDI. See Figure 2.18 Dead Time Waveforms for High-Side/Low-Side Drivers on page 17 below.

DT (typical) =  $1.97 \times$  RDT + 2.75

where:

 $DT = dead$  time (ns)

and

 $RDT = dead$  time programming resistor (k $\Omega$ )

and

 $6 k\Omega$  RDT < 100  $k\Omega$ 

#### **Equation 4.**



A. Typical Dead Time Operation

**Figure 2.18. Dead Time Waveforms for High-Side/Low-Side Drivers**

#### **2.8 De-glitch Feature**

A de-glitch feature is provided on some options, as defined in the Ordering Guide. The de-glitch basically provides an internal time delay during which any noise is ignored and will not pass through the IC. It is about 30 ns; so, for these product options, the prop delay will be extended by 30 ns.

## <span id="page-17-0"></span>**3. Applications**

The following examples illustrate typical circuit configurations using the Si8239x.

#### **3.1 High-Side/Low-Side Driver**

The following figure shows the Si82394/8 controlled by a single PWM signal.



**Figure 3.1. Si82394/8 Application Diagram**

In the above figure, D1 and CB form a conventional bootstrap circuit that allows VOA to operate as a high-side driver for Q1, which has a maximum drain voltage of 1500 V. VOB is connected as a conventional low-side driver. Note that the input side of the Si8239x requires VDDI in the range of 2.5 to 5.5 V, while the VDDA and VDDB output side supplies must be between 6.5 and 24 V with respect to their respective grounds. The boot-strap start up time will depend on the CB cap chosen. Also note that the bypass capacitors on the Si8239x should be located as close to the chip as possible.

#### <span id="page-18-0"></span>**3.2 Dual Driver**

The following figure shows the Si82390/1/5/6/7 configured as a dual driver. Note that the drain voltages of Q1 and Q2 can be referenced to a common ground or to different grounds with as much as 1500 Vdc between them.



**Figure 3.2. Si82392/5/6/7 Application Diagram**



**Figure 3.3. Si82390/1/3 with Enhanced UVLO Feature Application Diagram**

Because each output driver resides on its own die, the relative voltage polarities of VOA and VOB can reverse without damaging the driver. A dual driver can operate as a dual low-side or dual high-side driver and is unaffected by static or dynamic voltage polarity changes. The Si82390/1/3 come equipped with an enhanced UVLO feature as described in [2.6.2 Undervoltage Lockout.](#page-14-0) This feature is intended for systems which provide VDDA and VDDB as independent isolated power supplies. Si82390/1/3 are not recommended for use with bootstrap configuration for driver supply since the driver output will not be asserted unless both VDDA and VDDB are above the UVLO threshold.

# <span id="page-19-0"></span>**4. Electrical Characteristics**

# **Table 4.1. Electrical Characteristics[1,2](#page-21-0)**





<span id="page-21-0"></span>

<span id="page-22-0"></span>The following figures depict sink current, source current, and common-mode transient immunity test circuits, respectively.



**Figure 4.1. IOL Sink Current Test**



**Figure 4.2. IOH Source Current Test**



**Figure 4.3. CMTI Test Circuit**



## **CSA**

The Si8239x is certified under CSA Component Acceptance Notice 5A. For more details, see File 232873.

60950-1: Up to 600 V<sub>RMS</sub> reinforced insulation working voltage; up to 1000 V<sub>RMS</sub> basic insulation working voltage.

#### **VDE**

The Si8239x is certified according to VDE 0884-10. For more details, see File 5006301-4880-0001.

VDE 0884-10: Up to 891  $V_{peak}$  for basic insulation working voltage.

60950-1: Up to 600 V<sub>RMS</sub> reinforced insulation working voltage; up to 1000 V<sub>RMS</sub> basic insulation working voltage.

**UL**

The Si8239x is certified under UL1577 component recognition program. For more details, see File E257455.

Rated up to 5000 VRMS isolation voltage for basic protection.

## **CQC**

The Si8239x is certified under GB4943.1-2011. For more details, see certificates CQCxxx (TBD).

Rated up to 600 V<sub>RMS</sub> reinforced insulation working voltage; up to 1000 V<sub>RMS</sub> basic insulation working voltage.

#### **Note:**

- 1. Regulatory Certifications apply to 2.5 kV<sub>RMS</sub> rated devices which are production tested to 3.0 kV<sub>RMS</sub> for 1 sec.
- 2. Regulatory Certifications apply to 5.0 kV<sub>RMS</sub> rated devices which are production tested to 6.0 kV<sub>RMS</sub> for 1 sec.
- 3. For more information, see Ordering Guide.



#### **Table 4.3. Insulation and Safety-Related Specifications**

#### **Note:**

1. The values in this table correspond to the nominal creepage and clearance values as detailed in [7. Package Outline: 16-Pin Wide](#page-32-0) [Body SOIC](#page-32-0) and [9. Package Outline: 16-Pin Narrow Body SOIC](#page-35-0). VDE certifies the clearance and creepage limits as 4.7 mm minimum for the NB SOIC-16 and 8.5 mm minimum for the WB SOIC-16 package. UL does not impose a clearance and creepage minimum for component level certifications. CSA certifies the clearance and creepage limits as 3.9 mm minimum for the NB SO-IC16 and 7.6 mm minimum for the WB SOIC-16 package.

2. To determine resistance and capacitance, the Si8239x is converted into a 2-terminal device. Pins 1–8 are shorted together to form the first terminal,and pins 9–16 are shorted together to form the second terminal. The parameters are then measured between these two terminals.

3. Measured from input pin to ground.

#### **Table 4.4. IEC 60664-1 (VDE 0884) Ratings**





#### **Table 4.5. IEC 60747-5-5 Insulation Characteristics**

#### **Note:**

1. Maintenance of the safety data is ensured by protective circuits. The Si8239x provides a climate classification of 40/125/21.

## **Table 4.6. IEC Safety Limiting Values<sup>1</sup>**



#### **Note:**

1. Maximum value allowed in the event of a failure. Refer to the thermal derating curve in [Figure 4.4 WB SOIC-16, NB SOIC-16](#page-27-0) [Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per VDE 0884-10 on page 28](#page-27-0).

2. The Si8239x is tested with VDDI = 5.5 V, VDDA = VDDB = 24 V, TJ = 150 ºC, CL = 100 pF, input 2 MHz 50% duty cycle square wave.



#### **Table 4.7. Thermal Characteristics**

## **Table 4.8. Absolute Maximum Ratings<sup>1</sup>**



**Note:**

1.Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

<span id="page-27-0"></span>

**Figure 4.4. WB SOIC-16, NB SOIC-16 Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per VDE 0884-10**

## <span id="page-28-0"></span>**5. Top-Level Block Diagrams**



**Figure 5.1. Si82390/1/3 Dual Isolated Drivers with Enhanced UVLO Safety**



**Figure 5.2. Si82392/5/6 Dual Isolated Drivers with RDY Pin**



**Figure 5.3. Si82394/98 Single-Input High-Side/Low-Side Isolated Drivers**



**Figure 5.4. Si82397 Dual Isolated Drivers**

## <span id="page-31-0"></span>**6. Pin Descriptions**



**Figure 6.1. Si8239x SOIC-16**





## <span id="page-32-0"></span>**7. Package Outline: 16-Pin Wide Body SOIC**

The following figure illustrates the package details for the Si8239x in a 16-Pin Wide Body SOIC. The table lists the values for the dimensions shown in the illustration.



**Figure 7.1. 16-Pin Wide Body SOIC**







**Note:**

1.All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This drawing conforms to JEDEC Outline MS-013, Variation AA.

4. Recommended reflow profile per JEDEC J-STD-020 specification for small body, lead-free components.

## <span id="page-34-0"></span>**8. Land Pattern: 16-Pin Wide Body SOIC**

The following figure illustrates the recommended land pattern details for the Si8239x in a 16-Pin Wide-Body SOIC. The table lists the values for the dimensions shown in the illustration.



**Figure 8.1. 16-Pin Wide Body SOIC PCB Land Pattern**





**Note:**

1. This Land Pattern Design is based on IPC-7351 pattern SOIC127P1032X265-16AN for Density Level B (Median Land Protrusion).

2. All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed.

## <span id="page-35-0"></span>**9. Package Outline: 16-Pin Narrow Body SOIC**

The following figure illustrates the package details for the Si8239x in a 16-Pin Narrow-Body SOIC. The table lists the values for the dimensions shown in the illustration.





**Figure 9.1. 16-Pin Narrow Body SOIC**

**Table 9.1. Package Diagram Dimensions**

| <b>Dimension</b> | <b>Min</b> | <b>Max</b> | <b>Dimension</b> | <b>Min</b>  | <b>Max</b>  |
|------------------|------------|------------|------------------|-------------|-------------|
| $\overline{A}$   |            | 1.75       | L                | 0.40        | 1.27        |
| A1               | 0.10       | 0.25       | L2               | 0.25 BSC    |             |
| A2               | 1.25       |            | h                | 0.25        | 0.50        |
| b                | 0.31       | 0.51       | θ                | $0^{\circ}$ | $8^{\circ}$ |
| C                | 0.17       | 0.25       | aaa              | 0.10        |             |
| D                | 9.90 BSC   |            | bbb              | 0.20        |             |
| $\mathsf E$      | 6.00 BSC   |            | ccc              | 0.10        |             |
| E <sub>1</sub>   | 3.90 BSC   |            | ddd              | 0.25        |             |
| e                | 1.27 BSC   |            |                  |             |             |

## **Note:**

1.All dimensions shown are in millimeters (mm) unless otherwise noted.

- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- 3. This drawing conforms to the JEDEC Solid State Outline MS-012, Variation AC.
- 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

## <span id="page-36-0"></span>**10. Land Pattern: 16-Pin Narrow Body SOIC**

The following figure illustrates the recommended land pattern details for the Si8239x in a 16-Pin Narrow-Body SOIC. The table lists the values for the dimensions shown in the illustration.



**Figure 10.1. 16-Pin Narrow Body SOIC PCB Land Pattern**





# <span id="page-37-0"></span>**11. Top Markings**

## **11.1 Si8239x Top Marking (16-Pin Wide Body SOIC)**



## **11.2 Top Marking Explanation (16-Pin Wide Body SOIC)**



<span id="page-38-0"></span>**11.3 Si8239x Top Marking (16-Pin Narrow Body SOIC)**



#### **11.4 Top Marking Explanation (16-Pin Narrow Body SOIC)**



# <span id="page-39-0"></span>**12. Revision History**

#### **Revision 1.01**

July 2018

• Added Automotive-grade information including features, applications, and Ordering Guide table.



#### **Disclaimer**

Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

#### **Trademark Information**

Silicon Laboratories Inc.® , Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadioPRO®, Gecko®, ISOmodem®, Micrium, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri, Z-Wave and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.



**Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA**

## **http://www.silabs.com**



Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов;
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits,General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.



## **Как с нами связаться**

**Телефон:** 8 (812) 309 58 32 (многоканальный) **Факс:** 8 (812) 320-02-42 **Электронная почта:** [org@eplast1.ru](mailto:org@eplast1.ru) **Адрес:** 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.