

# CY62157EV30 MoBL<sup>®</sup>

# 8 Mbit (512K x 16) Static RAM

#### Features

- Thin small outline package (TSOP) I package configurable as 512K x 16 or 1M x 8 static RAM (SRAM)
- High speed: 45 ns
- Temperature ranges
   □ Industrial: -40°C to +85°C
   □ Automotive-A: -40°C to +85°C
   □ Automotive-E: -40°C to +125°C
- Wide voltage range: 2.20V to 3.60V
- Pin compatible with CY62157DV30
- Ultra low standby power
   Typical standby current: 2 μA
   Maximum standby current: 8 μA (Industrial)
- Ultra low active power
   Typical active current: 1.8 mA at f = 1 MHz
- Easy memory expansion with  $\overline{CE}_1$ ,  $CE_2$ , and  $\overline{OE}$  features
- Automatic power down when deselected
- Complementary Metal Oxide Semiconductor (CMOS) for optimum speed and power
- Available in Pb-free and non Pb-free 48-Ball very fine ball grid array (VFBGA), Pb-free 44-Pin TSOP II and 48-Pin TSOP I packages

# **Functional Description**

The CY62157EV30 is a high performance CMOS static RAM organized as 512K words by 16 bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery Life<sup>TM</sup> (MoBL<sup>®</sup>) in portable applications such as cellular telephones. The device also has an automatic power down feature that significantly reduces power consumption when addresses are not toggling. Place the device into standby mode when deselected (CE<sub>1</sub> HIGH or CE<sub>2</sub> LOW or both BHE and BLE are HIGH). The input or output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high impedance state when the device is deselected (CE<sub>1</sub>HIGH or CE<sub>2</sub> LOW), the outputs are disabled (<u>OE HIGH</u>), Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH), or a write operation is active (CE<sub>1</sub> LOW, CE<sub>2</sub> HIGH and WE LOW).

To write to the device, tak<u>e</u> Chip Enable ( $\overline{CE}_1$  LOW and  $CE_2$  <u>HIGH</u>) and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>18</sub>). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written into the location specified on the address pins (A<sub>0</sub> through address pins (A<sub>0</sub> through A<sub>18</sub>).

To read from the device, take Chip Enable ( $\overline{CE}_1$  LOW and  $CE_2$  HIGH) and Output Enable ( $\overline{OE}$ ) LOW while forcing the Write Enable ( $\overline{WE}$ ) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins appear on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable (BHE) is LOW, then data from memory appears on I/O<sub>8</sub> to I/O<sub>15</sub>. See the Truth Table on page 11 for a complete description of read and write modes.

For best practice recommendations, refer to the Cypress application note AN1064, SRAM System Guidelines.



198 Champion Court

•

San Jose, CA 95134-1709 • 408-943-2600 Revised December 20, 2010



# CY62157EV30 MoBL<sup>®</sup>

# Contents

| Pin Configuration               | , |
|---------------------------------|---|
| Product Portfolio               | 5 |
| Maximum Ratings4                | , |
| Operating Range4                | , |
| Electrical Characteristics4     | , |
| Capacitance5                    | ; |
| Thermal Resistance5             | j |
| Data Retention Characteristics6 | į |
| Data Retention Waveform6        | į |
| Switching Characteristics7      | , |

| Switching Waveforms                     | 8  |
|-----------------------------------------|----|
| Truth Table                             | 11 |
| Ordering Information                    | 12 |
| Ordering Code Definitions               | 12 |
| Package Diagrams                        | 13 |
| Document History Page                   |    |
| Sales, Solutions, and Legal Information | 17 |
| Worldwide Sales and Design Support      |    |
| Products                                |    |
| PSoC Solutions                          | 17 |



#### **Pin Configuration**

#### Figure 1. 48-Ball VFBGA (Top View) [2]



| Figure 2. 44-Pin TSOF                                                                                                                                                                                                                | PII (Top Vie                                                                                                                 | ew)                                                                                                            | [3]                                                                                                                                                                                                                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $\begin{array}{c} A_4 \\ A_3 \\ A_2 \\ A_1 \\ A_0 \\ CE \\ I/O_0 \\ I/O_1 \\ I/O_2 \\ I/O_1 \\ I/O_2 \\ I/O_3 \\ V_{CC} \\ V_{SS} \\ I/O_4 \\ I/O_5 \\ I/O_7 \\ WE \\ A_{18} \\ A_{17} \\ A_{16} \\ A_{15} \\ A_{14} \\ \end{array}$ | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22 | 44<br>43<br>42<br>41<br>39<br>38<br>37<br>36<br>33<br>32<br>31<br>30<br>29<br>28<br>27<br>26<br>25<br>24<br>23 | A <sub>5</sub><br>A <sub>6</sub><br>A <sub>7</sub><br>OBHE 15<br>I/O14<br>I/O12<br>VSS<br>VO110<br>VO28<br>VO110<br>VO38<br>A<br>A<br>A<br>A<br>A<br>A<br>A<br>A<br>A<br>A<br>A<br>A<br>A<br>A<br>A<br>A<br>A<br>A<br>A |

#### Figure 3. 48-Pin TSOP I (512K x 16/1M x 8) (Top View) <sup>[2, 4]</sup>



### **Product Portfolio**

|               |                       |                           |         |     |               |                                  | l         | Power Di | issipatio | on                        |                      |  |               |  |
|---------------|-----------------------|---------------------------|---------|-----|---------------|----------------------------------|-----------|----------|-----------|---------------------------|----------------------|--|---------------|--|
| Product       | Range                 | V <sub>CC</sub> Range (V) |         |     | Speed<br>(ns) | Operating I <sub>CC</sub> , (mA) |           |          |           | Standby, I <sub>SB2</sub> |                      |  |               |  |
| FIGUEL        | Kange                 |                           |         |     | • •           |                                  | f = 1 MHz |          | f = 1 MHz |                           | f = f <sub>max</sub> |  | (μ <b>Å</b> ) |  |
|               |                       | Min                       | Тур [1] | Мах |               | <b>Typ</b> <sup>[1]</sup>        | Мах       | Тур [1]  | Max       | Тур [1]                   | Max                  |  |               |  |
| CY62157EV30LL | Industrial/<br>Auto-A | 2.2                       | 3.0     | 3.6 | 45            | 1.8                              | 3         | 18       | 25        | 2                         | 8                    |  |               |  |
|               | Auto-E                | 2.2                       | 3.0     | 3.6 | 55            | 1.8                              | 4         | 18       | 35        | 2                         | 30                   |  |               |  |

#### Notes

Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25°C.

2. NC pins are not connected on the die.

3. The <u>44-TSOP II package has only one chip enable ( $\overline{CE}$ ) pin.</u>

The BYTE pin in the <u>48</u>-TSOP I package must be tied HIGH to use the device as a 512<u>K × 16 SR</u>AM. The 48-TSOP I package can also be used as a 1M × 8 SRAM by tying the BYTE signal LOW. In the 1M x 8 configuration, Pin 45 is A19, while BHE, BLE and I/O8 to I/O14 pins are not used (NC).



# CY62157EV30 MoBL<sup>®</sup>

## **Maximum Ratings**

Exceeding the maximum ratings may impair the useful life of the device. User guidelines are not tested.

| Storage Temperature65°C to + 150°C                                                                           |
|--------------------------------------------------------------------------------------------------------------|
| Ambient Temperature with<br>Power Applied–55°C to + 125°C                                                    |
| Supply Voltage to Ground<br>Potential0.3V to 3.9V (V <sub>CCmax</sub> + 0.3V)                                |
| DC Voltage Applied to Outputs<br>in High-Z State <sup>[5, 6]</sup> –0.3V to 3.9V (V <sub>CCmax</sub> + 0.3V) |
| DC Input Voltage <sup>[5, 6]</sup> 0.3V to 3.9V (V <sub>CC max</sub> + 0.3V)                                 |
| Electrical Characteristics                                                                                   |

### **Electrical Characteristics**

Over the Operating Range

| Output Current into Outputs (LOW) 20 mA                       |
|---------------------------------------------------------------|
| Static Discharge Voltage> 2001V<br>(MIL-STD-883, Method 3015) |
| Latch Up Current> 200 mA                                      |

# **Operating Range**

| Device        | Range                 | Ambient<br>Temperature | <b>V<sub>CC</sub></b> <sup>[7]</sup> |
|---------------|-----------------------|------------------------|--------------------------------------|
| CY62157EV30LL | Industrial/<br>Auto-A | –40°C to +85°C         | 2.2V to<br>3.6V                      |
|               | Auto-E                | –40°C to +125°C        |                                      |

| Devenueter                      | Description                                          | escription Test Conditions              |                                                                        | 45 n | 45 ns (Ind'I/Auto-A)      |                       |      | 55 ns (Auto-E)            |                       |      |
|---------------------------------|------------------------------------------------------|-----------------------------------------|------------------------------------------------------------------------|------|---------------------------|-----------------------|------|---------------------------|-----------------------|------|
| Parameter                       | Description                                          |                                         |                                                                        | Min  | <b>Typ</b> <sup>[8]</sup> | Max                   | Min  | <b>Typ</b> <sup>[8]</sup> | Max                   | Unit |
| V <sub>OH</sub>                 | Output HIGH                                          | I <sub>OH</sub> = –0.1 mA               |                                                                        | 2.0  |                           |                       | 2.0  |                           |                       | V    |
|                                 | voltage                                              | I <sub>OH</sub> = -1.0 mA, V            | <sub>CC</sub> <u>&gt;</u> 2.70V                                        | 2.4  |                           |                       | 2.4  |                           |                       | V    |
| V <sub>OL</sub>                 | Output LOW                                           | I <sub>OL</sub> = 0.1 mA                |                                                                        |      |                           | 0.4                   |      |                           | 0.4                   | V    |
|                                 | voltage                                              | $I_{OL}$ = 2.1mA, $V_{CC}$              | ; <u>≥</u> 2.70V                                                       |      |                           | 0.4                   |      |                           | 0.4                   | V    |
| V <sub>IH</sub>                 | Input HIGH                                           | V <sub>CC</sub> = 2.2V to 2.7           | 'V                                                                     | 1.8  |                           | V <sub>CC</sub> + 0.3 | 1.8  |                           | V <sub>CC</sub> + 0.3 | V    |
|                                 | voltage                                              | $V_{\rm CC}$ = 2.7V to 3.6              | SV .                                                                   | 2.2  |                           | V <sub>CC</sub> + 0.3 | 2.2  |                           | $V_{CC} + 0.3$        | V    |
| V <sub>IL</sub>                 | Input LOW                                            | $V_{CC}$ = 2.2V to 2.7                  | 'V                                                                     | -0.3 |                           | 0.6                   | -0.3 |                           | 0.6                   | V    |
|                                 | voltage                                              | V <sub>CC</sub> = 2.7V to 3.6V          |                                                                        | -0.3 |                           | 0.8                   | -0.3 |                           | 0.8                   | V    |
| I <sub>IX</sub>                 | Input leakage<br>current                             | $GND \leq V_I \leq V_{CC}$              |                                                                        | -1   |                           | +1                    | -4   |                           | +4                    | μA   |
| I <sub>OZ</sub>                 | Output leakage current                               | $GND \leq V_O \leq V_{CC},$             | Output Disabled                                                        | -1   |                           | +1                    | -4   |                           | +4                    | μA   |
| I <sub>CC</sub>                 | V <sub>CC</sub> operating                            | $f = f_{max} = 1/t_{RC}$                | V <sub>CC</sub> = V <sub>CCmax</sub>                                   |      | 18                        | 25                    |      | 18                        | 35                    |      |
|                                 | supply current                                       | 1 1 I I I I I I I I I I I I I I I I I I | I <sub>OUT</sub> = 0 mA<br>CMOS levels                                 |      | 1.8                       | 3                     |      | 1.8                       | 4                     | mA   |
| I <sub>SB1</sub>                | Automatic CE<br>power down<br>current—CMOS<br>inputs |                                         | , V <sub>IN</sub> <u>&lt;</u> 0.2V)<br><u>and</u> Dat <u>a On</u> ly), |      | 2                         | 8                     |      | 2                         | 30                    | μA   |
| I <sub>SB2</sub> <sup>[9]</sup> | Automatic CE<br>power down<br>current—CMOS<br>inputs |                                         | / or $CE_2 \le 0.2V$ ,<br>or $V_{IN} \le 0.2V$ ,<br>V                  |      | 2                         | 8                     |      | 2                         | 30                    | μΑ   |

Notes

Notes
5. V<sub>IL(min)</sub> = -2.0V for pulse durations less than 20 ns.
6. V<sub>IL(max)</sub> = V<sub>CC</sub> + 0.75V for pulse durations less than 20 ns.
7. Full device AC operation assumes a 100 µs ramp time from 0 to V<sub>cc</sub>(min) and 200 µs wait time after V<sub>CC</sub> stabilization.
8. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C.
9. Chip enables (CE<sub>1</sub> and CE<sub>2</sub>), byte enables (BHE and BLE) and BYTE (48 TSOP I only) need to be tied to CMOS levels to meet the I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating.



# Capacitance

Tested initially and after any design or process changes that may affect these parameters.

| Parameter        | Description        | Test Conditions                   | Мах | Unit |
|------------------|--------------------|-----------------------------------|-----|------|
| C <sub>IN</sub>  | Input capacitance  | T <sub>A</sub> = 25°C, f = 1 MHz, | 10  | pF   |
| C <sub>OUT</sub> | Output capacitance | $V_{CC} = V_{CC(typ)}$            | 10  | pF   |

#### **Thermal Resistance**

Tested initially and after any design or process changes that may affect these parameters.

| Parameter       | Description                                 | Test Conditions                                                           | BGA  | TSOP I | TSOP II | Unit |
|-----------------|---------------------------------------------|---------------------------------------------------------------------------|------|--------|---------|------|
| $\Theta_{JA}$   | Thermal resistance<br>(Junction to Ambient) | Still air, soldered on a 3 × 4.5 inch,<br>two-layer printed circuit board | 72   | 74.88  | 76.88   | °C/W |
| Θ <sup>JC</sup> | Thermal resistance (Junction to Case)       |                                                                           | 8.86 | 8.6    | 13.52   | °C/W |





# **Data Retention Characteristics**

#### Over the Operating Range

| Parameter                        | Description                          | Conditions                                                                                                                                                            |                       | Min             | <b>Typ</b> <sup>[10]</sup> | Max | Unit |
|----------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------|----------------------------|-----|------|
| V <sub>DR</sub>                  | V <sub>CC</sub> for data retention   |                                                                                                                                                                       |                       | 1.5             |                            |     | V    |
| I <sub>CCDR</sub>                | Data retention current               | $\begin{array}{l} V_{CC}\text{=} 1.5V, \ \overline{CE}_1 \geq V_{CC} - 0.2V, \\ CE_2 \leq 0.2V, \ V_{IN} \geq V_{CC} - 0.2V \text{ or } V_{IN} \leq 0.2V \end{array}$ | Industrial/<br>Auto-A |                 | 2                          | 5   | μA   |
|                                  |                                      |                                                                                                                                                                       | Auto-E                |                 |                            | 30  |      |
| t <sub>CDR</sub> <sup>[11]</sup> | Chip deselect to data retention time |                                                                                                                                                                       |                       | 0               |                            |     | ns   |
| t <sub>R</sub> <sup>[12]</sup>   | Operation recovery time              |                                                                                                                                                                       |                       | t <sub>RC</sub> |                            |     | ns   |

#### **Data Retention Waveform**





Notes

- 10. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at  $V_{CC} = V_{CC(typ)}$ ,  $T_A = 25$  °C. 11. Tested initially and after any design or process changes that may affect these parameters. 12. <u>Full device</u> operation requires linear  $V_{CC}$  ramp from  $V_{DR}$  to  $V_{CC(min)} \ge 100 \ \mu s$  or stable at  $V_{CC(min)} \ge 100 \ \mu s$ . 13. BHE.BLE is the AND of both BHE and BLE. Deselect the chip by either disabling chip enable signals or by disabling both BHE and BLE.



### **Switching Characteristics**

Over the Operating Range<sup>[14, 15]</sup>

| Devenueter                  | Description                                                           | 45 ns (Inc | d'l/Auto-A) | 55 ns ( | linit |      |
|-----------------------------|-----------------------------------------------------------------------|------------|-------------|---------|-------|------|
| Parameter                   | Description                                                           | Min        | Max         | Min     | Мах   | Unit |
| Read Cycle                  | · · ·                                                                 |            |             |         |       |      |
| t <sub>RC</sub>             | Read cycle time                                                       | 45         |             | 55      |       | ns   |
| t <sub>AA</sub>             | Address to data valid                                                 |            | 45          |         | 55    | ns   |
| t <sub>OHA</sub>            | Data hold from address change                                         | 10         |             | 10      |       | ns   |
| t <sub>ACE</sub>            | $\overline{CE}_1$ LOW and $CE_2$ HIGH to data valid                   |            | 45          |         | 55    | ns   |
| t <sub>DOE</sub>            | OE LOW to data valid                                                  |            | 22          |         | 25    | ns   |
| t <sub>LZOE</sub>           | OE LOW to LOW-Z <sup>[16]</sup>                                       | 5          |             | 5       |       | ns   |
| t <sub>HZOE</sub>           | OE HIGH to High-Z <sup>[16, 17]</sup>                                 |            | 18          |         | 20    | ns   |
| t <sub>LZCE</sub>           | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Low-Z <sup>[16]</sup> | 10         |             | 10      |       | ns   |
| t <sub>HZCE</sub>           | $\overline{CE}_1$ HIGH and $CE_2$ LOW to High-Z <sup>[16, 17]</sup>   |            | 18          |         | 20    | ns   |
| t <sub>PU</sub>             | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to power up              | 0          |             | 0       |       | ns   |
| t <sub>PD</sub>             | $\overline{CE}_1$ HIGH and $CE_2$ LOW to power down                   |            | 45          |         | 55    | ns   |
| t <sub>DBE</sub>            | BLE/BHE LOW to data valid                                             |            | 45          |         | 55    | ns   |
| t <sub>LZBE</sub>           | BLE/BHE LOW to Low-Z <sup>[16, 18]</sup>                              | 5          |             | 10      |       | ns   |
| t <sub>HZBE</sub>           | BLE/BHE HIGH to HIGH-Z <sup>[16, 17]</sup>                            |            | 18          |         | 20    | ns   |
| Write Cycle <sup>[19]</sup> | · · ·                                                                 |            |             |         |       |      |
| t <sub>WC</sub>             | Write cycle time                                                      | 45         |             | 55      |       | ns   |
| t <sub>SCE</sub>            | $\overline{CE}_1$ LOW and $CE_2$ HIGH to write end                    | 35         |             | 40      |       | ns   |
| t <sub>AW</sub>             | Address setup to write end                                            | 35         |             | 40      |       | ns   |
| t <sub>HA</sub>             | Address hold from write end                                           | 0          |             | 0       |       | ns   |
| t <sub>SA</sub>             | Address setup to write start                                          | 0          |             | 0       |       | ns   |
| t <sub>PWE</sub>            | WE pulse width                                                        | 35         |             | 40      |       | ns   |
| t <sub>BW</sub>             | BLE/BHE LOW to write end                                              | 35         |             | 40      |       | ns   |
| t <sub>SD</sub>             | Data setup to write end                                               | 25         |             | 25      |       | ns   |
| t <sub>HD</sub>             | Data hold from write end                                              | 0          |             | 0       |       | ns   |
| t <sub>HZWE</sub>           | WE LOW to High-Z <sup>[16, 17]</sup>                                  |            | 18          |         | 20    | ns   |
| t <sub>LZWE</sub>           | WE HIGH to Low-Z <sup>[16]</sup>                                      | 10         |             | 10      |       | ns   |

Notes

19. The internal write time of the memory is defined by the overlap of  $\overline{WE}$ ,  $\overline{CE} = V_{IL}$ ,  $\overline{BHE}$ ,  $\overline{BLE}$  or both =  $V_{IL}$ , and  $CE_2 = V_{IH}$ . All signals must be active to initiate a write and any of these signals can terminate a write by going inactive. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write.

 <sup>14.</sup> Test conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns or less, timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified <u>I<sub>OI</sub> /I<sub>OH</sub> as shown in the AC Test Loads and Waveforms on page 5</u>.
 15. AC timing parameters are subject to byte enable signals (BHE or BLE) not switching when chip is disabled. See application note AN13842 for further clarification.

<sup>16.</sup> At any temperature and voltage condition,  $t_{HZCE}$  is less than  $t_{LZCE}$ ,  $t_{HZBE}$  is less than  $t_{LZBE}$ ,  $t_{HZOE}$  is less than  $t_{LZWE}$  is less than  $t_{LZWE}$  for any device. 17.  $t_{HZOE}$ ,  $t_{HZCE}$ ,  $t_{HZEE}$ , and  $t_{HZWE}$  transitions are measured when the outputs enter a high-impedance state. 18. If both byte enables are toggled together, this value is 10 ns.



#### **Switching Waveforms**

Figure 6 shows Address Transition Controlled read cycle waveforms.<sup>[20, 21]</sup>



Figure 7 shows OE Controlled read cycle waveforms. <sup>[21, 22]</sup>

Figure 7. Read Cycle No. 2



#### Notes

20. The device is continuously selected.  $\overline{OE}$ ,  $\overline{CE}_1 = V_{IL}$ ,  $\overline{BHE}$ ,  $\overline{BLE}$ , or both =  $V_{IL}$ , and  $CE_2 = V_{IH}$ . 21. WE is HIGH for read cycle.

22. Address valid before or similar to  $\overline{CE}_1$ ,  $\overline{BHE}$ ,  $\overline{BLE}$  transition LOW and  $CE_2$  transition HIGH.



# Switching Waveforms (continued)

Figure 8 shows WE Controlled write cycle waveforms.<sup>[23, 24, 25]</sup>



Notes

23. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE, BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be active to initiate a write and any of these signals can terminate a write by going inactive. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write.

- terminates the write. 24. Data I/O is high impedance if  $\overline{OE} = V_{IH}$ . 25. If  $\overline{CE}_1$  goes HIGH and  $CE_2$  goes LOW simultaneously with  $\overline{WE} = V_{IH}$ , the output remains in a high impedance state. 26. During this period, the I/Os are in output state. Do not apply input signals.



#### Switching Waveforms (continued)

Figure 10 shows WE Controlled, OE LOW write cycle waveforms.<sup>[27]</sup>



Figure 10. Write Cycle No. 3

Figure 11 shows BHE/BLE Controlled, OE LOW write cycle waveforms.<sup>[27]</sup>

Figure 11. Write Cycle No. 4



Notes\_\_\_\_\_27. If  $\overline{CE}_1$  goes HIGH and  $\overline{CE}_2$  goes LOW simultaneously with  $\overline{WE} = V_{1H}$ , the output remains in a high impedance state. 28. During this period, the I/Os are in output state. Do not apply input signals.





### **Truth Table**

| CE <sub>1</sub>   | CE <sub>2</sub>   | WE | OE | BHE | BLE | Inputs/Outputs                                                                                   | Mode                | Power                      |
|-------------------|-------------------|----|----|-----|-----|--------------------------------------------------------------------------------------------------|---------------------|----------------------------|
| Н                 | X <sup>[29]</sup> | х  | Х  | Х   | Х   | High-Z                                                                                           | Deselect/power down | Standby (I <sub>SB</sub> ) |
| X <sup>[29]</sup> | L                 | х  | Х  | Х   | Х   | High-Z                                                                                           | Deselect/power down | Standby (I <sub>SB</sub> ) |
| X <sup>[29]</sup> | X <sup>[29]</sup> | х  | Х  | Н   | Н   | High-Z                                                                                           | Deselect/power down | Standby (I <sub>SB</sub> ) |
| L                 | Н                 | Н  | L  | L   | L   | Data Out (I/O <sub>0</sub> –I/O <sub>15</sub> )                                                  | Read                | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | L  | Н   | L   | Data Out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>High-Z (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Read                | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | L  | L   | Н   | High-Z (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Read                | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | Н  | L   | Н   | High-Z                                                                                           | Output disabled     | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | Н  | Н   | L   | High-Z                                                                                           | Output disabled     | Active (I <sub>CC</sub> )  |
| L                 | н                 | Н  | Н  | L   | L   | High-Z                                                                                           | Output disabled     | Active (I <sub>CC</sub> )  |
| L                 | Н                 | L  | Х  | L   | L   | Data In (I/O <sub>0</sub> –I/O <sub>15</sub> )                                                   | Write               | Active (I <sub>CC</sub> )  |
| L                 | Н                 | L  | х  | Н   | L   | Data In (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>High-Z (I/O <sub>8</sub> –I/O <sub>15</sub> )  | Write               | Active (I <sub>CC</sub> )  |
| L                 | Н                 | L  | Х  | L   | Н   | High-Z (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>Data In (I/O <sub>8</sub> –I/O <sub>15</sub> )  | Write               | Active (I <sub>CC</sub> )  |

Note 29. The 'X' (Don't care) state for the Chip enables in the truth table refer to the logic state (either HIGH or LOW). Intermediate voltage levels on these pins is not permitted



## **Ordering Information**

| Speed<br>(ns) | Ordering Code        | Package<br>Diagram | Package Type                                        | Operating<br>Range |
|---------------|----------------------|--------------------|-----------------------------------------------------|--------------------|
| 45            | CY62157EV30LL-45BVI  | 51-85150           | 48-ball very fine pitch ball grid array             | Industrial         |
|               | CY62157EV30LL-45BVXI | 51-85150           | 48-ball very fine pitch ball grid array (Pb-free)   |                    |
|               | CY62157EV30LL-45ZSXI | 51-85087           | 44-pin thin small outline package type II (Pb-free) |                    |
|               | CY62157EV30LL-45ZXI  | 51-85183           | 48-pin thin small outline package type I (Pb-free)  |                    |
|               | CY62157EV30LL-45BVXA | 51-85150           | 48-ball very fine pitch ball grid array (Pb-free)   | Automotive-A       |
|               | CY62157EV30LL-45ZSXA | 51-85087           | 44-pin thin small outline package type II (Pb-free) |                    |
|               | CY62157EV30LL-45ZXA  | 51-85183           | 48-pin thin small outline package type I (Pb-free)  |                    |
| 55            | CY62157EV30LL-55ZSXE | 51-85087           | 44-pin thin small outline package type II (Pb-free) | Automotive-E       |
|               | CY62157EV30LL-55ZXE  | 51-85183           | 48-pin thin small outline package type I (Pb-free)  |                    |

Contact your local Cypress sales representative for availability of these parts.

#### **Ordering Code Definitions**





# Package Diagrams



Figure 12. 48-Pin VFBGA (6 x 8 x 1 mm), 51-85150



51-85150-\*E



### Package Diagrams (continued)



Figure 13. 44-Pin TSOP II, 51-85087



#### Package Diagrams (continued)



DIMENSIONS IN INCHES[MM] MIN. MAX.

JEDEC # MO-142





# **Document History Page**

| Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 202940  | AJU                | See ECN            | New Data Sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *A   | 291272  | SYT                | See ECN            | Converted from Advance Information to Preliminary<br>Removed 48-TSOP I Package and the associated footnote<br>Added footnote stating 44 TSOP II Package has only one CE on Page # 2<br>Changed $V_{CC}$ stabilization time in footnote #7 from 100 µs to 200 µs<br>Changed $I_{CCDR}$ from 4 to 4.5 µA<br>Changed $t_{OHA}$ from 6 to 10 ns for both 35 and 45 ns Speed Bins<br>Changed $t_{DOE}$ from 15 to 18 ns for 35 ns Speed Bin<br>Changed $t_{HZOE}$ , $t_{HZBE}$ and $t_{HZWE}$ from 12 and 15 ns to 15 and 18 ns for 35 and 44<br>ns Speed Bins respectively<br>Changed $t_{HZCE}$ from 12 and 15 ns to 18 and 22 ns for 35 and 45 ns Speed Bins<br>respectively<br>Changed $t_{SCE}$ , $t_{AW}$ and $t_{BW}$ from 25 and 40 ns to 30 and 35 ns for 35 and 45 ns Speed<br>Bins respectively<br>Changed $t_{SD}$ from 15 and 20 ns to 18 and 22 ns for 35 and 45 ns Speed<br>Bins respectively                                                                                                                                                                                                                                                                                                                                                                                                                       |
| *В   | 444306  | NXR                | See ECN            | Converted from Preliminary to Final.<br>Changed ball E3 from DNU to NC<br>Removed redundant footnote on DNU.<br>Removed 35 ns speed bin<br>Removed "L" bin<br>Added 48 pin TSOP I package<br>Added Automotive product information.<br>Changed the I <sub>CC</sub> Typ value from 16 mA to 18 mA and I <sub>CC</sub> Max value from 28 m/<br>to 25 mA for test condition f = fax = 1/t <sub>RC</sub> .<br>Changed the I <sub>CC</sub> Max value from 2.3 mA to 3 mA for test condition f = 1MHz.<br>Changed the I <sub>SB1</sub> and I <sub>SB2</sub> Max value from 4.5 $\mu$ A to 8 $\mu$ A and Typ value from 0.4<br>$\mu$ A to 2 $\mu$ A respectively.<br>Modified ISB <sub>1</sub> test condition to include BHE, BLE<br>Updated Thermal Resistance table.<br>Changed the I <sub>CCDR</sub> Max value from 4.5 $\mu$ A to 5 $\mu$ A<br>Corrected t <sub>R</sub> in Data Retention Characteristics from 100 $\mu$ s to t <sub>RC</sub> ns.<br>Changed t <sub>LZOE</sub> from 3 to 5<br>Changed t <sub>LZOE</sub> from 6 to 10<br>Changed t <sub>LZCE</sub> from 6 to 5<br>Changed t <sub>LZDE</sub> from 6 to 5<br>Changed t <sub>LZDE</sub> from 6 to 5<br>Changed t <sub>LZDE</sub> from 6 to 10<br>Added footnote #15<br>Updated the ordering Information and replaced the Package Name column witt<br>Package Diagram. |
| *C   | 467052  | NXR                | See ECN            | Modified Data sheet to include x8 configurability.<br>Updated the Ordering Information table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| *D   | 925501  | VKN                | See ECN            | Removed Automotive-E information<br>Added Preliminary Automotive-A information<br>Added footnote #10 related to I <sub>SB2</sub> and I <sub>CCDR</sub><br>Added footnote #15 related AC timing parameters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| *E   | 1045801 | VKN                | See ECN            | Converted Automotive-A specs from preliminary to final<br>Updated footnote #9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



| Document Title: CY62157EV30 MoBL <sup>®</sup> , 8 Mbit (512K x 16) Static RAM<br>Document Number: 38-05445 |         |                    |                    |                                                                                                                                                                                                         |  |
|------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Rev.                                                                                                       | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                   |  |
| *F                                                                                                         | 2724889 | NXR/AESA           | 06/26/09           | Added Automotive-E information<br>Included -45ZXA/-55ZSXE/-55ZXE parts in the Ordering Information table                                                                                                |  |
| *G                                                                                                         | 2927528 | VKN                | 05/04/2010         | Renamed "DNU" pins as "NC" for 48 TSOP I package<br>Added footnote #24 related to chip enable<br>Updated Package Diagrams<br>Added Contents<br>Updated links in Sales, Solutions, and Legal Information |  |
| *H                                                                                                         | 3110053 | 12/14/2010         | PRAS               | Changed Table Footnotes to Footnotes.<br>Added Ordering Code Definitions.                                                                                                                               |  |

#### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

| Automotive               | cypress.com/go/automotive |
|--------------------------|---------------------------|
| Clocks & Buffers         | cypress.com/go/clocks     |
| Interface                | cypress.com/go/interface  |
| Lighting & Power Control | cypress.com/go/powerpsoc  |
|                          | cypress.com/go/plc        |
| Memory                   | cypress.com/go/memory     |
| Optical & Image Sensing  | cypress.com/go/image      |
| PSoC                     | cypress.com/go/psoc       |
| Touch Sensing            | cypress.com/go/touch      |
| USB Controllers          | cypress.com/go/USB        |
| Wireless/RF              | cypress.com/go/wireless   |

#### **PSoC Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2004-2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 38-05445 Rev. \*H

#### Revised December 20, 2010

Page 17 of 17

MoBL is a registered trademark and More Battery Life is a trademark of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders



Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов;
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.



#### Как с нами связаться

**Телефон:** 8 (812) 309 58 32 (многоканальный) **Факс:** 8 (812) 320-02-42 **Электронная почта:** <u>org@eplast1.ru</u> **Адрес:** 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.