# Wireless Components ASK Transmitter 434 MHz TDA 5100A Version 1.0 Specification March 2001 | Revision History | | | | |----------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------|--| | Current Versio | n: 1.0, March 200 | 1 | | | Previous Versi | on: 0.1, April 2000 | | | | Page<br>(in previous<br>Version) | Page<br>(in current<br>Version) | Subjects (major changes since last revision) | | | | 3-3 3-5 | Interface schematics inserted | | | 3-4, 3-5 | 4-5, 4-6 | Hints on the crystal oszillator revised and moved to paragraph applications | | | 3-5, 3-6 | 3-8, 3-9 | Tables adapted, description of power modes revised | | | | 3-10 | Timing diagram added | | | 4-1, 4-2 | 4-1 4-6 | new | | | 5-3, 5-4 | 5-3 5-5 | Table corrected for pin1: "V > 1.4 V" replaced by "pin open" VCO frequency range added, some limits adapted | | | | 5-6 5-6 | Table inserted: AC/DC characteristics over full supply- and temperature range | | ABM®, AOP®, ARCOFI®-BA, ARCOFI®-SP, DigiTape®, EPIC®-1, EPIC®-S, ELIC®, FALC®-54, FALC®-656, FALC®-E1, FALC®-LH, IDEC®, IOM®, IOM®-1, IOM®-2, IPAT®-2, ISAC®-P, ISAC®-S, ISAC®-S TE, ISAC®-P TE, ITAC®, IWE®, MUSAC®-A, OCTAT®-P, QUAT®-S, SICAT®, SICOFI®-2, SICOFI®-4, SICOFI®-4, SICOFI®-4, SICOFI®-4 are registered trademarks of Infineon Technologies AG. Edition 15.02.2001 Published by Infineon Technologies AG, Balanstraße 73, 81541 München © Infineon Technologies AG 2001. All Rights Reserved. #### Attention please! As far as patents or other rights of third parties are concerned, liability is only assumed for components, not for applications, processes and circuits implemented within components or assemblies. The information describes the type of component and shall not be considered as assured characteristics. Terms of delivery and rights to change design reserved. Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies AG is an approved CECC manufacturer. #### Packing Please use the recycling operators known to you. We can also help you – get in touch with your nearest sales office. By agreement we will take packing material back, if it is sorted. You must bear the costs of transport. For packing material that is returned to us unsorted or which we are not obliged to accept, we shall have to invoice you for any costs incurred. #### Components used in life-support devices or systems must be expressly authorized for such purpose! Critical components<sup>1</sup> of the Infineon Technologies AG, may only be used in life-support devices or systems<sup>2</sup> with the express written approval of the Infineon Technologies AG. - 1 A critical component is a component used in a life-support device or system whose failure can reasonably be expected to cause the failure of that life-support device or system, or to affect its safety or effectiveness of that device or system. - 2 Life support devices or systems are intended (a) to be implanted in the human body, or (b) to support and/or maintain and sustain human life. If they fail, it is reasonable to assume that the health of the user may be endangered. **Product Info** ### **Product Info** #### **General Description** The TDA 5100A is a single chip ASK Package transmitter for the frequency band 433-435 MHz. The IC offers a high level of integration and needs only a few external components. The device contains a fully integrated PLL synthesizer and a high efficiency power amplifier to drive a loop antenna. A special circuit design and an unique power amplifier design are used to save current consumption and therefore to save battery life. Additionally features like a power down mode, a low power detect and a divided clock output are implemented. #### **Features** - fully integrated frequency synthesizer - VCO without external components - high efficiency power amplifier - frequency range 433-435 MHz - ASK modulation - low supply current (typically 7mA) - voltage supply range 2.1 4 V - power down mode - low voltage sensor - clock output for µC - low external component count #### **Applications** - Keyless entry systems - Remote control systems - Alarm systems - Communication systems #### **Ordering Information** | Туре | Ordering Code | Package | | |----------------------------|---------------|------------|--| | TDA 5100A | Q67036-A1149 | P-TSSOP-10 | | | available on tape and reel | | | | # Table of Contents | 1 | Table | of Contents | 1- | |---|-------|--------------------------------------------|-----| | 2 | Produ | uct Description | 2-1 | | | 2.1 | Overview | 2-2 | | | 2.2 | Applications | 2-2 | | | 2.3 | Features | 2-2 | | | 2.4 | Package Outlines | 2-3 | | 3 | Funct | ional Description | 3-1 | | | 3.1 | Pin Configuration | 3-2 | | | 3.2 | Pin Definitions and Functions | 3-3 | | | 3.3 | Functional Block diagram | 3-6 | | | 3.4 | Functional Blocks | 3-7 | | 4 | Appli | cations | 4-1 | | | 4.1 | 50 Ohm-Output Testboard Schematic | 4-2 | | | 4.2 | 50 Ohm-Output Testboard Layout | 4-3 | | | 4.3 | Bill of material (50 Ohm-Output Testboard) | 4-4 | | | 4.4 | Hints | 4-5 | | 5 | Refer | ence | 5-1 | | | 5.1 | Absolute Maximum Ratings | 5-2 | | | 5.2 | Operating Range | 5-2 | | | 5.3 | AC/DC Characteristics | 5-3 | # Product Description # | 2.2 | Applications | 2-2 | |-----|------------------|-----| | 2.3 | Features | 2-2 | | 2.4 | Package Outlines | 2-3 | **Product Description** #### 2.1 Overview The TDA 5100A is a single chip ASK transmitter for the frequency band 433-435 MHz. The IC offers a high level of integration and needs only a few external components. The device contains a fully integrated PLL synthesizer and a high efficiency power amplifier to drive a loop antenna. A special circuit design and an unique power amplifier design are used to save current consumption and therefore to save battery life. Additional features like a power down mode, a low power detect and a divided clock output are implemented. ### 2.2 Applications - Keyless entry systems - Remote control systems - Alarm systems - Communication systems #### 2.3 Features - fully integrated frequency synthesizer - VCO without external components - high efficiency power amplifier - frequency range 433-435 MHz - ASK modulation - low supply current (typically 7 mA) - voltage supply range 2.1 4 V - power down mode - low voltage sensor - clock output for μC - low external component count **Product Description** # 2.4 Package Outlines Figure 2-1 P-TSSOP-10 | Conter | Contents of this Chapter | | | | | |---------|----------------------------------------------------|--|--|--|--| | | | | | | | | 3.1 | Pin Configuration | | | | | | 3.2 | Pin Definitions and Functions | | | | | | 3.3 | Functional Block diagram3-6 | | | | | | 3.4 | Functional Blocks3-7 | | | | | | 3.4.1 | PLL Synthesizer3-7 | | | | | | 3.4.2 | Crystal Oscillator | | | | | | 3.4.3 | Power Amplifier | | | | | | 3.4.4 | Low Power Detect | | | | | | 3.4.5 | Power Modes | | | | | | 3.4.5.1 | Power Down Mode | | | | | | 3.4.5.2 | PLL Enable Mode3-8 | | | | | | 3.4.5.3 | Transmit Mode3-8 | | | | | | 3.4.5.4 | Power mode control3-8 | | | | | | 3.4.6 | Recommended timing diagram for ASK-Modulation 3-10 | | | | | # 3.1 Pin Configuration Pin\_config.wmf Figure 3-1 IC Pin Configuration | Table 3-1Pin Configuration | | | |----------------------------|--------|-----------------------------------| | Pin No. | Symbol | Function | | 1 | PDWN | Power Down Mode Control | | 2 | VS | Voltage Supply | | 3 | GND | Ground | | 4 | LF | Loop Filter | | 5 | DATA | Amplitude Shift Keying Data Input | | 6 | CLKOUT | Clock Driver Output | | 7 | COSC | Crystal Oscillator Input | | 8 | PAGND | Power Amplifier Ground | | 9 | PAOUT | Power Amplifier Output | | 10 | LPD | Low Power Detect Output | # 3.2 Pin Definitions and Functions | Table | Table 3-2 | | | | | | |------------|-----------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Pin<br>No. | Symbol | Interface Schematic | Function | | | | | 1 | PDWN | $V_S$ 40 μA * DATA $5 k\Omega$ $150 k\Omega$ $250 k\Omega$ | Disable pin for the complete transmitter circuit. A logic low (PDWN < 0.7 V) turns off all transmitter functions. A logic high (PDWN > 1.5 V) gives access to all transmitter functions. PDWN input will be pulled up by 40 µA internally by setting DATA to a logic high-state. | | | | | 2 | VS | | This pin is the positive supply of the transmitter electronics. An RF bypass capacitor should be connected directly to this pin and returned to GND (pin 3) as short as possible. | | | | | 3 | GND | | General ground connection. | | | | | 4 | LF | V <sub>S</sub> 140 pF 15 pF 10 kΩ | Output of the charge pump and input of the VCO control voltage. The loop bandwidth of the PLL is 150 kHz when only the internal loop filter is used. The loop bandwidth may be reduced by applying an external RC network referencing to the positive supply VS (pin 2). | | | | | 8 | PAGND | | Ground connection of the power amplifier. | |----|-------|----------------|-----------------------------------------------------------------------------------------------------------| | | | 9 | The RF ground return path of the power amplifier output PAOUT (pin 9) has to be concentrated to this pin. | | 9 | PAOUT | # <b>-</b> | RF output pin of the transmitter. | | | | 8 | A DC path to the positive supply VS has to be supplied by the antenna matching network. | | 10 | LPD | V <sub>s</sub> | This pin provides an output indicating the low-voltage state of the supply voltage VS. | | | | 40 µA | VS < 2.15 V will set LPD to the low-state. | | | | 300 Ω | An internal pull-up current of 40 µA gives the output a high-state at supply voltages above 2.15 V. | | | | | | # 3.3 Functional Block diagram Funct\_Block\_Diagram.wmf Figure 3-2 Functional Block diagram #### 3.4 Functional Blocks #### 3.4.1 PLL Synthesizer The Phase Locked Loop synthesizer consists of a Voltage Controlled Oscillator (VCO), an asynchronous divider chain, a phase detector, a charge pump and a loop filter. It is fully implemented on chip. The tuning circuit of the VCO consisting of spiral inductors and varactor diodes is on chip, too. Therefore no additional external components are necessary. The nominal center frequency of the VCO is 869 MHz. The oscillator signal is fed both, to the synthesizer divider chain and to the power amplifier. The overall division ratio of the asynchronous divider chain is 64, a 13.56 MHz crystal should be used. The phase detector is a Type IV PD with charge pump. The passive loop filter is realized on chip. #### 3.4.2 Crystal Oscillator The crystal oscillator operates at 13.56 MHz. The output frequency at CLKOUT (pin 6) is 3.39 MHz, this is the crystal frequency divided by 4. #### 3.4.3 Power Amplifier The VCO frequency 866-870 MHz is divided by 2 and fed to the power amplifier. The Power Amplifier can be switched on and off by the signal at DATA (pin 5). | Table 3-3 | | | | |-----------------------------------------|-----------------|--|--| | DATA (pin 5) | Power Amplifier | | | | Low <sup>1)</sup> | OFF | | | | Open <sup>2)</sup> , High <sup>3)</sup> | ON | | | 1) Low: Voltage at pin < 0.5 V 2) Open: Pin open 3) High: Voltage at pin > 1.5 V The Power Amplifier has an Open Collector output at PAOUT (pin 9) and requires an external pull-up coil to provide bias. The coil is part of the tuning and matching LC circuitry to get best performance with the external loop antenna. To achieve the best power amplifier efficiency, the high frequency voltage swing at PAOUT (pin 9) should be twice the supply voltage. The power amplifier has its own ground pin PAGND (pin 8) in order to reduce the amount of coupling to the other circuits. #### 3.4.4 Low Power Detect The supply voltage is sensed by a low power detector. When the supply voltage drops below 2.15 V, the output LPD (pin 10) switches to the low-state. To minimize the external component count, an internal pull-up current of 40 $\mu$ A gives the output a high-state at supply voltages above 2.15 V. The output LPD (pin 10) can either be connected to DATA (pin 5) to switch off the PA as soon as the supply voltage drops below 2.15 V or it can be used to inform a micro-controller to stop the transmission after the current data packet. #### 3.4.5 Power Modes The IC provides three power modes, the POWER DOWN MODE, the PLL ENABLE MODE and the TRANSMIT MODE. #### 3.4.5.1 Power Down Mode In the POWER DOWN MODE the complete chip is switched off. The current consumption is less than 100nA. #### 3.4.5.2 PLL Enable Mode In the PLL ENABLE MODE the PLL is switched on but the power amplifier is turned off to avoid undesired power radiation during the time the PLL needs to settle. The turn on time of the PLL is determined mainly by the turn on time of the crystal oscillator and is less than 1 msec when the specified crystal is used. The current consumption is typically 3.5 mA. #### 3.4.5.3 Transmit Mode In the TRANSMIT MODE the PLL is switched on and the power amplifier is turned on too. The current consumption of the IC is typically 7 mA when using a proper transforming network at PAOUT, see Figure 4-1. #### 3.4.5.4 Power mode control The bias circuitry is powered up via a voltage V > 1.5 V at the pin PDWN (pin 1). When the bias circuitry is powered up, the pin DATA is pulled up internally. Forcing the voltage at the pin DATA low overrides the internally set state. The principle schematic of the power mode control circuitry is shown in Figure 3-5. Power Mode.wmf Figure 3-5 Power mode control circuitry Table 3-4 provides a listing of how to get into the different power modes | Table 3-4 | | | | |--------------------|-------------------------|------------|--| | PDWN | DATA | MODE | | | Low <sup>1)</sup> | Low, Open <sup>2)</sup> | POWER DOWN | | | High <sup>3)</sup> | Low | PLL ENABLE | | | High | Open, High | TRANSMIT | | 1) Low: Voltage at pin < 0.7 V (PDWN) Voltage at pin < 0.5 V (DATA) 2) Open: Pin open 3) High: Voltage at pin > 1.5 V Other combinations of the control pins PDWN and DATA are not recommended. #### 3.4.6 Recommended timing diagram for ASK-Modulation ASK\_mod.wmf Figure 3-6 Recommended Timing Diagram for ASK Modulation #### **Contents of this Chapter** | 4.1 | 50 Ohm-Output Testboard Schematic | . 4-2 | |-----|--------------------------------------------|-------| | 4.2 | 50 Ohm-Output Testboard Layout | . 4-3 | | 4.3 | Bill of material (50 Ohm-Output Testboard) | . 4-4 | | 4.4 | Hints | . 4-5 | # 4.1 50 Ohm-Output Testboard Schematic 50ohm\_test\_v5.wmf Figure 4-1 $\qquad$ 50 $\Omega$ -Output testboard schematic # 4.2 50 Ohm-Output Testboard Layout #### Oben (2.00 06/15/99 tda5101\_v2.tc) Figure 4-2 Top Side of TDA 5100A-Testboard with 50 $\Omega$ -Output It is the same testboard as for an other product #### Unten (2.00 06/15/99 tda5101\_v2.tc) Figure 4-3 Bottom Side of TDA 5100A-Testboard with 50 $\Omega$ -Output It is the same testboard as for an other product # 4.3 Bill of material (50 Ohm-Output Testboard) | Table 4-1 Bill of material | | | | | |----------------------------|---------------|------------------------------------|--|--| | Part | Value | Specification | | | | | | | | | | R1 | 4.7 kΩ | 0805, ± 5% | | | | R4 | open | 0805, ± 5% | | | | R5 | open | 0805, ± 5% | | | | C1 | 47 nF | 0805, X7R, ± 10% | | | | C2 | 330 pF | 0805, COG, ± 5% | | | | СЗ | 3.9 pF | 0805, COG, ± 0.1 pF | | | | C4 | 39 pF | 0805, COG, ± 5% | | | | C5 | 1 nF | 0805, X7R, ± 10% | | | | C6 | 12 pF | 0805, COG, ± 1% | | | | C8 | 15 pF | 0805, COG, ± 5% | | | | L1 | 100 nH | TOKO LL2012-J | | | | L2 | 39 nH | TOKO LL2012-J | | | | Q1 | 13.56875 MHz, | Tokyo Denpa TSS-3B<br>13568.75 kHz | | | | | CL=20pF | Spec.No. 20-18906 | | | | IC1 | TDA 5100A | | | | | T1 | Push-button | replaced by a short | | | | B1 | Batteryclip | HU2031-1, RENATA | | | | X1 | SMA-S | SMA standing | | | | X2 | SMA-S | SMA standing | | | #### 4.4 Hints #### 1. Application Hints on the crystal oscillator As mentioned before, the crystal oscillator achieves a turn on time less than 1 msec. To achieve this, a NIC oscillator type is implemented in the TDA 5100A. The input impedance of this oscillator is a negative resistance in series to an inductance. Therefore the load capacitance of the crystal CL (specified by the crystal supplier) is transformed to the capacitance Cv. $$Cv = \frac{1}{\frac{1}{CL} + \omega^2 L}$$ Formula 1) CL: crystal load capacitance for nominal frequency ω: angular frequency L: inductance of the crystal oscillator #### Example: Assume a crystal frequency of 13.56 MHz and a crystal load capacitance of CL = 20 pF. The inductance L is specified within the electrical characteristics at 13.56 MHz to a value of 4.5 $\mu$ H. Therefore C6 is calculated to 12 pF. $$Cv = \frac{1}{\frac{1}{CL} + \omega^2 L} = C6$$ #### 2. Design hints on the buffered clock output (CLKOUT) The CLKOUT pin is an open collector output. An external pull up resistor (RL) should be connected between this pin and the positive supply voltage. The value of RL is depending on the clock frequency and the load capacitance CLD (PCB board plus input capacitance of the microcontroller). RL can be calculated to: $$RL = \frac{1}{fCLKOUT *8*CLD}$$ | Table 4-2 | | | | | | | | |------------------|----------|--|--|--|--|--|--| | fCLKOUT=3.39 MHz | | | | | | | | | CL[pF] | RL[kOhm] | | | | | | | | 5 | 6.8 | | | | | | | | 10 | 3.3 | | | | | | | | 20 | 1.8 | | | | | | | Remark: To achieve a low current consumption and a low spurious radiation, the largest possible RL should be chosen. | Con | ntents of this Chapter | | |-----|--------------------------|-----| | 5.1 | Absolute Maximum Ratings | 5-2 | | | Operating Range | | # 5.1 Absolute Maximum Ratings The AC / DC characteristic limits are not guaranteed. The maximum ratings must not be exceeded under any circumstances, not even momentarily and individually, as permanent damage to the IC may result. | Table 5-1 Absolute Maximum Ratings | | | | | | | | | | |------------------------------------|-------------------|---------|--------------|-----|----------------|--|--|--|--| | Parameter | Symbol | Limit \ | Limit Values | | Remarks | | | | | | | | Min Max | | | | | | | | | Junction Temperature | $T_J$ | -40 | 150 | °C | | | | | | | Storage Temperature | T <sub>s</sub> | -40 | 125 | °C | | | | | | | Thermal Resistance | R <sub>thJA</sub> | | 220 | K/W | | | | | | | ESD integrity, all pins | V <sub>ESD</sub> | -1 | +1 | kV | 100 pF, 1500 Ω | | | | | Ambient Temperature under bias: $T_A$ =-25°C to +85°C ## 5.2 Operating Range Within the operating range the IC operates as described in the circuit description. | Table 5-2 Operating Range | | | | | | | | | | |---------------------------|----------------|---------|--------|------|------------------------|--|--|--|--| | Parameter | Symbol | Limit ' | /alues | Unit | <b>Test Conditions</b> | | | | | | | | Min | Max | | | | | | | | Supply voltage | V <sub>S</sub> | 2.1 | 4.0 | V | | | | | | | Ambient temperature | T <sub>A</sub> | -25 | 85 | °C | | | | | | # 5.3 AC/DC Characteristics ### 5.3.1 AC/DC Characteristics at 3V, 25°C | Table 5-3 Supply Voltage V <sub>5</sub> | = 3 V, Ambi | ent temperat | ture T <sub>amb</sub> = 2 | 25°C | | | |-----------------------------------------|-----------------------|----------------------|---------------------------|----------------------|------|--------------------------------------------| | Parameter | Symbol | L | _imit Values | | Unit | Test Conditions | | | | Min | Тур | Max | | | | Current consumption | | | | | | | | Power down mode | I <sub>S PDWN</sub> | | | 100 | nA | V (Pins 1 and 5) = 0 V | | PLL enable mode | I <sub>S PLL_EN</sub> | | 3.3 | 4.2 | mA | | | Transmit mode | I <sub>S TRANSM</sub> | | 7 | 9 | mA | Load tank see<br>Figure 4-1 | | Power Down Mode Control ( | Pin 1) | | | | | | | Power down mode | $V_{PDWN}$ | 0 | | 0.7 | V | V <sub>DATA</sub> < 0.2 V | | PLL enable mode | V <sub>PDWN</sub> | 1.5 | | $V_S$ | V | V <sub>DATA</sub> < 0.5 V | | Transmit mode | V <sub>PDWN</sub> | 1.5 | | V <sub>S</sub> | V | V <sub>DATA</sub> > 1.5 V | | Input bias current PDWN | I <sub>PDWN</sub> | | | 30 | μΑ | V <sub>PDWN</sub> = V <sub>S</sub> | | Loop Filter (Pin 4) | | | | | | | | VCO tuning voltage | V <sub>LF</sub> | V <sub>S</sub> - 1.3 | | V <sub>S</sub> - 0.8 | V | f <sub>VCO</sub> = 869 MHz | | Output frequency range<br>434 MHz-band | f <sub>OUT, 434</sub> | 427 | 434.5 | 442 | MHz | V <sub>S</sub> -V <sub>LF</sub> = 0.6V1.6V | | ASK Modulation Data Input ( | Pin 5) | | | | | | | Transmit disabled | V <sub>DATA</sub> | 0 | | 0.5 | V | | | Transmit enabled | V <sub>DATA</sub> | 1.5 | | V <sub>S</sub> | V | | | Input bias current DATA | I <sub>DATA</sub> | | | 30 | μΑ | V <sub>DATA</sub> = V <sub>S</sub> | | Input bias current DATA | I <sub>DATA</sub> | -20 | | | μΑ | V <sub>DATA</sub> = 0 V | | ASK data rate | f <sub>DATA</sub> | | | 20 | kHz | | | Table 5-3 Supply Voltage V <sub>5</sub> | ; = 3 V, Ambi | ent tempera | ture T <sub>amb</sub> = 2 | !5°C | | | | | |-----------------------------------------------------|----------------------|----------------------|---------------------------|------|------|---------------------------------------|--|--| | Parameter | Symbol | Limit Values | | | Unit | Test Conditions | | | | | | Min | Тур | Max | | | | | | Clock Driver Output (Pin 6) | | | | | | | | | | Output current (Low) | I <sub>CLKOUT</sub> | 1 | | | mA | $V_{CLKOUT} = V_{S}$ | | | | Output current (High) | I <sub>CLKOUT</sub> | | | -40 | μΑ | V <sub>CLKOUT</sub> = 0 V | | | | Saturation Voltage (Low) | V <sub>SATL</sub> | | | 0.9 | V | I <sub>CLKOUT</sub> = 1 mA | | | | Saturation Voltage (High) | V <sub>SATH</sub> | V <sub>S</sub> - 0.9 | | | V | I <sub>CLKOUT</sub> = 0 mA | | | | Crystal Oscillator Input (Pin 7) | | | | | | | | | | Load capacitance | C <sub>COSCmax</sub> | | | 5 | pF | | | | | Serial Resistance of the crystal | | | | 100 | Ω | f = 13.56 MHz | | | | Input inductance of the COSC pin | | | 4.5 | | μН | f = 13.56 MHz | | | | Power Amplifier Output (Pin | 9) | | | | | | | | | Output Power <sup>1)</sup><br>transformed to 50 Ohm | P <sub>OUT434</sub> | 3 | 5 | 7 | dBm | f <sub>OUT</sub> = 434 MHz | | | | Low Power Detect Output (P | in 10) | | | | | | | | | Internal pull up current | I <sub>LPD1</sub> | 30 | | | μΑ | V <sub>S</sub> = 2.3 V V <sub>S</sub> | | | | Input current low voltage | I <sub>LPD2</sub> | 1 | | | mA | V <sub>S</sub> = 1.9 V 2.1 V | | | <sup>1)</sup> Power amplifier in overcritical C-operation. Matching circuitry as used in the 50 Ohm-Output Testboard. # 5.3.2 AC/DC Characteristics at 2.1 V ... 4.0 V, -25°C ... +85°C | Table 5-4 Supply Voltage V <sub>S</sub> | s = 2.1 V 4. | 0 V, Ambien | t temperature | e T <sub>amb</sub> = -25 | °C +8 | 5°C | |-----------------------------------------|-----------------------|----------------------|---------------|--------------------------|-------|--------------------------------------------| | Parameter | Symbol | ı | Limit Values | | | Test Conditions | | | | Min | Тур | Max | | | | Current consumption | | | | | | | | Power down mode | I <sub>S PDWN</sub> | | | 250 | nA | V (Pins 1 and 5) = 0 V | | PLL enable mode | I <sub>S PLL_EN</sub> | | 3.3 | 4.6 | mA | | | Transmit mode | I <sub>S TRANSM</sub> | | 7 | 9.5 | mA | Load tank see<br>Figure 4-1 | | Power Down Mode Control (I | Pin 1) | | | | | | | Power down mode | V <sub>PDWN</sub> | 0 | | 0.5 | V | V <sub>DATA</sub> < 0.2 V | | PLL enable mode | V <sub>PDWN</sub> | 1.5 | | V <sub>S</sub> | V | V <sub>DATA</sub> < 0.5 V | | Transmit mode | V <sub>PDWN</sub> | 1.5 | | V <sub>S</sub> | V | V <sub>DATA</sub> > 1.5 V | | Input bias current PDWN | I <sub>PDWN</sub> | | | 30 | μΑ | $V_{PDWN} = V_{S}$ | | Loop Filter (Pin 4) | | | | | | | | VCO tuning voltage | V <sub>LF</sub> | V <sub>S</sub> - 1.5 | | V <sub>S</sub> - 0.65 | V | f <sub>VCO</sub> = 869 MHz | | Output frequency range<br>434 MHz-band | f <sub>OUT, 434</sub> | 432.5 | 434.5 | 437 | MHz | V <sub>S</sub> -V <sub>LF</sub> = 0.6V1.6V | | ASK Modulation Data Input ( | Pin 5) | | | | | | | Transmit disabled | V <sub>DATA</sub> | 0 | | 0.5 | V | | | Transmit enabled | V <sub>DATA</sub> | 1.5 | | V <sub>S</sub> | V | | | Input bias current DATA | I <sub>DATA</sub> | | | 30 | μΑ | V <sub>DATA</sub> = V <sub>S</sub> | | Input bias current DATA | I <sub>DATA</sub> | -20 | | | μΑ | V <sub>DATA</sub> = 0 V | | ASK data rate | f <sub>DATA</sub> | | | 20 | kHz | | | Parameter | Symbol | | Limit Values | | Unit | Test Conditions | | | |----------------------------------|----------------------|----------------------|--------------|-----|------|---------------------------------------|--|--| | | | Min | Тур | Max | | | | | | Clock Driver Output (Pin 6) | | | | | | | | | | Output current (Low) | I <sub>CLKOUT</sub> | 1 | | | mA | V <sub>CLKOUT</sub> = V <sub>S</sub> | | | | Output current (High) | I <sub>CLKOUT</sub> | | | -40 | μΑ | V <sub>CLKOUT</sub> = 0 V | | | | Saturation Voltage (Low) | V <sub>SATL</sub> | | | 0.9 | V | I <sub>CLKOUT</sub> = 1 mA | | | | Saturation Voltage (High) | V <sub>SATH</sub> | V <sub>S</sub> - 0.9 | | | V | I <sub>CLKOUT</sub> = 0 mA | | | | Crystal Oscillator Input (Pin 7) | | | | | | | | | | Load capacitance | C <sub>COSCmax</sub> | | | 5 | pF | | | | | Serial Resistance of the crystal | | | | 100 | Ω | f = 13.56 MHz | | | | Input inductance of the COSC pin | | | 4.5 | | μН | f = 13.56 MHz | | | | Power Amplifier Output (Pin 9) | | | | | | | | | | Output Power <sup>1)</sup> | P <sub>OUT434</sub> | -2.5 | 2.5 | 5.5 | dBm | $V_s = 2.2 V^{2)}$ | | | | transformed to 50 Ohm | P <sub>OUT434</sub> | 0 | 5 | 8 | dBm | V <sub>S</sub> = 3.0 V | | | | | P <sub>OUT434</sub> | 2 | 7 | 10 | dBm | V <sub>S</sub> = 4.0 V | | | | Low Power Detect Output (P | in 10) | | | | | | | | | Internal pull up current | I <sub>LPD1</sub> | 30 | | | μΑ | V <sub>S</sub> = 2.3 V V <sub>S</sub> | | | | Input current low voltage | I <sub>LPD2</sub> | 1 | | | mA | V <sub>S</sub> = 1.9 V 2.1 V | | | 1) Power amplifier in overcritical C-operation. Matching circuitry as used in the 50 Ohm-Output Testboard. Supply-voltage dependency: 2 dB / V at 3 V with reference to 3 V. A smaller load impedance reduces the supply-voltage dependency. Temperature dependency: +1 dB at -25°c and -3 dB at +85°C with reference to +25°C. A higher load impedance reduces the temperature dependency. 2) Power amplifier is switched off at 2.15 V Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! #### Наши преимущества: - Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов: - Поставка более 17-ти миллионов наименований электронных компонентов; - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001: - Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну; - Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела: - Подбор оптимального решения, техническое обоснование при выборе компонента; - Подбор аналогов; - Консультации по применению компонента; - Поставка образцов и прототипов; - Техническая поддержка проекта; - Защита от снятия компонента с производства. #### Как с нами связаться **Телефон:** 8 (812) 309 58 32 (многоканальный) Факс: 8 (812) 320-02-42 Электронная почта: org@eplast1.ru Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.