#### ISL71010B50 Ultra Low Noise, 5V Precision Voltage Reference FN8961 Rev.1.00 Apr 12, 2018 The <u>ISL71010B50</u> is an ultra low noise, high DC accuracy precision voltage reference, with a wide input voltage range from 7.0V to 30V. The ISL71010B50 uses the dielectrically isolated PR40 process to achieve $4.2\mu V_{P-P}$ noise at 0.1Hz to 10Hz with an initial voltage accuracy of $\pm 0.05\%$ . The ISL71010B50 offers a 5.0V output voltage with 10ppm/°C temperature coefficient and also provides excellent line and load regulation. The device is offered in an 8 Ld SOIC package. The ISL71010B50 is ideal for high-end instrumentation, data acquisition, and processing applications requiring high DC precision where low noise performance is critical. #### **Applications** - Low Earth Orbit (LEO) - High altitude avionics - Precision instruments - Data acquisition systems for space applications - Strain and pressure gauges for space applications - · Active sources for sensors #### **Features** - Reference output voltage: 5.0V ±0.05% - Accuracy over temperature/radiation: ±0.15% - Output voltage noise: $4.2\mu V_{P-P}$ typical (0.1Hz to 10Hz) - Supply current: 930μA (typical) - Temperature coefficient: 10ppm/°C (maximum) - Output current capability: 20mA - Line regulation: 20ppm/V (maximum) - Load regulation: 17ppm/mA (maximum) - NiPdAu-Ag lead finish (Sn Free) - Dielectrically isolated PR40 process - Operating temperature range: -55°C to +125°C - Passes NASA Low Outgassing Specifications - · Characterized radiation level - Low dose rate (10mrad(Si): 30krad(Si) - Single event burnout LET: 43MeV•cm<sup>2</sup>/mg #### **Related Literature** For a full list of related documents, visit our website • ISL71010B50 product page. Figure 1. ISL71010B50 Typical Application Diagram Figure 2. V<sub>OUT</sub> vs Temperature ISL71010B50 1. Overview #### 1. Overview ### 1.1 Functional Block Diagram Figure 3. Functional Block Diagram ### 1.2 Ordering Information | Part Number ( <u>Notes 1, 2, 3</u> ) | Part<br>Marking | V <sub>OUT</sub><br>Option<br>(V) | Accuracy<br>(%) | Tempco<br>(ppm/°C) | Temp Range<br>(°C) | Tape and<br>Reel<br>(Units) | Package<br>(RoHS<br>Compliant) | Pkg.<br>Dwg.# | |--------------------------------------|-----------------|-----------------------------------|-----------------|--------------------|--------------------|-----------------------------|--------------------------------|---------------| | ISL71010BMB50Z | 71010 BMZ50 | 5.0 | ±0.05 | 10 | -55 to +125 | - | 8 Ld SOIC | M8.15 | | ISL71010BMB50Z-TK<br>(Note 1) | 71010 BMZ50 | 5.0 | ±0.05 | 10 | -55 to +125 | 1k | 8 Ld SOIC | M8.15 | | ISL71010BM50EV1Z | Evaluation Boar | d | • | • | | | | | #### Notes: - 1. Refer to TB347 for details about reel specifications. - 2. These Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials and NiPdAu-Ag plate -e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. - 3. For Moisture Sensitivity Level (MSL), see the <u>ISL71010B50</u> product information page. For more information about MSL, refer to <u>TB363</u>. ISL71010B50 1. Overview # 1.3 Pin Configuration # 1.4 Pin Descriptions | Pin Number | Pin Name | ESD Circuit | Description | |------------|----------|-------------|--------------------------------------------| | 1, 7, 8 | DNC | 3 | Do not connect. Internally terminated. | | 2 | VIN | 1 | Input voltage connection | | 3 | COMP | 2 | Compensation and noise reduction capacitor | | 4 | GND | 1 | Ground connection. | | 5 | TRIM | 2 | Voltage reference trim input | | 6 | VOUT | 2 | Voltage reference output | ISL71010B50 2. Specifications # 2. Specifications ## 2.1 Absolute Maximum Ratings | Parameter | Minimum | Maximum | Unit | |-------------------------------------------------------------|----------------|-------------------------|------| | Max Voltage | • | | • | | V <sub>IN</sub> to GND | -0.5 | +40 | V | | V <sub>OUT</sub> to GND (10s) | -0.5 | V <sub>OUT</sub> + 0.5 | V | | Voltage on any Pin to Ground | -0.5 | +V <sub>OUT</sub> + 0.5 | V | | Voltage on DNC pins | No connections | <b>.</b> | | | Input Voltage Slew Rate (Max) | | 0.1 | V/µs | | ESD Rating | Va | lue | Unit | | Human Body Model (Tested per JS-001-2014) | ; | 3 | kV | | Machine Model (Tested per JESD22-A115-C) | 200 | | V | | Charged Device Model (Tested per JS-002-2014) | 2 | | kV | | Latch-up (Tested per JESD-78E; Class 2, Level A, at +125°C) | ±1 | 00 | mA | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. ## 2.2 Outgas Testing | Specification (Tested per ASTM E 595, 1.5) | Value | Unit | |--------------------------------------------------|-------|------| | Total Mass Lost (Note 4) | 0.06 | % | | Collected Volatile Condensible Material (Note 4) | <0.01 | % | | Water Vapor Recovered | 0.03 | % | #### Notes ### 2.3 Thermal Information | Thermal Resistance (Typical) | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) | | |--------------------------------|------------------------|------------------------|--| | 8 Ld SOIC Package (Notes 5, 6) | 110 | 60 | | #### Notes: - 5. $\theta_{JA}$ is measured with the component mounted on a high-effective thermal conductivity test board in free air. See <u>TB379</u>. - 6. For $\theta_{\mbox{\scriptsize JC}},$ the "case temp" location is taken at the package top center. | Parameter | Minimum | Maximum | Unit | |--------------------------------------------------------|----------------|---------|------| | Continuous Power Dissipation (T <sub>A</sub> = +125°C) | | 217 | mW | | Maximum Junction Temperature (T <sub>JMAX</sub> ) | | +150 | °C | | Storage Temperature Range | -65 | +150 | °C | | Pb-Free Reflow Profile | Refer to TB493 | | | <sup>4.</sup> Results meet NASA low outgassing requirements of "Total Mass Lost" of <1% and "Collected Volatile Condensible Material" of <0.1%. ISL71010B50 2. Specifications ## 2.4 Recommended Operating Conditions | Parameter | Minimum | Maximum | Unit | |-------------------|---------|---------|------| | $V_{IN}$ | 7.0 | +30 | V | | Temperature Range | -55 | +125 | °C | ## 2.5 Electrical Specifications $V_{IN}$ = 10V, $I_{OUT}$ = 0mA, $C_{OUT}$ = 0.1 $\mu$ F, COMP = 1nF unless otherwise specified. **Boldface limits apply across the operating temperature range, -55°C to +125°C.** | Parameter | Symbol | Conditions | Min<br>( <u>Note 8</u> ) | Тур | Max<br>( <u>Note 8</u> ) | Unit | |---------------------------------------------------------------|----------------------------------|------------------------------------------------------------------|--------------------------|-------|--------------------------|-------------------| | Output Voltage | V <sub>OUT</sub> | V <sub>IN</sub> = 10V | | 5.0 | | V | | V <sub>OUT</sub> Accuracy at T <sub>A</sub> = +25°C | V <sub>OA</sub> | V <sub>OUT</sub> = 5.0V, ( <u>Note 7</u> ) | -0.05 | | +0.05 | % | | V <sub>OUT</sub> Accuracy at T <sub>A</sub> = -55°C to +125°C | | V <sub>OUT</sub> = 5.0V, ( <u>Note 7</u> ) | -0.15 | | +0.15 | % | | Output Voltage Temperature Coefficient (Note 9) | TC V <sub>OUT</sub> | | | | 10 | ppm/°C | | Input Voltage Range | V <sub>IN</sub> | V <sub>OUT</sub> = 5.0V | 7 | | 30 | V | | Supply Current | I <sub>IN</sub> | | | 0.930 | 1.33 | mA | | Line Regulation | $\Delta V_{OUT} / \Delta V_{IN}$ | V <sub>IN</sub> = 7V to 30V, V <sub>OUT</sub> = 5.0V | | 8 | 20 | ppm/V | | Load Regulation | $\Delta V_{OUT}/\Delta I_{OUT}$ | Sourcing: 0mA ≤ I <sub>OUT</sub> ≤ 20mA | | 2.5 | 17 | ppm/mA | | | | Sinking: -10mA ≤ I <sub>OUT</sub> ≤ 0mA | | 2.5 | 17 | ppm/mA | | Dropout Voltage (Note 10) | V <sub>D</sub> | V <sub>OUT</sub> = 5.0V at 10mA | | 1.1 | 1.7 | V | | Short-Circuit Current | I <sub>SC+</sub> | T <sub>A</sub> = +25°C, V <sub>OUT</sub> tied to GND | | 54 | 75 | mA | | Short-Circuit Current | I <sub>SC-</sub> | T <sub>A</sub> = +25°C, V <sub>OUT</sub> tied to V <sub>IN</sub> | -100 | -60 | | mA | | Turn-On Settling Time | t <sub>R</sub> | 90% of final value, $C_L$ = 1.0 $\mu$ F, $C_C$ = Open | | 150 | | μs | | Ripple Rejection | | f = 120Hz | | 90 | | dB | | Output Voltage Noise | e <sub>np-p</sub> | 0.1Hz ≤ f ≤ 10Hz, V <sub>OUT</sub> = 5.0V | | 4.2 | | μV <sub>P-P</sub> | | Broadband Voltage Noise | V <sub>n</sub> | 10Hz ≤ f ≤ 1kHz, V <sub>OUT</sub> = 5.0V | | 3.2 | | μV <sub>RMS</sub> | | Noise Voltage Density | e <sub>n</sub> | f = 1kHz, V <sub>OUT</sub> = 5.0V | | 100 | | nV/√Hz | | Long Term Stability | ΔV <sub>OUT</sub> /Δt | T <sub>A</sub> = +25°C | | 20 | | ppm | #### Notes - 7. Post-reflow drift for the ISL71010B50 devices can exceed 100µV to 1.0mV based on experimental results with devices on FR4 double sided boards. The system engineer must take this into account when considering the reference voltage after assembly. - 8. Compliance to datasheet limits is assured by one or more methods: production test, characterization, and/or design. - 9. Over the specified temperature range. Temperature coefficient is measured by the box method whereby the change in V<sub>OUT</sub> is divided by the temperature range, in this case, -55°C to +125°C = +180°C. See <u>"Specifying Temperature Coefficient (Box Method)" on page 11</u> for more information. - 10. Dropout Voltage is the minimum $V_{IN}$ $V_{OUT}$ differential voltage measured at the point where $V_{OUT}$ drops 1mV from $V_{IN}$ = nominal at $T_A$ = +25°C. # 3. Typical Performance Curves 5.012 5.005V +0.1% 5.010 Unit 4 5.008 V<sub>OUT</sub> (V) 5.006 Unit 5 5.004 Unit 3 5.002 Unit 2 5.000 5.005V -0.1% 4.998 <del>-</del>-55 -35 105 Temperature (°C) Figure 4. V<sub>OUT</sub> Accuracy Over Temperature Figure 5. 5.005V V<sub>OUT</sub> Limits Plot Figure 6. $V_{OUT}$ vs $V_{IN}$ AT 0mA, 20mA, and -10mA Figure 7. I<sub>IN</sub> vs V<sub>IN</sub>, Three Units Figure 8. $I_{IN}$ vs $V_{IN}$ , Three Temperatures Figure 9. Line Regulation, Three Units Figure 10. Line Regulation, Three Temperatures Figure 11. Line Regulation Over Temperature Figure 12. Line Transient with 1nF LOAD ( $\Delta V_{IN}$ = ±500mV) Figure 13. Line Transient with 100nF LOAD $(\Delta V_{IN} = \pm 500 \text{mV})$ 10 6 C<sub>L</sub> = 100nF Amplitude (mV) $C_L = 1\mu F$ 2 0 -2 -4 -6 -8 -10 20 40 60 80 100 120 140 160 180 200 Time (µs) Figure 14. Load Regulation, Three Temperatures Figure 15. Load Transient ( $\Delta I_{LOAD} = \pm 1 mA$ ) Figure 16. Load Transient (0mA to 1mA) Figure 17. Turn-On Time with 0.1µF Figure 18. Turn-On Time with 1µF Figure 20. PSRR at Different Capacitive Loads Figure 21. PSRR (+25°C, $V_{IN}$ = 7V, $V_{OUT}$ = 5.005V, $I_{OUT}$ = 0mA, $C_{IN}$ = 0.1 $\mu$ F, $C_{OUT}$ = 1.0 $\mu$ F, COMP = 1nF, $V_{SIG}$ = 300m $V_{P-P}$ ) Figure 22. Short-Circuit to GND Figure 23. Short-Circuit to $V_{\rm IN}$ Figure 24. Dropout with -10mA Load Figure 26. $V_{OUT}$ vs Noise, 0.1Hz to 10Hz Figure 25. Dropout Voltage for 5.005V Figure 27. Noise Density vs Frequency ( $V_{IN}$ = 7.1V, $I_{OUT}$ = 0mA, $C_{IN}$ = 0.1µF, $C_{OUT}$ = 1µF, COMP = 1nF) # 4. Applications Information #### 4.1 Bandgap Precision Reference The ISL71010B50 uses a bandgap architecture and special trimming circuitry to produce a temperature compensated, precision voltage reference with high input voltage capability and moderate output current drive. #### 4.2 Board Mounting Considerations For applications requiring the highest accuracy, the board mounting location should be considered. The device uses a plastic SOIC package, which subjects the die to mild stresses when the Printed Circuit Board (PCB) is heated and cooled, which slightly changes the shape. Because of these die stresses, placing the device in areas subject to slight twisting can cause degradation of degrade the reference voltage accuracy. It is normally best to place the device near the edge of a board, or on the shortest side, because the axis of bending is most limited in that location. Mounting the device in a cutout also minimizes flex. Obviously, mounting the device on flexprint or extremely thin PC material will likewise cause loss of reference accuracy. ## 4.3 Board Assembly Considerations Some PCB assembly precautions are necessary. Normal output voltage shifts of $100\mu V$ can be expected with Pb-free reflow profiles or wave solder on multi-layer FR4 PCBs. Precautions should be taken to avoid excessive heat or extended exposure to high reflow or wave solder temperatures. #### 4.4 Noise Performance and Reduction The output noise voltage in a 0.1Hz to 10Hz bandwidth is typically $4.2\mu V_{P-P}$ ( $v_{OUT} = 5.0V$ ). The noise measurement is made with a bandpass filter. The filter is made of a 1-pole high-pass filter, with a corner frequency at 0.1Hz, and a 2-pole low-pass filter, with a corner frequency (3dB) at 9.9Hz, to create a filter with a 9.9Hz bandwidth. Noise in the 10Hz to 1kHz bandwidth is approximately $3.2\mu V_{RMS}$ , with 1uF capacitance on the output. This noise measurement is made with a 2 decade bandpass filter. The filter is made of a 1-pole high-pass filter with a corner frequency at 10Hz of the center frequency, and 1-pole low-pass filter with a corner frequency at 1kHz. Load capacitance up to $10\mu F$ can be added, but will result in only marginal improvements in output noise and transient response. #### 4.5 Turn-On Time Normal turn-on time is typically $250\mu s$ . The circuit designer must take this into account when looking at power-up delays or sequencing. #### 4.6 Specifying Temperature Coefficient (Box Method) The limits stated for temperature coefficient (Tempco) are governed by the method of measurement. The overwhelming standard for specifying the temperature drift of a reference is to measure the reference voltage at two temperatures. Divide the total variation $(V_{HIGH} - V_{LOW})$ by the temperature extremes of measurement $(T_{HIGH} - T_{LOW})$ . The result is divided by the nominal reference voltage (at T = +25°C) and multiplied by $10^6$ to yield ppm/°C. This is the "Box" method for specifying temperature coefficient. #### 4.7 Output Voltage Adjustment The output voltage can be adjusted above and below the factory-calibrated value using the trim terminal. The trim terminal is the negative feedback divider point of the output operational amplifier. The voltage at the TRIM pin is set at approximately 1.216V by the internal bandgap and amplifier circuitry of the voltage reference. The suggested method to adjust the output is to connect a $1M\Omega$ external resistor directly to the trim terminal and connect the other end to the wiper of a potentiometer that has a $100k\Omega$ resistance and with outer terminals that connect to $V_{OUT}$ and ground. If a $1M\Omega$ resistor is connected to trim, the output adjust range will be $\pm 6.3 mV$ . The TRIM pin should not have any capacitor tied to its output. Also it is important to minimize the capacitance on the trim terminal during layout to preserve output amplifier stability. It is also best to connect the series resistor directly to the trim terminal, to minimize that capacitance and also to minimize noise injection. Small trim adjustments will not disturb the factory-set temperature coefficient of the reference, but trimming near the extreme values can. ## 4.8 Output Stage The output stage of the device has a push pull configuration with a high-side PNP and a low-side NPN. This helps the device to act as a source and sink. The device can source 20mA. ## 4.9 Use of COMP Capacitors The reference can be compensated for the $C_{OUT}$ capacitors used by adding a capacitor from COMP pin to GND. See <u>Table 1</u> for recommended values of the COMP capacitor. **Table 1. COMP Capacitor Recommended Values** | C <sub>OUT</sub> (μF) | C <sub>COMP</sub> (nF) | |-----------------------|------------------------| | 0.1 | 1 | | 1 | 1 | | 10 | 10 | #### 5. Radiation Tolerance The ISL71010B50 is a radiation tolerant device for commercial space applications, Low Earth Orbit (LEO) applications, high altitude avionics, launch vehicles, and other harsh environments. This device's response to Total Ionizing Dose (TID) radiation effects and Single-Event Effects (SEE) has been measured, characterized, and reported in the following sections. However, TID performance is not guaranteed through radiation acceptance testing, nor is the SEE characterized performance guaranteed. #### 5.1 Total lonizing Dose (TID) Testing #### 5.1.1 Introduction This test was conducted to determine the sensitivity of the part to the total dose environment. Down points were 0krad(Si), 10krad(Si), and 30krad(Si). Reference the <u>ISL71010B25</u> datasheet for additional down point and anneal results. Total dose testing was performed using a Hopewell Designs N40 panoramic <sup>60</sup>Co irradiator. The irradiations were performed at 0.00875rad(Si)/s. A PbAl box was used to shield the test fixture and devices under test against low energy secondary gamma radiation. The characterization matrix consisted of four samples irradiated under bias and four samples irradiated with all pins grounded. Four control units were used to ensure repeatable data. Two different wafers were used. The bias configuration is shown in <u>Figure 28</u>. Figure 28. Irradiation Bias Configuration and Power Supply Sequencing for the ISL71010B50 All electrical testing was performed outside the irradiator using the production Automated Test Equipment (ATE), with data logging at each down point. Downpoint electrical testing was performed at room temperature. #### 5.1.2 Results Table 2 summarizes the attributes data. "Bin 1" indicates a device that passes all datasheet specification limits. Table 2. ISL71010B50 Total Dose Test Attributes Data | Dose Rate<br>(mrad(Si)/s) | Bias | Sample Size | Down<br>Point | Bin 1 | Rejects | |---------------------------|-----------|-------------|---------------|-------|---------| | 8.75 | Figure 28 | 4 | Pre-rad | 4 | 0 | | | | | 10krad(Si) | 4 | 0 | | | | | 30krad(Si) | 4 | 0 | | 8.75 | Grounded | 4 | Pre-rad | 4 | 0 | | | | | 10krad(Si) | 4 | 0 | | | | | 30krad(Si) | 4 | 0 | The plots in <u>Figures 29</u> through <u>34</u> show data for key parameters at all down points. The plots show the average as a function of total dose for each of the irradiation conditions. All parts showed excellent stability over irradiation. <u>Table 3 on page 16</u> shows the average of the key parameters with respect to total dose in tabular form. ### 5.1.3 Data Plots Figure 29. VREF Output Voltage vs TID Figure 30. Supply Current vs TID Figure 32. Load Regulation 20mA Sourcing vs TID Figure 33. Load Regulation -10mA Sinking vs TID Figure 34. Short-Circuit Current vs TID #### 5.1.4 Conclusion ATE characterization testing showed no rejects to the datasheet limits at all down points. Variables data for selected parameters is presented in <u>Figures 29</u> through <u>34</u>. No differences between biased and unbiased irradiation were noted, and the part is not considered bias sensitive. 30krad(Si) Symbol Unit **Parameter** Condition Bias 0krad(SI) 10krad(Si) $V_{IN} = 10V$ 4.999938 4.998027 4.996072 ٧ Output Voltage $V_{OUT}$ Biased Grounded 4.999922 4.998032 4.997056 V<sub>IN</sub> = 7V 4.998147 Biased 4.999885 4.996166 Grounded 4.998045 4.999873 4.997138 V<sub>IN</sub> = 36V Biased 5.000362 4.998147 4.996840 Grounded 5.000366 4.998528 4.997825 Supply Current $V_{CC} = 7V$ Biased 0.831391 0.0857090 0.829327 mA $I_{IN}$ 0.840696 Grounded 0.859878 0.839203 $V_{CC} = 10V$ 0.879245 0.889788 0.876051 Biased Grounded 0.889907 0.904760 0.886532 $V_{IN}$ = 4V to 30V, $V_{OUT}$ = 2.5V 3.295899 3.327616 4.641101 Line Regulation $\Delta V_{OUT}$ Biased ppm/V $\Delta V_{IN}$ Grounded 3.395929 3.326168 4.734789 Load Regulation 20mA Sourcing Biased -0.271452 -0.273517 -0.222634 ppm/mA $\Delta V_{OUT}$ $/\Delta I_{OUT}$ Grounded -0.295225 -0.274575 -0.251689 Biased 0.783360 0.720432 0.843916 -10mA Sinking 0.869870 0.840889 0.877108 Grounded Short-Circuit Current Biased 57.370250 57.725323 57.320213 V<sub>OUT</sub> = GND I<sub>SC+</sub> mΑ 57.804173 57.731275 Grounded 58.303010 $V_{OUT} = V_{IN}$ Biased -68.033388 -68.090658 -67.492365 I<sub>SC-</sub> Grounded -68.297205 -68.480183 -67.858910 Table 3. ISL71010B50 Response of Key Parameters vs TID ## 5.2 Single Event Effects Testing ### 5.2.1 Introduction The intense heavy ion environment encountered in space applications can cause a variety of Single-Event Effects (SEE). SEE can lead to system-level performance issues including disruption, degradation, and destruction. For predictable and reliable space system operation, individual electronic components should be characterized to determine their SEE response. The following is a summary of the ISL71010B50 SEE testing. #### 5.2.2 SEE Test Setup Testing was performed at the Texas A&M University (TAMU) Cyclotron Institute heavy ion facility. A schematic of the ISL71010B50 SEE test circuit is shown in Figure 39 on page 19. The test circuit is configured to accept an input voltage from 7V to 30V and generate the 5.0V nominal output voltage. The output current of the reference was adjusted using fixed load resistors on a test board. The output capacitor, $C_4$ , and the compensation capacitor $C_2$ were $0.1\mu F$ and 10nF, respectively. Digital multimeters were used to monitor input voltage ( $V_{IN}$ ), output voltage ( $V_{OUT}$ ), and input current ( $I_{IN}$ ). A LeCroy waveRunner digital oscilloscope was used to monitor, capture, and store key signal waveforms. The scope was configured to trigger with $V_{OUT}$ signal levels of $\pm 50 \text{mV}$ . #### 5.2.3 SEB Testing Results For the SEB tests, conditions were selected to maximize the electrical and thermal stresses on the Device Under Test (DUT), thus insuring worst-case conditions. The input voltage ( $V_{IN}$ ) was initially set to 35V and then increased in 1V increments. The capacitors were set to $C_{OUT} = 0.1 \mu F$ and $C_{COMP} = 1 nF$ . SEB testing was conducted with the ISL71010B25. Output current ( $I_{OUT}$ ) was set to 20mA which is the maximum recommended current rating for load regulation of the device. Case temperature was maintained at +125°C by controlling the current flowing into a resistor heater bonded to the underside of the DUT. Four DUTs were irradiated with Ag ions at a normal incident angle, resulting in an effective LET of 43MeV•cm²/mg. The failure criterion for destructive SEE was an increase in operating input current ( $I_{IN}$ ) greater than 5% measured at 20mA output current. $I_{IN}$ is defined as the total current drawn by the device. Failed devices were not further irradiated. From a design perspective, the ISL71010B25 and the ISL71010B50 are exactly the same in silicon. The output voltages, even though they are different values, are produced the same way and trimmed through a resistor ladder network. All the parts are built in the same process and are functionally equivalent. Therefore, the ISL71010B25 SEB results are applicable to the ISL71010B50. Four parts passed irradiation to 1x10<sup>7</sup> ions/cm<sup>2</sup> with 43MeV•cm<sup>2</sup>/mg at 39V and +125°C case temperature. ## 5.2.4 Single Event Transient (SET) Testing SET testing was done on four samples of the ISL71010B50, which were irradiated at room temperature at LETs of 2.7MeV•cm²/mg and 28MeV•cm²/mg to observe SET performance. Samples were separately tested to $V_{IN}$ of 7V and 30V. The parts were configured with a $0.1\mu F$ output capacitor, 10nF compensation capacitor, and a 20mA load current to set up the worst conditions for negative going transients. Table 4 shows the SET summary giving the cross section for each input voltage and LET level. <u>Figures 35</u> through <u>38</u> represent output waveform responses of the DUTs at the respective bias conditions and LET levels. The plots are composites of all the transients captured on the scope. The SET exhibited by the ISL71010B50 fall into two basic categories; fast negative spike and slow negative ramp. The fast spikes can be as large as 500mV for LET 28 and $V_{IN} = 30V$ . Under the same conditions, the slow (20µs) negative ramp can reach 300mV. The slow ramp disturbances can take significantly over 160µs to recover. Even at LET = 8.5MeV•cm<sup>2</sup>/mg (Figures 35 and 36), there are SET of approximately 200mV. | Supply Voltage (V) | LET (MeV•cm²/mg) | Fluence (Particles/cm <sup>2</sup> ) | Events (±50mV) | Events CS (cm <sup>2</sup> ) | |--------------------|------------------|--------------------------------------|----------------|------------------------------| | 7 | 8.5 | 8.00E+06 | 375 | 4.69E-05 | | 30 | 8.5 | 8.00E+06 | 442 | 5.53E-05 | | 7 | 28 | 8.00E+06 | 743 | 9.29E-05 | | 30 | 28 | 8.00E+06 | 1073 | 1.34E-04 | Table 4. SET Summary of Fully Functional ISL71010B50 Note:Samples at 7.0V and 30V input voltage. trigger level for the output voltage SET to ±50mV. Figure 35. Composite SET Plot for ISL71010B50 at LET 8.5 $V_{IN}$ = 7V, $I_{OUT}$ = 20mA, $C_{OUT}$ = 0.1 $\mu$ F, $C_{COMP}$ = 10nF Figure 36. Composite SET Plot for ISL71010B50 at LET 8.5 V<sub>IN</sub> = 30V, $I_{OUT}$ = 20mA, $C_{OUT}$ = 0.1µF, $C_{COMP}$ = 10nF Figure 37. Composite SET Plot for ISL71010B50 at LET 28 $V_{IN}$ = 7V, $I_{OUT}$ = 20mA, $C_{OUT}$ = 0.1 $\mu$ F, $C_{COMP}$ = 10nF Figure 38. Composite SET Plot for ISL71010B50 at LET 28 $V_{IN}$ = 30V, $I_{OUT}$ = 20mA, $C_{OUT}$ = 0.1 $\mu$ F, $C_{COMP}$ = 10nF ISL71010B50 6. Conclusion #### 6. Conclusion SEE testing has demonstrated that the ISL71010B50 is not susceptible to Single Event Burnout (SEB) at an LET of 43MeV•cm²/mg with an input voltage of 39V and a load current of 20mA. This represents conditions that are over 30% above the recommended input voltage of 30V and 100% of the load regulation drive capability of the IC (20mA). SET testing demonstrated that all transients are negative and the higher the LET level the greater the magnitude of the negative transient. At LET = $28 \text{MeV} \cdot \text{cm}^2/\text{mg}$ and $V_{IN} = 30 \text{V}$ with $C_{OUT} = 0.10 \mu \text{F}$ , showed a 500 mV fast negative transient and a 300 mV slow (20us) negative transient during an SET event. The slow transient can take over $160 \mu \text{s}$ to recovery. At LET = $8.5 \text{MeV} \cdot \text{cm}^2/\text{mg}$ there are SET of approximately 200 mV. A larger $C_{OUT}$ capacitance value will suppress the SET magnitude but the SET disturbance duration will stretch out. Capacitor selection represents a compromise between SET magnitude and recovery duration. Figure 39. SEE Testing Schematic for the ISL71010B50 TSL71010B50 7. Revision History # 7. Revision History | Rev. | Date | Description | |------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.00 | Apr 12, 2018 | Added Outgassing Feature bullet. Updated Ordering information by adding -TK part to table and updated Note 1. Added Outgassing specification information. Removed About Intersil and updated disclaimer. | | 0.00 | Sep 29, 2017 | Initial release | # 8. Package Outline Drawing For the most recent package outline drawing, see $\underline{\mathsf{M8.15}}$ . M8.15 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev 4, 1/12 NOTES: - 1. Dimensioning and tolerancing per ANSI Y14.5M-1994. - Package length does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - 3. Package width does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. - 4. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 5. Terminal numbers are shown for reference only. - The lead width as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch). - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. - 8. This outline conforms to JEDEC publication MS-012-AA ISSUE C. #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) ## **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/ Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! #### Наши преимущества: - Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов: - Поставка более 17-ти миллионов наименований электронных компонентов; - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001: - Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну; - Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела: - Подбор оптимального решения, техническое обоснование при выборе компонента; - Подбор аналогов; - Консультации по применению компонента; - Поставка образцов и прототипов; - Техническая поддержка проекта; - Защита от снятия компонента с производства. #### Как с нами связаться **Телефон:** 8 (812) 309 58 32 (многоканальный) Факс: 8 (812) 320-02-42 Электронная почта: org@eplast1.ru Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.