#### ISL71090SEH50 Radiation Hardened Ultra Low Noise, Precision Voltage Reference FN8588 Rev 3.00 March 15, 2016 The <u>ISL71090SEH50</u> is an ultra low noise, high DC accuracy precision voltage reference with a wide input voltage range from 7V to 30V. The ISL71090SEH50 uses the Intersil Advanced Bipolar technology to achieve 1.1µV<sub>P-P</sub> noise at 0.1Hz with an accuracy over-temperature of 0.15%. The ISL71090SEH50 offers a 5.0V output voltage with 10ppm/°C temperature coefficient and also provides excellent line and load regulation. The device is offered in an 8 Ld Flatpack package. The ISL71090SEH50 is ideal for high-end instrumentation, data acquisition and applications requiring high DC precision where low noise performance is critical. ## **Applications** - · RH voltage regulators precision outputs - Precision voltage sources for data acquisition system for space applications - · Strain and pressure gauge for space applications #### **Related Literature** - AN1847, "ISL71090SEH12EV1Z, ISL71090SEH25EV1Z, ISL71090SEH50EV1Z, ISL71090SEH75EV1Z User Guide" - AN1848, "Single Event Effects (SEE) Testing of the ISL71090SEH Precision Voltage Reference" - AN1849, "Total Dose Testing of the ISL71090SEH Precision Voltage Reference" #### **Features** | • Reference output voltage 5.0V ±0.05% | |----------------------------------------------------------------------------------------------------| | Accuracy over temperature±0.15% | | - Output voltage noise | | • Supply current | | $\bullet \ \textbf{Tempco (box method)} \ldots \\ \textbf{10ppm/} {}^{\circ}\textbf{C maximum}$ | | Output current capability | | • Line regulation | | • Load regulation | | - Operating temperature range | | Radiation environment | | - High dose rate (50-300rad(Si)/s)100krad(Si) | | - Low dose rate (0.01rad(Si)/s)100krad(Si)* | | - SET/SEL/SEB86MeV•cm <sup>2</sup> /mg | <sup>\*</sup>Product capability established by initial characterization. The "EH" version is acceptance tested on a wafer-by-wafer basis to 50krad(Si) at low dose rate • Electrically screened to SMD 5962-13211 FIGURE 1. ISL71090SEH50 TYPICAL APPLICATION DIAGRAM FIGURE 2. V<sub>OUT</sub> vs TEMPERATURE # **Ordering Information** | ORDERING NUMBER (Notes 1, 2) | PART NUMBER | V <sub>OUT</sub> OPTION<br>(V) | TEMP RANGE (°C) | PACKAGE<br>(RoHS Compliant) | PKG.<br>DWG.# | |------------------------------|----------------------|--------------------------------|-----------------|-----------------------------|---------------| | 5962R1321103VXC | ISL71090SEHVF50 | 5.0 | -55 to +125 | 8 Ld Flatpack | K8.A | | ISL71090SEHF50/PROTO | ISL71090SEHF50/PR0T0 | 5.0 | -55 to +125 | 8 Ld Flatpack | K8.A | | 5962R1321103V9A | ISL71090SEHVX50 | 5.0 | -55 to +125 | Die | | | ISL71090SEHX50SAMPLE | ISL71090SEHX50SAMPLE | 5.0 | -55 to +125 | Die | | | ISL71090SEH50EV1Z | Evaluation Board | | | | | #### NOTES: - 1. These Intersil Pb-free Hermetic packaged products employ 100% Au plate e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. - 2. Specifications for Rad Hard QML devices are controlled by the Defense Logistics Agency Land and Maritime (DLA). The SMD numbers listed in this "Ordering Information" table must be used when ordering. **TABLE 1. KEY DIFFERENCES BETWEEN FAMILY OF PARTS** | PART<br>NUMBER | V <sub>OUT</sub><br>(V) | TEMPCO<br>(ppm/°C) | OUTPUT VOLTAGE NOISE<br>(μV <sub>P-P</sub> ) | LOAD REGULATION<br>(ppm/mA) | |----------------|-------------------------|--------------------|----------------------------------------------|-----------------------------| | ISL71090SEH12 | 1.25 | 10 | 1 | 35 | | ISL71090SEH25 | 2.5 | 10 | 2 | 2.5 | | ISL71090SEH50 | 5.0 | 10 | 1.1 | 10 | | ISL71090SEH75 | 7.5 | 10 | 1 | 10 | # **Pin Configuration** ISL71090SEH50 (8 LD FLATPACK) TOP VIEW NOTE: The ESD triangular mark is indicative of pin #1. It is a part of the device marking and is placed on the lid in the quadrant where pin #1 is located. # **Pin Descriptions** | PIN NUMBER | PIN NAME | ESD CIRCUIT | DESCRIPTION | | |------------|----------|-------------|-----------------------------------------------|--| | 1, 7, 8 | DNC | 3 | Do not connect. Internally terminated. | | | 2 | VIN | 1 | Input voltage connection | | | 3 | COMP | 2 | Compensation and noise reduction capacitor | | | 4 | GND | 1 | Ground connection. Also connected to the lid. | | | 5 | TRIM | 2 | Voltage reference trim input | | | 6 | VOUT | 2 | Voltage reference output | | # **Functional Block Diagram** FIGURE 3. FUNCTIONAL BLOCK DIAGRAM ### **Absolute Maximum Ratings** # $\label{eq:maximum Voltage} \begin{aligned} & V_{IN} \text{ to GND} & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & ... & .$ #### **Thermal Information** | Thermal Resistance (Typical) | $\theta_{JA}(^{\circ}C/W)$ | $\theta_{JC}$ (°C/W) | |-------------------------------------------|----------------------------|----------------------| | 8 Ld Flatpack Package (Notes 3, 4) | 140 | 15 | | Storage Temperature Range | 6! | 5°C to +150°C | | Maximum Junction Temperature $(T_{JMAX})$ | | +150°C | #### **Recommended Operating Conditions** | V <sub>IN</sub> | <br>7.0V to +30V | |-------------------|--------------------| | Temperature Range | <br>55°C to +125°C | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES: - 3. θ<sub>JA</sub> is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details. - 4. For $\theta_{\text{IC}}$ , the "case temp" location is the center of the ceramic on the package underside. - 5. Product capability established by initial characterization. The "EH" version is acceptance tested on a wafer-by-wafer basis to 50krad(Si) at low dose rate. - 6. The output capacitance used for SEE testing is $C_{IN}$ = 0.1 $\mu F$ and $C_{OUT}$ = 1 $\mu F$ . **Electrical Specifications for Flatpack** $V_{IN} = 10V$ , $I_{OUT} = 0$ mA, $C_L = 0.1 \mu$ F and $C_C = 1$ nF unless otherwise specified. **Boldface** limits apply after radiation at +25°C and across the operating temperature range, -55°C to +125°C without radiation, unless otherwise specified. | PARAMETER | DESCRIPTION | TEST CONDITIONS | MIN<br>(Note 7) | TYP | MAX<br>(Note 7) | UNIT | |---------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------|-----------------|-------|-----------------|-------------------| | V <sub>OUT</sub> | Output Voltage | | | 5.005 | | V | | V <sub>OA</sub> | V <sub>OUT</sub> Accuracy at T <sub>A</sub> = +25 °C | V <sub>OUT</sub> = 5.005V, ( <u>Note 10</u> ) | -0.05 | | +0.05 | % | | | V <sub>OUT</sub> Accuracy at T <sub>A</sub> = -55°C to +125°C | V <sub>OUT</sub> = 5.005V, ( <u>Note 10</u> ) | -0.15 | | +0.15 | % | | | V <sub>OUT</sub> Accuracy at T <sub>A</sub> = +25 °C, Post<br>Radiation | V <sub>OUT</sub> = 5.005V, ( <u>Note 10</u> ) | -0.3 | | +0.3 | % | | TC V <sub>OUT</sub> | Output Voltage Temperature<br>Coefficient ( <u>Note 8</u> ) | | | | 10 | ppm/°C | | V <sub>IN</sub> | Input Voltage Range | | 7.0 | | 30 | V | | I <sub>IN</sub> | Supply Current | | | 0.930 | 1.500 | mA | | $\Delta V_{OUT}/\Delta V_{IN}$ | Line Regulation | V <sub>IN</sub> = 7.0V to 30V | | 8 | 20 | ppm/V | | $\Delta V_{OUT}/\Delta I_{OUT}$ | Load Regulation | Sourcing: 0mA ≤ I <sub>OUT</sub> ≤ 20mA | | 10 | 20 | ppm/mA | | | | Sinking: -10mA ≤ I <sub>OUT</sub> ≤ 0mA | | 21 | 40 | ppm/mA | | $V_D$ | Dropout Voltage<br>(Note 9) | I <sub>OUT</sub> = 10mA | | 1.5 | 1.7 | V | | I <sub>SC+</sub> | Short-Circuit Current | T <sub>A</sub> = +25 °C, V <sub>OUT</sub> tied to GND | | 53 | | mA | | I <sub>SC-</sub> | Short-Circuit Current | T <sub>A</sub> = +25 °C, V <sub>OUT</sub> tied to V <sub>IN</sub> | | -63 | | mA | | t <sub>R</sub> | Turn-On Settling Time | 90% of final value, $C_L = 1.0 \mu F$ , $C_C = open$ | | 250 | | μs | | PSRR | Ripple Rejection | f = 120Hz | | 90 | | dB | | e <sub>N</sub> | Output Voltage Noise | 0.1Hz ≤ f ≤ 10Hz | | 1.1 | | μV <sub>P-P</sub> | | V <sub>N</sub> | Broadband Voltage Noise | 10Hz ≤ f ≤ 1kHz | | 2.2 | | $\mu V_{RMS}$ | | | Noise Density | f = 1kHz, V <sub>IN</sub> = 7.1V | | 68 | | nV/√Hz | | $\Delta V_{OUT}/\Delta t$ | Long Term Drift | T <sub>A</sub> = 125 °C, 1000hrs | | 15 | | ppm | **Electrical Specifications for Die** $V_{IN} = 10V$ , $I_{OUT} = 0$ mA, $C_L = 0.1 \mu$ F and $C_C = 1$ nF unless otherwise specified. Boldface limits apply after radiation at 25°C and across the operating temperature range, -55°C to +125°C without radiation, unless otherwise specified. Specifications over temperature are guaranteed but not production tested on die. | PARAMETER | DESCRIPTION | TEST CONDITIONS | MIN<br>( <u>Note 7</u> ) | TYP | MAX<br>(Note 7) | UNIT | |---------------------------------|------------------------------------------------------------------------|-----------------------------------------------|--------------------------|-------|-----------------|--------| | V <sub>OUT</sub> | Output Voltage | | | 5.005 | | ٧ | | V <sub>OA</sub> | V <sub>OUT</sub> Accuracy at T <sub>A</sub> = +25°C | V <sub>OUT</sub> = 5.005V ( <u>Note 11</u> ) | -0.05 | | +0.05 | % | | | V <sub>OUT</sub> Accuracy at T <sub>A</sub> = -55°C to +125°C | V <sub>OUT</sub> = 5.005V ( <u>Note 11</u> ) | -0.15 | | +0.15 | % | | | V <sub>OUT</sub> Accuracy at T <sub>A</sub> = +25 °C Post<br>Radiation | V <sub>OUT</sub> = 5.005V, ( <u>Note 11</u> ) | -0.3 | | +0.3 | % | | TC V <sub>OUT</sub> | Output Voltage Temperature<br>Coefficient ( <u>Note 8</u> ) | | | | 10 | ppm/°C | | V <sub>IN</sub> | Input Voltage Range | | 7.0 | | 30 | V | | I <sub>IN</sub> | Supply Current | | | 0.930 | 1.500 | mA | | $\Delta V_{OUT}/\Delta V_{IN}$ | Line Regulation | V <sub>IN</sub> = 7.0V to 30V | | 8 | 20 | ppm/V | | $\Delta V_{OUT}/\Delta I_{OUT}$ | Load Regulation | Sourcing: 0mA ≤ I <sub>OUT</sub> ≤ 20mA | | 10 | 20 | ppm/mA | | | | Sinking: -10mA ≤ I <sub>OUT</sub> ≤ 0mA | | 21 | 40 | ppm/mA | | $V_D$ | Dropout Voltage (Note 9) | I <sub>OUT</sub> = 10mA | | 1.5 | 1.7 | V | #### NOTES: - 7. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design. - 8. Over the specified temperature range. Temperature coefficient is measured by the box method whereby the change in V<sub>OUT(max)</sub> V<sub>OUT(min)</sub> is divided by the temperature range; in this case, -55 °C to +125 °C = +180 °C. - 9. Dropout Voltage is the minimum $V_{IN}$ $V_{OUT}$ differential voltage measured at the point where $V_{OUT}$ drops 1mV from $V_{IN}$ = nominal at $T_A$ = +25°C. - 10. Post-reflow drift for the ISL71090SEH50 devices can be 100µV typical based on experimental results with devices on FR4 double sided boards. The engineer must take this into account when considering the reference voltage after assembly. - 11. The V<sub>OUT</sub> accuracy is based on die mount with Silver Glass die attach material such as "QMI 2569" or equivalent in a package with an Alumina ceramic substrate. # Typical Performance Curves $v_{OUT} = 5.005V$ , $T_A = +25$ °C, $C_{OUT} = 1\mu F$ , COMP = 1nF unless otherwise specified. FIGURE 4. $V_{OUT}$ ACCURACY OVER TEMPERATURE FIGURE 5. LINE REGULATION OVER TEMPERATURE FIGURE 6. $V_{OUT}$ vs $V_{IN}$ AT 0mA, 20mA AND -10mA FIGURE 7. LOAD REGULATION OVER TEMPERATURE AT $V_{\text{IN}}$ = 7V (V) FIGURE 8. LOAD REGULATION OVER TEMPERATURE AT $V_{IN} = 7V$ (ppm/mA) # $\begin{tabular}{ll} \textbf{Typical Performance Curves} & v_{OUT} = 5.005V, T_A = +25\,^{\circ}C, C_{OUT} = 1 \mu\text{F, COMP} = 1 \text{nF unless otherwise specified.} \end{tabular}$ FIGURE 9. DROPOUT VOLTAGE FOR 5.005V FIGURE 10. LOAD TRANSIENT (0mA TO 1mA) FIGURE 11. NOISE DENSITY vs FREQUENCY (V<sub>IN</sub> = 7.1V, I<sub>OUT</sub> = 0mA, $C_{IN}$ = 0.1 $\mu$ F, $C_{OUT}$ = 1 $\mu$ F, COMP = 1nF) FIGURE 12. 5.005V V<sub>OUT</sub> LIMITS PLOT $\textbf{FIGURE 13. PSRR (+25 °C, V_{IN} = 7V, V_{OUT} = 5.005V, I_{OUT} = 0 mA, C_{IN} = 0.1 \mu F, C_{OUT} = 1.0 \mu F, COMP = 1 nF, V_{SIG} = 300 mV_{P-P})}$ ## **Device Operation** #### **Bandgap Precision Reference** The ISL71090SEH50 uses a bandgap architecture and special trimming circuitry to produce a temperature compensated, precision voltage reference with high input voltage capability and moderate output current drive. ## **Applications Information** #### **Board Mounting Considerations** For applications requiring the highest accuracy, board mounting location should be reviewed. The device uses a ceramic flatpack package. Generally, mild stresses to the die when the Printed Circuit (PC) board is heated and cooled, can slightly change the shape. Because of these die stresses, placing the device in areas subject to slight twisting can cause degradation of reference voltage accuracy. It is normally best to place the device near the edge of a board, or on the shortest side, because the axis of bending is most limited in that location. Mounting the device in a cutout also minimizes flex. Obviously, mounting the device on flexprint or extremely thin PC material will likewise cause loss of reference accuracy. #### **Board Assembly Considerations** Some PC board assembly precautions are necessary. Normal output voltage shifts of typically 100µV can be expected with Pb-free reflow profiles or wave solder on multilayer FR4 PC boards. Precautions should be taken to avoid excessive heat or extended exposure to high reflow or wave solder temperatures. #### **Noise Performance and Reduction** The output noise voltage over the 0.1Hz to 10Hz bandwidth is typically 1.1 $\mu$ V<sub>P-P</sub> (V<sub>OUT</sub> = 5.0V). The noise measurement is made with a 9.9Hz bandpass filter. Noise in the 10Hz to 1kHz bandwidth is approximately 2.2 $\mu$ V<sub>RMS</sub>, with 1 $\mu$ F capacitance on the output. This noise measurement is made with a bandpass filter of 990Hz. Load capacitance up to 10 $\mu$ F (with COMP capacitor from Table 2) can be added but will result in only marginal improvements in output noise and transient response. #### **Turn-On Time** Normal turn-on time is typically $250\mu s$ , the circuit designer must take this into account when looking at power-up delays or sequencing. #### **Temperature Coefficient** The limits stated for temperature coefficient (Tempco) are governed by the method of measurement. The overwhelming standard for specifying the temperature drift of a reference is to measure the reference voltage at two temperatures, which provide for the maximum voltage deviation and take the total variation, (V<sub>HIGH</sub> - V<sub>LOW</sub>), this is then divided by the temperature extremes of measurement (T<sub>HIGH</sub> - T<sub>LOW</sub>). The result is divided by the nominal reference voltage (at T = +25 °C) and multiplied by $10^6$ to yield ppm/ °C. This is the "Box" method for specifying temperature coefficient. #### **Output Voltage Adjustment** The output voltage can be adjusted above and below the factory-calibrated value via the trim terminal. The trim terminal is the negative feedback divider point of the output op amp. The voltage at the trim pin is set at approximately 1.216V by the internal bandgap and amplifier circuitry of the voltage reference. The suggested method to adjust the output is to connect a $1M\Omega$ external resistor directly to the trim terminal and connect the other end to the wiper of a potentiometer that has a $100k\Omega$ resistance and whose outer terminals connect to $V_{OUT}$ and ground. If a $1M\Omega$ resistor is connected to trim, the output adjust range will be ±6.3mV. The TRIM pin should not have any capacitor tied to its output, also it is important to minimize the capacitance on the trim terminal during layout to preserve output amplifier stability. It is also best to connect the series resistor directly to the trim terminal, to minimize that capacitance and also to minimize noise injection. Small trim adjustments will not disturb the factory-set temperature coefficient of the reference, but trimming near the extreme values can. #### **Output Stage** The output stage of the device has a push pull configuration with an high side PNP and a low-side NPN. This helps the device to act as a source and sink. The device can source 20mA. #### **Use of COMP Capacitors** The reference can be compensated for the $C_{OUT}$ capacitors used by adding a capacitor from COMP pin to GND. See <u>Table 2</u> for recommended values of the COMP capacitor. TABLE 2. | С <sub>ОИТ</sub><br>(µF) | C <sub>COMP</sub><br>(nF) | |--------------------------|---------------------------| | 0.1 | 1 | | 1 | 1 | | 10 | 10 | #### **SEE Testing** The SET result is based on the ISL71090SEH25. The ISL71090SEH25 and ISL71090SEH50 share the same active circuitry consisting of a precision bandgap ckt and a trimmable amplifier to set the output reference with only a resistor change to scale the output. The SET test was done under an ion beam having an LET of 86MeV • cm²/mg. The device did not latch-up or burnout to a VDD of 36V and at +125°C. Single Event transients were observed and are summarized in the Table 3: TABLE 3. | V <sub>IN</sub> (V) | I <sub>OUT</sub><br>(mA) | C <sub>OUT</sub><br>(μF) | SET<br>(% V <sub>OUT</sub> ) | |---------------------|--------------------------|--------------------------|------------------------------| | 4 | 5 | 1 | -4.6 | | 30 | 5 | 1 | -4.4 | | 30 | 5 | 10 | -1.0 | #### **DNC Pins** These pins are for trimming purpose and for factory use only. Do not connect these to the circuit in any way. It will adversely effect the performance of the reference. # **Package Characteristics** #### **Weight of Packaged Device** 0. 31 Grams (typical) #### **Lid Characteristics** Finish: Gold Potential: Connected to lead #4 (GND) Case Isolation to Any Lead: 20 x 10<sup>9</sup> Ω (minimum) ## **Die Characteristics** #### **Die Dimensions** 1464 $\mu$ m x 1744 $\mu$ m (58 mils x 69 mils) Thickness: 483 $\mu$ m $\pm$ 25 $\mu$ m (19 mils $\pm$ 1 mil) #### **Interface Materials** #### **GLASSIVATION** Type: Nitrox Thickness: 15kÅ #### TOP METALLIZATION Type: AlCu (99.5%/0.5%) Thickness: 30kÅ #### **BACKSIDE FINISH** Silicon #### **ASSEMBLY RELATED INFORMATION** #### **SUBSTRATE POTENTIAL** **Floating** #### **ADDITIONAL INFORMATION** #### **WORST CASE CURRENT DENSITY** $<2 \times 10^5 \text{ A/cm}^2$ #### **PROCESS** Dielectrically Isolated Advanced Bipolar Technology- PR40 SOI # **Metallization Mask Layout** **TABLE 4. DIE LAYOUT X-Y COORDINATES** | PAD NAME | PAD NUMBER | X<br>(μm) | Υ<br>(μm) | BOND WIRES PER PAD | |------------|------------|-----------|-----------|--------------------| | GND PWR | 2 | -104 | 0 | 1 | | GND QUIET | 1 | 0 | 0 | 1 | | COMP | 3 | -108 | 589 | 1 | | VS | 4 | -125 | 1350 | 1 | | DNC | 5 | -108 | 1452 | 1 | | DNC | 6 | 1089 | 1452 | 1 | | DNC | 7 | 1089 | 1350 | 1 | | VOUT SENSE | 8 | 1072 | 598 | 1 | | VOUT FORCE | 9 | 1088 | 1 | 1 | | TRIM | 10 | 985 | -25 | 1 | #### NOTES: - 12. Origin of coordinates is the centroid of GND QUIET. - 13. Bond wire size is 1.0 mil. © Copyright Intersil Americas LLC 2013-2016. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners. For additional products, see <a href="https://www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a> Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a> # **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision. | DATE | REVISION | CHANGE | |------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | March 15, 2016 | FN8588.3 | -Updated Related Literature document titles to match titles on the actual documentsCorrected the Evaluation board part number in the Ordering Information table on page 2Added Table 1 on page 2On page 5: Changed Electrical Specification for Flatpack note from: "Boldface limits apply over the operating temperature range, -55°C to +125°C and radiation." To: "Boldface limits apply after radiation at 25°C or across the operating temperature range, -55°C to +125°C without radiation, unless otherwise specified." For parameter V <sub>OA</sub> (row 4) in Electrical Specifications for Flatpack table changed the description from: "V <sub>OUT</sub> Accuracy, Post Rad", to: "V <sub>OUT</sub> Accuracy at TA = +25°C, Post Radiation". For parameters V <sub>OA</sub> (rows 2, 3, 4) in Electrical Specifications for Flatpack table added "Note 10" to Conditions column. Removed reference to TB493 as this is not applicable to hermetic packagesOn page 6: Changed Electrical Specification for Die note from: "Boldface limits apply over the operating temperature range, -55°C to +125°C and radiation." To: "Boldface limits apply after radiation at 25°C or across the operating temperature range, -55°C to +125°C without radiation, unless otherwise specified. For parameter V <sub>OA</sub> (row 4) in Electrical Specifications for Die table changed the description from: "V <sub>OUT</sub> Accuracy, Post Rad", to: "V <sub>OUT</sub> Accuracy at TA = +25°C, Post Radiation". For parameters V <sub>OA</sub> for Post Rad (row 4) in Electrical Specifications for Die table added "Note 11" to Conditions columnUpdated POD K8.A to the latest revision changes are as follows: Modified Note 2 by adding the words "in addition to or instead of" | | December 2, 2013 | FN8588.2 | Electrical spec table on page 5 (Flatpack) and page 6 (Die): V <sub>OUT</sub> Accuracy Post Rad section, changed the value for Min from -0.2 to -0.3 and Max from +0.2 to +0.3 | | October 9, 2013 | FN8588.1 | Initial Release. | ## **About Intersil** Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets. For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at <a href="https://www.intersil.com">www.intersil.com</a>. You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask. Reliability reports are also available from our website at <a href="www.intersil.com/support">www.intersil.com/support</a>. # **Package Outline Drawing** #### **K8.A** **8 LEAD CERAMIC METAL SEAL FLATPACK PACKAGE** Rev 4, 12/14 #### NOTES: 1. Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. Alternately, a tab may be used to identify pin one. 2. If a pin one identification mark is used in addition to or instead of a tab, the limits of the tab dimension do not apply. ∑The maximum limits of lead dimensions (section A-A) shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied. 4. Measure dimension at all four corners. For bottom-brazed lead packages, no organic or polymeric materials shall be molded to the bottom of the package to cover the leads. 6 Dimension shall be measured at the point of exit (beyond the meniscus) of the lead from the body. Dimension minimum shall be reduced by 0.0015 inch (0.038mm) maximum when solder dip lead finish is applied. - 7. Dimensioning and tolerancing per ANSI Y14.5M 1982. - 8. Controlling dimension: INCH. Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! #### Наши преимущества: - Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов: - Поставка более 17-ти миллионов наименований электронных компонентов; - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001: - Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну; - Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела: - Подбор оптимального решения, техническое обоснование при выборе компонента; - Подбор аналогов; - Консультации по применению компонента; - Поставка образцов и прототипов; - Техническая поддержка проекта; - Защита от снятия компонента с производства. #### Как с нами связаться **Телефон:** 8 (812) 309 58 32 (многоканальный) Факс: 8 (812) 320-02-42 Электронная почта: org@eplast1.ru Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.