



www.ti.com SBAS234A - FEBRUARY 2002 - REVISED APRIL 2008

# 16-Bit, Dual Voltage Output DIGITAL-TO-ANALOG CONVERTER

# **FEATURES**

- LOW POWER: 4mW
- UNIPOLAR OR BIPOLAR OPERATION
- SETTLING TIME: 10µs to ±0.003% FSR
- 15-BIT LINEARITY AND MONOTONICITY: -40°C to +85°C
- PROGRAMMABLE RESET TO MID-SCALE OR ZERO-SCALE
- DOUBLE-BUFFERED DATA INPUTS

# **APPLICATIONS**

- PROCESS CONTROL
- CLOSED-LOOP SERVO-CONTROL
- MOTOR CONTROL
- DATA ACQUISITION SYSTEMS
- DAC-PER-PIN PROGRAMMERS

# DESCRIPTION

The DAC7632 is a 16-bit, dual channel, voltage output, Digital-to-Analog Converter (DAC) which provides 15-bit monotonic performance over the specified temperature range. The device accepts 24-bit serial input data, has double-buffered DAC input logic (allowing simultaneous update of both DACs), and provides a serial data output for daisy-chaining multiple devices. A programmable asynchronous reset clears all registers to a mid-scale code of  $8000_{\rm H}$  or to a zero-scale code of  $9000_{\rm H}$ . The DAC7632 can operate from a single +5V supply or from +5V and –5V supplies, providing an output range of 0V to +2.5V or –2.5V to +2.5V, respectively.

Low power and small size per DAC make the DAC7632 ideal for industrial process control, data acquisition systems, and closed-loop servo-control. The DAC7632 is available in an LQFP-32 package and specified over a -40°C to +85°C temperature range.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



## **ABSOLUTE MAXIMUM RATINGS(1)**

| V <sub>CC</sub> and V <sub>DD</sub> to V <sub>SS</sub> | -0.3V to 11V |
|--------------------------------------------------------|--------------|
| $V_{CC}$ and $V_{DD}$ to GND                           |              |
| V <sub>REF</sub> L to V <sub>SS</sub>                  |              |
| V <sub>CC</sub> to V <sub>REF</sub> H                  |              |
| 1 00 1121                                              |              |
| V <sub>REF</sub> H to V <sub>REF</sub> L               |              |
| Digital Input Voltage to GND                           | 22           |
| Digital Output Voltage to GND                          | 00           |
| Maximum Junction Temperature                           |              |
| Operating Temperature Range                            |              |
| Storage Temperature Range                              |              |
| Lead Temperature (soldering, 10s)                      | +300°C       |

NOTE: (1) Stresses above those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

# ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## PACKAGE/ORDERING INFORMATION(1)

| PRODUCT    | MONOTONICITY | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER         | TRANSPORT<br>MEDIA, QUANTITY              |
|------------|--------------|--------------|-----------------------|-----------------------------------|--------------------|----------------------------|-------------------------------------------|
| DAC7632VF  | 14 Bits      | LQFP-32      | VF<br>"               | -40°C to +85°C                    | DAC7632            | DAC7632VFT<br>DAC7632VFR   | Tape and Reel, 250<br>Tape and Reel, 1000 |
| DAC7632VFB | 15 Bits<br>" | LQFP-32      | VF<br>"               | -40°C to +85°C                    | DAC7632B           | DAC7632VFBT<br>DAC7632VFBR | Tape and Reel, 250<br>Tape and Reel, 1000 |

NOTE: (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

# **ELECTRICAL CHARACTERISTICS: Dual Supply**

At  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{DD} = V_{CC} = +5V$ ,  $V_{SS} = -5V$ ,  $V_{REF}H = +2.5V$ , and  $V_{REF}L = -2.5V$ , unless otherwise noted.

|                                                                                                                       |                                                                                                                                               | ı                                 | DAC7632V                                  | F                                   | D       | AC7632VF                                | В           |                                     |
|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------------------|-------------------------------------|---------|-----------------------------------------|-------------|-------------------------------------|
| PARAMETER                                                                                                             | CONDITIONS                                                                                                                                    | MIN                               | TYP                                       | MAX                                 | MIN     | TYP                                     | MAX         | UNITS                               |
| ACCURACY<br>Linearity Error                                                                                           |                                                                                                                                               |                                   | ±3                                        | ±4                                  |         | ±2                                      | ±3          | LSB                                 |
| Linearity Match Differential Linearity Error Monotonicity, T <sub>MIN</sub> to T <sub>MAX</sub>                       |                                                                                                                                               | 14                                | ±4<br>±2                                  | ±3                                  | 15      | ±2<br>±1                                | ±2          | LSB<br>LSB<br>Bits                  |
| Bipolar Zero Error Bipolar Zero Error Drift                                                                           |                                                                                                                                               | 14                                | ±1<br>5                                   | ±3<br>10                            | 13      | *<br>*                                  | *           | mV<br>ppm/°C                        |
| Full-Scale Error Full-Scale Error Drift                                                                               |                                                                                                                                               |                                   | ±1<br>5                                   | ±3<br>10                            |         | *                                       | *           | mV<br>ppm/°C                        |
| Bipolar Zero Matching Full-Scale Matching Power-Supply Rejection Ratio (PSRR)                                         | Channel-to-Channel Matching<br>Channel-to-Channel Matching<br>At Full Scale                                                                   |                                   | ±1<br>±1<br>10                            | ±3<br>±3<br>100                     |         | *<br>*<br>*                             | *<br>*<br>* | mV<br>mV<br>ppm/V                   |
| ANALOG OUTPUT  Voltage Output Output Current Maximum Load Capacitance Short-Circuit Current Short-Circuit Duration    | $R_L = 10k\Omega$ No Oscillation GND or $V_{CC}$ or $V_{SS}$                                                                                  | V <sub>REF</sub> L<br>-1.25       | 500<br>-10, +30<br>Indefinite             | V <sub>REF</sub> H<br>+1.25         | * *     | *<br>*<br>*                             | * *         | V<br>mA<br>pF<br>mA                 |
| REFERENCE INPUT Ref High Input Voltage Range Ref Low Input Voltage Range Ref High Input Current Ref Low Input Current | - CC 33                                                                                                                                       | V <sub>REF</sub> L + 1.25<br>-2.5 | 500<br>-500                               | +2.5<br>V <sub>REF</sub> H – 1.25   | *       | *                                       | *           | V<br>V<br>μΑ<br>μΑ                  |
| DYNAMIC PERFORMANCE Settling Time Channel-to-Channel Crosstalk Digital Feedthrough Output Noise Voltage DAC Glitch    | To $\pm 0.003\%$ , 5V Output Step $f = 10 \text{kHz}$ 7FFF <sub>H</sub> to $8000_{\text{H}}$ or $8000_{\text{H}}$ to $7\text{FFF}_{\text{H}}$ |                                   | 8<br>0.5<br>2<br>60<br>40                 | 10                                  |         | *<br>*<br>*<br>*                        | *           | μs<br>LSB<br>nV-s<br>nV/√Hz<br>nV-s |
| DIGITAL INPUT V <sub>IH</sub> V <sub>IL</sub> I <sub>IH</sub> I <sub>IL</sub>                                         |                                                                                                                                               | 0.7 • V <sub>DD</sub>             |                                           | 0.3 • V <sub>DD</sub><br>±10<br>±10 | *       |                                         | * *         | V<br>V<br>μΑ<br>μΑ                  |
| DIGITAL OUTPUT V <sub>OH</sub> V <sub>OL</sub>                                                                        | $I_{OH} = -0.8$ mA<br>$I_{OL} = 1.6$ mA                                                                                                       | 3.6                               | 4.5<br>0.3                                | 0.4                                 | *       | *                                       | *           | V                                   |
| POWER SUPPLY VDD VCC Vss ICC IDD Iss                                                                                  |                                                                                                                                               | +4.75<br>+4.75<br>-5.25           | +5.0<br>+5.0<br>-5.0<br>0.7<br>50<br>-0.8 | +5.25<br>+5.25<br>-4.75<br>1.1      | * * * * | * * * * * * * * * * * * * * * * * * * * | * * * *     | V<br>V<br>V<br>mA<br>μA<br>mA       |
| TEMPERATURE RANGE Specified Performance                                                                               |                                                                                                                                               | -40                               | 7.5                                       | 11.5<br>+85                         | *       | *                                       | *           | °C                                  |

 $<sup>\</sup>ensuremath{\texttt{\#}}$  Specifications same as DAC7632VF.



# **ELECTRICAL CHARACTERISTICS: Single Supply**

At  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{DD} = V_{CC} = +5V$ ,  $V_{SS} = 0V$ ,  $V_{REF}H = +2.5V$ , and  $V_{REF}L = 0V$ , unless otherwise noted.

|                                                                                                                                                                                                                                                                                    |                                                                                                         | 1                                 | DAC7632V                                         | F                                                   |     | AC7632VF                           | В                 |                                                                          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------------|-----------------------------------------------------|-----|------------------------------------|-------------------|--------------------------------------------------------------------------|
| PARAMETER                                                                                                                                                                                                                                                                          | CONDITIONS                                                                                              | MIN                               | TYP                                              | MAX                                                 | MIN | TYP                                | MAX               | UNITS                                                                    |
| ACCURACY Linearity Error <sup>(1)</sup> Linearity Match Differential Linearity Error Monotonicity, T <sub>MIN</sub> to T <sub>MAX</sub> Zero Scale Error Zero Scale Error Drift Full-Scale Error Drift Zero Scale Matching Full-Scale Matching Power Supply Rejection Ratio (PSRR) | Channel-to-Channel Matching<br>Channel-to-Channel Matching<br>At Full Scale                             | 14                                | ±3<br>±4<br>±2<br>±1<br>5<br>±1<br>5<br>±1<br>10 | ±4<br>±3<br>±3<br>10<br>±3<br>10<br>±3<br>±3<br>100 | 15  | ±2<br>±2<br>±1<br>*<br>*<br>*<br>* | ±3 ±2 * * * * * * | LSB<br>LSB<br>LSB<br>Bits<br>mV<br>ppm/°C<br>mV<br>ppm/°C<br>mV<br>ppm/V |
| ANALOG OUTPUT Voltage Output Output Current Maximum Load Capacitance Short-Circuit Current Short-Circuit Duration                                                                                                                                                                  | $R_L = 10k\Omega$ No Oscillation GND or $V_{CC}$                                                        | 0<br>-1.25                        | 500<br>-10, +30<br>Indefinite                    | V <sub>REF</sub> H<br>+1.25                         | *   | * *                                | *                 | V<br>mA<br>pF<br>mA                                                      |
| REFERENCE INPUT Ref High Input Voltage Range Ref Low Input Voltage Range Ref High Input Current Ref Low Input Current                                                                                                                                                              |                                                                                                         | V <sub>REF</sub> L + 1.25<br>-2.5 | 250<br>–250                                      | +2.5<br>V <sub>REF</sub> H – 1.25                   | *   | *                                  | *                 | V<br>V<br>μΑ<br>μΑ                                                       |
| DYNAMIC PERFORMANCE Settling Time Channel-to-Channel Crosstalk Digital Feedthrough Output Noise Voltage, f = 10kHz DAC Glitch                                                                                                                                                      | To $\pm 0.003\%$ , 5V Output Step 7FFF $_{\rm H}$ to $8000_{\rm H}$ or $8000_{\rm H}$ to $7FFF_{\rm H}$ |                                   | 8<br>0.5<br>2<br>60<br>40                        | 10                                                  |     | * * * *                            | *                 | μs<br>LSB<br>nV-s<br>nV/√Hz<br>nV-s                                      |
| DIGITAL INPUT $\begin{array}{c} V_{IH} \\ V_{IL} \\ I_{IH} \\ I_{IL} \end{array}$                                                                                                                                                                                                  |                                                                                                         | 0.7 • V <sub>DD</sub>             |                                                  | 0.3 • V <sub>DD</sub><br>±10<br>±10                 | *   |                                    | *<br>*<br>*       | V<br>V<br>μΑ<br>μΑ                                                       |
| DIGITAL OUTPUT VOH VOL                                                                                                                                                                                                                                                             | I <sub>OH</sub> = -0.8mA<br>I <sub>OL</sub> = 1.6mA                                                     | 3.6                               | 4.5<br>0.3                                       | 0.4                                                 | *   | *                                  | *                 | V<br>V                                                                   |
| POWER SUPPLY  VDD  VCC  Vss  Icc  IDD  Power                                                                                                                                                                                                                                       |                                                                                                         | +4.75<br>+4.75<br>0               | +5.0<br>+5.0<br>0<br>0.5<br>50<br>2.5            | +5.25<br>+5.25<br>0<br>0.9                          | * * | * * * * *                          | * * * * *         | V<br>V<br>V<br>mA<br>μA<br>mW                                            |
| TEMPERATURE RANGE Specified Performance                                                                                                                                                                                                                                            |                                                                                                         | -40                               |                                                  | +85                                                 | *   |                                    | *                 | °C                                                                       |

<sup>\*</sup> Specifications same as DAC7632VF.

NOTE: (1) If  $V_{SS} = 0V$ , the specification applies to Code  $0040_H$  and above due to possible negative zero-scale error.



## **PIN CONFIGURATION**



## **PIN DESCRIPTIONS**

| PIN  | NAME            | DESCRIPTION                                                                                                                            | PIN | NAME                     | DESCRIPTION                                                                          |
|------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------|--------------------------------------------------------------------------------------|
| 1    | V <sub>CC</sub> | Analog +5V Power Supply                                                                                                                | 22  | LDAC                     | DAC Register Load Control, Rising Edge                                               |
| 2, 3 | AGND            | Analog Ground                                                                                                                          |     |                          | Triggered                                                                            |
| 4    | NC              | No Connection                                                                                                                          | 23  | LOAD                     | DAC Input Register Load Control, Active LOW                                          |
| 5, 6 | DGND            | Digital Ground                                                                                                                         | 24  | $V_{SS}$                 | Analog –5V Power Supply (or 0V for Single Supply)                                    |
| 7    | $V_{DD}$        | Digital +5V Power Supply                                                                                                               | 25  | V <sub>OUT</sub> B       | DAC B Output Voltage                                                                 |
| 8    | SDO             | Serial Data Output                                                                                                                     | 26  | V <sub>OUT</sub> B Sense | DAC B Output Amplifier Inverting Input. Used to                                      |
| 9-16 | NC              | No Connection                                                                                                                          |     | 001                      | close the feedback loop at the load.                                                 |
| 17   | CLK             | Data Clock Input                                                                                                                       | 27  | V <sub>REF</sub> H Sense | DAC A and B Reference High Sense Input                                               |
| 18   | SDI             | Serial Data Input                                                                                                                      | 28  | $V_{REF}H$               | DAC A and B Reference High Input                                                     |
| 19   | <del>CS</del>   | Chip Select, Active LOW                                                                                                                | 29  | V <sub>REF</sub> L       | DAC A and B Reference Low Input                                                      |
| 20   | RSTSEL          | Reset Select. Determines the action of RST. If                                                                                         |     |                          |                                                                                      |
|      |                 | HIGH, a RST common will set the DAC registers to mid-scale code (8000 <sub>H</sub> ). If LOW, a RST                                    | 30  | V <sub>REF</sub> L Sense | DAC A and B Reference Low Sense Input                                                |
|      |                 | command will set the DAC registers to zero-scale code (0000 <sub>H</sub> ).                                                            | 31  | V <sub>REF</sub> A Sense | DAC A Output Amplifier Inverting Input. Used to close the feedback loop at the load. |
| 21   | RST             | Reset, Rising Edge Triggered. Depending on the state of RSTSEL, the DAC registers are set to either mid-scale code or zero-scale code. | 32  | V <sub>OUT</sub> A       | DAC A Output Voltage                                                                 |

# TYPICAL CHARACTERISTICS: $V_{SS} = 0V$

 $At \ T_A = +25^{\circ}C, \ V_{DD} = V_{CC} = +5V, \ V_{SS} = 0V, \ V_{REF}H = +2.5V, \ V_{REF}L = 0V, \ representative unit, unless otherwise specified.$ 













# TYPICAL CHARACTERISTICS: V<sub>SS</sub> = 0V (Cont.)

At  $T_A = +25^{\circ}C$ ,  $V_{DD} = V_{CC} = +5V$ ,  $V_{SS} = 0V$ ,  $V_{REF}H = +2.5V$ ,  $V_{REF}L = 0V$ , representative unit, unless otherwise specified.













# TYPICAL CHARACTERISTICS: V<sub>SS</sub> = 0V (Cont.)

At  $T_A = +25^{\circ}C$ ,  $V_{DD} = V_{CC} = +5V$ ,  $V_{SS} = 0V$ ,  $V_{REF}H = +2.5V$ ,  $V_{REF}L = 0V$ , representative unit, unless otherwise specified.















# TYPICAL CHARACTERISTICS: V<sub>SS</sub> = 0V (Cont.)

At  $T_A = +25^{\circ}C$ ,  $V_{DD} = V_{CC} = +5V$ ,  $V_{SS} = 0V$ ,  $V_{REF}H = +2.5V$ ,  $V_{REF}L = 0V$ , representative unit, unless otherwise specified.





# $V_{SS} = -5V$

At  $T_A = +25^{\circ}C$ ,  $V_{DD} = V_{CC} = +5V$ ,  $V_{SS} = -5V$ ,  $V_{REF}H = +2.5V$ ,  $V_{REF}L = -2.5V$ , representative unit, unless otherwise specified.

# +25°C





## +85°C





# TYPICAL CHARACTERISTICS: $V_{SS} = -5V$ (Cont.)

At  $T_A = +25^{\circ}C$ ,  $V_{DD} = V_{CC} = +5V$ ,  $V_{SS} = -5V$ ,  $V_{REF}H = +2.5V$ ,  $V_{REF}L = -2.5V$ , representative unit, unless otherwise specified.















# TYPICAL CHARACTERISTICS: $V_{SS} = -5V$ (Cont.)

At  $T_A = +25^{\circ}C$ ,  $V_{DD} = V_{CC} = +5V$ ,  $V_{SS} = -5V$ ,  $V_{REF}H = +2.5V$ ,  $V_{REF}L = -2.5V$ , representative unit, unless otherwise specified.













# TYPICAL CHARACTERISTICS: V<sub>SS</sub> = -5V (Cont.)

At  $T_A = +25^{\circ}C$ ,  $V_{DD} = V_{CC} = +5V$ ,  $V_{SS} = -5V$ ,  $V_{REF}H = +2.5V$ ,  $V_{REF}L = -2.5V$ , representative unit, unless otherwise specified.





# THEORY OF OPERATION

The DAC7632 is a dual channel, voltage output, 16-bit DAC. The architecture is an R-2R ladder configuration with the three MSB's segmented, followed by an operational amplifier that serves as a buffer. Each DAC has its own R-2R ladder network, segmented MSBs, and output op amp, as shown in Figure 1. The minimum voltage output (zero-scale) and maximum voltage output (full-scale) are set by the external voltage references  $V_{\text{REF}} L$  and  $V_{\text{REF}} H$ , respectively.

The digital input is a 24-bit serial word that contains an address bit for selecting one of two DACs, a quick load bit, six unused bits, and the 16-bit DAC code (MSB first). The converters can be powered from either a single +5V supply or a dual  $\pm 5$ V supply. The device offers a reset function which immediately sets all DAC output voltages, DAC registers and input registers to mid-scale (code  $8000_H$ ) or to zero-scale (code  $9000_H$ ), depending on the state of RSTSEL. See Figures 2 and 3 for the basic configurations of the DAC7632.



FIGURE 1. DAC7632 Architecture.





FIGURE 2. Basic Single-Supply Operation of the DAC7632.



FIGURE 3. Basic Dual-Supply Operation of the DAC7632.

#### **ANALOG OUTPUTS**

When  $V_{SS} = -5V$  (dual-supply operation), the output amplifier can swing to within 2.25V of the supply rails over the  $-40^{\circ}$ C to  $+85^{\circ}$ C temperature range. When  $V_{SS} = 0V$  (single-supply operation), and with  $R_{LOAD}$  also connected to ground, the output can swing to ground. Care must also be taken when measuring the zero-scale error when  $V_{SS} = 0V$ . Since the output cannot swing below ground, the output voltage may not change for the first few digital input codes  $(0000_H, 0001_H, 0002_H, \text{ etc.})$  if the output amplifier has a negative offset. At the negative limit of -2mV, the first specified output starts at code  $0040_H$ .

Due to the high accuracy of these DACs, system design problems such as grounding and contact resistance become very important. A 16-bit converter with a 2.5V full-scale range has a 1LSB value of  $38\mu V$ . With a load current of 1mA, series wiring and connector resistance of only  $40m\Omega$  ( $R_{W2}$ ) will cause a voltage drop of  $40\mu V$ , as shown in Figure 4. To understand what this means in terms of a system layout, the resistivity of a typical 1 ounce copper-clad printed circuit board is  $1/2m\Omega$  per square. For a 1mA load, a 10 milli-inch wide printed circuit conductor 600 milli-inches long will result in a voltage drop of  $30\mu V$ .

The DAC7632 offers a force and sense output configuration for the high open-loop gain output amplifier. This feature allows the loop around the output amplifier to be closed at the load, as shown in Figure 4, thus ensuring an accurate output voltage.

## REFERENCE INPUTS

The reference inputs,  $V_{REF}L$  and  $V_{REF}H$ , can be any voltage between  $V_{SS}+2.5V$  and  $V_{CC}-2.5V$ , provided that  $V_{REF}H$  is at least 1.25V greater than  $V_{REF}L$ . The minimum output of each DAC is equal to  $V_{REF}L$  plus a small offset voltage (essentially, the offset of the output op amp). The maximum output is equal to  $V_{REF}H$  plus a similar offset voltage. Note



FIGURE 4. Analog Output Closed-Loop Configuration R<sub>W</sub> represents wiring resistances.

that  $V_{SS}$  (the negative power supply) must either be connected to ground or must be in the range of -4.75V to -5.25V. The voltage on  $V_{SS}$  sets several bias points within the converter. If  $V_{SS}$  is not in one of these two configurations, the bias values may be in error and proper operation of the device may be affected.

The current into the  $V_{REF}H$  input and out of  $V_{REF}L$  depends on the DAC output voltages, and can vary from a few microamps to approximately 0.5mA. The reference input appears as a varying load to the reference supply. If the reference applied can sink or source the required current, a reference buffer is not required. The DAC7632 features reference drive and sense connections such that the internal errors caused by the changing reference current and the circuit impedances can be minimized. Figures 5 through 13 show different reference configurations and the effect on the integral linearity and differential linearity, for each case.



FIGURE 5. Dual Supply Configuration-Buffered References, used for Dual-Supply Performance.





FIGURE 6. Single-Supply Buffered Reference with a Reference Low of 50mV.



FIGURE 7. Integral Linearity and Differential Linearity Error Characteristic Curves for Figure 6.



FIGURE 8. Integral Linearity and Differential Linearity Error Characteristic Curves for Figure 9.



FIGURE 9. Single-Supply Buffered Reference with  $V_{REF}L = +1.25V$  and  $V_{REF}H = +2.5V$ .





FIGURE 10. Single-Supply Buffered V<sub>REF</sub>H.



FIGURE 11. Linearity and Differential Linearity Error Characteristic Curves for Figure 10.



FIGURE 12. Low-Cost Single-Supply Configuration.



FIGURE 13. Linearity and Differential Linearity Error Characteristic Curves for Figure 12.

#### **DIGITAL INTERFACE**

See Table I for the basic control logic for the DAC7632. The interface consists of a Serial Data Clock (CLK) input, Serial Data Input (SDI), Input Register Load Control Signal (LOAD), and DAC Register Load Control Signal (LDAC). In addition, a Chip Select (CS) input is available to enable serial communication when there are multiple serial devices attached to a single serial bus. An asynchronous Reset (RST) input (rising edge triggered) is provided to simplify start-up conditions, periodic resets, or emergency resets to a known state, depending on the status of the Reset Select (RSTSEL) signal.

The DAC code, quick load control, and address are provided via a 24-bit serial interface (see Figure 15). The first bit (DACSEL) selects the input register that will be updated when  $\overline{\text{LOAD}}$  goes LOW. The third bit is a "Quick Load" bit such that if HIGH, the code in the shift register is loaded into both input registers when the  $\overline{\text{LOAD}}$  signal goes LOW. If the "Quick Load" bit is LOW when an active  $\overline{\text{LOAD}}$  signal is issued, the content of the shift register is loaded only to the input register that is addressed by DACSEL. The "Quick Load" bit is followed by five unused bits. The last 16 bits (MSB first) make up the DAC code.



#### **SERIAL DATA INPUT**

| B23    | B22 | B21           | B20 | B19 | B18 | B17 | B16 | B15 | B14 | B13 | B12 | B11 | B10 | В9 | В8 | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 |
|--------|-----|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| DACSEL | Х   | QUICK<br>LOAD | Х   | Х   | Х   | Х   | Х   | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

| DACSEL | <del>cs</del> | RST      | RSTSEL | LDAC     | LOAD | INPUT<br>REGISTER          | DAC<br>REGISTER            | MODE                | DAC |
|--------|---------------|----------|--------|----------|------|----------------------------|----------------------------|---------------------|-----|
| 0      | L             | Н        | Х      | Х        | L    | Write                      | Hold                       | Write Input         | Α   |
| 1      | L             | Н        | Х      | X        | L    | Write                      | Hold                       | Write Input         | В   |
| Х      | Н             | Н        | Х      | <b>↑</b> | Н    | Hold                       | Write                      | Update              | All |
| X      | Н             | Н        | X      | Н        | Н    | Hold                       | Hold                       | Hold                | All |
| Х      | X             | 1        | L      | X        | X    | Reset to 0000 <sub>H</sub> | Reset to 0000 <sub>H</sub> | Reset to Zero-Scale | All |
| Х      | Х             | <b>↑</b> | Н      | Х        | Х    | Reset to 8000 <sub>H</sub> | Reset to 8000 <sub>H</sub> | Reset to Mid-scale  | All |

TABLE I. DAC7632 Logic Truth Table.

Data presented to SDI is clocked into the shift register on each rising CLK edge. This data is latched into the input register(s) via a logic-low level on  $\overline{\text{LOAD}}$ . The data is directed from the shift register to the desired input register(s) specified by data bits 21 and 23. The internal DAC registers are edge triggered and not level triggered. When the LDAC signal is transitioned from LOW to HIGH, the digital word currently in the input registers are latched. This double-buffered architecture has been designed so that new data can be entered for each DAC without disturbing the analog outputs. When the new data has been entered into the device, both DAC outputs can be updated simultaneously by the rising edge of LDAC. Additionally, it allows the input registers to be written to at any point, then the DAC output voltages can be synchronously changed via a trigger signal (LDAC).

Note that  $\overline{\text{CS}}$  and CLK are combined with an OR gate, which controls the serial-to-parallel shift register. These two inputs are completely interchangeable. In addition, care must be taken with the state of CLK when  $\overline{\text{CS}}$  rises at the end of a serial transfer. If CLK is LOW when  $\overline{\text{CS}}$  rises, the OR gate will provide a rising edge to the shift register, shifting the internal data one additional bit. The result will be incorrect data and possible selection of the wrong input register(s). If both  $\overline{\text{CS}}$  and CLK are used,  $\overline{\text{CS}}$  should rise only when CLK is HIGH. If not, then either  $\overline{\text{CS}}$  or CLK can be used to operate the shift register (the remaining pin should be tied to DGND). Please refer to Table II for more information.

| CS <sup>(1)</sup> | CLK <sup>(1)</sup> | LOAD             | RST          | SERIAL SHIFT REGISTER |
|-------------------|--------------------|------------------|--------------|-----------------------|
| H <sup>(2)</sup>  | X <sup>(3)</sup>   | Н                | Н            | No Change             |
| L <sup>(4)</sup>  | L                  | Н                | Н            | No Change             |
| L                 | <b>↑</b> (5)       | Н                | Н            | Advanced One Bit      |
| 1                 | L                  | Н                | Н            | Advanced One Bit      |
| H <sup>(6)</sup>  | Х                  | L <sup>(7)</sup> | Н            | No Change             |
| H <sup>(6)</sup>  | Х                  | Н                | <b>↑</b> (8) | No Change             |

NOTES: (1)  $\overline{\text{CS}}$  and CLK are interchangeable. (2) H = Logic HIGH. (3) X = Don't Care. (4) L = Logic LOW. (5) = Positive Logic Transition. (6) A HIGH value is suggested in order to avoid a "false clock" from advancing the shift register and changing the shift register. (7) If data is clocked into the serial register while LOAD is LOW, the input registers will change as data flows through the shift register. This will corrupt the data in each DAC register that has been erroneously selected. (8) Rising edge of RST causes no change in the contents of the serial shift register.

TABLE II. Serial Shift Register Truth Table.

#### **SERIAL-DATA OUTPUT**

The Serial-Data Output pin (SDO) is the internal shift register's output. For the DAC7632, SDO is a driven output and does not require an external pull-up. Any number of DAC7632s can be daisy-chained by connecting the SDO pin of one device to the SDI pin of the following device in the chain, as shown in Figure 14.



FIGURE 14. Daisy-Chaining Multiple DAC7632s.

### **DIGITAL TIMING**

Figure 15 and Table III provide detailed timing for the digital interface of the DAC7632.

## **DIGITAL INPUT CODING**

The DAC7632 input data is in Straight Binary format. The output voltage is given by Equation 1.

$$V_{OUT} = V_{REF}L + \frac{\left(V_{REF}H - V_{REF}L\right) \cdot N}{65,536}$$

where N is the digital input code. This equation does not include the effects of offset (zero-scale) or gain (full-scale) errors.

#### DIGITALLY-PROGRAMMABLE CURRENT SOURCE

The DAC7632 offers a unique set of features that allows a wide range of flexibility in designing application circuits such as programmable current sources. The DAC7632 offers both a differential reference input, as well as an open-loop configuration around the output amplifier. The open-loop configuration around the output amplifier allows a transistor to be placed within the loop to implement a digitally-programmable, unidirectional current source. The availability of a differential reference allows programmability for both the full-scale and zero-scale currents. The output current is calculated as:

$$I_{OUT} = \left( \left( \frac{V_{REF}H - V_{REF}L}{R_{SENSE}} \right) \cdot \left( \frac{N}{65,536} \right) \right) + \left( V_{REF}L/R_{SENSE} \right)$$



FIGURE 15. Digital Input and Output Timing.



| SYMBOL            | DESCRIPTION                      | MIN | MAX | UNITS |
|-------------------|----------------------------------|-----|-----|-------|
| t <sub>DS</sub>   | Data Valid to CLK Rising         | 10  |     | ns    |
| t <sub>DH</sub>   | Data Held Valid after CLK Rises  | 20  |     | ns    |
| t <sub>CH</sub>   | CLK HIGH                         | 25  |     | ns    |
| t <sub>CL</sub>   | CLK LOW                          | 25  |     | ns    |
| t <sub>CSS</sub>  | CS LOW to CLK Rising             | 15  |     | ns    |
| t <sub>CSH</sub>  | CLK HIGH to CS Rising            | 0   |     | ns    |
| t <sub>LD1</sub>  | LOAD HIGH to CLK Rising          | 10  |     | ns    |
| t <sub>LD2</sub>  | CLK Rising to LOAD LOW           | 30  |     | ns    |
| t <sub>LDRW</sub> | LOAD LOW Time                    | 30  |     | ns    |
| t <sub>LDDL</sub> | LDAC LOW Time                    | 100 |     | ns    |
| t <sub>LDDH</sub> | LDAC HIGH Time                   | 100 |     | ns    |
| t <sub>LDDD</sub> | LOAD LOW to LDAC Rising          | 40  |     | ns    |
| t <sub>RSSS</sub> | RESETSEL Valid to RESET HIGH     | 0   |     | ns    |
| t <sub>RSSH</sub> | RESET HIGH to RESETSEL Not Valid | 100 |     | ns    |
| t <sub>RSTL</sub> | RESET LOW Time                   | 10  |     | ns    |
| t <sub>RSTH</sub> | RESET HIGH Time                  | 10  |     | ns    |
| t <sub>SDO</sub>  | SDO Propagation Delay            | 10  | 30  | ns    |
| t <sub>S</sub>    | Settling Time                    |     | 10  | μs    |

TABLE III. Timing Specifications ( $T_A = -40^{\circ}C$  to +85°C).

Figure 16 shows a DAC7632 in a 4-20mA current output configuration. The output current can be determined by Equation 3:

 $I_{OUT} = \left( \left( \frac{2.5V - 0.5V}{125\Omega} \right) \bullet \left( \frac{N}{65,536} \right) \right) + \left( \frac{0.5V}{125\Omega} \right)$ 

At full-scale, the output current is 16mA, plus the 4mA, for the zero current. At zero scale the output current is the offset current of 4mA ( $0.5V/125\Omega$ ).



FIGURE 16. 4-20mA Digitally-Controlled Current Source.

# **Revision History**

| DATE | REVISION | PAGE | PAGE SECTION DESCRIPTION   |                                                                     |  |  |  |  |  |
|------|----------|------|----------------------------|---------------------------------------------------------------------|--|--|--|--|--|
|      |          |      | Entire Data Sheet          | Updated document format.                                            |  |  |  |  |  |
| 4/08 | Α        | 4    | Electrical Characteristics | Changed section title from "Dual Supply" to "Single Supply" (typo). |  |  |  |  |  |
|      |          | 13   | Figures 2, 3               | Updated text in figures to correct names (typo).                    |  |  |  |  |  |

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.







com 21-May-2010

### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| DAC7632VFBT      | ACTIVE     | LQFP         | VF                 | 32   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| DAC7632VFBTG4    | ACTIVE     | LQFP         | VF                 | 32   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| DAC7632VFR       | ACTIVE     | LQFP         | VF                 | 32   | 1000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| DAC7632VFRG4     | ACTIVE     | LQFP         | VF                 | 32   | 1000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| DAC7632VFT       | ACTIVE     | LQFP         | VF                 | 32   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| DAC7632VFTG4     | ACTIVE     | LQFP         | VF                 | 32   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# PACKAGE OPTION ADDENDUM

21-May-2010

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# VF (S-PQFP-G32)

## PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

#### Products Applications

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers DI P® Products Consumer Electronics www.dlp.com www.ti.com/consumer-apps

DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface Medical www.ti.com/medical interface.ti.com Logic logic.ti.com Security www.ti.com/security

Power Mgmt <u>power.ti.com</u> Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u>

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>



Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

## Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов;
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001:
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.



#### Как с нами связаться

**Телефон:** 8 (812) 309 58 32 (многоканальный)

Факс: 8 (812) 320-02-42

Электронная почта: <u>org@eplast1.ru</u>

Адрес: 198099, г. Санкт-Петербург, ул. Калинина,

дом 2, корпус 4, литера А.