

# LTM4618

6A DC/DC µModule Regulator with Tracking and Frequency Synchronization

### **DESCRIPTION**

The [LTM®4618](http://www.linear.com/LTM4618) is a complete 6A output switch mode DC/DC power supply. Included in the package are the switching controller, power FETs, inductor and all support components. Operating over an input voltage range of 4.5V to 26.5V, the LTM4618 supports an output voltage range of 0.8V to 5V set by a single external resistor. Its high efficiency design delivers 6A continuous current (8A peak). Only a few input and output capacitors are needed.

High switching frequency and a current mode architecture enable a very fast transient response to line and load changes without sacrificing stability. The device supports frequency synchronization and output voltage tracking for supply rail sequencing. Burst Mode operation or pulseskipping mode can be selected for light load conditions.

Fault protection features include overvoltage protection, overcurrent protection and foldback current limit for short-circuit protection.

The LTM4618 is offered in 9mm  $\times$  15mm  $\times$  4.32mm LGA and 9mm  $\times$  15mm  $\times$  4.92mm BGA packages with RoHS compliant terminal finish.

 $T$ , LT, LTC, LTM, Linear Technology, the Linear logo, Burst Mode and  $\mu$ Module are registered trademarks and LTpowerCAD is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners.

### Features

- <sup>n</sup> **Complete Standalone Power Supply**
- Wide Input Voltage Range: 4.5V to 26.5V
- <sup>n</sup> **6A DC Typical, 8A Peak Output Current**
- 0.8V to 5V Output
- **n** Output Voltage Tracking
- ±1.75% Maximum Total DC Error
- Current Mode Control/Fast Transient Response
- **n** Phase-Lockable Fixed Frequency 250kHz to 780kHz
- <sup>n</sup> **On-Board Frequency Synchronization**
- Selectable Burst Mode<sup>®</sup> Operation
- Power Good Voltage Indicator
- Output Overvoltage Protection
- Output Current Foldback Limiting
- 9mm  $\times$  15mm  $\times$  4.32mm LGA and  $9$ mm  $\times$  15mm  $\times$  4.92mm BGA Packages

# **APPLICATIONS**

- Telecom and Networking Equipment
- Servers
- Storage Cards
- ATCA Cards
- Industrial Equipment
- Point of Load Regulation
- Medical Systems

# Typical Application

**2.5V/6A DC/DC Power µModule**® **with 6V to 26.5V Input**



#### **Efficiency and Power Loss vs Load Current**



#### Absolute Maximum Ratings **(Note 1)**





#### A B C D E F G H J K L TK/SS COMP  $V_{FB}$  PGOOD INTV<sub>CC</sub> M 1 2 3 4 5 6 7 LGA PACKAGE  $84$ -LEAD (15mm  $\times$  9mm  $\times$  4.32mm) TOP VIEW VIN **V<sub>OUT</sub>** PGND SW  $EXTV_{CC}$ FREQ RUN MODE/ PLLIN SGND/PGND Θ<sub>JA</sub> = 16°C/W, Θ<sub>JCtop</sub> = 18°C/W, Θ<sub>JCbottom</sub> = 4°C/W, WEIGHT = 1.7g, θ<sub>JB</sub> = 5°C/W, θ<sub>JA</sub> DERIVED FROM 95mm  $\times$  76mm PCB WITH FOUR LAYERS A B C D E F G H J K L TK/SS COMP  $V_{FB}$  PGOOD INTV<sub>CC</sub> M 1 2 3 4 5 6 7 BGA PACKAGE  $84$ -LEAD (15mm  $\times$  9mm  $\times$  4.92mm) TOP VIEW VIN V<sub>OUT</sub> PGND SW  $EXTV_{CC}$ FREQ RUN MODE/ PLLIN SGND/PGND ΘJA = 16°C/W, ΘJCtop = 18°C/W, ΘJCbottom = 4°C/W, WEIGHT = 1.8g,  $\theta_{\text{JB}} = 5^{\circ}$ C/W,  $\theta_{\text{JA}}$  DERIVED FROM 95mm  $\times$  76mm PCB WITH FOUR LAYERS

### Pin Configuration

### order information



• Consult Marketing for parts specified with wider operating temperature ranges. \*Device temperature grade is identified by a label on the shipping container. Pad or ball finish code is per IPC/JEDEC J-STD-609.

• Terminal Finish Part Marking: [www.linear.com/leadfree](http://www.linear.com/leadfree)

• Recommended LGA and BGA PCB Assembly and Manufacturing Procedures: [www.linear.com/umodule/pcbassembly](http://www.linear.com/umodule/pcbassembly)

• LGA and BGA Package and Tray Drawings: [www.linear.com/packaging](http://www.linear.com/packaging)



### ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the full internal

operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C (Note 2), V<sub>IN</sub> = 12V, per typical application in Figure 21.





### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full internal

**operating temperature range, otherwise specifications are at TA = 25°C (Note 2), VIN = 12V, per typical application in Figure 21.**



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTM4618 is tested under pulsed load conditions such that  $T_J \approx T_A$ . The LTM4618E is guaranteed to meet performance specifications over the 0°C to 125°C internal operating temperature range. Specifications over the full –40°C to 125°C internal operating temperature range are assured by design, characterization and correlation with statistical process controls. The LTM4618I is guaranteed to meet specifications over the full

internal operating temperature range. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal resistance and other environmental factors.

**Note 3:** 100% tested at wafer level only.

**Note 4:** See Output Current Derating curves for different  $V_{IN}$ ,  $V_{OUT}$  and  $T_A$ . **Note 5:** For input voltages less than 6V, tie the  $V_{IN}$ , INTV<sub>CC</sub> and EXTV<sub>CC</sub> together. The LTM4618 will operate from 5V inputs, but  $V_{IN}$ , INTV<sub>CC</sub> and  $EXTV_{CC}$  need to be tied together.



### Typical Performance Characteristics







**Efficiency vs Load Current with Different Mode Settings** 





 $V_{1N}$  = 12V AND  $V_{OUT}$  = 1.2V AT 3A/ $\mu$ s LOAD STEP  $C<sub>OUT</sub> = 2 \times 22$ µF 6.3V CERAMIC CAPACITOR 1× 100µF 6.3V CERAMIC CAPACITOR 1× 220µF SANYO POSCAP

#### **(12V to 3.3V) 1.2V Transient Response 1.5V Transient Response**



 $V_{IN}$  = 12V AND  $V_{OUT}$  = 1.5V AT 3A/ $\mu$ s LOAD STEP C<sub>OUT</sub> = 2× 22µF 6.3V CERAMIC CAPACITOR<br>1× 100µF 6.3V CERAMIC CAPACITOR 1× 220µF SANYO POSCAP



#### **2.5V Transient Response 3.3V Transient Response 5V Transient Response**





1× 100µF 6.3V CERAMIC CAPACITOR 1× 220µF SANYO POSCAP

**TLITEAR** 

# Typical Performance Characteristics











### pin functions

**NC (A1):** No Connect. Leave floating.

**FREQ (A2):** Frequency Selection Pin. An internal low pass filter is tied to this pin. The frequency can be selected with a voltage from this pin to SGND. A programming resistor divider can be used to set the operating frequency. The suggested operating frequency range is 400kHz to 780kHz. Operating frequencies as low as 250kHz are possible after evaluating the inductor ripple current for the desired configuration. See the Applications Information section.

**MODE/PLLIN (A3):** Mode Selection or External Synchronization Pin. Tying this pin to  $INTV_{CC}$  enables pulse-skipping operation. Tying this pin low enables forced continuous mode operation. Burst Mode operation is enabled by floating the pin. A clock on the pin will force the controller into forced continuous mode of operation and synchronize to the internal oscillator. The programming DC voltage has to be removed for clock synchronization.

**PGND (BANK 2: A4, B4, D4-D7, E1-E7, F1-F7, G1-G7, H1-H7, J5-J7, K5, K7, L5-L7, M5-M7):** Power ground pins for both input and output returns.

**VIN (BANK 1: A5-A7, B5-B7, C5-C7):** Power Input Pins. Apply input voltage between these pins and PGND pins. Recommend placing input decoupling capacitance directly between  $V_{IN}$  pins and PGND pins.

**TK/SS (B1):** Output Voltage Tracking and Soft-Start Pin. An internal soft-start current of 1.3µA charges the soft-start capacitor. See the Applications Information section.

**RUN (B2):** Run Control Pin. A voltage above 1.35V on this pin turns on the module. Forcing this pin below 1.1V will shut down the output. The RUN pin has a 1µA pullup current source that increases to 10µA as the RUN pin voltage reaches 1.5V and up to compliance. Therefore the pin can be left floating for normal operation. A maximum of 6V can be applied to the pin. A voltage divider can be used for a UVLO function. See the Applications Information section.

**SGND (B3, C2 and C3):** Signal Ground Pin. Return ground path for all analog and low power circuitry. Tie a single connection to PGND. See Figure 1 and Applications Information section for details.

**COMP (C1):** Current control threshold and error amplifier compensation point. The module has been internally compensated for most I/O ranges.

**EXTV<sub>CC</sub> (C4):** External Voltage Input. Bypasses the internal  $INTV_{CC}$  LDO and powers the internal circuitry and MOSFET drivers. If a 5V source is available, the internal LDO is disabled, and the power dissipation is lower, especially at higher input voltages. See the Applications Information section.

**V<sub>FB</sub>** (D1): The negative input of the error amplifier. Internally, this pin is connected to  $V_{\Omega I}$  with a 60.4k $\Omega$  precision resistor. Different output voltages can be programmed with an additional resistor between  $V_{FB}$  and SGND pins. See Applications Information section for details.



**Figure 1. LGA Package**



# Pin Functions

**PGOOD (D2):** Output Voltage Power Good Indicator. Opendrain logic output that is pulled to ground when the output voltage is not within  $\pm$ 7.5% of the regulation point.

**INTV<sub>CC</sub> (D3):** Internal 5V Regulator Output. This pin is for additional decoupling of the 5V internal regulator.

**V<sub>OUT</sub> (BANK 3: J1-J4, K1-K4, L1-L4, M1-M4):** Power Output Pins. Apply output load between these pins and PGND pins. Recommend placing output decoupling capacitance directly between these pins and PGND pins.

**SW (K6):** Switching Node of the Circuit. This pin is used to check the switching frequency. Leave pin floating. A resistor-capacitor snubber can be placed from SW to PGND to eliminate high frequency switch node ringing. See the Applications Information section.



# simplified block diagram

**Figure 2. Simplified LTM4618 Block Diagram**

### DECOUPLING REQUIREMENTS TA = 25°C. Use Figure 2 configuration.





### **OPERATION**

### **Power Module Description**

The LTM4618 is a standalone non-isolated switching mode DC/DC power supply. It can deliver up to 6A (DC current) output with few external input and output capacitors. This module provides precisely regulated output voltages programmable via external resistors from 0.8VDC to 5.0VDC over 4.5V to 26.5V input voltages. The typical application schematic is shown in Figure 21. For  $V_{IN} \leq 6V$ , connect  $V_{IN}$ , INTV $_{CC}$  and EXTV $_{CC}$  together.

The LTM4618 has an integrated constant frequency current mode regulator and built-in power MOSFET devices with fast switching speed. The typical switching frequency is 780kHz.

With current mode control and internal feedback loop compensation, the LTM4618 module has sufficient stability margins and good transient performance with a wide range of output capacitors, even with all ceramic output capacitors.

Current mode control provides cycle-by-cycle fast current limit and current foldback in a short-circuit condition. Pulling the RUN pin below 1.1V forces the controller into its shutdown state, by turning off both MOSFETs. The TK/SS pin can be used for programming the output voltage ramp and voltage tracking during start-up. See the Applications Information section.

The LTM4618 is internally compensated to be stable over all operating conditions. LTpowerCAD™ is provided for transient and stability analysis. The  $V_{FR}$  pin is used to program the output voltage with a single external resistor to ground. Multiphase operation can be easily employed with the synchronization control.

High efficiency at light loads can be accomplished with selectable Burst Mode or pulse-skipping mode operations using the MODE/PLLIN pin. Efficiency graphs are provided for light load operation in the Typical Performance Characteristics section.



The typical LTM4618 application circuit is shown in Figure 21. External component selection is primarily determined by the maximum load current and output voltage.

### **VIN to VOUT Step-Down Ratios**

There are restrictions in the maximum  $V_{IN}$  to  $V_{OUT}$  stepdown ratio that can be achieved for a given input voltage. One of the restrictions is the minimum on-time  $t_{ON(MIN)}$ , which is the smallest time duration that the LTM4618 can operate. Make sure that the operating on-time is larger than the minimum on-time as shown in the equation below. See the Thermal Considerations and Output Current Derating sections in this data sheet for the current restrictions.  $t_{ON(MIN)}$  is approximately 90ns, guardband to 110ns.

$$
\mathbf{t}_{\mathsf{ON}(\mathsf{MIN})} < \frac{\mathsf{V}_{\mathsf{OUT}}}{\mathsf{V}_{\mathsf{IN}} \bullet f}
$$

### **Output Voltage Programming**

The PWM controller has an internal 0.8V reference voltage. As shown in the Block Diagram, a 60.4k internal feedback resistor connects  $V_{OUT}$  to the  $V_{FB}$  pin. Adding a resistor  $R_{FB}$ from the  $V_{FB}$  pin to SGND programs the output voltage:

$$
V_{\text{OUT}} = 0.8 V \bullet \frac{60.4 k + R_{FB}}{R_{FB}}
$$





### **Input Capacitors**

The LTM4618 module should be connected to a low ACimpedance DC source. One 1.5µF input ceramic capacitor is included inside the module. Additional input capacitors are only needed if a large load step is required up to the 6A level. A 47µF to 100µF surface mount aluminum electrolytic bulk capacitor can be used for more input bulk capacitance. This bulk input capacitor is only needed if the input source impedance is compromised by long inductive leads, traces or not enough source capacitance. If low impedance power planes are used, then this 47µF capacitor is not needed.

For a buck converter, the switching duty-cycle can be estimated as:

$$
D = \frac{V_{OUT}}{V_{IN}}
$$

Without considering the inductor current ripple, the RMS current of the input capacitor can be estimated as:

$$
I_{\text{CIN(RMS)}} = \frac{I_{\text{OUT(MAX)}}}{\eta} \cdot \sqrt{D \cdot (1 - D)}
$$

In the above equation, η is the estimated efficiency of the power module. One 10µF ceramic input capacitor is typically rated for 2A of RMS ripple current, so the RMS input current at the worst case 6A maximum current is about 3A. If a low inductance plane is used to power the device, then two 10µF ceramic capacitors are enough for the output at 6A load and no external input bulk capacitor is required. The input RMS ripple current can be cancelled by paralleling multiple LTM4618 power modules out of phase, allowing the use of fewer input capacitors. Application Note 77 explains the details.

### **Output Capacitors**

The LTM4618 is designed for low output voltage ripple noise. The bulk output capacitors defined as  $C_{\text{OUT}}$  are chosen with low enough effective series resistance (ESR) to meet the output voltage ripple and transient requirements.  $C_{\text{OUT}}$  can be a low ESR tantalum capacitor, a low ESR polymer capacitor or ceramic capacitor. The typical output



capacitance range is from 100µF to 300µF. Additional output filtering may be required by the system designer if further reduction of output ripple or dynamic transient spikes is required. Table 4 shows a matrix of different output voltages and output capacitors to minimize the voltage droop and overshoot during a 3A/µs transient. The table optimizes the total equivalent ESR and total bulk capacitance to optimize the transient performance. Stability criteria are considered in the Table 4 matrix, and the Linear Technology µModule Power Design Tool is available for stability analysis. Multiphase operation will reduce effective output ripple as a function of the number of phases. Application Note 77 discusses this noise reduction versus output ripple current cancellation, but the output capacitance should be considered carefully as a function of stability and transient response. The Linear Technology µModule Power Design Tool can calculate the output ripple reduction as the number of implemented phases increases by N times.

### **Mode Selections and Phase-Locked Loop**

The LTM4618 can be enabled to enter high efficiency Burst Mode operation, constant-frequency pulse-skipping mode, or forced continuous conduction mode. To select the forced continuous operation, tie the MODE/PLLIN pin to ground. To select pulse-skipping mode of operation, tie the MODE/PLLIN pin to  $INTV_{CC}$ . To select Burst Mode operation, float the pin.

A phase-locked loop (PLL) is available on the LTM4618 to synchronize the internal oscillator to an external clock source that is connected to the MODE/PLLIN pin. The incoming clock should be applied before the regulator's RUN pin is enabled. The FREQ pin must be left floating when using an external clock.

### **Frequency Selection**

The switching frequency of the LTM4618's controller must be selected using a DC voltage if the MODE/PLLIN pin is not being driven by an external clock source. The FREQ pin can program the controller's operating frequency from 250kHz to 780kHz by connecting a resistor divider as shown in Figure 21. When operating below 400kHz, ensure

the inductor ripple current is at a reasonable level. The typical frequency is 780kHz, but if the minimum on-time is reached a lower frequency needs to be set to increase the turn-on time. Otherwise, a significant amount of cycle skipping can occur with correspondingly larger ripple current and voltage ripple.



**Figure 3. Relationship Between Switching Frequency and Voltage at the FREQ Pin**

### **Frequency Synchronization**

The MODE/PLLIN pin allows the LTM4618 to be synchronized to an external clock (between 250kHz to 780kHz) and the internal phase-locked loop allows the LTM4618 to lock onto input clock phase as well. When operating below 400kHz, ensure the inductor ripple current is at a reasonable level. No more than 50% of the load current is recommended. The FREQ pin has the onboard loop filter for the PLL. The incoming clock must be applied before the RUN pin is enabled. For applications powering the clock source from the LTM4618's  $INTV_{CC}$ , the RUN pin has to be enabled in order to activate  $INTV_{CC}$  for the clock source. In this situation (see Figure 22) the TK/SS pin can be used to soft-start the regulator for 100ms using  $a \approx 0.22 \mu F$  capacitor. This will allow the regulator to synchronize to the right frequency before the regulator's inductor ripple current peaks.



The LTM4618 can be synchronized from 400kHz to 780kHz with an input clock that has a high level above 2.0V and a low level below 0.8V. The 400kHz low end operation limit is put in place to limit inductor ripple current. See the Typical Applications section for synchronization examples. The LTM4618 minimum on-time is limited to about 90ns. Guardband the on-time to 110ns. The on-time can be calculated as:

$$
\mathbf{t}_{\mathsf{ON}(\mathsf{MIN})} = \frac{1}{\mathsf{F}\mathsf{R}\mathsf{E}\mathsf{Q}} \bullet \left(\frac{\mathsf{V}_{\mathsf{OUT}}}{\mathsf{V}_{\mathsf{IN}}}\right)
$$

### **Soft-Start and Tracking**

LTM4618 has the ability to either soft-start by itself with a capacitor or track the output of an external supply. When the module is configured to soft-start by itself, a capacitor should be connected to its TK/SS pin. When the module is in the shutdown state, the TK/SS pin is actively pulled to ground.

Once the RUN pin voltage is above 1.22V, the module powers up. Then a soft-start current of 1.3µA starts to charge its soft-start capacitor. Note that soft-start or tracking is achieved not by limiting the maximum output current of the controller but by controlling the output ramp voltage according to the ramp rate on the TK/SS pin. Current foldback is disabled during this phase to ensure smooth soft-start or tracking. The soft-start or tracking range is defined as the voltage range from 0V to 0.8V on the TK/SS pin. The total soft-start time can be calculated as:

$$
t_{SOFT-STAT} = \frac{0.8V \cdot C_{SS}}{1.3\mu A}
$$

Output voltage tracking can be programmed externally using the TK/SS pin. The master voltage is divided down with an external resistor divider that is the same as the slave's feedback divider to implement coincident tracking. The LTM4618 uses an accurate 60.4k resistor internally for the top feedback resistor. Figure 4 shows an example of coincident tracking.

$$
V_{OUT(SLAVE)} = \left(1 + \frac{R1}{R2}\right) \bullet V_{TRACK}
$$

V<sub>TRACK</sub> is the track ramp applied to the slave's TK/SS pin.  $V_{\text{TRACK}}$  has a control range of 0V to 0.8V. When the master's output is divided down with the same resistor values used to set the slave's output, then the slave will coincident track with the master until it reaches its final value. The master will continue to its final value from the slave's regulation point.

Ratiometric modes of tracking can be achieved by selecting different divider resistor values to change the output tracking ratio. The master output must be greater than the slave output for the tracking to work. Master and slave data inputs can be used to implement the correct resistor values for coincident or ratio tracking.



**Figure 4. Output Voltage Coincident Tracking**



**Figure 5. Coincident Tracking Characteristics**



#### **Slope Compensation**

The module has already been internally compensated for all output voltages. LTpowerCAD is available for further control loop optimization.

### **RUN Pin**

The RUN pin has a 1µA pull-up current source that will enable the device in a float condition. A voltage divider can be used to enable a UVLO function using the RUN pin. See Figure 21.

#### **Fault Conditions: Current Limit and Overcurrent Foldback**

The LTM4618 has a current mode controller, which inherently limits the cycle-by-cycle inductor current not only in steady-state operation, but also in transient.

To further limit current in the event of an overload condition, the LTM4618 provides foldback current limiting. If the output voltage falls by more than 40%, then the maximum output current is progressively lowered to about 25% of its full current limit value.

#### **Thermal Considerations and Output Current Derating**

The thermal resistances reported in the Pin Configuration section of the data sheet are consistent with those parameters defined by JESD51-12 and are intended for use with finite element analysis (FEA) software modeling tools that leverage the outcome of thermal modeling, simulation, and correlation to hardware evaluation performed on a µModule regulator package mounted to a hardware test board. The motivation for providing these thermal coefficients is found in JESD 51-12 Guidelines for Reporting and Using Electronic Package Thermal Information.

Many designers may opt to use laboratory equipment and a test vehicle such as the demo board to predict the µModule regulator's thermal performance in their application at various electrical and environmental operating conditions to compliment any FEA activities. Without FEA software, the thermal resistances reported in the Pin Configuration section are, in and of themselves, not relevant to providing guidance of thermal performance. Instead, the derating curves provided in the data sheet can be used in a manner that yields insight and guidance pertaining to one's application-usage, and can be adapted to correlate thermal performance to one's own application.

The Pin Configuration section shows four thermal coefficients explicitly defined in JESD 51-12. These coefficients are quoted or paraphrased below:

- $\cdot$   $\theta$ <sub>JA</sub>, the thermal resistance from junction to ambient, is the natural convection junction-to-ambient air thermal resistance measured in a one cubic foot sealed enclosure. This environment is sometimes referred to as "still air" although natural convection causes the air to move. This value is determined with the part mounted to a 95mm  $\times$  76mm PCB with four layers.
- $\theta$ <sub>JCbottom</sub>, the thermal resistance from junction to the bottom of the product case, is determined with all of the component power dissipation flowing through the bottom of the package. In the typical  $\mu$ Module regulator, the bulk of the heat flows out the bottom of the package, but there is always heat flow out into the ambient environment. As a result, this thermal resistance value may be useful for comparing packages but the test conditions don't generally match the user's application.
- $\theta$ <sub>JCtop</sub>, the thermal resistance from junction to top of the product case, is determined with nearly all of the component power dissipation flowing through the top of the package. As the electrical connections of the typical µModule regulator are on the bottom of the package, it is rare for an application to operate such that most of the heat flows from the junction to the top of the part. As in the case of  $\theta_{JCbottom}$ , this value may be useful for comparing packages but the test conditions don't generally match the user's application.
- $\cdot$   $\theta_{\text{JB}}$ , the thermal resistance from junction to the printed circuit board, is the junction-to-board thermal resistance where almost all of the heat flows through the bottom of the µModule regulator and into the board, and is really the sum of the  $\theta_{JCbottom}$  and the thermal resistance of the bottom of the part through the solder joints and



through a portion of the board. The board temperature is measured at specified distance from the package.

A graphical representation of the forementioned thermal resistances is given in Figure 6; blue resistances are contained within the µModule package, whereas green resistances are external to the µModule package.

As a practical matter, it should be clear to the reader that no individual or subgroup of the four thermal resistance parameters defined by JESD51-12 or provided in the Pin Configuration section replicates or conveys normal operating conditions of a µModule regulator. For example, in actual board-mounted applications, never does 100% of the device's total power loss (heat) thermally conduct exclusively through the top or exclusively through bottom of the µModule regulator—as the standard defines for  $\theta_{JChon}$  and  $\theta_{JChottom}$ , respectively. In practice, power loss is thermally dissipated in both directions away from the package—granted, in the absence of a heat sink and airflow, a majority of the heat flow is into the board.

Within the LTM4618, be aware there are multiple power devices and components dissipating power, with a consequence that the thermal resistances relative to different junctions of components or die are not exactly linear with

respect to total package power loss. To reconcile this complication without sacrificing modeling simplicity but also, not ignoring practical realities—an approach has been taken using FEA software modeling along with laboratory testing in a controlled-environment chamber to reasonably define and correlate the thermal resistance values supplied in this data sheet: (1) Initially, FEA software is used to accurately build the mechanical geometry of the LTM4618 and the specified PCB with all of the correct material coefficients along with accurate power loss source definitions; (2) this model simulates a softwaredefined JEDEC environment consistent with JESD51-12 to predict power loss heat flow and temperature readings at different interfaces that enable the calculation of the JEDEC-defined thermal resistance values; (3) the model and FEA software is used to evaluate the LTM4618 with heat sink and airflow; (4) having solved for and analyzed these thermal resistance values and simulated various operating conditions in the software model, a thorough laboratory evaluation replicates the simulated conditions with thermocouples within a controlled-environment chamber while operating the device at the same power loss as that which was simulated. The outcome of this process and due diligence yields the set of derating curves provided in this data sheet.



**Figure 6. Graphical Representation of JESD51-12 Thermal Coefficients**



The 1.5V and 3.3V power loss curves in Figures 7 and 8 can be used in coordination with the load current derating curves in Figures 9 to 16 for calculating an approximate  $\theta_{\text{JA}}$  thermal resistance for the LTM4618 with various heat sinking and air flow conditions. The power loss curves are taken at room temperature, and are increased with multiplicative factors according to the ambient temperature. These approximate factors are: 1 for 40°C; 1.05 for 50°C; 1.1 for 60°C; 1.15 for 70°C; 1.2 for 80°C; 1.25 for 90°C; 1.3 for 100°C; 1.35 for 110°C and 1.4 for 125°C. The derating curves are plotted with the output current starting at 6A and the ambient temperature at 40°C. The output voltages are 1.5V, and 3.3V. These are chosen to include the lower and higher output voltage ranges for correlating the thermal resistance. Thermal models are derived from several temperature measurements in a controlled temperature chamber along with thermal modeling analysis. The junction temperatures are monitored while ambient temperature is increased with and without air flow. The power loss increase with ambient temperature change is factored into the derating curves. The junctions are maintained at 120°C maximum while lowering output current or power with increasing ambient temperature. The decreased output current will decrease the internal module loss as ambient temperature is increased. The monitored junction temperature of 120°C minus the ambient operating temperature specifies how much module temperature rise can be allowed. As an example, in Figure 11 the load current is derated to  $\sim$ 5A at  $\sim$ 85°C with



no air flow or heat sink and the power loss for the 12V to 1.5V at 5A output is about 1.7W. The 1.7W loss is calculated with the ~1.4W room temperature loss from the 12V to 1.5V power loss curve at 5A, and the 1.2 multiplying factor at 85°C ambient. If the 85°C ambient temperature is subtracted from the 115°C junction temperature, then the difference of 30°C divided 1.7W equals a 17°C/W  $\theta_{IA}$ thermal resistance. Table 2 specifies a 16°C/W value which is very close. Table 2 and Table 3 provide equivalent thermal resistances for 1.5V and 3.3V outputs with and without air flow and heat sinking. The derived thermal resistances in Tables 2 and 3 for the various conditions can be multiplied by the calculated power loss as a function of ambient temperature to derive temperature rise above ambient, thus maximum junction temperature. Room temperature power loss can be derived from the efficiency curves in the Typical Performance Characteristics section and adjusted with the above ambient temperature multiplicative factors. The printed circuit board is a 1.6mm thick four layer board with two ounce copper for the two outer layers and one ounce copper for the two inner layers. The PCB dimensions are 95mm  $\times$  76mm. The BGA heat sink is listed in Table 3.

#### **Safety Considerations**

The LTM4618 does not provide galvanic isolation from  $V_{IN}$ to  $V_{\text{OUT}}$ . There is no internal fuse. If required, a slow blow fuse with a rating twice the maximum input current needs to be provided to protect each unit from catastrophic failure.



**Figure 7. Power Loss at 1.5V<sub>OUT</sub> Figure 8. Power Loss at 3.3V<sub>OUT</sub>** 







Figure 12. 12V<sub>IN</sub> to 1.5V<sub>OUT</sub> with **Heat Sink**



Figure 10. 5V<sub>IN</sub> to 1.5V<sub>OUT</sub> with **Heat Sink**



**Figure 13. 12VIN to 3.3VOUT without Heat Sink Figure 14. 12VIN to 3.3VOUT with** 



**Figure 11. 12VIN to 1.5VOUT without Heat Sink**



Figure 14. 12V<sub>IN</sub> to 3.3V<sub>OUT</sub> with<br>Heat Sink



**Figure 15. 24VIN to 3.3VOUT without Heat Sink**



**Figure 16. 24VIN to 3.3VOUT with Heat Sink**





#### **Table 2. 1.5V Output**



#### **Table 3. 3.3V Output**



Heat Sink Used:  $15 \times 9$  Version of Aavid #375424B000346

#### **Table 4. Output Voltage Response vs Component Matrix (Refer to Figure 21) 0A to 3A Load Step**















**Figure 19. VIN 26.5V, VOUT 3.3V, IOUT 5A, π Filter 20µF to 0.22µH Vishay (1616BZ) to 20µF CISPR22 Radiated EMI Plots**

### **EMI Section**

The LTM4618 has been evaluated for CISPR22 A and B Radiated EMI and CISPR25 Conducted EMI. The CISPR25 Conducted EMI test was performed with an input  $\pi$  filter as shown in Figure 17. An RC snubber circuit is optionally used from the SW pin to the PGND pin to improve the higher frequency attenuation and EMI limit guard band. Figure 18 shows the CISPR25 conducted emissions plot for 26.5V input to 3.3V output at 5A load. Several conditions were evaluated, and Figure 18 results are from the worst-case condition. The input  $\pi$  filter is used to attenuate the reflected noise from the regulator input, and is primarily utilized when the power regulators are closed to the input power feed to a board, like the input power connectors. If the regulator design is placed out on the center of the system board, then the input  $\pi$  filter may not be needed because all of the extra board capacitance and the inductive planes will provide filtering for reflected emissions. If the system board has noise sensitive circuitry that is powered from the same voltage rail as the regulators are, then an input  $\pi$  filter is a good idea to keep regulator noise from corrupting the noise sensitive circuitry on the system board. Figure 19 shows the CISPR22 B Radiated EMI plots. The input  $\pi$  filter is used to attenuate the reflected noise from propagating out onto the input power cables, thus possibly causing radiated EMI issues. An RC snubber circuit is optionally used from the SW pin to the PGND pin to improve the higher frequency attenuation and EMI limit guard band. A placeholder can accommodate the  $R_{\text{SNUB}}$ and C<sub>SNUB</sub> components with 1.2 $\Omega$  and 470pF. These components are probably not necessary, but can be used or adjusted to improve the radiated limit guard bands at the higher frequencies by attenuating any switch node ringing due to parasitic values in the high speed switching paths. It is important to follow the recommended layout guidelines and use good X5R or X7R ceramic capacitors to get good results.

### **Layout Checklist/Example**

The high integration of LTM4618 makes the PC board layout very simple and easy. However, to optimize its electrical and thermal performance, some layout considerations are still necessary.

- Use large PCB copper areas for high current path, including  $V_{IN}$ , PGND and  $V_{OUT}$ . It helps to minimize the PCB conduction loss and thermal stress.
- Test points can be placed on signal pin for monitoring during testing.
- Place high frequency ceramic input and output capacitors next to the  $V_{IN}$ , PGND and  $V_{OUT}$  pins to minimize high frequency noise.
- Place a dedicated power ground layer underneath the unit.
- To minimize the via conduction loss and reduce module thermal stress, use multiple vias for interconnection between top layer and other power layers.
- Do not put vias directly on the pad, unless they are capped.
- Use a separated SGND ground copper area for components connected to signal pins. Connect the SGND to PGND underneath the unit.

Figure 20 gives a good example of the recommended layout.



**Figure 20. Recommended PCB Layout (LGA Shown, for BGA Use Circle Pads)**



### typical applications



**Figure 21. Typical 6V to 26.5V Input, 2.5V at 6A Design, 500kHz Operation**



**Figure 22. Two LTM4618 Parallel, 2.5V at 12A Design**



### typical Applica tions



Figure 23. 4-Phase, Four Outputs (5V, 3.3V, 2.5V and 1.8V) with Tracking **Figure 23. 4-Phase, Four Outputs (5V, 3.3V, 2.5V and 1.8V) with Tracking**



 $2<sup>1</sup>$ 

# package photograph



**BGA Package**

### Package Description



#### **Pin Assignment Table (Arranged by Pin Function)**



### Package Description

**Please refer to<http://www.linear.com/product/LTM4618#packaging> for the most recent package drawings.**





### Package Description

**Please refer to<http://www.linear.com/product/LTM4618#packaging> for the most recent package drawings.**





### Revision History **(Revision history begins at Rev B)**







### Typical Application



**4.5V to 6V Input, 2.5V at 6A Design, 500kHz Operation**

### Related Parts







Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов;
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits,General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.



#### **Как с нами связаться**

**Телефон:** 8 (812) 309 58 32 (многоканальный) **Факс:** 8 (812) 320-02-42 **Электронная почта:** [org@eplast1.ru](mailto:org@eplast1.ru) **Адрес:** 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.