

## **Revision History 2Gb DDR2 -AS4C256M8D2 - 60 ball FBGA PACKAGE**



Alliance Memory Inc. 511 Taylor Way, San Carlos, CA 94070 TEL: (650) 610-6800 FAX: (650) 620-9211 Alliance Memory Inc. reserves the right to change products or specification without notice



## *Features*

- **-** High speed data transfer rates with system frequency up to 400 MHz
- **-** 8 internal banks for concurrent operation
- **-** 4-bit prefetch architecture
- **-** Programmable CAS Latency: 3, 4 ,5 , 6 and 7
- **-** Programmable Additive Latency:0, 1, 2, 3 , 4, 5 and 6
- **-** Write Latency = Read Latency -1
- **-** Programmable Wrap Sequence: Sequential or Interleave
- **-** Programmable Burst Length: 4 and 8
- **-** Automatic and Controlled Precharge Command
- **-** Power Down Mode
- **-** Auto Refresh and Self Refresh
- Refresh Interval: 7.8 us at  $-40^{\circ}C \leq Tcase \leq 85^{\circ}C$ , 3.9 us at  $85^{\circ}$ C < Tcase  $\leq 105^{\circ}$ C
- **-** ODT (On-Die Termination)
- **-** Weak Strength Data-Output Driver Option
- **-** Bidirectional differential Data Strobe (Single-ended datastrobe is an optional feature)
- **-** On-Chip DLL aligns DQ and DQs transitions with CK transitions
- **-** DQS can be disabled for single-ended data strobe
- **-** Read Data Strobe (RDQS) supported (x8 only)
- **-** Differential clock inputs CK and CK
- **-** JEDEC Power Supply 1.8V ± 0.1V
- **-** VDDQ =1.8V ± 0.1V
- **-** Available in 60-ball FBGA for x8 component
- **-** RoHS compliant
- **-** tRAS lockout supported

## *Description*

The AS4C256M8D2 is a eight bank DDR DRAM organized as 8 banks x 32Mbit x 8. The AS4C256M8D2 achieves high speed data transfer rates by employing a chip architecture that prefetches multiple bits and then synchronizes the output data to a system clock.

The chip is designed to comply with the following key DDR2 SDRAM features:(1) posted CAS with additive latency, (2) write latency = read latency-1, (3) On Die Termination.

All of the control, address, circuits are synchronized with the positive edge of an externally supplied clock. I/O s are synchronized with a pair of bidirectional strobes (DQS, DQS) in a source synchronous fashion.

Operating the eight memory banks in an interleaved fashion allows random access operation to occur at a higher rate than is possible with standard DRAMs. A sequential and gapless data rate is possible depending on burst length, CAS latency and speed grade of the device.

## **Table 1. Speed Grade Information**



## **Table 2. Ordering Information**





2Gb DDR2 - AS4C256M8D2

## *256MX8 DDR2 PIN CONFIGURATION*

## *<Top View>*







## *Signal Pin Description*





## **Simplified State Diagram**





## *Basic Functionality*

Read and write accesses to the DDR2 SDRAM are burst oriented; accesses start at a selected location and continue for a burst length of four or eight in a programmed sequence. Accesses begin with the registration of an Active command, which is then followed by a Read or Write command. The address bits registered coincident with the active command are used to select the bank and row to be accessed (BA0, BA1 select the bank; A0-A14 select the row). The address bits registered coincident with the Read or Write command are used to select the starting column location for the burst access and to determine if the auto precharge command is to be issued.

Prior to normal operation, the DDR2 SDRAM must be initialized. The following sections provide detailed information covering device initialization, register definition, command descriptions and device operation.

### *Power up and Initialization*

DDR2 SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation.

Power-up and Initialization Sequence

The following sequence is required for POWER UP and Initialization.

- 1. Apply power and attempt to maintain CKE below 0.2\*VDDQ and ODT<sup>\*1</sup> at a low state (all other inputs may be undefined.)
	- VDD, VDDL and VDDQ are driven from a single power converter output, AND
	- VTT is limited to 0.95V max, AND
	- Vref tracks VDDQ/2.

or

- Apply VDD before or at the same time as VDDL.
- Apply VDDL before or at the same time as VDDQ.
- Apply VDDQ before or at the same time as VTT & Vref.

at least one of these two sets of conditions must be met.

- 2. Start clock and maintain stable condition.
- 3. For the minimum of 200us after stable power and clock (CK,  $\overline{CK}$ ), then apply NOP or deselect & take CKE high.
- 4. Wait minimum of 400ns then issue precharge all command. NOP or deselect applied during 400ns period.
- 5. Issue EMRS(2) command. (To issue EMRS(2) command, provide "Low" to BA0, "High" to BA1.)
- 6. Issue EMRS(3) command. (To issue EMRS(3) command, provide "High" to BA0 and BA1.)
- 7. Issue EMRS to enable DLL. (To issue "DLL Enable" command, provide "Low" to A0, "High" to BA0 and "Low" to BA1 and A12.)
- 8. Issue a Mode Register Set command for "DLL reset". (To issue DLL reset command, provide "High" to A8 and "Low" to BA0-1)
- 9. Issue precharge all command.
- 10. Issue 2 or more auto-refresh commands.
- 11. Issue a mode register set command with low to A8 to initialize device operation. (i.e. to program operating parameters without resetting the DLL.
- 12. At least 200 clocks after step 8, EMRS OCD Default command (A9=A8= A7=1) followed by EMRS OCD Exit command (A9=A8=A7=0) must be issued with other operating parameters of EMRS.



13. The DDR2 SDRAM is now ready for normal operation.

\*1) To guarantee ODT off, VREF must be valid and a low level must be applied to the ODT pin.



## *Initialization Sequence after Power Up*

## *Programming the Mode Register*

For application flexibility, burst length, burst type, CAS latency, DLL reset function, write recovery time (tWR) are user defined variables and must be programmed with a Mode Register Set (MRS) command. Additionally, DLL disable function, driver impedance, additive CAS latency, single-ended strobe and ODT (On Die Termination) are also user defined variables and must be programmed with an Extended Mode Register Set (EMRS) command. Contents of the Mode Register (MR) or Extended Mode Registers (EMR(#)) can be altered by re-executing the MRS and EMRS Commands. If the user chooses to modify only a subset of the MRS or EMRS variables, all variables must be redefined when the MRS or EMRS commands are issued.

MRS, EMRS and Reset DLL do not affect array contents, which means reinitialization including those can be executed any time after power-up without affecting array contents.



## DDR2 SDRAM Mode Register Set (MRS)

The mode register stores the data for controlling the various operating modes of DDR2 SDRAM. It controls CAS latency, burst length, burst sequence, test mode, DLL reset, tWR and various vendor specific options to make DDR2 SDRAM useful for various applications. The default value of the mode register is not defined, therefore the mode register must be written after power-up for proper operation. The mode register is written by asserting low on  $\overline{CS}$ ,  $\overline{RAS}$ ,  $\overline{CAS}$ ,  $\overline{WE}$ , BA0 and BA1, while controlling the state of address pins A0 ~ A15. The DDR2 SDRAM should be in all bank precharge with CKE already high prior to writing into the mode register. The mode register set command cycle time (tMRD) is required to complete the write operation to the mode register. The mode register contents can be changed using the same command and clock cycle requirements during normal operation as long as all banks are in the precharge state. The mode register is divided into various fields depending on functionality. Burst length is defined by A0 ~ A2 with options of 4 and 8 bit burst lengths. The burst length decodes are compatible with DDR SDRAM. Burst address sequence type is defined by A3, CAS latency is defined by A4  $\sim$  A6. The DDR2 doesn't support half clock latency mode. A7 is used for test mode. A8 is used for DLL reset. A7 must be set to low for normal MRS operation. Write recovery time tWR is defined by A9  $\sim$  A11. Refer to the table for specific codes.



\*1 : A13 is reserved for future use and must be programmed to 0 when setting the mode register.

BA2 and A14 are not used for 512Mb, but used for 1Gb and 2Gb DDR2 SDRAMs. A15 is reserved for future usage.

\*2 : WR(write recovery for autoprecharge) min is determined by tCK max and WR max is determined by tCK min. WR in clock cycles is calculated by dividing tWR (in ns) by tCK (in ns) and rounding up a non-integer value to the next integer (WR[cycles] = tWR(ns)/tCK(ns)). The mode register must be programmed to this value. This is also used with tRP to determine tDAL.



## *DDR2 SDRAM Extended Mode Register Set*

## *EMRS(1)*

The extended mode register(1) stores the data for enabling or disabling the DLL, output driver strength, ODT value selection and additive latency. The default value of the extended mode register is not defined, therefore the extended mode register must be written after power-up for proper operation. Extended mode register(1) is written by asserting low on  $\overline{CS}$ ,  $\overline{RAS}$ ,  $\overline{CAS}$ ,  $\overline{WE}$  and high on BA0 and low on BA1, and controlling rest of pins  $A0 \sim A14$ .

The DDR2 SDRAM should be in all bank precharge with CKE already high prior to writing into the extended mode register. The mode register set command cycle time (tMRD) must be satisfied to complete the write operation to the extended mode register. Mode register contents can be changed using the same command and clock cycle requirements during normal operation as long as all banks are in the precharge state. A0 is used for DLL enable or disable. A1 is used for enabling reduced strength data-output drive. A3~A5 determines the additive latency. A2 and A6 are used for ODT value selection, A7~A9 are used for OCD control, A10 is used for  $\overline{DQS}$  disable and A11 is used for RDQS enable.

## *DLL Enable / Disable*

The DLL must be enabled for normal operation. DLL enable is required during power up initialization, and upon returning to normal operation after having the DLL disabled. The DLL is automatically disabled when entering self refresh operation and is automatically re-enabled upon exit of self refresh operation. Any time the DLL is enabled (and subsequently reset), 200 clock cycles must occur before a Read command can be issued to allow time for the internal clock to be synchronized with the external clock. Failing to wait for synchronization to occur may result in a violation of the tAC or tDQSCK parameters.



## EMRS(1) Programming



\*1 : A13 is reserved for future use and must be programmed to 0 when setting the mode register. BA2 and A14 are not used for 512Mb, but used for 1Gb and 2Gb DDR2 SDRAMs. A15 is reserved for future

use. \*2: Optional for DDR2-800





EMRS(2) Programming: \*1



\*1 : BA1 must be programmed to 0 setting the mode register during initialization.

\*2 : BA2 and A14 are not used for 512Mb, but used for 1Gb and 2Gb DDR2 SDRAMs. A15 is reserved for future usage.

### EMRS(3) Programming: Reserved\*1



\*1 : EMRS(3) is reserved for future use and all bits except BA0 and BA1 must be programmed to 0 when setting the mode register during initialization.

\*2 : BA2 and A14 are not used for 512Mb, but used for 1Gb and 2Gb DDR2 SDRAMs. A15 is reserved for future usage.



## *ODT (on-die termination)*

On Die Termination (ODT) is a feature that allows a DRAM to turn on/off termination resistance for each DQ, DQS/DQS, RDQS/RDQS and DM signal for x8 configurations via the ODT control pin. The ODT feature is designed to improve signal integrity of the memory channel by allowing the DRAM controller to independently turn on/off termination resistance for any or all DRAM devices.

The ODT function is supported for ACTIVE and STANDBY modes. ODT is turned off and not supported in SELF REFRESH mode.



Selection among sw1, sw2, and sw3 is determined by "Rtt (nominal)" in EMR. Termination included on all DQs, DM, DQS, DQS, RDQS, and RDQS pins. Switch (sw1, sw2, sw3) is enabled by ODT pin.

### **Functional representation of ODT**



## *ODT Truth Table*

The ODT Truth Table shows which of the input pins are terminated depending on the state of address bit A10and A11 in the EMRS.

To activate termination of any ofthese pins, the ODT function has to be enabled in the EMRS by address bits A6 and A2.



X=Don't Care 0=Signal Low 1=Signal High



## *DC Electrical Characteristics and Operation Conditions :*



1) Measurement Definition for Rtt(eff) :

Apply VIHac and VILac to test pin seperately, then measure current I(VIHac) and I(VILac) respectively

Rtt(eff) = (VIHac - VILac) /( I(VIHac) - I(VILac))

2) Measurement Definition for VM :

Measure voltage (VM) at test pin (midpoint) with no load:

delta VM =  $((2 * VM / V_{DDQ}) - 1)$  x 100%

#### **Symbol Parameter / Condition min. max. Units Notes** <sup>t</sup>AOND ODT turn-on delay 2 2 2  $t_{CK}$ t<sub>AON</sub> ODT turn-on  $t_{AC}$ (min)  $t_{AC}$ (max) + 0.7 | ns | 1 <sup>t</sup>AONPD ODT turn-on (Power-Down Mode)  $t_{AC}(min) + 2 \mid 2 t_{CK} + t_{AC}(max) + 1 \mid ns \mid 3$ <sup>t</sup>AOFD ODT turn-off delay 2.5 2.5 tck <sup>t</sup>AOF ODT turn-off  $t_{AC}(min)$  $t_{AC}$ (max) + 0.6 | ns | 2 <sup>t</sup>AOFPD ODT turn-off (Power-Down Mode)  $t_{AC}(min) + 2 \mid 2.5 t_{CK} + t_{AC}(max) + 1 \mid ns \mid 3$ <sup>t</sup>ANPD ODT to Power Down Mode Entry Latency | 3 | X  $t_{CK}$  4 <sup>t</sup>AXPD ODT Power Down Exit Latency | 8  $t_{CK}$  4

## *AC Electrical Characteristics and Operation Conditions : For speed 800*

1) ODT turn on time min. is when the device leaves high impedance and ODT resistance begins to turn on. ODT turn on time max. is when the ODT resistance is fully on. Both are measured from  $t_{\text{A}\text{O}ND}$ .

2) ODT turn off time min. is when the device stars to turn-off ODT resistance. ODT turn off time max. is when the bus is in high impedance. Both are measured from  $t_{\text{AOFD}}$ .

3) For Standard Active Power-down - with MRS A12 ="0" - the non power-down timings ( t<sub>AOND</sub>, t<sub>AON</sub>, t<sub>AOFD</sub> and t<sub>AOF</sub>) apply

4) t<sub>ANPD</sub> and t<sub>AXPD</sub> define the timing limit when either Power Down Mode Timings (t<sub>AONPD</sub>, t<sub>AOFPD</sub>) or Non-Power Down Mode timings (tAOND, tAOFD) have to be applied.





#### ODT Timing for Active / Standby (Idle) Mode and Standard Acti ve Power-Down Mode



## ODT Timing for Precha rge Power-Down and Lo w Power Power-Down Mode

<sup>3)</sup> ODT turn off time min. (t<sub>AOF,min</sub>) is when the device starts to turn off the ODT resistance.ODT turn off time max. (t<sub>AOF,max</sub>) is when the bus is in high impedance. Both are measured from tAOFD.



### *Bank Activate Command*

The Bank Activate command is issued by holding  $\overline{CAS}$  and  $\overline{WE}$  high with  $\overline{CS}$  and  $\overline{RAS}$  low at the rising edge of the clock. The bank addresses of BA0 - BA2 are used to select the desired bank. The row addresses A0 through A14 are used to determine which row to activate in the selected bank for x8 organised components.

The Bank Activate command must be applied before any Read or Write operation can be executed. Immediately after the bank active command, the DDR2 SDRAM can accept a read or write command (with or without Auto-Precharge) on the following clock cycle. If a R/W command is issued to a bank that has not satisfied the tRCDmin specification, then additive latency must be programmed into the device to delay the R/W command which is internally issued to the device. The additive latency value must be chosen to assure tRCDmin is satisfied. Additive latencies of 0,1,2,3,4,5 and 6 are supported.

Once a bank has been activated, it must be precharged before another Bank Activate command can be applied to the same bank. The bank active and precharge times are defined as tRAS and tRP respectively. The minimum time interval between successive Bank Activate commands to the same bank is determined (tRC). The minimum time interval between Bank Active commands, to any other bank, is the Bank A to Bank B delay time (tRRD).



Bank Activate Command Cycle:  $tRCD = 3$ ,  $AL = 2$ ,  $tRP = 3$ ,  $tRRD = 2$ 



## *Read and Write Commands and Access Modes*

After a bank has been activated, a read or write cycle can be executed. This is accomplished by setting RAS high, CS and CAS low at the clock's rising edge. WE must also be defined at this time to determine whether the access cycle is a read operation ( $\overline{WE}$  high) or a write operation ( $\overline{WE}$  low). The DDR2 SDRAM provides a wide variety of fast access modes. The boundary of the burst cycle is restricted to specific segments of the page length.

A new burst access must not interrupt the previous 4 bit burst operation in case of BL = 4 setting. Therefore the minimum  $\overline{CAS}$  to  $\overline{CAS}$  delay (tCCD) is a minimum of 2 clocks for read or write cycles.

For 8 bit burst operation ( $BL = 8$ ) the minimum  $\overline{CAS}$  to  $\overline{CAS}$  delay (tCCD) is 4 clocks for read or write cycles. Burst interruption is allowed with 8 bit burst operation. For details see the "Burst Interrupt" - Section of this datasheet.



## **Read Burst Timing Example : (CL = 3, AL = 0, RL = 3, BL = 4)**



## **Posted CAS**

Posted CAS operation is supported to make command and data bus efficient for sustainable bandwidths in DDR2 SDRAM. In this operation, the DDR2 SDRAM allows a Read or Write command to be issued immediately after the RAS bank activate command (or any time during the RAS to CAS delay time, tRCD, period). The command is held for the time of the Additive Latency (AL) before it is issued inside the device. The Read Latency (RL) is the sum of AL and the CAS latency (CL). Therefore if a user chooses to issue a Read/Write command before the tRCDmin, then AL greater than 0 must be written into the EMRS. The Write Latency (WL) is always defined as RL - 1 (Read Latency -1) where Read Latency is defined as the sum of Additive Latency plus CAS latency (RL=AL+CL). If a user chooses to issue a Read command after the tRCDmin period, the Read Latency is also defined as  $RL = AL + CL$ .

### **Read followed by a write to the same bank, Activate to Read delay < tRCDmin: AL = 2 and CL = 3, RL = (AL + CL) = 5, WL = (RL -1) = 4, BL = 4**



**Read followed by a write to the same bank, Activate to Read delay < tRCDmin: AL = 2 and CL = 3, RL = (AL + CL) = 5, WL = (RL -1) = 4, BL = 8**



![](_page_18_Picture_0.jpeg)

Read followed by a write to the same bank, Activate to Read delay > tRC Dmin:  $AL = 1, CL = 3, RL = 4, WL = 3, BL = 4$ 

![](_page_18_Figure_3.jpeg)

![](_page_19_Picture_0.jpeg)

## *Burst Mode Operation*

Burst mode operation is used to provide a constant flow of data to memory locations ( write cycle ), or from memory locations ( read cycle ). The parameters that define how the burst mode will operate are burst sequence and burst length. The DDR2 SDRAM supports 4 bit and 8 bit burst modes only. For 8 bit burstmode, full interleave address ordering is supported, however, sequential address ordering is nibble based for ease of implementation. The burst length is programmable and defined by the addresses A0 ~ A2 of the MRS. The burst type, either sequential or interleaved, is programmable and defined by the address bit 3 (A3) of the MRS. Seamless burst read or write operations are supported. Interruption of a burst read or write operation is prohibited, when burst length = 4 is programmed. For burst interruption of a read or write burst when burst length = 8 is used, see the "Burst Interruption" section of this datasheet. A Burst Stop command is not supported on DDR2 SDRAM devices.

![](_page_19_Picture_118.jpeg)

### *Burst Length and Sequence*

Note: 1) Page length is a function of I/O organization and column addressing.

2) Order of burst access for sequential addressing is "nibble-based" and therefore different from SDR or DDR components.

![](_page_20_Picture_0.jpeg)

## **Burst Read Command**

The Burst Read command is initiated by having  $\overline{CS}$  and  $\overline{CAS}$  low while holding  $\overline{RAS}$  and  $\overline{WE}$  high at the rising edge of the clock. The address inputs determine the starting column address for the burst. The delay from the start of the command until the data from the first cell appears on the outputs is equal to the value of the read latency (RL). The data strobe output (DQS) is driven low one clock cycle before valid data (DQ) is driven onto the data bus. The first bit of the burst is synchronized with the rising edge of the data strobe (DQS). Each subsequent data-out appears on the DQ pin in phase with the DQS signal in a source synchronous manner. The RL is equal to an additive latency (AL) plus CAS latency (CL). The CL is defined by the Mode Register Set (MRS). The AL is defined by the Extended Mode Register Set (EMRS).

### **Basic Burst Read Timing**

![](_page_20_Figure_5.jpeg)

**Burst Read Operation: RL = 5 (AL = 2, CL = 3, BL = 4)** 

![](_page_20_Figure_7.jpeg)

![](_page_21_Picture_0.jpeg)

**Burst Read Operation: RL = 3 (AL = 0, CL = 3, BL = 8)** 

![](_page_21_Figure_3.jpeg)

Burst Read followed by Burst Write :  $RL = 5$ ,  $WL = (RL - 1) = 4$ ,  $BL = 4$ 

![](_page_21_Figure_5.jpeg)

The minimum time from the burst read command to the burst write command is defined by a read-to-write turn-around time, which is BL/2 + 2 clocks.

![](_page_22_Picture_0.jpeg)

![](_page_22_Picture_1.jpeg)

![](_page_22_Figure_2.jpeg)

Seamless Burst Read Operation :  $RL = 5$ ,  $AL = 2$ ,  $CL = 3$ ,  $BL = 4$ 

The seamless burst read operation is supported by enabling a read command at every BL / 2 number of clocks. This operation is allowed regardless of same or different banks as long as the banks are activated.

![](_page_22_Figure_5.jpeg)

**Seamless Burst Read Operation : RL = 3, AL = 0, CL = 3, BL = 8 (non interrupting)** 

The seamless, non interrupting 8-bit burst read operation is supported by enabling a read command at every BL / 2 number of clocks. This operation is allowed regardless of same or different banks as long as the banks are activated.

![](_page_23_Picture_0.jpeg)

## **Burst Write Command**

The Burst Write command is initiated by having  $\overline{CS}$ ,  $\overline{CAS}$  and  $\overline{WE}$  low while holding  $\overline{RAS}$  high at the rising edge of the clock. The address inputs determine the starting column address. Write latency (WL) is defined by a read latency (RL) minus one and is equal to (AL + CL -1). A data strobe signal (DQS) should be driven low (preamble) one clock prior to the WL. The first data bit of the burst cycle must be applied to the DQ pins at the first rising edge of the DQS following the preamble. The tDQSS specification must be satisfied for write cycles. The subsequent burst bit data are issued on successive edges of the DQS until the burst length is completed. When the burst has finished, any additional data supplied to the DQ pins will be ignored. The DQ signal is ignored after the burst write operation is complete. The time from the completion of the burst write to bank precharge is named "write recovery time" (tWR) and is the time needed to store the write data into the memory array. tWR is an analog timing parameter (see the AC table in this specification) and is not the programmed value for WR in the MRS.

### **Basic Burst Write Timing**

![](_page_23_Figure_5.jpeg)

**Burst Write Operation : RL = 5 (AL = 2, CL = 3), WL = 4, BL = 4** 

![](_page_23_Figure_7.jpeg)

![](_page_24_Picture_0.jpeg)

**Burst Write Operation : RL = 3 (AL = 0, CL = 3), WL = 2, BL = 4** 

![](_page_24_Figure_3.jpeg)

**Burst Write followed by Burst Read : RL = 5 (AL = 2, CL = 3), WL = 4, tWTR = 2, BL = 4** 

![](_page_24_Figure_5.jpeg)

The minimum number of clocks from the burst write command to the burst read command is

(CL - 1) +BL/2 + tWTR

where tWTR is the write-to-read turn-around time tWTR expressed in clock cycles. The tWTR is not a write recovery time (tWR) but the time required to transfer 4 bit write data from the input buffer into sense amplifiers in the array.

![](_page_25_Picture_0.jpeg)

![](_page_25_Figure_2.jpeg)

Seamless Burst Write Operation: RL=5, WL=4, BL=4

The seamless burst write operation is supported by enabling a write command every BL / 2 number of clocks. This operation is allowed regardless of same or different banks as long as the banks are activated.

![](_page_25_Figure_5.jpeg)

Seamless Burst Write Operation: RL=3, WL=2, BL=8, noninterrupting

The seamless, non interrupting 8-bit burst write operation is supported by enabling a write command at every BL / 2 number of clocks. This operation is allowed regardless of same or different banks as long as the banks are activated.

![](_page_26_Picture_0.jpeg)

## *Write Data Mask*

One write data mask input (DM) for x8 components are supported on DDR2 SDRAMs, consistent with the implementation on DDR SDRAMs.

It has identical timings on write operations as the data bits, and though used in a uni-directional manner, is internally loaded identically to data bits to insure matched system timing. Data mask is not used during read cycles. If DM is high during a write burst coincident with the write data, the write data bit is not written to the memory. For x8 components the DM function is disabled, when RDQS / RDQS are enabled by EMRS.

## *Write Data Mask Timing*

![](_page_26_Figure_6.jpeg)

**Burst Write Operation with Data Mask : RL = 3 (AL = 0, CL = 3), WL = 2, tWR = 3 , BL = 4** 

![](_page_26_Figure_8.jpeg)

![](_page_27_Picture_0.jpeg)

## **Burst Interruption**

Interruption of a read or write burst is prohibited for burst length of 4 and only allowed for burst length of 8 under the following conditions:

- 1. A Read Burst of 8 can only be interrupted by another Read command. Read burst interruption by a Write or Precharge Command is prohibited.
- 2. A Write Burst of 8 can only be interrupted by another Write command. Write burst interruption by a Read or Precharge Command is prohibited.
- 3. Read burst interrupt must occur exactly two clocks after the previous Read command. Any other Read burst interrupt timings are prohibited.
- 4. Write burst interrupt must occur exactly two clocks after the previous Write command. Any other Read burst interrupt timings are prohibited.
- 5. Read or Write burst interruption is allowed to any bank inside the DDR2 SDRAM.
- 6. Read or Write burst with Auto-Precharge enabled is not allowed to be interrupted.
- 7. Read burst interruption is allowed by a Read with Auto-Precharge command.
- 8. Write burst interruption is allowed by a Write with Auto-Precharge command.
- 9. All command timings are referenced to burst length set in the mode register. They are not referenced to the actual burst. For example, Minimum Read to Precharge timing is AL + BL/2 where BL is the burst length set in the mode register and not the actual burst (which is shorter because of interrupt). Minimum Write to Precharge timing is WL + BL/ 2 + tWR, where tWR starts with the rising clock after the un-interrupted burst end and not form the end of the actual burst end.

![](_page_27_Figure_13.jpeg)

### **Read Burst Interrupt Timing Example : (CL = 3, AL = 0, RL = 3, BL = 8)**

![](_page_28_Picture_0.jpeg)

Write Burst Interrupt Timing Example :  $( CL = 3, AL = 0, WL = 2, BL = 8)$ 

![](_page_28_Figure_3.jpeg)

![](_page_29_Picture_0.jpeg)

![](_page_29_Picture_1.jpeg)

## **Precharge Command**

The Precharge Command is used to precharge or close a bank that has been activated. The Precharge Command is triggered when  $\overline{CS}$ ,  $\overline{RAS}$  and  $\overline{WE}$  are low and  $\overline{CAS}$  is high at the rising edge of the clock. The Precharge Command can be used to precharge each bank independently or all banks simultaneously. Four address bits A10, BA2, BA1 and BA0 are used to define which bank to precharge when the command is issued.

### **Bank Selection for Precharge by Address Bits**

![](_page_29_Picture_227.jpeg)

![](_page_29_Picture_228.jpeg)

### **Burst Read Operation Followed by a Precharge**

The following rules apply as long as the tRTP timing parameter - Internal Read to Precharge Command delay time - is less or equal two clocks, which is the case for operating frequencies less or equal 266 Mhz (DDR2 400 speed sorts):

Minimum Read to Precharge command spacing to the same bank = AL + BL/2 clocks. For the earliest possible precharge, the precharge command may be issued on the rising edge which is "Additive Latency (AL) + BL/2 clocks" after a Read Command, as long as the minimum tRAS timing is satisfied.

A new bank active command may be issued to the same bank if the following two conditions are satisfied simultaneously:

(1) The RAS precharge time (tRP) has been satisfied from the clock at which the precharge begins.

(2) The RAS cycle time (tRCmin) from the previous bank activation has been satisfied.

For operating frequencies higher than 266 MHz, tRTP becomes > 2 clocks and one additional clock cycle has to be added for the minimum Read to Precharge command spacing, which now becomes AL + BL/2 + 1 clocks.

![](_page_30_Picture_0.jpeg)

Burst Read Operation Followed by Precharge: RL =  $4$  (AL =  $1$ , CL = 3), BL =  $4$ , tRTP <=  $2$  clocks

![](_page_30_Figure_3.jpeg)

Burst Read Operation Followed by Precharge:  $RL = 4$  ( $AL = 1$ ,  $CL = 3$ ),  $BL = 8$ , tRTP <= 2 clocks

![](_page_30_Figure_5.jpeg)

![](_page_31_Picture_0.jpeg)

![](_page_31_Figure_2.jpeg)

Burst Read operation Followed by Precharge: RL=5(AL=2, CL=3), BL=4, tRTP<=2 clocks

![](_page_31_Figure_4.jpeg)

![](_page_31_Figure_5.jpeg)

![](_page_32_Picture_0.jpeg)

![](_page_32_Figure_2.jpeg)

Burst Read Operation Followed by Precharge: RL=4, (AL=0, CL=4), BL=8, tRTP>2 clocks

![](_page_33_Picture_0.jpeg)

### **Burst Write followed by Precharge**

Minimum Write to Precharge command spacing to the same bank = **WL + BL/2 + tWR**. For write cycles, a delay must be satisfied from the completion of the last burst write cycle until the Precharge command can be issued. This delay is known as a write recovery time (t WR ) referenced from the completion of the burst write to the Precharge command. No Precharge command should be issued prior to the tWR delay, as DDR2 SDRAM does not support any burst interrupt by a Precharge command. tWR is an analog timing parameter (see the AC table in this datasheet) and is not the programmed value for tWR in the MRS.

![](_page_33_Figure_4.jpeg)

**Burst Write followed by Precharge : WL = (RL - 1) = 3, BL = 4, tWR = 3** 

![](_page_33_Figure_6.jpeg)

![](_page_33_Figure_7.jpeg)

![](_page_34_Picture_1.jpeg)

## Auto-Precharge Operation

B efore a new row in an active bank can be opened, the active bank mus t be precharged using either the P recharge Command or the Auto-Precharge function. When a Read or a Write Command is given to the DDR2 SDRAM, the CAS timing accepts one extra address, column address A10, to allow the active bank to automatically begin precharge at the earliest possible moment during the burst read or write cycle. If A10 is low when the Read or Write Command is issued, then normal Read or Write burst operation is executed and the bank remains active at the completion of the burst sequence. If A10 is high when the Read or Write Command is issued, then the Auto-Precharge function is enabled. During Auto-Precharge, a Read Command will execute as normal with the exception that the active bank will begin to precharge internally on the rising edge which is CAS Latency (CL) clock cycles before the end of the read burst. Auto-Precharge is also implemented for Write C ommands.T he precharge operation engaged by the Auto-P recharge command will not begin until the last data of the write burst sequence is properly stored in the memory array. This feature allows the precharge operation to be partially or completely hidden during burst read cycles (dependent upon CAS Latency) thus improving system performance for random data access. The RAS lockout circuit internally delays the P recharge operation until the array restore operation has been completed so that the Auto-P recharge command may be is sued with any read or write command.

### B urs t R ead with Auto-P recharge

If A10 is high when a Read Command is issued, the Read with Auto-Precharge function is engaged. The DDR 2 SDR AM starts an Auto-Precharge operation on the rising edge which is  $(AL + BL/2)$  cycles later from the Read with AP command if tRAS (min) and tRTP are satisfied. If tRAS (min) is not satisfied at the edge, the start point of Auto-Precharge operation will be delayed until tRAS (min) is satisfied. If tRTP (min) is not satisfied at the edge, the start point of Auto-precharge operation will be delayed until tRTP (min) is satisfied. In case the internal precharge is pushed out by tRTP, tRP starts at the point where the internal precharge happens (not at the next rising clock edge after this event). So for  $BL = 4$  the minimum time from Read with Auto-P recharge to the next Activate command becomes  $AL + tRTP + tRP$ . For  $BL = 8$  the time from R ead with Auto-P recharge to the next Activate command is  $AL + 2 + tRTP + tRP$ . Note that both parameters tRTP and tR P have to be rounded up to the next integer value. In any event internal precharge does not s tart earlier than two clocks after the last 4-bit prefetch.

A new bank active (command) may be issued to the same bank if the following two conditions are satisfied simultaneously:

- (1) The  $\overline{RAS}$  precharge time (tRP) has been satisfied from the clock at which the Auto-P recharge begins.
- (2) The  $\overline{RAS}$  cycle time (tRC) from the previous bank activation has been satisfied.

![](_page_35_Picture_0.jpeg)

B urs t R ead with A uto-P rec harge followed by an ac tivation to the S ame B ank (tR C L imit)

 $RL = 5$  (AL = 2, CL = 3), BL = 4, tRTP <= 2 clocks

![](_page_35_Figure_4.jpeg)

Burst Read with Auto-Precharge followed by an Activation to the Same Bank (tRAS Limit):

 $RL = 5$  ( $AL = 2$ ,  $CL = 3$ ),  $BL = 4$ ,  $tRTP \le 2$  clocks

![](_page_35_Figure_7.jpeg)

![](_page_36_Picture_0.jpeg)

Burst Read with Auto-Precharge followed by an Activation to the Same Bank:

RL=4(AL=1, CL=3), BL=8, tRTP<=2 clocks

![](_page_36_Figure_4.jpeg)

Burst Read with Auto-Precharge followed by an Activation to the Same Bank:

T0 T1 T2 T3 T4 T5 T6 T7 T8 CK, CK  $\ddot{\phantom{a}}$  $\begin{matrix} \begin{matrix} \text{NOP} \end{matrix} & \begin{matrix} \text{A} & \text{NP} \end{matrix} & \begin{matrix} \text{A} & \text{B} \end{matrix} \\ \begin{matrix} \text{A} & \text{C} \end{matrix} & \begin{matrix} \text{A} & \text{A} \end{matrix} \end{matrix}$ <code>NOP</code>  $\setminus$  <code>NOP</code>  $\setminus$  <code>NOP</code>  $\setminus$  <code>NOP</code>  $\setminus$  <code>NOP</code>  $\setminus$  <code>Bank</code>  $CMD \quad Posted CAS \setminus \quad NOP \quad \setminus \quad NOP$ NOP R E AD w/AP  $A10 = "high"$  $AL + tRTP + tRP$ Auto-P recharge B egins DQS , DQS  $AL = 1$   $CL = 3$  $R^{\prime}$  = 4 ÷ DQ  $\mathsf{Dout}$  A0  $\mathsf{\Lambda}\mathsf{Dout}$  A1  $\mathsf{\Lambda}\mathsf{Dout}$  A2  $\mathsf{\Lambda}\mathsf{Dout}$  A tR TP tR P B R -AP4133 firs t 4-bit prefetch

RL=4(AL=1, CL=3), BL=4, tRTP>2 clocks

![](_page_37_Picture_0.jpeg)

Burst Write with Auto-Precharge

If A10 is high when a Write Command is issued, the Write with Auto-P recharge function is engaged. The DDR 2 SDR AM automatically begins precharge operation after the completion of the write burst plus the write recovery time delay (WR), programmed in the MRS register, as long as tRAS is satisfied. The bank undergoing Auto-P recharge from the completion of the write burst may be reactivated if the following two conditions are satisfied.

(1) The last data-in to bank activate delay time (tDAL =  $WR + tRP$ ) has been satisfied.

(2) T he R AS cycle time (tR C ) from the previous bank activation has been satisfied.

In DDR 2 SDR AMs the write recovery time delay (WR) has to be programmed into the MRS mode register. As long as the analog tWR timing parameter is not violated, WR can be programmed be tween 2 and 6 clock cycles. Minimum Write to Activate command spacing to the same bank =  $WL + BL/2 + tDAL$ .

E xamples :

Burst Write with Auto-Precharge (tRC Limit) : WL = 2, tDAL = 6 (WR = 3, tRP = 3), BL = 4

![](_page_37_Figure_9.jpeg)

![](_page_38_Picture_0.jpeg)

![](_page_38_Figure_2.jpeg)

Burst Write with Auto-Precharge (WR+tRP Limit): WL=4, tDAL=6(WR=3, tRP=3), BL=4

![](_page_39_Picture_0.jpeg)

### **Concurrent Auto-Precharge**

DDR2 devices support the "concurrent Auto-Precharge" feature. A read with Auto-Precharge enabled, or a write with Auto-Precharge enabled, may be followed by any command to the other bank, as long as that command does not interrupt the read or write data transfer, and all other related limitations (e.g. contention between Read data and Write data must be avoided externally and on the internal data bus.

The minimum delay from a read or write command with Auto-Precharge enabled, to a command to a different bank, is summarized in the table below. As defined, the WL = RL - 1 for DDR2 devices which allows the command gap and corresponding data gaps to be minimized.

![](_page_39_Picture_110.jpeg)

![](_page_40_Picture_0.jpeg)

## **Refresh**

SDRAMs require a refresh of all rows in any rolling 64 ms interval. Each refresh is generated in one of two ways : by an explicit Auto-Refresh command, or by an internally timed event in Self-Refresh mode. Dividing the number of device rows into the rolling 64 ms interval defined the average refresh interval tREFI, which is a guideline to controller for distributed refresh timing. For example, a 512Mbit DDR2 SDRAM has 8192 rows resulting in a tREFI of 7,8 µs.

## **Auto-Refresh Command**

Auto-Refresh is used during normal operation of the DDR2 SDRAMs. This command is nonpersistent, so it must be issued each time a refresh is required. The refresh addressing is generated by the internal refresh controller. This makes the address bits "Don't Care" during an Auto-Refresh command. The DDR2 SDRAM requires Auto-Refresh cycles at an average periodic interval of tREFI (maximum).

When  $\overline{\text{CS}}$ , RAS and  $\overline{\text{CAS}}$  are held low and  $\overline{\text{WE}}$  high at the rising edge of the clock, the chip enters the Auto-Refresh mode. All banks of the SDRAM must be precharged and idle for a minimum of the Precharge time  $(t_{RP})$  before the Auto-Refresh Command can be applied. An internal address counter supplies the addresses during the refresh cycle. No control of the external address bus is required once this cycle has started.

When the refresh cycle has completed, all banks of the SDRAM will be in the precharged (idle) state. A delay between the Auto-Refresh Command and the next Activate Command or subsequent Auto-Refresh Command must be greater than or equal to the Auto-Refresh cycle time  $(t_{\text{RFC}})$ .

To allow for improved efficiency in scheduling and switching between tasks, some flexibility in the absolute refresh interval is provided. A maximum of eight Auto-Refresh commands can be posted to any given DDR2 SDRAM, meaning that the maximum absolute interval between any Auto-Refresh command and the next Auto-Refresh command is 9 \* tREFI.

![](_page_40_Figure_9.jpeg)

![](_page_41_Picture_0.jpeg)

## *Self-Refresh Command*

The Self-Refresh command can be used to retain data, even if the rest of the system is powered down. When in the Self-Refresh mode, the DDR2 SDRAM retains data without external clocking.

The DDR2 SDRAM device has a built-in timer to accommodate Self-Refresh operation. The Self-Refresh Command is defined by having  $\overline{CS}$ ,  $\overline{RAS}$ ,  $\overline{CAS}$  and CKE held low with  $\overline{WE}$  high at the rising edge of the clock. ODT must be turned off before issuing Self Refresh command, by either driving ODT pin low or using EMRS command. Once the command is registered, CKE must be held low to keep the device in Self-Refresh mode. When the DDR2 SDRAM has entered Self-Refresh mode, all of the external control signals, except CKE, are disabled. The clock is internally disabled during Self-Refresh Operation to save power. The user may change the external clock frequency or halt the external clock one clock after Self-Refresh entry is registered, how-ever, the clock must be restarted and stable before the device can exit Self-Refresh operation.

Once Self-Refresh Exit command is registered, a delay equal or longer than the tXSNR or tXSRD must be satisfied before a valid command can be issued to the device. CKE must remain high for the entire Self-Refresh exit period (tXSNR or tXSRD) for proper operation. NOP or DESELECT commands must be registered on each positive clock edge during the Self-Refresh exit interval. Since the ODT function is not supported during Self-Refresh operation, ODT has to be turned off before entering Self-Refresh Mode (tAOFD) and can be turned on again when the tXSRD timing is satisfied.

![](_page_41_Figure_6.jpeg)

![](_page_42_Picture_1.jpeg)

## **Power-Down**

Power-down is synchronously entered when CKE is registered low along with NOP or Deselect command. No read or write operation may be in progress when CKE goes low. These operations are any of the following: read burst or write burst and recovery. CKE is allowed to go low while any of other operations such as row activation, precharge or autoprecharge, mode register or extended mode register command time, or auto refresh is in progress. The DLL should be in a locked state when power-down is entered. Otherwise DLL should be reset after exiting power-down mode for proper read operation.

If power-down occurs when all banks are precharged, this mode is referred to as *Precharge Power-down*; if power-down occurs when there is a row active in any bank, this mode is referred to as *Active Power-down*. For *Active Power-down* two different power saving modes can be selected within the MRS register, address bit A12. When A12 is set to "low" this mode is referred as "standard active power-down mode" and a fast power-down exit timing defined by the tXARD timing parameter can be used. When A12 is set to "high" this mode is referred as a power saving "low power active power-down mode". This mode takes longer to exit from the power-down mode and the tXARDS timing parameter has to be satisfied.

Entering power-down deactivates the input and output buffers, excluding CK,  $\overline{CK}$ , ODT and CKE. Also the DLL is disabled upon entering precharge power-down or slow exit active power-down, but the DLL is kept enabled during fast exit active power-down. In power-down mode, CKE low and a stable clock signal must be maintained at the inputs of the DDR2 SDRAM, and all other input signals are "Don't Care". Power-down duration is limited by 9 times tREFI of the device.

The power-down state is synchronously exited when CKE is registered high (along with a NOP or Deselect command). A valid, executable command can be applied with power-down exit latency, tXP, tXARD or tXARDS, after CKE goes high. Power-down exit latencies are defined in the AC spec table of this data sheet.

### **Power-Down Entry**

*Active Power-down mode* can be entered after an activate command. *Precharge Power-down* mode can be entered after a precharge, precharge-all or internal precharge command. It is also allowed to enter powermode after an Auto-Refresh command or MRS / EMRS command when tMRD is satisfied.

*Active Power-down mode* entry is prohibited as long as a Read Burst is in progress, meaning CKE should be kept high until the burst operation is finished. Therefore Active Power-Down mode entry after a Read or Read with Auto-Precharge command is allowed after RL + BL/2 is satisfied.

*Active Power-down mode* entry is prohibited as long as a Write Burst and the internal write recovery is in progress. In case of a write command, active power-down mode entry is allowed when WL + BL/2 + tWTR is satisfied.

In case of a write command with auto-precharge, power-down mode entry is allowed after the internal precharge command has been executed, which is WL + BL/2 + WR starting from the write with auto-precharge command. In case the DDR2 SDRAM enters the *Precharge Power-down* mode*.*

![](_page_43_Picture_0.jpeg)

![](_page_43_Figure_2.jpeg)

Active Power-Down Mode Entry and Exit after an Activate Command

![](_page_43_Figure_4.jpeg)

Active Power-Down Mode Entry and Exit after a Read Burst:  $RL = 4$  (AL = 1, CL = 3), BL = 4

![](_page_44_Picture_0.jpeg)

![](_page_44_Figure_2.jpeg)

Acti ve Power-Down Mode Entry and Exit after a Write Burst:  $WL = 2$ , tWTR = 2, BL = 4

## Precharge Power Down Mode Entry and Exit

![](_page_44_Figure_5.jpeg)

![](_page_45_Picture_0.jpeg)

## **No Operation Command**

The No Operation Command should be used in cases when the SDRAM is in a idle or a wait state. The purpose of the No Operation Command is to prevent the SDRAM from registering any unwanted commands between operations. A No Operation Command is registered when  $\overline{CS}$  is low with  $\overline{RAS}$ ,  $\overline{CAS}$ , and WE held high at the rising edge of the clock. A No Operation Command will not terminate a previous operation that is still executing, such as a burst read or write cycle.

## **Deselect Command**

The Deselect Command performs the same function as a No Operation Command. Deselect Command occurs when  $\overline{CS}$  is brought high, the  $\overline{RAS}$ ,  $\overline{CAS}$ , and  $\overline{WE}$  signals become don't care.

## **Input Clock Frequency Change**

During operation the DRAM input clock frequency can be changed under the following conditions:

a) During Self-Refresh operation

b) DRAM is in precharged power-down mode and ODT is completely turned off.

The DDR2-SDRAM has to be in precharged power-down mode and idle. ODT must be allready turned off and CKE must be at a logic "low" state. After a minimum of two clock cycles after tRP and tAOFD have been satisfied the input clock frequency can be changed. A stable new clock frequency has to be provided, before CKE can be changed to a "high" logic level again. After tXP has been satisfied a DLL RESET command via EMRS has to be issued. During the following DLL re-lock period of 200 clock cycles, ODT must remain off. After the DLL-re-lock period the DRAM is ready to operate with the new clock frequency.

Clock Frequency Change in Precharge Power Down Mode

![](_page_45_Figure_12.jpeg)

![](_page_46_Picture_0.jpeg)

## **Asynchronous CKE Low Event**

DRAM requires CKE to be maintained "high" for all valid operations as defined in this data sheet. If CKE asynchronously drops "low" during any valid operation DRAM is not guaranteed to preserve the contents of the memory array. If this event occurs, the memory controller must satisfy a time delay (tdelay) before turning off the clocks. Stable clocks must exist at the input of DRAM before CKE is raised "high" again. The DRAM must be fully re-initialized as described the the initialization sequence starting with step 4. The DRAM is ready for normal operation after the initialization sequence. The minimum time clocks needs to be ON after CKE asynchronously drops low (the  $t_{delay}$  timing parameter) is equal to tIS + tCK + tIH.

![](_page_46_Figure_4.jpeg)

## Asynchronous CK E Low E vent

![](_page_47_Picture_0.jpeg)

## **Command Truth Table**

![](_page_47_Picture_233.jpeg)

NOTE 1 All DDR2 SDRAM commands are defined by states of  $\overline{CS}$ ,  $\overline{RAS}$ ,  $\overline{CAS}$ ,  $\overline{WE}$  and CKE at the rising edge of the clock. NOTE 2 Bank addresses BA0, BA1, BA2 (BA) determine which bank is to be operated upon. For (E)MRS BA selects an (Extended) Mode Register.

NOTE 3 Burst reads or writes at BL=4 cannot be terminated or interrupted. See sections "Reads interrupted by a Read" and "Writes interrupted by a Write" in section 2.6 for details.

NOTE 4 The Power Down Mode does not perform any refresh operations. The duration of Power Down is therefore limited by the refresh requirements outlined in section 2.9.

NOTE 5 The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh. See section 2.4.4.

NOTE 6 "X" means "H or L (but a defined logic level)"

NOTE 7 Self refresh exit is asynchronous.

NOTE 8 VREF must be maintained during Self Refresh operation.

NOTE 9 BAx and Axx refers to the MSBs of bank addresses and addresses, respectively, per device density.

![](_page_48_Picture_1.jpeg)

![](_page_48_Picture_246.jpeg)

![](_page_48_Picture_247.jpeg)

NOTE 13 The Power Down does not perform any refresh operations. The duration of Power Down Mode is therefore limited by the refresh requirements outlined in Refresh command section.

NOTE 14 "X" means "don't care (including floating around VREF)" in Self Refresh and Power Down. However ODT must be driven HIGH or LOW in Power Down if the ODT function is enabled (Bit A2 or A6 set to "1" in EMR(1) ).

NOTE 15 VREF must be maintained during Self Refresh operation.

#### **DM truth table**

![](_page_48_Picture_248.jpeg)

![](_page_49_Picture_0.jpeg)

### **Absolute maximum DC ratings**

![](_page_49_Picture_225.jpeg)

NOTE 1 Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability

NOTE 2 Storage Temperature is the case surface temperature on the center/top side of the DRAM. For the measurement conditions, please refer to JESD51-2 standard.

NOTE 3 When VDD and VDDQ and VDDL are less than 500 mV, Vref may be equal to or less than 300 mV.

## **AC & DC operating conditions**

Operation or timing that is not specified is illegal, and after such an event, in order to guarantee proper operation, the DRAM must be powered down and then restarted through the speechified initialization sequence before normal operation can continue.

### **Recommended DC operating conditions (SSTL\_1.8)**

![](_page_49_Picture_226.jpeg)

NOTE 1 There is no specific device VDD supply voltage requirement for SSTL\_18 compliance. However under all conditions VDDQ must be less than or equal to VDD.

NOTE 2 The value of VREF may be selected by the user to provide optimum noise margin in the system. Typically the value of VREF is expected to be about 0.5 x VDDQ of the transmitting device and VREF is expected to track variations in VDDQ.

NOTE 3 Peak to peak ac noise on VREF may not exceed  $+/-2$  % VREF(dc).

NOTE 4 VTT of transmitting device must track VREF of receiving device.

NOTE 5 VDDQ tracks with VDD, VDDL tracks with VDD. AC parameters are measured with VDD, VDDQ and VDDDL tied together

![](_page_50_Picture_0.jpeg)

Measurement Definition for VM: Measure voltage (VM) at test pin (midpoint) with no load.

$$
VM = \left(\begin{array}{cc} 2 \times Vm \\ \hline VDDQ & -1 \end{array}\right) \times 100\%
$$

#### **Input DC logic level**

![](_page_50_Picture_221.jpeg)

#### **Input AC logic level**

![](_page_50_Picture_222.jpeg)

#### **AC input test conditions**

![](_page_50_Picture_223.jpeg)

NOTE 1 Input waveform timing is referenced to the input signal crossing through the  $V_{IHIL(AC)}$  level applied to the device under test.

NOTE 2 The input signal minimum slew rate is to be maintained over the range from  $V_{REF}$  to  $V_{IH(ac)}$  min for rising edges and the range from  $V_{REF}$  to  $V_{IL(ac)}$  max for falling edges as shown in the below figure.

NOTE 3 AC timings are referenced with input waveforms switching from VIL(ac) to VIH(ac) on the positive transitions and VIH(ac) to VIL(ac) on the negative transitions.

![](_page_50_Figure_13.jpeg)

#### **AC input test signal waveform**

![](_page_51_Picture_0.jpeg)

## **AC & DC operating conditions (cont'd)**

![](_page_51_Picture_288.jpeg)

#### **Differential input AC logic level**

![](_page_51_Figure_5.jpeg)

NOTE 1 VID(AC) specifies the input differential voltage |VTR -VCP | required for switching, where VTR is the true input signal (such as CK, DQS, LDQS or UDQS) and  $V_{CP}$  is the complementary input signal (such as  $\overline{CK}$ ,  $\overline{DQS}$ ,  $\overline{LDQS}$  or  $\overline{UDQS}$ ). The minimum value is equal to V  $_{\text{H}(AC)}$  - V  $_{\text{H}(AC)}$ .

NOTE 2 The typical value of  $V_{IX(AC)}$  is expected to be about 0.5 x VDDQ of the transmitting device and  $V_{IX(AC)}$  is expected to track variations in VDDQ.  $V_{IX(AC)}$  indicates the voltage at which differential input signals must cross.

#### **Differential signal levels**

#### **Dif ferential AC output parameters**

![](_page_51_Picture_289.jpeg)

NOTE 1 The typical value of  $V_{OX(AC)}$  is expected to be about 0.5 x VDDQ of the transmitting device and  $V_{\text{OX}(AC)}$  is expected to track variations in VDDQ. Vo $x_{\text{AX}(AC)}$  indicates the voltage at which differential output signals must cross.

### **Overshoot/undershoot specification**

#### **AC overshoot/undershoot specification for address and control pins:**

![](_page_51_Picture_290.jpeg)

![](_page_51_Picture_291.jpeg)

NOTE 1 The maximum requirements for peak amplitude were reduced from 0.9V to 0.5V. Register vendor data sheets will specify the maximum over/undershoot induced in specific RDIMM applications. DRAM vendor data sheets will also specify the maximum overshoot/undershoot that their DRAM can tolerate. This will allow the RDIMM supplier to understand whether the DRAM can tolerate the overshoot that the register will induce in the specific RDIMM application.

![](_page_52_Picture_0.jpeg)

## **AC & DC operating conditions (cont'd)**

![](_page_52_Figure_3.jpeg)

**AC overshoot and undershoot definition for address and control pins**

 **AC overshoot/undershoot specification for clock, data, strobe, and mask pins: DQ, (U/L/R)DQS, (U/L/R)DQS, DM, CK, CK**

![](_page_52_Picture_179.jpeg)

### **AC overshoot and undershoot definition for clock, data, strobe, and mask pins**

Power and ground clamps are required on the following input only pins:

- a) BA0-BAx e) WE
- b) A0-Axx f) CS
- c) RAS g) ODT
- d) CAS h) CKE

![](_page_53_Picture_0.jpeg)

## **AC & DC operating conditions (cont'd)**

### **V-I characteristics for input-only pins with clamps**

![](_page_53_Picture_219.jpeg)

#### **Output buffer characteristics**

#### **Output AC test conditions**

![](_page_53_Picture_220.jpeg)

#### **Output DC current drive**

![](_page_53_Picture_221.jpeg)

NOTE 1  $V_{DDQ} = 1.7$  V;  $V_{OUT} = 1420$  mV.  $(V_{OUT} - V_{DDQ})/I_{OH}$  must be less than 21 for values of  $V_{OUT}$  between  $V_{DDQ}$  and  $V<sub>DDO</sub> - 280$  mV.

NOTE 2  $V_{DDQ} = 1.7 V$ ;  $V_{OUT} = 280$  mV.  $V_{OUT}/I_{OL}$  must be less than 21 for values of  $V_{OUT}$  between 0 V and 280 mV.

NOTE 3 The dc value of  $V_{REF}$  applied to the receiving device is set to  $V_{TT}$ 

NOTE 4 The values of I<sub>OH(dc)</sub> and I<sub>OL(dc)</sub> are based on the conditions given in Notes 1 and 2. They are used to test device drive current capability to ensure V<sub>IH</sub> min plus a noise margin and V<sub>IL</sub> max minus a noise margin are delivered to an SSTL\_18 receiver. The actual current values are derived by shifting the desired driver operating point (see Section 3.3 of JESD8-15A) along a 21 load line to define a convenient driver current for measurement.

![](_page_54_Picture_0.jpeg)

### Table 1. **Full Strength Default Pulldown Driver Characteristics**

|             | Pulldow n Current (mA) |                                         |                                          |                     |  |  |
|-------------|------------------------|-----------------------------------------|------------------------------------------|---------------------|--|--|
| Voltage (V) | Minimum (23.4 Ohms)    | <b>Nominal Default</b><br>Low (18 ohms) | <b>Nominal Default</b><br>High (18 ohms) | Maximum (12.6 Ohms) |  |  |
| 0.2         | 8.5                    | 11.3                                    | 11.8                                     | 15.9                |  |  |
| 0.3         | 12.1                   | 16.5                                    | 16.8                                     | 23.8                |  |  |
| 0.4         | 14.7                   | 21.2                                    | 22.1                                     | 31.8                |  |  |
| 0.5         | 16.4                   | 25.0                                    | 27.6                                     | 39.7                |  |  |
| 0.6         | 17.8                   | 28.3                                    | 32.4                                     | 47.7                |  |  |
| 0.7         | 18.6                   | 30.9                                    | 36.9                                     | 55.0                |  |  |
| 0.8         | 19.0                   | 33.0                                    | 40.9                                     | 62.3                |  |  |
| 0.9         | 19.3                   | 34.5                                    | 44.6                                     | 69.4                |  |  |
| 1.0         | 19.7                   | 35.5                                    | 47.7                                     | 75.3                |  |  |
| 1.1         | 19.9                   | 36.1                                    | 50.4                                     | 80.5                |  |  |
| 1.2         | 20.0                   | 36.6                                    | 52.6                                     | 84.6                |  |  |
| 1.3         | 20.1                   | 36.9                                    | 54.2                                     | 87.7                |  |  |
| 1.4         | 20.2                   | 37.1                                    | 55.9                                     | 90.8                |  |  |
| 1.5         | 20.3                   | 37.4                                    | 57.1                                     | 92.9                |  |  |
| 1.6         | 20.4                   | 37.6                                    | 58.4                                     | 94.9                |  |  |
| 1.7         | 20.6                   | 37.7                                    | 59.6                                     | 97.0                |  |  |
| 1.8         |                        | 37.9                                    | 60.9                                     | 99.1                |  |  |
| 1.9         |                        |                                         |                                          | 101.1               |  |  |

Figure 1. **DDR2 Default Pulldown Characteristics for Full Strength Driver**

![](_page_54_Figure_5.jpeg)

![](_page_55_Picture_0.jpeg)

### Table 2. **Full Strength Default Pullup Driver Characteristics**

|             | Pullup Current (mA) |                                         |                                          |                     |  |  |
|-------------|---------------------|-----------------------------------------|------------------------------------------|---------------------|--|--|
| Voltage (V) | Minimum (23.4 Ohms  | <b>Nominal Default</b><br>Low (18 ohms) | <b>Nominal Default</b><br>High (18 ohms) | Maximum (12.6 Ohms) |  |  |
| 0.2         | $-8.5$              | $-11.1$                                 | $-11.8$                                  | $-15.9$             |  |  |
| 0.3         | $-12.1$             | $-16.0$                                 | $-17.0$                                  | $-23.8$             |  |  |
| 0.4         | $-14.7$             | $-20.3$                                 | $-22.2$                                  | $-31.8$             |  |  |
| 0.5         | $-16.4$             | $-24.0$                                 | $-27.5$                                  | $-39.7$             |  |  |
| 0.6         | $-17.8$             | $-27.2$                                 | $-32.4$                                  | $-47.7$             |  |  |
| 0.7         | $-18.6$             | $-29.8$                                 | $-36.9$                                  | $-55.0$             |  |  |
| 0.8         | $-19.0$             | $-31.9$                                 | $-40.8$                                  | $-62.3$             |  |  |
| 0.9         | $-19.3$             | $-33.4$                                 | $-44.5$                                  | $-69.4$             |  |  |
| 1.0         | $-19.7$             | $-34.6$                                 | $-47.7$                                  | $-75.3$             |  |  |
| 1.1         | $-19.9$             | $-35.5$                                 | $-50.4$                                  | $-80.5$             |  |  |
| 1.2         | $-20.0$             | $-36.2$                                 | $-52.5$                                  | $-84.6$             |  |  |
| 1.3         | $-20.1$             | $-36.8$                                 | $-54.2$                                  | $-87.7$             |  |  |
| 1.4         | $-20.2$             | $-37.2$                                 | $-55.9$                                  | $-90.8$             |  |  |
| 1.5         | $-20.3$             | $-37.7$                                 | $-57.1$                                  | $-92.9$             |  |  |
| 1.6         | $-20.4$             | $-38.0$                                 | $-58.4$                                  | $-94.9$             |  |  |
| 1.7         | $-20.6$             | $-38.4$                                 | $-59.6$                                  | $-97.0$             |  |  |
| 1.8         |                     | $-38.6$                                 | $-60.8$                                  | $-99.1$             |  |  |
| 1.9         |                     |                                         |                                          | $-101.1$            |  |  |

Figure 2. **DDR2 Default Pullup Characteristics for Full Strength Output Driver**

![](_page_55_Figure_5.jpeg)

![](_page_56_Picture_0.jpeg)

## *DDR2 SDRAM Default Output Driver V-I Characteristics*

DDR2 SDRAM output driver characteristics are defined for full strength default operation as selected by the EMRS1 bits A7-A9 = '111'. Figures 1 and 2 show the driver characteristics graphically, and tables 1 and 2 show the same data in tabular format suitable for input into simulation tools. The driver characteristics evaluation conditions are:

Nominal Default 25°C (T case), VDDQ = 1.8V, typical process Minimum 85°C (T case), VDDQ = 1.7 V, slow - slow process Maximum  $0^{\circ}$ C (T case), VDDQ = 1.9V, fast - fast process

## *Default Output Driver Characteristic Curves Notes:*

- 1) The full variation in driver current from minimum to maximum process, temperature, and voltage will lie within the outer bounding lines of the V-I curve of figures 1 and 2.
- 2) It is recommended that the "typical" IBIS V-I curve lie within the inner bounding lines of the V-I curves of figures 1 and 2.

![](_page_56_Picture_239.jpeg)

### Table 3. **Full Strength Calibrated Pulldown Driver Characteristics**

#### Table 4. **Full Strength Calibrated Pullup Driver Characteristics**

![](_page_56_Picture_240.jpeg)

![](_page_57_Picture_1.jpeg)

## *DDR2 SDRAM Calibrated Output Driver V-I Characteristics*

Tables 3 and 4 show the data in tabular format suitable for input into simulation tools. The nominal points represent a device at exactly 18 ohms. The nominal low and nominal high values represent the range that can be achieved with a maximum 1.5 ohm step size with no calibration error at the exact nominal conditions only (i.e. perfect calibration procedure, 1.5 ohm maximum step size guaranteed by specification). Real system calibration error needs to be added to these values.

It must be understood that these V-I curves as represented here or in supplier IBIS models need to be adjusted to a wider range as a result of any system calibration error. Since this is a system specific phenomena, it cannot be quantified here. The values in the calibrated tables represent just the DRAM portion of uncertainty while looking at one DQ only. If the calibration procedure is used, it is possible to cause the device to operate outside the bounds of the default device characteristics tables and figures.

In such a situation, the timing parameters in the specification cannot be guaranteed. It is solely up to the system application to ensure that the device is calibrated between the minimum and maximum default values at all times. If this can't be guaranteed by the system calibration procedure, re-calibration policy, and uncertainty with DQ to DQ variation, then it is recommended that only the default values be used.

The nominal maximum and minimum values represent the change in impedance from nominal low and high as a result of voltage and temperature change from the nominal condition to the maximum and minimum conditions. If calibrated at an extreme condition, the amount of variation could be as much as from the nominal minimum to the nominal maximum or vice versa. The driver characteristics evaluation conditions are:

Nominal 25 $^{\circ}$ C (T case), VDDQ = 1.8 V, typical process Nominal Low and Nominal High 25°C (T case), VDDQ = 1.8 V, any process Nominal Minimum  $85^{\circ}$ C (T case), VDDQ = 1.7 V, any process Nominal Maximum  $0^{\circ}$ C (T case), VDDQ = 1.9 V, any process

![](_page_58_Picture_0.jpeg)

## *IDD Specifications for DDR2-800*

## (VDDQ=1.8V+/-0.1V; VDD=1.8V+/-0.1V)

![](_page_58_Picture_226.jpeg)

![](_page_59_Picture_0.jpeg)

## **AC & DC operating conditions(cont'd)**

### **IDD specification parameters and test conditions**

(IDD values are for full operating range of Voltage and Temperature, Notes 1 - 6)

![](_page_59_Picture_192.jpeg)

![](_page_60_Picture_0.jpeg)

## **AC & DC operating conditions(cont'd)**

### **IDD specification parameters and test conditions**

(IDD values are for full operating range of Voltage and Temperature, Notes 1 - 6)

![](_page_60_Picture_154.jpeg)

![](_page_61_Picture_0.jpeg)

### **IDD specification parameters and test conditions**

### (IDD values are for full operating range of Voltage and Temperature, Notes 1 - 6)

![](_page_61_Picture_300.jpeg)

### **IDD testing parameters**

For purposes of IDD testing, the parameters in the IDD testing parameters table are to be utilized

#### **IDD testing parameters**

![](_page_61_Picture_301.jpeg)

![](_page_62_Picture_0.jpeg)

# **AC & DC operating conditions(cont'd)**

## **Detailed IDD7**

The detailed timings are shown below for IDD7. Changes will be required if timing parameter changes are made to the specification. Legend:  $A =$  Active;  $RA =$  Read with Autoprecharge;  $D =$  Deselect

### **IDD7: Operating Current: All Bank Interleave Read operation**

All banks are being interleaved at minimum tRC(IDD) without violating tRRD(IDD) and tFAW(IDD) using a burst length of 4. Control and address bus inputs are STABLE during DESELECTs. IOUT = 0 mA

### **Timing Patterns for x8 devices**

-DDR2-800 all bins: A0 RA0 D A1 RA1 D A2 RA2 D A3 RA3 D D D A4 RA4 D A5 RA5 D A6 RA6 D A7 RA7 D D D

## **Input/output capacitance**

![](_page_62_Picture_153.jpeg)

![](_page_63_Picture_0.jpeg)

AC Characteristics (AC operating conditions unless otherwise noted)

![](_page_63_Picture_216.jpeg)

![](_page_64_Picture_0.jpeg)

![](_page_64_Picture_274.jpeg)

![](_page_65_Picture_0.jpeg)

![](_page_65_Picture_192.jpeg)

![](_page_66_Picture_0.jpeg)

### **Notes for Electrical Characteristics & AC Timing**

- 1. Input slew rate is 1 V/ns and AC timings are guarantedd for linear signal transitions. For other slew rates see the derating tables on the next pages.
- 2. The CK /  $\overline{\text{CK}}$  input reference level (for timing reference to CK /  $\overline{\text{CK}}$ ) is the point at which CK and  $\overline{\text{CK}}$  cross:the DQS / DQS input reference level is the crosspoint when in differential strobe mode; the input reference level for signals other than CK/CK, or DQS / DQS is VREF
- 3. Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE =  $0.2 \times$ VDDQ is recognized as LOW.
- 4. The output timing reference voltage level is VTT.
- 5. Min (tCL, tCH) refers to the smaller of the actual clock low time and the actual clock high time as provided to the device (i.e. this value can be greater than the minimum specification limits for tCL and tCH.
- 6. For input frequency change during DRAM operation.
- 7.  $t_{HZ}$  and  $t_{LZ}$  transitions occur in the same access time windows as valid data transitions. These parameters are not referred to a specific voltage level, but specify when the device is no longer driving (HZ), or begins driving (LZ).
- 8. These parameters guarantee device timing, but they are not necessarily tested on each device.
- 9. The specific requirement is that DQS and DQS be valid (HIGH, LOW, or some point on a valid transition) on or before this CK edge. A valid transition is defined as monotonic and meeting the input slew rate specifications of the device. When no writes were previously in progress on the bus, DQS will be transitioning from Hi-Z to logic LOW. If a previous write was in progress, DQS could be HIGH, LOW, or transitioning from HIGH to LOW at this time, depending on tposs. When programmed in differential strobe mode, DQS is always the logic complement of DQS except when both are in high-Z.
- 10. The maximum limit for this parameter is not a device limit. The device operate with a greater value for this parameter, but system performance (bus turnaround) degrades accordingly.
- 11. A maximum of eight Auto-Refresh commands can be posted to any given DDR2 SDRAM device. (Note : tRFC depends on DRAM density)
- 12. For each of the terms, if not allready an integer, round to the next highest integer. tCK refers to the application clock period. WR refers to the WR parameter stored in the MRS.
- 13. tWTR is at least two clocks independent of operation frequency.
- 14. User can choose two different active power-down modes for additional power saving via MRS address bit A12. In "standard active power-down mode" (MRS, A12 = "0") a fast power-down exit timing tXARD can be used. In "low active power-down mode" (MRS, A12 ="1") a slow power-down exit timing tXARDS has to be satisfied.
- 15. Timings are guaranteed with command / address input slew rate of 1.0 V/ns.
- 16. Timings are guaranteed with data / mask input slew rate of 1.0 V/ns.
- 17. Timings are guaranteed with CK /CK differential slew rate 2.0 V/ns, and DQS/DQS ( and RDQS/RDQS) differential slew rate 2.0 V/ns in differential strobe mode.
- 18. If refresh timing or tDS / tDH is violated, data corruption may occur and the data must be re-written with valid data before a valid READ can be executed.
- 19. In all circumstances, tXSNR can be satisfied using tXSNR = tRFC + 10 ns.
- 20. The tRCD timing parameter is valid for both activate command to read or write command with and without Auto-Precharge. Therefore a separate parameter tRAP for activate command to read or write command with Auto-Precharge is not neccessary anymore.
- 21. tRAS(max) is calculated from the maximum amount of time a DDR2 device can operate without a Refresh command which is equal to 9 \* tREFI.

![](_page_67_Picture_1.jpeg)

## Reference Loads, Slew Rates and Slew Rate Derating

## Reference Load for Timing Measurements

The figure represents the timing reference load used in defining the relevant timing parameters of the device. It is not intended to either a precise representation of the typical system environment nor a depiction of the actual load presented by a production tester. System designers will use IBIS or other simulation tools to correlate the timing reference load to a system environment. This load circuit is also used for output slew rate measurements.

![](_page_67_Figure_5.jpeg)

### Slew Rate Measurements Output Slew Rate

Output slew rate is characterized under the test conditions as shown in the figure below

![](_page_67_Figure_8.jpeg)

Output slew rate for falling and rising edges is measured between VTT - 250 mV and VTT + 250 mV for single ended signals. For differential signals (e.g. DQS - DQS) output slew rate is measured between DQS -  $\overline{DQS}$  = - 500 mV and DQS -  $\overline{DQS}$  = + 500 mV. Output slew rate is guaranteed by design, but is not necessarilty tested on each device.

### Input Slew Rate

Input slew for single ended signals is measured from dc-level to ac-level from VREF to VIH(AC), min for rising and from VREF to VIL(AC), min or falling edges.

For differential signals (e.g. CK -  $\overline{CK}$ ) slew rate for rising edges is measured from CK -  $\overline{CK}$  = -250 mV to CK - $\overline{CK}$  = +500 mV (250 mV to -500 mV for falling edges). Test conditions are the same as for timing measurements.

![](_page_68_Picture_0.jpeg)

*Package Dimension (x8) 60-Ball Fine Pitch Ball Grid Array Outline*

![](_page_68_Figure_3.jpeg)

![](_page_69_Picture_0.jpeg)

## PART NUMBERING SYSTEM

![](_page_69_Picture_172.jpeg)

![](_page_69_Picture_4.jpeg)

Alliance Memory, Inc. 511 Taylor Way, San Carlos, CA 94070 Tel: 650-610-6800 Fax: 650-620-9211 www.alliancememory.com

Copyright © Alliance Memory All Rights Reserved

© Copyright 2007 Alliance Memory, Inc. All rights reserved. Our three-point logo, our name and Intelliwatt are trademarks or registered trademarks of Alliance. All other brand and product names may be the trademarks of their respective companies. Alliance reserves the right to make changes to this document and its products at any time without notice. Alliance assumes no responsibility for any errors that may appear in this document. The data contained herein represents Alliance's best data and/or estimates at the time of issuance. Alliance reserves the right to change or correct this data at any time, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information in this product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide, any quarantee or warranty to any user or customer. Alliance does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to the sale and/or use of Alliance products including liability or warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in Alliance's Terms and Conditions of Sale (which are available from Alliance). All sales of Alliance products are made exclusively according to Alliance's Terms and Conditions of Sale. The purchase of products from Alliance does not convey a license under any patent rights, copyrights; mask works rights, trademarks, or any other intellectual property rights of Alliance or third parties. Alliance does not authorize its products for use as critical components in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of Alliance products in such life-supporting systems implies that the manufacturer assumes all risk of such use and agrees to indemnify Alliance against all claims arising from such use.

![](_page_70_Picture_0.jpeg)

Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов;
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits,General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.

![](_page_70_Picture_19.jpeg)

### **Как с нами связаться**

**Телефон:** 8 (812) 309 58 32 (многоканальный) **Факс:** 8 (812) 320-02-42 **Электронная почта:** [org@eplast1.ru](mailto:org@eplast1.ru) **Адрес:** 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.