

# **CY7C1518KV18 CY7C1520KV18**

# 72-Mbit DDR-II SRAM Two-Word Burst Architecture

### <span id="page-0-1"></span>**Features**

- 72-Mbit density  $(4M \times 18, 2M \times 36)$
- 333 MHz clock for high bandwidth
- Two-word burst for reducing address bus frequency
- Double data rate (DDR) interfaces (data transferred at 666 MHz) at 333 MHz
- Two input clocks (K and  $\overline{K}$ ) for precise DDR timing ❐ SRAM uses rising edges only
- Two input clocks for output data (C and  $\overline{C}$ ) to minimize clock skew and flight time mismatches
- Echo clocks (CQ and  $\overline{CQ}$ ) simplify data capture in high speed systems
- Synchronous internally self-timed writes
- DDR II operates with 1.5 cycle read latency when DOFF is asserted HIGH
- Operates similar to DDR-I device with 1 cycle read latency when DOFF is asserted LOW
- 1.8 V core power supply with HSTL inputs and outputs
- Variable drive HSTL output buffers
- Expanded HSTL output voltage  $(1.4 V-V<sub>DD</sub>)$ ❐ Supports both 1.5 V and 1.8 V IO supply
- Available in 165-ball fine pitch ball grid array (FBGA) package  $(13 \times 15 \times 1.4 \text{ mm})$
- Offered in both Pb-free and non Pb-free packages
- JTAG 1149.1 compatible Test Access Port
- Phase-locked loop (PLL) for accurate data placement

### <span id="page-0-2"></span>**Configurations**

CY7C1518KV18 – 4M × 18 CY7C1520KV18 – 2M × 36

### <span id="page-0-3"></span>**Functional Description**

The CY7C1518KV18, and CY7C1520KV18 are 1.8 V synchronous pipelined SRAM equipped with DDR II architecture. The DDR II consists of an SRAM core with advanced synchronous peripheral circuitry and a 1-bit burst counter. Addresses for read and write are latched on alternate rising edges of the input (K) clock. Write data is registered on the rising edges of both K and  $\overline{K}$ . Read data is driven on the rising edges of C and C if provided, or on the rising edge of K and K if C/C are not provided. On CY7C1518KV18 and CY7C1520KV18, the burst counter takes in the least significant bit of the external address and bursts two 18-bit words in the case of CY7C1518KV18 and two 36-bit words in the case of CY7C1520KV18 sequentially into or out of the device.

Asynchronous inputs include an output impedance matching input (ZQ). Synchronous data outputs (Q, sharing the same physical pins as the data inputs D) are tightly matched to the two output echo clocks CQ/CQ, eliminating the need for separately capturing data from each individual DDR SRAM in the system design. Output data clocks (C/C) enable maximum system clocking and data synchronization flexibility.

All synchronous inputs pass through input registers controlled by the K or  $\overline{K}$  input clocks. All data outputs pass through output registers controlled by the C or C (or K or K in a single clock domain) input clocks. Writes are conducted with on-chip synchronous self-timed write circuitry.

For a complete list of related documentation, click [here](http://www.cypress.com/?rID=35412
).

### <span id="page-0-0"></span>**Selection Guide**



**Cypress Semiconductor Corporation** • 198 Champion Court • San Jose, CA 95134-1709 • 408-943-2600 Document Number: 001-00437 Rev. \*V Revised December 6, 2017





## **Logic Block Diagram – CY7C1518KV18**

## **Logic Block Diagram – CY7C1520KV18**





### **Contents**







### <span id="page-3-0"></span>**Pin Configurations**

The pin configurations for CY7C1518KV18, and CY7C1520KV18 follow. [\[1\]](#page-3-1)



# **Figure 1. 165-ball FBGA (13 × 15 × 1.4 mm) pinout**

#### **CY7C1520KV18 (2M × 36)**



**Note**

<span id="page-3-1"></span>1. NC/144M and NC/288M are not connected to the die and can be tied to any voltage level.



## <span id="page-4-0"></span>**Pin Definitions**









### <span id="page-5-0"></span>**Functional Overview**

The CY7C1518KV18, and CY7C1520KV18 are synchronous pipelined Burst SRAMs equipped with a DDR interface, which operates with a read latency of one and a half cycles when DOFF pin is tied HIGH. When DOFF pin is set LOW or connected to  $V_{SS}$  the device behaves in DDR-I mode with a read latency of one clock cycle.

Accesses are initiated on the rising edge of the positive input clock (K). All synchronous input timing is referenced from the rising edge of the input clocks  $(K \text{ and } K)$  and all output timing is referenced to the rising edge of the output clocks (C/ $\overline{C}$ , or  $\overline{K}/\overline{K}$ when in single clock mode).

All synchronous data inputs (D $_{\rm [X:0]}$ ) pass through input registers controlled by the rising edge of the input clocks (K and K). All synchronous data outputs (Q<sub>[x:0]</sub>) pass through output register<u>s</u> controlled by the rising edge of the output clocks (C/C, or K/K when in single clock mode).

All synchronous control (R/ $\overline{W}$ ,  $\overline{LD}$ ,  $\overline{BWS}_{[0:X]}$ ) inputs pass through input registers controlled by the rising edge of the input clock  $(K)$ .

CY7C1518KV18 is described in the following sections. The same basic descriptions apply to CY7C1520KV18.

### <span id="page-5-1"></span>**Read Operations**

The CY7C1518KV18 is organized internally as a two arrays of 2M × 18. Accesses are completed in a burst of 2 sequential 18-bit data words. Read operations are initiated by asserting  $R/\overline{W}$ HIGH and LD LOW at the rising edge of the positive input clock (K). The address presented to address inputs is stored in the read address register and the least significant bit of the address is presented to the burst counter. The burst counter increments the address in a linear fashion. Following the next K clock rise, the corresponding 18-bit word of data from this address location is driven onto the  $Q_{[17:0]}$  using C as the output timing reference. On the subsequent rising edge of C the next 18-bit data word from the address location generated by the burst counter is driven onto the  $Q_{[17:0]}$ . The requested data is valid 0.45 ns from the rising edge of the output clock (C or C, or K and K when in single clock mode, 250 MHz, and 300 MHz device). To maintain the internal logic, each read access must be allowed to complete. Read accesses can be initiated on every rising edge of the positive input clock (K).

When read access is deselected, the CY7C1518KV18 first completes the pending read transactions. Synchronous internal circuitry automatically tristates the output following the next rising edge of the positive output clock (C). This enables for a transition between devices without the insertion of wait states in a depth expanded memory.

### <span id="page-5-2"></span>**Write Operations**

Write operations are initiated by asserting R/W LOW and LD LOW at the rising edge of the positive input clock (K). The address presented to address inputs is stored in the write address register and the least significant bit of the address is presented to the burst counter. The burst counter increments the address in a linear fashion. On the following K clock rise, the data presented to  $D_{[17:0]}$  is latched and stored into the 18-bit write data register, provided BWS<sub>[1:0]</sub> are both asserted active. On the subsequent rising edge of the Negative Input Clock (K) the information presented to  $D_{[17:0]}$  is also stored into the write data register, provided BWS $_{[1:0]}$  are both asserted active. The 36 bits of data are then written into the memory array at the specified location. Write accesses can be initiated on every rising edge of the positive input clock (K). Doing so pipelines the data flow such that 18 bits of data can be transferred into the device on every rising edge of the input clocks (K and K).

When the write access is deselected, the device ignores all inputs after the pending write operations have been completed.



#### <span id="page-6-0"></span>**Byte Write Operations**

Byte write operations are supported by the CY7C1518KV18. A write operation is initiated as described in the [Write Operations](#page-5-2) section. The bytes that are written are determined by  $BWS<sub>0</sub>$  and BWS<sub>1</sub>, which are sampled with each set of 18-bit data words. Asserting the appropriate Byte Write Select input during the data portion of a write latches the data being presented and writes it into the device. Deasserting the Byte Write Select input during the data portion of a write enables the data stored in the device for that byte to remain unaltered. This feature is used to simplify read, modify, or write operations to a byte write operation.

#### <span id="page-6-1"></span>**Single Clock Mode**

The CY7C1518KV18 is used with a single clock that controls both the input and output registers. In this mode, the device recognizes only a single pair of input clocks (K and K) that control both the input and output registers. This operation is identical to the operation if the device had zero skew between the K/K and C/C clocks. All timing parameters remain the same in this mode. To use this mode of operation, the user must tie C and C HIGH at power on. This function is a strap option and not alterable during device operation.

#### <span id="page-6-2"></span>**DDR Operation**

The CY7C1518KV18 enables high-performance operation through high clock frequencies (achieved through pipelining) and DDR mode of operation. The CY7C1518KV18 requires a single No Operation (NOP) cycle during transition from a read to a write cycle. At higher frequencies, some applications may require a second NOP cycle to avoid contention.

If a read occurs after a write cycle, address and data for the write are stored in registers. The write information must be stored because the SRAM cannot perform the last word write to the array without conflicting with the read. The data stays in this register until the next write cycle occurs. On the first write cycle after the read(s), the stored data from the earlier write is written into the SRAM array. This is called a posted write.

If a read is performed on the same address on which a write is performed in the previous cycle, the SRAM reads out the most current data. The SRAM does this by bypassing the memory array and reading the data from the registers.

#### <span id="page-6-3"></span>**Depth Expansion**

Depth expansion requires replicating the  $\overline{LD}$  control signal for each bank. All other control signals can be common between banks as appropriate.

#### <span id="page-6-4"></span>**Programmable Impedance**

An external resistor, RQ, must be connected between the ZQ pin on the SRAM and  $V_{SS}$  to allow the SRAM to adjust its output driver impedance. The value of RQ must be 5x the value of the intended line impedance driven by the SRAM. The allowable range of RQ to guarantee impedance matching with a tolerance of ±15% is between 175  $\Omega$  and 350  $\Omega$ , with V<sub>DDQ</sub> = 1.5 V. The output impedance is adjusted every 1024 cycles upon power up to account for drifts in supply voltage and temperature.

#### <span id="page-6-5"></span>**Echo Clocks**

Echo clocks are provided on the DDR II to simplify data capture on high speed systems. Two echo clocks are generated by the DDR II. CQ is referenced with respect to C and CQ is referenced with respect to C. These are free running clocks and are synchronized to the output clock of the DDR II. In single clock mode, CQ is generated with respect to K and CQ is generated with respect to K. The timing for the echo clocks is shown in the [Switching Characteristics on page 24](#page-23-0).

#### <span id="page-6-6"></span>**PLL**

These chips use a PLL that is designed to function between 120 MHz and the specified maximum clock frequency. During power up, when the DOFF is tied HIGH, the PLL is locked after 20  $\mu$ s of stable clock. The PLL can also be reset by slowing or stopping the input clock K and  $\overline{K}$  for a minimum of 30 ns. However, it is not necessary to reset the PLL to lock to the desired frequency. The PLL automatically locks 20  $\mu$ s after a stable clock is presented. The PLL may be disabled by applying ground to the DOFF pin. When the PLL is turned off, the device behaves in DDR-I mode (with one cycle latency and a longer access time).



# <span id="page-7-0"></span>**Application Example**

<span id="page-7-1"></span>[Figure 2](#page-7-1) shows two DDR II used in an application.



**Figure 2. Application Example (Width Expansion)**



### <span id="page-8-0"></span>**Truth Table**

The truth table for the CY7C1518KV18, and CY7C1520KV18 follows. [\[2](#page-8-2), [3](#page-8-3), [4](#page-8-4), [5](#page-8-5), [6](#page-8-6), [7](#page-8-7)]



### <span id="page-8-1"></span>**Burst Address Table**

#### (CY7C1518KV18, CY7C1520KV18)



- <span id="page-8-2"></span>
- <span id="page-8-4"></span><span id="page-8-3"></span>
- Notes<br>2. X = "Don't Care," H = Logic HIGH, L = Logic LOW, ↑ represents rising edge.<br>3. Device powers up deselected with the outputs in a tristate condition.<br>4. On CY7C1518KV18 and CY7C1520KV18, "A1" represents address loca
- <span id="page-8-5"></span>5. "t" represents the cycle at which a read/write operation is started. t + 1 and t + 2 are the first and second clock cycles succeeding the "t" clock cycle.
- <span id="page-8-6"></span>

<span id="page-8-7"></span><sup>6.</sup> Data inputs are registered at K and K rising edges. Data outputs are delivered on C and C rising edges, except when in single clock mode.<br>7. Ensure that when the clock is stopped K = K and C = C = HIGH. This is not es symmetrically.



### <span id="page-9-0"></span>**Write Cycle Descriptions**

The write cycle description table for CY7C1518KV18 follows. [[8,](#page-9-1) [9\]](#page-9-2)



**Notes**

<span id="page-9-2"></span>9. Is based on a write cycle that was initiated in accordance with the [Truth Table on page 9](#page-8-0). BWS<sub>0</sub>, BWS<sub>1</sub>, BWS<sub>2</sub>, and BWS<sub>3</sub> can be altered on different portions of a write cycle, as long as the setup and hold requirements are achieved.

<span id="page-9-1"></span><sup>8.</sup>  $X =$  "Don't Care," H = Logic HIGH, L = Logic LOW,  $\uparrow$  represents rising edge.



### <span id="page-10-0"></span>**Write Cycle Descriptions**

The write cycle description table for CY7C1520KV18 follows. [[10,](#page-10-1) [11](#page-10-2)]



**Notes**

<span id="page-10-1"></span>10. X = "Don't Care," H = Logic HIGH, L = Logic LOW,  $\uparrow$  represents rising edge.

<span id="page-10-2"></span>11. Is based on a write cycle that was initiated in accordance with the [Truth Table on page 9](#page-8-0). BWS<sub>0</sub>, BWS<sub>1</sub>, BWS<sub>2</sub>, and BWS<sub>3</sub> can be altered on different portions of a write cycle, as long as the setup and hold requir



### <span id="page-11-0"></span>**IEEE 1149.1 Serial Boundary Scan (JTAG)**

These SRAMs incorporate a serial boundary scan Test Access Port (TAP) in the FBGA package. This part is fully compliant with IEEE Standard #1149.1-2001. The TAP operates using JEDEC standard 1.8 V IO logic levels.

#### <span id="page-11-1"></span>**Disabling the JTAG Feature**

It is possible to operate the SRAM without using the JTAG feature. To disable the TAP controller, TCK must be tied LOW  $(V_{SS})$  to prevent clocking of the device. TDI and TMS are internally pulled up and may be unconnected. They may alternatively be connected to  $V_{DD}$  through a pull up resistor. TDO must be left unconnected. Upon power up, the device comes up in a reset state, which does not interfere with the operation of the device.

#### <span id="page-11-2"></span>**Test Access Port**

#### *Test Clock*

The test clock is used only with the TAP controller. All inputs are captured on the rising edge of TCK. All outputs are driven from the falling edge of TCK.

#### *Test Mode Select (TMS)*

The TMS input is used to give commands to the TAP controller and is sampled on the rising edge of TCK. This pin may be left unconnected if the TAP is not used. The pin is pulled up internally, resulting in a logic HIGH level.

#### *Test Data-In (TDI)*

The TDI pin is used to serially input information into the registers and can be connected to the input of any of the registers. The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register. For information about loading the instruction register, see the [TAP Controller State](#page-13-0) [Diagram on page 14.](#page-13-0) TDI is internally pulled up and can be unconnected if the TAP is unused in an application. TDI is connected to the most significant bit (MSB) on any register.

#### *Test Data-Out (TDO)*

The TDO output pin is used to serially clock data out from the registers. The output is active, depending upon the current state of the TAP state machine (see [Instruction Codes on page 18](#page-17-2)). The output changes on the falling edge of TCK. TDO is connected to the least significant bit (LSB) of any register.

#### <span id="page-11-3"></span>**Performing a TAP Reset**

A Reset is performed by forcing TMS HIGH  $(V_{DD})$  for five rising edges of TCK. This Reset does not affect the operation of the SRAM and is performed when the SRAM is operating. At power up, the TAP is reset internally to ensure that TDO comes up in a High Z state.

#### <span id="page-11-4"></span>**TAP Registers**

Registers are connected between the TDI and TDO pins to scan the data in and out of the SRAM test circuitry. Only one register can be selected at a time through the instruction registers. Data is serially loaded into the TDI pin on the rising edge of TCK. Data is output on the TDO pin on the falling edge of TCK.

#### *Instruction Register*

Three-bit instructions are serially loaded into the instruction register. This register is loaded when it is placed between the TDI and TDO pins, as shown in [TAP Controller Block Diagram on](#page-14-0) [page 15](#page-14-0). Upon power up, the instruction register is loaded with the IDCODE instruction. It is also loaded with the IDCODE instruction if the controller is placed in a reset state, as described in the previous section.

When the TAP controller is in the Capture-IR state, the two least significant bits are loaded with a binary "01" pattern to allow for fault isolation of the board level serial test path.

#### *Bypass Register*

To save time when serially shifting data through registers, it is sometimes advantageous to skip certain chips. The bypass register is a single-bit register that can be placed between TDI and TDO pins. This enables shifting of data through the SRAM with minimal delay. The bypass register is set LOW  $(V_{SS})$  when the BYPASS instruction is executed.

#### *Boundary Scan Register*

The boundary scan register is connected to all the input and output pins on the SRAM. Several No Connect (NC) pins are also included in the scan register to reserve pins for higher density devices.

The boundary scan register is loaded with the contents of the RAM input and output ring when the TAP controller is in the Capture-DR state and is then placed between the TDI and TDO pins when the controller is moved to the Shift-DR state. The EXTEST, SAMPLE/PRELOAD, and SAMPLE Z instructions are used to capture the contents of the input and output ring.

The [Boundary Scan Order on page 19](#page-18-0) shows the order in which the bits are connected. Each bit corresponds to one of the bumps on the SRAM package. The MSB of the register is connected to TDI, and the LSB is connected to TDO.

#### *Identification (ID) Register*

The ID register is loaded with a vendor-specific, 32-bit code during the Capture-DR state when the IDCODE command is loaded in the instruction register. The IDCODE is hardwired into the SRAM and is shifted out when the TAP controller is in the Shift-DR state. The ID register has a vendor code and other information described in [Identification Register Definitions on](#page-17-0) [page 18](#page-17-0).

#### <span id="page-11-5"></span>**TAP Instruction Set**

Eight different instructions are possible with the three-bit instruction register. All combinations are listed in [Instruction](#page-17-2) [Codes on page 18](#page-17-2). Three of these instructions are listed as RESERVED and must not be used. The other five instructions are described in this section in detail.

Instructions are loaded into the TAP controller during the Shift-IR state when the instruction register is placed between TDI and TDO. During this state, instructions are shifted through the instruction register through the TDI and TDO pins. To execute the instruction after it is shifted in, the TAP controller must be moved into the Update-IR state.



#### *IDCODE*

The IDCODE instruction loads a vendor-specific, 32-bit code into the instruction register. It also places the instruction register between the TDI and TDO pins and shifts the IDCODE out of the device when the TAP controller enters the Shift-DR state. The IDCODE instruction is loaded into the instruction register at power up or whenever the TAP controller is supplied a Test-Logic-Reset state.

#### *SAMPLE Z*

The SAMPLE Z instruction connects the boundary scan register between the TDI and TDO pins when the TAP controller is in a Shift-DR state. The SAMPLE Z command puts the output bus into a High-Z state until the next command is supplied during the Update IR state.

#### *SAMPLE/PRELOAD*

SAMPLE/PRELOAD is a 1149.1 mandatory instruction. When the SAMPLE/PRELOAD instructions are loaded into the instruction register and the TAP controller is in the Capture-DR state, a snapshot of data on the input and output pins is captured in the boundary scan register.

The TAP controller clock can only operate at a frequency up to 20 MHz, while the SRAM clock operates more than an order of magnitude faster. Because there is a large difference in the clock frequencies, it is possible that during the Capture-DR state, an input or output undergoes a transition. The TAP may then try to capture a signal while in transition (metastable state). This does not harm the device, but there is no guarantee as to the value that is captured. Repeatable results may not be possible.

To guarantee that the boundary scan register captures the correct value of a signal, the SRAM signal must be stabilized long enough to meet the TAP controller's capture setup plus hold times ( $t_{CS}$  and  $t_{CH}$ ). The SRAM clock input might not be captured correctly if there is no way in a design to stop (or slow) the clock during a SAMPLE/PRELOAD instruction. If this is an issue, it is still possible to capture all other signals and simply ignore the value of the CK and CK captured in the boundary scan register.

After the data is captured, it is possible to shift out the data by putting the TAP into the Shift-DR state. This places the boundary scan register between the TDI and TDO pins.

PRELOAD places an initial data pattern at the latched parallel outputs of the boundary scan register cells before the selection of another boundary scan test operation.

The shifting of data for the SAMPLE and PRELOAD phases can occur concurrently when required, that is, while the data captured is shifted out, the preloaded data can be shifted in.

#### *BYPASS*

When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass register is placed between the TDI and TDO pins. The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board.

#### *EXTEST*

The EXTEST instruction drives the preloaded data out through the system output pins. This instruction also connects the boundary scan register for serial access between the TDI and TDO in the Shift-DR controller state.

#### *EXTEST OUTPUT BUS TRISTATE*

IEEE Standard 1149.1 mandates that the TAP controller be able to put the output bus into a tristate mode.

The boundary scan register has a special bit located at bit #108. When this scan cell, called the "extest output bus tristate," is latched into the preload register during the Update-DR state in the TAP controller, it directly controls the state of the output (Q-bus) pins, when the EXTEST is entered as the current instruction. When HIGH, it enables the output buffers to drive the output bus. When LOW, this bit places the output bus into a High Z condition.

This bit is set by entering the SAMPLE/PRELOAD or EXTEST command, and then shifting the desired bit into that cell, during the Shift-DR state. During Update-DR, the value loaded into that shift-register cell latches into the preload register. When the EXTEST instruction is entered, this bit directly controls the output Q-bus pins. Note that this bit is preset HIGH to enable the output when the device is powered up, and also when the TAP controller is in the Test-Logic-Reset state.

#### *Reserved*

These instructions are not implemented but are reserved for future use. Do not use these instructions.



### <span id="page-13-0"></span>**TAP Controller State Diagram**

The state diagram for the TAP controller follows. [[12\]](#page-13-1)

<span id="page-13-1"></span>



### <span id="page-14-0"></span>**TAP Controller Block Diagram**



### <span id="page-14-1"></span>**TAP Electrical Characteristics**

Over the Operating Range



**Notes**

- <span id="page-14-2"></span>13. These characteristics pertain to the TAP inputs (TMS, TCK, TDI and TDO). Parallel load levels are specified in [Electrical Characteristics on page 21.](#page-20-3)
- <span id="page-14-3"></span>14. Overshoot: V<sub>IH(AC)</sub> < V<sub>DDQ</sub> + 0.85 V (Pulse width less than t<sub>CYC</sub>/2), Undershoot: V<sub>IL(AC)</sub> >  $-1.5$  V (Pulse width less than t<sub>CYC</sub>/2).<br>15. All voltage referenced to Ground.

<span id="page-14-4"></span>



## <span id="page-15-0"></span>**TAP AC Switching Characteristics**

Over the Operating Range



<span id="page-15-1"></span><sup>16.</sup> t<sub>CS</sub> and t<sub>CH</sub> refer to the setup and hold time requirements of latching data from the boundary scan register.<br>17. Test conditions are specified using the load in TAP AC Test Conditions. t<sub>R</sub>/t<sub>F</sub> = 1 ns.

<span id="page-15-2"></span>



### <span id="page-16-0"></span>**TAP Timing and Test Conditions**

<span id="page-16-1"></span>[Figure 3](#page-16-1) shows the TAP timing and test conditions. [[18\]](#page-16-2)

<span id="page-16-2"></span>





### <span id="page-17-0"></span>**Identification Register Definitions**



### <span id="page-17-1"></span>**Scan Register Sizes**



### <span id="page-17-2"></span>**Instruction Codes**





# <span id="page-18-0"></span>**Boundary Scan Order**





### <span id="page-19-0"></span>**Power Up Sequence in DDR II SRAM**

DDR II SRAMs must be powered up and initialized in a predefined manner to prevent undefined operations.

#### <span id="page-19-1"></span>**Power Up Sequence**

- Apply power and drive DOFF either HIGH or LOW (All other inputs can be HIGH or LOW).
	- $\Box$  Apply V<sub>DD</sub> before V<sub>DDQ</sub>.
	- □ Apply V<sub>DDQ</sub> before V<sub>REF</sub> or at the same time as V<sub>REF</sub>. ❐ Drive DOFF HIGH.
- Provide stable DOFF (HIGH), power and clock (K,  $\overline{K}$ ) for 20  $\mu$ s to lock the PLL.

### <span id="page-19-2"></span>**PLL Constraints**

- PLL uses K clock as its synchronizing input. The input must have low phase jitter, which is specified as  $t_{\text{KC Var}}$ .
- The PLL functions at frequencies down to 120 MHz.
- If the input clock is unstable and the PLL is enabled, then the PLL may lock onto an incorrect frequency, causing unstable SRAM behavior. To avoid this, provide 20  $\mu$ s of stable clock to relock to the desired clock frequency.

<span id="page-19-3"></span>

#### **Figure 4. Power Up Waveforms**



### <span id="page-20-0"></span>**Maximum Ratings**

Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested.



### <span id="page-20-1"></span>**Operating Range**



### <span id="page-20-2"></span>**Neutron Soft Error Immunity**



\* No *LMBU or SEL events occurred during testing*; this column represents a<br>statistical <sub>X</sub><sup>2</sup>, 95% confidence limit calculation. For more details refer to Application Note [AN54908 "Accelerated Neutron SER Testing and Calculation of Terrestrial](http://www.cypress.com/?rID=38369) [Failure Rates"](http://www.cypress.com/?rID=38369)

### <span id="page-20-3"></span>**Electrical Characteristics**

Over the Operating Range

### <span id="page-20-4"></span>**DC Electrical Characteristics**

Over the Operating Range



#### **Notes**

<span id="page-20-7"></span>19. Overshoot: V<sub>IH(AC)</sub> < V<sub>DDQ</sub> + 0.85 V (Pulse width less than t<sub>CYC</sub>/2), Undershoot: V<sub>IL(AC)</sub> > -1.5 V (Pulse width less than t<sub>CYC</sub>/2).

<span id="page-20-6"></span>20. Power up: assumes a linear ramp from 0 V to  $V_{DD(min)}$  within 200 ms. During this time  $V_{IH}$  <  $V_{DD}$  and  $V_{DDQ}$   $\leq$   $V_{DD}$ .

<span id="page-20-5"></span>21. All voltage referenced to Ground.

- <span id="page-20-9"></span>
- <span id="page-20-8"></span>22. Outputs are impedance controlled. I<sub>OH</sub> = –(V<sub>DDQ</sub>/2)/(RQ/5) for values of 175 Ω <u><</u> RQ ≤ 350 Ω.<br>23. Outputs are impedance controlled. I<sub>OL</sub> = (V<sub>DDQ</sub>/2)/(RQ/5) for values of 175 Ω ≤ RQ ≤ 350 Ω.<br>24. V<sub>REF(min)</sub> = 0.6

<span id="page-20-10"></span>



### **Electrical Characteristics** (continued)

Over the Operating Range

### **DC Electrical Characteristics** (continued)

Over the Operating Range



<span id="page-21-0"></span>25. The operation current is calculated with 50% read cycle and 50% write cycle.



### <span id="page-22-0"></span>**AC Electrical Characteristics**

Over the Operating Range



### <span id="page-22-1"></span>**Capacitance**



### <span id="page-22-2"></span>**Thermal Resistance**



### <span id="page-22-3"></span>**AC Test Loads and Waveforms**

<span id="page-22-5"></span>

**Notes**

<span id="page-22-4"></span>26. Overshoot: V<sub>IH(AC)</sub> < V<sub>DDQ</sub> + 0.85 V (Pulse width less than t<sub>CYC</sub>/2), Undershoot: V<sub>IL(AC)</sub> > -1.5 V (Pulse width less than t<sub>CYC</sub>/2).

<span id="page-22-7"></span>27. Tested initially and after any design or process change that may affect these parameters.

<span id="page-22-6"></span>28. Unless otherwise noted, test conditions assume signal transition time of 2 V/ns, timing reference levels of 0.75 V, V<sub>REF</sub> = 0.75 V, RQ = 250Ω, V<sub>DDQ</sub> = 1.5 V, input pulse<br>Ievels of 0.25 V to 1.25 V, and output loadin



### <span id="page-23-0"></span>**Switching Characteristics**

Over the Operating Range



**Notes**

<span id="page-23-1"></span>

<span id="page-23-3"></span><sup>29.</sup> Unless otherwise noted, test conditions assume signal transition time of 2 V/ns, timing reference levels of 0.75 V, V<sub>REF</sub> = 0.75 V, RQ = 250 $\Omega$ , V<sub>DDQ</sub> = 1.5 V, input pulse<br>levels of 0.75 V to 1.25 V, and output loa

<span id="page-23-2"></span>



### **Switching Characteristics (continued)**

Over the Operating Range



**Notes**

<span id="page-24-0"></span>32. These parameters are extrapolated from the input timing parameters ( $t_{CYC}/2 - 250$  ps, where 250 ps is the internal jitter). These parameters are only guaranteed by design and are not tested in production.

<span id="page-24-1"></span>33. t<sub>CHZ</sub>, t<sub>CLZ</sub> are specified with a load capacitance of 5 pF as in (b) of [Figure 5 on page 23.](#page-22-5) Transition is measured ±100 mV from steady-state voltage.

<span id="page-24-2"></span>

<span id="page-24-3"></span>34. At any voltage and temperature t<sub>CHZ</sub> is less than t<sub>CLZ</sub> and t<sub>CHZ</sub> less than t<sub>CO</sub>.<br>35. For frequencies 300 MHz or below, the Cypress QDR II devices surpass the QDR consortium specification for PLL lock time (t<sub>KC</sub>



### <span id="page-25-0"></span>**Switching Waveforms**

### <span id="page-25-5"></span><span id="page-25-1"></span>**Read/Write/Deselect Sequence**

**Figure 6. Read/Write/Deselect Sequence** [[36,](#page-25-4) [37,](#page-25-2) [38\]](#page-25-3)



#### **Notes**

- <span id="page-25-4"></span>36. Q00 refers to output from address A0. Q01 refers to output from the next internal burst address following A0, that is, A0 + 1.
- <span id="page-25-2"></span>37. Outputs are disabled (High Z) one clock cycle after a NOP.
- <span id="page-25-3"></span>38. In this example, if address A4 = A3, then data Q40 = D30 and Q41 = D31. Write data is forwarded immediately as read results. This note applies to the whole diagram.



### <span id="page-26-0"></span>**Ordering Information**

The following table contains only the parts that are currently available. If you do not see what you are looking for, contact your local sales representative. For more information, visit the Cypress website at [www.cypress.com](http://www.cypress.com) and refer to the product summary page at [http://www.cypress.com/products](http://www.cypress.com/products/)

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives and distributors. To find the office closest to you, visit us at [http://www.cypress.com/go/datasheet/offices.](http://www.cypress.com/go/datasheet/offices)



### <span id="page-26-1"></span>**Ordering Code Definitions**





### <span id="page-27-0"></span>**Package Diagram**

**Figure 7. 165-ball FBGA (13 × 15 × 1.4 mm) BB165D/BW165D (0.5 Ball Diameter) Package Outline, 51-85180**





NOTES :

NUILS<br>JEDEC REFERENCE : MO-216 / ISSUE E<br>PACKAGE CODE : BBOAC/BUVOAC<br>PACKAGE CODE : BBOAC/BUVOAC<br>PACKAGE WEIGHT : SEE CYPRESS PACKAGE MATERIAL DECLARATION

DATASHEET (PMDD) POSTED ON THE CYPRESS WEB.

51-85180 \*G





### <span id="page-28-0"></span>Acronyms **Document Conventions**

### <span id="page-28-2"></span><span id="page-28-1"></span>**Units of Measure**





# <span id="page-29-0"></span>**Document History Page**





## **Document History Page (continued)**





### <span id="page-31-0"></span>**Sales, Solutions, and Legal Information**

#### <span id="page-31-1"></span>**Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at [Cypress Locations](http://www.cypress.com/go/locations).

#### <span id="page-31-2"></span>**[Products](http://www.cypress.com/go/products)**



### <span id="page-31-3"></span>**PSoC[® Solutions](http://www.cypress.com/?id=1353)**

PSoC 1 | [PSoC 3](http://www.cypress.com/products/psoc-3) | [PSoC 4](http://www.cypress.com/products/psoc-4) [| PSoC 5LP |](http://www.cypress.com/products/32-bit-arm-cortex-m3-psoc-5lp) [PSoC 6](http://cypress.com/psoc6)

#### <span id="page-31-4"></span>**Cypress Developer Community**

[Forums](http://www.cypress.com/?id=2203) | [WICED IOT Forums](https://community.cypress.com/welcome) | [Projects](http://www.cypress.com/projects) | [Video](http://www.cypress.com/video-library) | [Blogs](http://www.cypress.com/blog) | [Training](http://www.cypress.com/training) | [Components](http://www.cypress.com/cdc/community-components)

#### <span id="page-31-5"></span>**Technical Support**

[cypress.com/support](http://www.cypress.com/go/support)

© Cypress Semiconductor Corporation, 2005-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other<br>intellectual property modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users<br>(either directly or provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE<br>OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRAN permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is<br>the responsibility of th are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the<br>device or system could cause expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim,<br>damage, or other liab

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners



Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов;
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits,General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.



#### **Как с нами связаться**

**Телефон:** 8 (812) 309 58 32 (многоканальный) **Факс:** 8 (812) 320-02-42 **Электронная почта:** [org@eplast1.ru](mailto:org@eplast1.ru) **Адрес:** 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.