## **Digital Input Class D Speaker Amplifier with DHT**

#### **General Description**

The MAX98374 is a high-efficiency, mono Class D speaker amplifier featuring dynamic headroom tracking (DHT) and brownout protection. As the power-supply voltage varies due to sudden transients and declining battery life, DHT automatically optimizes the headroom available to the Class D amplifier to maintain a consistent listening experience. A wide 5.5V to 16V supply range allows the device to exceed 16W into an 8 $\Omega$  load.

The flexible digital interface supports either the MIPI SoundWire<sup>®</sup> compatible interface for audio and control data, or the PCM interface for audio data and a standard I<sup>2</sup>C interface for control data. The PCM interface supports I<sup>2</sup>S, left-justified, and TDM audio data formats at 16-, 32-, 44.1-, 48-, 88.2-, and 96kHz sample rates with 16-, 24-, and 32-bit data. In TDM mode, the device can support up to 16 channels of audio data. A unique clocking structure eliminates the need for an external master clock for PCM communication, which reduces pin count and simplifies board layout.

Active emissions limiting (AEL), spread spectrum modulation (SSM), and edge rate control minimize EMI and eliminate the need for the output filtering found in traditional Class D devices.

Thermal foldback protection ensures robust behavior when the thermal limits of the device are reached. When enabled, it automatically reduces the output power when the temperature exceeds a user specified threshold. This allows for uninterrupted music playback even at high ambient temperatures. Traditional thermal protection is also available in addition to robust overcurrent protection.

A flexible brownout-detection engine (BDE) can be programmed to initiate various gain reductions, signal limiting, and clip functions based on supply voltage status. Threshold, hysteresis, and attack/release rates are programmable.

The device is available in a 0.4mm pitch, 25-bump waferlevel package (WLP), or in a 0.4mm pitch, 22-pin FCQFN package. The device operates over the extended -40°C to +85°C temperature range.

#### **Benefits and Features**

- Wide Input Supply Range (5.5V to 16V)
- Dynamic Headroom Tracking (DHT) Maintains a Consistent Listening Experience
- Integrated Thermal Protection and Output Foldback
- Remote Output Sensing Allows up to 20dB THD+N Improvement with Ferrite Bead Filters
- Class D EMI Reduction Enables Filterless Operation
  - Active Emissions Limiting (AEL)
  - Spread-Spectrum Modulation (SSM)
  - Switching Edge Rate Control
- 110dB A-Weighted Dynamic Range
- 0.006% THD+N at 3W into 8Ω, f = 1kHz
- 0.025% THD+N at 3W into 8Ω, f = 6kHz
- Output Power at 1% THD+N:
  - 13.5W into 8Ω, V<sub>PVDD</sub> = 16V
  - 12.5W into  $4\Omega$ , V<sub>PVDD</sub> = 12V
- Output Power at 10% THD+N:
  - 16.9W into 8Ω, V<sub>PVDD</sub> = 16V
  - 15.3W into 4Ω, V<sub>PVDD</sub> = 12V
- Speaker Amplifier Efficiency:
  - 90.5% at 10W into 8Ω, V<sub>PVDD</sub> = 12V
  - 81% at 15.3W into 4 $\Omega$ , V<sub>PVDD</sub> = 12V
- BDE Provides Supply Brownout Protection
- Extensive Click-and-Pop Suppression
- Space Saving Packages
  - 25-Bump WLP (2.17mm x 2.25mm x 0.64mm, 0.4mm Pitch)
  - 22-Pin FCQFN (3mm x 3mm x 0.55mm, 0.4mm Pitch)

#### Applications

- Tablets
- Notebook Computers
- Sound Bars

Ordering Information appears at end of data sheet.

MIPI SoundWire is a registered trademark of MIPI Alliance, Inc.



# Simplified Block Diagram



Digital Input Class D Speaker Amplifier with DHT

## TABLE OF CONTENTS

| General Description                                         | 1          |
|-------------------------------------------------------------|------------|
| Benefits and Features                                       | 1          |
| Simplified Block Diagram                                    | 2          |
| Detailed Block Diagram                                      | 11         |
| Absolute Maximum Ratings                                    | 12         |
| Package Thermal Characteristics                             | 12         |
| Electrical Characteristics                                  | 12         |
| PCM and ICC Interface Timing Characteristics                | 18         |
| <sup>2</sup> C Interface Timing Characteristics             | 21         |
| SoundWire Compatible Slave Interface Timing Characteristics | 22         |
| Device Reset Timing Characteristics                         | <u>2</u> 4 |
| Typical Operating Characteristics                           | 25         |
| Pin Configuration (WLP)                                     | 36         |
| Pin Configuration (FCQFN)                                   | 37         |
| Pin Description                                             | 38         |
| Detailed Description                                        | 39         |
| Control Interface Configuration.                            | 39         |
| Device Register Map                                         | 10         |
| Control Bit Field Types and Write Access Restrictions       | 18         |
| Device Sequencing                                           | 19         |
| Device State Control                                        | 50         |
| Hardware Shutdown                                           | 50         |
| Software Shutdown                                           | 50         |
| Power Supply UVLO                                           | 50         |
| Software Reset                                              | 50         |
| SoundWire Bus Reset                                         | 50         |
| SoundWire Register Reset                                    | 50         |
| Global Enable                                               | 51         |
| Software Reset                                              | 51         |
| I <sup>2</sup> C Serial Interface                           | 52         |
| I <sup>2</sup> C Slave Address                              | 52         |
| I <sup>2</sup> C Slave Interface Operation                  | 52         |
| Bit Transfer                                                | 52         |
| START and STOP Conditions                                   | 53         |
| Early STOP Conditions                                       | 53         |

Digital Input Class D Speaker Amplifier with DHT

# **TABLE OF CONTENTS (CONTINUED)**

| Acknowledge                                                   | 53 |
|---------------------------------------------------------------|----|
| I <sup>2</sup> C Write Data Format                            | 54 |
| I <sup>2</sup> C Read Data Format                             | 55 |
| Audio Interface Mode Configuration                            | 56 |
| PCM Interface                                                 | 56 |
| PCM Clock Configuration                                       | 56 |
| Clock Ratio Configuration                                     | 56 |
| PCM Interface Sample Rate                                     | 57 |
| Speaker Path Sample Rate                                      | 57 |
| PCM Interface Clock Ratio Configuration.                      | 58 |
| PCM Data Format Configuration                                 | 58 |
| I <sup>2</sup> S and Left-Justified Mode                      | 58 |
| TDM Modes                                                     | 60 |
| PCM Interface Data Format Configuration                       | 62 |
| PCM Data Path Configuration                                   | 63 |
| PCM Data Input                                                | 63 |
| PCM Interface Data Input (DIN) Enable                         | 64 |
| PCM Interface Digital Mono Mixer Configuration 1              | 64 |
| PCM Data Output                                               |    |
| PCM Interface Digital Mono Mixer Configuration 2              | 65 |
| PCM Interface Data Output (DOUT) Enable                       | 66 |
| PCM Interface Data Output Speaker DSP Feedback Channel Source | 66 |
| PCM Interface Data Output Channel Configuration 1             | 67 |
| PCM Interface Data Output Channel Configuration 2             | 68 |
| SoundWire Slave Interface                                     | 69 |
| SoundWire Slave Device Identification and Addressing          | 69 |
| SoundWire Input Clock Configuration                           | 70 |
| SoundWire Clock Configuration                                 | 70 |
| SoundWire Slave Control Port (SCP) Configuration              |    |
| SoundWire Device Data Port (DP) Configuration                 | 71 |
| IRQ Bus Configuration                                         |    |
| Interrupts                                                    |    |

# TABLE OF CONTENTS (CONTINUED)

| Interrupt Bit Field Composition                           |
|-----------------------------------------------------------|
| Raw Status (RAW)                                          |
| State (STATE)                                             |
| Flag (FLAG)                                               |
| Enable (EN)                                               |
| Clear (CLR)                                               |
| IRQ Output Configuration                                  |
| Interrupt Sources                                         |
| Device Interrupt Sources                                  |
| Digital Output Pin Drive Strength Configuration74         |
| Digital Output Pin Drive Strength                         |
| Tone Generator                                            |
| Tone Generator Configuration                              |
| Speaker Path Configuration                                |
| Speaker Path Dither                                       |
| Speaker Path Data Inversion                               |
| Speaker Path DC Blocking Filter                           |
| Speaker Path Digital Volume Control                       |
| Speaker Path Digital Gain Control                         |
| Speaker Path DSP Data Feedback Path77                     |
| Speaker Path Maximum Peak Output-Voltage Scaling77        |
| Speaker Path DSP Configuration                            |
| Speaker Path Digital Volume Control                       |
| Speaker Path Output Level Scaling                         |
| Class D Speaker Amplifier Output Stage                    |
| Speaker Amplifier Clock Synchronization                   |
| Speaker Amplifier Ultra-Low EMI Filterless Operation80    |
| Speaker Amplifier Current Limit                           |
| Speaker Path and Speaker DSP Data Feedback Path Enables81 |
| Speaker Amplifier Switching Edge Rate Configuration81     |
| Speaker Amplifier Configuration                           |

| TABLE OF CONTENTS (CONTINUED)                                                             |     |
|-------------------------------------------------------------------------------------------|-----|
| Measurement ADC                                                                           | 82  |
| Measurement ADC Thermal Channel                                                           | 82  |
| Measurement ADC Thermal Channel                                                           | 83  |
| Measurement ADC Sample Rate Control.                                                      | 83  |
| Measurement ADC Thermal Channel Readback                                                  | 83  |
| Measurement ADC Thermal Channel Filter Configuration                                      | 84  |
| Measurement ADC PVDD Channel                                                              | 84  |
| Measurement ADC PVDD Channel Readback.                                                    | 85  |
| Measurement ADC PVDD Channel Filter Configuration                                         | 85  |
| Measurement ADC PVDD Channel Enable                                                       | 86  |
| Clock Monitor                                                                             | 86  |
| Clock Monitor in SoundWire Control Mode                                                   | 86  |
| Device Auto-Restart Configuration                                                         | 87  |
| Dynamic Headroom Tracking (DHT)                                                           | 88  |
| DHT Modes of Operation                                                                    | 88  |
| MODE 1: V <sub>PVDD</sub> is greater than V <sub>MPO</sub>                                | 88  |
| MODE 2: $V_{PVDD}$ is less than $V_{MPO}$ and greater than $V_{RP}$                       | 89  |
| MODE 3a: V <sub>PVDD</sub> is less than V <sub>RP</sub> and greater than V <sub>MIN</sub> | 89  |
| MODE 3b: V <sub>PVDD</sub> is less than V <sub>MIN</sub> and greater than V <sub>RP</sub> | 91  |
| DHT Enable                                                                                | 92  |
| DHT Ballistics                                                                            | 93  |
| DHT Configuration                                                                         | 93  |
| DHT Headroom Calculation                                                                  | 94  |
| DHT Attack Rate Settings                                                                  | 95  |
| DHT Release Rate Settings                                                                 | 95  |
| Limiter                                                                                   |     |
| Limiter Enable                                                                            | 97  |
| Limiter Threshold Configuration                                                           | 97  |
| Limiter Attack and Release Rate Configuration                                             | 98  |
| Brownout-Detection Engine (BDE)                                                           |     |
| BDE State Controller and Level Thresholds                                                 | 99  |
| BDE Level Configuration Options                                                           | 101 |

| TABLE OF CONTENTS (CONTINUED)                            |
|----------------------------------------------------------|
| BDE Gain Reduction                                       |
| BDE Limiter Function                                     |
| BDE Clipper Function                                     |
| BDE Current State                                        |
| BDE Level Hold Time                                      |
| BDE Enable                                               |
| BDE Level 1 Threshold                                    |
| BDE Level 2 Threshold                                    |
| BDE Level 3 Threshold                                    |
| BDE Level 4 Threshold                                    |
| BDE Level Threshold Hysteresis                           |
| BDE Gain Reduction Attack/Release Rates                  |
| BDE Clipper Mode                                         |
| BDE Level 1 Limiter Configuration                        |
| BDE Level 1 Clipper Configuration                        |
| BDE Level 1 Gain Reduction Configuration                 |
| BDE Level 2 Limiter Configuration                        |
| BDE Level 2 Clipper Configuration                        |
| BDE Level 2 Gain Reduction Configuration                 |
| BDE Level 3 Limiter Configuration                        |
| BDE Level 3 Clipper Configuration                        |
| BDE Level 3 Gain Reduction Configuration                 |
| BDE Level 4 Limiter Configuration                        |
| BDE Level 4 Clipper and State Configuration              |
| BDE Level 4 Gain Reduction Configuration                 |
| BDE Level 4 Infinite Hold Clear                          |
| Thermal Protection                                       |
| Thermal Warning and Shutdown Threshold Configuration 115 |

Digital Input Class D Speaker Amplifier with DHT

| TABLE OF CONTENTS (CONTINUED)            |     |
|------------------------------------------|-----|
| Thermal-Warning Threshold Configuration  | 115 |
| Thermal-Shutdown Threshold Configuration | 115 |
| Thermal Hysteresis Configuration         | 116 |
| Thermal Shutdown Recovery Configuration  | 116 |
| Thermal Foldback Configuration           | 116 |
| Thermal-Foldback Settings                | 117 |
| Thermal-Foldback Enable                  | 117 |
| ICC Interface                            | 118 |
| ICC Interface Data Format.               | 118 |
| ICC Interface Device Group Assignment    | 118 |
| ICC Data Transmit and Receive            | 118 |
| ICC Interface Group Data Synchronization | 119 |
| ICC Interface Link Synchronization       | 119 |
| ICC Data Link Configuration              | 121 |
| ICC Receiver Enables 1                   | 122 |
| ICC Receiver Enables 2                   | 123 |
| ICC Transmitter Configuration            | 123 |
| ICC Transmitter Channel Configuration 1  | 124 |
| ICC Transmitter Channel Configuration 2  |     |
| ICC Transmitter Enable                   | 125 |
| Layout and Grounding                     |     |
| WLP Applications Information.            |     |
| Typical Application Circuit              |     |
| Device Revision Identification Number    | 128 |
| Ordering Information                     | 128 |
| Chip Information                         |     |
| Package Information                      |     |
| Revision Identification Number           |     |
| Revision History                         | 129 |

Digital Input Class D Speaker Amplifier with DHT

#### LIST OF FIGURES

| Figure 1. I <sup>2</sup> S Audio Interface Timing Diagram                                               | 20  |
|---------------------------------------------------------------------------------------------------------|-----|
| Figure 2. Left-Justified Audio Interface Timing Diagram                                                 | 20  |
| Figure 3. TDM Interface Timing Diagram                                                                  | 20  |
| Figure 4: PCM Data Output Timing (DOUT)                                                                 | 20  |
| Figure 5. I <sup>2</sup> C Timing                                                                       | 21  |
| Figure 6. SoundWire Data Input Timing Diagram                                                           | 22  |
| Figure 7. SoundWire Data Output Timing Diagram                                                          | 23  |
| Figure 8. RESET Timing Diagram                                                                          | 24  |
| Figure 9. Control Interface Configuration Options                                                       | 39  |
| Figure 10. START, STOP, and REPEATED START Conditions                                                   | 53  |
| Figure 11. Acknowledge                                                                                  | 53  |
| Figure 12. Writing One Byte of Data to the Slave                                                        | 54  |
| Figure 13. Writing n-Bytes of Data to the Slave                                                         | 54  |
| Figure 14. Reading One Byte of Data from the Slave                                                      |     |
| Figure 15. Reading n-Bytes of Data from the Slave                                                       | 55  |
| Figure 16. Standard I <sup>2</sup> S Mode Data Format Example (16-Bit Data Word, 24-Bit Channel Length) | 59  |
| Figure 17. Left-Justified Mode Data Format Examples (16-Bit Data Word, 24-Bit Channel Length)           | 59  |
| Figure 18. TDM Mode Data Format Examples (4 Channels, 32-Bit Data Word and Channel Length)              | 61  |
| Figure 19. Device Signal Path Diagram                                                                   | 63  |
| Figure 20. Digital Monomix Control                                                                      |     |
| Figure 21. Internal Clock Generation in SoundWire Control Mode                                          | 70  |
| Figure 22. Speaker Path Block Diagram                                                                   |     |
| Figure 23. Filterless EMI results for EN 55022 Class B Standard                                         | 80  |
| Figure 24. Output EMI results for EN 55022 Class B Standard                                             | 80  |
| Figure 25. Example of DHT in Mode 1 Operation                                                           | 88  |
| Figure 26. Example of DHT in Mode 2 Operation with $V_{RP} \ge V_{MIN}$                                 | 89  |
| Figure 27. Example of DHT in Mode 2 Operation with $V_{RP} < V_{MIN}$                                   | 90  |
| Figure 28. Example of DHT in Mode 3a Operation (Limiter Disabled)                                       | 90  |
| Figure 29. Example of DHT in Mode 3b Operation (Limiter Disabled)                                       | 91  |
| Figure 30. Example of Dynamic Headroom Tracking in Mode 3b Operation (Limiter Enabled)                  | 92  |
| Figure 31. DHT Attack Functionality                                                                     | 94  |
| Figure 32. Example of Limiter Operation with the BDE Inactive                                           | 96  |
| Figure 33. BDE Block Diagram                                                                            | 99  |
| Figure 34. BDE Level State Transitions                                                                  | 100 |
| Figure 35. Gain Reduction Profile Example with -6dB Setting                                             | 101 |

# LIST OF FIGURES (CONTINUED)

| Figure 36. Limiter Profile Example with -6dBFS Knee Level | 102   |
|-----------------------------------------------------------|-------|
| Figure 37. Clipper Example with -6dBFS Threshold          | 103   |
| Figure 38. ICC Data Structure                             | . 118 |
| Figure 39. ICC Bus Data Structure                         | .118  |
| Figure 40. ICC Bus Round-Robin Data Sequence              | .119  |

#### **LIST OF TABLES**

| Table 1. Register Map Bit Field Color Coding                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 40    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| Table 2. General Control Register Map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 41    |
| Table 3. SoundWire Slave Interface Register Map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 46    |
| Table 4. Bit Types, Subtypes, and Write Access Restrictions      Image: Control of the state of the | 48    |
| Table 5. Typical Full Power-Up Sequence      Output      Output <t< td=""><td> 49</td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 49    |
| Table 6. Typical Full Shutdown Sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 49    |
| Table 7. Configuring the I <sup>2</sup> C Slave Address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 52    |
| Table 8. Supported I <sup>2</sup> S/Left-Justified Mode Configurations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 58    |
| Table 9. Supported TDM Mode Configurations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 60    |
| Table 10. Control Registers and the DOUT Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 65    |
| Table 11. SoundWire Slave Device Identification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 69    |
| Table 12. SoundWire Slave Device Unique ID Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 69    |
| Table 13. SoundWire Slave Control Port (SCP) Options                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 71    |
| Table 14. SoundWire Slave Interface Data Port Assignments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 71    |
| Table 15. Data Port 1 and 3 Options                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 71    |
| Table 16. Maximum Peak Output-Voltage Scaling Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 77    |
| Table 17. BDE Operating Levels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 99    |
| Table 18. Example of BDE Settings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | . 101 |
| Table 19. ICC Tag Decode Values                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 118   |
| Table 20. Register Settings that Must Match Across an ICC Group                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | . 120 |
| Table 21. Recommended External Components                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | . 126 |
| Table 22. Unused Connections                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | . 126 |

## **Detailed Block Diagram**



# Digital Input Class D Speaker Amplifier with DHT

#### **Absolute Maximum Ratings**

| PVDD to PGND                         | 0.3V to +18V                      |
|--------------------------------------|-----------------------------------|
| AGND, DGND to PGND                   | 0.1V to +0.1V                     |
| DVDD to DGND                         | 0.3V to +2.15V                    |
| OUTP, OUTN to PGND                   | -0.3V to V <sub>PVDD</sub> + 0.3V |
| OUTPSNS, OUTNSNS to PGND             | 0.3V to +18V                      |
| VREFC to AGND                        | 0.3V to +5.5V                     |
| SDA, SCL, ADDR to DGND               | 0.3V to +5.5V                     |
| All other digital pins to DGND       | -0.3V to V <sub>DVDD</sub> + 0.3V |
| Short-Circuit Duration Between OUTP, |                                   |
| OUTN, and PVDD or PGND               | Continuous                        |
| Short-Circuit Duration Between OUTP  |                                   |
| and OUTN                             | Continuous                        |

| Continuous Power Dissipation                  |
|-----------------------------------------------|
| (T <sub>A</sub> = +70°C) for Multilayer Board |
| (derate 19.07mW/°C above +70°C, WLP) 1.53 W   |
| Continuous Power Dissipation                  |
| (T <sub>A</sub> = +70°C) for Multilayer Board |
| (derate 25mW/°C above +70°C, FCQFN) 2.0 W     |
| Junction Temperature+150°C                    |
| Operating Temperature Range40°C to +85°C      |
| Storage Temperature Range65°C to +150°C       |
| Soldering Temperature (reflow)+260°C          |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### Package Thermal Characteristics (Note 1)

#### WLP

Junction-to-Ambient Thermal Resistance  $(\theta_{JA})$ ......+52.43°C/W FCQFN Junction-to-Ambient Thermal Resistance  $(\theta_{JA})$ ......+40°C/W

Junction-to-Case Thermal Resistance (0<sub>JC</sub>).....+1.5°C/W

**Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

#### **Electrical Characteristics**

| PARAMETER                     | SYMBOL                                             | CONDI                            | MIN            | TYP  | MAX  | UNITS |    |
|-------------------------------|----------------------------------------------------|----------------------------------|----------------|------|------|-------|----|
| Power-Supply                  | V <sub>PVDD</sub>                                  |                                  | 5.5            |      | 16   | V     |    |
| Voltage Range                 | V <sub>DVDD</sub>                                  |                                  |                | 1.71 |      | 1.89  | V  |
| PVDD Undervoltage-<br>Lockout | V <sub>PVDD_UVLO</sub>                             | V <sub>PVDD</sub> Falling        |                |      | 4.1  |       | V  |
| DVDD Undervoltage-<br>Lockout | V <sub>DVDD_UVLO</sub>                             | V <sub>DVDD</sub> Falling        |                |      | 1.2  |       | V  |
| Quiescent Current             |                                                    | SPK_FSW_SEL= 0                   |                |      | 6.5  |       | mA |
| Quiescent Current             | Quiescent Current I <sub>Q_PVDD</sub>              |                                  | SPK_FSW_SEL= 1 |      | 5.5  |       | mA |
| Quiescent Current             | I <sub>Q_DVDD</sub>                                |                                  |                |      | 2.12 |       | mA |
| Software Shutdown             |                                                    | PCM interface inputs             | IPVDD          |      |      | 5     |    |
| Supply Current                | Current ISHDN_SW pulled low, T <sub>A</sub> = +25° | pulled low, $T_A = +25^{\circ}C$ | IDVDD          |      |      | 20    | μA |
| Hardware Shutdown             |                                                    | RESET = 0V,                      | IPVDD          |      |      | 5     |    |
| Supply Current                | ISHDN_HW                                           | T <sub>A</sub> = +25°C           | IDVDD          |      |      | 1     | μA |

# Digital Input Class D Speaker Amplifier with DHT

#### **Electrical Characteristics (continued)**

| PARAMETER                           | SYMBOL           | CONE                                 | DITION                  | MIN                     | TYP   | MAX                   | UNITS   |
|-------------------------------------|------------------|--------------------------------------|-------------------------|-------------------------|-------|-----------------------|---------|
| Turn-On Time                        | <b>+</b> .       | From EN bit set to 1                 | Volume ramping disabled |                         | 4.8   |                       | ms      |
| Tum-On Time                         | <sup>t</sup> ON  | to full operation                    | Volume ramping enabled  |                         | 6.4   |                       | ino     |
| Turn-Off Time                       | +                | From EN bit set to 0                 | Volume ramping disabled |                         | 0.01  |                       | ma      |
| Turn-On Time                        | <sup>t</sup> OFF | to shutdown                          | Volume ramping enabled  |                         | 1.8   |                       | ms      |
| DIGITAL FILTER CHAP                 | RACTERISICS      | (f <sub>S</sub> < 50kHz) (Note 4)    |                         |                         |       |                       |         |
| Valid Sample Rates                  |                  |                                      |                         | 16                      |       | 48                    | kHz     |
| Passband                            | f                | Ripple < δ <sub>P</sub>              |                         | 0.4535 x f <sub>S</sub> |       |                       | U-7     |
| Passballu                           | f <sub>PLP</sub> | Droop < -3dB                         |                         | 0.459 x f <sub>S</sub>  |       |                       | Hz      |
| Passband Ripple                     | δ <sub>P</sub>   | f < f <sub>PLP</sub> , referenced to | signal level at 1kHz    | -0.1                    |       | +0.1                  | dB      |
| Stopband                            | f <sub>SLP</sub> | Attenuation > $\delta_S$             |                         |                         |       | 0.49 x f <sub>S</sub> | Hz      |
| Stopband Attenuation                | δ <sub>S</sub>   | f > f <sub>SLP</sub>                 |                         | 80                      |       |                       | dB      |
| Max Group Delay                     |                  | f = 1kHz, all sample rate            | es                      |                         | 8     |                       | samples |
| DIGITAL FILTER CHAR                 | RACTERISICS      | (f <sub>S</sub> > 50kHz) (Note 4)    |                         |                         |       |                       |         |
| Valid Sample Rates                  |                  |                                      |                         | 88.2                    |       | 96                    | kHz     |
| Deschard                            | £                | Ripple < δ <sub>P</sub>              |                         | 0.23 x f <sub>S</sub>   |       |                       | 11-     |
| Passband                            | f <sub>PLP</sub> | Droop < -3dB                         |                         | 0.31 x f <sub>S</sub>   |       |                       | Hz      |
| Passband Ripple                     | δ <sub>P</sub>   | f < f <sub>PLP</sub> , referenced to | signal level at 1kHz    | -0.1                    |       | +0.1                  | dB      |
| Stopband                            | f <sub>SLP</sub> | Attenuation > $\delta_S$             |                         |                         |       | 0.49 x f <sub>S</sub> | Hz      |
| Stopband Attenuation                | δ <sub>S</sub>   | f > f <sub>SLP</sub>                 |                         | 80                      |       |                       | dB      |
| Group Delay                         |                  | f = 1kHz, all sample rate            | es                      |                         | 13    |                       | samples |
| DIGITAL HIGHPASS F                  | ILTER CHARAG     | CTERISTICS (Note 4)                  |                         |                         |       |                       |         |
| DC Attenuation                      |                  |                                      |                         | 80                      |       |                       | dB      |
| DC Blocking Cutoff<br>Frequency     |                  | Scales with sample rat               | e                       |                         | 1.872 |                       | Hz      |
| DIGITAL VOLUME CO                   | NTROL            | ^                                    |                         |                         |       |                       |         |
| Maximum Digital<br>Volume           |                  | SPK_VOL[6:0] = 0x00                  |                         |                         | 0     |                       | dB      |
| Minimum Digital<br>Volume           |                  | SPK_VOL[6:0] = 0x7E                  |                         |                         | -63   |                       | dB      |
| Digital Volume<br>Control Step Size |                  |                                      |                         |                         | 0.5   |                       | dB      |

#### **Electrical Characteristics (continued)**

| PARAMETER             | SYMBOL           | COND                                                                                                              | ITION                                                                          | MIN | TYP  | MAX | UNITS             |  |
|-----------------------|------------------|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----|------|-----|-------------------|--|
| SPEAKER AMPLIFIER     |                  | CHARACTERISTICS                                                                                                   |                                                                                |     |      |     |                   |  |
| Output Offset Voltage | V <sub>OS</sub>  | T <sub>A</sub> = +25°C, SPK_GAI                                                                                   | N_MAX = 0x9                                                                    |     | ±1   | ±3  | mV                |  |
| Click-and-Pop Level   |                  | V <sub>PEAK</sub> , T <sub>A</sub> = +25°C,<br>32 samples per                                                     | Audio playback<br>silent, amplifier<br>disabled by software                    |     | -66  |     |                   |  |
|                       | К <sub>СР</sub>  | second, zero-code<br>input, A-weighted                                                                            | Audio playback<br>silent, amplifier<br>enabled by software                     |     | -60  |     | dBV               |  |
| Dynamic Range         | DR               | $V_{PVDD}$ = 16V, $Z_L$ = 8 $\Omega$<br>using the EIAJ method<br>output signal, reference<br>at THD+N = 1%, A-wei | , -60dBFS at 1kHz<br>ed to output power                                        |     | 110  |     | dB                |  |
| Integrated Output     |                  | 7 00 00 11                                                                                                        | A-weighted                                                                     |     | 35   |     |                   |  |
| Noise                 | e <sub>N</sub>   | $Z_L = 8\Omega + 33\mu H$                                                                                         | Unweighted                                                                     |     | 45   |     | μV <sub>RMS</sub> |  |
|                       |                  |                                                                                                                   | Z <sub>L</sub> = 8Ω + 33μH                                                     |     | 7.7  |     |                   |  |
|                       |                  | THD+N ≤ 1%,<br>f = 1kHz                                                                                           | $V_{PVDD}$ = 16V,<br>$Z_L$ = 8 $\Omega$ + 33 $\mu$ H,<br>SPK_GAIN_MAX<br>= 0x9 |     | 13.5 |     |                   |  |
|                       | -                |                                                                                                                   | $Z_L = 4\Omega + 33\mu H$                                                      |     | 12.5 |     |                   |  |
| Output Power          | Pout             |                                                                                                                   | Z <sub>L</sub> = 8Ω + 33μH                                                     |     | 9.6  |     | W                 |  |
|                       |                  | THD+N ≤ 10%,<br>f = 1kHz                                                                                          | $V_{PVDD}$ = 16V,<br>$Z_L$ = 8 $\Omega$ + 33 $\mu$ H,<br>SPK_GAIN_MAX<br>= 0x9 |     | 16.9 |     | -                 |  |
|                       |                  |                                                                                                                   | Z <sub>L</sub> = 4Ω + 33μH                                                     |     | 15.3 |     | 1                 |  |
|                       |                  | f - 4141-                                                                                                         | P <sub>OUT</sub> = 10W,<br>Z <sub>L</sub> = 8Ω + 33μH                          |     | 90.5 |     | %                 |  |
| Efficiency            | η <sub>spk</sub> | f = 1kHz                                                                                                          | P <sub>OUT</sub> = 15.3W,<br>Z <sub>L</sub> = 4Ω + 33μH                        |     | 81.0 |     | %                 |  |

#### **Electrical Characteristics (continued)**

| PARAMETER                                    | SYMBOL           |                                 | COND                                                                                    | TION                                         |                  | MIN  | TYP   | MAX  | UNITS |
|----------------------------------------------|------------------|---------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------|------------------|------|-------|------|-------|
|                                              |                  |                                 | P <sub>OUT</sub> = 3W                                                                   | I, Z <sub>SPK</sub> =                        | 8Ω + 33μΗ        |      | 0.005 |      |       |
|                                              |                  | f = 1kHz                        | P <sub>OUT</sub> = 6W                                                                   | Ι,                                           | WLP<br>Package   |      | 0.008 |      |       |
|                                              |                  |                                 | Z <sub>SPK</sub> = 4Ω                                                                   | $Z_{SPK} = 4\Omega + 33\mu H$                |                  |      | 0.010 |      |       |
| Distortion + Noise                           | THD+N            |                                 | P <sub>OUT</sub> = 3W                                                                   | Ι,                                           | WLP<br>Package   |      | 0.025 |      | %     |
|                                              |                  | f = 6kHz                        | Z <sub>SPK</sub> = 8Ω + 33µH                                                            | + 33µH                                       | FCQFN<br>Package |      | 0.035 |      |       |
|                                              |                  |                                 | P <sub>OUT</sub> = 6W                                                                   |                                              | WLP<br>Package   |      | 0.025 |      |       |
|                                              |                  |                                 | Z <sub>SPK</sub> = 4Ω                                                                   | + 33µH                                       | FCQFN<br>Package |      | 0.035 |      |       |
| Maximum Frequency<br>Response Deviation      |                  | Maximum reference               | deviation abo                                                                           | ove and b                                    | elow 1kHz        |      | ±0.25 |      | dB    |
| Gain Error                                   | AVERROR          | f = 1kHz, ∨                     | ′ <sub>O</sub> = 2.828V <sub>R</sub>                                                    | MS                                           |                  | -0.5 |       | +0.5 | dB    |
| Maximum<br>Channel-to-Channel<br>Phase Error |                  |                                 | Itput phase shift between multiple<br>vices from 20Hz to 20kHz across all<br>mple rates |                                              |                  |      | 1     |      | o     |
|                                              |                  | V <sub>PVDD</sub> = 5.5V to 16V |                                                                                         |                                              |                  | 85   |       |      |       |
| PVDD Power-Supply                            | PSRR             |                                 |                                                                                         | f <sub>RIPPLE</sub> = 217kHz                 |                  | 80   |       |      | dB    |
| Rejection Ratio                              | PORK             | $V_{RIPPLE} = 100 mV_{P-P}$     |                                                                                         | IV <sub>P-P</sub> f <sub>RIPPLE</sub> = 1kHz |                  |      | 80    |      |       |
|                                              |                  |                                 |                                                                                         | f <sub>RIPPLE</sub> = 10kHz                  |                  | 67   |       |      |       |
| DVDD Power-Supply<br>Rejection Ratio         | PSRR             | f <sub>RIPPLE</sub> =           | 1kHz, V <sub>RIPP</sub>                                                                 | <sub>LE</sub> = 50m                          | V <sub>P-P</sub> |      | 83    |      | dB    |
|                                              |                  | Constant a                      |                                                                                         | SPK_F                                        | SW_SEL = 1       |      | 330   |      |       |
| Output Switching                             | f <sub>SW</sub>  | sample rat<br>48kHz farr        |                                                                                         | SPK_F                                        | SW_SEL = 0       |      | 472   |      | kHz   |
| Frequency                                    | ISW              | Constant a                      |                                                                                         | SPK_F                                        | SW_SEL = 1       |      | 322   |      | KI IZ |
|                                              |                  |                                 | es in the<br>mily                                                                       | SPK_F                                        | SW_SEL = 0       |      | 451   |      | 1     |
| Output Stage<br>On-Resistance                | R <sub>ON</sub>  | PMOS + N                        | IMOS                                                                                    |                                              |                  |      | 425   |      | mΩ    |
| Current Limit                                | I <sub>LIM</sub> |                                 |                                                                                         |                                              |                  | 4.5  | 6.0   |      | A     |
| Spread-Spectrum                              |                  | SPK_FSW<br>MMI = 3/6            | /_SEL = 1, S                                                                            | PK_SSM                                       | _EN = 1,         |      | ±23   |      | kHz   |
| Bandwidth                                    |                  | SPK_FSW<br>MMI = 1/6            | /_SEL = 0, S                                                                            | PK_SSM                                       | _EN = 1,         |      | ±28   |      | KΠZ   |

#### **Electrical Characteristics (continued)**

| PARAMETER                                       | SYMBOL            | CONDITION                                                               | MIN                        | TYP                         | MAX                        | UNITS |
|-------------------------------------------------|-------------------|-------------------------------------------------------------------------|----------------------------|-----------------------------|----------------------------|-------|
| BROWNOUT-DETECT                                 | TION ENGINE (     | BDE)                                                                    |                            |                             |                            |       |
| BDE Gain Attack<br>Delay Time to Gain<br>Change |                   | Measurement ADC sample rate set to 333kHz, PVDD channel filter disabled |                            | 13                          | 20                         | μs    |
| BDE Gain Attack<br>Delay Time to<br>Interrupt   |                   | Measurement ADC sample rate set to 333kHz, PVDD channel filter disabled |                            | 5                           |                            | μs    |
| THERMAL SHUTDOW                                 | /N                |                                                                         |                            |                             |                            |       |
| Trigger Point                                   |                   | THERMSHDN_THRESH = 0x27                                                 |                            | 150                         |                            | °C    |
| Maximum Thermal<br>Hysteresis                   |                   | THERM_HYST = 0x3                                                        |                            | 6.4                         |                            | °C    |
| MEASUREMENT ADC                                 | PVDD CHANN        | NEL                                                                     |                            |                             |                            |       |
| Resolution                                      |                   |                                                                         |                            | 8                           |                            | Bits  |
| Absolute Error                                  |                   |                                                                         |                            | 1.2                         |                            | %     |
| ADC Voltage Range                               |                   |                                                                         | 5.35                       |                             | 16.15                      | V     |
| DIGITAL I/O CHARAC                              | TERISTICS         |                                                                         |                            |                             |                            |       |
| INPUT (LRCLK, ICC, Ī                            | RESET)            |                                                                         |                            |                             |                            |       |
| Input-Voltage High                              | V <sub>IH</sub>   |                                                                         | 0.7 x<br>V <sub>DVDD</sub> |                             |                            | V     |
| Input-Voltage Low                               | VIL               |                                                                         |                            |                             | 0.3 x<br>V <sub>DVDD</sub> | V     |
| Input Leakage<br>Current                        |                   |                                                                         | -3                         |                             | +3                         | μA    |
| Input Hysteresis                                | V <sub>HYST</sub> |                                                                         |                            | 0.15 x<br>V <sub>DVDD</sub> |                            | V     |
| Input Capacitance                               | C <sub>IN</sub>   |                                                                         |                            | 5                           |                            | pF    |
| Internal Pulldown<br>Resistance                 | R <sub>PD</sub>   | LRCLK and ICC                                                           |                            | 1                           |                            | MΩ    |
| INPUT (SDA, SCL, AD                             | DR)               |                                                                         | · ·                        |                             |                            |       |
| Input-Voltage High                              | V <sub>IH</sub>   |                                                                         | 0.7 x<br>V <sub>DVDD</sub> |                             |                            | V     |
| Input-Voltage Low                               | VIL               |                                                                         |                            |                             | 0.3 x<br>V <sub>DVDD</sub> | V     |
| Input Leakage<br>Current                        |                   | $T_A = +25^{\circ}C$ , input high                                       | -1                         |                             | +1                         | μA    |
| Input Hysteresis                                | V <sub>HYST</sub> |                                                                         |                            | 200                         |                            | mV    |
| Input Capacitance                               | C <sub>IN</sub>   |                                                                         |                            | 10                          |                            | pF    |

#### **Electrical Characteristics (continued)**

| PARAMETER                                                | SYMBOL           | CONDITION                | MIN                         | TYP MAX                     | UNITS |
|----------------------------------------------------------|------------------|--------------------------|-----------------------------|-----------------------------|-------|
| INPUT (DIN/SWDATA,                                       | BCLK/SWCLK-      | -PCM INTERFACE MODE)     |                             |                             | 1     |
| Input-Voltage High                                       | V <sub>IH</sub>  |                          | 0.65 x                      |                             | V     |
|                                                          | • 111            |                          | V <sub>DVDD</sub>           |                             |       |
| Input-Voltage Low                                        | V <sub>IL</sub>  |                          |                             | 0.35 x<br>V <sub>DVDD</sub> | V     |
| Input Leakage<br>Current                                 |                  |                          | -5                          | +5                          | μA    |
| Input Hysteresis                                         | VHYST            | BCLK/SWCLK (Note 3)      | 0.10 x<br>V <sub>DVDD</sub> |                             | - V   |
| input hysteresis                                         | VHYSI            | DIN/SWDATA               |                             | ).15 x<br>DVDD              | v     |
| Input Capacitance                                        | C <sub>IN</sub>  |                          |                             | 5                           | pF    |
| Internal Pulldown<br>Resistance                          | R <sub>PD</sub>  |                          |                             | 1                           | MΩ    |
| OPEN-DRAIN OUTPU                                         | T (SDA, IRQ)     |                          |                             |                             |       |
| Output Low Voltage                                       | V <sub>OL</sub>  | I <sub>SINK</sub> = 3mA  |                             | 0.4                         | V     |
| Output High Leakage<br>Current                           | I <sub>ОН</sub>  | T <sub>A</sub> = +25°C   | -1                          | +1                          | μA    |
| PUSH-PULL OUTPUT                                         | (DOUT, ICC, IR   | ב)                       |                             |                             | -     |
| Output-Voltage High                                      | V <sub>OH</sub>  | I <sub>OH</sub> = 3mA    | V <sub>DVDD</sub> -<br>0.3  |                             | V     |
| Output-Voltage Low                                       | V <sub>OL</sub>  | I <sub>OL</sub> = 3mA    |                             | 0.3                         | V     |
|                                                          |                  | Reduced drive mode       |                             | 6                           |       |
| Output Current                                           |                  | Normal drive mode        |                             | 9                           |       |
| Output Current                                           | ЮН               | High drive mode          |                             | 15                          | - mA  |
|                                                          |                  | Highest drive mode       |                             | 20                          |       |
| INPUT/OUTPUT (DIN/S                                      | SWDATA, BCLK     | SWCLK-SOUNDWIRE COMPATIB | LE INTERFACE MODE)          |                             |       |
| Data Input-Voltage<br>High                               | V_IHmin_<br>Data | DIN/SWDATA Input         | 0.65 x<br>V <sub>DVDD</sub> |                             | V     |
| Data Input-Voltage<br>Low                                | V_ILmax_<br>Data | DIN/SWDATA Input         |                             | 0.35 x<br>V <sub>DVDD</sub> | V     |
| Clock Input Threshold<br>for Rising (Positive)<br>Edges  | V_TP_Clock       | BCLK/SWCLK               | 0.50 x<br>V <sub>DVDD</sub> | 0.65 x<br>V <sub>DVDD</sub> | V     |
| Clock Input Threshold<br>for Falling (Negative)<br>Edges | V_TN_Clock       | BCLK/SWCLK               | 0.35 x<br>V <sub>DVDD</sub> | 0.50 x<br>V <sub>DVDD</sub> | V     |

# Digital Input Class D Speaker Amplifier with DHT

#### **Electrical Characteristics (continued)**

 $(V_{PVDD} = 12V, V_{DVDD} = 1.8V, AGND = DGND = PGND = 0V, C_{PVDD} = 2x10\mu F + 2x0.1\mu F + 1x220\mu F, C_{DVDD} = 1\mu F, Z_{VREFC} = 10\mu F + 30\Omega, Z_{SPK} = Open, SPK_GAIN_MAX = 0x7, SPK_FSW_SEL = 0, AC Measurement Bandwidth = 20Hz to 20kHz, PCM Interface, f_S = 48kHz, 24-bit data, T_A = T_{MIN}$  to T<sub>MAX</sub> unless otherwise noted. Typical values are at T\_A = +25°C.) (Note 2)

| PARAMETER                     | SYMBOL          | CONDITION           | MIN                         | TYP | MAX                         | UNITS |
|-------------------------------|-----------------|---------------------|-----------------------------|-----|-----------------------------|-------|
| Clock Threshold<br>Hysteresis | V_Hys_<br>Clock | BCLK/SWCLK (Note 3) | 0.10 x<br>V <sub>DVDD</sub> |     |                             | V     |
| Data Output-Voltage<br>High   | V_OH_Data       | DIN/SWDATA output   | 0.80 x<br>V <sub>DVDD</sub> |     |                             | V     |
| Data Output-Voltage<br>Low    | V_OL_Data       | DIN/SWDATA output   |                             |     | 0.20 x<br>V <sub>DVDD</sub> | V     |
| Input Leakage<br>Current      |                 |                     | -5                          |     | +5                          | μA    |
| Maximum Input<br>Capacitance  | C <sub>IN</sub> |                     |                             | 5   |                             | pF    |
| Pulldown Resistance           | R <sub>PD</sub> |                     |                             | 1   |                             | MΩ    |

#### **PCM and ICC Interface Timing Characteristics**

| PARAMETER                          | SYMBOL             | CONDITION                                                                                                     | MIN | TYP | MAX | UNITS |
|------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| PCM INTERFACE CHARAC               | TERISTICS          |                                                                                                               |     |     |     | ·     |
| LRCLK Frequency Range              | <sup>f</sup> LRCLK |                                                                                                               | 16  |     | 96  | kHz   |
|                                    |                    |                                                                                                               |     | 16  |     |       |
| Word Length                        |                    |                                                                                                               |     | 24  |     | bits  |
|                                    |                    |                                                                                                               |     | 32  |     | ]     |
| BCLK Duty Cycle                    |                    |                                                                                                               | 45  |     | 55  | %     |
| BCLK Period                        | <sup>t</sup> BCLK  |                                                                                                               | 65  |     |     | ns    |
| Maximum BCLK/LRCLK<br>Input Jitter |                    | Maximum allowable jitter before a<br>-20dBFS, 20kHz input has a 1dB<br>reduction in THD+N, RMS jitter ≤ 40kHz |     | 0.2 |     |       |
|                                    |                    | Maximum allowable jitter before a<br>-60dBFS, 20kHz input has a 1dB<br>reduction in THD+N, RMS jitter > 40kHz |     | 2.5 |     | - ns  |

# Digital Input Class D Speaker Amplifier with DHT

#### **PCM and ICC Interface Timing Characteristics (continued)**

| PARAMETER                                  | SYMBOL                | CONDITION                                                   | MIN | TYP | MAX | UNITS  |
|--------------------------------------------|-----------------------|-------------------------------------------------------------|-----|-----|-----|--------|
| PCM INTERFACE TIMING                       |                       |                                                             | ·   |     |     | ·      |
| LRCLK to BCLK Active<br>Edge Setup Time    | <sup>t</sup> SYNCSET  |                                                             | 4   |     |     | ns     |
| LRCLK to BCLK Active<br>Edge Hold Time     | <sup>t</sup> SYNCHOLD |                                                             | 4   |     |     | ns     |
| DIN to BCLK Active Edge<br>Setup Time      | <sup>t</sup> SETUP    |                                                             | 4   |     |     | ns     |
| DIN to BCLK Active Edge<br>Hold Time       | t <sub>HOLD</sub>     |                                                             | 4   |     |     | ns     |
| DIN Frame Delay after<br>LRCLK Edge        |                       | Measured in number of BCLK cycles, set by selected TDM mode | 0   |     | 2   | cycles |
| PCM DATA OUPUT (DOUT)                      |                       | ·                                                           |     |     |     |        |
| BCLK Inactive Edge to DOUT Delay           | <sup>t</sup> CLKTX    |                                                             |     |     | 25  | ns     |
| BCLK Active Edge to<br>DOUT Hi-Z Delay     | <sup>t</sup> HIZ      |                                                             | 4   |     | 29  | ns     |
| BCLK Inactive Edge to<br>DOUT Active Delay | t <sub>ACTV</sub>     |                                                             | 0   |     | 25  | ns     |
| ICC TIMING                                 | <u>,</u>              | ·                                                           |     |     |     |        |
| ICC to BCLK Active Edge<br>Setup Time      | <sup>t</sup> SETUP    |                                                             | 4   |     |     | ns     |
| ICC to BCLK Active Edge<br>Hold Time       | t <sub>HOLD</sub>     |                                                             | 4   |     |     | ns     |
| BCLK Inactive Edge to ICC<br>Delay         | <sup>t</sup> CLKTX    |                                                             |     |     | 25  | ns     |
| BCLK Active Edge to ICC<br>Hi-Z Delay      | t <sub>HIZ</sub>      |                                                             | 4   |     | 29  | ns     |
| BCLK Inactive Edge to ICC<br>Active Delay  | t <sub>ACTV</sub>     |                                                             | 0   |     | 25  | ns     |



Figure 1. I<sup>2</sup>S Audio Interface Timing Diagram



Figure 2. Left-Justified Audio Interface Timing Diagram



Figure 3. TDM Interface Timing Diagram



Figure 4: PCM Data Output Timing (DOUT)

# Digital Input Class D Speaker Amplifier with DHT

#### I<sup>2</sup>C Interface Timing Characteristics

| PARAMETER                                             | SYMBOL              | CONDITIONS                | MIN                       | TYP | MAX  | UNITS |
|-------------------------------------------------------|---------------------|---------------------------|---------------------------|-----|------|-------|
| Serial Clock Frequency                                | fscl                |                           | 0                         |     | 1000 | kHz   |
| Bus Free Time Between<br>STOP and START<br>Conditions | t <sub>BUF</sub>    |                           | 0.5                       |     |      | μs    |
| Hold Time (Repeated)<br>START Condition               | <sup>t</sup> HD,STA |                           | 0.26                      |     |      | μs    |
| SCL Pulse-Width Low                                   | t <sub>LOW</sub>    |                           | 0.5                       |     |      | μs    |
| SCL Pulse-Width High                                  | t <sub>HIGH</sub>   |                           | 0.26                      |     |      | μs    |
| Setup Time for a Repeated START Condition             | t <sub>SU,STA</sub> |                           | 0.26                      |     |      | μs    |
| Data Hold Time                                        | <sup>t</sup> HD,DAT |                           | 0                         |     | 900  | ns    |
| Data Setup Time                                       | <sup>t</sup> SU,DAT |                           | 50                        |     |      | ns    |
| SDA and SCL Receiving Rise Time                       | t <sub>R</sub>      |                           | 20 +<br>0.1C <sub>B</sub> |     | 120  | ns    |
| SDA and SCL Receiving Fall Time                       | t <sub>F</sub>      |                           | 20 +<br>0.1C <sub>B</sub> |     | 120  | ns    |
| SDA Transmitting<br>Fall Time                         | t <sub>F</sub>      | V <sub>DVDD</sub> =1. 71V | 20                        |     | 120  | ns    |
| Setup Time for STOP<br>Condition                      | <sup>t</sup> s∪,sto |                           | 0.26                      |     |      | μs    |
| Bus Capacitance                                       | CB                  |                           |                           |     | 550  | pF    |
| Pulse Width of Suppressed Spike                       | t <sub>SP</sub>     |                           | 0                         |     | 50   | ns    |



Figure 5. I<sup>2</sup>C Timing

# Digital Input Class D Speaker Amplifier with DHT

#### SoundWire Compatible Slave Interface Timing Characteristics

| PARAMETER                                            | SYMBOL                | CONDITIONS                                    | MIN | ТҮР | MAX  | UNITS |
|------------------------------------------------------|-----------------------|-----------------------------------------------|-----|-----|------|-------|
| Frequency of Clock                                   | f_Clock               |                                               |     |     | 12.7 | MHz   |
| Clock Input Duty Cycle                               | DC_In_Clock           |                                               | 45  |     | 55   | %     |
| Minimum Data Output Slew                             | t Slew Data           | $10pF \le C_{BUS_{DATA}} \le 60pF$ (Note 5)   |     | 0.5 |      | ns    |
| Time                                                 |                       | $60pF < C_{BUS_{DATA}} \le 100pF$ (Note 5)    |     | 1.4 |      | 115   |
| Minimum Data Input Setup<br>Time                     | t_lSetup_<br>min_Data | (Note 3)                                      |     |     | 0    | ns    |
| Minimum Data Input<br>Hold Time                      | t_IHold_<br>min_Data  | (Note 3)                                      |     |     | 4    | ns    |
| Data Output Disable Time                             | t_DZ_Data             | (Note 3)                                      |     |     | 4    | ns    |
| Data Output Enable Time                              | t_ZD_Data             | (Note 3)                                      | 7.9 |     |      | ns    |
| Minimum Time for Data<br>Output to Remain Stable     | t_OH_Data             | (Note 5)                                      |     | 6.7 |      | ns    |
| Clock Edge to Valid Data<br>Output for Small Systems | t_OV_Data             | $10pF \le C_{BUS_{DATA}} \le 60pF$ (Note 3)   |     |     | 27.9 | ns    |
| Clock Edge to Valid Data<br>Output for Large Systems | t_OV_Data             | 10pF ≤ C <sub>BUS_DATA</sub> ≤ 100pF (Note 3) |     |     | 31.6 | ns    |



Figure 6. SoundWire Data Input Timing Diagram

# Digital Input Class D Speaker Amplifier with DHT



Figure 7. SoundWire Data Output Timing Diagram

# Digital Input Class D Speaker Amplifier with DHT

#### **Device Reset Timing Characteristics**

| PARAMETER          | SYMBOL                     | CONDITIONS                                                                 | MIN | TYP | MAX | UNITS |
|--------------------|----------------------------|----------------------------------------------------------------------------|-----|-----|-----|-------|
| RESET Low          | t <sub>RESET_</sub><br>LOW | Minimum low time for RESET to ensure device shutdown                       |     | 1   |     | μs    |
| Release from RESET | ti2C_READY                 | Time from rising edge of RESET to I <sup>2</sup> C communication available |     | 1.5 |     | ms    |



Figure 8. RESET Timing Diagram

- Note 2: 100% production tested at T<sub>A</sub> = +25°C. Specifications over temperature limits are guaranteed by design, unless otherwise noted.
- Note 3: Minimums and/or maximum limits shown are design targets and not 100% production tested.
- Note 4: Digital filter performance is invariant over temperature and is production tested at T<sub>A</sub> = +25°C.
- **Note 5:** Values shown as typical due to limitation of production test method. Based on silicon simulation results, the typical values shown represent the worst-case minimum for these specifications.

#### **Typical Operating Characteristics**

 $(V_{PVDD} = 12V, V_{DVDD} = 1.8V, AGND = DGND = PGND = 0V, C_{PVDD} = 2x10\mu\text{F} + 2x0.1\mu\text{F} + 1x220\mu\text{F}, C_{DVDD} = 1\mu\text{F}, Z_{VREFC} = 10\mu\text{F} + 30\Omega, Z_{SPK} = Open, SPK_GAIN_MAX = 0x7, SPK_FSW_SEL = 0, AC Measurement Bandwidth = 20Hz to 20kHz, PCM Interface, f_S = 48kHz, 24-bit data, T_A = T_{MIN} to T_{MAX}. Typical values are at T_A = +25^{\circ}\text{C}.)$ 



## Digital Input Class D Speaker Amplifier with DHT

#### **Typical Operating Characteristics (continued)**



## Digital Input Class D Speaker Amplifier with DHT

#### **Typical Operating Characteristics (continued)**



## Digital Input Class D Speaker Amplifier with DHT

#### **Typical Operating Characteristics (continued)**



## Digital Input Class D Speaker Amplifier with DHT

#### **Typical Operating Characteristics (continued)**



## Digital Input Class D Speaker Amplifier with DHT

#### **Typical Operating Characteristics (continued)**



# Digital Input Class D Speaker Amplifier with DHT

#### **Typical Operating Characteristics (continued)**

 $(V_{PVDD} = 12V, V_{DVDD} = 1.8V, AGND = DGND = PGND = 0V, C_{PVDD} = 2x10\mu\text{F} + 2x0.1\mu\text{F} + 1x220\mu\text{F}, C_{DVDD} = 1\mu\text{F}, Z_{VREFC} = 10\mu\text{F} + 30\Omega, Z_{SPK} = Open, SPK_GAIN_MAX = 0x7, SPK_FSW_SEL = 0, AC Measurement Bandwidth = 20Hz to 20kHz, PCM Interface, f_S = 48kHz, 24-bit data, T_A = T_{MIN} to T_{MAX}. Typical values are at T_A = +25^{\circ}\text{C}.)$ 













## Digital Input Class D Speaker Amplifier with DHT

#### **Typical Operating Characteristics (continued)**



## Digital Input Class D Speaker Amplifier with DHT

#### **Typical Operating Characteristics (continued)**



## Digital Input Class D Speaker Amplifier with DHT

#### **Typical Operating Characteristics (continued)**



## Digital Input Class D Speaker Amplifier with DHT

#### **Typical Operating Characteristics (continued)**





# Pin Configuration (WLP)
### Pin Configuration (FCQFN)



## Digital Input Class D Speaker Amplifier with DHT

### **Pin Description**

| WLP    | FCQFN  | NAME              | SUPPLY<br>RAIL | FUNCTION                                                                                                                                                                                                                               |
|--------|--------|-------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1, A2 | 11, 12 | PVDD              | _              | Speaker Amplifier Power Supply. Bypass each bump to PGND with a $0.1\mu$ F and $10\mu$ F capacitor (two of each total) placed as close as possible. Bypass the supply bus to PGND with a single 220 $\mu$ F bulk capacitor per device. |
| A3     | 10     | IRQ               | DVDD           | Hardware Interrupt Output. Interrupt polarity and pin drive mode are configurable. Connect a $1.5k\Omega$ pullup resistor to DVDD for full logic level swing in open-drain mode.                                                       |
| A4     | 9      | DVDD              | _              | Digital Power Supply. Power supply for the digital core and digital interface pins. Bypass to DGND with $1\mu F$ capacitor.                                                                                                            |
| A5     | 6      | RESET             | DVDD           | Active-Low Hardware Reset. Resets all digital portions of the device and all registers to default PoR settings. DVDD must be in the valid operating range before driving high. Do not connect directly to DVDD.                        |
| B1, B2 | 13     | OUTP              | PVDD           | Positive Speaker Amplifier Output                                                                                                                                                                                                      |
| B3     | 16     | OUTPSNS           | PVDD           | Speaker Amplifier Feedback Positive Input. Connect as close as possible to the positive terminal of the loudspeaker. This pin must form a complete loop with OUTP.                                                                     |
| B4     | 7      | LRCLK             | DVDD           | PCM Interface Frame Clock Input. LRCLK frequency matches the PCM interface sample rate. Internally pulled down to DGND through R <sub>PD</sub> .                                                                                       |
| B5     | 5      | BCLK/<br>SWCLK    | DVDD           | PCM Interface Bit Clock Input/SoundWire Compatible Interface Clock Input.<br>Internally pulled down to DGND through R <sub>PD</sub> .                                                                                                  |
| C1, C2 | 14     | OUTN              | PVDD           | Negative Speaker Amplifier Output                                                                                                                                                                                                      |
| C3     | 17     | OUTNSNS           | PVDD           | Speaker Amplifier Feedback Negative Input. Connect as close as possible to the negative terminal of the loudspeaker. This pin must form a complete loop with OUTN.                                                                     |
| C4     | 1      | SDA               | DVDD           | I <sup>2</sup> C-Compatible Serial-Data. Connect a 1.5kΩ pullup resistor to DVDD for full logic level swing. In SoundWire control mode, connect to either DVDD or DGND.                                                                |
| C5     | 4      | DIN/<br>SWDATA    | DVDD           | PCM Interface Data Input/SoundWire Compatible Interface Data Bus. Internally pulled down to DGND through ${\sf R}_{\sf IN}.$                                                                                                           |
| D1, D2 | 15     | PGND              | _              | Speaker Amplifier Ground                                                                                                                                                                                                               |
| D3     | 19     | AGND              | _              | Analog Ground. Connecting AGND to PGND on the top layer of the PCB is not recommended.                                                                                                                                                 |
| D4     | 22     | SCL               | DVDD           | I <sup>2</sup> C-Compatible Serial-Clock. Connect a $1.5$ kΩ pullup resistor to DVDD for full logic level swing. In SoundWire control mode, connect to either DVDD or DGND.                                                            |
| D5     | 3      | DOUT              | DVDD           | PCM Interface Data Output                                                                                                                                                                                                              |
| E1     | 20     | I.C.              | DVDD           | Internally Connected. Connect to DVDD externally. Do not connect to ground or leave unconnected.                                                                                                                                       |
| E2     | 18     | V <sub>REFC</sub> | PVDD           | Internal Bias. Bypass to AGND with a $30\Omega$ resistor and a $10\mu F$ capacitor.                                                                                                                                                    |
| E3     | 21     | ADDR              | DVDD           | I <sup>2</sup> C Slave Address Select. Selects one of four I <sup>2</sup> C slave addresses.                                                                                                                                           |
| E4     | 2      | ICC               | DVDD           | Interchip Communication Data Bus. Optionally allows multiple devices to be grouped up to communicate with each other in order to provide a consistent response. Internally pulled down to DGND by R <sub>PD</sub> .                    |
| E5     | 8      | DGND              | _              | Digital Ground                                                                                                                                                                                                                         |

#### **Detailed Description**

#### **Control Interface Configuration**

The device features a SoundWire compatible slave interface, an I<sup>2</sup>C slave interface, and a PCM audio interface (Figure 9). After initially powering up both supplies or when exiting hardware shutdown, the device control mode defaults to the SoundWire compatible interface. In this control mode, the SoundWire Compatible interface is used to program all device registers and for all digital audio data communication. In SoundWire control mode, the device I<sup>2</sup>C interface bus connections cannot be shared with another device, and the ADDR, SDA, and SCL pins must each be connected to either DVDD or DGND to configure the SoundWire ID (Table 14).

Any time after initial power-up, if the device is not in hardware shutdown and an I<sup>2</sup>C start condition is detected, the device automatically switches to I<sup>2</sup>C control mode. The I<sup>2</sup>C start condition that causes the switch over can be part of a normal I<sup>2</sup>C transaction. In I<sup>2</sup>C control mode, the I<sup>2</sup>C interface is used to program the general control registers while the PCM interface is used for all digital audio data communication. Once the device is in I<sup>2</sup>C control mode, only a full supply power cycle or hardware shutdown event can return the device to SoundWire control mode.



Figure 9. Control Interface Configuration Options

### Digital Input Class D Speaker Amplifier with DHT

#### **Device Register Map**

The general control registers in the address space 0x2000 and above are accessible through both the SoundWire compatible and I<sup>2</sup>C interface and are used for configuring the device (except the SoundWire compatible interface). The registers in the address space 0x0040 to 0x0337 are only accessible through the SoundWire compatible interface and are used for configuring the SoundWire slave interface settings (Figure 9). Register bit fields come in several varieties that are summarized and color coded in Table 1.

Read-only bit fields (R) are used to indicate an internal device state and cannot be changed directly by the host. Writing to these registers has no effect. Read-only status

bit fields are the same, however, writing a 1 to these registers clears the status while writing a 0 has no effect.

Write-only bit fields (W) are single-bit push-button controls. Writing a 1 to these bit fields performs an action (i.e., software reset, interrupt clear, etc.). Writing a 0 has no effect and readback always returns a 0.

Read/write bit fields (RW) can be both read and written by the host, and the last written value is the value returned on read back.

Reserved bit fields (indicated by a "—" in <u>Table 2</u>) are not used to program or control the device. When writing a register that contains reserved bit fields, always write a 0 to the reserved bit field segments.

#### Table 1. Register Map Bit Field Color Coding

| BIT FIELD TYPE                                 | FUNCTIONAL DESCRIPTION                                                                                                      |  |  |  |
|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Read-Only Bit Field                            | A write to a read-only bit field has no effect.                                                                             |  |  |  |
| Read-Only Status Bit Field<br>(Clear on Write) | Write a 1 to clear a read-only status bit field.<br>A write of 0 has no effect.                                             |  |  |  |
| Write-Only Bit Field                           | Write a 1 to activate the function of a write-only bit field.<br>A write of 0 has no effect, and readback always returns 0. |  |  |  |
| Read/Write Bit Field                           | Read and write commands function normally.<br>There can be write access restrictions.                                       |  |  |  |
| Reserved Bit Field                             | Always write a 0 to a reserved bit field.                                                                                   |  |  |  |

## Digital Input Class D Speaker Amplifier with DHT

### Table 2. General Control Register Map

| REG           | ISTER | R PROPERTIES                                   |                          | -                       | -                       | REGISTER                | CONTENTS                 |                          |                           |                           |
|---------------|-------|------------------------------------------------|--------------------------|-------------------------|-------------------------|-------------------------|--------------------------|--------------------------|---------------------------|---------------------------|
| ADDR          | POR   | REGISTER NAME                                  | BIT 7                    | BIT 6                   | BIT 5                   | BIT 4                   | BIT 3                    | BIT 2                    | BIT 1                     | BIT 0                     |
|               |       |                                                |                          | SO                      | FTWARE RESE             | ET REGISTER             |                          |                          |                           |                           |
| <u>0x2000</u> | 0x00  | Software Reset                                 | _                        | _                       | _                       | _                       | _                        | _                        | _                         | RST                       |
|               |       |                                                |                          |                         | INTERRUPT RE            | GISTERS                 |                          |                          |                           |                           |
| <u>0x2001</u> | 0x00  | Interrupt<br>Raw 1                             | THERMSHDN_<br>BGN_RAW    | THERMSHDN_<br>END_RAW   | THERMWARN_<br>BGN_RAW   | THERMWARN_<br>END_RAW   | BDE_L4_<br>RAW           | BDE_LEVEL_<br>RAW        | BDE_ACTIVE_<br>BGN_RAW    | BDE_ACTIVE_<br>END_RAW    |
| <u>0x2002</u> | 0x00  | Interrupt<br>Raw 2                             | PWRUP_<br>DONE_RAW       | PWRDN_<br>DONE_RAW      | otp_fail_<br>Raw        | SPK_OVC_<br>RAW         | CLKSTART_<br>RAW         | CLKSTOP_<br>RAW          | ICC_SYNC_<br>ERR_RAW      | ICC_DATA_<br>ERR_RAW      |
| <u>0x2003</u> | 0x00  | Interrupt<br>Raw 3                             | PVDD_UVLO_<br>SHDN_RAW   | _                       | THERMFB_<br>BGN_RAW     | THERMFB_<br>END_RAW     | DHT_ACTIVE<br>_BGN_RAW   | DHT_ACTIVE_<br>END_RAW   | LMTR_ACTIVE<br>_BGN_RAW   | LMTR_ACTIVE<br>_END_RAW   |
| <u>0x2004</u> | 0x00  | Interrupt<br>State 1                           | THERMSHDN_<br>BGN_STATE  | THERMSHDN_<br>END_STATE | THERMWARN<br>_BGN_STATE | THERMWARN<br>_END_STATE | BDE_L4_<br>STATE         | BDE_LEVEL_<br>STATE      | BDE_ACTIVE_<br>BGN_STATE  | BDE_ACTIVE_<br>END_STATE  |
| <u>0x2005</u> | 0x00  | Interrupt<br>State 2                           | PWRUP_<br>DONE_STATE     | PWRDN_<br>DONE_STATE    | OTP_FAIL_<br>STATE      | SPK_OVC_<br>STATE       | CLKSTART_<br>STATE       | CLKSTOP_<br>STATE        | ICC_SYNC_<br>ERR_STATE    | ICC_DATA_<br>ERR_STATE    |
| <u>0x2006</u> | 0x00  | Interrupt<br>State 3                           | PVDD_UVLO_<br>SHDN_STATE | _                       | THERMFB_<br>BGN_STATE   | THERMFB_<br>END_STATE   | DHT_ACTIVE<br>_BGN_STATE | DHT_ACTIVE_<br>END_STATE | LMTR_ACTIVE<br>_BGN_STATE | LMTR_ACTIVE<br>_END_STATE |
| <u>0x2007</u> | 0x00  | Interrupt<br>Flag 1                            | THERMSHDN_<br>BGN_FLAG   | THERMSHDN_<br>END_FLAG  | THERMWARN<br>_BGN_FLAG  | THERMWARN<br>_END_FLAG  | BDE_L4_<br>FLAG          | BDE_LEVEL_<br>FLAG       | BDE_ACTIVE_<br>BGN_FLAG   | BDE_ACTIVE_<br>END_FLAG   |
| <u>0x2008</u> | 0x00  | Interrupt<br>Flag 2                            | PWRUP_<br>DONE_FLAG      | PWRDN_<br>DONE_FLAG     | OTP_FAIL_<br>FLAG       | SPK_OVC_<br>FLAG        | CLKSTART_<br>FLAG        | CLKSTOP_<br>FLAG         | ICC_SYNC_<br>ERR_FLAG     | ICC_DATA_<br>ERR_FLAG     |
| <u>0x2009</u> | 0x00  | Interrupt<br>Flag 3                            | PVDD_UVLO_<br>SHDN_FLAG  | _                       | THERMFB_<br>BGN_FLAG    | THERMFB_<br>END_FLAG    | DHT_ACTIVE<br>_BGN_FLAG  | DHT_ACTIVE_<br>END_FLAG  | LMTR_ACTIVE<br>_BGN_FLAG  | LMTR_ACTIVE<br>_END_FLAG  |
| <u>0x200A</u> | 0x00  | Interrupt<br>Enable 1                          | THERMSHDN_<br>BGN_EN     | THERMSHDN_<br>END_EN    | THERMWARN<br>_BGN_EN    | THERMWARN<br>_END_EN    | BDE_L4_EN                | BDE_LEVEL_<br>EN         | BDE_ACTIVE_<br>BGN_EN     | BDE_ACTIVE_<br>END_EN     |
| <u>0x200B</u> | 0x00  | Interrupt<br>Enable 2                          | PWRUP_<br>DONE_EN        | PWRDN_<br>DONE_EN       | OTP_FAIL_<br>EN         | SPK_OVC_<br>EN          | CLKSTART_<br>EN          | CLKSTOP_<br>EN           | ICC_SYNC_<br>ERR_EN       | ICC_DATA_<br>ERR_EN       |
| <u>0x200C</u> | 0x00  | Interrupt<br>Enable 3                          | PVDD_UVLO_<br>SHDN_EN    | _                       | THERMFB_<br>BGN_EN      | THERMFB_<br>END_EN      | DHT_ACTIVE<br>_BGN_EN    | DHT_ACTIVE_<br>END_EN    | LMTR_ACTIVE<br>_BGN_EN    | LMTR_ACTIVE<br>_END_EN    |
| <u>0x200D</u> | 0x00  | Interrupt Flag<br>Clear 1                      | THERMSHDN_<br>BGN_CLR    | THERMSHDN_<br>END_CLR   | THERMWARN<br>_BGN_CLR   | THERMWARN<br>_END_CLR   | BDE_<br>L4_CLR           | BDE_LEVEL_<br>CLR        | BDE_ACTIVE_<br>BGN_CLR    | BDE_ACTIVE_<br>END_CLR    |
| <u>0x200E</u> | 0x00  | Interrupt Flag<br>Clear 2                      | PWRUP_<br>DONE_CLR       | PWRDN_<br>DONE_CLR      | OTP_FAIL_<br>CLR        | SPK_OVC_<br>CLR         | CLKSTART_<br>CLR         | CLKSTOP_<br>CLR          | ICC_SYNC_<br>ERR_CLR      | ICC_DATA_<br>ERR_CLR      |
| <u>0x200F</u> | 0x00  | Interrupt Flag<br>Clear 3                      | PVDD_UVLO_<br>SHDN_CLR   | —                       | THERMFB_<br>BGN_CLR     | THERMFB_<br>END_CLR     | DHT_ACTIVE<br>_BGN_CLR   | DHT_ACTIVE_<br>END_CLR   | LMTR_ACTIVE<br>_BGN_CLR   | LMTR_ACTIVE<br>_END_CLR   |
| <u>0x2010</u> | 0x00  | IRQ Bus<br>Configuration                       | _                        | _                       | _                       | _                       | _                        | IRQ_MODE                 | IRQ_POL                   | IRQ_EN                    |
|               |       |                                                |                          | THE                     | RMAL PROTECTI           | ON REGISTERS            |                          |                          |                           |                           |
| <u>0x2014</u> | 0x10  | Thermal-Warning<br>Threshold<br>Configuration  | _                        | _                       |                         |                         | THERMWAR                 | N_THRESH[5:0]            |                           |                           |
| <u>0x2015</u> | 0x27  | Thermal-Shutdown<br>Threshold<br>Configuration | _                        | _                       |                         |                         | THERMSHD                 | N_THRESH[5:0]            |                           |                           |

## Digital Input Class D Speaker Amplifier with DHT

#### **REGISTER PROPERTIES REGISTER CONTENTS** ADDR POR **REGISTER NAME** BIT 4 BIT 0 BIT 7 BIT 6 BIT 5 BIT 3 BIT 2 BIT 1 Thermal Hysteresis 0x2016 0x01 \_ THERM\_HYST[1:0] \_ \_ \_ \_ \_ Configuration Thermal-Foldback 0x2017 0xC0 THERMFB\_HOLD[1:0] THERMFB\_RLS[1:0] THERMFB\_SLOPE[1:0] \_\_\_\_ \_ Settings Thermal-Foldback THERMFB\_EN 0x2018 0x00 \_ \_ Enable PCM INTERFACE REGISTERS Digital Output Pin 0x201E 0x55 Drive Strength ICC\_DRV[1:0] LRCLK\_DRV[1:0] IRQ\_DRV[1:0] DOUT\_DRV[1:0] Configuration PCM Interface Data PCM\_TX\_ CH6\_HIZ PCM\_TX\_ CH5\_HIZ PCM\_TX\_ CH4\_HIZ PCM\_TX\_ CH3\_HIZ PCM\_TX\_ CH2\_HIZ PCM\_TX\_ CH0\_HIZ PCM\_TX\_ CH7\_HIZ PCM\_TX\_ CH1\_HIZ 0x2020 0xFE Output Channel Configuration 1 PCM Interface Data PCM\_TX PCM\_TX PCM\_TX PCM\_TX PCM\_TX PCM\_TX PCM\_TX\_ PCM\_TX 0x2021 0xFF Output Channel CH15\_HIZ CH14\_HIZ CH13\_HIZ CH12\_HIZ CH11\_HIZ CH10\_HIZ CH9\_HIZ CH8\_HIZ Configuration 2 PCM Interface Data Output Speaker DSP 0x00 PCM\_SPK\_FB\_DEST[3:0] 0x2023 \_ Feedback Channel Source PCM Interface PCM TX PCM PCM\_TX PCM\_DATA\_WIDTH[1:0] 0x2024 0xC0 Data Format PCM\_FORMAT[2:0] INTERLEAVE EXTRA\_HIZ CHANSEL Configuration Audio Interface Mode 0x2025 0x00 INTERFACE\_MODE[1:0] \_ Configuration PCM Interface PCM\_ 0x2026 0x04 Clock Ratio PCM\_BSEL[3:0] \_ \_ BCLKEDGE Configuration PCM Interface PCM\_SR[3:0] 0x2027 0x08 \_ \_ \_ \_ Sample Rate Speaker Path 0x2028 0x88 SPK\_SR[3:0] Sample Rate PCM Interface 0x2029 0x00 Digital Mono Mixer DMMIX\_CFG[1:0] DMMIX\_CH0\_SOURCE[3:0] Configuration 1 PCM Interface DMMIX\_CH1\_SOURCE[3:0] 0x202A 0x00 Digital Mono Mixer Configuration 2 PCM Interface Data PCM\_RX\_EN 0x202B 0x00 \_ \_ Input (DIN) Enable PCM Interface Data 0x202C 0x00 Output (DOUT) PCM\_TX\_EN Enable

## Digital Input Class D Speaker Amplifier with DHT

| REG           | ISTER | PROPERTIES                                                       | REGISTER CONTENTS   |                     |                     |                                        |                              |                              |                     |                       |  |
|---------------|-------|------------------------------------------------------------------|---------------------|---------------------|---------------------|----------------------------------------|------------------------------|------------------------------|---------------------|-----------------------|--|
| ADDR          | POR   | REGISTER NAME                                                    | BIT 7               | BIT 6               | BIT 5               | BIT 4                                  | BIT 3                        | BIT 2                        | BIT 1               | BIT 0                 |  |
|               |       |                                                                  |                     |                     | ICC REGIS           | TERS                                   |                              |                              | 1                   |                       |  |
| <u>0x202E</u> | 0x00  | ICC Receiver<br>Enables 1                                        | ICC_RX_<br>CH7_EN   | ICC_RX_<br>CH6_EN   | ICC_RX_<br>CH5_EN   | ICC_RX_<br>CH4_EN                      | ICC_RX_<br>CH3_EN            | ICC_RX_<br>CH2_EN            | ICC_RX_<br>CH1_EN   | ICC_RX_<br>CH0_EN     |  |
| <u>0x202F</u> | 0x00  | ICC Receiver<br>Enables 2                                        | ICC_RX_<br>CH15_EN  | ICC_RX_<br>CH14_EN  | ICC_RX_<br>CH13_EN  | ICC_RX_<br>CH12_EN                     | ICC_RX_<br>CH11_EN           | ICC_RX_<br>CH10_EN           | ICC_RX_<br>CH9_EN   | ICC_RX_<br>CH8_EN     |  |
| <u>0x2030</u> | 0xFF  | ICC Transmitter<br>Channel<br>Configuration 1                    | ICC_TX_<br>CH7_HIZ  | ICC_TX_<br>CH6_HIZ  | ICC_TX_<br>CH5_HIZ  | ICC_TX_<br>CH4_HIZ                     | ICC_TX_<br>CH3_HIZ           | ICC_TX_<br>CH2_HIZ           | ICC_TX_<br>CH1_HIZ  | ICC_TX_<br>CH0_HIZ    |  |
| <u>0x2031</u> | 0xFF  | ICC Transmitter<br>Channel<br>Configuration 2                    | ICC_TX_<br>CH15_HIZ | ICC_TX_<br>CH14_HIZ | ICC_TX_<br>CH13_HIZ | ICC_TX_<br>CH12_HIZ                    | ICC_TX_<br>CH11_HIZ          | ICC_TX_<br>CH10_HIZ          | ICC_TX_<br>CH9_HIZ  | ICC_TX_<br>CH8_HIZ    |  |
| <u>0x2032</u> | 0x30  | ICC Data Link<br>Configuration                                   | ICC_DHT_<br>CONFIG  | ICC_LIM_<br>CONFIG  | ICC_BDE_<br>CONFIG  | ICC_THERM_<br>CONFIG                   | ICC_DHT_<br>LINK_EN          | ICC_LIM_<br>LINK_EN          | ICC_BDE_<br>LINK_EN | ICC_THERM_<br>LINK_EN |  |
| <u>0x2034</u> | 0x00  | ICC Transmitter<br>Configuration                                 |                     | ICC_SYNC            |                     |                                        |                              | ICC_TX                       | _DEST[3:0]          |                       |  |
| <u>0x2035</u> | 0x00  | ICC Transmitter<br>Enable                                        | _                   | -                   | _                   | _                                      | -                            | _                            | _                   | ICC_TX_EN             |  |
|               |       |                                                                  |                     | SOUNDWI             | RE SLAVE INTE       | ERFACE REGIS                           | TERS                         | <u> </u>                     |                     |                       |  |
| <u>0x2036</u> | 0x05  | SoundWire Input<br>Clock Configuration                           | _                   | -                   | _                   | SWIRE_CLK_RATE[1:0] SWIRE_CLK_SEL[2:0] |                              |                              |                     |                       |  |
|               |       |                                                                  |                     | SPEAK               | ER PATH CONT        | ROL REGISTE                            | RS                           |                              |                     |                       |  |
| <u>0x203D</u> | 0x00  | Speaker Path<br>Digital Volume<br>Control                        | _                   |                     |                     |                                        | SPK_VOL[6:0]                 |                              |                     |                       |  |
| <u>0x203E</u> | 0x08  | Speaker Path<br>Output Level<br>Scaling                          |                     | SPK_G               | AIN[3:0]            |                                        |                              | SPK_GA                       | IN_MAX[3:0]         |                       |  |
| <u>0x203F</u> | 0x02  | Speaker Path DSP<br>Configuration                                | SPK_<br>VOL_SEL     | _                   | SPK_INVERT          | _                                      | SPK_VOL_<br>RMPDN_<br>BYPASS | SPK_VOL_<br>RMPUP_<br>BYPASS | SPK_DITH_EN         | SPK_DCBLK_<br>EN      |  |
| <u>0x2040</u> | 0x00  | Tone Generator<br>Configuration                                  | -                   | _                   | _                   | _                                      |                              | TONE_C                       | CONFIG[3:0]         |                       |  |
| <u>0x2041</u> | 0x03  | Speaker Amplifier<br>Configuration                               | SPK_SSM_EN          | SPK_<br>OSC_SEL     | -                   | _                                      | SPK_<br>FSW_SEL              | SPK                          | SSM_MOD_INDE        | X[2:0]                |  |
| <u>0x2042</u> | 0x00  | Speaker Amplifier<br>Switching Edge Rate<br>Configuration        | _                   | _                   | _                   | _                                      | _                            | SPK_EDGE                     | E_CTRL[1:0]         | _                     |  |
| <u>0x2043</u> | 0x00  | Speaker Path and<br>Speaker DSP Data<br>Feedback Path<br>Enables | _                   | _                   | _                   | _                                      | _                            | _                            | SPK_FB_EN           | SPK_EN                |  |

## Digital Input Class D Speaker Amplifier with DHT

| REG           | ISTER | R PROPERTIES                                               |       |                                         |                  | REGISTER                      | CONTENTS            |            |              |                       |  |  |
|---------------|-------|------------------------------------------------------------|-------|-----------------------------------------|------------------|-------------------------------|---------------------|------------|--------------|-----------------------|--|--|
| ADDR          | POR   | REGISTER NAME                                              | BIT 7 | BIT 6                                   | BIT 5            | BIT 4                         | BIT 3               | BIT 2      | BIT 1        | BIT 0                 |  |  |
|               |       |                                                            |       | ME                                      | ASURMENT AD      | C REGISTERS                   |                     |            |              |                       |  |  |
| <u>0x2051</u> | 0x00  | Measurement<br>ADC Sample<br>Rate Control                  | —     | _                                       | _                | _                             | _                   | _          | MEAS_A       | DC_SR[1:0]            |  |  |
| <u>0x2052</u> | 0x00  | Measurement ADC<br>PVDD Channel Filter<br>Configuration    | _     | MEAS_ADC_PVDD_<br>FILT_EN MEAS_ADC_PVDI |                  |                               |                     |            |              |                       |  |  |
| <u>0x2053</u> | 0x00  | Measurement ADC<br>Thermal Channel<br>Filter Configuration | _     | _                                       | _                | MEAS_<br>ADC_TEMP_<br>FILT_EN | _                   | _          |              | DC_TEMP_<br>OEFF[1:0] |  |  |
| <u>0x2054</u> | 0x00  | Measurement ADC<br>PVDD Channel<br>Readback                |       |                                         |                  | MEAS_ADC_P\                   | /DD_DATA[7:0]       |            |              |                       |  |  |
| <u>0x2055</u> | 0x00  | Measurement ADC<br>Thermal Channel<br>Readback             |       |                                         |                  | MEAS_ADC_TH                   | ERM_DATA[7:0]       |            |              |                       |  |  |
| <u>0x2056</u> | 0x00  | Measurement ADC<br>PVDD Channel<br>Enable                  | _     | _                                       | _                | _                             | _                   | _          | _            | MEAS_ADC_<br>PVDD_EN  |  |  |
|               |       |                                                            |       |                                         | BDE REGIS        | STERS                         |                     |            |              |                       |  |  |
| <u>0x2090</u> | 0x00  | BDE Level Hold<br>Time                                     |       |                                         |                  | BDE_H                         | LD[7:0]             |            |              |                       |  |  |
| <u>0x2091</u> | 0x00  | BDE Gain<br>Reduction Attack/<br>Release Rates             |       | BDE_GAI                                 | N_ATK[3:0]       |                               |                     | BDE_GA     | NIN_RLS[3:0] |                       |  |  |
| <u>0x2092</u> | 0x00  | BDE Clipper Mode                                           | —     | _                                       | _                | _                             | —                   | _          | _            | BDE_<br>CLIP_MODE     |  |  |
| <u>0x2097</u> | 0x00  | BDE Level 1<br>Threshold                                   |       |                                         |                  | BDE_L1_VT                     | HRESH[7:0]          |            |              |                       |  |  |
| <u>0x2098</u> | 0x00  | BDE Level 2<br>Threshold                                   |       |                                         |                  | BDE_L2_VT                     | HRESH[7:0]          |            |              |                       |  |  |
| <u>0x2099</u> | 0x00  | BDE Level 3<br>Threshold                                   |       |                                         |                  | BDE_L3_VT                     | HRESH[7:0]          |            |              |                       |  |  |
| <u>0x209A</u> | 0x00  | BDE Level 4<br>Threshold                                   |       |                                         |                  | BDE_L4_VT                     | HRESH[7:0]          |            |              |                       |  |  |
| <u>0x209B</u> | 0x00  | BDE Level<br>Threshold<br>Hysteresis                       |       |                                         |                  | BDE_VTHRES                    | SH_HYST[7:0]        |            |              |                       |  |  |
| <u>0x20A8</u> | 0x00  | BDE Level 1 Limiter<br>Configuration                       | _     | _                                       | _                | _                             |                     | BDE_L      | .1_LIM[3:0]  |                       |  |  |
| <u>0x20A9</u> | 0x00  | BDE Level 1 Clipper<br>Configuration                       | _     | _                                       |                  |                               | BDE_L1              | _CLIP[5:0] |              |                       |  |  |
| <u>0x20AA</u> | 0x00  | BDE Level 1<br>Gain Reduction<br>Configuration             | _     | _                                       | BDE_L1_GAIN[5:0] |                               |                     |            |              |                       |  |  |
| <u>0x20AB</u> | 0x00  | BDE Level 2 Limiter<br>Configuration                       | _     | _                                       | _                | _                             | — — BDE_L2_LIM[3:0] |            |              |                       |  |  |

## Digital Input Class D Speaker Amplifier with DHT

| REG           | ISTER | PROPERTIES                                          |                    |                    |              | REGISTER         | CONTENTS                     |                          |                         |         |
|---------------|-------|-----------------------------------------------------|--------------------|--------------------|--------------|------------------|------------------------------|--------------------------|-------------------------|---------|
| ADDR          | POR   | REGISTER NAME                                       | BIT 7              | BIT 6              | BIT 5        | BIT 4            | BIT 3                        | BIT 2                    | BIT 1                   | BIT 0   |
| 0x20AC        | 0x00  | BDE Level 2 Clipper<br>Configuration                | -                  | -                  |              | J                | BDE_L                        | 2_CLIP[5:0]              | II                      |         |
| 0x20AD        | 0x00  | BDE Level 2<br>Gain Reduction<br>Configuration      | _                  | _                  |              | BDE_L2_GAIN[5:0] |                              |                          |                         |         |
| <u>0x20AE</u> | 0x00  | BDE Level 3 Limiter<br>Configuration                | —                  | _                  | _            | _                |                              | BDE_L                    | 3_LIM[3:0]              |         |
| <u>0x20AF</u> | 0x00  | BDE Level 3 Clipper<br>Configuration                | _                  | _                  |              |                  | BDE_L                        | 3_CLIP[5:0]              |                         |         |
| <u>0x20B0</u> | 0x00  | BDE Level 3<br>Gain Reduction<br>Configuration      | _                  | _                  |              |                  | BDE_L3                       | 3_GAIN[5:0]              |                         |         |
| <u>0x20B1</u> | 0x00  | BDE Level 4 Limiter<br>Configuration                | _                  | _                  | _            | _                |                              | BDE_L                    | 4_LIM[3:0]              |         |
| <u>0x20B2</u> | 0x00  | BDE Level 4<br>Clipper and State<br>Configuration   | BDE_L4_<br>MUTE    | BDE_L4_<br>INF_HLD |              |                  | BDE_L4                       | 4_CLIP[5:0]              |                         |         |
| <u>0x20B3</u> | 0x00  | BDE Level 4<br>Gain Reduction<br>Configuration      | —                  | _                  |              |                  | BDE_L4                       | 4_GAIN[5:0]              |                         |         |
| 0x20B4        | 0x00  | BDE Level 4 Infinite<br>Hold Clear                  | BDE_L4_<br>HLD_RLS | -                  | _            | _                | _                            | -                        | _                       | _       |
| 0x20B5        | 0x00  | BDE Enable                                          | _                  | _                  | _            | _                | _                            | _                        | _                       | BDE_EN  |
| 0x20B6        | 0x00  | BDE Current State                                   | _                  | _                  | _            | _                |                              | BDE_S                    | STATE[3:0]              |         |
|               |       |                                                     |                    |                    | DHT REGIS    | STERS            |                              |                          |                         |         |
| 0x20D1        | 0x01  | DHT Configuration                                   |                    | DHT_SPK_G          | AIN_MIN[3:0] |                  |                              | DHT_VR                   | OT_PNT[3:0]             |         |
| <u>0x20D2</u> | 0x02  | DHT Attack Rate<br>Settings                         | —                  | _                  | _            | DHT_ATK_         | _STEP[1:0] DHT_ATK_RATE[2:0] |                          |                         | ]       |
| <u>0x20D3</u> | 0x03  | DHT Release Rate<br>Settings                        | —                  | _                  | _            | DHT_RLS_         | STEP[1:0]                    |                          | DHT_RLS_RATE[2:0]       |         |
| 0x20D4        | 0x00  | DHT Enable                                          | —                  | -                  | _            | _                | _                            | -                        | _                       | DHT_EN  |
|               |       |                                                     |                    |                    | LIMITER REC  | GISTERS          |                              |                          |                         |         |
| <u>0x20E0</u> | 0x00  | Limiter Threshold<br>Configuration                  | _                  |                    |              | LIM_THRESH[4:0]  |                              |                          | _                       | -       |
| <u>0x20E1</u> | 0x00  | Limiter Attack<br>and Release Rate<br>Configuration |                    | LIM_ATK_           | _RATE[3:0]   |                  |                              | LIM_RLS                  | S_RATE[3:0]             |         |
| 0x20E2        | 0x00  | Limiter Enable                                      | _                  | _                  | _            | _                | _                            | _                        | _                       | LIM_EN  |
|               |       |                                                     |                    |                    | ENABLE REG   | GISTERS          |                              |                          |                         |         |
| 0x20FE        | 0x00  | Device Auto-Restart<br>Configuration                | _                  | _                  | _            | _                | OVC_AUTO<br>RESTART_<br>EN   | THERM_AUTO<br>RESTART_EN | CMON_AUTO<br>RESTART_EN | CMON_EN |
| 0x20FF        | 0x00  | Global Enable                                       | _                  | _                  | _            | _                | _                            | _                        |                         | EN      |
|               |       |                                                     |                    | REVIS              |              | ATION REGIST     | ĒR                           |                          | · · · · · ·             |         |
| <u>0x21FF</u> | 0x43  | Device Revision<br>Identification<br>Number         |                    |                    |              | REV_I            | D[7:0]                       |                          |                         |         |

## Digital Input Class D Speaker Amplifier with DHT

| RE     | GISTE |                   |                 |                   |                   | REGISTER           | CONTENTS     |                    |                         |                           |
|--------|-------|-------------------|-----------------|-------------------|-------------------|--------------------|--------------|--------------------|-------------------------|---------------------------|
| ADDR   | POR   | NAME              | BIT 7           | BIT 6             | BIT 5             | BIT 4              | BIT 3        | BIT 2              | BIT 1                   | BIT 0                     |
|        |       |                   | S               | LAVE CONTR        | ROL PORT (S       | CP) REGISTE        | RS           |                    |                         |                           |
| 0x0040 | 0x00  | SCP_IntStat_1     | SCP2<br>Cascade | Port 3<br>Cascade | Port 2<br>Cascade | Port 1<br>Cascade  | _            | IntStat<br>ImpDef1 | IntStat Port<br>Ready   | IntStat<br>Parity         |
| 0x0041 | 0x00  | SCP_IntMask_1     | _               | _                 | _                 | —                  | _            | IntMask<br>ImpDef1 | IntMask<br>Bus Clash    | intMask<br>Parity         |
| 0x0042 | 0x00  | SCP_IntStat_2     | _               | _                 | _                 | _                  | _            | _                  | _                       | Port 4<br>Cascade         |
| 0x0044 | 0x00  | SCP_Ctrl          | ForceReset      | CurrentBank       |                   | _                  | _            | _                  | ClockStop<br>Now        | ClockStop_<br>NotFinished |
| 0x0045 | 0x00  | SCP_SystemCtrl    | _               | _                 | _                 | _                  | _            | _                  | _                       | ClockStop<br>Prepare      |
| 0x0046 | 0x00  | SCP_DevNumber     | —               | —                 | Group_            | _ID[1:0]           |              | Device Nu          | Imber[3:0]              |                           |
| 0x0050 | 0x21  | SCP_DevId_0       |                 |                   |                   | Device_I           | D[47:40]     |                    |                         |                           |
| 0x0051 | 0x01  | SCP_DevId_1       |                 |                   |                   | Device I           | D[39:32]     |                    |                         |                           |
| 0x0052 | 0x9F  | SCP_DevId_2       |                 |                   |                   | Device I           | D[31:24]     |                    |                         |                           |
| 0x0053 | 0x87  | SCP_DevId_3       |                 |                   |                   | Device I           | D[23:16]     |                    |                         |                           |
| 0x0054 | 0x08  | SCP_DevId_4       |                 |                   |                   | Device             | ID[15:8]     |                    |                         |                           |
| 0x0055 | 0x00  | SCP_DevId_5       |                 |                   |                   | Device             | ID[7:0]      |                    |                         |                           |
| 0x0060 | 0x00  | SCP_FrameCtrl     |                 | F                 | RowControl[4:0    | )]                 |              | Co                 | lumnControl[2           | ::0]                      |
| 0x0070 | 0x00  | SCP_FrameCtrl     |                 | F                 | RowControl[4:0    | )]                 |              | Co                 | lumnControl[2           | ::0]                      |
|        |       |                   |                 | DATA              | PORT 1 REG        | ISTERS             |              |                    |                         |                           |
| 0x0100 | 0x00  | DP1_IntStat       | —               | _                 | _                 | _                  | —            | _                  | IntStat<br>Port Ready   | IntStat<br>Test Fail      |
| 0x0101 | 0x00  | DP1_IntMask       |                 | _                 | _                 |                    | _            |                    | IntMask<br>Port Ready   | IntMask<br>Test Fail      |
| 0x0102 | 0x20  | DP1_PortCtrl      |                 | _                 | Port<br>Direction | Next<br>InvertBank | PortDatal    | Mode[1:0]          | PortFlowl               | Mode[1:0]                 |
| 0x0103 | 0x00  | DP1_BlockCtrl1    | —               | —                 | —                 |                    | V            | /ordLength[4:0     | 0]                      |                           |
| 0x0104 | 0x00  | DP1_PrepareStatus | _               | _                 | _                 | _                  | —            | _                  | N-Finished<br>Channel 2 | N-Finished<br>Channel 1   |
| 0x0105 | 0x00  | DP1_PrepareCtrl   | _               | _                 | _                 | _                  | _            | _                  | Prepare<br>Channel 2    | Prepare<br>Channel 1      |
|        |       |                   |                 | DATA POR          | T 1 - BANK 0      | REGISTERS          |              |                    |                         |                           |
| 0x0120 | 0x00  | DP1_ChannelEn     | —               | —                 | —                 | _                  | —            | _                  | Enable<br>Channel 2     | Enable<br>Channel 1       |
| 0x0122 | 0x00  | DP1_SampleCtrl1   |                 |                   |                   | SampleInter        | rvalLow[7:0] |                    |                         |                           |
| 0x0123 | 0x00  | DP1_SampleCtrl2   |                 |                   |                   | SampleInter        | valHigh[7:0] |                    |                         |                           |
| 0x0124 | 0x00  | DP1_OffsetCtrl1   | Offset1[7:0]    |                   |                   |                    |              |                    |                         |                           |
| 0x0125 | 0x00  | DP1_OffsetCtrl2   |                 | Offset2[7:0]      |                   |                    |              |                    |                         |                           |
| 0x0126 | 0x00  | DP1_HCtrl         |                 | HStar             | rt[3:0]           |                    |              | HSto               | p[3:0]                  |                           |
| 0x0127 | 0x00  | DP1_BlockCtrl3    | _               |                   | _                 |                    | _            |                    | _                       | BlockPacking<br>Mode      |

### Table 3. SoundWire Slave Interface Register Map

## Digital Input Class D Speaker Amplifier with DHT

| RE     | GISTE                 | R PROPERTIES      |              |                        |                   | REGISTER           | CONTENTS     |               |                         |                         |  |
|--------|-----------------------|-------------------|--------------|------------------------|-------------------|--------------------|--------------|---------------|-------------------------|-------------------------|--|
| ADDR   | POR                   | NAME              | BIT 7        | BIT 6                  | BIT 5             | BIT 4              | BIT 3        | BIT 2         | BIT 1                   | BIT 0                   |  |
|        |                       |                   |              | DATA POR               | T 1 - BANK 1      | REGISTERS          |              |               |                         |                         |  |
| 0x0130 | 0x00                  | DP1_ChannelEn     | _            | _                      | _                 | _                  | _            | _             | Enable<br>Channel 2     | Enable<br>Channel 1     |  |
| 0x0132 | 0x00                  | DP1_SampleCtrl1   |              | l                      | ,                 | SampleInter        | rvalLow[7:0] |               | ,                       | ,                       |  |
| 0x0133 | 0x00                  | DP1_SampleCtrl2   |              |                        |                   | SampleInter        | valHigh[7:0] |               |                         |                         |  |
| 0x0134 | 0x00                  | DP1_OffsetCtrl1   |              |                        |                   | Offset             | 1[7:0]       |               |                         |                         |  |
| 0x0135 | 0x00                  | DP1_OffsetCtrl2   |              |                        |                   | Offset             | t2[7:0]      |               |                         |                         |  |
| 0x0136 | 0x00                  | DP1_HCtrl         |              | HSta                   | rt[3:0]           |                    |              | HSto          | p[3:0]                  |                         |  |
| 0x0137 | 0x00                  | DP1_BlockCtrl3    | —            | _                      | _                 | _                  | —            | _             | -                       | BlockPacking<br>Mode    |  |
|        | DATA PORT 3 REGISTERS |                   |              |                        |                   |                    |              |               |                         |                         |  |
| 0x0300 | 0x00                  | DP3_IntStat       | —            | —                      | —                 | —                  | —            | —             | IntStat<br>Port Ready   | IntStat<br>Test Fail    |  |
| 0x0301 | 0x00                  | DP3_IntMask       | —            | _                      | _                 | _                  | —            | _             | IntMask<br>Port Ready   | IntMask<br>Test Fail    |  |
| 0x0302 | 0x20                  | DP3_PortCtrl      | _            | _                      | Port<br>Direction | Next<br>InvertBank | PortData     | Mode[1:0]     | PortFlow                | Mode[1:0]               |  |
| 0x0303 | 0x00                  | DP3_BlockCtrl1    | _            | _                      | _                 |                    | V            | VordLength[4: | 0]                      |                         |  |
| 0x0304 | 0x00                  | DP3_PrepareStatus | _            | _                      | _                 | _                  | _            | _             | N-Finished<br>Channel 2 | N-Finished<br>Channel 1 |  |
| 0x0305 | 0x00                  | DP3_PrepareCtrl   | _            | _                      | _                 | _                  | _            | _             | Prepare<br>Channel 2    | Prepare<br>Channel 1    |  |
|        |                       |                   |              | DATA POR               | T 3 - BANK 0      | REGISTERS          |              |               |                         |                         |  |
| 0x0320 | 0x00                  | DP3_ChannelEn     | —            | _                      | _                 | _                  | _            | _             | Enable<br>Channel 2     | Enable<br>Channel 1     |  |
| 0x0322 | 0x00                  | DP3_SampleCtrl1   |              |                        |                   | SampleInter        | rvalLow[7:0] |               |                         |                         |  |
| 0x0323 | 0x00                  | DP3_SampleCtrl2   |              |                        |                   | SampleInter        | valHigh[7:0] |               |                         |                         |  |
| 0x0324 | 0x00                  | DP3_OffsetCtrl1   |              |                        |                   | Offset             | t1[7:0]      |               |                         |                         |  |
| 0x0325 | 0x00                  | DP3_OffsetCtrl2   |              |                        |                   | Offset             | 2[7:0]       |               |                         |                         |  |
| 0x0326 | 0x00                  | DP3_HCtrl         |              | HSta                   | rt[3:0]           |                    |              | HSto          | p[3:0]                  |                         |  |
| 0x0327 | 0x00                  | DP3_BlockCtrl3    | _            | _                      | _                 | _                  | _            | _             | -                       | BlockPacking<br>Mode    |  |
|        |                       |                   |              | DATA POR               | T 3 - BANK 1      | REGISTERS          |              |               |                         |                         |  |
| 0x0330 | 0x00                  | DP3_ChannelEn     | _            | _                      | _                 | _                  | _            | _             | Enable<br>Channel 2     | Enable<br>Channel 1     |  |
| 0x0332 | 0x00                  | DP3_SampleCtrl1   |              |                        |                   | SampleInter        | rvalLow[7:0] |               |                         |                         |  |
| 0x0333 | 0x00                  | DP3_SampleCtrl2   |              |                        |                   | SampleInter        | valHigh[7:0] |               |                         |                         |  |
| 0x0334 | 0x00                  | DP3_OffsetCtrl1   |              | Offset1[7:0]           |                   |                    |              |               |                         |                         |  |
| 0x0335 | 0x00                  | DP3_OffsetCtrl2   | Offset2[7:0] |                        |                   |                    |              |               |                         |                         |  |
| 0x0336 | 0x00                  | DP3_HCtrl         |              | HStart[3:0] HStop[3:0] |                   |                    |              |               |                         |                         |  |
| 0x0337 | 0x00                  | DP3_BlockCtrl3    | _            | _                      | _                 | _                  | _            | _             | _                       | BlockPacking<br>Mode    |  |

### Table 3. SoundWire Slave Interface Register Map (continued)

### Digital Input Class D Speaker Amplifier with DHT

## Control Bit Field Types and Write Access Restrictions

The device control bit fields fall into one of three basic types: read (R), write (W), or read and write (RW). Readonly bit fields (R) have no access restrictions and can be read back safely anytime the configured control interface is active. Every write-enabled bit field (W and RW) can also be read back safely without restriction, however, for write commands they each fall into one of three access subtypes.

The first write subtype is dynamic (denoted as -D). Dynamic bit fields effectively have no access restrictions and can be safely changed (written) in any device state where the control interface is active. The second bit field access subtype is static (denoted as -S). Static bit fields should only be changed (written) when the device is in the software shutdown state (the device enable bit EN is set to a logic low). The third and final type of bit field access

subtype is restricted (denoted with a -R). Unlike static bit fields, restricted bit fields can be written when the device is not in the software shutdown state. However, before restricted bit fields are changed (written), they require that related functional blocks (as specified in <u>Table 4</u>) be powered down.

The general bit field type and access subtype is provided for every register bit field in the "TYPE" column of the corresponding detailed register description table. For all bit fields with the restricted access subtype the required dependency setting is also denoted in the restriction ("RES") column.

<u>Table 4</u> provides a detailed description of all bit field types, access subtypes, and restriction dependencies used by this device. The write access restrictions column lists the specific condition and block-enable control bit fields that must be disabled before changing bit fields with that restriction type.

| BIT FIELD   | WRITE      | "TYPE" | WRITE ACCESS RESTRIC                                     | TIONS                              | "RES"  |
|-------------|------------|--------|----------------------------------------------------------|------------------------------------|--------|
| TYPE        | ACCESS     | SYMBOL | DESCRIPTION                                              | CONDITION                          | SYMBOL |
| Read        | Read Only  | R      | None                                                     | —                                  | _      |
| Read Status | Dynamic    | RS     | None                                                     | —                                  | —      |
| Write       | Dynamic    | W-D    | None                                                     | —                                  | —      |
|             | Dynamic    | RW-D   | None                                                     | —                                  | _      |
|             | Static     | RW-S   | Device in software shutdown                              | EN = 0                             | EN     |
|             |            |        | Speaker amplifier output path disabled                   | SPK_EN = 0                         | SPK    |
|             | Restricted |        | Speaker amplifier DSP feedback path disabled             | SPK_FB_EN = 0                      | FB     |
|             |            |        | Both speaker amplifier output path and DSP path disabled | SPK_EN = 0 and<br>SPK_FB_EN = 0    | SFB    |
| Read/Write  |            | RW-R   | PCM data input and output disabled                       | PCM_RX_EN = 0 and<br>PCM_TX_EN = 0 | РСМ    |
|             |            |        | PCM data output disabled                                 | PCM_TX_EN = 0                      | TXEN   |
|             |            |        | IRQ bus disabled                                         | IRQ_EN = 0                         | IRQ    |
|             |            |        | BDE disabled                                             | BDE_EN = 0                         | BDE    |
|             |            |        | All ICC data links disabled                              | ALL ICC_x_LINK_EN = 0              | ICC    |

#### Table 4. Bit Types, Subtypes, and Write Access Restrictions

### Digital Input Class D Speaker Amplifier with DHT

#### **Device Sequencing**

To ensure proper device initialization and to prevent audible glitches, the device supplies and control registers must be configured in the correct sequence. During initial device power-up, both the PVDD and DVDD supplies must be powered above their UVLO levels before attempting to program the device. All registers are safe to program while the device is in a state of software shutdown (EN = 0). When configuring the device for speaker playback, the best practice is to first configure all blocks prior to enabling the speaker output (SPK\_EN, <u>Speaker Path</u> and Speaker DSP Data Feedback Path Enables). When disabling playback, the reverse is true and the speaker output should be disabled first. Playback can also be configured completely (including the speaker enable) before exiting software shutdown, and can likewise be disabled by entering software shutdown. The typical sequencing for a full power-up case is outlined in Table 5, while the typical sequencing for full device shutdown case is outlined in Table 6.

| STEP | ACTION                                                    | DESCRIPTION                                                                                                                                                                                                                                                                                                        |
|------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Power-Up Both<br>Device Supplies                          | This internally initializes the device settings, starts the control interface, and places the device into the software shutdown state.                                                                                                                                                                             |
| 2    | Drive Hardware Reset High                                 | DVDD must be powered prior to driving the hardware reset input high (RESET)                                                                                                                                                                                                                                        |
| 3    | Select the Control Interface                              | After initialization, the device defaults to the SoundWire compatible interface. A start condition on the I <sup>2</sup> C bus enables the I <sup>2</sup> C and PCM interfaces instead.                                                                                                                            |
| 4    | Start External Clocks and<br>Initialize Register Settings | Prior to exiting software shutdown, all external clocks must be active and stable.<br>For simplest sequencing, program all registers prior to exiting software shutdown.                                                                                                                                           |
| 5    | Exit Software Shutdown                                    | Set the software enable bit (EN = 1). If all registers are programmed, audio playback begins within the turn-on time. Optionally, audio volume can also be ramped up to minimize the click-and-pop (SPK_VOL_RMPUP_BYPASS = 0).<br>Note: Software shutdown is the standard idle state between audio playback cases. |
| 6    | Digital Volume/Mute                                       | At any time, the digital volume level can be adjusted and mute can be toggled.                                                                                                                                                                                                                                     |

#### Table 5. Typical Full Power-Up Sequence

#### Table 6. Typical Full Shutdown Sequence

| STEP | ACTION                                                       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                 |
|------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Disable the Speaker Amplifier<br>and Enter Software Shutdown | The speaker amplifier is disabled by setting SPK_EN = 0. It is also automatically disabled by entering software shutdown (EN = 0). Optionally, audio volume can be ramped down to minimize click-and-pop (SPK_VOL_RMPDN_BYPASS = 0).                                                                                                                                        |
| 2    | Wait for the Turn-Off<br>Time to Expire                      | The device completes the transition into software shutdown after the turn-off time expires. At this point, the external clocks can be disabled and all registers can safely be reprogrammed. The speaker amplifier must not be re-enabled until after the turn-off time expires.<br><b>Note:</b> Software shutdown is the standard idle state between audio playback cases. |
| 3    | Enter Hardware<br>Shutdown (Optional)                        | For system suspend states (if all supplies are not powered down) the device can be placed into hardware shutdown by pulling the RESET input low. The device should be in software shutdown before transitioning into hardware shutdown.                                                                                                                                     |
| 4    | Power-Down Supplies                                          | Disable both supplies to power down the device completely.                                                                                                                                                                                                                                                                                                                  |

#### **Device State Control**

The device features a combination of both hardware and software controls that can be used to place the device into a reduced power state and/or to return the device to the initial power-on reset (PoR) state.

#### Hardware Shutdown

The device features an active-low hardware reset input (RESET) that is used to take the device into and out of hardware shutdown. When the reset input is asserted low, the device enters hardware shutdown. To avoid potentially audible glitches, the device should first be placed into software shutdown (EN = 0, wait for the turn-off time) before entering hardware shutdown. The device exits hardware shutdown when DVDD is above its UVLO threshold and the hardware reset input is asserted high. DVDD must be powered and above the UVLO level prior to driving the RESET input high.

In hardware shutdown, the device is configured to its lowest power state. Both the I<sup>2</sup>C and SoundWire control interfaces are disabled, and all device registers are returned to their PoR states. When exiting hardware shutdown, the device enters software shutdown.

#### Software Shutdown

The software enable bit field (EN) is used to take the device into and out of software shutdown. Additionally, if PVDD is powered down while DVDD is still powered, the device goes into software shutdown.

When software enable is set low, the device enters software shutdown. In software shutdown, all blocks are disabled except the active control interface. All device register states are retained and can be programmed in software shutdown. When software enable is set high, the device exits software shutdown and returns to its programmed operating state.

#### **Power Supply UVLO**

The device monitors both DVDD and PVDD for low-voltage conditions that would prevent normal operation.

If V<sub>DVDD</sub> drops below the DVDD-UVLO threshold (V<sub>DVDD\_UVLO</sub>), the device stops operating and all device registers are reset to their default PoR values. When V<sub>DVDD</sub> recovers, the device automatically enters hardware shutdown.

If  $V_{PVDD}$  drops below the PVDD-UVLO threshold  $(V_{PVDD}_{UVLO})$  and DVDD is still powered, the device is placed into software shutdown and the software enable bit field (EN) is set low. When  $V_{PVDD}$  recovers, the device remains in software shutdown until software enable (EN) is set high.

#### **Software Reset**

The reset bit field (RST) is used to trigger a software reset event. When software reset (RST) is written with a 1, software reset returns the general control registers (but not the SoundWire slave interface registers) to their default (PoR) states. The software reset bit field is write only, and a read always returns 0x00. Writing a 0 to software reset has no effect.

#### SoundWire Bus Reset

When the device is in SoundWire control mode, a sequence of 4096 successive bit-slots of encoded logic 1s from the SoundWire Master resets all device registers (including the SoundWire slave configuration registers) to the default PoR values.

#### SoundWire Register Reset

When the device is in SoundWire mode, the register bit field ForceReset in the SCP\_Ctrl register resets the SoundWire slave configuration registers to the default PoR values (as defined in SoundWire Specification v1.1). The ForceReset register is write only, and a read of this register always returns zero. Writing a logic-low to the ForceReset bit field has no effect.

## Digital Input Class D Speaker Amplifier with DHT

#### **Global Enable**

|     | RE  | GISTER ADDRESS = 0x | 20FF |     | DESCRIPTION                                                                                                                                                                              |  |  |  |  |  |
|-----|-----|---------------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| BIT | PoR | BIT NAME            | TYPE | RES | DESCRIPTION                                                                                                                                                                              |  |  |  |  |  |
| 7   | 0   |                     |      |     |                                                                                                                                                                                          |  |  |  |  |  |
| 6   | 0   |                     |      |     |                                                                                                                                                                                          |  |  |  |  |  |
| 5   | 0   |                     |      |     |                                                                                                                                                                                          |  |  |  |  |  |
| 4   | 0   | RESERVED            | -    | _   | Unused<br>Returns 0 if read.                                                                                                                                                             |  |  |  |  |  |
| 3   | 0   |                     |      |     |                                                                                                                                                                                          |  |  |  |  |  |
| 2   | 0   |                     |      |     |                                                                                                                                                                                          |  |  |  |  |  |
| 1   | 0   |                     |      |     |                                                                                                                                                                                          |  |  |  |  |  |
| 0   | 0   | EN                  | RW-D | _   | Global Enable<br>Disable or enable all blocks and reset all logic except the I <sup>2</sup> C interface<br>and control registers.<br>0 = Device is powered down<br>1 = Device is enabled |  |  |  |  |  |

### Software Reset

|     | REGISTER ADDRESS = 0x2000 |            |      |                              | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|-----|---------------------------|------------|------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BIT | PoR                       | BIT NAME   | TYPE | RES                          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 7   | 0                         |            |      |                              |                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 6   | 0                         |            |      |                              |                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 5   | 0                         |            |      |                              |                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 4   | 0                         | RESERVED — | —    | Unused<br>Returns 0 if read. |                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 3   | 0                         |            |      |                              |                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 2   | 0                         |            |      |                              |                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 1   | 0                         |            |      |                              |                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 0   | 0                         | RST        | W-D  |                              | Software Reset<br>This bit field is used to trigger a software reset event. Writing a 1 resets<br>the device and return the general control registers to their power-on<br>reset states. However, the SoundWire slave interface registers are<br>not affected by a software reset event. Writing a 0 has no effect, and<br>readback always returns 0.<br>0 = No action<br>1 = Triggers a software reset event |  |

#### I<sup>2</sup>C Serial Interface

The I<sup>2</sup>C serial control interface is activated when the device detects a valid I<sup>2</sup>C start condition at the SDA and SCL pins. To detect a valid start condition, the initial power-up of both supplies must have occurred and the device cannot currently be in hardware shutdown.

#### I<sup>2</sup>C Slave Address

The slave address is defined as the seven most significant bits (MSBs) followed by the read/write bit. The seven MSBs are programmable through the ADDR connection, and the required SDA and SCL connections for each address are shown in <u>Table 7</u>. The ADDR pin cannot be left unconnected (the device may not communicate). Setting the read/write bit to 1 configures the device for read mode. Setting the read/write bit to 0 configures the device for write mode. The I<sup>2</sup>C slave address is the first byte of information sent to the device after the START condition.

#### I<sup>2</sup>C Slave Interface Operation

The device features an I<sup>2</sup>C/SMBus<sup>™</sup>-compatible, 2-wire slave serial interface consisting of a serial data line (SDA) and a serial clock line (SCL). SDA and SCL facilitate communication between the device and the master at clock rates up to 1MHz (FM+ standard).

Figure 10 shows the 2-wire I<sup>2</sup>C slave interface timing diagram. The master generates SCL and initiates data transfer on the bus. The master device writes data to the device by transmitting the proper slave address fol-

### Table 7. Configuring the I<sup>2</sup>C Slave Address

lowed by two register address bytes (most significant byte first) and then the data word. Each transmit sequence is framed by a START (S) or REPEATED START (Sr) condition and a STOP (P) condition. Each word transmitted to the device is 8 bits long and is followed by an acknowledge clock pulse.

A master reading data from the device transmits the proper slave address followed by a series of nine SCL pulses. The device transmits data on SDA in sync with the master-generated SCL pulses. The master acknowledges receipt of each byte of data. Each read sequence is framed by a START (S) or REPEATED START (Sr) condition, a not acknowledge, and a STOP (P) condition.

SDA operates as both an input and an open-drain output. A pullup resistor, typically greater than  $500\Omega$ , is required on SDA. SCL operates only as an input. A pullup resistor, typically greater than  $500\Omega$ , is required on SCL if there are multiple masters on the bus, or if the single master has an open-drain SCL output. Series resistors in line with SDA and SCL are optional. Series resistors protect the digital inputs of the device from high voltage spikes on the bus lines and minimize crosstalk and undershoot of the bus signals.

#### **Bit Transfer**

One data bit is transferred during each SCL cycle. The data on SDA must remain stable during the high period of the SCL pulse. Changes in SDA while SCL is high are control signals (see the <u>START and STOP Conditions</u> section).

| ADDR CONNECTION   | I <sup>2</sup> C SLAVE ADDRESS |
|-------------------|--------------------------------|
| Connected to DVDD | 0x62                           |
| Connected to DGND | 0x64                           |
| Connected to SDA  | 0x66                           |
| Connected to SCL  | 0x68                           |

#### **START and STOP Conditions**

SDA and SCL idle high when the bus is not in use. A master initiates communication by issuing a START condition. A START condition is a high-to-low transition on SDA with SCL high. A STOP condition is a low-to-high transition on SDA while SCL is high. A START condition from the master signals the beginning of a transmission to the device. The master terminates transmission and frees the bus by issuing a STOP condition. The bus remains active if a REPEATED START condition is generated instead of a STOP condition.

#### **Early STOP Conditions**

The device recognizes a STOP condition at any point during a data transmission, except if the STOP condition occurs in the same high pulse as a START condition. For proper operation, do not send a STOP condition during the same SCL high pulse as the START condition.

#### Acknowledge

The acknowledge bit (ACK) is a clocked 9th bit that the device uses to handshake receipt each byte of data when in write mode (Figure 11). The device pulls down SDA during the entire master-generated 9th clock pulse if the previous byte is successfully received. Monitoring ACK allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus master retries communication. The master pulls down SDA during the 9th clock cycle to acknowledge receipt of data when the device is in read mode. An acknowledge is sent by the master after each read byte to allow data transfer to continue. A not-acknowledge is sent when the master reads the final byte of data from the device, followed by a STOP condition.



Figure 10. START, STOP, and REPEATED START Conditions



Figure 11. Acknowledge

### Digital Input Class D Speaker Amplifier with DHT

#### I<sup>2</sup>C Write Data Format

A write to the device includes transmission of a START condition, the slave address with the R/W bit set to 0, two bytes of data to configure the internal register address pointer, one or more bytes of data, and a STOP condition. Figure 12 illustrates the proper frame format for writing one byte of data to the device. Figure 13 illustrates the frame format for writing n-bytes of data to the device.

The slave address with the R/W bit set to 0 indicates that the master intends to write data to the device. The device acknowledges receipt of the address byte during the master-generated 9th SCL pulse. The second and third bytes transmitted from the master configure the device's internal register address pointer. The pointer tells the device where to write the next byte of data. An acknowledge pulse is sent by the device upon receipt of the address pointer data.

The third byte sent to the device contains the data that is written to the chosen register. An acknowledge pulse from the device signals receipt of the data byte. The address pointer auto-increments to the next register address after each received data byte. This auto-increment feature allows a master to write to sequential registers within one continuous frame. The master signals the end of transmission by issuing a STOP condition.



Figure 12. Writing One Byte of Data to the Slave



Figure 13. Writing n-Bytes of Data to the Slave

### Digital Input Class D Speaker Amplifier with DHT

#### I<sup>2</sup>C Read Data Format

The device address pointer must be preset to a specific register address before a read command is issued. The master presets the slave address pointer by first sending the slave device address with the R/W bit set to 0, followed by the desired slave register address. Then, to initiates a read operation, a REPEATED START condition is sent followed by the slave device address with the R/W bit set to 1. The slave acknowledges receipt of its slave address by pulling SDA low during the 9th SCL clock pulse. The slave would then transmit the contents of the register at the preset address. Transmitted slave data is valid on the rising edge of SCL.

In I<sup>2</sup>C slave mode, the device address pointer autoincrements after each read data byte. This auto-increment feature allows all device registers to be read sequentially within one continuous frame. A STOP condition can be issued after any number of read data bytes.

The master acknowledges receipt of each read byte during the acknowledge clock pulse. The master must acknowledge all correctly received bytes except the last byte. The final byte must be followed by a not acknowledge from the master and then a STOP condition. Figure 14 illustrates the frame format for reading one byte from the device. Figure 15 illustrates the frame format for reading multiple bytes from the device.



Figure 14. Reading One Byte of Data from the Slave



Figure 15. Reading n-Bytes of Data from the Slave

#### **PCM Interface**

The flexible PCM interface supports common sample rates from 16kHz to 96kHz, channel word lengths of 16-, 24-, and 32-bits, the standard  $I^2S$ , left-justified, and TDM data formats.

#### **PCM Clock Configuration**

The digital audio interface defaults into PCM slave interface mode (INTERFACE\_MODE bit field, <u>Audio Interface</u> <u>Mode Configuration</u>). The PCM slave interface requires the host to supply both BCLK and LRCLK. To configure the PCM interface clock inputs, the host must program both the device sample rate and BCLK to LRCLK ratio.

#### Audio Interface Mode Configuration

#### **Clock Ratio Configuration**

The PCM interface sample rate must be configured to match the frequency of the frame clock (LRCLK) using the PCM\_SR registers. The speaker path sample rate (SPK\_SR) and the PCM interface sample rate (PCM\_SR) must be configured by the host to be the same.

The device supports a range of BCLK to LRCLK clock ratios (PCM\_BSEL) ranging from 32 to 512. However, based on the selected PCM interface sample rate (LRCLK frequency), the configured clock ratio cannot result in a BLCK frequency that exceeds 15.36MHz.

|     | REGISTER ADDRESS = 0x2025 |           |      |                                                                                     | DESCRIPTION                                                                                                                       |  |
|-----|---------------------------|-----------|------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|
| BIT | PoR                       | BIT NAME  | TYPE | RES                                                                                 | DESCRIPTION                                                                                                                       |  |
| 7   | 0                         |           |      |                                                                                     |                                                                                                                                   |  |
| 6   | 0                         |           |      |                                                                                     |                                                                                                                                   |  |
| 5   | 0                         | RESERVED  |      |                                                                                     | Unused                                                                                                                            |  |
| 4   | 0                         |           |      | _                                                                                   | Returns 0 if read.                                                                                                                |  |
| 3   | 0                         |           |      |                                                                                     |                                                                                                                                   |  |
| 2   | 0                         |           |      |                                                                                     |                                                                                                                                   |  |
| 1   | 0                         | INTERFACE |      | RW-S EN                                                                             | Audio Interface Mode<br>Selects the digital audio data interface mode.<br>00 = PCM slave interface mode (BCLK input, LRCLK input) |  |
| 0   | 0                         | MODE[1:0] |      | 01 = Reserved<br>10 = Reserved<br>11 = SoundWire slave interface mode (SWCLK input) |                                                                                                                                   |  |

## Digital Input Class D Speaker Amplifier with DHT

#### **PCM Interface Sample Rate**

|     | REGISTER ADDRESS = <u>0x2027</u> |             |         |     | DESCRIPTION                                                                                                                |  |                          |                      |                                 |  |
|-----|----------------------------------|-------------|---------|-----|----------------------------------------------------------------------------------------------------------------------------|--|--------------------------|----------------------|---------------------------------|--|
| BIT | PoR                              | BIT NAME    | TYPE    | RES | DESCRIPTION                                                                                                                |  |                          |                      |                                 |  |
| 7   | 0                                |             |         |     |                                                                                                                            |  |                          |                      |                                 |  |
| 6   | 0                                | RESERVED    |         |     | Unused                                                                                                                     |  |                          |                      |                                 |  |
| 5   | 0                                | RESERVED    | -       | _   | Returns 0 if read.                                                                                                         |  |                          |                      |                                 |  |
| 4   | 0                                |             |         |     |                                                                                                                            |  |                          |                      |                                 |  |
| 3   | 1                                |             |         |     | PCM Sample Rate<br>Sets the sample rate of the PCM interface. This corresponds to the input<br>or desired LRCLK frequency. |  |                          |                      |                                 |  |
| 2   | 0                                | DOM SPI2:01 | RW-S EN |     |                                                                                                                            |  | 001 <sup>2</sup><br>0100 | 0011 = 1<br>0100 = 2 | 0011 = 16kHz<br>0100 = 22.05kHz |  |
| 1   | 0                                | PCM_SR[3:0] |         | EN  | 0101 = 24 kHz<br>0110 = 32 kHz<br>0111 = 44.1 kHz<br>1000 = 48 kHz                                                         |  |                          |                      |                                 |  |
| 0   | 0                                |             |         |     | 1001 = 88.2kHz<br>1010 = 96kHz<br>1011 to 1111 = Reserved                                                                  |  |                          |                      |                                 |  |

### Speaker Path Sample Rate

|     | REGISTER ADDRESS = 0x2028 |             |      |     | DESCRIPTION                                                                                                       |
|-----|---------------------------|-------------|------|-----|-------------------------------------------------------------------------------------------------------------------|
| BIT | PoR                       | BIT NAME    | TYPE | RES | DESCRIPTION                                                                                                       |
| 7   | 1                         |             |      |     | Speaker Amplifier Path Sample Rate<br>Sets the sample rate of the speaker amplifier path.<br>0000-0010 = Reserved |
| 6   | 0                         | SPK_SR[3:0] | RW-S | EN  | 0011 = 16kHz<br>0100 = 22.05kHz<br>0101 = 24kHz                                                                   |
| 5   | 0                         |             | RW-5 |     | 0110 = 32kHz<br>0111 = 44.1kHz<br>1000 = 48kHz                                                                    |
| 4   | 0                         |             |      |     | 1001 = 88.2kHz<br>1010 = 96kHz<br>1011 to 1111 = Reserved                                                         |
| 3   | 1                         |             |      |     |                                                                                                                   |
| 2   | 0                         | RESERVED    |      |     | Unused                                                                                                            |
| 1   | 0                         |             |      |     | Unused                                                                                                            |
| 0   | 0                         |             |      |     |                                                                                                                   |

### Digital Input Class D Speaker Amplifier with DHT

|     | REGISTER ADDRESS = <u>0x2026</u> |                  |        |                                                     | DESCRIPTION                                                                                                                                                              |         |         |         |         |         |         |         |                                                  |
|-----|----------------------------------|------------------|--------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|---------|---------|---------|---------|---------|--------------------------------------------------|
| BIT | PoR                              | BIT NAME         | TYPE   | RES                                                 | DESCRIPTION                                                                                                                                                              |         |         |         |         |         |         |         |                                                  |
| 7   | 0                                |                  |        |                                                     |                                                                                                                                                                          |         |         |         |         |         |         |         |                                                  |
| 6   | 0                                | RESERVED         | _      | _                                                   | Unused<br>Returns 0 if read.                                                                                                                                             |         |         |         |         |         |         |         |                                                  |
| 5   | 0                                |                  |        |                                                     |                                                                                                                                                                          |         |         |         |         |         |         |         |                                                  |
| 4   | 0                                | PCM_BCLKEDGE     | RW-S   | EN                                                  | Active BCLK Edge Control<br>Selects the active BCLK edge.<br>0 = Data captured and valid on rising edge of BCLK.<br>1 = Data captured and valid on falling edge of BCLK. |         |         |         |         |         |         |         |                                                  |
| 3   | 0                                |                  |        |                                                     | BCLK to LRCLK Ratio<br>Selects the number of BCLKs per LRCLK for PCM.<br>0000 to 0001 = Reserved                                                                         |         |         |         |         |         |         |         |                                                  |
| 2   | 1                                | PCM_BSEL[3:0]    | RW-S E | EN                                                  | /-S EN                                                                                                                                                                   | RW-S EN | RW-S EN | RW-S EN | RW-S EN | RW-S EN | RW-S EN | RW-S EN | 0010 = 32<br>0011 = 48<br>0100 = 64<br>0101 = 96 |
| 1   | 0                                | F GIVI_BSEL[3.0] |        |                                                     |                                                                                                                                                                          |         |         |         |         |         |         |         | 0110 = 128<br>0111 = 192<br>1000 = 256           |
| 0   | 0                                |                  |        | 1010 = 512<br>1011 = 320<br>1100 to 1111 = Reserved |                                                                                                                                                                          |         |         |         |         |         |         |         |                                                  |

#### **PCM Interface Clock Ratio Configuration**

#### **PCM Data Format Configuration**

The device supports the standard I<sup>2</sup>S, left-justified, TDM data formats, and the operating mode is configured using the PCM\_FORMAT bit field.

#### I<sup>2</sup>S and Left-Justified Mode

I<sup>2</sup>S and left-justified formats support two channels that can be 16, 24, or 32 bits in length. The BCLK to LRCLK ratio (PCM\_BSEL) must be configured to be twice the desired channel length. The audio data word size is configurable to 16, 24, or 32 bits in length (PCM\_DATA\_WIDTH), but must be programmed to be less than or equal to the channel length. If the resulting channel length exceeds the configured data word size, then the data input LSBs are truncated and the data output LSBs are padded with either zero or Hi-Z data based on the PCM\_TX\_CHm\_HIZ register bit setting.

With the default PCM settings, falling LRCLK indicates the start of a new frame and the left channel data (channel 0) while rising LRCLK indicates the right channel data (channel 1). In I<sup>2</sup>S mode, the MSB of the audio word is latched on the second active BCLK edge after an LRCLK transition. In left-justified mode, the MSB of the audio word is latched on the first active BCLK edge after an LRCLK transition.

#### Table 8. Supported I<sup>2</sup>S/Left-Justified Mode Configurations

| CHANNELS | CHANNEL<br>LENGTH | BCLK TO LRCLK RATIO<br>(PCM_BSEL) | SUPPORTED DATA WORD SIZES<br>(PCM_DATA_WIDTH) |
|----------|-------------------|-----------------------------------|-----------------------------------------------|
|          | 16                | 32                                | 16                                            |
| 2        | 24                | 48                                | 16, 24                                        |
|          | 32                | 64                                | 16, 24, 32                                    |

### Digital Input Class D Speaker Amplifier with DHT

The PCM\_BCLKEDGE register bit selects the BCLK active edge that is used for data capture and data output. The PCM\_CHANSEL bit configures which LRCLK edge indicates the start of a new frame (channel 0), and LRCLK

transitions always align with the inactive BCLK edge. The data output is valid on the same active BCLK edge as the data input. The data output also transitions on the same edge as the data input.

|       | STAND                                               | ARD I <sup>2</sup> S MODE                                     |          |
|-------|-----------------------------------------------------|---------------------------------------------------------------|----------|
| LRCLK | CHANNEL 0 (LEFT)                                    | CHANNEL 1 (RIGHT)                                             |          |
| DOUT  | <br>15/14/13/12/11/10/9/8/7/6/5/4/3/2/1/0/ PAD BITS | 15(14)(13)(12)(11)(10)(9)(8)(7)(6)(5)(4)(3)(2)(1)(0) PAD BITS | 15 (14)  |
| BCLK  |                                                     |                                                               |          |
| DIN   | 215/14/13/12/11/10/9/8/7/6/5/4/3/2/1/0              | 15(14)(13)(12)(11)(10)(9)(8)(7)(6)(5)(4)(3)(2)(1)(0)          | (15)(14) |

Figure 16. Standard I<sup>2</sup>S Mode Data Format Example (16-Bit Data Word, 24-Bit Channel Length)

|       |                                                    | LEFT-JUSTIF       | FIED MODE                         |                                       |          |              |
|-------|----------------------------------------------------|-------------------|-----------------------------------|---------------------------------------|----------|--------------|
| LRCLK | CHANNEL 0 (LEFT)                                   |                   |                                   | CHANNEL 1 (RIGHT)                     |          |              |
| DOUT  | 15(4)(13(12)(11)(10)(9)(8)(7)(6)(5)(4)(3)(2)(1)(0) | PAD BITS          | 15/14/13/12/11/10/9               | 9/8/7/6/5/4/3/2/1/0/                  | PAD BITS | 15 14 13     |
| BCLK  |                                                    |                   |                                   |                                       |          |              |
| DIN   | 15/14/13/12/11/10/9/8/7/6/5/4/3/2/1/0              |                   | (15)(14)(13)(12)(11)(10)(9        | 9 (8 (7 (6 (5 (4 (3 (2 (1 (0          |          | (15)(14)(13) |
|       | LE                                                 | EFT-JUSTIFIED MOD | DE (LRCLK INVERTED)               |                                       |          |              |
| LRCLK | CHANNEL 0 (LEFT)                                   |                   |                                   | CHANNEL 1 (RIGHT)                     |          |              |
| DOUT  | \15\14\13\12\11\10\9\8\7\6\5\4\3\2\1\0\            | PAD BITS          | 15 14 13 12 11 10 5               | )8\7\6\5\4\3\2\1\0\                   | PAD BITS | (15(14)(13)  |
| BCLK  |                                                    |                   |                                   |                                       |          |              |
| DIN   | 15/14/13/12/11/10/9/8/7/6/5/4/3/2/1/0/             |                   | <b>15 (14 (13 (12 (11 (10 (</b> s | 9 ( 8 ) 7 ) 6 ) 5 ) 4 ) 3 ) 2 ) 1 ) 0 |          | (15)(14)(13) |
|       | LE                                                 | FT-JUSTIFIED MOD  | DE (BCLK INVERTED)                |                                       |          |              |
| LRCLK | CHANNEL 0 (LEFT)                                   |                   |                                   | CHANNEL 1 (RIGHT)                     |          |              |
| DOUT  | 15/14/13/12/11/10/9/8/7/6/5/4/3/2/1/0/             | PAD BITS          | (15)(14)(13)(12)(11)(10)(9        | 9/8/7/6/5/4/3/2/1/0/                  | PAD BITS | 15 14 13     |
| BCLK  |                                                    |                   |                                   |                                       |          |              |
| DIN   | 15/14/13/12/11/10/9/8/7/6/5/4/3/2/1/0              |                   | <b>15 (14 (13 (12 (11 (10 (</b> s | 9 (8 ) 7 ) 6 ) 5 ) 4 ) 3 ) 2 ) 1 ) 0  |          | (15)(14)(13) |

Figure 17. Left-Justified Mode Data Format Examples (16-Bit Data Word, 24-Bit Channel Length)

### Digital Input Class D Speaker Amplifier with DHT

#### **TDM Modes**

The provided TDM modes support up to 16 audio channels of 16-, 24-, or 32-bit data each. The number of TDM channels is determined by both the selected BCLK to LRCLK ratio (PCM\_BSEL) and the selected data word size (PCM\_DATA\_WIDTH). In TDM mode, the channel length and data word size are always equal.

With the default PCM interface settings, in TDM mode a rising frame clock (LRCLK) edge acts as the frame sync pulse and indicates the start of a new frame. The frame sync pulse width must be equal to at least one bit clock period; however, the falling edge can occur at any time if it does not violate the setup time of the next frame sync

pulse rising edge. The PCM\_CHANSEL bit can be used to invert the LRCLK edges (sync pulse) used to start a TDM frame.

In TDM mode, the MSB of the first audio word can be latched on the first, second, or third active BCLK edge after the sync pulse and is programmed by the PCM\_ FORMAT bits (TDM mode 0, 1, and 2). Additionally, the PCM\_BCLKEDGE register bit allows for programmability of the BCLK edge that is used for data capture and data output. The data output is valid on the same active BCLK edge as the data input. The data output also transitions on the same edge as data input.

#### **Table 9. Supported TDM Mode Configurations**

| CHANNELS | DATA WORD SIZES<br>(PCM_DATA_WIDTH) | BCLK TO LRCLK RATIO<br>(PCM_BSEL) | MAXIMUM SUPPORTED<br>SAMPLE RATE (f <sub>LRCLK</sub> ) (kHz) |
|----------|-------------------------------------|-----------------------------------|--------------------------------------------------------------|
|          | 16                                  | 32                                |                                                              |
| 2        | 24                                  | 48                                |                                                              |
|          | 32                                  | 64                                |                                                              |
|          | 16                                  | 64                                | 96                                                           |
| 4        | 24                                  | 96                                |                                                              |
|          | 32                                  | 128                               |                                                              |
|          | 16                                  | 128                               |                                                              |
| 8        | 24                                  | 192                               |                                                              |
|          | 32                                  | 256                               |                                                              |
| 10       | 32                                  | 320                               | - 48                                                         |
|          | 16                                  | 256                               |                                                              |
| 16       | 24                                  | 384                               | 32                                                           |
|          | 32                                  | 512                               | 24                                                           |

|                                                                                                          | TDM MODE 0                                     | )                                                                                                |                                                       |  |  |  |
|----------------------------------------------------------------------------------------------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------------------------|--|--|--|
| LRCLK CHANNEL 0 (32 BITS)                                                                                | CHANNEL 1 (32 BITS)                            | CHANNEL 2 (32 BITS)                                                                              | CHANNEL 3 (32 BITS)                                   |  |  |  |
| DOUT (1)(3)(3)(2)(2)(2)()(3)(2)(1)(0)                                                                    | :<br>(31)(32)(28)(28)( ····· )(3)(2)(1)(0)(31) | ,<br>(3)(29)(28)( · · · · · )(3)(2)(1)(0)(3)                                                     | 3) (2) (2) (                                          |  |  |  |
|                                                                                                          |                                                |                                                                                                  |                                                       |  |  |  |
|                                                                                                          | (3)(3)(29(28)()(3)(2)(1)(0)(3)                 | (3)(2)(2)(2)()(3)(2)(1)(0)(3)                                                                    | 3)(2)(2)(2)(3)(3)(3)(3)(2)                            |  |  |  |
|                                                                                                          | TDM MODE 0 (BCLK IN                            | IVERTED)                                                                                         |                                                       |  |  |  |
| LRCLK CHANNEL 0 (32 BITS)                                                                                | CHANNEL 1 (32 BITS)                            | CHANNEL 2 (32 BITS)                                                                              | CHANNEL 3 (32 BITS)                                   |  |  |  |
|                                                                                                          | ;<br>(31/30/29/28/ ····· <u>}</u> 3/2/1/0/31   | ,<br>)<br>)<br>)<br>)<br>)<br>)<br>)<br>)<br>)<br>)<br>)<br>)<br>)<br>)<br>)<br>)<br>)<br>)<br>) | ;<br>30(29(28)( ····· )(3(2)1(0)(31(3)(29)            |  |  |  |
|                                                                                                          |                                                |                                                                                                  |                                                       |  |  |  |
| DIN (1)0)31/30/29/28/ ····· ](3)(2)1/0                                                                   | (31(30(29(28)( )(3(2)(1(0)(31)                 | (30(29(28()3(2)1)0(3)                                                                            | 3) 23 / 28 / · · · · · / 3 / 2 / 1 / 0 / 33 / 33 / 29 |  |  |  |
|                                                                                                          | TDM MODE 1                                     | I                                                                                                |                                                       |  |  |  |
| LRCLK CHANNEL 0 (32 BITS)                                                                                | CHANNEL 1 (32 BITS)                            | CHANNEL 2 (32 BITS)                                                                              | CHANNEL 3 (32 BITS)                                   |  |  |  |
|                                                                                                          |                                                | (31(30(29(28()3(2(1(0)                                                                           | 31/30/29/28/                                          |  |  |  |
|                                                                                                          |                                                |                                                                                                  |                                                       |  |  |  |
| DIN (2)(1)(0)(31(30)(29)(28)( ····· )(3)(2)(1                                                            | (0/31/30/29/28/)3/2/1/0                        | (31(30(29(28))(3(2)(1)(0)                                                                        | 3)(3)(2)(2)(2)(3)(3)                                  |  |  |  |
|                                                                                                          | TDM MODE 2                                     |                                                                                                  |                                                       |  |  |  |
| LRCLK CHANNEL 0 (32 BITS)                                                                                | CHANNEL 1 (32 BITS)                            | CHANNEL 2 (32 BITS)                                                                              | CHANNEL 3 (32 BITS)                                   |  |  |  |
| роит (3/2/1/0/31/33/29/28/ ····· )(3/2/1/0/31/33/29/28/ ····· )(3/2/1/0/31/33/29/28/ ····· )(3/2/1/0/31) |                                                |                                                                                                  |                                                       |  |  |  |
| <sup>BCLK</sup> ♪₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽₽                                                    |                                                |                                                                                                  |                                                       |  |  |  |
| DIN (3(2)1)0(31)30(29(28))3(2                                                                            | (1)(0)(31)(30)(28)(20)()(3)(2)(1)              | <u>(0(31(30(29)28)</u> <u>)(3(2(1)</u>                                                           | 0 (31 (30 (29 (28) 3 (2 (1 (0 (31)                    |  |  |  |

Figure 18. TDM Mode Data Format Examples (4 Channels, 32-Bit Data Word and Channel Length)

## Digital Input Class D Speaker Amplifier with DHT

#### PCM Interface Data Format Configuration

|     | F   | REGISTER ADDRESS = 0 | x2024  |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                        |
|-----|-----|----------------------|--------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME             | TYPE   | RES | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                        |
| 7   | 1   | PCM DATA             |        | РСМ | Data Word Size Control<br>Configures the PCM data word size for each channel.<br>00 = Reserved                                                                                                                                                                                                                                                                     |
| 6   | 1   | WIDTH[1:0]           | RW-R   |     | 01 = 16-Bit<br>10 = 24-Bit<br>11 = 32-Bit                                                                                                                                                                                                                                                                                                                          |
| 5   | 0   |                      |        |     | PCM Format Select<br>Selects the PCM data format.<br>000 = I <sup>2</sup> S mode                                                                                                                                                                                                                                                                                   |
| 4   | 0   | PCM_FORMAT[2:0]      | RW-R F | PCM | 011 = TDM mode 0 (0 BCLK delay from LRCLK)                                                                                                                                                                                                                                                                                                                         |
| 3   | 0   |                      |        |     | 100 = TDM mode 1 (1 BCLK delay from LRCLK)<br>101 = TDM mode 2 (2 BCLK delay from LRCLK)<br>110 to 111 = Reserved                                                                                                                                                                                                                                                  |
| 2   | 0   | RESERVED             | —      | —   | Unused - Returns 0 if read                                                                                                                                                                                                                                                                                                                                         |
| 1   | 0   | PCM_CHANSEL          | RW-R   | PCM | Active LRCLK Edge Control<br>Selects which LRCK edge starts a new frame (channel 0).<br>0 = In I <sup>2</sup> S and LJ modes: falling LRCLK edge starts a new frame.<br>In TDM modes: rising LRCLK edge starts a new frame.<br>1 = In I <sup>2</sup> S and LJ modes: rising LRCLK edge starts a new frame.<br>In TDM modes: falling LRCLK edge starts a new frame. |
| 0   | 0   | PCM_TX_EXTRA_HIZ     | RW-R   | PCM | Extra BCLK Cycles Hi-Z Control<br>Select whether DOUT is driven to zero or Hi-Z during extra BCLK<br>cycles.<br>0 = Drive DOUT to zero for extra BCLK cycles.<br>1 = Drive DOUT to Hi-Z for extra BCLK cycles.                                                                                                                                                     |

### Digital Input Class D Speaker Amplifier with DHT

#### **PCM Data Path Configuration**

The PCM interface data input accepts the source data for the speaker path, while the data output accepts data from the speaker DSP monitor path.

#### **PCM Data Input**

The PCM interface data input (DIN) is enabled with the PCM\_RX\_EN bit and can accept data from up to 2 valid input channels. In I<sup>2</sup>S and left-justified modes, only 2 channels are available. In TDM mode, up to 16 channels of data may be available.

The device provides an input digital mono mixer that can route a single channel or can mix two PCM input channels to create a mono input to the amplifier path. The DMMIX\_CFG bit is used to configure the mixer, while the DMMIX\_CH0\_SOURCE and DMMIX\_CH1\_SOURCE bits select which of the 16 PCM input channels are used as the input to the mono mixer. If the PCM data input is disabled, no data is accepted by the mono mixer input and the mono mixer output drives a zero code value into the amplifier path.



Figure 19. Device Signal Path Diagram



Figure 20 Digital Monomix Control

## Digital Input Class D Speaker Amplifier with DHT

|     | F   | $REGISTER \ ADDRESS = 0 \mathbf{x}$ | 202B |     | DESCRIPTION                                                                                                                            |  |
|-----|-----|-------------------------------------|------|-----|----------------------------------------------------------------------------------------------------------------------------------------|--|
| BIT | PoR | BIT NAME                            | TYPE | RES | DESCRIPTION                                                                                                                            |  |
| 7   | 0   |                                     |      |     |                                                                                                                                        |  |
| 6   | 0   |                                     |      |     |                                                                                                                                        |  |
| 5   | 0   | RESERVED                            |      | _   |                                                                                                                                        |  |
| 4   | 0   |                                     | _    |     | Unused<br>Returns 0 if read.                                                                                                           |  |
| 3   | 0   |                                     |      |     |                                                                                                                                        |  |
| 2   | 0   |                                     |      |     |                                                                                                                                        |  |
| 1   | 0   |                                     |      |     |                                                                                                                                        |  |
| 0   | 0   | PCM_RX_EN                           | RW-R | SFB | PCM Receiver Enable<br>Enables the data input (DIN) of the PCM interface.<br>0 = PCM data input disabled<br>1 = PCM data input enabled |  |

### PCM Interface Data Input (DIN) Enable

### PCM Interface Digital Mono Mixer Configuration 1

|     | F   | REGISTER ADDRESS = 0      | (2029 |     | DESCRIPTION                                                                                                              |  |
|-----|-----|---------------------------|-------|-----|--------------------------------------------------------------------------------------------------------------------------|--|
| BIT | PoR | BIT NAME                  | TYPE  | RES | DESCRIPTION                                                                                                              |  |
| 7   | 0   |                           |       | OFD | Mono Mixer Configuration<br>Determines the behavior of the mono mixer circuit.<br>00 = Output of mono mixer is channel 0 |  |
| 6   | 0   | DMMIX_CFG[1:0] RW-R       |       | SFB | 01 = Output of mono mixer is channel 1<br>10 = Output of mono mixer is (channel 0 + channel 1)/2<br>11 = Reserved        |  |
| 5   | 0   | RESERVED                  |       |     | Unused                                                                                                                   |  |
| 4   | 0   | RESERVED                  | _     |     | Returns 0 if read.                                                                                                       |  |
| 3   | 0   |                           |       |     | Mono Mixer Channel 0 Source Select<br>Selects which PCM interface data input channel is assigned to channel              |  |
| 2   | 0   | DMMIX_CH0_<br>SOURCE[3:0] | RW-R  | SFB | 0 of the digital mono mixer.<br>0000 = Channel 0 gets PCM interface data input channel 0.                                |  |
| 1   | 0   |                           |       | SFD | 0001 = Channel 0 gets PCM interface data input channel 1.                                                                |  |
| 0   | 0   |                           |       |     | 1110 = Channel 0 gets PCM interface data input channel 14.<br>1111 = Channel 0 gets PCM interface data input channel 15. |  |

### Digital Input Class D Speaker Amplifier with DHT

|     |     | REGISTER ADDRESS = 0      | <b>&lt;202A</b> |                                                           | DESCRIPTION                                                                                                              |  |
|-----|-----|---------------------------|-----------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--|
| BIT | PoR | BIT NAME                  | TYPE            | RES                                                       | DESCRIPTION                                                                                                              |  |
| 7   | 0   |                           |                 |                                                           |                                                                                                                          |  |
| 6   | 0   | RESERVED                  |                 |                                                           | Unused                                                                                                                   |  |
| 5   | 0   | RESERVED                  |                 |                                                           | Returns 0 if read.                                                                                                       |  |
| 4   | 0   |                           |                 |                                                           |                                                                                                                          |  |
| 3   | 0   |                           |                 |                                                           | Mono Mixer Channel 1 Source Select<br>Selects which PCM interface data input channel is assigned to channel              |  |
| 2   | 0   | DMMIX_CH1_<br>SOURCE[3:0] |                 | SFB                                                       | 1 of the digital mono mixer.<br>0000 = Channel 1 gets PCM interface data input channel 0.                                |  |
| 1   | 0   |                           |                 | 0001 = Channel 1 gets PCM interface data input channel 1. |                                                                                                                          |  |
| 0   | 0   |                           |                 |                                                           | 1110 = Channel 1 gets PCM interface data input channel 14.<br>1111 = Channel 1 gets PCM interface data input channel 15. |  |

#### PCM Interface Digital Mono Mixer Configuration 2

#### **PCM Data Output**

The PCM interface data output (DOUT) is enabled by the PCM\_TX\_EN bit and can drive output data onto any valid enabled output channel. In I<sup>2</sup>S and left-justified modes, only 2 output channels are available. In TDM mode, up to 16 output channels may be available.

It is possible to output the result of the speaker amplifier path DSP (taken at the input to the DAC) to the PCM Interface output by enabling the SPK\_FB\_EN and PCM\_ SPK\_FB\_DEST register bits. The host can use this to monitor the data that is being driven into the DAC (after the digital volume, BDE, etc.). It is invalid for SPK\_FB\_EN to be 1 while SPK EN is 0.

If an output channel is enabled and no data source is assigned to it, then the output data is all zeros. The PCM data output is Hi-Z if the device is disabled (EN = 0), the PCM data output is disabled (PCM\_TX\_EN = 0), or all output channels are set to a Hi-Z output (All PCM\_TX\_ CHn\_HIZ = 1). A summary of the controls for the PCM data output (DOUT) are shown in Table 10.

#### Table 10. Control Registers and the DOUT Pin

| EN | PCM_TX_CH_EN | PCM_TX_CHn_HIZ | CHANNEL n SELECTED AS THE<br>DESTINATION FOR PATH* | DOUT FOR CHANNEL n  |
|----|--------------|----------------|----------------------------------------------------|---------------------|
| 0  | —            | —              |                                                    | Hi-Z (all channels) |
| 1  | 0            | —              |                                                    | Hi-Z (all channels) |
| 1  | 1            | 1              | _                                                  | Hi-Z (channel n)    |
| 1  | 1            | 0              | No                                                 | 0 (channel n)       |
| 1  | 1            | 0              | Yes                                                | Data (channel n)    |

\* A channel is selected if a path is both enabled and its destination bit field corresponds to that channel.

## Digital Input Class D Speaker Amplifier with DHT

|     | F   | REGISTER ADDRESS = 0 | 202C |     | DESCRIPTION                                                                                                                                   |  |
|-----|-----|----------------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|--|
| BIT | PoR | BIT NAME             | TYPE | RES | DESCRIPTION                                                                                                                                   |  |
| 7   | 0   |                      |      |     |                                                                                                                                               |  |
| 6   | 0   |                      |      |     |                                                                                                                                               |  |
| 5   | 0   | RESERVED             |      |     |                                                                                                                                               |  |
| 4   | 0   |                      | _    | _   | Unused<br>Returns 0 if read.                                                                                                                  |  |
| 3   | 0   |                      |      |     |                                                                                                                                               |  |
| 2   | 0   |                      |      |     |                                                                                                                                               |  |
| 1   | 0   |                      |      |     |                                                                                                                                               |  |
| 0   | 0   | PCM_TX_EN            | RW-D |     | PCM Transmitter Enable<br>Enables the data output (DOUT) of the PCM interface.<br>0 = PCM data output disabled<br>1 = PCM data output enabled |  |

### PCM Interface Data Output (DOUT) Enable

#### PCM Interface Data Output Speaker DSP Feedback Channel Source

|     | R   | EGISTER ADDRESS = 0 | x2023                   |     | DESCRIPTION                                                                                                             |  |
|-----|-----|---------------------|-------------------------|-----|-------------------------------------------------------------------------------------------------------------------------|--|
| BIT | PoR | BIT NAME            | TYPE                    | RES | DESCRIPTION                                                                                                             |  |
| 7   | 0   |                     |                         |     |                                                                                                                         |  |
| 6   | 0   | RESERVED            |                         |     | Unused                                                                                                                  |  |
| 5   | 0   | RESERVED            | _                       |     | Returns 0 if read.                                                                                                      |  |
| 4   | 0   |                     |                         |     |                                                                                                                         |  |
| 3   | 0   |                     |                         |     | Speaker Amplifier DSP to PCM Feedback Destination<br>PCM data output channel selection for the speaker amplifier DSP to |  |
| 2   | 0   | PCM SPK             | PCM_SPK_<br>B_DEST[3:0] | FB  | PCM feedback path.<br>0000 = PCM channel 0                                                                              |  |
| 1   | 0   | FB_DEST[3:0]        |                         | ΓD  | 0001 = PCM channel 1<br>=                                                                                               |  |
| 0   | 0   |                     |                         |     | 1110 = PCM channel 14<br>1111 = PCM channel 15                                                                          |  |

## Digital Input Class D Speaker Amplifier with DHT

### PCM Interface Data Output Channel Configuration 1

|     | REGISTER ADDRESS = 0x2020 |                |      |      | DESCRIPTION                                                                                                                       |  |
|-----|---------------------------|----------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------|--|
| BIT | PoR                       | BIT NAME       | TYPE | RES  | DESCRIPTION                                                                                                                       |  |
| 7   | 1                         | PCM_TX_CH7_HIZ | RW-R | TXEN | PCM Transmit Channel 7 Hi-Z Configuration<br>0 = Transmit channel 7 output is data/zeros<br>1 = Transmit channel 7 output is Hi-Z |  |
| 6   | 1                         | PCM_TX_CH6_HIZ | RW-R | TXEN | PCM Transmit Channel 6 Hi-Z Configuration<br>0 = Transmit channel 6 output is data/zeros<br>1 = Transmit channel 6 output is Hi-Z |  |
| 5   | 1                         | PCM_TX_CH5_HIZ | RW-R | TXEN | PCM Transmit Channel 5 Hi-Z Configuration<br>0 = Transmit channel 5 output is data/zeros<br>1 = Transmit channel 5 output is Hi-Z |  |
| 4   | 1                         | PCM_TX_CH4_HIZ | RW-R | TXEN | PCM Transmit Channel 4 Hi-Z Configuration<br>0 = Transmit channel 4 output is data/zeros<br>1 = Transmit channel 4 output is Hi-Z |  |
| 3   | 1                         | PCM_TX_CH3_HIZ | RW-R | TXEN | PCM Transmit Channel 3 Hi-Z Configuration<br>0 = Transmit channel 3 output is data/zeros<br>1 = Transmit channel 3 output is Hi-Z |  |
| 2   | 1                         | PCM_TX_CH2_HIZ | RW-R | TXEN | PCM Transmit Channel 2 Hi-Z Configuration<br>0 = Transmit channel 2 output is data/zeros<br>1 = Transmit channel 2 output is Hi-Z |  |
| 1   | 1                         | PCM_TX_CH1_HIZ | RW-R | TXEN | PCM Transmit Channel 1 Hi-Z Configuration<br>0 = Transmit channel 1 output is data/zeros<br>1 = Transmit channel 1 output is Hi-Z |  |
| 0   | 0                         | PCM_TX_CH0_HIZ | RW-R | TXEN | PCM Transmit Channel 0 Hi-Z Configuration<br>0 = Transmit channel 0 output is data/zeros<br>1 = Transmit channel 0 output is Hi-Z |  |

## Digital Input Class D Speaker Amplifier with DHT

#### PCM Interface Data Output Channel Configuration 2

|     | REGISTER ADDRESS = 0x2021 |                 |      |      | DESCRIPTION                                                                                                                          |  |
|-----|---------------------------|-----------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------|--|
| BIT | PoR                       | BIT NAME        | TYPE | RES  | DESCRIPTION                                                                                                                          |  |
| 7   | 1                         | PCM_TX_CH15_HIZ | RW-R | TXEN | PCM Transmit Channel 15 Hi-Z Configuration<br>0 = Transmit channel 15 output is data/zeros<br>1 = Transmit channel 15 output is Hi-Z |  |
| 6   | 1                         | PCM_TX_CH14_HIZ | RW-R | TXEN | PCM Transmit Channel 14 Hi-Z Configuration<br>0 = Transmit channel 14 output is data/zeros<br>1 = Transmit channel 14 output is Hi-Z |  |
| 5   | 1                         | PCM_TX_CH13_HIZ | RW-R | TXEN | PCM Transmit Channel 13 Hi-Z Configuration<br>0 = Transmit channel 13 output is data/zeros<br>1 = Transmit channel 13 output is Hi-Z |  |
| 4   | 1                         | PCM_TX_CH12_HIZ | RW-R | TXEN | PCM Transmit Channel 12 Hi-Z Configuration<br>0 = Transmit channel 12 output is data/zeros<br>1 = Transmit channel 12 output is Hi-Z |  |
| 3   | 1                         | PCM_TX_CH11_HIZ | RW-R | TXEN | PCM Transmit Channel 11 Hi-Z Configuration<br>0 = Transmit channel 11 output is data/zeros<br>1 = Transmit channel 11 output is Hi-Z |  |
| 2   | 1                         | PCM_TX_CH10_HIZ | RW-R | TXEN | PCM Transmit Channel 10 Hi-Z Configuration<br>0 = Transmit channel 10 output is data/zeros<br>1 = Transmit channel 10 output is Hi-Z |  |
| 1   | 1                         | PCM_TX_CH9_HIZ  | RW-R | TXEN | PCM Transmit Channel 9 Hi-Z Configuration<br>0 = Transmit channel 9 output is data/zeros<br>1 = Transmit channel 9 output is Hi-Z    |  |
| 0   | 1                         | PCM_TX_CH8_HIZ  | RW-R | TXEN | PCM Transmit Channel 8 Hi-Z Configuration<br>0 = Transmit channel 8 output is data/zeros<br>1 = Transmit channel 8 output is Hi-Z    |  |

### Digital Input Class D Speaker Amplifier with DHT

#### SoundWire Slave Interface

When in SoundWire mode, the SoundWire compatible slave interface supports both audio and control data transport over the shared 2-wire bus comprising a clock input (SWCLK) and a bidirectional data input/output (SWDATA). For device configuration, the SoundWire master can access both the general control and SoundWire slave interface registers. The SoundWire slave interface receives and routes all enabled device status interrupts to the SoundWire master for servicing.

Set the INTERFACE\_MODE bit field (<u>Audio Interface</u> <u>Mode Configuration</u>) to 0x3 to select SoundWire slave interface mode for digital audio data. For speaker path playback, the SoundWire compatible slave interface provides an input data port that accepts stereo PCM audio data.

# SoundWire Slave Device Identification and Addressing

The SoundWire compatible slave interface provides a 48-bit value (Device\_Id[47:0] in the SCP\_DevId\_0 to SCP\_DevId\_5 registers) that is read by the SoundWire Master to identify the connected SoundWire slave device. The SoundWire slave device identification bit field contains multiple segments each detailed in <u>Table 11</u>. All segments are fixed except for the slave device unique ID.

The 4-bit SoundWire slave device unique ID (Device\_Id[43:40]) is pin configurable and has eight possible combinations. To select the device unique ID, connect the ADDR, SDA, and SCL pins as shown in Table 12.

#### Table 11. SoundWire Slave Device Identification

| REGISTER                       | BIT FIELD SEGMENT | DESCRIPTION                             | VALUE      |
|--------------------------------|-------------------|-----------------------------------------|------------|
| SCD David 0                    | Device_Id[47:44]  | SoundWire Version Number                | 0x2        |
| SCP_DevId_0                    | Device_Id[43:40]  | Slave Device Unique ID Decoded From Pin | 0x0 to 0x8 |
| SCP_DevId_1 and<br>SCP_DevId_2 | Device_Id[39:24]  | MIPI Assigned Manufacturer ID           | 0x019F     |
| SCP_DevId_3 and SCP_DevId_4    | Device_Id[23:8]   | Audio Part Number (OTP Programmable)    | 0x8374     |
| SCP_DevId_5                    | Device_Id[7:0]    | Class—MIPI Reserved                     | 0x00       |

#### Table 12. SoundWire Slave Device Unique ID Configuration

| ADDR PIN        | SDA PIN         | SCL PIN         | DEVICE UNIQUE ID |
|-----------------|-----------------|-----------------|------------------|
| Connect to DGND | Connect to DGND | Connect to DGND | 0x1              |
| Connect to DGND | Connect to DVDD | Connect to DGND | 0x2              |
| Connect to DGND | Connect to DGND | Connect to DVDD | 0x3              |
| Connect to DGND | Connect to DVDD | Connect to DVDD | 0x4              |
| Connect to DVDD | Connect to DVDD | Connect to DVDD | 0x5              |
| Connect to DVDD | Connect to DVDD | Connect to DGND | 0x6              |
| Connect to DVDD | Connect to DGND | Connect to DVDD | 0x7              |
| Connect to DVDD | Connect to DGND | Connect to DGND | 0x8              |

### Digital Input Class D Speaker Amplifier with DHT

#### SoundWire Clock Configuration

The SoundWire compatible slave interface operates and supports device programming with any valid input SoundWire clock frequency (as specified in version 1.1 of the SoundWire specification). However, in this mode, the external SoundWire clock is also the source clock for all internal clock generation (Figure 21).

Therefore, for the device audio and data paths to operate, the external SoundWire clock frequency must either match or be an integer divider (2/4/8) of one of the supported input clock frequencies. The expected SoundWire input clock frequency is programmed using the input clock configuration register (*SoundWire Input Clock Configuration*). The SoundWire clock frequency selection and rate divider are calculated with the following formula:

# $f_{SWCLK} = \frac{SWIRE\_CLK\_SEL[2:0]}{SWIRE\_CLK\_RATE[1:0]}$



Figure 21. Internal Clock Generation in SoundWire Control Mode

#### SoundWire Input Clock Configuration

|     |     | REGISTER ADDRESS = 0    | x2036 |      | DESCRIPTION                                                                                                                                                                                               |  |
|-----|-----|-------------------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BIT | PoR | BIT NAME                | TYPE  | RES  | DESCRIPTION                                                                                                                                                                                               |  |
| 7   | 0   |                         |       |      |                                                                                                                                                                                                           |  |
| 6   | 0   | RESERVED                | —     | —    | Unused<br>Returns 0 if read.                                                                                                                                                                              |  |
| 5   | 0   |                         |       |      |                                                                                                                                                                                                           |  |
| 4   | 0   | SWIRE CLK RATE[1:0]     | RW-S  | EN   | SoundWire Input Clock Rate Divider<br>Selects the SoundWire input clock rate divider. The SoundWire clock<br>frequency must match the clock family selected divided by this setting.                      |  |
| 3   | 0   | SWIKE_OEK_KATE[1.0]     | RW-3  | EIN  | 00: Divide by 1 (default)10: Divide by 401: Divide by 211: Divide by 8                                                                                                                                    |  |
| 2   | 1   |                         |       |      | SoundWire Input Clock Frequency Family<br>Selects the SoundWire input clock frequency family. The input clock                                                                                             |  |
| 1   | 0   | SWIRE_CLK_SEL[2:0] RW-S |       | S EN | frequency must match or be a supported integer divided by this setting.<br>Note: The 13MHz clock family requires a divider of either 2 or 4.<br>000: 7.68Mhz 100: 12.00Mhz<br>001: 8.40Mhz 101: 12.288Mhz |  |
| 0   | 1   |                         |       |      | 010: 9.60Mhz         110: 13.00Mhz           011: 11.2896Mhz         111: Reserved                                                                                                                        |  |

### Digital Input Class D Speaker Amplifier with DHT

#### SoundWire Slave Control Port (SCP) Configuration

The device SCP supports the options shown in <u>Table 13</u>. The SCP configuration bit fields are in the SoundWire slave interface registers from address 0x0040 to address 0x0070. For detailed register and bit field descriptions, reference the full MIPI SoundWire<sup>®</sup> Specification (Version 1.1).

#### SoundWire Device Data Port (DP) Configuration

The SoundWire slave interface provides four data ports, each of which is described in Table 14.

The speaker path and amplifier DSP path data ports support all data flow modes (Isochronous, Tx-Controlled, Rx-Controlled, Full-Asynchronous). Data port test modes (Normal, PRBS, Static-0, and Static-1) are provided. When operating as a passive slave (device is attached to the SoundWire bus but all data ports are deactivated) the interface is optimized to minimize power consumption, and only the logic cells that need to be active are switching. Data port power is managed using the SoundWire defined Prepare-Ready-Activate mechanism. The SoundWire master should only enable and disable slave interface data ports while the device is in software shutdown.

The provided data ports support a subset of options as shown in <u>Table 15</u>. The data port control bit fields are located in the SoundWire slave interface registers from address 0x0100 to address 0x0337. For detailed register and bit field descriptions, reference the full MIPI SoundWire<sup>®</sup> Specification (Version 1.1).

#### Table 13. SoundWire Slave Control Port (SCP) Options

| SLAVE CONTROL PORT OPTION          | PROVIDED        |  |  |
|------------------------------------|-----------------|--|--|
| Implementation Defined Interrupt 1 | Yes             |  |  |
| Clock-Stop Mode 1                  | Yes             |  |  |
| Clock-Stop Prepare State Machine   | Simplified      |  |  |
| Clock-Stop Asynchronous Wake Up    | No              |  |  |
| Address Paging                     | No              |  |  |
| Multi-Lane                         | No              |  |  |
| Bridging                           | No              |  |  |
| High Phy                           | No              |  |  |
| Test Mode                          | No              |  |  |
| Broadcast Read Response            | Command Ignored |  |  |

#### Table 14. SoundWire Slave Interface Data Port Assignments

| NUMBER          | DIRECTION   | TYPE | CHANNELS | WORD SIZE | FUNCTION                           |
|-----------------|-------------|------|----------|-----------|------------------------------------|
| Data Port 0     | —           | —    | —        | _         | Not Supported                      |
| Data Port 1     | Rx (Input)  | Full | 2        | 32-Bit    | Data Input for the Speaker Path    |
| Data Port 2     | —           | —    | —        | _         | Not Supported                      |
| Data Port 3     | Tx (Output) | Full | 2        | 16-Bit    | Data Output for amplifier DSP path |
| Data Ports 4-14 | —           | _    |          | —         | Not Supported                      |

#### Table 15. Data Port 1 and 3 Options

| DATA PORT OPTIONS                                | PROVIDED |  |  |
|--------------------------------------------------|----------|--|--|
| Implementation defined Interrupt 1               | No       |  |  |
| Implementation defined Interrupt 2               | No       |  |  |
| Implementation defined Interrupt 3               | No       |  |  |
| Flow Mode Support                                | Yes      |  |  |
| Extended Buffer Operating Modes for Flow Control | No       |  |  |
| Block Group Support                              | No       |  |  |
| Prepare State Machine                            | Advanced |  |  |

#### Interrupts

The device supports individually enabled status interrupts for sending feedback to the host about events that have occurred on-chip. When enabled, interrupts are transmitted on the IRQ output in I2C control mode and through the SoundWire slave interface in SoundWire control mode.

#### **Interrupt Bit Field Composition**

Each interrupt source has five individual bit field components. The function of each component is detailed below and the corresponding bit fields for each source can be identified by the appended suffix (shown in parentheses).

#### **Raw Status (RAW)**

Each interrupt source has a read-only bit to indicate the real-time raw status of the interrupt source.

#### State (STATE)

Each interrupt source has a read-only state bit that is set whenever a rising edge occurs on the associated raw status bit. The state bit is set regardless of the setting of the source enable bit.

#### Flag (FLAG)

Each interrupt source has a read-only flag bit. If the source enable bit is set, then the flag bit is set, and an interrupt can be generated whenever the source state bit is set.

#### Enable (EN)

Each interrupt source has a dynamic read/write enable bit. When the enable bit is set, the associated flag bit is set, and an interrupt can be generated whenever the source state bit is set.

#### Clear (CLR)

Each interrupt source has a dynamic write-only clear bit. Writing a 1 to a clear bit resets the associated state and flag bits to 0. Writing a 0 to a clear bit has no effect. In I2C control mode, the IRQ output is deasserted if all flag bits are 0.

#### **IRQ Output Configuration**

The device allows the user to configure the drive mode and polarity of the IRQ output. The IRQ\_MODE bit controls the drive mode. If IRQ\_MODE is 0, the pin is configured as an open-drained output and requires an external pullup resistor. If IRQ\_MODE is 1, then IRQ is configured as a push-pull CMOS output.

The IRQ\_POL bit controls the polarity of the IRQ bus. Interrupt events (a flag bit is set high) assert the IRQ bus low if IRQ\_POL = 0 and high if IRQ\_POL = 1. The IRQ bus deasserts if all flag bits are cleared (set low).

#### **Interrupt Sources**

The events in <u>Device Interrupt Sources</u> can cause device interrupts when enabled (corresponding interrupt enable set high).

| REGISTER ADDRESS = 0x2010 |     |          |      |     | DESCRIPTION                                                                                                                                                          |  |
|---------------------------|-----|----------|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BIT                       | PoR | BIT NAME | TYPE | RES | DESCRIPTION                                                                                                                                                          |  |
| 7                         | 0   |          |      |     |                                                                                                                                                                      |  |
| 6                         | 0   |          | _    |     | Unused<br>Returns 0 if read.                                                                                                                                         |  |
| 5                         | 0   | RESERVED |      |     |                                                                                                                                                                      |  |
| 4                         | 0   |          |      |     |                                                                                                                                                                      |  |
| 3                         | 0   |          |      |     |                                                                                                                                                                      |  |
| 2                         | 0   | IRQ_MODE | RW-R | IRQ | IRQ Mode<br>Controls the drive mode of the IRQ Output.<br>0 = Open-drain output (an external pullup resistor is necessary)<br>1 = CMOS push-pull output              |  |
| 1                         | 0   | IRQ_POL  | RW-R | IRQ | IRQ Polarity<br>Controls the IRQ bus polarity.<br>0 = Low when any interrupt FLAG bits are high<br>1 = High when any interrupt FLAG bits are high                    |  |
| 0                         | 0   | IRQ_EN   | RW-D | _   | IRQ Enable<br>Enables the IRQ Output.<br>0 = IRQ output is disabled and is high-impedance<br>1 = IRQ output is enabled and is controlled by the interrupt controller |  |

#### **IRQ Bus Configuration**
# Digital Input Class D Speaker Amplifier with DHT

### **Device Interrupt Sources**

| REGISTER<br>ADDRESS        | INTERRUPT<br>SOURCES            | BIT FIELD         | DESCRIPTION                                                                                                                     |
|----------------------------|---------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------|
|                            | BDE Active Begin Event          | BDE_ACTIVE_BGN_*  | Indicates that the BDE is active.                                                                                               |
|                            | BDE Active End Event            | BDE_ACTIVE _END_* | Indicates that the BDE is no longer active.                                                                                     |
|                            | BDE Level Change Event          | BDE_LEVEL_*       | Indicates that the BDE has transitioned between thresholds.                                                                     |
|                            | BDE Level 4 Event               | BDE_L4_*          | Indicated that the BDE has transitioned into level 4.                                                                           |
| <u>0x2001</u><br>0x2004    | Thermal Warning<br>Begin Event  | THERMWARN_BGN_*   | Indicates when the thermal-warning threshold has been exceeded.                                                                 |
| 0x2007<br>0x200A<br>0x200D | Thermal Warning<br>End Event    | THERMWARN_END_*   | Indicates that the die temperature was previously above the thermal-warning threshold and has now dropped below the threshold.  |
|                            | Thermal Shutdown<br>Begin Event | THERMSHDN_BGN_*   | Indicates when the thermal-shutdown threshold has been exceeded.                                                                |
|                            | Thermal Shutdown<br>End Event   | THERMSHDN_END_*   | Indicates that the die temperature was previously above the thermal-shutdown threshold and has now dropped below the threshold. |
|                            | ICC Data Error                  | ICC_DATA_ERR_*    | Indicates that the ICC synchronization lock for the assigned group was broken due to incorrect data.                            |
|                            | ICC Synchronization<br>Error    | ICC_SYNC_ERR_*    | Indicates that the device has not synchronized within the ICC time-out period from when the ICC interface was enabled.          |
| 0x2002                     | Clock Monitor<br>Start Event    | CLKSTART_*        | Indicates that the clock monitor has detected a restart of clock.                                                               |
| 0x2005<br>0x2008           | Clock Monitor<br>Stop Event     | CLKSTOP_*         | Indicates that the clock monitor has detected a loss of clock.                                                                  |
| 0x200B<br>0x200E           | Speaker Over<br>Current Event   | SPK_OVC_*         | Indicates that the speaker amplifier current limit has been exceeded.                                                           |
|                            | Power-Up Done Event             | PWRUP_DONE_*      | Indicates when the device has completed power-up successfully.                                                                  |
|                            | Power-Down<br>Done Event        | PWRDN_DONE_*      | Indicates when the device has completed power-down.                                                                             |
|                            | OTP Load Fail Event OTP_FAIL_*  | OTP_FAIL_*        | Indicates when the OTP load routine that runs when exiting hardware shutdown has failed to complete successfully.               |

## Digital Input Class D Speaker Amplifier with DHT

| REGISTER<br>ADDRESS     | INTERRUPT<br>SOURCES                        | BIT FIELD         | DESCRIPTION                                                                                                  |
|-------------------------|---------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------|
|                         | Limiter Active<br>Begin Event               | LMTR_ACTIVE_BGN_* | Indicates that the limiter circuit is applying a hard limit (infinite compression) to the signal.            |
|                         | Limiter Active<br>End Event                 | LMTR_ACTIVE_END_* | Indicates that the limiter circuit has stopped applying a hard limit (infinite compression) to the signal.   |
| <u>0x2003</u><br>0x2006 | DHT Active<br>Begin Event                   | DHT_ACTIVE_BGN_*  | Indicates that the DHT circuit is active and is applying compression to the signal.                          |
| 0x2009                  | DHT Active<br>End Event                     | DHT_ACTIVE_END_*  | Indicates that the DHT circuit has stopped applying compression to the signal.                               |
| 0x200C<br>0x200F        | Thermal Foldback<br>Begin Event             | THERMFB_BGN_*     | Indicates die temperature is above thermal-foldback threshold and device is attenuating the output.          |
|                         | Thermal Foldback<br>End Event THERMFB_END_* |                   | Indicates die temperature is below thermal-foldback threshold and device has stopped attenuating the output. |
|                         | PVDD UVLO<br>Shutdown Event                 | PVDD_UVLO_SHDN_*  | Indicates that PVDD has dropped below the minimum allowed voltage after initial power-up is complete.        |

### **Device Interrupt Sources (continued)**

**Note:** The bit fields are shown without the component suffixes. For example, BDE\_LEVEL\_\* refers to BDE\_LEVEL\_RAW, BDE\_LEVEL\_ STATE, BDE\_LEVEL\_FLAG, BDE\_LEVEL\_EN, and BDE\_LEVEL\_CLR. All Interrupt sources have these five component bit fields.

### **Digital Output Pin Drive Strength**

The drive strength control (\*\_DRV) bits set the drive strengths of the logic output pins. Four different CMOS drive strengths are available for each logic output (*Digital Output Pin Drive Strength Configuration*).

### **Digital Output Pin Drive Strength Configuration**

|     | R   | EGISTER ADDRESS = 0x2 | 201E         |        | DESCRIPTION                                                                                                                         |
|-----|-----|-----------------------|--------------|--------|-------------------------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME              | TYPE         | RES    | DESCRIPTION                                                                                                                         |
| 7   | 0   | ICC_DRV[1:0]          | RW-S         | EN     | ICC Drive Strength Control<br>Configures the output drive strength of ICC.<br>00 = Reduced drive mode                               |
| 6   | 1   |                       |              |        | 01 = Normal drive mode<br>10 = High drive mode<br>11 = Highest drive mode                                                           |
| 5   | 0   | LRCLK_DRV[1:0]        | RW-S         | EN     | LRCLK Drive Strength Control<br>Configures the output drive strength of LRCLK.<br>00 = Reduced drive mode<br>01 = Normal drive mode |
| 4   | 1   |                       |              |        | 10 = High drive mode<br>11 = Highest drive mode                                                                                     |
| 3   | 0   | IRQ DRV[1:0]          | 2V[1:0] RW-S | N-S EN | IRQ Drive Strength Control<br>Configures the output drive strength of IRQ.<br>00 = Reduced drive mode                               |
| 2   | 1   |                       |              |        | 01 = Normal drive mode<br>10 = High drive mode<br>11 = Highest drive mode                                                           |
| 1   | 0   | DOUT_DRV[1:0]         | RW-S         | EN     | DOUT Drive Strength Control<br>Configures the output drive strength of DOUT.<br>00 = Reduced drive mode<br>01 = Normal drive mode   |
| 0   | 1   |                       |              |        | 10 = High drive mode<br>11 = Highest drive mode                                                                                     |

## Digital Input Class D Speaker Amplifier with DHT

### **Tone Generator**

The device includes a tone generator, which can be used to generate sinewave tones or DC output levels. The tone generator requires a valid interface clocking configuration. However, for tone generator operation the selected audio sample rate set by the SPK\_SR bit field (*Speaker Path Sample Rate*) cannot exceed 48kHz.

The tone generator output is configured with the TONE\_ CONFIG bit field (*Tone Generator Configuration*). If a sinewave tone output is selected, then the frequency is set by the audio sample rate (selected by SPK\_SR) divided by the selected ratio. If a DC output is selected, it does not vary with the audio sample rate.

When the tone generator is enabled (TONE\_CONFIG bit field is any setting except 0x00), the tone generator output is routed to the speaker path. When its disabled (TONE\_CONFIG = 0x00), the speaker path input is set to either the PCM or SoundWire compatible interface (whichever is active).

#### REGISTER ADDRESS = 0x2040 DESCRIPTION BIT PoR **BIT NAME** TYPE RES 7 0 6 0 Unused RESERVED Returns 0 if read. 5 0 4 0 Tone Generator Configuration 3 0 Configures the output of the tone generator. For signal outputs, the frequency is a division of the sample rate $(f_S)$ . 0000 = Disabled $0001 = f_S/4$ (at 48kHz = 12kHz) 2 0 $0010 = f_S/6$ (at 48kHz = 8kHz) $0011 = f_S/8$ (at 48kHz = 6kHz) RW-R SFB $0100 = f_S/16$ (at 48kHz = 3kHz) TONE CONFIG[3:0] $0101 = f_S/32$ (at 48kHz = 1.5kHz) 0 $0110 = f_S/64$ (at 48kHz = 750Hz) 1 $0111 = f_S/128$ (at 48kHz = 375kHz) 1000 = DC Zero Code (0x0000) 1001 = DC Positive Half Scale (0x4000) 1010 = DC Negative Half Scale (0xC000) 0 0 1011 to 1111 = Reserved

### **Tone Generator Configuration**

### **Speaker Path Configuration**

The source input data to the speaker amplifier path is routed from either the PCM interface, the SoundWire compatible interface, or the tone generator. The data is then routed through digital filters, signal processing, and volume/gain control blocks before reaching the Class D speaker amplifier (shown in Figure 22).

### **Speaker Path Dither**

The input data to the speaker path can optionally have dither (±1LSB peak-to-peak) applied if SPK\_DITH\_EN (*Speaker Path DSP Configuration*) is set to 1. No dither is applied when SPK DITH EN is set to 0.

### **Speaker Path Data Inversion**

The input data to the speaker path can optionally be inverted by setting the DAC\_INVERT bit (*Speaker Path DSP Configuration*) to 1.

### Speaker Path DC Blocking Filter

A DC blocking filter can be enabled on the speaker path by setting the SPK\_DCBLK\_EN bit (*Speaker Path DSP Configuration*) to 1.

### Speaker Path Digital Volume Control

The device provides a dynamically programmable speaker path digital volume control. The digital volume control provides an attenuation range of 0dB to -63dB in 0.5dB steps that is configured with the SPK\_VOL bit field (*Speaker Path Digital Volume Control*). A digital mute is also provided, and is enabled when SPK\_VOL is set to 0x7F. The digital volume control can be placed either before or after the limiter in the signal path with the SPK VOL SEL bit.

Digital volume ramping during speaker path start up, speaker path shutdown, and digital mute (SPK\_VOL = 0x7F) is enabled by default. However, both the volume ramp up and ramp down can be individually bypassed with the SPK\_VOL\_RMPUP\_BYPASS and SPK\_VOL\_ RMPDN\_BYPASS bit fields respectively (*Speaker Path* <u>DSP\_Configuration</u>). When volume ramp up or ramp down is enabled, the device turn-on and turn-off times are longer.



Figure 22. Speaker Path Block Diagram

## Digital Input Class D Speaker Amplifier with DHT

### **Speaker Path Digital Gain Control**

The device provides a programmable speaker path digital gain control. The digital gain control provides a range of 0dB to +6dB in 0.5dB steps that is configured with the SPK\_GAIN bit field (*Speaker Path Output Level Scaling*). Unlike the digital volume control, the digital gain setting cannot be dynamically changed.

### Speaker Path DSP Data Feedback Path

The speaker path DSP data can be routed from just before the DAC input back to the PCM interface, and can be assigned to any valid data output channel (<u>PCM</u> <u>Interface Data Output Speaker DSP Feedback Channel</u> <u>Source</u>). The speaker path DSP data feedback path is enabled with the SPK\_FB\_EN bit (<u>Speaker Path and</u> <u>Speaker DSP Data Feedback Path Enables</u>).

#### Speaker Path Maximum Peak Output-Voltage Scaling

The device operates over a large PVDD supply-voltage range, and as a result, the full-scale speaker output amplitude level is configurable to allow the output signal amplitude to be scaled. As a baseline, the full-scale output of the speaker path DAC is 3.68dBV (typical). The speaker path no-load maximum peak output-voltage level ( $V_{MPO}$ ) is then programmable relative to this baseline level. The peak output scaling range is from +8dB to +17dB and is set with the SPK\_GAIN\_MAX bit field (*Speaker Path Output Level Scaling*).

The speaker output signal level (in dBV) for a given digital input signal level (in dBFS) is calculated as follows:

Output Signal Level (dBV) = Input Signal Level (dBFS) + 3.68 (dBV) + SPK\_GAIN\_MAX (dB) (0dBFS is referenced to 0dBV)

The peak output-voltage scaling is applied to the signal path using a combination of digital gain and analog gain adjustments (See Figure 22). The analog gain adjustments are coarse and come in 3dB steps. As a result, single dB digital gain steps are automatically subtracted from the analog gain steps to provide the 1dB resolution for the peak output voltage-level configuration (SPK\_GAIN\_MAX). Table 16 shows the combination of analog gain and digital gain levels that are paired for each peak output-voltage level setting.

### Table 16. Maximum Peak Output-Voltage Scaling Configuration

| SPK_GAIN_MAX | TOTAL GAIN (dB) | DIGITAL GAIN (dB) | ANALOG GAIN (dB) | MAXIMUM PEAK VOLTAGE (V <sub>P</sub> ) |
|--------------|-----------------|-------------------|------------------|----------------------------------------|
| 0x0          | 8               | -2                | 10               | 5.43 (11.68dBV)                        |
| 0x1          | 9               | -1                | 10               | 6.09 (12.68dBV)                        |
| 0x2          | 10              | 0                 | 10               | 6.83 (13.68dBV)                        |
| 0x3          | 11              | -2                | 13               | 7.67 (14.68dBV)                        |
| 0x4          | 12              | -1                | 13               | 8.60 (15.68dBV)                        |
| 0x5          | 13              | 0                 | 13               | 9.65 (16.68dBV)                        |
| 0x6          | 14              | -2                | 16               | 10.83 (17.68dBV)                       |
| 0x7          | 15              | -1                | 16               | 12.15 (18.68dBV)                       |
| 0x8          | 16              | 0                 | 16               | 13.63 (19.68dBV)                       |
| 0x9          | 17              | -2                | 19               | 15.29 (20.68dBV)                       |

# Digital Input Class D Speaker Amplifier with DHT

### Speaker Path DSP Configuration

|     | R   | REGISTER ADDRESS =       | 0x203F |     | DESCRIPTION                                                                                                                                                                                                                                                           |
|-----|-----|--------------------------|--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME                 | TYPE   | RES | DESCRIPTION                                                                                                                                                                                                                                                           |
| 7   | 0   | SPK_VOL_SEL              | RW-R   | SFB | Speaker Path Digital Volume Control Location Select<br>Controls where in the speaker amplifier digital signal path the digital<br>volume is applied.<br>0 = Digital volume control applied before BDE limiter<br>1 = Digital volume control applied after BDE limiter |
| 6   | 0   | RESERVED                 | _      | _   | Unused<br>Returns 0 if read.                                                                                                                                                                                                                                          |
| 5   | 0   | SPK_INVERT               | RW-R   | SFB | Speaker Path Output Invert<br>Inverts the speaker amplifier path output.<br>0 = Output is normal<br>1 = Output is inverted                                                                                                                                            |
| 4   | 0   | RESERVED                 | _      | _   | Unused<br>Returns 0 if read.                                                                                                                                                                                                                                          |
| 3   | 0   | SPK_VOL_<br>RMPDN_BYPASS | RW-R   | SFB | Speaker Path Volume Ramp-Down Bypass<br>Controls whether the speaker amplifier path volume is internally ramped<br>down during shutdown.<br>0 = Volume ramp enabled<br>1 = Volume ramp bypassed                                                                       |
| 2   | 0   | SPK_VOL_<br>RMPUP_BYPASS | RW-R   | SFB | Speaker Path Volume Ramp-Up Bypass<br>Controls whether the speaker amplifier path volume is internally ramped<br>up during startup.<br>0 = Volume ramp enabled<br>1 = Volume ramp bypassed                                                                            |
| 1   | 1   | SPK_DITH_EN              | RW-R   | SFB | Speaker Path Dither Enable<br>Selects whether or not dither is applied to the PCM input data for the<br>speaker amplifier path.<br>0 = Dither disabled<br>1 = Dither enabled                                                                                          |
| 0   | 0   | SPK_DCBLK_EN             | RW-R   | SFB | Speaker Path DC Blocking Filter Enable<br>Controls the DC blocking filter in the speaker amplifier path.<br>0 = DC blocking filter disabled<br>1 = DC blocking filter enabled                                                                                         |

# Digital Input Class D Speaker Amplifier with DHT

## Speaker Path Digital Volume Control

|     | R   | EGISTER ADDRESS = 0 | x203D  |                                                                          | DESCRIPTION                         |
|-----|-----|---------------------|--------|--------------------------------------------------------------------------|-------------------------------------|
| BIT | PoR | BIT NAME            | TYPE   | RES                                                                      | DESCRIPTION                         |
| 7   | 0   | RESERVED            | _      | _                                                                        | Unused<br>Returns 0 if read.        |
| 6   | 0   |                     | RW-D — |                                                                          | Speaker Path Digital Volume Control |
| 5   | 0   |                     |        | Sets the digital volume level of speaker amplifier path.<br>0x00 = 0.0dB |                                     |
| 4   | 0   |                     |        |                                                                          | 0x01 = -0.5dB                       |
| 3   | 0   | SPK_VOL[6:0]        |        | _                                                                        | 0x02 = -1.0dB<br>= (-0.5dB steps)   |
| 2   | 0   |                     |        |                                                                          | 0x7C = -62.0dB                      |
| 1   | 0   |                     |        | 0x7D = -62.5dB                                                           |                                     |
| 0   | 0   |                     |        |                                                                          | 0x7E = -63.0 dB<br>0x7F = Mute      |

### Speaker Path Output Level Scaling

|     |     | REGISTER ADDRESS = | )x203E  |     | DESCRIPTION                                                                                                                                                       |
|-----|-----|--------------------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME           | TYPE    | RES | DESCRIPTION                                                                                                                                                       |
| 7   | 0   |                    |         |     | Speaker Digital Gain Control<br>Sets the digital gain level of the speaker amplifier path.                                                                        |
| 6   | 0   |                    |         | SFB | 0000: 0.0dB 0110: 3.0dB<br>0001: 0.5dB 0111: 3.5dB                                                                                                                |
| 5   | 0   | SPK_GAIN[3:0]      | RW-R    | SFD | 0010: 1.0dB 1000: 4.0dB<br>0011: 1.5dB 1001: 5.0dB                                                                                                                |
| 4   | 0   |                    |         |     | 0100: 2.0dB         1010: 6.0dB           0101: 2.5dB         1011 to 1111: Reserved                                                                              |
| 3   | 1   |                    | RW-R SF |     | Speaker Full-Scale Gain Maximum Control<br>Sets the maximum peak output-voltage level (V <sub>MPO</sub> ) for the speaker path                                    |
| 2   | 0   |                    |         |     | (no-load). Values in dB are relative to the baseline speaker path DAC full-<br>scale output level of 3.68dBV.<br>0000: 5.43Vp (+8dB) 0110: 10.83Vp (+14dB)        |
| 1   | 0   | SPK_GAIN_MAX[3:0]  |         | SFB | 0001: 6.09Vp (+9dB)       0111: 12.15Vp (+15dB)         0010: 6.83Vp (+10dB)       1000: 13.63Vp (+16dB)         0011: 7.66Vp (+11dB)       1001: 15.29Vp (+17dB) |
| 0   | 0   |                    |         |     | 0100: 8.60V <sub>P</sub> (+12dB) 1010 – 1111: Reserved<br>0101: 9.65V <sub>P</sub> (+13dB)                                                                        |

### **Class D Speaker Amplifier Output Stage**

The device features a Class D speaker amplifier output stage with AEL and SSM. The speaker's amplifier path is enabled and disabled using the SPK\_EN bit (*Speaker Path and Speaker DSP Data Feedback Path Enables*). The default Class D amplifier switching frequency is 472kHz, and results in the best THD+N performance. However, the output switching frequency is programmable and can be reduced to 330kHz by setting the SPK\_ FSW\_SEL bit field (*Speaker Amplifier Configuration*) to 1. The reduced switching frequency setting trades an improvement in amplifier efficiency for a reduction in THD+N performance.

### Speaker Amplifier Clock Synchronization

By default, the device uses the externally provided BCLK/ SWCLK as the synchronous clock source for the Class D amplifier operation. However, if the SPK\_OSC\_SEL bit (*Speaker Amplifier Configuration*) is set to 1, then an asynchronous internal oscillator is enabled and is used to derive the Class D amplifier clocking.

# Speaker Amplifier Ultra-Low EMI Filterless Operation

Traditional Class D amplifiers require the use of external LC filters, or shielding, to meet electromagnetic-interference (EMI) regulation standards. However, the device features AEL which helps limit the output switching harmonics that can directly contribute to EMI and radiated emissions. As a result, the device does not require an output filter in typical applications with half power and a load length of less than 6 inches long (Figure 23). For applications with higher power or longer load lengths, a ferrite bead may be required to meet the EMC standard EN 55022 Class B (Figure 24).

The programmable speaker edge rate control is used to adjust the switching edge rate to help tune EMI performance. As the edge rate increases, the efficiency improves slightly, while as the edge rate is decreased



Figure 23. Filterless EMI results for EN 55022 Class B Standard

the efficiency drops slightly. The speaker edge rate is configured with the SPK\_EDGE\_CTRL bit field (*Speaker Amplifier Switching Edge Rate Configuration*).

The Class D speaker amplifier output also supports spread spectrum modulation (SSM). In most systems, SSM is not needed and therefore it is not enabled by default. When SSM is enabled (SPK\_SSM\_EN = 1, <u>Speaker Amplifier</u> <u>Configuration</u>), it optimizes the suppression and control of the output switching harmonics that can contribute to EMI and radiated emissions. The modulation index in spread-spectrum mode is controlled by the SPK\_SSM\_MOD\_INDEX bit field (<u>Speaker Amplifier Configuration</u>), and the maximum modulation index (MMI) varies accordingly. Higher percentage settings of the modulation index result in the switching frequency of the amplifier being modulated by a wider range, spreading out-of-band energy across a wider bandwidth. Above 10MHz, the wideband spectrum looks like noise for EMI purposes.

### **Speaker Amplifier Current Limit**

The device features amplifier current-limit protection that protects the amplifier output from both high current and short circuit events. If the OVC\_AUTORESTART\_EN bit (*Device Auto-Restart Configuration*) is set to 1 and the speaker amplifier output current exceeds the current-limit threshold (6A typ), the device generates an interrupt and disables the amplifier output. After 69 (typically) Class D clock cycles, the amplifier output is re-enabled. If the overcurrent condition still exists, the device continues to disable and re-enable the amplifier output automatically until the fault condition is removed.

If the OVC\_AUTORESTART\_EN bit is set to 0, when a speaker amplifier overcurrent event occurs the device still generates an interrupt and disables the amplifier output. However, in this case the device is placed into software shutdown and the software enable (EN, <u>Global Enable</u>) bit is set to 0. As a result, the host must manually re-enable the device after an overcurrent event.



Figure 24. Filtered Output EMI results for EN 55022 Class B Standard

## Digital Input Class D Speaker Amplifier with DHT

|     | <b>REGISTER ADDRESS =</b> $0x2043$ |           |      |     | DESCRIPTION                                                                                                                                                                                                                                 |
|-----|------------------------------------|-----------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT | PoR                                | BIT NAME  | TYPE | RES | DESCRIPTION                                                                                                                                                                                                                                 |
| 7   | 0                                  |           |      |     |                                                                                                                                                                                                                                             |
| 6   | 0                                  |           |      |     |                                                                                                                                                                                                                                             |
| 5   | 0                                  |           |      |     | Unused                                                                                                                                                                                                                                      |
| 4   | 0                                  | RESERVED  | _    | _   | Returns 0 if read.                                                                                                                                                                                                                          |
| 3   | 0                                  |           |      |     |                                                                                                                                                                                                                                             |
| 2   | 0                                  |           |      |     |                                                                                                                                                                                                                                             |
| 1   | 0                                  | SPK_FB_EN | RW-D | _   | Speaker DSP Feedback Path Enable<br>Enables the output path from the end of the amplifier baseband<br>programming to the host through the PCM interface.<br>0 = Speaker DSP feedback path disabled<br>1 = Speaker DSP feedback path enabled |
| 0   | 0                                  | SPK_EN    | RW-D |     | Speaker Path Enable<br>Enable output amplifier path. The speaker amplifier is powered up if this<br>bit is set and the global enable bit is set.<br>0 = Speaker amplifier is disabled<br>1 = Speaker amplifier is enabled                   |

### Speaker Path and Speaker DSP Data Feedback Path Enables

### Speaker Amplifier Switching Edge Rate Configuration

|     | R   | EGISTER ADDRESS = 0 | x2042 |                                      | DESCRIPTION                                                                                                                                                                               |
|-----|-----|---------------------|-------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME            | TYPE  | RES                                  |                                                                                                                                                                                           |
| 7   | 0   |                     |       |                                      |                                                                                                                                                                                           |
| 6   | 0   |                     |       |                                      |                                                                                                                                                                                           |
| 5   | 0   | RESERVED            | _     | _                                    | Unused<br>Returns 0 if read.                                                                                                                                                              |
| 4   | 0   |                     |       |                                      |                                                                                                                                                                                           |
| 3   | 0   |                     |       |                                      |                                                                                                                                                                                           |
| 2   | 0   |                     |       | Controls the OU<br>relative to the d | Speaker Amplifier Edge Rate Control<br>Controls the OUTP and OUTN switching edge rates. Values are<br>relative to the default setting (00), and are based on a 10% to 90%<br>measurement. |
| 1   | 0   | SPK_EDGE_CTRL[1:0]  | _     | SPK                                  | 00 = 30ns typical rise/fall time at V <sub>PVDD</sub> = 12V (default)<br>01 = 13% slower rise/fall time<br>10 = 32% slower rise/fall time<br>11 = 10% faster rise/fall time               |
| 0   | 0   | RESERVED            | _     | _                                    | Unused<br>Returns 0 if read.                                                                                                                                                              |

## Digital Input Class D Speaker Amplifier with DHT

### **Speaker Amplifier Configuration**

|     | R   | EGISTER ADDRESS = 0        | x2041 |     | DESCRIPTION                                                                                                                                                                                               |
|-----|-----|----------------------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME                   | TYPE  | RES |                                                                                                                                                                                                           |
| 7   | 0   | SPK_SSM_EN                 | RW-R  | SPK | Speaker Amplifier SSM Enable<br>Enables spread-spectrum clocking.<br>0 = Spread-spectrum clocking is disabled<br>1 = Spread-spectrum clocking is enabled                                                  |
| 6   | 0   | SPK_OSC_SEL                | RW-R  | SPK | Speaker Amplifier Clock Source Select<br>Selects Class D amplifier clock source.<br>0 = Class D clock is synchronous to BCLK or SWCLK.<br>1 = Class D clock source is an asynchronous internal oscillator |
| 5   | 0   |                            |       |     | Unused                                                                                                                                                                                                    |
| 4   | 0   | RESERVED                   | _     | _   | Returns 0 if read.                                                                                                                                                                                        |
| 3   | 0   | SPK_FSW_SEL                | RW-R  | SPK | Speaker Amplifier Switching Frequency Select<br>Controls the nominal switching frequency of the Class D amplifier:<br>0 = 472kHz<br>1 = 330kHz                                                            |
| 2   | 0   |                            |       |     | Speaker Amplifier SSM Index<br>Selects the modulation index for the Class D amplifier spread-spectrum<br>clocks. The modulation index can be varied as follows:                                           |
| 1   | 1   | SPK_SSM_MOD_<br>INDEX[2:0] | RW-R  | SPK | 000 = MMI<br>001 = MMI x 5/6<br>010 = MMI x 4/6<br>011 = MMI x 3/6 (recommended for 330kHz operation)                                                                                                     |
| 0   | 1   |                            |       |     | 100 = MMI x 2/6<br>101 = MMI x 1/6 (recommended for 472kHz operation)<br>110 to 111 = Reserved                                                                                                            |

### Measurement ADC

The device features a configurable 8-bit measurement ADC. The measurement ADC has two channels, one for die temperature measurement (measurement ADC thermal channel) and the other for PVDD supply voltage measurement (measurement ADC PVDD channel). The programmable measurement ADC sample rate is identical for all channels, and supports a range from 48kHz to 333kHz. Each channel separately provides an optional programmable lowpass IIR filter.

### Measurement ADC Thermal Channel

When the device is clocked, active (EN = 1), and the speaker amplifier is enabled (SPK\_EN = 1), the measure-

ment ADC thermal channel automatically activates. When active, it continuously measures and reports the device die temperature over the range from -29°C to +150.2°C.

The output of the thermal ADC channel can be readback through the MEAS\_ADC\_THERM\_DATA bit field (*Measurement ADC Thermal Channel Readback*) and is the input to both the thermal protection and thermalfoldback blocks. The thermal ADC channel also provides an optional lowpass IIR filter with a programmable bandwidth that scales relative to the measurement ADC sample rate. The filter is enabled with the MEAS\_ADC\_ TEMP\_FILT\_EN bit field and the bandwidth is set with the MEAS\_ADC\_TEMP\_FILT\_COEFF bit field (*Measurement ADC Thermal Channel Filter Configuration*).

## Digital Input Class D Speaker Amplifier with DHT

### Measurement ADC Thermal Channel

When the device is clocked, active (EN = 1), and the speaker amplifier is enabled (SPK\_EN = 1), the measurement ADC thermal channel automatically activates. When active, it continuously measures and reports the device die temperature over the range from -29°C to +150.2°C.

The output of the thermal ADC channel can be readback through the MEAS\_ADC\_THERM\_DATA bit field (*Measurement ADC Thermal Channel Readback*) and is the input to both the thermal protection and thermalfoldback blocks. The thermal ADC channel also provides an optional lowpass IIR filter with a programmable bandwidth that scales relative to the measurement ADC sample rate. The filter is enabled with the MEAS\_ADC\_ TEMP\_FILT\_EN bit field and the bandwidth is set with the MEAS\_ADC\_TEMP\_FILT\_COEFF bit field (*Measurement ADC Thermal Channel Filter Configuration*).

#### Measurement ADC Sample Rate Control

|     | R   | EGISTER ADDRESS = 0 | x2051 |                        | DESCRIPTION                                                                                                        |
|-----|-----|---------------------|-------|------------------------|--------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME            | TYPE  | RES                    | DESCRIPTION                                                                                                        |
| 7   | 0   |                     |       |                        |                                                                                                                    |
| 6   | 0   | RESERVED            |       |                        |                                                                                                                    |
| 5   | 0   |                     |       |                        | Unused                                                                                                             |
| 4   | 0   |                     |       | _                      | Returns 0 if read.                                                                                                 |
| 3   | 0   |                     |       |                        |                                                                                                                    |
| 2   | 0   |                     |       |                        |                                                                                                                    |
| 1   | 0   |                     |       | BW-S EN Configures the | Measurement ADC Channel Sample Rate<br>Configures the sample rate of the measurement ADC channels.<br>00 = 333 kHz |
| 0   | 0   | MEAS_ADC_SR[1:0]    | KVV-5 |                        |                                                                                                                    |

### Measurement ADC Thermal Channel Readback

|     | R   | EGISTER ADDRESS = 0 | x2055 |     | DESCRIPTION                                                             |
|-----|-----|---------------------|-------|-----|-------------------------------------------------------------------------|
| BIT | PoR | BIT NAME            | TYPE  | RES | DESCRIPTION                                                             |
| 7   | 0   |                     |       |     |                                                                         |
| 6   | 0   |                     |       |     |                                                                         |
| 5   | 0   |                     |       |     | Measurement ADC Thermal Channel Result                                  |
| 4   | 0   | MEAS_ADC_THERM_     | Б     |     | Provides the measured temperature value. To convert the 8-bit code into |
| 3   | 0   | DATA[7:0]           | R     | -   | a real temperature, use the following:<br>Measured temperature (°C)     |
| 2   | 0   |                     |       |     | = (MEAS_ADC_THERM_DATA[7:0] x 1.28°C)-29°C                              |
| 1   | 0   |                     |       |     |                                                                         |
| 0   | 0   |                     |       |     |                                                                         |

## Digital Input Class D Speaker Amplifier with DHT

### Measurement ADC PVDD Channel

When the device is clocked, active (EN = 1), and the speaker amplifier is enabled (SPK\_EN = 1), the measurement ADC PVDD channel can be enabled. The PVDD channel is manually enabled by setting the MEAS\_ADC\_PVDD\_EN bit to 1 (*Measurement ADC PVDD Channel Enable*) and is automatically enabled if the DHT or BDE are enabled. When the channel is enabled, it continuously measures and reports the PVDD supply voltage level over the range of 5.35V to 16.15V.

The output of the measurement ADC PVDD channel can be readback through the MEAS\_ADC\_PVDD\_DATA bit field (*Measurement ADC PVDD Channel Readback*) and is routed to the DHT and BDE. The PVDD channel also provides an optional lowpass IIR filter with a programmable bandwidth that scales relative to the measurement ADC sample rate. The filter is enabled with the MEAS\_ADC\_PVDD\_FILT\_EN bit and the bandwidth is set with the MEAS\_ADC\_PVDD\_FILT\_COEFF bit field (*Measurement ADC PVDD Channel Filter Configuration*).

### Measurement ADC Thermal Channel Filter Configuration

|     | R   | EGISTER ADDRESS = 0               | x2053 |     | DESCRIPTION               |                              |                                              |            |           |
|-----|-----|-----------------------------------|-------|-----|---------------------------|------------------------------|----------------------------------------------|------------|-----------|
| BIT | PoR | BIT NAME                          | TYPE  | RES |                           |                              | DESCRIPTION                                  |            |           |
| 7   | 0   |                                   |       |     |                           |                              |                                              |            |           |
| 6   | 0   | RESERVED                          | _     | _   | Unused<br>Returns 0 if re | ad                           |                                              |            |           |
| 5   | 0   |                                   |       |     |                           | Returns on reau.             |                                              |            |           |
| 4   | 0   | MEAS_ADC_TEMP_<br>FILT_EN         | RW-S  | EN  |                           | her filtering is a<br>passed | Channel Filter E<br>applied to the th        |            | output.   |
| 3   | 0   | RESERVED                          |       |     | Unused                    |                              |                                              |            |           |
| 2   | 0   | RESERVED                          | _     | _   | Returns 0 if re           | ead.                         |                                              |            |           |
| 1   | 0   |                                   |       |     | Sets the therr            |                              | Channel Filter (<br>lowpass filter b<br>ate. | •          | ve to the |
|     |     |                                   |       |     | 0===                      | MEASURE                      | MENT ADC CI                                  | HANNEL SAM | PLE RATE  |
|     |     | MEAS_ADC_TEMP_<br>FILT_COEFF[1:0] | RW-S  | EN  | SETTING                   | 48kHz                        | 64kHz                                        | 192kHz     | 333kHz    |
|     |     |                                   |       |     | 00                        | 0.24kHz                      | 0.33kHz                                      | 1.0kHz     | 1.7kHz    |
| 0   | 0   | 0                                 |       | -   | 01                        | 0.49kHz                      | 0.66kHz                                      | 2.0kHz     | 3.4kHz    |
|     |     |                                   |       |     | 10                        | 0.75kHz                      | 1.0kHz                                       | 3.0kHz     | 5.2kHz    |
|     |     |                                   |       |     | 11                        | 1.0kHz                       | 1.4kHz                                       | 4.1kHz     | 7.0kHz    |

# Digital Input Class D Speaker Amplifier with DHT

### Measurement ADC PVDD Channel Readback

|     | R   | EGISTER ADDRESS = 0 | x2054                                                                                                        |          | DESCRIPTION                                                             |
|-----|-----|---------------------|--------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------|
| BIT | PoR | BIT NAME            | TYPE                                                                                                         | RES      |                                                                         |
| 7   | 0   |                     |                                                                                                              |          |                                                                         |
| 6   | 0   |                     |                                                                                                              |          |                                                                         |
| 5   | 0   |                     |                                                                                                              |          | Measurement ADC PVDD Channel Result                                     |
| 4   | 0   | MEAS_ADC_PVDD_      | R                                                                                                            |          | Provides the measured PVDD value. To convert the 8-bit code into a real |
| 3   | 0   | DATA[7:0]           | R — voltage, use the following:<br>Measured V <sub>PVDD</sub> (V) =<br>(MEAS_ADC_PVDD_DATA[7:0]—32) x 0.075V | <b>o</b> |                                                                         |
| 2   | 0   |                     |                                                                                                              |          |                                                                         |
| 1   | 0   |                     |                                                                                                              |          |                                                                         |
| 0   | 0   |                     |                                                                                                              |          |                                                                         |

## Measurement ADC PVDD Channel Filter Configuration

|     | RI  | EGISTER ADDRESS = 0       | x2052 |     | DESCRIPTION            |                                |                                                 |            |          |  |
|-----|-----|---------------------------|-------|-----|------------------------|--------------------------------|-------------------------------------------------|------------|----------|--|
| BIT | PoR | BIT NAME                  | TYPE  | RES |                        |                                |                                                 |            |          |  |
| 7   | 0   |                           |       |     |                        |                                |                                                 |            |          |  |
| 6   | 0   | RESERVED                  | _     | —   | Unused<br>Returns 0 if | read                           |                                                 |            |          |  |
| 5   | 0   |                           |       |     |                        |                                |                                                 |            |          |  |
| 4   | 0   | MEAS_ADC_<br>PVDD_FILT_EN | RW-S  | EN  |                        | ether filtering is<br>bypassed | Channel Filter Er<br>applied to the P           |            | utput    |  |
| 3   | 0   | RESERVED                  |       |     | Unused                 |                                |                                                 |            |          |  |
| 2   | 0   | RESERVED                  | _     | _   | Returns 0 if read.     |                                |                                                 |            |          |  |
| 1   | 0   |                           |       |     | Sets the PVI           |                                | Channel Filter Co<br>lowpass filter ba<br>rate. | •          | e to the |  |
|     |     |                           |       |     |                        | MEASURE                        | MENT ADC CI                                     | HANNEL SAM | PLE RATE |  |
|     |     | MEAS_ADC_PVDD             | RW-S  | EN  | SETTING                | 48kHz                          | 64kHz                                           | 192kHz     | 333kHz   |  |
|     |     | _FILT_COEFF[1:0]          |       |     | 00                     | 0.24kHz                        | 0.33kHz                                         | 1.0kHz     | 1.7kHz   |  |
| 0   | 0   | D                         |       |     | 01                     | 0.49kHz                        | 0.66kHz                                         | 2.0kHz     | 3.4kHz   |  |
|     |     |                           |       |     | 10                     | 0.75kHz                        | 1.0kHz                                          | 3.0kHz     | 5.2kHz   |  |
|     |     |                           |       |     | 11                     | 1.0kHz                         | 1.4kHz                                          | 4.1kHz     | 7.0kHz   |  |

|     | F   | $\mathbf{REGISTER \ ADDRESS = \ 0}$ | x2056 |                              | DESCRIPTION                                                                                                                                        |
|-----|-----|-------------------------------------|-------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME                            | TYPE  | RES                          | DESCRIPTION                                                                                                                                        |
| 7   | 0   |                                     |       |                              |                                                                                                                                                    |
| 6   | 0   |                                     |       |                              |                                                                                                                                                    |
| 5   | 0   | RESERVED                            |       |                              |                                                                                                                                                    |
| 4   | 0   |                                     |       | Unused<br>Returns 0 if read. |                                                                                                                                                    |
| 3   | 0   |                                     |       |                              | Neturis Virreau.                                                                                                                                   |
| 2   | 0   |                                     |       |                              |                                                                                                                                                    |
| 1   | 0   |                                     |       |                              |                                                                                                                                                    |
| 0   | 0   | MEAS_ADC_PVDD_EN                    | RW-D  |                              | Measurement ADC PVDD Channel Enable<br>Manually enables the measurement ADC PVDD channel.<br>0 = PVDD channel disabled<br>1 = PVDD channel enabled |

### Measurement ADC PVDD Channel Enable

### **Clock Monitor**

The device provides an optional clock monitor that is enabled by setting CMON\_EN (*Device Auto-Restart Configuration*) to 1. When enabled, the block monitors the active clock source (BCLK in I<sup>2</sup>C control/PCM interface mode and SWCLK in SoundWire control mode) and automatically places the device into shutdown if a clock source error is detected. This prevents unwanted signals from reaching the speaker path output during a fault condition.

The clock monitor detects a clock source error if the monitored clock source (BCLK or SWCLK) stops high or low for more than  $60\mu$ s (typ). The timeout of the clock monitor is determined by an internal oscillator, which has a typical variability of  $\pm 10\%$  over the devices operating temperature range.

The clock monitor can be programmed to respond to the loss and reapplication of the clock source in two ways. When the CMON\_AUTORESTART\_EN bit (*Device Auto-Restart Configuration*) is set to 0 and a clock source error is detected, the clock monitor generates an interrupt (CLKSTOP\_\*) and places the device into software shut-

down by setting EN to 0. When a valid clock is reapplied, the clock monitor generates an interrupt (CLKSTART\_\*); however, the device remains in software shutdown until the host sets EN to 1.

When the CMON\_AUTORESTART\_EN bit is set to 1 and a clock source error is detected, the clock monitor generates an interrupt (CLKSTOP\_\*) and places the device into shutdown internally. When a valid clock is reapplied, the clock monitor generates an interrupt (CLKSTART\_\*) and the device automatically exits shutdown. The value of EN is not changed in auto restart mode, and remains 1 throughout the process. As a result, when auto restart is enabled, the device does not go through the full powerdown/up sequence, and audible glitches may occur.

### Clock Monitor in SoundWire Control Mode

If the SoundWire master uses ClockStop events, then the clock monitor should be disabled in SoundWire control mode. In this case, to prevent audible glitches, the SoundWire master should instead place the device into software shutdown directly prior to initiating a ClockStop event.

# Digital Input Class D Speaker Amplifier with DHT

### **Device Auto-Restart Configuration**

|     | RE  | GISTER ADDRESS = 0x      | 20FE |     | DESCRIPTION                                                                                                                                                                                                                                                                                             |
|-----|-----|--------------------------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME                 | TYPE | RES |                                                                                                                                                                                                                                                                                                         |
| 7   | 0   |                          |      |     |                                                                                                                                                                                                                                                                                                         |
| 6   | 0   | RESERVED                 |      |     | Unused                                                                                                                                                                                                                                                                                                  |
| 5   | 0   | RESERVED                 |      | _   | Returns 0 if read.                                                                                                                                                                                                                                                                                      |
| 4   | 0   |                          |      |     |                                                                                                                                                                                                                                                                                                         |
| 3   | 0   | OVC_<br>AUTORESTART_EN   | RW-S | EN  | Speaker Amplifier Overcurrent Automatic Restart Enable<br>Controls whether or not the speaker amplifier automatically re-enables<br>after an overcurrent fault condition.<br>0 = Overcurrent recovery is in manual mode<br>1 = Overcurrent recovery is in auto mode                                     |
| 2   | 0   | THERM_<br>AUTORESTART_EN | RW-S | EN  | Thermal Shutdown Automatic Restart Enable<br>Controls whether or not the device automatically resumes playback<br>when the die temperature recovers from thermal shutdown.<br>0 = Thermal shutdown recovery is in manual mode<br>1 = Thermal shutdown recovery is in auto mode                          |
| 1   | 0   | CMON_<br>AUTORESTART_EN  | RW-S | EN  | Clock Monitor Automatic Restart Enable<br>Controls whether or not the device automatically resumes playback<br>when the clock returns after stopping.<br>0 = Device does not automatically restart when a valid clock is reapplied<br>1 = Device automatically restarts when a valid clock is reapplied |
| 0   | 0   | CMON_EN                  | RW-S | EN  | Clock Monitor Enable<br>Enable the clock monitor.<br>0 = Clock monitor disabled<br>1 = Clock monitor enabled                                                                                                                                                                                            |

### Dynamic Headroom Tracking (DHT)

The device features DHT to preserve consistent dynamic range in the presence of a varying supply. DHT maintains consistent volume and listening levels up to a programmable threshold below full scale (referred to as the rotation point or RP). DHT maintains the headroom of the amplifier at signal peaks that occur above the rotation point up to full scale to ensure consistent, smooth compression in the presence of supply variations.

DHT is enabled with the DHT\_EN bit (*DHT Enable*). When DHT is enabled, the measurement ADC PVDD channel is automatically enabled and routed to the DHT block. The conversion results are used to calculate the amount of compression (if any) that is applied to signal peaks above the configured rotation point.

The DHT functionality is configured by several key parameters. The first is the speaker path full-scale gain maximum setting (SPK\_GAIN\_MAX, <u>Speaker Path</u> <u>Output Level Scaling</u>). This sets the no-load maximum peak output-voltage level (V<sub>MPO</sub>) that the Class D amplifier reproduces with a full-scale (0dBFS) input signal. This level is compared to the current V<sub>PVDD</sub> level to determine what the available headroom is. The second parameter is the DHT voltage rotation point (V<sub>RP</sub>). The rotation point is selected with the DHT\_VROT\_PNT bit (<u>DHT Configuration</u>) and sets the level in dBFS above

which compression is applied to the output signal (when the VPVDD voltage level drops below  $V_{MPO}$ ). Finally, DHT uses the gain minimum parameter (DHT\_SPK\_ GAIN\_MIN, <u>DHT Configuration</u>) to control the maximum compression ratio (V<sub>MIN</sub>). This parameter enables a second inflection point on the transfer function when the current V<sub>PVDD</sub> level is below the V<sub>MIN</sub> setting. In this case, the compression ratio does not increase any further and signals above the currently available headroom clips instead. Note that if the limiter block is enabled with DHT active, the output-voltage level is limited anytime the input signal to the limiter block exceeds the configured limiter threshold regardless of the DHT configuration and operating point.

### **DHT Modes of Operation**

The DHT has three general modes of operation. The mode of operation depends on the V<sub>PVDD</sub> level relative to the no-load maximum peak output-voltage level (V<sub>MPO</sub>) and the selected rotation point (V<sub>RP</sub>).

### MODE 1: VPVDD is greater than VMPO

If  $V_{PVDD}$  is greater than  $V_{MPO}$ , then there is no action taken by the DHT block. There is sufficient headroom for the amplifier to linearly represent any signal up to and including 0dBFS; the signal transfer function is unaffected.



Figure 25. Example of DHT in Mode 1 Operation

# MODE 2: $V_{PVDD}$ is less than $V_{MPO}$ and greater than $V_{RP}$

DHT operates in mode 2 when V<sub>PVDD</sub> drops below V<sub>MPO</sub> but remains above the rotation point (V<sub>RP</sub>). The transfer function for signals below V<sub>RP</sub> is exactly as in mode 1. However, signal levels between V<sub>RP</sub> and full scale (0dBFS) are now subject to the calculated compression ratio.

The compression ratios in mode 2 are calculated from the combination of the current V<sub>PVDD</sub> level, the rotation point (V<sub>RP</sub>), the SPK\_GAIN\_MAX (V<sub>MPO</sub>), and DHT\_SPK\_GAIN\_MIN (V<sub>MIN</sub>) settings. DHT then applies the calculated ratio for peaks over V<sub>RP</sub> at the programmed attack and release rates (see the <u>DHT Ballistics</u> section). Figure 26 and Figure 27 illustrate the mode 2 transfer function.

# MODE 3a: $V_{PVDD}$ is less than $V_{RP}$ and greater than $V_{MIN}$

When the rotation point (V<sub>RP</sub>) is set to a higher value than the current V<sub>PVDD</sub> level, but V<sub>PVDD</sub> still exceeds the configured V<sub>MIN</sub> DHT operates in mode 3a. If V<sub>PVDD</sub> is less than V<sub>RP</sub>, then the effective rotation point must now be set by the current V<sub>PVDD</sub> level. The device automatically determines this new rotation point and hard limiting (clipping) is applied to signal peaks exceeding it.

The rotation point (V<sub>RP</sub>) should be selected so that this mode is never used. The rotation point typically should be set to reflect the lowest V<sub>PVDD</sub> level expected.



Figure 26. Example of DHT in Mode 2 Operation with  $V_{RP} \ge V_{MIN}$ 

## Digital Input Class D Speaker Amplifier with DHT



Figure 27. Example of DHT in Mode 2 Operation with  $V_{RP} < V_{MIN}$ 



Figure 28. Example of DHT in Mode 3a Operation (Limiter Disabled)

## Digital Input Class D Speaker Amplifier with DHT

# MODE 3b: $V_{PVDD}$ is less than $V_{MIN}$ and greater than $V_{RP}$

This mode can only occur if the rotation point (V<sub>RP</sub>) is set lower than V<sub>MIN</sub>. In this configuration, if V<sub>PVDD</sub> is less than V<sub>MIN</sub>, the DHT cannot compress the signal any further. As V<sub>PVDD</sub> decreases below V<sub>MIN</sub>, the compression ratio stays fixed and the output signal starts to clip (Figure 29). This clipping can be eliminated if the limiter is enabled in addition to the DHT (Figure 30).

The transfer function shown in <u>Figure 30</u> is typically preferable to the transfer function shown in <u>Figure 29</u>. When the DHT and the limiter are used together, it allows for the creation of a second inflection point on the transfer function. This second inflection point reduces the transition from compression to limiting and minimizes the audible impact of signal manipulation by the DHT.



Figure 29. Example of DHT in Mode 3b Operation (Limiter Disabled)



Figure 30. Example of Dynamic Headroom Tracking in Mode 3b Operation (Limiter Enabled)

### **DHT Enable**

|     | R   | EGISTER ADDRESS = 0 | <b>&lt;20D4</b> |     | DESCRIPTION                                                                                                   |
|-----|-----|---------------------|-----------------|-----|---------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME            | TYPE            | RES | DESCRIPTION                                                                                                   |
| 7   | 0   |                     |                 |     |                                                                                                               |
| 6   | 0   | RESERVED            |                 |     |                                                                                                               |
| 5   | 0   |                     |                 |     |                                                                                                               |
| 4   | 0   |                     | _               | _   | Unused<br>Returns 0 if read.                                                                                  |
| 3   | 0   |                     |                 |     |                                                                                                               |
| 2   | 0   |                     |                 |     |                                                                                                               |
| 1   | 0   |                     |                 |     |                                                                                                               |
| 0   | 0   | DHT_EN              | RW-S            | EN  | DHT Enable Control<br>Select whether DHT is enabled or disabled.<br>0 = DHT is disabled<br>1 = DHT is enabled |

## Digital Input Class D Speaker Amplifier with DHT

### **DHT Configuration**

|     | RE  | GISTER ADDRESS = 0x | 20D1   |     | DESCRIPTION                                                                                                                                                                       |
|-----|-----|---------------------|--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME            | TYPE   | RES | DESCRIPTION                                                                                                                                                                       |
| 7   | 0   |                     |        |     | DHT Speaker Gain Minimum<br>Sets the speaker gain minimum (VMIN). Values in dB are relative to the                                                                                |
| 6   | 0   | DHT_SPK_            |        |     | baseline speaker path DAC full-scale output level of 3.68dBV.           0000: 5.43VP (8dB)         0110: 10.83VP (14dB)           0001: 6.09VP (9dB)         0111: 12.15VP (15dB) |
| 5   | 0   | GAIN_MIN[3:0]       | RW-S   | EN  | 0010: 6.83VP (10dB)         1000: 13.63VP (16dB)           0011: 7.66VP (11dB)         1001: 15.29VP (17dB)           0100: 8.60VP (12dB)         1010 -1111: Reserved            |
| 4   | 0   |                     |        |     | 0101: 9.65VP (13dB)                                                                                                                                                               |
| 3   | 0   |                     | RW-S E |     | DHT Rotation Point<br>Sets the DHT rotation point.                                                                                                                                |
| 2   | 0   |                     |        |     | 0000: -0.5dBFS         1000: -10dBFS           0001: -1dBFS         1001: -12dBFS           0010: -2dBFS         1010: -15dBFS                                                    |
| 1   | 0   | DHT_VROT_PNT[3:0]   |        | EN  | 0011: -3dBFS         1011: -18dBFS           0100: -4dBFS         1100: -20dBFS           0101: -5dBFS         1101: -22dBFS                                                      |
| 0   | 1   |                     |        |     | 0110: -6dBFS         1110: -25dBFS           0111: -8dBFS         1111: -30dBFS                                                                                                   |

### **DHT Ballistics**

When an input signal exceeds the rotation point ( $V_{RP}$ ), DHT compression activates and attenuates the signal at the programmed attack rate. The DHT attack rate and step size are both configurable (*DHT Attack Rate Settings*).

The instant that a large signal is input to the device, the output tries to reproduce that signal without any attenuation from the DHT. Over the total attack time, the DHT applies compression to ensure that the signal fits within the available PVDD voltage. However, if a large enough input signal is applied suddenly, there can be hard clipping on the output for a short time. However, after the full attack time has completed, there should be no clipping if sufficient headroom is available. In cases with insufficient headroom, after the attack time has completed, clipping can be prevented by using the limiter with the DHT (see the *Limiter* section).

Observing the output waveform, the amount of attenuation applied increases up to when V<sub>IN</sub> (dBFS) = V<sub>PVDD</sub>

(dBFS). Once V<sub>IN</sub> (dBFS) is greater than V<sub>PVDD</sub> (dBFS), the amount of attenuation observed in the output waveform appears to decrease. This is a result of the output clipping against the PVDD voltage level. In this case, DHT still takes the same amount of time to apply the full compression as though it had the headroom to reproduce the signal.

When compression is active and the input signal falls back down below the rotation point ( $V_{RP}$ ), DHT releases the applied attenuation at the configured release rate. The DHT release rate and release step size are both configurable (*DHT Release Rate Settings*).

When a change in PVDD level triggers the compression algorithm in the DHT block, it has a typical delay of 30µs (until attack or release begins); however, the maximum total latency can approach 60µs. This is caused by a combination of the measurement ADC latency, DSP compute time, and clock edge alignment. If a change in audio amplitude is the trigger, the total delay time is approximately 600µs.

### **DHT Headroom Calculation**

To establish where  $V_{\text{PVDD}}$  is relative to  $V_{\text{MPO}},$  use the following equation:

### Equation 1:

 $PVDD (dB) = 20 log(V_{PVDD}/V_{MPO})$ 

 $V_{PVDD}$  is the voltage readback from the measurement ADC PVDD channel, and  $V_{MPO}$  is the maximum peak output voltage. For example, if  $V_{PVDD}$  = 13.63V and  $V_{MPO}$  = 13.63V (default), then PVDD (dB) = 0dB (the maximum value for PVDD (dB)). If solving Equation 1 returns a value greater than 0dB, then 0dB should be used for further calculations. This is important as the DHT only ever applies attenuation and never applies positive gain.

For example, if  $V_{PVDD}$  = 9.65V and  $V_{MPO}$  = 13.63V (default), then solving Equation 1 yields approximately -3dB. This is the  $V_{PVDD}$  level relative to  $V_{MPO}$  in dB.

To find the expected compressed output voltage, use the following equation:

### **Equation 2:**

ATTENUATION (dB) = PVDD (dB) – INPUT (dBFS) x (PVDD (dB)/RP (dBFS)) When PVDD (dB) = 0, the PVDD (dB) and the fraction term drop out, which gives attenuation equal to zero. This makes sense because when PVDD (dB) = 0 there is sufficient headroom to playback any signal input into the device and no compression is needed.

As before, assume PVDD (dB) = -3dBFS. Now, if the rotation point (V<sub>RP</sub>) is set to -10dBFS and the input signal level is set to -5dBFS, equation 2 can be used to find the output signal attenuation:

ATTENUATION (dB) = PVDD (dB) – INPUT (dBFS) x (PVDD (dB)/RP (dBFS))

ATTENUATION (dB) = -3dB - (-5dBFS x -3dB/-10dBFS)

For this example, the total amount of compression applied by DHT is 1.5dB. The output signal level can be found by summing the input signal level to the calculated output attenuation.



Figure 31. DHT Attack Functionality

# Digital Input Class D Speaker Amplifier with DHT

### **DHT Attack Rate Settings**

|     | RE  | GISTER ADDRESS = 0 | (20D2 |                                                                                         | DESCRIPTION                                                                     |
|-----|-----|--------------------|-------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME           | TYPE  | RES                                                                                     | DESCRIPTION                                                                     |
| 7   | 0   |                    |       |                                                                                         |                                                                                 |
| 6   | 0   | RESERVED           | _     | _                                                                                       | Unused<br>Returns 0 if read.                                                    |
| 5   | 0   |                    |       |                                                                                         |                                                                                 |
| 4   | 0   | DHT_ATK_STEP[1:0]  | RW-S  | EN                                                                                      | DHT Attack Step Size<br>Sets the DHT compressor attack step size.<br>00: 0.25dB |
| 3   | 0   |                    | RVV-3 | EN                                                                                      | 01: 0.5dB<br>10: 1.0dB<br>11: 2.0dB                                             |
| 2   | 0   |                    |       |                                                                                         | DHT Attack Rate<br>Sets the DHT compressor attack rate.<br>000: 17.5µs/step     |
| 1   | 1   | DHT_ATK_RATE[2:0]  | RW-S  | RW-S EN<br>EN<br>001: 35µs/step<br>010: 70µs/step<br>011: 140µs/step<br>100: 280µs/step |                                                                                 |
| 0   | 0   |                    |       |                                                                                         | 101: 560µs/step<br>110: 1120µs/step<br>111: 2240µs/step                         |

## **DHT Release Rate Settings**

|     | R   | EGISTER ADDRESS = 0 | x20D3   |     | DESCRIPTION                                                                       |
|-----|-----|---------------------|---------|-----|-----------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME            | TYPE    | RES | DESCRIPTION                                                                       |
| 7   | 0   |                     |         |     |                                                                                   |
| 6   | 0   | RESERVED            | _       | _   | Unused<br>Returns 0 if read.                                                      |
| 5   | 0   |                     |         |     |                                                                                   |
| 4   | 0   | DHT_RLS_STEP[1:0]   | RW-S    | EN  | DHT Release Step Size<br>Sets the DHT compressor release step size.<br>00: 0.25dB |
| 3   | 0   |                     | 111-5   |     | 01: 0.5dB<br>10: 1.0dB<br>11: 2.0dB                                               |
| 2   | 0   |                     | RW-S EN |     | DHT Release Rate<br>Sets the DHT compressor release rate.<br>000: 45ms/step       |
| 1   | 1   | DHT_RLS_RATE[2:0]   |         | EN  | 001: 225ms/step<br>010: 450ms/step<br>011: 1150ms/step<br>100: 2250ms/step        |
| 0   | 1   |                     |         |     | 101: 3100ms/step<br>110: 4500ms/step<br>111: 6750ms/step                          |

## Digital Input Class D Speaker Amplifier with DHT

### Limiter

The device features a programmable limiter that is used to compress large near full-scale signals. The limiter functions both during normal operation (BDE disabled or inactive) and in conjunction with the BDE level configurations.

In normal operation with the BDE controller disabled (BDE\_EN = 0, Brownout Detection Engine Enable) or inactive (BDE\_EN = 1 and BDE\_STATE = 0, Brownout Detection Engine Current State), the limiter is enabled when the LIM\_EN bit (*Limiter Enable*) is set to 1. The limiter threshold is manually programmed with the LIM\_THRESH bit field, (*Limiter Threshold Configuration*) and can be configured from 0dBFS to -15dBFS in 1 dB steps.

When the BDE is both enabled (BDE\_EN = 1) and active (BDE\_STATE > 0) the LIM\_EN, LIM\_THRESH\_SEL, and LIM\_THRESH settings are ignored. In this state, the limiter threshold is determined solely by the current BDE level. Each BDE level has an individually configured limiter threshold setting (set by BDE\_Ln\_LIM).

The limiter attack and release rates are programmable using the LIM\_ATK\_RATE and LIM\_RLS\_RATE bit fields respectively (*Limiter Attack and Release Rate Configuration*). Attenuation is applied when the output signal is higher than the current limiter threshold, and is released once the output signal returns to a level below that threshold. The configured limiter attack and release rates apply to all limiter operating modes.



Figure 32. Example of Limiter Operation with the BDE Inactive

# Digital Input Class D Speaker Amplifier with DHT

### Limiter Enable

|     | RE  | GISTER ADDRESS = 0x | 20E2 |     | DESCRIPTION                                                                                                                                                                                              |
|-----|-----|---------------------|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME            | TYPE | RES | DESCRIPTION                                                                                                                                                                                              |
| 7   | 0   | RESERVED            |      |     |                                                                                                                                                                                                          |
| 6   | 0   |                     |      |     |                                                                                                                                                                                                          |
| 5   | 0   |                     |      |     |                                                                                                                                                                                                          |
| 4   | 0   |                     | _    | _   | Unused<br>Returns 0 if read.                                                                                                                                                                             |
| 3   | 0   |                     |      |     |                                                                                                                                                                                                          |
| 2   | 0   |                     |      |     |                                                                                                                                                                                                          |
| 1   | 0   |                     |      |     |                                                                                                                                                                                                          |
| 0   | 0   | LIM_EN              | RW-S | EN  | Limiter Enable Control<br>Selects whether or not the limiter is enabled when the BDE is inactive.<br>0 = Limiter is disabled when the BDE is inactive<br>1 = Limiter is enabled when the BDE is inactive |

## Limiter Threshold Configuration

|     | RE  | GISTER ADDRESS = 0x | 20E0 |     | DESCRIPTION                                                                                     |
|-----|-----|---------------------|------|-----|-------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME            | TYPE | RES | DESCRIPTION                                                                                     |
| 7   | 0   | RESERVED            | _    | _   | Unused<br>Returns 0 if read.                                                                    |
| 6   | 0   |                     |      |     | Limiter Threshold Setting Selects the limiter threshold setting (dBFS below V <sub>MPO</sub> ). |
| 5   | 0   |                     |      |     | 00000: 0dBFS<br>00001: -1dBFS                                                                   |
| 4   | 0   | LIM_THRESH[4:0]     | RW-S | EN  | 00010: -2dBFS                                                                                   |
| 3   | 0   |                     |      |     | (-1dBFS steps)<br>01110: -14dBFS                                                                |
| 2   | 0   |                     |      |     | 01111: -15dBFS<br>10000 to 11111: Reserved                                                      |
| 1   | 0   |                     |      |     | Unused                                                                                          |
| 0   | 0   | RESERVED            | _    | _   | Returns 0 if read.                                                                              |
| 0   | 0   | RESERVED            | _    | _   | Unused<br>Returns 0 if read.                                                                    |

# Digital Input Class D Speaker Amplifier with DHT

### Limiter Attack and Release Rate Configuration

|     | R   | EGISTER ADDRESS = 0 | x20E1  |         | DESCRIPTION                                                                                                   |
|-----|-----|---------------------|--------|---------|---------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME            | TYPE   | RES     | DESCRIPTION                                                                                                   |
| 7   | 0   |                     |        |         | Limiter Attack Rate<br>Selects the attack rate for the limiter.<br>$0000 = 10\mu s/dB$<br>$0001 = 20\mu s/dB$ |
| 6   | 0   |                     | RW-S   | EN      | 0010 = 40µs/dB<br>0011 = 80µs/dB<br>0100 = 160µs/dB<br>0101 = 320µs/dB<br>0110 = 640µs/dB                     |
| 5   | 0   | LIM_ATK_RATE[3:0]   |        | RW-S EN | 0111 = 1.28ms/dB<br>1000 = 2.56ms/dB<br>1001 = 5.12ms/dB<br>1010 = 10.24ms/dB<br>1011 = 20.48ms/dB            |
| 4   | 0   |                     |        |         | 1100 = 40.96ms/dB<br>1101 = 81.92ms/dB<br>1110 = 163.84ms/dB<br>1111 = 327.68ms/dB                            |
| 3   | 0   |                     |        |         | Limiter Release Rate<br>Selects the release rate for the limiter.<br>0000 = 40µs/dB<br>0001 = 80µs/dB         |
| 2   | 0   | LIM_RLS_RATE[3:0]   | RW-S   | EN      | 0010 = 160µs/dB<br>0011 = 320µs/dB<br>0100 = 640µs/dB<br>0101 = 1.28ms/dB<br>0110 = 2.56ms/dB                 |
| 1   | 0   | LIM_KLS_KATE[3.0]   | 1111-5 | RW-S EN | 0111 = 5.12ms/dB<br>1000 = 10.24ms/dB<br>1001 = 20.48ms/dB<br>1010 = 40.96ms/dB<br>1011 = 81.92ms/dB          |
| 0   | 0   |                     |        |         | 1100 = 163.84ms/dB<br>1101 = 327.68ms/dB<br>1110 = 655.36ms/dB<br>1111 = 1310.72ms/dB                         |

## Digital Input Class D Speaker Amplifier with DHT

### **Brownout-Detection Engine (BDE)**

The BDE allows the device to reduce its contribution to the overall system power consumption as  $V_{PVDD}$  drops. The BDE can be enabled at any time by setting the BDE\_EN bit high (*BDE Enable*). However, the BDE must not be disabled when it is active (in critical supply levels 1 through 4). The BDE can be disabled safely at any time that it is inactive (see Table 17).

The input to the BDE controller comes from the measurement ADC PVDD channel. If the measurement ADC PVDD channel is not already active, enabling the BDE automatically enables it. The sample rate and filter settings for the measurement ADC determine the speed at which the BDE updates.

### **BDE State Controller and Level Thresholds**

There are a total of four BDE critical battery levels each with individually programmable thresholds. The thresholds for each level are configured with the BDE\_L1\_VTHRESH to BDE\_L4\_VTHRESH bit fields respectively. The BDE state controller monitors the measurement ADC PVDD channel results and automatically makes state changes.

As the BDE controller progresses to higher BDE levels (e.g., from Level 2 to Level 3), transitions between states happens instantly. However, when the brownout controller progresses back to lower levels (e.g., from Level 2 to Level 1), transition thresholds include programmable hysteresis and are subject to the programmable BDE hold time. The current BDE state can be read-back at any time from the BDE\_STATE bit field (*BDE Current State*).



Figure 33. BDE Block Diagram

### **Table 17. BDE Operating Levels**

| CURRENT STATE           | V <sub>PVDD</sub> SUPPLY OPERATING RANGE                                             |
|-------------------------|--------------------------------------------------------------------------------------|
| BDE Inactive (Level 0)  | V <sub>PVDD</sub> > Critical Battery Level 1                                         |
| Critical Supply Level 1 | Critical Battery Level 1 + Hysteresis ≥ V <sub>PVDD</sub> > Critical Battery Level 2 |
| Critical Supply Level 2 | Critical Battery Level 2 + Hysteresis ≥ V <sub>PVDD</sub> > Critical Battery Level 3 |
| Critical Supply Level 3 | Critical Battery Level 3 + Hysteresis ≥ V <sub>PVDD</sub> > Critical Battery Level 4 |
| Critical Supply Level 4 | Critical Battery Level 4 + Hysteresis ≥ V <sub>PVDD</sub>                            |

## Digital Input Class D Speaker Amplifier with DHT

The programmable hold time and threshold hysteresis behaves as follows (consider BDE inactive as level 0):

- In level N, transition to level N+1 when V<sub>PVDD</sub> falls to less than or equal to the level N+1 threshold.
- In level N, transition to level N-1 when V<sub>PVDD</sub> rises and remains above the level N threshold + hysteresis for the configured BDE hold time.

The V<sub>PVDD</sub> hysteresis is programmed with the BDE\_ VTHRESH\_HYST bit field (*BDE Level Threshold Hysteresis*) and can be set to be larger than the distance between two levels. Regardless, the BDE state only transitions one level at a time. As a note of caution, it is possible to program the level of hysteresis so that it is not possible to return to the lower BDE levels (even at a normal PVDD voltage level). The BDE hold time applies to all ascending BDE level transitions and is configured with the BDE\_HLD bit field (<u>BDE Level Hold Time</u>). In addition, BDE Level 4 provides an infinite hold option that is enabled by setting the BDE\_L4\_INF\_HLD bit to 1 (<u>BDE Level 4 Clipper and State Configuration</u>). When infinite hold is enabled, once level 4 becomes the active state, the BDE controller will not transition to a lower level even if the battery voltage level rises above the level 4 threshold (including hysteresis). While in infinite hold, the BDE controller cannot exit level 4 until the BDE\_L4\_HLD\_RLS bit field (<u>BDE Level 4</u> <u>Infinite Hold Clear</u>) is written with a logic high or the I2C registers are reset to their PoR states.

The BDE controller makes states transition as shown in Figure 34.



Figure 34. BDE Level State Transitions

### **BDE Level Configuration Options**

For a given BDE level, the following options are configurable to reduce the overall device current draw:

- Programmable Speaker Amplifier Path Gain
- Programmable Speaker Amplifier Signal Limiter Knee
- Programmable Speaker Amplifier Clipping Limit

Each of these configuration options are individually configurable for each BDE level. In addition, level 4 also includes an optional digital mute. The BDE level 4 digital mute is a protection feature, and if enabled, mute engages rapidly (without regard to attack time settings) upon entering level 4. When exiting level 4, the digital mute releases according to the configured gain reduction release rate (*BDE Gain Reduction Attack/Release Rates*).

<u>Table 18</u> is provided as an example case (at the global conditions) as opposed to a definitive use case. The illus-

trative case assumes that the BDE is active, but the DHT block is disabled.

### **BDE Gain Reduction**

The gain reduction block applies smooth digital gain changes to the signal path. The gain reduction is programmable from 0dB to -15dB of attenuation in 0.25dB steps and can be selected individually by BDE level using the BDE Ln GAIN bit fields.

The attack rate is programmable to either be instantaneous (no ramp) or over a range from 10µs/dB to 163.84ms/dB using the BDE\_GAIN\_ATK bit field (*BDE Gain Reduction Attack/Release Rates*). The release rate is also programmable over a range from 40µs/dB to 1310.73ms/dB using the BDE\_GAIN\_RLS bit field (*BDE Gain Reduction Attack/Release Rates*). The selected attack and release rate is common to all BDE levels.

| LEVEL NUMBER | V <sub>PVDD</sub> THRESHOLD | LIMITER KNEE | GAIN REDUCTION | CLIPPER LEVEL |
|--------------|-----------------------------|--------------|----------------|---------------|
| BDE Inactive | N/A                         | 0dBFS        | 0dBFS          | 0dBFS         |
| BDE Level 1  | 8.100V                      | -5dBFS       | 0dBFS          | 0dBFS         |
| BDE Level 2  | 7.200V                      | -7dBFS       | 0dBFS          | 0dBFS         |
| BDE Level 3  | 6.300V                      | -9dBFS       | -3dBFS         | -9dBFS        |
| BDE Level 4  | 5.475V                      | N/A          | Mute           | N/A           |

### Table 18. Example of BDE Settings



Figure 35. Gain Reduction Profile Example with -6dB Setting

## Digital Input Class D Speaker Amplifier with DHT

### **BDE Limiter Function**

When the BDE is enabled (BDE\_EN = 1) and active (BDE\_STATE > 0), the limiter ignores the LIM\_EN and LIM\_THRESH settings (*Limiter Enable* and *Limiter Threshold Configuration*). In this state, the limiter knee threshold is determined solely by the current BDE level. Each BDE level has an individually configured limiter threshold (set by BDE\_Ln\_LIM) that is programmable from 0dBFS and -15dBFS in 1dB steps.

Input signals that exceed the limiter knee threshold are attenuated, while input signals below the threshold are not. The attack and release rates are programmable, and all BDE levels use the same settings (*Limiter Attack and Release Rate Configuration*).

#### **BDE Clipper Function**

The BDE clipper limits the maximum digital output codes to a programmable value. The clipper level range is from 0dBFS to -15dBFS in 0.25dB steps and is configured by level using the BDE\_Ln\_CLIP bit fields. The BDE clipper level threshold is applied based on the current-signal level relative to full scale at the input to the clipper block. Therefore, signal gain/level adjustments from blocks preceding the clipper block impacts the configured clipper level threshold (Figure 22).

An example of this is the speaker path maximum peak output-voltage scaling configuration (SPK\_GAIN\_MAX, <u>Speaker Path Output Level Scaling</u>). This control uses a combination of digital and analog gain (<u>Table 16</u>). However, the BDE clipper block is positioned between the digital gain and the analog gain blocks in the signal path. Since the digital gain portion of the selected peak outputvoltage setting is located before the clipper block, its setting can impact the clipper threshold level. Therefore, it should be accounted for when choosing the clipper level threshold.

The BDE clipper changes can be configured with the BDE\_CLIP\_MODE bit (*BDE\_Clipper Mode*) to either be applied to the signal path either immediately or to wait until after a zero cross event. If the signal is DC (or similar) and a zero cross events never occur, then the clipper must be configured to make changes immediately.



Figure 36. Limiter Profile Example with -6dBFS Knee Level



Figure 37. Clipper Example with -6dBFS Threshold

### **BDE Current State**

|     | R   | EGISTER ADDRESS = 0 | x20B6 |     | DESCRIPTION                                                          |  |
|-----|-----|---------------------|-------|-----|----------------------------------------------------------------------|--|
| BIT | PoR | BIT NAME            | TYPE  | RES | DESCRIPTION                                                          |  |
| 7   | 0   |                     |       |     |                                                                      |  |
| 6   | 0   | RESERVED            |       |     | Unused                                                               |  |
| 5   | 0   | RESERVED            | -     |     | Returns 0 if read.                                                   |  |
| 4   | 0   |                     |       |     |                                                                      |  |
| 3   | 0   |                     | R -   |     | BDE Controller Current State<br>Current level of the BDE controller. |  |
| 2   | 0   |                     |       |     |                                                                      |  |
| 1   | 0   | BDE_STATE[3:0]      |       |     | 0110 = Level 1<br>0111 = Level 2<br>0111 = Level 3                   |  |
| 0   | 0   |                     |       |     | 1000 = Level 4<br>1001 to 1111 = Reserved                            |  |

# Digital Input Class D Speaker Amplifier with DHT

### **BDE Level Hold Time**

|     | REC | GISTER ADDRESS = 0 | 2090      |     | DESCRIPTION                                                        |
|-----|-----|--------------------|-----------|-----|--------------------------------------------------------------------|
| BIT | PoR | BIT NAME           | TYPE      | RES | DESCRIPTION                                                        |
| 7   | 0   |                    |           |     | BDE Level Hold Time                                                |
| 6   | 0   |                    |           |     | Sets the hold time for each ascending state in the BDE controller. |
| 5   | 0   |                    |           |     | 0x00 = 0 ms                                                        |
| 4   | 0   |                    |           | BDE | 0x01 = 1 ms                                                        |
| 3   | 0   | BDE_HLD[7:0]       | 7:0] RW-R | BDE | 0x02 = 2 ms<br>= (1 ms steps)                                      |
| 2   | 0   |                    |           |     | 0xFD = 253 ms                                                      |
| 1   | 0   |                    |           |     | 0xFE = 254 ms                                                      |
| 0   | 0   |                    |           |     | 0xFF = 255 ms                                                      |

### **BDE Enable**

|     | RE  | GISTER ADDRESS = 0x | 20B5 |     | DESCRIPTION                                                                                                                                                                                                                       |
|-----|-----|---------------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME            | TYPE | RES | DESCRIPTION                                                                                                                                                                                                                       |
| 7   | 0   |                     |      |     |                                                                                                                                                                                                                                   |
| 6   | 0   |                     |      |     |                                                                                                                                                                                                                                   |
| 5   | 0   |                     |      |     |                                                                                                                                                                                                                                   |
| 4   | 0   | RESERVED            | _    | _   | Unused<br>Returns 0 if read.                                                                                                                                                                                                      |
| 3   | 0   |                     |      |     |                                                                                                                                                                                                                                   |
| 2   | 0   |                     |      |     |                                                                                                                                                                                                                                   |
| 1   | 0   |                     |      |     |                                                                                                                                                                                                                                   |
| 0   | 0   | BDE_EN              | RW-D | _   | BDE Controller Enable<br>Enables and disables the BDE controller. Do not disable the BDE<br>controller when it is actively protecting the system (in levels 1 to 4).<br>0 = BDE controller disabled<br>1 = BDE controller enabled |

### **BDE Level 1 Threshold**

|     | I   | REGISTER ADDRESS = 0 | x2097 |     | DECODIDITION                                                             |
|-----|-----|----------------------|-------|-----|--------------------------------------------------------------------------|
| BIT | PoR | BIT NAME             | TYPE  | RES | DESCRIPTION                                                              |
| 7   | 0   |                      |       |     |                                                                          |
| 6   | 0   |                      |       |     | BDE Level 1 Threshold Setting                                            |
| 5   | 0   |                      |       | BDE | Sets the VPVDD threshold for BDE Level 1. The threshold voltage is       |
| 4   | 0   |                      |       |     | calculated with the following formula:                                   |
| 3   | 0   | BDE_L1_VTHRESH[7:0]  | RW-R  |     | V <sub>PVDD</sub> Threshold = (BDE_L1_VTHRESH[7:0] - 32) x 0.075V        |
| 2   | 0   |                      |       |     | A value of 0x00 (all zeros) means this level is not used and is entirely |
| 1   | 0   |                      |       |     | bypassed (no hold times).                                                |
| 0   | 0   |                      |       |     |                                                                          |

# Digital Input Class D Speaker Amplifier with DHT

### **BDE Level 2 Threshold**

|     | F   | $REGISTER ADDRESS = 0 \times 10^{10}$ | 2098 |     | DESCRIPTION                                                                          |
|-----|-----|---------------------------------------|------|-----|--------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME                              | TYPE | RES | DESCRIPTION                                                                          |
| 7   | 0   |                                       |      |     |                                                                                      |
| 6   | 0   |                                       |      |     | BDE Level 2 Threshold Setting                                                        |
| 5   | 0   |                                       |      | BDE | Sets the $V_{\mbox{\tiny PVDD}}$ threshold for BDE Level 2. The threshold voltage is |
| 4   | 0   |                                       |      |     | calculated with the following formula:                                               |
| 3   | 0   | BDE_L2_VTHRESH[7:0]                   | RW-R |     | V <sub>PVDD</sub> threshold = (BDE_L2_VTHRESH[7:0] - 32) x 0.075V                    |
| 2   | 0   |                                       |      |     | A value of 0x00 (all zeros) means this level is not used and is entirely             |
| 1   | 0   |                                       |      |     | bypassed (no hold times).                                                            |
| 0   | 0   |                                       |      |     |                                                                                      |

### **BDE Level 3 Threshold**

|     | I   | REGISTER ADDRESS = 0 | k2099 |     | DESCRIPTION                                                              |
|-----|-----|----------------------|-------|-----|--------------------------------------------------------------------------|
| BIT | PoR | BIT NAME             | TYPE  | RES | DESCRIPTION                                                              |
| 7   | 0   |                      |       |     |                                                                          |
| 6   | 0   |                      |       |     | BDE Level 3 Threshold Setting                                            |
| 5   | 0   |                      |       |     | Sets the VPVDD threshold for BDE Level 3. The threshold voltage is       |
| 4   | 0   |                      |       | DDE | calculated with the following formula:                                   |
| 3   | 0   | BDE_L3_VTHRESH[7:0]  | RW-R  | BDE | V <sub>PVDD</sub> threshold = (BDE_L3_VTHRESH[7:0] - 32) x 0.075V        |
| 2   | 0   |                      |       |     | A value of 0x00 (all zeros) means this level is not used and is entirely |
| 1   | 0   |                      |       |     | bypassed (no hold times).                                                |
| 0   | 0   |                      |       |     |                                                                          |

# Digital Input Class D Speaker Amplifier with DHT

### **BDE Level 4 Threshold**

|     | F   | REGISTER ADDRESS = 0 | (209A |     | DESCRIPTION                                                                    |
|-----|-----|----------------------|-------|-----|--------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME             | TYPE  | RES | DESCRIPTION                                                                    |
| 7   | 0   |                      |       |     |                                                                                |
| 6   | 0   |                      |       |     | BDE Level 4 Threshold Setting                                                  |
| 5   | 0   |                      |       | BDE | Sets the V <sub>PVDD</sub> threshold for BDE level 4. The threshold voltage is |
| 4   | 0   | BDE L4 VTHRESH[7:0]  | RW-R  |     | calculated with the following formula:                                         |
| 3   | 0   |                      |       |     | V <sub>PVDD</sub> threshold = (BDE_L4_VTHRESH[7:0] - 32) x 0.075V              |
| 2   | 0   |                      |       |     | A value of 0x00 (all zeros) means this level is not used and is entirely       |
| 1   | 0   |                      |       |     | bypassed (no hold times).                                                      |
| 0   | 0   |                      |       |     |                                                                                |

### **BDE Level Threshold Hysteresis**

|     | I   | REGISTER ADDRESS = 0 | x209B |     | DECODIDION                                                                                             |  |
|-----|-----|----------------------|-------|-----|--------------------------------------------------------------------------------------------------------|--|
| BIT | PoR | BIT NAME             | TYPE  | RES | DESCRIPTION                                                                                            |  |
| 7   | 0   |                      |       |     |                                                                                                        |  |
| 6   | 0   |                      |       |     | BDE Threshold Hysteresis                                                                               |  |
| 5   | 0   |                      |       |     | Sets the BDE level threshold hysteresis for increasing V <sub>PVDD</sub> .<br>00000000 = No hysteresis |  |
| 4   | 0   | BDE_VTHRESH_         |       |     | 00000001 = 1 LSB of hysteresis                                                                         |  |
| 3   | 0   | HYST[7:0]            | RW-R  | BDE | 00000010 = 2 LSBs of hysteresis                                                                        |  |
| 2   | 0   |                      |       |     | = (1 LSB steps)<br>11111110 = 254 LSBs of hysteresis                                                   |  |
| 1   | 0   |                      |       |     | 11111111 = 255 LSBs of hysteresis                                                                      |  |
| 0   | 0   |                      |       |     |                                                                                                        |  |

# Digital Input Class D Speaker Amplifier with DHT

### **BDE Gain Reduction Attack/Release Rates**

|     | F   | REGISTER ADDRESS = 0 | x2091 |     | DECODIDITION                                                                                                                                               |
|-----|-----|----------------------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME             | TYPE  | RES | DESCRIPTION                                                                                                                                                |
| 7   | 0   |                      |       |     | BDE Gain Reduction Attack Rate Control<br>Selects the attack rate for BDE gain reduction.<br>0000 = Instantaneous (step change, no ramp)<br>0001 = 10µs/dB |
| 6   | 0   | BDE_GAIN_ATK[3:0]    | RW-R  | SFB | 0010 = 20µs/dB<br>0011 = 40µs/dB<br>0100 = 80µs/dB<br>0101 = 160µs/dB<br>0110 = 320µs/dB                                                                   |
| 5   | 0   |                      |       |     | 0111 = 640µs/dB<br>1000 = 1.28ms/dB<br>1001 = 2.56ms/dB<br>1010 = 5.12ms/dB<br>1011 = 10.24ms/dB                                                           |
| 4   | 0   |                      |       |     | 1100 = 20.48ms/dB<br>1101 = 40.96ms/dB<br>1110 = 81.92ms/dB<br>1111 = 163.84ms/dB                                                                          |
| 3   | 0   |                      |       | SFB | BDE Gain Reduction Release Rate Control<br>Selects the release rate for BDE gain reduction.<br>0000 = 40μs/dB<br>0001 = 80μs/dB                            |
| 2   | 0   | BDE_GAIN_RLS[3:0]    |       |     |                                                                                                                                                            |
| 1   | 0   | שטב_סאוויַ_תנסנס.ט]  | RW-R  |     | 0111 = 5.12ms/dB<br>1000 = 10.24ms/dB<br>1001 = 20.48ms/dB<br>1010 = 40.96ms/dB<br>1011 = 81.92ms/dB                                                       |
| 0   | 0   |                      |       |     | 1100 = 163.84ms/dB<br>1101 = 327.68ms/dB<br>1110 = 655.36ms/dB<br>1111 = 1310.72ms/dB                                                                      |

# Digital Input Class D Speaker Amplifier with DHT

### **BDE Clipper Mode**

|     | F   | REGISTER ADDRESS = 0 | <b>&lt;2092</b> |     | DESCRIPTION                                                                                                                                                                                                                             |
|-----|-----|----------------------|-----------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME             | TYPE            | RES | DESCRIPTION                                                                                                                                                                                                                             |
| 7   | 0   |                      |                 |     |                                                                                                                                                                                                                                         |
| 6   | 0   |                      |                 |     |                                                                                                                                                                                                                                         |
| 5   | 0   |                      |                 |     |                                                                                                                                                                                                                                         |
| 4   | 0   | RESERVED             | _               | _   | Unused<br>Returns 0 if read.                                                                                                                                                                                                            |
| 3   | 0   |                      |                 |     |                                                                                                                                                                                                                                         |
| 2   | 0   |                      |                 |     |                                                                                                                                                                                                                                         |
| 1   | 0   |                      |                 |     |                                                                                                                                                                                                                                         |
| 0   | 0   | BDE_CLIP_MODE        | RW-R            | SFB | <ul> <li>BDE Clipper Level Change Mode</li> <li>Controls when the BDE clipper level changes are applied.</li> <li>0 = Clip level changes occur on zero cross event</li> <li>1 = Clip level changes occur as soon as possible</li> </ul> |

## **BDE Level 1 Limiter Configuration**

| REGISTER ADDRESS = 0x20A8 |     |                 |      |     | DESCRIPTION                                                                                                                                                               |
|---------------------------|-----|-----------------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT                       | PoR | BIT NAME        | TYPE | RES | DESCRIPTION                                                                                                                                                               |
| 7                         | 0   | RESERVED        | _    | _   | Unused<br>Returns 0 if read.                                                                                                                                              |
| 6                         | 0   |                 |      |     |                                                                                                                                                                           |
| 5                         | 0   |                 |      |     |                                                                                                                                                                           |
| 4                         | 0   |                 |      |     |                                                                                                                                                                           |
| 3                         | 0   | BDE_L1_LIM[3:0] | RW-R | BDE | BDE Level 1 Limiter Threshold<br>Sets the BDE limiter threshold for Level 1.<br>0 = 0dBFS<br>1 = -1dBFS<br>2 = -2dBFS<br>= (-1dBFS steps)<br>14 = -14dBFS<br>15 = -15dBFS |
| 2                         | 0   |                 |      |     |                                                                                                                                                                           |
| 1                         | 0   |                 |      |     |                                                                                                                                                                           |
| 0                         | 0   |                 |      |     |                                                                                                                                                                           |
## Digital Input Class D Speaker Amplifier with DHT

|     | R   | EGISTER ADDRESS = 0x2 | 20A9   |     | DESCRIPTION                                                                   |
|-----|-----|-----------------------|--------|-----|-------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME              | TYPE   | RES | DESCRIPTION                                                                   |
| 7   | 0   | RESERVED              |        |     | Unused                                                                        |
| 6   | 0   | RESERVED              | _      |     | Returns 0 if read.                                                            |
| 5   | 0   | _                     | RW-R E |     | BDE Level 1 Clipper Threshold                                                 |
| 4   | 0   |                       |        |     | Sets the threshold at which clipping occurs in BDE level 1.<br>000000 = 0dBFS |
| 3   | 0   |                       |        |     | 000001 = -0.25dBFS<br>000010 = -0.50dBFS                                      |
| 2   | 0   | BDE_L1_CLIP[5:0]      |        | BDE | 000011 = -0.75dBFS<br>= (-0.25dBFS steps)<br>111010 = -14.50dBFS              |
| 1   | 0   |                       |        |     | 111010 = -14.75dBFS<br>111100 = -15.00dBFS                                    |
| 0   | 0   |                       |        |     | 111101-111111 = Reserved                                                      |

### **BDE Level 1 Clipper Configuration**

#### **BDE Level 1 Gain Reduction Configuration**

|     | R   | EGISTER ADDRESS = 0x2 | 20AA |     | DESCRIPTION                                              |
|-----|-----|-----------------------|------|-----|----------------------------------------------------------|
| BIT | PoR | BIT NAME              | TYPE | RES | DESCRIPTION                                              |
| 7   | 0   | RESERVED              |      |     | Unused                                                   |
| 6   | 0   | RESERVED              |      |     | Returns 0 if read.                                       |
| 5   | 0   | -                     | RW-R |     | BDE Level 1 Gain Reduction                               |
| 4   | 0   |                       |      |     | Sets the gain reduction for BDE level 1.<br>000000 = 0dB |
| 3   | 0   | BDE L1 GAIN[5:0]      |      | BDE | 000001 = -0.25dB<br>000010 = -0.50dB<br>000011 = -0.75dB |
| 2   | 0   |                       |      | DDL | = in -0.25dB steps<br>111010 = -14.50dB                  |
| 1   | 0   |                       |      |     | 111011 = -14.75dB<br>111100 = -15.00dB                   |
| 0   | 0   |                       |      |     | 111101-111111 = Reserved                                 |

## Digital Input Class D Speaker Amplifier with DHT

### **BDE Level 2 Limiter Configuration**

|     | F   | REGISTER ADDRESS = 0 | 20AB    |     | DESCRIPTION                                                                  |
|-----|-----|----------------------|---------|-----|------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME             | TYPE    | RES | DESCRIPTION                                                                  |
| 7   | 0   |                      |         |     |                                                                              |
| 6   | 0   | RESERVED             |         |     | Unused                                                                       |
| 5   | 0   | RESERVED             |         |     | Returns 0 if read.                                                           |
| 4   | 0   |                      |         |     |                                                                              |
| 3   | 0   |                      | RW-R BI | BDE | BDE Level 2 Limiter Threshold<br>Sets the BDE limiter threshold for Level 2. |
| 2   | 0   |                      |         |     | 0 = 0 dBFS<br>1 = -1dBFS                                                     |
| 1   | 0   | BDE_L2_LIM[3:0]      |         |     | 2 = -2dBFS<br>= (-1dBFS steps)<br>14 = -14dBFS                               |
| 0   | 0   |                      |         |     | 15 = -15dBFS                                                                 |

## **BDE Level 2 Clipper Configuration**

|     | F   | REGISTER ADDRESS = 0x | 20AC   |     | DESCRIPTION                                                                   |
|-----|-----|-----------------------|--------|-----|-------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME              | TYPE   | RES | DESCRIPTION                                                                   |
| 7   | 0   | RESERVED              |        |     | Unused                                                                        |
| 6   | 0   | RESERVED              |        |     | Returns 0 if read.                                                            |
| 5   | 0   | _                     | RW-R E |     | BDE Level 2 Clipper Threshold                                                 |
| 4   | 0   |                       |        |     | Sets the threshold at which clipping occurs in BDE level 2.<br>000000 = 0dBFS |
| 3   | 0   | BDE L2 CLIP[5:0]      |        | BDE | 000001 = -0.25dBFS<br>000010 = -0.50dBFS<br>000011 = -0.75dBFS                |
| 2   | 0   | BDE_L2_GLIF[5.0]      |        | DDE | = (-0.25dBFS steps)<br>111010 = -14.50dBFS                                    |
| 1   | 0   |                       |        |     | 111010 = -14.05dBFS<br>111011 = -14.75dBFS<br>111100 = -15.00dBFS             |
| 0   | 0   |                       |        |     | 111101-111111 = Reserved                                                      |

## Digital Input Class D Speaker Amplifier with DHT

|     | F   | REGISTER ADDRESS = 0 | 20AD |     | DESCRIPTION                                              |
|-----|-----|----------------------|------|-----|----------------------------------------------------------|
| BIT | PoR | BIT NAME             | TYPE | RES | DESCRIPTION                                              |
| 7   | 0   | RESERVED             |      |     | Unused                                                   |
| 6   | 0   | RESERVED             |      | _   | Returns 0 if read.                                       |
| 5   | 0   | _                    | RW-R |     | BDE Level 2 Gain Reduction                               |
| 4   | 0   |                      |      | BDE | Sets the gain reduction for BDE level 2.<br>000000 = 0dB |
| 3   | 0   |                      |      |     | 000001 = -0.25dB<br>000010 = -0.50dB<br>000011 = -0.75dB |
| 2   | 0   | BDE_L2_GAIN[5:0]     |      | DDE | = in -0.25dB steps<br>111010 = -14.50dB                  |
| 1   | 0   |                      |      |     | 111010 = -14.75dB<br>111100 = -15.00dB                   |
| 0   | 0   |                      |      |     | 111101-111111 = Reserved                                 |

### **BDE Level 2 Gain Reduction Configuration**

### **BDE Level 3 Limiter Configuration**

|     | F   | REGISTER ADDRESS = 0) | <b>20AE</b> |     | DESCRIPTION                                                                  |
|-----|-----|-----------------------|-------------|-----|------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME              | TYPE        | RES | DESCRIPTION                                                                  |
| 7   | 0   |                       |             |     |                                                                              |
| 6   | 0   | RESERVED              |             |     | Unused                                                                       |
| 5   | 0   | RESERVED              | _           |     | Returns 0 if read.                                                           |
| 4   | 0   |                       |             |     |                                                                              |
| 3   | 0   |                       | RW-R BDI    | DDE | BDE Level 3 Limiter Threshold<br>Sets the BDE limiter threshold for level 3. |
| 2   | 0   |                       |             |     | 0 = 0 dBFS<br>1 = -1dBFS                                                     |
| 1   | 0   | BDE_L3_LIM[3:0]       |             | BDE | 2 = -2dBFS<br>= in -1dBFS steps<br>14 = -14dBFS                              |
| 0   | 0   |                       |             |     | 15 = -15dBFS                                                                 |

## Digital Input Class D Speaker Amplifier with DHT

|     | F   | REGISTER ADDRESS = 0x | 20AF   |     | DESCRIPTION                                                                   |
|-----|-----|-----------------------|--------|-----|-------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME              | TYPE   | RES | DESCRIPTION                                                                   |
| 7   | 0   | RESERVED              |        |     | Unused                                                                        |
| 6   | 0   | RESERVED              | _      |     | Returns 0 if read.                                                            |
| 5   | 0   |                       |        |     | BDE Level 3 Clipper Threshold                                                 |
| 4   | 0   |                       | RW-R B |     | Sets the threshold at which clipping occurs in BDE level 3.<br>000000 = 0dBFS |
| 3   | 0   | BDE L3 CLIP[5:0]      |        | BDE | 000001 = -0.25dBFS<br>000010 = -0.50dBFS<br>000011 = -0.75dBFS                |
| 2   | 0   |                       |        | DDL | = (-0.25dBFS steps)<br>111010 = -14.50dBFS                                    |
| 1   | 0   |                       |        |     | 111010 = -14.00dBFS<br>111101 = -14.75dBFS<br>111100 = -15.00dBFS             |
| 0   | 0   |                       |        |     | 111101-111111 = Reserved                                                      |

### **BDE Level 3 Clipper Configuration**

### **BDE Level 3 Gain Reduction Configuration**

|     | F   | REGISTER ADDRESS = 0 | (20B0  |     | DESCRIPTION                                              |
|-----|-----|----------------------|--------|-----|----------------------------------------------------------|
| BIT | PoR | BIT NAME             | TYPE   | RES | DESCRIPTION                                              |
| 7   | 0   | RESERVED             |        |     | Unused                                                   |
| 6   | 0   | RESERVED             | _      | _   | Returns 0 if read.                                       |
| 5   | 0   |                      | RW-R B |     | BDE Level 3 Gain Reduction                               |
| 4   | 0   |                      |        | DDE | Sets the gain reduction for BDE level 3.<br>000000 = 0dB |
| 3   | 0   | BDE L3 GAIN[5:0]     |        |     | 000001 = -0.25dB<br>000010 = -0.50dB<br>000011 = -0.75dB |
| 2   | 0   | BDE_L3_GAIN[3.0]     |        | BDE | = in -0.25dB steps<br>111010 = -14.50dB                  |
| 1   | 0   |                      |        |     | 111010 = -14.75dB<br>111100 = -15.00dB                   |
| 0   | 0   |                      |        |     | 111101-111111 = Reserved                                 |

## Digital Input Class D Speaker Amplifier with DHT

### **BDE Level 4 Limiter Configuration**

|     | I   | REGISTER ADDRESS = 0   | <b>(20B1</b> |     | DESCRIPTION                                                                  |
|-----|-----|------------------------|--------------|-----|------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME               | TYPE         | RES | DESCRIPTION                                                                  |
| 7   | 0   |                        |              |     |                                                                              |
| 6   | 0   | RESERVED               |              |     | Unused                                                                       |
| 5   | 0   | RESERVED               |              |     | Returns 0 if read.                                                           |
| 4   | 0   |                        |              |     |                                                                              |
| 3   | 0   |                        | RW-R BDE     | PDE | BDE Level 4 Limiter Threshold<br>Sets the BDE limiter threshold for level 4. |
| 2   | 0   |                        |              |     | 0 = 0 dBFS<br>1 = -1 dBFS                                                    |
| 1   | 0   | - BDE_L4_LIM[3:0]<br>- |              | BDL | 2 = -2dBFS<br>= in -1dBFS steps<br>14 = -14dBFS                              |
| 0   | 0   |                        |              |     | 14 = -14dBFS<br>15 = -15dBFS                                                 |

### **BDE Level 4 Clipper and State Configuration**

|     | R   | EGISTER ADDRESS = 0x | 20B2     |     | DESCRIPTION                                                                                                                                                                                                                        |
|-----|-----|----------------------|----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME             | TYPE     | RES | DESCRIPTION                                                                                                                                                                                                                        |
| 7   | 0   | BDE_L4_MUTE          | RW-R     | BDE | BDE Level 4 Mute Enable<br>Mutes the audio stream when in BDE level 4.<br>0 = Not muted in BDE level 4<br>1 = Muted in BDE level 4                                                                                                 |
| 6   | 0   | BDE_L4_INF_HLD       | RW-R-    | BDE | BDE Controller Level 4 Infinite Hold Enable<br>Enables the BDE level 4 infinite hold feature.<br>0 = Transition from level 4 automatically based on PVDD level<br>1 = Transition from level 4 only after writing to BDE_L4_HLD_RLS |
| 5   | 0   |                      | RW-R BDE |     | BDE Level 4 Clipper Threshold                                                                                                                                                                                                      |
| 4   | 0   |                      |          |     | Sets the threshold at which clipping occurs in BDE level 4.<br>000000 = 0dBFS<br>000001 = -0.25dBFS                                                                                                                                |
| 3   | 0   |                      |          | BDE | 00001 = -0.23dBFS<br>000010 = -0.50dBFS<br>000011 = -0.75dBFS                                                                                                                                                                      |
| 2   | 0   | BDE_L4_ CLIP[5:0]    |          | DDL | = (-0.25dBFS steps)<br>111010 = -14.50dBFS                                                                                                                                                                                         |
| 1   | 0   |                      |          |     | 111010 = -14.75dBFS<br>111100 = -15.00dBFS                                                                                                                                                                                         |
| 0   | 0   |                      |          |     | 111101-111111 = Reserved                                                                                                                                                                                                           |

## Digital Input Class D Speaker Amplifier with DHT

|     | F   | $\mathbf{REGISTER \ ADDRESS = \ \underline{0}}$ | x20B3  |     | DESCRIPTION                                              |
|-----|-----|-------------------------------------------------|--------|-----|----------------------------------------------------------|
| BIT | PoR | BIT NAME                                        | TYPE   | RES | DESCRIPTION                                              |
| 7   | 0   | RESERVED                                        |        |     | Unused                                                   |
| 6   | 0   | RESERVED                                        | _      |     | Returns 0 if read.                                       |
| 5   | 0   |                                                 | RW-R E |     | BDE Level 4 Gain Reduction                               |
| 4   | 0   |                                                 |        | BDE | Sets the gain reduction for BDE level 4.<br>000000 = 0dB |
| 3   | 0   |                                                 |        |     | 000001 = -0.25dB<br>000010 = -0.50dB<br>000011 = -0.75dB |
| 2   | 0   | BDE_L4_ GAIN[5:0]                               |        | DDE | = in -0.25dB steps<br>111010 = -14.50dB                  |
| 1   | 0   |                                                 |        |     | 111010 = -14.75dB<br>111100 = -15.00dB                   |
| 0   | 0   |                                                 |        |     | 111101-111111 = Reserved                                 |

### **BDE Level 4 Gain Reduction Configuration**

#### **BDE Level 4 Infinite Hold Clear**

|     | R   | EGISTER ADDRESS = 0x | 20B4 |     | DESCRIPTION                                                                                                                                                                                                                                              |
|-----|-----|----------------------|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME             | TYPE | RES | DESCRIPTION                                                                                                                                                                                                                                              |
| 7   | 0   | BDE_L4_HLD_RLS       | W-D  |     | <ul> <li>BDE Controller Level 4 Infinite Hold Release</li> <li>Manually releases the BDE controller from level 4 when infinite hold is enabled.</li> <li>0 = Writing zero has no effect</li> <li>1 = Release brownout controller from level 4</li> </ul> |
| 6   | 0   |                      |      |     |                                                                                                                                                                                                                                                          |
| 5   | 0   |                      |      |     |                                                                                                                                                                                                                                                          |
| 4   | 0   |                      |      |     |                                                                                                                                                                                                                                                          |
| 3   | 0   | RESERVED             | _    | _   | Unused<br>Returns 0 if read.                                                                                                                                                                                                                             |
| 2   | 0   |                      |      |     |                                                                                                                                                                                                                                                          |
| 1   | 0   |                      |      |     |                                                                                                                                                                                                                                                          |
| 0   | 0   |                      |      |     |                                                                                                                                                                                                                                                          |

## Digital Input Class D Speaker Amplifier with DHT

#### **Thermal Protection**

When the device is active, the measurement ADC thermal channel is automatically enabled and continuously monitors die temperature to ensure that it does not exceed the configured thermal thresholds. Interrupt registers are provided so that the device can notify the host when the die temperature crosses the thermal-warning threshold, the thermal-shutdown threshold, or when thermal foldback starts and stops.

# Thermal Warning and Shutdown Threshold Configuration

The thermal-warning threshold is configured by the THERMWARN\_THRESH[5:0] bit field (*Thermal-Warning Threshold Configuration*) and the thermal-shutdown threshold is configured by the THERMSHDN\_THRESH[5:0] bit field (*Thermal-Shutdown Threshold Configuration*). When the die temperature is decreasing, hysteresis is applied to both thresholds. The temperature hysteresis is configured with the THERM\_HYST bit field (*Thermal Hysteresis Configuration*). The thermal-warning threshold temperature should never be configured higher than the thermal-shutdown threshold temperature minus hysteresis.

|     | R   |             | )x2014  |     | DESCRIPTION                                                                |
|-----|-----|-------------|---------|-----|----------------------------------------------------------------------------|
| BIT | PoR | BIT NAME    | TYPE    | RES | DESCRIPTION                                                                |
| 7   | 0   | RESERVED    |         |     | Unused                                                                     |
| 6   | 0   | RESERVED    |         | _   | Returns 0 if read.                                                         |
| 5   | 0   | -           | RW-S EN |     | Thermal-Warning Threshold                                                  |
| 4   | 1   |             |         |     | Sets the thermal-warning threshold temperature.<br>0x00 to 0x05 = Reserved |
| 3   | 0   | THERMWARN_  |         |     | 0x06 = 107.96°C<br>0x07 = 109.24°C                                         |
| 2   | 0   | THRESH[5:0] |         |     | 0x08 = 110.52°C<br>= (1.28°C steps)                                        |
| 1   | 0   |             |         |     | 0x25 = 147.64°C<br>0x26 = 148.92°C                                         |
| 0   | 0   |             |         |     | 0x27 to 0x3F = 150.2°C                                                     |

#### **Thermal-Warning Threshold Configuration**

#### **Thermal-Shutdown Threshold Configuration**

|     | REC | GISTER ADDRESS = 0x2 | 015  |     | DESCRIPTION                                                                 |
|-----|-----|----------------------|------|-----|-----------------------------------------------------------------------------|
| BIT | PoR | BIT NAME             | TYPE | RES | DESCRIPTION                                                                 |
| 7   | 0   | RESERVED             |      |     | Unused                                                                      |
| 6   | 0   | RESERVED             |      |     | Returns 0 if read.                                                          |
| 5   | 1   |                      |      |     | Thermal-Shutdown Threshold                                                  |
| 4   | 0   | THERMSHDN            | RW-S | EN  | Sets the thermal-shutdown threshold temperature.<br>0x00 to 0x05 = Reserved |
| 3   | 0   |                      |      |     | 0x06 = 107.96°C<br>0x07 = 109.24°C                                          |
| 2   | 1   | THRESH[5:0]          |      |     | 0x08 = 110.52°C<br>= (1.28°C steps)                                         |
| 1   | 1   |                      |      |     | 0x25 = 147.64°C<br>0x26 = 148.92°C                                          |
| 0   | 1   |                      |      |     | 0x27 to 0x3F = 150.2°C                                                      |

|     | R   | EGISTER ADDRESS = 0 | x2016   |     | DESCRIPTION                                                                                                                        |
|-----|-----|---------------------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME            | TYPE    | RES | DESCRIPTION                                                                                                                        |
| 7   | 0   |                     |         |     |                                                                                                                                    |
| 6   | 0   |                     |         |     |                                                                                                                                    |
| 5   | 0   | RESERVED            |         |     | Unused                                                                                                                             |
| 4   | 0   |                     | _       | _   | Returns 0 if read.                                                                                                                 |
| 3   | 0   |                     |         |     |                                                                                                                                    |
| 2   | 0   |                     |         |     |                                                                                                                                    |
| 1   | 0   |                     | RW-S EN | EN  | Thermal Threshold Hysteresis<br>Controls the amount of hysteresis applied to the thermal-threshold<br>measurements.<br>00 = 2.56°C |
| 0   | 0   | THERM_HYST[4:0]     | RVV-3   |     | 00 = 2.56 C<br>01 = 3.84°C<br>10 = 5.12°C<br>11 = 6.40°C                                                                           |

#### **Thermal Hysteresis Configuration**

#### **Thermal Shutdown Recovery Configuration**

The device thermal shutdown recovery behavior is determined by the state of the THERM\_AUTORESTART\_ EN bit (*Device Auto-Restart Configuration*). When the THERM\_AUTORESTART\_EN bit is set to 0, the thermal shutdown recovery is in manual mode. In manual mode, when the die temperature exceeds the thermal-shutdown threshold, an interrupt is generated and the amplifier output is automatically disabled. Once the die temperature drops below the thermal shutdown and warning thresholds, the appropriate interrupts are generated to notify the host. In addition, once the die temperature drops below the thermal warning threshold, the device is placed into software shutdown (EN is set to 0) and remains in that state until the host manually re-enables the device.

When the THERM\_AUTORESTART\_EN bit is set to 1, the thermal shutdown recovery is in automatic mode. In automatic mode, when the die temperature exceeds the thermal-shutdown threshold, an interrupt is generated and the amplifier is automatically disabled. Once the die temperature drops below the thermal-shutdown threshold, an interrupt is generated but the amplifier remains disabled. When the temperature drops below the thermal-warning threshold, another interrupt is generated and (unlike manual mode) the amplifier is then automatically re-enabled.

#### **Thermal Foldback Configuration**

The device features thermal foldback to allow for a smoother audio response to high temperature events. Thermal foldback is enabled by setting the THERMFB EN bit to 1 (Thermal-Foldback Enable). Once enabled, when the die temperature exceeds the configured thermalwarning threshold (+120°C by default, Thermal-Warning Threshold Configuration), an interrupt is generated and attenuation is applied to the speaker amplifier path. As the die temperature increases, the level of attenuation also increases proportionally up to a maximum level of -12dB (unless the thermal-shutdown threshold is exceeded first). Likewise, as die temperature decreases (including hysteresis and hold time), the applied attenuation also proportionally decreases. The slope of the thermal-foldback attenuation is programmed with the THERMFB SLOPE bit field (Thermal-Foldback Settings).

When thermal foldback is active, the attenuation attack rate (for increasing temperature) is fixed at 10µs/dB. However, the attenuation release rate (for decreasing temperature) is programmable and is configured with the THERMFB\_RLS bit field (*Thermal-Foldback Settings*). For thermal foldback to end, the die temperature must drop below the thermal-warning threshold (including the programmed hysteresis) and remain there for longer than the configured hold time (set with the THERMFB\_HOLD bit field, *Thermal-Foldback Settings*). When this occurs, an interrupt is generated and the attenuation completely releases at the programmed release rate.

## Digital Input Class D Speaker Amplifier with DHT

### **Thermal-Foldback Settings**

|     | I   | REGISTER ADDRESS = 0 | c2017 |         | DESCRIPTION                                                                                                                                                                                                       |
|-----|-----|----------------------|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME             | TYPE  | RES     | DESCRIPTION                                                                                                                                                                                                       |
| 7   | 1   | THERMFB_HOLD[1:0]    | RW-S  |         | Thermal-Foldback Hold Time<br>The thermal-foldback hold time controls how long the device<br>temperature must remain below the configured thermal-threshold<br>hysteresis before thermal-foldback release begins. |
| 6   | 1   |                      |       | EN      | 00: 0ms<br>01: 20ms<br>10: 40ms<br>11: 80ms (default)                                                                                                                                                             |
| 5   | 0   | RESERVED             |       |         | Unused                                                                                                                                                                                                            |
| 4   | 0   |                      | _     |         | Returns 0 if read.                                                                                                                                                                                                |
| 3   | 0   | THERMFB_RLS[1:0]     | RW-S  | EN      | Thermal-Foldback Release Rate<br>This sets the release rate of the thermal-foldback attenuation.<br>00: 3ms/dB                                                                                                    |
| 2   | 0   |                      |       |         | 01: 10ms/dB<br>10: 100ms/dB<br>11: 300ms/dB                                                                                                                                                                       |
| 1   | 0   |                      |       | EN      | Thermal-Foldback Attenuation Slope<br>This sets the slope of the thermal-foldback attenuation.<br>00: 0.5dB/°C                                                                                                    |
| 0   | 0   | THERMFB_SLOPE[1:0]   | KVV-5 | RW-S EN | 01: 1.0dB/°C<br>10: 2.0dB/°C<br>11: Reserved                                                                                                                                                                      |

### Thermal-Foldback Enable

|     | I   | REGISTER ADDRESS = 0x | 2018 |     | DESCRIPTION                                                                                                         |
|-----|-----|-----------------------|------|-----|---------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME              | TYPE | RES | DESCRIPTION                                                                                                         |
| 7   | 0   |                       |      |     |                                                                                                                     |
| 6   | 0   |                       |      |     |                                                                                                                     |
| 5   | 0   |                       |      | _   |                                                                                                                     |
| 4   | 0   | RESERVED              | _    |     | Unused<br>Returns 0 if read.                                                                                        |
| 3   | 0   |                       |      |     |                                                                                                                     |
| 2   | 0   |                       |      |     |                                                                                                                     |
| 1   | 0   |                       |      |     |                                                                                                                     |
| 7   | 0   | THERMFB_EN            | RW-S | EN  | Thermal-Foldback Enable<br>Enables thermal foldback.<br>0: Thermal foldback disabled<br>1: Thermal foldback enabled |

#### **ICC Interface**

The ICC interface enables multiple MAX98374 devices to be grouped to synchronize device changes from the BDE, limiter, thermal foldback, and DHT blocks. In each group, a single device takes on the role of synchronization master and establishes and aligns the data transfer. Each device in each group transmits one or more channels of data. Each device receives the data of the other grouped devices and reacts accordingly. ICC only operates in I<sup>2</sup>C control mode, and grouped devices communicate over a single wire ICC bus connected to the bidirectional ICC pin on each device.

#### **ICC Interface Data Format**

ICC device data is 16 bits in length, and contains both a 4 bit data tag and a 12 bit payload. The data tag is located in the first 4 bits of the data, and decodes to a unique value that indicates the type of data currently being transmitted. Table 19 shows the tag decode values for each data source. Data tag values from 0x0 to 0x3 correspond to the four device data types while all other data tag values are reserved. The data payload is located in the next 12 bits, and contains the current device data for the transmitted data type. Trailing padding bits are inserted if the configured channel length exceeds 16 bits.

#### ICC Interface Device Group Assignment

The ICC interface allows for devices to be grouped so that adjustments are synchronized. The receive channel enables (ICC RX CHn EN, *ICC Receiver Enables 1* 



Figure 38. ICC Data Structure

and <u>ICC Receiver Enables 2</u>) are used to define groups, and devices receive data from all selected channels. The configured set of receive channels must also include the transmit channel of a given device. Each device in a given group must have identical settings for all ICC receive channel enables. The minimum group size is two devices, however a single group can contain up to four devices.

The ICC transmit channel enable bit (ICC\_TX\_CH\_EN, *ICC Transmitter Enable*) enables the device to output data to an assigned ICC channel. The ICC transmit channel destination bit field (ICC\_TX\_DEST[3:0], *ICC Transmitter Configuration*) selects the data channel used for ICC data transmission. For each device, the ICC transmit channel Hi-Z controls (ICC\_TX\_CHn\_HIZ, *ICC Transmitter Channel Configuration 1*, and *ICC Transmitter Channel Configuration 2*) should be configured to enable data transmission on the selected destination channel.

#### ICC Data Transmit and Receive

The ICC pin is externally connected to the ICC pins of all other grouped MAX98374 devices to form the ICC bus. Each device uses the ICC bus to provide data feedback to the other grouped devices. The ICC bus operates with the same clock source and data format as the current PCM interface configuration and each grouped device sends a single channel of 16-bit ICC data per frame (Figure 39). Multiple independent groups can share a single ICC bus as long as enough channels are available and no channel assignments overlap across groups.

### Table 19. ICC Tag Decode Values

| TAG VALUE  | DATA TAG DECODE          |
|------------|--------------------------|
| 0x0        | Thermal Foldback Data    |
| 0x1        | BDE Data                 |
| 0x2        | Limiter Attenuation Data |
| 0x3        | DHT Data                 |
| 0x4 to 0xF | Reserved                 |



Figure 39. ICC Bus Data Structure

### Digital Input Class D Speaker Amplifier with DHT

Zero padding bits occupy any extra channel BCLK cycles if the selected channel length is larger than the 16 bits required for the ICC bus data structure (Figure 39).

Device data is transmitted on the ICC bus in a round-robin sequence. Each sequence starts with a data tag of 0 on the first frame, and data is transmitted to each frame in the order of ascending numerical tag values. When the last frame in the sequence is complete (data tag of 3), the next frame restarts the sequence (data tag of 0). Each sequence always contains a frame for each data tag (4 frames per sequence), even if the ICC link for any given data tag is not enabled. Each frame contains one channel of data (for the current data tag) for each device in a given group. Figure 40 illustrates the ICC bus round-robin data sequence.

#### **ICC Interface Group Data Synchronization**

At the end of each frame, each device makes the adjustments for each data type that corresponds to either the highest or lowest value reported by all devices within the assigned group. The configuration register bit fields (ICC\_x\_CONFIG, <u>ICC Data Link Configuration</u>) are used to select whether the highest and lowest value for each data type is used. The configuration settings must match across all devices within an assigned group. This ensures that the adjustments applied by the devices in an assigned group are identical.

Once all grouped devices have reported their data, the selected value for that data type is applied to all devices in

the group. For all data types (except BDE data) there is a delay of two frames until a change is made to the devices in a given group.

For BDE data, a given device immediately uses its own state if it would move the device to a higher BDE level. The BDE data is still transmitted during the appropriate frame, and can then be applied to the other devices in the assigned group.

The delay for ICC data propagating through a configured group is six frames. This is comprised of up to four frames for the data tag to come up in the round-robin rotation, plus the two frame delay for a change to be made.

#### **ICC Interface Link Synchronization**

A single device in each group is programmed to be the ICC synchronization master. This device synchronizes the selected data links and aligns the round-robin data transmissions. A single device is configured as the ICC sync master if its selected transmit channel destination (ICC\_TX\_DEST[3:0]) matches the selected sync master transmit channel (ICC\_SYNC\_SLOT[3:0]). All other devices in the assigned group are configured as ICC slave devices. The ICC sync master transmit channel setting (ICC\_SYNC\_SLOT[3:0]) must be identical across all devices in each group, otherwise synchronization is not possible. It is recommended (but not required) that the device with the lowest channel assignment be selected as the ICC sync master.



Figure 40. ICC Bus Round-Robin Data Sequence

The ICC synchronization process for a device begins once any data links are enabled (one of more ICC\_x\_LINK\_EN = 1) and the device is not in software shutdown (EN = 1). When this condition is met, a given device attempts ICC synchronization. If ICC synchronization for a given device is not successful before the internal timeout (16383 /  $f_{LRCLK}$ ) expires, then the synchronization process stops and the device generates an ICC synchronization error interrupt (ICC\_SYNC\_ERR\_\*, <u>Device Interrupt Sources</u>). To restart the ICC synchronization process, the host must disable and then re-enable ICC for all timed out devices in an assigned group.

When ICC synchronization is enabled for all devices in an assigned group, synchronization locks on and the round-robin data transmissions begin. If ICC synchronization for all devices in each group is already enabled when the data link of the last device is enabled, then the ICC synchronization lock-on takes no more than 16 frames to complete. If the ICC of the last device in an assigned group is enabled by exiting software shutdown (Setting EN = 1), then the ICC synchronization lock time is negligible relative to the total device turn-on time.

When the ICC synchronization is locked and the roundrobin data sequence is active, all devices in a given group must transmit the correct data tags. In any given frame where an incorrect data tag is present, the grouped devices retain and use the data from the last valid frame of that data type. For the duration of the link, if any combination of devices in each group transmits a combined total of three incorrect data tags, then the synchronization lock is broken. In this case, ICC data transmissions stop and an ICC data error interrupt is generated (ICC\_DATA\_ERR\_\*, <u>Device Interrupt Sources</u>). For any devices where the ICC interface is still enabled, the last valid data for each data type is retained and the synchronization process restarts. A device fully reverts to its own data only if the ICC interface is disabled.

For any device, if all data links are disabled (all ICC\_x\_LINK\_EN = 0) or the device enters a shutdown state (such as by setting EN = 0 or due to an event such as thermal shutdown) the transmitted data tags will be incorrect. This results in the ICC synchronization lock being broken for all devices in the group. The ICC synchronization lock must be restored before the data transmission sequence can resume.

For successful ICC synchronization and for a balanced group response, the host must ensure that the register bits for the following blocks are set to the same values across all devices in an assigned group:

| FUNCTIONAL BLOCK                    | MATCHED FUNCTIONALITY                                                |
|-------------------------------------|----------------------------------------------------------------------|
| PCM Interface                       | All Clock and Data Format Registers                                  |
| ICC Bus and Data Link Configuration | ALL ICC Registers Except for the Device Specific Transmit Channel    |
| BDE Configuration                   | All Registers Must Match if the BDE Data Link is Enabled             |
| Limiter Configuration               | All Register Must Match if the Limiter Data Link is Enabled          |
| Thermal Foldback Configuration      | All Register Must Match if the Thermal-Foldback Data Link is Enabled |
| DHT Configuration                   | All Register Must Match if the DHT Data Link is Enabled              |

#### Table 20. Register Settings that Must Match Across an ICC Group

## Digital Input Class D Speaker Amplifier with DHT

### ICC Data Link Configuration

|     | l   | REGISTER ADDRESS = 0 | x2032 |     | DESCRIPTION                                                                                                                                                                                                                                                                                                          |
|-----|-----|----------------------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME             | TYPE  | RES | DESCRIPTION                                                                                                                                                                                                                                                                                                          |
| 7   | 0   | ICC_DHT_CONFIG       | RW-R  | ICC | ICC DHT Link Configuration<br>Configures the ICC link to react to the highest or lowest DHT value of<br>all devices in the same ICC group<br>0 = Use the lowest DHT attenuation for the DHT link<br>1 = Use the highest DHT attenuation for the DHT link                                                             |
| 6   | 0   | ICC_LIM_CONFIG       | RW-R  | ICC | <ul> <li>ICC Limiter Link Configuration</li> <li>Configures the ICC link to react to the highest or lowest Limiter value of all devices in the same ICC group.</li> <li>0 = Use the lowest limiter attenuation for the limiter link</li> <li>1 = Use the highest limiter attenuation for the limiter link</li> </ul> |
| 5   | 1   | ICC_BDE_CONFIG       | RW-R  | ICC | ICC BDE Link Configuration<br>Configures the ICC link to react to the highest or lowest BDE value of<br>all devices in the same ICC group.<br>0 = Use the lowest BDE level for the BDE link<br>1 = Use the highest BDE level for the BDE link                                                                        |
| 4   | 1   | ICC_THERM_CONFIG     | RW-R  | ICC | <ul> <li>ICC Thermal Link Configuration</li> <li>Configures the ICC link to react to the highest or lowest thermal value of all devices in the same ICC group.</li> <li>0 = Use the lowest temperature result for the thermal link</li> <li>1 = Use the highest temperature result for the thermal link</li> </ul>   |
| 3   | 0   | ICC_DHT_LINK_EN      | RW-D  |     | ICC DHT Link Enable<br>Enables ICC DHT link between devices.<br>0 = ICC DHT link disabled<br>1 = ICC DHT link enabled                                                                                                                                                                                                |
| 2   | 0   | ICC_LIM_LINK_EN      | RW-D  |     | ICC Limiter Link Enable<br>Enables ICC LIM link between devices.<br>0 = ICC limiter link disabled<br>1 = ICC limiter link enabled                                                                                                                                                                                    |
| 1   | 0   | ICC_BDE_LINK_EN      | RW-D  |     | ICC BDE Link Enable<br>Enables ICC BDE link between devices.<br>0 = ICC BDE link disabled<br>1 = ICC BDE link enabled                                                                                                                                                                                                |
| 0   | 0   | ICC_THERM_LINK_EN    | RW-D  |     | ICC Thermal Link Enable<br>Enables ICC thermal link between devices.<br>0 = ICC thermal link disabled<br>1 = ICC thermal link enabled                                                                                                                                                                                |

## Digital Input Class D Speaker Amplifier with DHT

### **ICC Receiver Enables 1**

|     | R   | REGISTER ADDRESS = | 0x202E |     | DECODIDEION                                                                                                   |
|-----|-----|--------------------|--------|-----|---------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME           | TYPE   | RES | DESCRIPTION                                                                                                   |
| 7   | 0   | ICC_RX_CH7_EN      | RW-R   | ICC | ICC Receive Channel 7 Enable<br>0 = ICC receive channel 7 is disabled<br>1 = ICC receive channel 7 is enabled |
| 6   | 0   | ICC_RX_CH6_EN      | RW-R   | ICC | ICC Receive Channel 6 Enable<br>0 = ICC receive channel 6 is disabled<br>1 = ICC receive channel 6 is enabled |
| 5   | 0   | ICC_RX_CH5_EN      | RW-R   | ICC | ICC Receive Channel 5 Enable<br>0 = ICC receive channel 5 is disabled<br>1 = ICC receive channel 5 is enabled |
| 4   | 0   | ICC_RX_CH4_EN      | RW-R   | ICC | ICC Receive Channel 4 Enable<br>0 = ICC receive channel 4 is disabled<br>1 = ICC receive channel 4 is enabled |
| 3   | 0   | ICC_RX_CH3_EN      | RW-R   | ICC | ICC Receive Channel 3 Enable<br>0 = ICC receive channel 3 is disabled<br>1 = ICC receive channel 3 is enabled |
| 2   | 0   | ICC_RX_CH2_EN      | RW-R   | ICC | ICC Receive Channel 2 Enable<br>0 = ICC receive channel 2 is disabled<br>1 = ICC receive channel 2 is enabled |
| 1   | 0   | ICC_RX_CH1_EN      | RW-R   | ICC | ICC Receive Channel 1 Enable<br>0 = ICC receive channel 1 is disabled<br>1 = ICC receive channel 1 is enabled |
| 0   | 0   | ICC_RX_CH0_EN      | RW-R   | ICC | ICC Receive Channel 0 Enable<br>0 = ICC receive channel 0 is disabled<br>1 = ICC receive channel 0 is enabled |

## Digital Input Class D Speaker Amplifier with DHT

#### **ICC Receiver Enables 2**

|     | R   | EGISTER ADDRESS = | 0x202F |     | DESCRIPTION                                                                                                      |
|-----|-----|-------------------|--------|-----|------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME          | TYPE   | RES | DESCRIPTION                                                                                                      |
| 7   | 0   | ICC_RX_CH15_EN    | RW-R   | ICC | ICC Receive Channel 15 Enable<br>0 = ICC receive channel 15 is disabled<br>1 = ICC receive channel 15 is enabled |
| 6   | 0   | ICC_RX_CH14_EN    | RW-R   | ICC | ICC Receive Channel 14 Enable<br>0 = ICC receive channel 14 is disabled<br>1 = ICC receive channel 14 is enabled |
| 5   | 0   | ICC_RX_CH13_EN    | RW-R   | ICC | ICC Receive Channel 13 Enable<br>0 = ICC receive channel 13 is disabled<br>1 = ICC receive channel 13 is enabled |
| 4   | 0   | ICC_RX_CH12_EN    | RW-R   | ICC | ICC Receive Channel 12 Enable<br>0 = ICC receive channel 12 is disabled<br>1 = ICC receive channel 12 is enabled |
| 3   | 0   | ICC_RX_CH11_EN    | RW-R   | ICC | ICC Receive Channel 11 Enable<br>0 = ICC receive channel 11 is disabled<br>1 = ICC receive channel 11 is enabled |
| 2   | 0   | ICC_RX_CH10_EN    | RW-R   | ICC | ICC Receive Channel 10 Enable<br>0 = ICC receive channel 10 is disabled<br>1 = ICC receive channel 10 is enabled |
| 1   | 0   | ICC_RX_CH9_EN     | RW-R   | ICC | ICC Receive Channel 9 Enable<br>0 = ICC receive channel 9 is disabled<br>1 = ICC receive channel 9 is enabled    |
| 0   | 0   | ICC_RX_CH8_EN     | RW-R   | ICC | ICC Receive Channel 8 Enable<br>0 = ICC receive channel 8 is disabled<br>1 = ICC receive channel 8 is enabled    |

### **ICC Transmitter Configuration**

|     | R   | EGISTER ADDRESS = 0 | x2034    |     | DESCRIPTION                                                                                                      |
|-----|-----|---------------------|----------|-----|------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME            | TYPE     | RES | DESCRIPTION                                                                                                      |
| 7   | 0   |                     |          |     | ICC Synchronization Master Channel Selection                                                                     |
| 6   | 0   | ICC SYNC SLOT[3:0]  | RW-R     | ICC | Selects the transmit channel for the ICC synchronization master.<br>0000 = ICC channel 0<br>0001 = ICC channel 1 |
| 5   | 0   |                     |          |     | 1110 = ICC channel 14                                                                                            |
| 4   | 0   | -                   |          |     | 1111 = ICC channel 15                                                                                            |
| 3   | 0   |                     |          |     | ICC Data Transmit Channel Selection                                                                              |
| 2   | 0   |                     | RW-R ICC | ICC | Selects the device transmit channel for ICC data.<br>0000 = ICC channel 0<br>0001 = ICC channel 1                |
| 1   | 0   | ICC_TX_DEST[3:0]    |          |     | 1110 = ICC channel 14                                                                                            |
| 0   | 0   |                     |          |     | 1111 = ICC channel 15                                                                                            |

## Digital Input Class D Speaker Amplifier with DHT

### **ICC Transmitter Channel Configuration 1**

|     | RE  | GISTER ADDRESS = 0 | x2030 |     | DESCRIPTION                                                                                                                                  |
|-----|-----|--------------------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------|
| BIT | PoR | BIT NAME           | TYPE  | RES | DESCRIPTION                                                                                                                                  |
| 7   | 1   | ICC_TX_CH7_HIZ     | RW-R  | ICC | ICC Data Transmit Channel 7 Hi-Z Control<br>0 = Channel 7 drives data (selected as a destination) or zeros (if not)<br>1 = Channel 7 is Hi-Z |
| 6   | 1   | ICC_TX_CH6_HIZ     | RW-R  | ICC | ICC Data Transmit Channel 6 Hi-Z Control<br>0 = Channel 6 drives data (selected as a destination) or zeros (if not)<br>1 = Channel 6 is Hi-Z |
| 5   | 1   | ICC_TX_CH5_HIZ     | RW-R  | ICC | ICC Data Transmit Channel 5 Hi-Z Control<br>0 = Channel 5 drives data (selected as a destination) or zeros (if not)<br>1 = Channel 5 is Hi-Z |
| 4   | 1   | ICC_TX_CH4_HIZ     | RW-R  | ICC | ICC Data Transmit Channel 4 Hi-Z Control<br>0 = Channel 4 drives data (selected as a destination) or zeros (if not)<br>1 = Channel 4 is Hi-Z |
| 3   | 1   | ICC_TX_CH3_HIZ     | RW-R  | ICC | ICC Data Transmit Channel 3 Hi-Z Control<br>0 = Channel 3 drives data (selected as a destination) or zeros (if not)<br>1 = Channel 3 is Hi-Z |
| 2   | 1   | ICC_TX_CH2_HIZ     | RW-R  | ICC | ICC Data Transmit Channel 2 Hi-Z Control<br>0 = Channel 2 drives data (selected as a destination) or zeros (if not)<br>1 = Channel 2 is Hi-Z |
| 1   | 1   | ICC_TX_CH1_HIZ     | RW-R  | ICC | ICC Data Transmit Channel 1 Hi-Z Control<br>0 = Channel 1 drives data (selected as a destination) or zeros (if not)<br>1 = Channel 1 is Hi-Z |
| 0   | 1   | ICC_TX_CH0_HIZ     | RW-R  | ICC | ICC Data Transmit Channel 0 Hi-Z Control<br>0 = Channel 0 drives data (selected as a destination) or zeros (if not)<br>1 = Channel 0 is Hi-Z |

## Digital Input Class D Speaker Amplifier with DHT

### **ICC Transmitter Channel Configuration 2**

| REGISTER ADDRESS = 0x2031 |     |                 |      |     | DESCRIPTION                                                                                                                                     |
|---------------------------|-----|-----------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT                       | PoR | BIT NAME        | TYPE | RES | DESCRIPTION                                                                                                                                     |
| 7                         | 1   | ICC_TX_CH15_HIZ | RW-R | ICC | ICC Data Transmit Channel 15 Hi-Z Control<br>0 = Channel 15 drives data (selected as a destination) or zeros (if not)<br>1 = Channel 15 is Hi-Z |
| 6                         | 1   | ICC_TX_CH14_HIZ | RW-R | ICC | ICC Data Transmit Channel 14 Hi-Z Control<br>0 = Channel 14 drives data (selected as a destination) or zeros (if not)<br>1 = Channel 14 is Hi-Z |
| 5                         | 1   | ICC_TX_CH13_HIZ | RW-R | ICC | ICC Data Transmit Channel 13 Hi-Z Control<br>0 = Channel 13 drives data (selected as a destination) or zeros (if not)<br>1 = Channel 13 is Hi-Z |
| 4                         | 1   | ICC_TX_CH12_HIZ | RW-R | ICC | ICC Data Transmit Channel 12 Hi-Z Control<br>0 = Channel 12 drives data (selected as a destination) or zeros (if not)<br>1 = Channel 12 is Hi-Z |
| 3                         | 1   | ICC_TX_CH11_HIZ | RW-R | ICC | ICC Data Transmit Channel 11 Hi-Z Control<br>0 = Channel 11 drives data (selected as a destination) or zeros (if not)<br>1 = Channel 11 is Hi-Z |
| 2                         | 1   | ICC_TX_CH10_HIZ | RW-R | ICC | ICC Data Transmit Channel 10 Hi-Z Control<br>0 = Channel 10 drives data (selected as a destination) or zeros (if not)<br>1 = Channel 10 is Hi-Z |
| 1                         | 1   | ICC_TX_CH9_HIZ  | RW-R | ICC | ICC Data Transmit Channel 9 Hi-Z Control<br>0 = Channel 9 drives data (selected as a destination) or zeros (if not)<br>1 = Channel 9 is Hi-Z    |
| 0                         | 1   | ICC_TX_CH8_HIZ  | RW-R | ICC | ICC Data Transmit Channel 8 Hi-Z Control<br>0 = Channel 8 drives data (selected as a destination) or zeros (if not)<br>1 = Channel 8 is Hi-Z    |

#### **ICC Transmitter Enable**

|     | I   | REGISTER ADDRESS = 0 | x2035 |     | DESCRIPTION                                                                                                                                  |  |
|-----|-----|----------------------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------|--|
| BIT | PoR | BIT NAME             | TYPE  | RES | DESCRIPTION                                                                                                                                  |  |
| 7   | 0   |                      |       | _   |                                                                                                                                              |  |
| 6   | 0   |                      | _     |     |                                                                                                                                              |  |
| 5   | 0   | RESERVED             |       |     | Unused<br>Returns 0 if read.                                                                                                                 |  |
| 4   | 0   |                      |       |     |                                                                                                                                              |  |
| 3   | 0   |                      |       |     |                                                                                                                                              |  |
| 2   | 0   |                      |       |     |                                                                                                                                              |  |
| 1   | 0   |                      |       |     |                                                                                                                                              |  |
| 0   | 0   | ICC_TX_EN            | RW-R  | ICC | ICC Transmit Control<br>Select whether the ICC pin transmitter is enabled/disabled.<br>0 = ICC transmit disabled<br>1 = ICC transmit enabled |  |

#### Layout and Grounding

Proper layout and grounding are essential for optimum performance. Use at least four PCB layers, and add thermal vias to the ground/power plane close to the device to ensure good thermal performance and high-end output power. Good grounding improves audio performance and prevents switching noise from coupling into the audio signal. Ground the power signals and the analog signals of the IC separately at the system ground plane, to prevent switching interference from corrupting sensitive analog signals. Place the recommended supply decoupling capacitors as close as possible to the IC. The PVDD to PGND connection must be kept short and should have minimum trace length and loop area to ensure optimal performance. Use wide, low-resistance output, supply and ground traces. As load impedance decreases, the current drawn from the device outputs increase. At higher current, the resistance of the output traces decreases the power delivered to the load. For example, if 2W is delivered from the speaker output to a  $4\Omega$  load through a

100m $\Omega$  trace, 49mW is consumed in the trace. If power is delivered through a 10m $\Omega$  trace, only 5mW is consumed in the trace. Wide output, supply, and ground traces also improve the power dissipation of the device. The device is inherently designed for excellent RF immunity. For best performance, add ground fills around all signal traces on the top and bottom PCB planes. It is advisable to follow the layout of the MAX98374 EV kit as closely as possible in the application. Thermal and performance measurements shown in this data sheet were measured with a 6-layer board with 2 signal layers and 4 ground layers. As a result, the EV kit performance is likely better than what can be achieved with a JEDEC standard board.

#### **WLP Applications Information**

For the latest application details on WLP construction, dimensions, tape carrier information, PCB techniques, bump-pad layout, and recommended reflow temperature profile, as well as the latest information on reliability testing results, refer to the <u>Application Note 1891: Wafer-Level</u> Packaging (WLP) and its Applications.

| BUMP  | VALUE    | SIZE | VOLTAGE RATING (V) | DIELECTRIC |
|-------|----------|------|--------------------|------------|
| PVDD  | 10µF     | 0603 | 25                 | X5R        |
| PVDD  | 10µF     | 0603 | 25                 | X5R        |
| PVDD  | 0.1µF    | 0402 | 25                 | X5R        |
| PVDD  | 0.1µF    | 0402 | 25                 | X5R        |
| PVDD  | 220µF    | —    | 35                 | Alum-Elec  |
| VREFC | 10μF+30Ω | 0201 | 12                 | X5R        |
| DVDD  | 1µF      | 0201 | 6.3                | X5R        |

#### **Table 21. Recommended External Components**

See the Typical Application Circuit for component placement.

#### Table 22. Unused Connections

| WLP | FCQFN | NAME                             | CONNECTION                  |
|-----|-------|----------------------------------|-----------------------------|
| E1  | 20    | I.C.                             | Connect to DVDD             |
| A3  | 10    | IRQ                              | Leave unconnected if unused |
| D5  | 3     | DOUT Leave unconnected if unused |                             |
| E4  | 2     | ICC                              | Connect to DGND if unused   |
| B4  | 7     | LRCLK                            | Connect to DGND if unused   |

## **Typical Application Circuit**



## Digital Input Class D Speaker Amplifier with DHT

#### **Revision Identification Number**

The device provides a register containing the device revision identification number. The revision identification

#### **Device Revision Identification Number**

number reflects the current physical hardware version and is updated with any hardware revision (*Device Revision Identification Number*).

|     | RE  | GISTER ADDRESS = 0x | 21FF |     | DESCRIPTION                                                                                        |  |
|-----|-----|---------------------|------|-----|----------------------------------------------------------------------------------------------------|--|
| BIT | PoR | BIT NAME            | TYPE | RES | DESCRIPTION                                                                                        |  |
| 7   | 0   |                     |      |     |                                                                                                    |  |
| 6   | 1   |                     |      |     |                                                                                                    |  |
| 5   | 0   |                     | R -  |     | Device Revision Identification Number<br>Revision of the device. Updated at every device revision. |  |
| 4   | 0   | REV_ID[7:0]         |      |     |                                                                                                    |  |
| 3   | 0   |                     |      | -   |                                                                                                    |  |
| 2   | 0   |                     |      |     |                                                                                                    |  |
| 1   | 1   |                     |      |     |                                                                                                    |  |
| 0   | 1   |                     |      |     |                                                                                                    |  |

#### **Ordering Information**

| PART NUMBER   | TEMP RANGE     | PIN-PACKAGE |
|---------------|----------------|-------------|
| MAX98374EWA+T | -40°C to +85°C | 25 WLP      |
| MAX98374EWA+  | -40°C to +85°C | 25 WLP      |
| MAX98374EFF+T | -40°C to +85°C | 22 FCQFN    |
| MAX98374EFF+  | -40°C to +85°C | 22 FCQFN    |

+Denotes a lead(Pb) free/ROHS compliant package.

T = Tape and reel.

#### **Chip Information**

PROCESS: CMOS

#### **Package Information**

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE<br>TYPE | PACKAGE<br>CODE | OUTLINE<br>NO.   | LAND<br>PATTERN NO.                   |
|-----------------|-----------------|------------------|---------------------------------------|
| 25 WLP          | W252C2-2        | <u>21-100162</u> | Refer to:<br>Application<br>Note 1891 |
| 22 FCQFN        | F223A3F+1       | <u>21-100223</u> | <u>90-100080</u>                      |

## Digital Input Class D Speaker Amplifier with DHT

### **Revision History**

| REVISION | REVISION | DESCRIPTION     | PAGES   |
|----------|----------|-----------------|---------|
| NUMBER   | DATE     |                 | CHANGED |
| 0        | 3/18     | Initial release | —       |

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.



Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов;
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.



#### Как с нами связаться

**Телефон:** 8 (812) 309 58 32 (многоканальный) **Факс:** 8 (812) 320-02-42 **Электронная почта:** <u>org@eplast1.ru</u> **Адрес:** 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.