

# LMK00304 3-GHz 4-Output Differential Clock Buffer/Level Translator

Check for Samples: LMK00304

### **FEATURES**

- 3:1 Input Multiplexer
  - Two Universal Inputs Operate up to 3.1 GHz and Accept LVPECL, LVDS, CML, SSTL, HSTL, HCSL, or Single-Ended Clocks
  - One Crystal Input Accepts a 10 to 40 MHz
     Crystal or Single-Ended Clock
- Two Banks with 2 Differential Outputs Each
  - LVPECL, LVDS, HCSL, or Hi-Z (Selectable)
  - LVPECL Additive Jitter with LMK03806
     Clock Source at 156.25 MHz:
    - 20 fs RMS (10 kHz 1 MHz)
    - 51 fs RMS (12 kHz 20 MHz)
- High PSRR: -65 / -76 dBc (LVPECL/LVDS) at 156.25 MHz
- LVCMOS Output with Synchronous Enable Input
- Pin-Controlled Configuration
- V<sub>CC</sub> Core Supply: 3.3 V ± 5%
- 3 Independent V<sub>CCO</sub> Output Supplies: 3.3 V/2.5 V ± 5%
- Industrial Temperature Range: -40°C to +85°C
- 32-lead WQFN (5 mm x 5 mm)

## TARGET APPLICATIONS

- Clock Distribution and Level Translation for ADCs, DACs, Multi-Gigabit Ethernet, XAUI, Fibre Channel, SATA/SAS, SONET/SDH, CPRI, High-Frequency Backplanes
- Switches, Routers, Line Cards, Timing Cards
- Servers, Computing, PCI Express (PCIe 3.0)
- Remote Radio Units and Baseband Units

### DESCRIPTION

The LMK00304 is a 3-GHz 4-output differential fanout buffer intended for high-frequency, low-jitter clock/data distribution and level translation. The input clock can be selected from two universal inputs or one crystal input. The selected input clock is distributed to two banks of 2 differential outputs and one LVCMOS output. The differential output banks can be mutually configured as LVPECL, LVDS, or HCSL drivers, or disabled. The LVCMOS output has a synchronous enable input for runt-pulse-free operation when enabled or disabled. The LMK00304 operates from a 3.3 V core supply and 3 independent 3.3 V/2.5 V output supplies.

The LMK00304 provides high performance, versatility, and power efficiency, making it ideal for replacing fixed-output buffer devices while increasing timing margin in the system.

### **Functional Block Diagram**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



## **Connection Diagram**



Figure 1. 32-Pin Package RTV0032A Package



## PIN DESCRIPTIONS(1)

| Pin #       | Pin Name(s)                | Type | Description                                                                                                                                                                                                            |
|-------------|----------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DAP         | DAP                        | GND  | Die Attach Pad. Connect to the PCB ground plane for heat dissipation.                                                                                                                                                  |
| 1, 8 17, 24 | GND                        | GND  | Ground                                                                                                                                                                                                                 |
| 2, 5        | V <sub>CCOA</sub>          | PWR  | Power supply for Bank A Output buffers. $V_{CCOA}$ operates from 3.3 V or 2.5 V. The $V_{CCOA}$ pins are internally tied together. Bypass with a 0.1 uF low-ESR capacitor placed very close to each Vcco pin. $^{(2)}$ |
| 3, 4        | CLKoutA0, CLKoutA0*        | 0    | Differential clock output A0. Output type set by CLKout_TYPE pins.                                                                                                                                                     |
| 6, 7        | CLKoutA1, CLKoutA1*        | 0    | Differential clock output A1. Output type set by CLKout_TYPE pins.                                                                                                                                                     |
| 9, 32       | CLKout_TYPE0, CLKout_TYPE1 | I    | Bank A and Bank B output buffer type selection pins (3)                                                                                                                                                                |
| 10, 28      | Vcc                        | PWR  | Power supply for Core and Input Buffer blocks. The Vcc supply operates from 3.3 V. Bypass with a 0.1 uF low-ESR capacitor placed very close to each Vcc pin.                                                           |
| 11          | OSCin                      | ı    | Input for crystal. Can also be driven by a XO, TCXO, or other external single-ended clock.                                                                                                                             |
| 12          | OSCout                     | 0    | Output for crystal. Leave OSCout floating if OSCin is driven by a single-ended clock.                                                                                                                                  |
| 13, 16      | CLKin_SEL0, CLKin_SEL1     | I    | Clock input selection pins (3)                                                                                                                                                                                         |
| 14, 15      | CLKin0, CLKin0*            | I    | Universal clock input 0 (differential/single-ended)                                                                                                                                                                    |
| 18, 19      | CLKoutB1*, CLKoutB1        | 0    | Differential clock output B1. Output type set by CLKout_TYPE pins.                                                                                                                                                     |
| 20, 23      | V <sub>ССОВ</sub>          | PWR  | Power supply for Bank B Output buffers. $V_{CCOB}$ operates from 3.3 V or 2.5 V. The $V_{CCOB}$ pins are internally tied together. Bypass with a 0.1 uF low-ESR capacitor placed very close to each Vcco pin. $^{(2)}$ |
| 21, 22      | CLKoutB0*, CLKoutB0        | 0    | Differential clock output B0. Output type set by CLKout_TYPE pins.                                                                                                                                                     |
| 25          | NC                         | _    | Not connected internally. Pin may be floated, grounded, or otherwise tied to any potential within the Supply Voltage range stated in the Absolute Maximum Ratings.                                                     |
| 26, 27      | CLKin1*, CLKin1            | I    | Universal clock input 1 (differential/single-ended)                                                                                                                                                                    |
| 29          | REFout                     | 0    | LVCMOS reference output. Enable output by pulling REFout_EN pin high.                                                                                                                                                  |
| 30          | V <sub>ccoc</sub>          | PWR  | Power supply for REFout buffer. $V_{CCOC}$ operates from 3.3 V or 2.5 V. Bypass with a 0.1 uF low-ESR capacitor placed very close to each Vcco pin. $^{(2)}$                                                           |
| 31          | REFout_EN                  | I    | REFout enable input. Enable signal is internally synchronized to selected clock input. (3)                                                                                                                             |

<sup>(1)</sup> Any unused output pins should be left floating with minimum copper length (see note in Clock Outputs), or properly terminated if connected to a transmission line, or disabled/Hi-Z if possible. See Clock Outputs for output configuration and Termination and Use of Clock Drivers for output interface and termination techniques.

The output supply voltages or pins ( $V_{CCOA}$ ,  $V_{CCOB}$ , and  $V_{CCOC}$ ) will be called  $V_{CCO}$  in general when no distinction is needed, or when the output supply can be inferred from the output bank/type. CMOS control input with internal pull-down resistor.



## **Functional Description**

The LMK00304 is a 4-output differential clock fanout buffer with low additive jitter that can operate up to 3.1 GHz. It features a 3:1 input multiplexer with an optional crystal oscillator input, two banks of 2 differential outputs with multi-mode buffers (LVPECL, LVDS, HCSL, or Hi-Z), one LVCMOS output, and 3 independent output buffer supplies. The input selection and output buffer modes are controlled via pin strapping. The device is offered in a 32-pin WQFN package and leverages much of the high-speed, low-noise circuit design employed in the LMK04800 family of clock conditioners.

## V<sub>CC</sub> and V<sub>CCO</sub> Power Supplies

The LMK00304 has separate 3.3 V core supply ( $V_{CC}$ ) and 3 independent 3.3 V/2.5 V output power supplies ( $V_{CCOA}$ ,  $V_{CCOB}$ ,  $V_{CCOC}$ ). Output supply operation at 2.5 V enables lower power consumption and output-level compatibility with 2.5 V receiver devices. The output levels for LVPECL ( $V_{OH}$ ,  $V_{OL}$ ) and LVCMOS ( $V_{OH}$ ) are referenced to its respective Vcco supply, while the output levels for LVDS and HCSL are relatively constant over the specified Vcco range. Refer to Power Supply and Thermal Considerations for additional supply related considerations, such as power dissipation, power supply bypassing, and power supply ripple rejection (PSRR).

#### NOTE

Care should be taken to ensure the Vcco voltages do not exceed the Vcc voltage to prevent turning-on the internal ESD protection circuitry.

## **Clock Inputs**

The input clock can be selected from CLKin0/CLKin0\*, CLKin1/CLKin1\*, or OSCin. Clock input selection is controlled using the CLKin\_SEL[1:0] inputs as shown in Table 1. Refer to Driving the Clock Inputs for clock input requirements. When CLKin0 or CLKin1 is selected, the crystal circuit is powered down. When OSCin is selected, the crystal oscillator circuit will start-up and its clock will be distributed to all outputs. Refer to Crystal Interface for more information. Alternatively, OSCin may be driven by a single-ended clock (up to 250 MHz) instead of a crystal.

**Table 1. Input Selection** 

| CLKin_SEL1 | CLKin_SEL0 | Selected Input  |
|------------|------------|-----------------|
| 0          | 0          | CLKin0, CLKin0* |
| 0          | 1          | CLKin1, CLKin1* |
| 1          | X          | OSCin           |

Table 2 shows the output logic state vs. input state when either CLKin0/CLKin0\* or CLKin1/CLKin1\* is selected. When OSCin is selected, the output state will be an inverted copy of the OSCin input state.

Table 2. CLKin Input vs. Output States

| State of<br>Selected CLKin                 | State of<br>Enabled Outputs |
|--------------------------------------------|-----------------------------|
| CLKinX and CLKinX* inputs floating         | Logic low                   |
| CLKinX and CLKinX* inputs shorted together | Logic low                   |
| CLKin logic low                            | Logic low                   |
| CLKin logic high                           | Logic high                  |



#### **Clock Outputs**

The differential output buffer type for both Bank A and B outputs are configured using the CLKout\_TYPE[1:0] as shown in Table 3. For applications where all differential outputs are not needed, any unused output pin should be left floating with a minimum copper length (see note below) to minimize capacitance and potential coupling and reduce power consumption. If all differential outputs are not used, it is recommended to disable (Hi-Z) the banks to reduce power. Refer to Termination and Use of Clock Drivers for more information on output interface and termination techniques.

#### NOTE

For best soldering practices, the minimum trace length for any unused pin should extend to include the pin solder mask. This way during reflow, the solder has the same copper area as connected pins. This allows for good, uniform fillet solder joints helping to keep the IC level during reflow.

**Table 3. Differential Output Buffer Type Selection** 

| CLKout_<br>TYPE1 | CLKout_<br>TYPE0 | CLKoutX Buffer Type<br>(Bank A and B) |
|------------------|------------------|---------------------------------------|
| 0                | 0                | LVPECL                                |
| 0                | 1                | LVDS                                  |
| 1                | 0                | HCSL                                  |
| 1                | 1                | Disabled (Hi-Z)                       |

#### Reference Output

The reference output (REFout) provides a LVCMOS copy of the selected input clock. The LVCMOS output high level is referenced to the Vcco voltage. REFout can be enabled or disabled using the enable input pin, REFout EN, as shown in Table 4.

**Table 4. Reference Output Enable** 

| REFout_EN | REFout State    |
|-----------|-----------------|
| 0         | Disabled (Hi-Z) |
| 1         | Enabled         |

The REFout\_EN input is internally synchronized with the selected input clock by the SYNC block. This synchronizing function prevents glitches and runt pulses from occurring on the REFout clock when enabled or disabled. REFout will be enabled within 3 cycles (t<sub>EN</sub>) of the input clock after REFout\_EN is toggled high. REFout will be disabled within 3 cycles (t<sub>DIS</sub>) of the input clock after REFout\_EN is toggled low.

When REFout is disabled, the use of a resistive loading can be used to set the output to a predetermined level. For example, if REFout is configured with a 1  $k\Omega$  load to ground, then the output will be pulled to low when disabled.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## Absolute Maximum Ratings (1)(2)(3)

| Parameter                     | Symbol                             | Ratings                         | Units |
|-------------------------------|------------------------------------|---------------------------------|-------|
| Supply Voltages               | V <sub>CC</sub> , V <sub>CCO</sub> | -0.3 to 3.6                     | V     |
| Input Voltage                 | V <sub>IN</sub>                    | -0.3 to (V <sub>CC</sub> + 0.3) | V     |
| Storage Temperature Range     | T <sub>STG</sub>                   | -65 to +150                     | °C    |
| Lead Temperature (solder 4 s) | $T_L$                              | +260                            | °C    |
| Junction Temperature          | $T_J$                              | +150                            | °C    |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see Electrical Characteristics. The ensured specifications apply only to the test conditions listed.
- (2) This device is a high-performance integrated circuit with an ESD rating up to 2 kV Human Body Model, up to 150 V Machine Model, and up to 750 V Charged Device Model and is ESD sensitive. Handling and assembly of this device should only be done at ESD-free workstations.
- (3) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

## **Recommended Operating Conditions**

| Parameter                          | Symbol           | Min                  | Тур        | Max                  | Units |
|------------------------------------|------------------|----------------------|------------|----------------------|-------|
| Ambient Temperature Range          | T <sub>A</sub>   | -40                  | 25         | 85                   | °C    |
| Junction Temperature               | TJ               |                      |            | 125                  | °C    |
| Core Supply Voltage Range          | V <sub>CC</sub>  | 3.15                 | 3.3        | 3.45                 | V     |
| Output Supply Voltage Range (1)(2) | V <sub>cco</sub> | 3.3 – 5%<br>2.5 – 5% | 3.3<br>2.5 | 3.3 + 5%<br>2.5 + 5% | V     |

<sup>(1)</sup> The output supply voltages or pins (V<sub>CCOA</sub>, V<sub>CCOB</sub>, and V<sub>CCOC</sub>) will be called V<sub>CCO</sub> in general when no distinction is needed, or when the output supply can be inferred from the output bank/type.

### **Package Thermal Resistance**

| Package          | $\theta_{JA}$ | θ <sub>JC (DAP)</sub> |
|------------------|---------------|-----------------------|
| 32-Lead WQFN (1) | 38.1 °C/W     | 7.2 °C/W              |

<sup>(1)</sup> Specification assumes 5 thermal vias connect the die attach pad (DAP) to the embedded copper plane on the 4-layer JEDEC board. These vias play a key role in improving the thermal performance of the package. It is recommended that the maximum number of vias be used in the board layout.

<sup>(2)</sup> Vcco for any output bank should be less than or equal to Vcc (Vcco ≤ Vcc).



### **Electrical Characteristics**

Unless otherwise specified:  $Vcc = 3.3 \text{ V} \pm 5\%$ ,  $Vcco = 3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ ,  $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , CLKin driven differentially, input slew rate  $\geq 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V,  $V_{C} = 25 \text{ °C}$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) (2)

| Symbol                | Parameter                                                   | Condi                                                     | itions                                                                                       | Min  | Тур | Max  | Units |
|-----------------------|-------------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------|------|-----|------|-------|
|                       |                                                             | Current Consum                                            | ption <sup>(3)</sup>                                                                         |      |     |      |       |
|                       | Core Supply Current,                                        | CLKinX :                                                  | selected                                                                                     |      | 8.5 | 10.5 | mA    |
| I <sub>CC_CORE</sub>  | All Outputs Disabled                                        | OSCin s                                                   | selected                                                                                     |      | 10  | 13.5 | mA    |
| I <sub>CC_PECL</sub>  | Additive Core Supply Current, LVPECL Banks Enabled          |                                                           |                                                                                              |      | 38  | 48   | mA    |
| I <sub>CC_LVDS</sub>  | Additive Core Supply Current,<br>LVDS Banks Enabled         |                                                           |                                                                                              |      | 43  | 52   | mA    |
| I <sub>CC_HCSL</sub>  | Additive Core Supply Current,<br>HCSL Banks Enabled         |                                                           |                                                                                              |      | 50  | 58.5 | mA    |
| I <sub>CC_CMOS</sub>  | Additive Core Supply Current,<br>LVCMOS Output Enabled      |                                                           |                                                                                              |      | 3.5 | 5.5  | mA    |
| I <sub>CCO_PECL</sub> | Additive Output Supply Current,<br>LVPECL Banks Enabled     | Includes Output Bank E for both $R_T = 50 \Omega$ to Vcco | banks,                                                                                       |      | 135 | 163  | mA    |
| I <sub>CCO_LVDS</sub> | Additive Output Supply Current,<br>LVDS Banks Enabled       |                                                           |                                                                                              |      | 25  | 34.5 | mA    |
| I <sub>CCO_HCSL</sub> | Additive Output Supply Current,<br>HCSL Banks Enabled       |                                                           | Includes Output Bank Bias and Load Currents for both banks, $R_T = 50 \Omega$ on all outputs |      | 65  | 81.5 | mA    |
|                       | Additive Output Supply Current,                             | 200 MHz,                                                  | Vcco = 3.3 V ± 5%                                                                            |      | 9   | 10   | mA    |
| I <sub>CCO_CMOS</sub> | LVCMOS Output Enabled                                       | $C_L = 5 pF$                                              | $Vcco = 2.5 V \pm 5\%$                                                                       |      | 7   | 8    | mA    |
|                       | I                                                           | Power Supply Ripple Re                                    | jection (PSRR)                                                                               | •    | •   |      | •     |
|                       | Ripple-Induced                                              |                                                           | 156.25 MHz                                                                                   |      | -65 |      |       |
| PSRR <sub>PECL</sub>  | Phase Spur Level <sup>(4)</sup> Differential LVPECL Output  |                                                           | 312.5 MHz                                                                                    |      | -63 |      | dBc   |
|                       | Ripple-Induced                                              | 100 kHz, 100 mVpp                                         | 156.25 MHz                                                                                   |      | -76 |      |       |
| PSRR <sub>LVDS</sub>  | Phase Spur Level <sup>(4)</sup> Differential LVDS Output    | Ripple Injected on Vcco, Vcco = 2.5 V                     | 312.5 MHz                                                                                    |      | -74 |      | dBc   |
|                       | Ripple-Induced                                              |                                                           | 156.25 MHz                                                                                   |      | -72 |      |       |
| PSRR <sub>HCSL</sub>  | Phase Spur Level <sup>(4)</sup><br>Differential HCSL Output |                                                           | 312.5 MHz                                                                                    |      | -63 |      | dBc   |
|                       | CMOS Contro                                                 | I Inputs (CLKin_SELn, C                                   | LKout_TYPEn, REFout                                                                          | _EN) |     |      |       |
| $V_{IH}$              | High-Level Input Voltage                                    |                                                           |                                                                                              | 1.6  |     | Vcc  | V     |
| $V_{IL}$              | Low-Level Input Voltage                                     |                                                           |                                                                                              | GND  |     | 0.4  | V     |
| I <sub>IH</sub>       | High-Level Input Current                                    | V <sub>IH</sub> = Vcc, Internal                           | pull-down resistor                                                                           |      |     | 50   | μΑ    |
| $I_{\rm IL}$          | Low-Level Input Current                                     | $V_{IL} = 0 V$ , Internal                                 | pull-down resistor                                                                           | -5   | 0.1 |      | μΑ    |

<sup>(1)</sup> The output supply voltages or pins (V<sub>CCOA</sub>, V<sub>CCOB</sub>, and V<sub>CCOC</sub>) will be called V<sub>CCO</sub> in general when no distinction is needed, or when the output supply can be inferred from the output bank/type.

<sup>(2)</sup> The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.

<sup>(3)</sup> See Power Supply and Thermal Considerations for more information on current consumption and power dissipation calculations.

<sup>(4)</sup> Power supply ripple rejection, or PSRR, is defined as the single-sideband phase spur level (in dBc) modulated onto the clock output when a single-tone sinusoidal signal (ripple) is injected onto the Vcco supply. Assuming no amplitude modulation effects and small index modulation, the peak-to-peak deterministic jitter (DJ) can be calculated using the measured single-sideband phase spur level (PSRR) as follows: DJ (ps pk-pk) = [ (2 \* 10<sup>(PSRR / 20)</sup>) / (π \* f<sub>CLK</sub>) ] \* 1E12



Unless otherwise specified:  $Vcc = 3.3 \text{ V} \pm 5\%$ ,  $Vcco = 3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ ,  $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , CLKin driven differentially, input slew rate  $\geq 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V,  $T_A = 25 \text{ °C}$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) (2)

| Symbol             | Parameter                                          | Cond                                                                                                                                             | itions                                              | Min  | Тур | Max       | Units |
|--------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------|-----|-----------|-------|
|                    | Cloc                                               | k Inputs (CLKin0/CLKin                                                                                                                           | 0*, CLKin1/CLKin1*)                                 |      |     |           |       |
| f <sub>CLKin</sub> | Input Frequency Range <sup>(5)</sup>               | Functional up to 3.1 GHz Output frequency range and timing specified per output type (refer to LVPECL, LVDS, HCSL, LVCMOS output specifications) |                                                     | DC   |     | 3.1       | GHz   |
| $V_{IHD}$          | Differential Input High Voltage                    |                                                                                                                                                  |                                                     |      |     | Vcc       | V     |
| $V_{ILD}$          | Differential Input Low Voltage                     | CI Kin driver                                                                                                                                    | differentially                                      | GND  |     |           | V     |
| $V_{\text{ID}}$    | Differential Input Voltage Swing                   | ,                                                                                                                                                |                                                     | 0.15 |     | 1.3       | ٧     |
|                    |                                                    | V <sub>ID</sub> = 1                                                                                                                              | 150 mV                                              | 0.25 |     | Vcc - 1.2 |       |
| $V_{CMD}$          | Differential Input Common Mode Voltage             | V <sub>ID</sub> = 3                                                                                                                              | 350 mV                                              | 0.25 |     | Vcc - 1.1 | V     |
|                    | Common wode voltage                                | V <sub>ID</sub> = 8                                                                                                                              | 300 mV                                              | 0.25 |     | Vcc - 0.9 |       |
| $V_{IH}$           | Single-Ended Input<br>High Voltage                 |                                                                                                                                                  |                                                     |      |     | Vcc       | V     |
| V <sub>IL</sub>    | Single-Ended Input<br>Low Voltage                  | CLKinX driven single-ended (AC or DC coupled), CLKinX* AC coupled to GND or externally biased within V <sub>CM</sub> range                       |                                                     | GND  |     |           | V     |
| $V_{I\_SE}$        | Single-Ended Input<br>Voltage Swing <sup>(7)</sup> |                                                                                                                                                  |                                                     | 0.3  |     | 2         |       |
| $V_{CM}$           | Single-Ended Input<br>Common Mode Voltage          |                                                                                                                                                  |                                                     | 0.25 |     | Vcc - 1.2 | V     |
|                    |                                                    |                                                                                                                                                  | f <sub>CLKin0</sub> = 100 MHz                       |      | -84 |           |       |
| ISO                | Mux Isolation,                                     | f <sub>OFFSET</sub> > 50 kHz,                                                                                                                    | f <sub>CLKin0</sub> = 200 MHz                       |      | -82 |           | dBc   |
| ISO <sub>MUX</sub> | CLKin0 to CLKin1                                   | $P_{CLKinX} = 0 dBm$                                                                                                                             | f <sub>CLKin0</sub> = 500 MHz                       |      | -71 |           | ubc   |
|                    | f <sub>CLKin0</sub> = 1000 MHz                     |                                                                                                                                                  | -65                                                 |      |     |           |       |
|                    |                                                    | Crystal Interface (OS                                                                                                                            | Cin, OSCout)                                        |      |     |           |       |
| $F_{CLK}$          | External Clock<br>Frequency Range <sup>(5)</sup>   | OSCin driven single-ended,<br>OSCout floating                                                                                                    |                                                     |      |     | 250       | MHz   |
| F <sub>XTAL</sub>  | Crystal Frequency Range                            | ESR ≤ 200 Ω                                                                                                                                      | mode crystal<br>(10 to 30 MHz)<br>30 to 40 MHz) (8) | 10   |     | 40        | MHz   |
| C <sub>IN</sub>    | OSCin Input Capacitance                            |                                                                                                                                                  |                                                     |      | 1   |           | pF    |

<sup>(5)</sup> Specification is ensured by characterization and is not tested in production.

<sup>(6)</sup> See Differential Voltage Measurement Terminology for definition of V<sub>ID</sub> and V<sub>OD</sub> voltages.

<sup>(7)</sup> Parameter is specified by design, not tested in production.

<sup>(8)</sup> The ESR requirements stated must be met to ensure that the oscillator circuitry has no startup issues. However, lower ESR values for the crystal may be necessary to stay below the maximum power dissipation (drive level) specification of the crystal. Refer to Crystal Interface for crystal drive level considerations.



Unless otherwise specified:  $Vcc = 3.3 \text{ V} \pm 5\%$ ,  $Vcco = 3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ ,  $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , CLKin driven differentially, input slew rate  $\geq 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V,  $T_A = 25 \text{ °C}$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) (2)

| Symbol                  | Parameter                                                                       | Cond                                                                                                                                                                           | litions                                                                      | Min           | Тур            | Max           | Units  |
|-------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------|----------------|---------------|--------|
|                         | LVPECL Outp                                                                     | outs (CLKoutAn/CLKou                                                                                                                                                           | tAn*, CLKoutBn/CLKout                                                        | Bn*)          |                |               |        |
| f                       | Maximum Output Frequency                                                        | $V_{OD} \ge 600 \text{ mV},$ $R_1 = 100 \Omega$                                                                                                                                | Vcco = $3.3 \text{ V} \pm 5\%$ ,<br>R <sub>T</sub> = $160 \Omega$ to GND     | 1.0           | 1.2            |               | GHz    |
| f <sub>CLKout_</sub> FS | Full V <sub>OD</sub> Swing (9)(10)                                              | differential                                                                                                                                                                   | Vcco = 2.5 V $\pm$ 5%,<br>R <sub>T</sub> = 91 $\Omega$ to GND                | 0.75          | 1.0            |               | GHZ    |
| f                       | Maximum Output Frequency                                                        | V <sub>OD</sub> ≥ 400 mV,                                                                                                                                                      | Vcco = $3.3 \text{ V} \pm 5\%$ ,<br>R <sub>T</sub> = $160 \Omega$ to GND     | 1.5           | 3.1            |               | GHz    |
| f <sub>CLKout_</sub> RS | Reduced V <sub>OD</sub> Swing '(9)(10)'                                         | $R_L = 100 \Omega$ differential                                                                                                                                                | Vcco = 2.5 V $\pm$ 5%,<br>R <sub>T</sub> = 91 $\Omega$ to GND                | 1.5           | 2.3            |               | GHZ    |
|                         |                                                                                 | Vcco = 3.3 V,                                                                                                                                                                  | CLKin: 100 MHz,<br>Slew rate ≥ 3 V/ns                                        |               | 59             |               |        |
| Jitter <sub>ADD</sub>   | Additive RMS Jitter<br>Integration Bandwidth<br>1 MHz to 20 MHz <sup>(11)</sup> | $R_T = 160 \Omega \text{ to GND},$<br>$R_L = 100 \Omega$                                                                                                                       | CLKin: 156.25 MHz,<br>Slew rate ≥ 2.7 V/ns                                   |               | 64             |               | fs     |
|                         | 1 1011 12 10 20 1011 12                                                         | differential                                                                                                                                                                   | CLKin: 625 MHz,<br>Slew rate ≥ 3 V/ns                                        |               | 30             |               |        |
|                         | Additive RMS Jitter with LVPECL                                                 | $\begin{array}{c} \text{Vcco} = 3.3 \text{ V}, \\ \text{R}_{\text{T}} = 160 \ \Omega \text{ to GND}, \\ \text{R}_{\text{L}} = 100 \ \Omega \\ \text{differential} \end{array}$ | CLKin: 156.25 MHz,<br>J <sub>SOURCE</sub> = 190 fs RMS<br>(10 kHz to 1 MHz)  |               | 20             |               |        |
| Jitter <sub>ADD</sub>   | clock source from LMK03806                                                      |                                                                                                                                                                                | CLKin: 156.25 MHz,<br>J <sub>SOURCE</sub> = 195 fs RMS<br>(12 kHz to 20 MHz) |               | 51             |               | fs     |
|                         |                                                                                 | Vcco = 3.3 V,                                                                                                                                                                  | CLKin: 100 MHz,<br>Slew rate ≥ 3 V/ns                                        |               | -162.5         |               |        |
| Noise Floor             | Noise Floor $f_{OFFSET} \ge 10 \text{ MHz}^{(13)(14)}$                          | $R_T = 160 \Omega \text{ to GND},$<br>$R_L = 100 \Omega$                                                                                                                       | CLKin: 156.25 MHz,<br>Slew rate ≥ 2.7 V/ns                                   |               | -158.1         |               | dBc/Hz |
|                         |                                                                                 | differential                                                                                                                                                                   | CLKin: 625 MHz,<br>Slew rate ≥ 3 V/ns                                        |               | -154.4         |               |        |
| DUTY                    | Duty Cycle (9)                                                                  | 50% input cl                                                                                                                                                                   | ock duty cycle                                                               | 45            |                | 55            | %      |
| $V_{OH}$                | Output High Voltage                                                             | T 05.00 5.                                                                                                                                                                     |                                                                              | Vcco -<br>1.2 | Vcco -<br>0.9  | Vcco -<br>0.7 | V      |
| $V_{OL}$                | Output Low Voltage                                                              | $T_A$ = 25 °C, DC Measurement,<br>$R_T$ = 50 $\Omega$ to Vcco - 2 V                                                                                                            |                                                                              | Vcco -<br>2.0 | Vcco -<br>1.75 | Vcco -<br>1.5 | V      |
| $V_{OD}$                | Output Voltage Swing (15)                                                       |                                                                                                                                                                                |                                                                              | 600           | 830            | 1000          | mV     |
| $t_R$                   | Output Rise Time<br>20% to 80% (16)                                             | up to 10 in. with 50-Ω o                                                                                                                                                       | niform transmission line haracteristic impedance,                            |               | 175            | 300           | ps     |
| $t_F$                   | Output Fall Time 80% to 20% (16)                                                | $R_L = 100 \Omega \text{ diffe}$                                                                                                                                               | erential C <sub>L</sub> ≤ 5 pF                                               |               | 175            | 300           | ps     |

- (9) Specification is ensured by characterization and is not tested in production.
- (10) See Typical Performance Characteristics for output operation over frequency.
- (11) For the 100 MHz and 156.25 MHz clock input conditions, Additive RMS Jitter (J<sub>ADD</sub>) is calculated using Method #1: J<sub>ADD</sub> = SQRT(J<sub>OUT</sub><sup>2</sup> J<sub>SOURCE</sub><sup>2</sup>), where J<sub>OUT</sub> is the total RMS jitter measured at the output driver and J<sub>SOURCE</sub> is the RMS jitter of the clock source applied to CLKin. For the 625 MHz clock input condition, Additive RMS Jitter is approximated using Method #2: J<sub>ADD</sub> = SQRT(2\*10<sup>dBc/10</sup>) / (2\*π\*f<sub>CLK</sub>), where dBc is the phase noise power of the Output Noise Floor integrated from 1 to 20 MHz bandwidth. The phase noise power can be calculated as: dBc = Noise Floor + 10\*log<sub>10</sub>(20 MHz 1 MHz). The additive RMS jitter was approximated for 625 MHz using Method #2 because the RMS jitter of the clock source was not sufficiently low enough to allow practical use of Method #1. Refer to the "Noise Floor vs. CLKin Slew Rate" and "RMS Jitter vs. CLKin Slew Rate" plots in Typical Performance Characteristics.
- (12) 156.25 MHz LVPECL clock source from LMK03806 with 20 MHz crystal reference (crystal part number: ECS-200-20-30BU-DU).

  J<sub>SOURCE</sub> = 190 fs RMS (10 kHz to 1 MHz) and 195 fs RMS (12 kHz to 20 MHz). Refer to the LMK03806 datasheet for more information.
- (13) The noise floor of the output buffer is measured as the far-out phase noise of the buffer. Typically this offset is ≥ 10 MHz, but for lower frequencies this measurement offset can be as low as 5 MHz due to measurement equipment limitations.
- (14) Phase noise floor will degrade as the clock input slew rate is reduced. Compared to a single-ended clock, a differential clock input (LVPECL, LVDS) will be less susceptible to degradation in noise floor at lower slew rates due to its common mode noise rejection. However, it is recommended to use the highest possible input slew rate for differential clocks to achieve optimal noise floor performance at the device outputs.

Product Folder Links: LMK00304

- (15) See Differential Voltage Measurement Terminology for definition of  $V_{\text{ID}}$  and  $V_{\text{OD}}$  voltages.
- (16) Parameter is specified by design, not tested in production.



Unless otherwise specified: Vcc = 3.3 V  $\pm$  5%, Vcco = 3.3 V  $\pm$  5%, 2.5 V  $\pm$  5%, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, CLKin driven differentially, input slew rate ≥ 3 V/ns. Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V, T<sub>A</sub> = 25 °C, and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) (2)

| Symbol                             | Parameter                                                                       | Cond                                                                 | litions                                    | Min   | Тур    | Max   | Units  |
|------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------|-------|--------|-------|--------|
|                                    | LVDS Outpu                                                                      | its (CLKoutAn/CLKoutA                                                | An*, CLKoutBn/CLKoutB                      | n*)   | 1      |       |        |
| f <sub>CLKout_FS</sub>             | Maximum Output Frequency<br>Full V <sub>OD</sub> Swing <sup>(17)(18)</sup>      | $V_{OD} \ge 250 \text{ mV},$ $R_L = 100 \Omega \text{ differential}$ |                                            | 1.0   | 1.6    |       | GHz    |
| f <sub>CLKout_RS</sub>             | Maximum Output Frequency Reduced V <sub>OD</sub> Swing (17)(18)                 |                                                                      | 200 mV,<br>Ω differential                  | 1.5   | 2.1    |       | GHz    |
|                                    |                                                                                 |                                                                      | CLKin: 100 MHz,<br>Slew rate ≥ 3 V/ns      |       | 89     |       |        |
| Jitter <sub>ADD</sub>              | Additive RMS Jitter<br>Integration Bandwidth<br>1 MHz to 20 MHz <sup>(19)</sup> | Vcco = $3.3 \text{ V}$ ,<br>$R_L = 100 \Omega$<br>differential       | CLKin: 156.25 MHz,<br>Slew rate ≥ 2.7 V/ns |       | 77     |       | fs     |
|                                    | T WITE TO SO WITE V                                                             | umerential                                                           | CLKin: 625 MHz,<br>Slew rate ≥ 3 V/ns      |       | 37     |       |        |
|                                    |                                                                                 |                                                                      | CLKin: 100 MHz,<br>Slew rate ≥ 3 V/ns      |       | -159.5 |       |        |
| Noise Floor                        | Noise Floor<br>f <sub>OFFSET</sub> ≥ 10 MHz <sup>(20)(21)</sup>                 | P. = 100 O                                                           | CLKin: 156.25 MHz,<br>Slew rate ≥ 2.7 V/ns |       | -157.0 |       | dBc/Hz |
|                                    |                                                                                 |                                                                      | CLKin: 625 MHz,<br>Slew rate ≥ 3 V/ns      |       | -152.7 |       |        |
| DUTY                               | Duty Cycle (17)                                                                 | 50% input clo                                                        | ock duty cycle                             | 45    |        | 55    | %      |
| V <sub>OD</sub>                    | Output Voltage Swing (22)                                                       |                                                                      |                                            | 250   | 400    | 450   | mV     |
| $\Delta V_{OD}$                    | Change in Magnitude of V <sub>OD</sub> for Complementary Output States          | $T_A =$                                                              | 25 °C,                                     | -50   |        | 50    | mV     |
| Vos                                | Output Offset Voltage                                                           |                                                                      | surement,<br>Ω differential                | 1.125 | 1.25   | 1.375 | V      |
| $\Delta V_{OS}$                    | Change in Magnitude of V <sub>OS</sub> for Complementary Output States          | _                                                                    |                                            | -35   |        | 35    | mV     |
| I <sub>SA</sub><br>I <sub>SB</sub> | Output Short Circuit Current<br>Single Ended                                    | T <sub>A</sub> = 25 °C,<br>Single ended outputs shorted to GND       |                                            | -24   |        | 24    | mA     |
| I <sub>SAB</sub>                   | Output Short Circuit Current<br>Differential                                    | Complementary outputs tied together                                  |                                            | -12   |        | 12    | mA     |
| t <sub>R</sub>                     | Output Rise Time<br>20% to 80% (23)                                             |                                                                      | ion line up to 10 in. teristic impedance,  |       | 175    | 300   | ps     |
| t <sub>F</sub>                     | Output Fall Time<br>80% to 20% (23)                                             |                                                                      | Ω differential<br>5 pF                     |       | 175    | 300   | ps     |

- (17) Specification is ensured by characterization and is not tested in production.
- (18) See Typical Performance Characteristics for output operation over frequency.
- (19) For the 100 MHz and 156.25 MHz clock input conditions, Additive RMS Jitter (J<sub>ADD</sub>) is calculated using Method #1: J<sub>ADD</sub> = SQRT(J<sub>OUT</sub><sup>2</sup> -  $J_{SOURCE}^2$ ), where  $J_{OUT}$  is the total RMS jitter measured at the output driver and  $J_{SOURCE}$  is the RMS jitter of the clock source applied to CLKin. For the 625 MHz clock input condition, Additive RMS Jitter is approximated using Method #2:  $J_{ADD} = SQRT(2*10^{dBc/10})$  / (2\*π\*f<sub>CLK</sub>), where dBc is the phase noise power of the Output Noise Floor integrated from 1 to 20 MHz bandwidth. The phase noise power can be calculated as: dBc = Noise Floor + 10\*log<sub>10</sub>(20 MHz - 1 MHz). The additive RMS jitter was approximated for 625 MHz using Method #2 because the RMS jitter of the clock source was not sufficiently low enough to allow practical use of Method #1. Refer to the "Noise Floor vs. CLKin Slew Rate" and "RMS Jitter vs. CLKin Slew Rate" plots in Typical Performance Characteristics.
- (20) The noise floor of the output buffer is measured as the far-out phase noise of the buffer. Typically this offset is ≥ 10 MHz, but for lower frequencies this measurement offset can be as low as 5 MHz due to measurement equipment limitations.
- (21) Phase noise floor will degrade as the clock input slew rate is reduced. Compared to a single-ended clock, a differential clock input (LVPECL, LVDS) will be less susceptible to degradation in noise floor at lower slew rates due to its common mode noise rejection. However, it is recommended to use the highest possible input slew rate for differential clocks to achieve optimal noise floor performance at the device outputs.

Product Folder Links: LMK00304

- (22) See Differential Voltage Measurement Terminology for definition of V<sub>ID</sub> and V<sub>OD</sub> voltages.
- (23) Parameter is specified by design, not tested in production.



Unless otherwise specified: Vcc = 3.3 V  $\pm$  5%, Vcco = 3.3 V  $\pm$  5%, 2.5 V  $\pm$  5%, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, CLKin driven differentially, input slew rate ≥ 3 V/ns. Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V, T<sub>A</sub> = 25 °C, and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) (2)

| Symbol                                                | Parameter                                                       | Min                                                      | Тур                                        | Max  | Units  |      |             |  |  |  |  |
|-------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------|------|--------|------|-------------|--|--|--|--|
| HCSL Outputs (CLKoutAn/CLKoutAn*, CLKoutBn/CLKoutBn*) |                                                                 |                                                          |                                            |      |        |      |             |  |  |  |  |
| f <sub>CLKout</sub>                                   | Output Frequency Range (24)                                     | $R_L = 50 \Omega$ to $\Omega$                            | GND, C <sub>L</sub> ≤ 5 pF                 | DC   |        | 400  | MHz         |  |  |  |  |
| Jitter <sub>ADD_PCle</sub>                            | Additive RMS Phase Jitter for PCIe 3.0 (24)                     | PCIe Gen 3,<br>PLL BW = 2-5 MHz,<br>CDR = 10 MHz         | CLKin: 100 MHz,<br>Slew rate ≥ 0.6 V/ns    |      | 0.03   | 0.15 | ps          |  |  |  |  |
| littor                                                | Additive RMS Jitter                                             | Vcco = 3.3 V,                                            | CLKin: 100 MHz,<br>Slew rate ≥ 3 V/ns      |      | 77     |      | fs          |  |  |  |  |
| Jitter <sub>ADD</sub>                                 | Integration Bandwidth<br>1 MHz to 20 MHz <sup>(25)</sup>        | $R_T = 50 \Omega$ to GND                                 | CLKin: 156.25 MHz,<br>Slew rate ≥ 2.7 V/ns |      | 86     |      | IS          |  |  |  |  |
|                                                       | Noise Floor<br>f <sub>OFFSET</sub> ≥ 10 MHz <sup>(26)(27)</sup> | Vcco = 3.3 V,                                            | CLKin: 100 MHz,<br>Slew rate ≥ 3 V/ns      |      | -161.3 |      | -ID - /I I- |  |  |  |  |
| Noise Floor                                           |                                                                 | $R_T = 50 \Omega$ to GND                                 | CLKin: 156.25 MHz,<br>Slew rate ≥ 2.7 V/ns |      | -156.3 |      | dBc/Hz      |  |  |  |  |
| DUTY                                                  | Duty Cycle (24)                                                 | 50% input clo                                            | ock duty cycle                             | 45   |        | 55   | %           |  |  |  |  |
| $V_{OH}$                                              | Output High Voltage                                             | T <sub>A</sub> = 25 °C, DC                               | Measurement,                               | 520  | 810    | 920  | mV          |  |  |  |  |
| V <sub>OL</sub>                                       | Output Low Voltage                                              |                                                          | Ω to GND                                   | -150 | 0.5    | 150  | mV          |  |  |  |  |
| $V_{CROSS}$                                           | Absolute Crossing Voltage (24)(28)                              | $R_L = 50 \Omega \text{ to GND},$ $C_L \le 5 \text{ pF}$ |                                            | 250  | 350    | 460  | mV          |  |  |  |  |
| $\Delta V_{CROSS}$                                    | Total Variation of V <sub>CROSS</sub> (24)(28)                  |                                                          |                                            |      |        | 140  | mV          |  |  |  |  |
| t <sub>R</sub>                                        | Output Rise Time 20% to 80% (28)(29)                            | 250 MHz, Unifrom tr<br>10 in. with 50-Ω char             |                                            | 300  | 500    | ps   |             |  |  |  |  |
| t <sub>F</sub>                                        | Output Fall Time<br>80% to 20% <sup>(28) (29)</sup>             | $R_{L} = 50  \Omega$ $C_{L} \le 0$                       |                                            | 300  | 500    | ps   |             |  |  |  |  |

- (24) Specification is ensured by characterization and is not tested in production.
- (25) For the 100 MHz and 156.25 MHz clock input conditions, Additive RMS Jitter (J<sub>ADD</sub>) is calculated using Method #1: J<sub>ADD</sub> = SQRT(J<sub>OUT</sub><sup>2</sup> - J<sub>SOURCE</sub><sup>2</sup>), where J<sub>OUT</sub> is the total RMS jitter measured at the output driver and J<sub>SOURCE</sub> is the RMS jitter of the clock source applied to CLKin. For the 625 MHz clock input condition, Additive RMS Jitter is approximated using Method #2: J<sub>ADD</sub> = SQRT(2\*10<sup>dBc/10</sup>) / (2\*π\*f<sub>CLK</sub>), where dBc is the phase noise power of the Output Noise Floor integrated from 1 to 20 MHz bandwidth. The phase noise power can be calculated as: dBc = Noise Floor + 10\*log<sub>10</sub>(20 MHz - 1 MHz). The additive RMS jitter was approximated for 625 MHz using Method #2 because the RMS jitter of the clock source was not sufficiently low enough to allow practical use of Method #1. Refer to the "Noise Floor vs. CLKin Slew Rate" and "RMS Jitter vs. CLKin Slew Rate" plots in Typical Performance Characteristics.

  (26) The noise floor of the output buffer is measured as the far-out phase noise of the buffer. Typically this offset is ≥ 10 MHz, but for lower
- frequencies this measurement offset can be as low as 5 MHz due to measurement equipment limitations.
- (27) Phase noise floor will degrade as the clock input slew rate is reduced. Compared to a single-ended clock, a differential clock input (LVPECL, LVDS) will be less susceptible to degradation in noise floor at lower slew rates due to its common mode noise rejection. However, it is recommended to use the highest possible input slew rate for differential clocks to achieve optimal noise floor performance at the device outputs.
- (28) AC timing parameters for HCSL or CMOS are dependent on output capacitive loading.
- (29) Parameter is specified by design, not tested in production.



Unless otherwise specified:  $Vcc = 3.3 \text{ V} \pm 5\%$ ,  $Vcco = 3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ ,  $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , CLKin driven differentially, input slew rate  $\geq 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V,  $T_A = 25 \text{ °C}$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) (2)

| Symbol                | Parameter Conditions                                                            |                                                                                                                                      | ditions       | Min       | Тур    | Max | Units  |  |  |  |
|-----------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------|--------|-----|--------|--|--|--|
|                       | LVCMOS Output (REFout)                                                          |                                                                                                                                      |               |           |        |     |        |  |  |  |
| f <sub>CLKout</sub>   | Output Frequency Range (30)                                                     | C <sub>L</sub> ≤                                                                                                                     | ≤ 5 pF        | DC        |        | 250 | MHz    |  |  |  |
| Jitter <sub>ADD</sub> | Additive RMS Jitter<br>Integration Bandwidth<br>1 MHz to 20 MHz <sup>(31)</sup> | Vcco = 3.3  V, 100 MHz, Input Slew rate ≥ 3 V/ns                                                                                     |               |           | 95     |     | fs     |  |  |  |
| Noise Floor           | Noise Floor $f_{OFFSET} \ge 10 \text{ MHz}^{(32)(33)}$                          | $Vcco = 3.3 \text{ V},$ $C_L \le 5 \text{ pF}$                                                                                       |               |           | -159.3 |     | dBc/Hz |  |  |  |
| DUTY                  | Duty Cycle (30)                                                                 | 50% input clock duty cycle                                                                                                           |               | 45        |        | 55  | %      |  |  |  |
| V <sub>OH</sub>       | Output High Voltage                                                             | 1 m/                                                                                                                                 | Vcco -<br>0.1 |           |        | V   |        |  |  |  |
| V <sub>OL</sub>       | Output Low Voltage                                                              |                                                                                                                                      |               |           |        | 0.1 | V      |  |  |  |
|                       | Output High Current (Source)                                                    |                                                                                                                                      | Vcco = 3.3 V  |           | 28     |     | mA     |  |  |  |
| I <sub>OH</sub>       | Output High Current (Source)                                                    | Vo = Vcco / 2                                                                                                                        | Vcco = 2.5 V  |           | 20     |     | IIIA   |  |  |  |
|                       | Output Low Current (Sink)                                                       | VO = VCCO / 2                                                                                                                        | Vcco = 3.3 V  | = 3.3 V 2 |        |     | A      |  |  |  |
| l <sub>OL</sub>       | Output Low Current (Sink)                                                       |                                                                                                                                      | Vcco = 2.5 V  |           | 20     |     | mA     |  |  |  |
| t <sub>R</sub>        | Output Rise Time 20% to 80% (34)(35)                                            | 250 MHz, Uniform transmission line up to 10 in. with 50- $\Omega$ characteristic impedance, $R_L = 50~\Omega$ to GND, $C_L \le 5~pF$ |               |           | 225    | 400 | ps     |  |  |  |
| t <sub>F</sub>        | Output Fall Time<br>80% to 20% (34)(35)                                         |                                                                                                                                      |               |           | 225    | 400 | ps     |  |  |  |
| t <sub>EN</sub>       | Output Enable Time (36)                                                         | C <sub>L</sub> ≤ 5 pF                                                                                                                |               |           |        | 3   | cycles |  |  |  |
| t <sub>DIS</sub>      | Output Disable Time (36)                                                        |                                                                                                                                      |               |           |        | 3   | cycles |  |  |  |

(30) Specification is ensured by characterization and is not tested in production.

- (31) For the 100 MHz and 156.25 MHz clock input conditions, Additive RMS Jitter (J<sub>ADD</sub>) is calculated using Method #1: J<sub>ADD</sub> = SQRT(J<sub>OUT</sub><sup>2</sup> J<sub>SOURCE</sub><sup>2</sup>), where J<sub>OUT</sub> is the total RMS jitter measured at the output driver and J<sub>SOURCE</sub> is the RMS jitter of the clock source applied to CLKin. For the 625 MHz clock input condition, Additive RMS Jitter is approximated using Method #2: J<sub>ADD</sub> = SQRT(2\*10<sup>dBc/10</sup>) / (2\*π\*f<sub>CLK</sub>), where dBc is the phase noise power of the Output Noise Floor integrated from 1 to 20 MHz bandwidth. The phase noise power can be calculated as: dBc = Noise Floor + 10\*log<sub>10</sub>(20 MHz 1 MHz). The additive RMS jitter was approximated for 625 MHz using Method #2 because the RMS jitter of the clock source was not sufficiently low enough to allow practical use of Method #1. Refer to the "Noise Floor vs. CLKin Slew Rate" and "RMS Jitter vs. CLKin Slew Rate" plots in Typical Performance Characteristics.
- (32) The noise floor of the output buffer is measured as the far-out phase noise of the buffer. Typically this offset is ≥ 10 MHz, but for lower frequencies this measurement offset can be as low as 5 MHz due to measurement equipment limitations.
- (33) Phase noise floor will degrade as the clock input slew rate is reduced. Compared to a single-ended clock, a differential clock input (LVPECL, LVDS) will be less susceptible to degradation in noise floor at lower slew rates due to its common mode noise rejection. However, it is recommended to use the highest possible input slew rate for differential clocks to achieve optimal noise floor performance at the device outputs.
- (34) AC timing parameters for HCSL or CMOS are dependent on output capacitive loading.
- (35) Parameter is specified by design, not tested in production.
- (36) Output Enable Time is the number of input clock cycles it takes for the output to be enabled after REFout\_EN is pulled high. Similarly, Output Disable Time is the number of input clock cycles it takes for the output to be disabled after REFout\_EN is pulled low. The REFout\_EN signal should have an edge transition much faster than that of the input clock period for accurate measurement.



Unless otherwise specified:  $Vcc = 3.3 \text{ V} \pm 5\%$ ,  $Vcco = 3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ ,  $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , CLKin driven differentially, input slew rate  $\geq 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V,  $T_A = 25 \text{ °C}$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) (2)

| Symbol               | Parameter                                                    | Conditions                                                                     |              |      | Тур       | Max  | Units |
|----------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------|--------------|------|-----------|------|-------|
| <u> </u>             |                                                              | Propagation Delay and                                                          | Output Skew  |      |           |      |       |
| t <sub>PD_PECL</sub> | Propagation Delay<br>CLKin-to-LVPECL <sup>(37)</sup>         | $R_T$ = 160 Ω to GND,<br>$R_L$ = 100 Ω differential,<br>$C_L \le 5 \text{ pF}$ |              |      | 360       | 540  | ps    |
| t <sub>PD_LVDS</sub> | Propagation Delay<br>CLKin-to-LVDS <sup>(37)</sup>           | $R_{L} = 100 \Omega$ $C_{L} \le$                                               | 200          | 400  | 600       | ps   |       |
| t <sub>PD_HCSL</sub> | Propagation Delay<br>CLKin-to-HCSL (37)(38)                  | $R_{T} = 50  \Omega$ $C_{L} \le$                                               | 295          | 590  | 885       | ps   |       |
|                      | Propagation Delay                                            | 0 45 -5                                                                        | Vcco = 3.3 V | 900  | 1475 2300 |      |       |
| t <sub>PD_CMOS</sub> | Propagation Delay<br>CLKin-to-LVCMOS (37) (38)               | C <sub>L</sub> ≤ 5 pF                                                          | Vcco = 2.5 V | 1000 | 1550      | 2700 | ps    |
| t <sub>SK(O)</sub>   | Output Skew<br>LVPECL/LVDS/HCSL<br>(38) (39) (40)            | Skew specified between the same buffer type. Lo                                |              | 30   | 50        | ps   |       |
| t <sub>SK(PP)</sub>  | Part-to-Part Output Skew<br>LVPECL/LVDS/HCSL<br>(37)(38)(40) | type are the same a                                                            |              | 80   | 120       | ps   |       |

<sup>(37)</sup> Parameter is specified by design, not tested in production.

<sup>(38)</sup> AC timing parameters for HCSL or CMOS are dependent on output capacitive loading.

<sup>(39)</sup> Specification is ensured by characterization and is not tested in production.

<sup>(40)</sup> Output skew is the propagation delay difference between any two outputs with identical output buffer type and equal loading while operating at the same supply voltage and temperature conditions.



#### **Measurement Definitions**

### **Differential Voltage Measurement Terminology**

The differential voltage of a differential signal can be described by two different definitions causing confusion when reading datasheets or communicating with other engineers. This section will address the measurement and description of a differential signal so that the reader will be able to understand and discern between the two different definitions when used.

The first definition used to describe a differential signal is the absolute value of the voltage potential between the inverting and non-inverting signal. The symbol for this first measurement is typically  $V_{ID}$  or  $V_{OD}$  depending on if an input or output voltage is being described.

The second definition used to describe a differential signal is to measure the potential of the non-inverting signal with respect to the inverting signal. The symbol for this second measurement is  $V_{SS}$  and is a calculated parameter. Nowhere in the IC does this signal exist with respect to ground, it only exists in reference to its differential pair.  $V_{SS}$  can be measured directly by oscilloscopes with floating references, otherwise this value can be calculated as twice the value of  $V_{OD}$  as described in the first description.

Figure 2 illustrates the two different definitions side-by-side for inputs and Figure 3 illustrates the two different definitions side-by-side for outputs. The  $V_{ID}$  (or  $V_{OD}$ ) definition show the DC levels,  $V_{IH}$  and  $V_{OL}$  (or  $V_{OH}$  and  $V_{OL}$ ), that the non-inverting and inverting signals toggle between with respect to ground.  $V_{SS}$  input and output definitions show that if the inverting signal is considered the voltage potential reference, the non-inverting signal voltage potential is now increasing and decreasing above and below the non-inverting reference. Thus the peak-to-peak voltage of the differential signal can be measured.

V<sub>ID</sub> and V<sub>OD</sub> are often defined as volts (V) and V<sub>SS</sub> is often defined as volts peak-to-peak (V<sub>PP</sub>).



Figure 2. Two Different Definitions for Differential Input Signals



Figure 3. Two Different Definitions for Differential Output Signals

Refer to Application Note AN-912 (literature number SNLA036), Common Data Transmission Parameters and their Definitions, for more information.



## **Typical Performance Characteristics**

Unless otherwise specified: Vcc = 3.3 V, Vcco = 3.3 V, T<sub>A</sub> = 25 °C, CLKin driven differentially, input slew rate ≥ 3 V/ns.











Figure 5.



rigule 1.



Submit Documentation Feedback



## **Typical Performance Characteristics (continued)**

Unless otherwise specified: Vcc = 3.3 V, Vcco = 3.3 V, T<sub>A</sub> = 25 °C, CLKin driven differentially, input slew rate ≥ 3 V/ns.



#### Jaine Flancus Cl Kin Claw Bate @ 400 MHz



Noise Floor vs. CLKin Slew Rate @ 625 MHz



Figure 14.

## 

Figure 11.

0

#### Noise Floor vs. CLKin Slew Rate @ 156.25 MHz

3

TIME (ns)

5

6



Figure 13.

### RMS Jitter vs. CLKin Slew Rate @ 100 MHz



Figure 15.



## Typical Performance Characteristics (continued)

Unless otherwise specified: Vcc = 3.3 V, Vcco = 3.3 V, T<sub>A</sub> = 25 °C, CLKin driven differentially, input slew rate ≥ 3 V/ns. RMS Jitter vs. CLKin Slew Rate @ 156.25 MHz RMS Jitter vs. CLKin Slew Rate @ 625 MHz



Figure 16.

### PSRR vs. Ripple Frequency @ 156.25 MHz



Propagation Delay vs. Temperature



Figure 20.



Figure 17.

#### PSRR vs. Ripple Frequency @ 312.5 MHz





Figure 21.



## **Typical Performance Characteristics (continued)**

Unless otherwise specified: Vcc = 3.3 V, Vcco = 3.3 V,  $T_A = 25 ^{\circ}\text{C}$ , CLKin driven differentially, input slew rate  $\geq 3 \text{ V/ns}$ . LVDS Phase Noise @ 100 MHz



Figure 22.



Figure 23.





Figure 24.

### LVDS Phase Noise in Crystal Mode



Figure 25.

- (1) The typical RMS jitter values in the plots show the total output RMS jitter ( $J_{OUT}$ ) for each output buffer type and the source clock RMS jitter (J<sub>SOURCE</sub>). From these values, the Additive RMS Jitter can be calculated as: J<sub>ADD</sub> = SQRT(J<sub>OUT</sub><sup>2</sup> - J<sub>SOURCE</sub><sup>2</sup>).
- (2) 20 MHz crystal characteristics: Abracon ABL series, AT cut,  $C_L$  = 18 pF ,  $C_0$  = 4.4 pF measured (7 pF max), ESR = 8.5  $\Omega$  measured (40  $\Omega$  max), and Drive Level = 1 mW max (100  $\mu$ W typical).
- 40 MHz crystal characteristics: Abracon ABLS2 series, AT cut,  $C_L$  = 18 pF ,  $C_0$  = 5 pF measured (7 pF max), ESR = 5  $\Omega$  measured (40  $\Omega$  max), and Drive Level = 1 mW max (100  $\mu$ W typical).



#### APPLICATION INFORMATION

### **Driving the Clock Inputs**

The LMK00304 has two universal inputs (CLKin0/CLKin0\* and CLKin1/CLKin1\*) that can accept DC-coupled 3.3V/2.5V LVPECL, LVDS, CML, SSTL, and other differential and single-ended signals that meet the input requirements specified in Electrical Characteristics. The device can accept a wide range of signals due to its wide input common mode voltage range ( $V_{CM}$ ) and input voltage swing ( $V_{ID}$ ) / dynamic range. For 50% duty cycle and DC-balanced signals, AC coupling may also be employed to shift the input signal to within the  $V_{CM}$  range. Refer to Termination and Use of Clock Drivers for signal interfacing and termination techniques.

To achieve the best possible phase noise and jitter performance, it is mandatory for the input to have high slew rate of 3 V/ns (differential) or higher. Driving the input with a lower slew rate will degrade the noise floor and jitter. For this reason, a differential signal input is recommended over single-ended because it typically provides higher slew rate and common-mode-rejection. Refer to the "Noise Floor vs. CLKin Slew Rate" and "RMS Jitter vs. CLKin Slew Rate" plots in Typical Performance Characteristics.

While it is recommended to drive the CLKin/CLKin\* pair with a differential signal input, it is possible to drive it with a single-ended clock provided it conforms to the Single-Ended Input specifications for CLKin pins listed in the Electrical Characteristics. For large single-ended input signals, such as 3.3V or 2.5V LVCMOS, a 50  $\Omega$  load resistor should be placed near the input for signal attenuation to prevent input overdrive as well as for line termination to minimize reflections. Again, the single-ended input slew rate should be as high as possible to minimize performance degradation. The CLKin input has an internal bias voltage of about 1.4 V, so the input can be AC coupled as shown in Figure 26. The output impedance of the LVCMOS driver plus Rs should be close to 50  $\Omega$  to match the characteristic impedance of the transmission line and load termination.



Figure 26. Single-Ended LVCMOS Input, AC Coupling

A single-ended clock may also be DC coupled to CLKinX as shown in Figure 27. A  $50-\Omega$  load resistor should be placed near the CLKin input for signal attenuation and line termination. Because half of the single-ended swing of the driver ( $V_{O,PP}$  / 2) drives CLKinX, CLKinX\* should be externally biased to the midpoint voltage of the attenuated input swing (( $V_{O,PP}$  / 2) × 0.5). The external bias voltage should be within the specified input common voltage ( $V_{CM}$ ) range. This can be achieved using external biasing resistors in the k $\Omega$  range ( $V_{CM}$ ) and  $V_{CM}$ 0 or another low-noise voltage reference. This will ensure the input swing crosses the threshold voltage at a point where the input slew rate is the highest.



Figure 27. Single-Ended LVCMOS Input, DC Coupling with Common Mode Biasing



If the crystal oscillator circuit is not used, it is possible to drive the OSCin input with an single-ended external clock as shown in Figure 28. The input clock should be AC coupled to the OSCin pin, which has an internallygenerated input bias voltage, and the OSCout pin should be left floating. While OSCin provides an alternative input to multiplex an external clock, it is recommended to use either universal input (CLKinX) since it offers higher operating frequency, better common mode and power supply noise rejection, and greater performance over supply voltage and temperature variations.



Figure 28. Driving OSCin with a Single-Ended Input

## **Crystal Interface**

The LMK00304 has an integrated crystal oscillator circuit that supports a fundamental mode, AT-cut crystal. The crystal interface is shown in Figure 29.



Figure 29. Crystal Interface

The load capacitance ( $C_L$ ) is specific to the crystal, but usually on the order of 18 - 20 pF. While  $C_L$  is specified for the crystal, the OSCin input capacitance (C<sub>IN</sub> = 1 pF typical) of the device and PCB stray capacitance (C<sub>STRAY</sub> ~ 1~3 pF) can affect the discrete load capacitor values, C<sub>1</sub> and C<sub>2</sub>.

For the parallel resonant circuit, the discrete capacitor values can be calculated as follows:

$$C_{L} = (C_{1} * C_{2}) / (C_{1} + C_{2}) + C_{IN} + C_{STRAY}$$
(1)

Typically,  $C_1 = C_2$  for optimum symmetry, so Equation 1 can be rewritten in terms of  $C_1$  only:

$$C_{L} = C_{1}^{2} / (2 * C_{1}) + C_{IN} + C_{STRAY}$$
(2)

Finally, solve for C<sub>1</sub>:

$$C_1 = (C_L - C_{IN} - C_{STRAY})^* 2$$
 (3)

Electrical Characteristics provides crystal interface specifications with conditions that ensure start-up of the crystal, but it does not specify crystal power dissipation. The designer will need to ensure the crystal power dissipation does not exceed the maximum drive level specified by the crystal manufacturer. Overdriving the crystal can cause premature aging, frequency shift, and eventual failure. Drive level should be held at a sufficient level necessary to start-up and maintain steady-state operation.

The power dissipated in the crystal, PXTAL, can be computed by:

$$P_{XTAL} = I_{RMS}^2 * R_{ESR}^* (1 + C_0/C_L)^2$$

where

- I<sub>RMS</sub> is the RMS current through the crystal.
- R<sub>ESR</sub> is the max. equivalent series resistance specified for the crystal
- C<sub>L</sub> is the load capacitance specified for the crystal
- C<sub>0</sub> is the min. shunt capacitance specified for the crystal

(4)



I<sub>RMS</sub> can be measured using a current probe (e.g. Tektronix CT-6 or equivalent) placed on the leg of the crystal connected to OSCout with the oscillation circuit active.

As shown in Figure 29, an external resistor,  $R_{LIM}$ , can be used to limit the crystal drive level, if necessary. If the power dissipated in the selected crystal is higher than the drive level specified for the crystal with  $R_{LIM}$  shorted, then a larger resistor value is mandatory to avoid overdriving the crystal. However, if the power dissipated in the crystal is less than the drive level with  $R_{LIM}$  shorted, then a zero value for  $R_{LIM}$  can be used. As a starting point, a suggested value for  $R_{LIM}$  is 1.5 k $\Omega$ .

#### **Termination and Use of Clock Drivers**

When terminating clock drivers keep in mind these guidelines for optimum phase noise and jitter performance:

- Transmission line theory should be followed for good impedance matching to prevent reflections.
- Clock drivers should be presented with the proper loads.
  - LVDS outputs are current drivers and require a closed current loop.
  - HCSL drivers are switched current outputs and require a DC path to ground via 50 Ω termination.
  - LVPECL outputs are open emitter and require a DC path to ground.
- Receivers should be presented with a signal biased to their specified DC bias level (common mode voltage)
  for proper operation. Some receivers have self-biasing inputs that automatically bias to the proper voltage
  level; in this case, the signal should normally be AC coupled.

It is possible to drive a non-LVPECL or non-LVDS receiver with a LVDS or LVPECL driver as long as the above guidelines are followed. Check the datasheet of the receiver or input being driven to determine the best termination and coupling method to be sure the receiver is biased at the optimum DC voltage (common mode voltage).

### **Termination for DC Coupled Differential Operation**

For DC coupled operation of an LVDS driver, terminate with 100  $\Omega$  as close as possible to the LVDS receiver as shown in Figure 30.



Figure 30. Differential LVDS Operation, DC Coupling, No Biasing by the Receiver

For DC coupled operation of an HCSL driver, terminate with 50  $\Omega$  to ground near the driver output as shown in Figure 31. Series resistors, Rs, may be used to limit overshoot due to the fast transient current. Because HCSL drivers require a DC path to ground, AC coupling is not allowed between the output drivers and the 50  $\Omega$  termination resistors.



Figure 31. HCSL Operation, DC Coupling



For DC coupled operation of an LVPECL driver, terminate with 50  $\Omega$  to Vcco - 2 V as shown in Figure 32. Alternatively terminate with a Thevenin equivalent circuit as shown in Figure 33 for Vcco (output driver supply voltage) = 3.3 V and 2.5 V. In the Thevenin equivalent circuit, the resistor dividers set the output termination voltage ( $V_{TT}$ ) to Vcco - 2 V.



Figure 32. Differential LVPECL Operation, DC Coupling



Figure 33. Differential LVPECL Operation, DC Coupling, Thevenin Equivalent

### **Termination for AC Coupled Differential Operation**

AC coupling allows for shifting the DC bias level (common mode voltage) when driving different receiver standards. Since AC coupling prevents the driver from providing a DC bias voltage at the receiver, it is important to ensure the receiver is biased to its ideal DC level.

When driving differential receivers with an LVDS driver, the signal may be AC coupled by adding DC blocking capacitors; however the proper DC bias point needs to be established at both the driver side and the receiver side. The recommended termination scheme depends on whether the differential receiver has integrated termination resistors or not.

When driving a differential receiver without internal 100  $\Omega$  differential termination, the AC coupling capacitors should be placed between the load termination resistor and the receiver to allow a DC path for proper biasing of the LVDS driver. This is shown in Figure 34(a). The load termination resistor and AC coupling capacitors should be placed as close as possible to the receiver inputs to minimize stub length. The receiver can be biased internally or externally to a reference voltage within the receiver's common mode input range through resistors in the kilo-ohm range.



When driving a differential receiver with internal 100  $\Omega$  differential termination, a source termination resistor should be placed before the AC coupling capacitors for proper DC biasing of the driver as shown in Figure 34(b). However, with a 100  $\Omega$  resistor at the source and the load (i.e. double terminated), the equivalent resistance seen by the LVDS driver is 50  $\Omega$  which causes the effective signal swing at the input to be reduced by half. If a self-terminated receiver requires input swing greater than 250 mVpp (differential) as well as AC coupling to its inputs, then the LVDS driver with the double-terminated arrangement in Figure 34(b) may not meet the minimum input swing requirement; alternatively, the LVPECL or HCSL output driver format with AC coupling is recommended to meet the minimum input swing required by the self-terminated receiver.

When using AC coupling with LVDS outputs, there may be a startup delay observed in the clock output due to capacitor charging. The examples in Figure 34 use 0.1  $\mu$ F capacitors, but this value may be adjusted to meet the startup requirements for the particular application.



(a) LVDS DC termination with AC coupling at load



(b) LVDS DC termination with AC coupling at source and internal termination at load.

Double termination at source and load will reduce swing by half.

Figure 34. Differential LVDS Operation with AC Coupling to Receivers (a) Without Internal 100  $\Omega$  Termination (b) With Internal 100  $\Omega$  Termination

LVPECL drivers require a DC path to ground. When AC coupling an LVPECL signal use 160  $\Omega$  emitter resistors (or 91  $\Omega$  for Vcco = 2.5 V) close to the LVPECL driver to provide a DC path to ground as shown in Figure 38. For proper receiver operation, the signal should be biased to the DC bias level (common mode voltage) specified by the receiver. The typical DC bias voltage (common mode voltage) for LVPECL receivers is 2 V. Alternatively, a Thevenin equivalent circuit forms a valid termination as shown in Figure 35 for Vcco = 3.3 V and 2.5 V. Note: this Thevenin circuit is different from the DC coupled example in Figure 33, since the voltage divider is setting the input common mode voltage of the receiver.





Figure 35. Differential LVPECL Operation, AC Coupling, Thevenin Equivalent

### **Termination for Single-Ended Operation**

A balun can be used with either LVDS or LVPECL drivers to convert the balanced, differential signal into an unbalanced, single-ended signal.

It is possible to use an LVPECL driver as one or two separate 800 mV p-p signals. When DC coupling one of the LMK00304 LVPECL driver of a CLKoutX/CLKoutX\* pair, be sure to properly terminate the unused driver. When DC coupling on of the LMK00304 LVPECL drivers, the termination should be 50  $\Omega$  to Vcco - 2 V as shown in Figure 36. The Thevenin equivalent circuit is also a valid termination as shown in Figure 37 for Vcco = 3.3 V.



Figure 36. Single-Ended LVPECL Operation, DC Coupling



Figure 37. Single-Ended LVPECL Operation, DC Coupling, Thevenin Equivalent



When AC coupling an LVPECL driver use a 160  $\Omega$  emitter resistor (or 91  $\Omega$  for Vcco = 2.5 V) to provide a DC path to ground and ensure a 50  $\Omega$  termination with the proper DC bias level for the receiver. The typical DC bias voltage for LVPECL receivers is 2 V. If the companion driver is not used, it should be terminated with either a proper AC or DC termination. This latter example of AC coupling a single-ended LVPECL signal can be used to measure single-ended LVPECL performance using a spectrum analyzer or phase noise analyzer. When using most RF test equipment no DC bias point (0 VDC) is required for safe and proper operation. The internal 50  $\Omega$  termination the test equipment correctly terminates the LVPECL driver being measured as shown in Figure 38. When using only one LVPECL driver of a CLKoutX/CLKoutX\* pair, be sure to properly terminated the unused driver.



Figure 38. Single-Ended LVPECL Operation, AC Coupling

## **Power Supply and Thermal Considerations**

## **Current Consumption and Power Dissipation Calculations**

The current consumption values specified in Electrical Characteristics can be used to calculate the total power dissipation and IC power dissipation for any device configuration. The total  $V_{CC}$  core supply current ( $I_{CC\_TOTAL}$ ) can be calculated using Equation 5:

I<sub>CC\_TOTAL</sub> = I<sub>CC\_CORE</sub> + I<sub>CC\_BANKS</sub> + I<sub>CC\_CMOS</sub>

## where

- I<sub>CC CORE</sub> is the V<sub>CC</sub> current for core logic and input blocks and depends on selected input (CLKinX or OSCin).
- I<sub>CC\_BANKS</sub> is the V<sub>CC</sub> current for Banks A & B and depends on the selected output type (I<sub>CC\_PECL</sub>, I<sub>CC\_LVDS</sub>, I<sub>CC\_HCSL</sub>, or 0 mA if disabled).
- I<sub>CC CMOS</sub> is the V<sub>CC</sub> current for the LVCMOS output (or 0 mA if REFout is disabled).

Since the output supplies ( $V_{CCOA}$ ,  $V_{CCOB}$ ,  $V_{CCOC}$ ) can be powered from 3 independent voltages, the respective output supply currents ( $I_{CCO\_BANK\_A}$ ,  $I_{CCO\_BANK\_B}$ , and  $I_{CCO\_CMOS}$ ) should be calculated separately.

 $I_{CCO\_BANK}$  for either Bank A or B may be taken as 50% of the corresponding output supply current specified for two banks ( $I_{CCO\_PECL}$ ,  $I_{CCO\_LVDS}$ , or  $I_{CCO\_HCSL}$ ) provided the output loading matches the specified conditions. Otherwise,  $I_{CCO\_BANK}$  should be calculated per bank as follows:

I<sub>CCO BANK</sub> = I<sub>BANK BIAS</sub> + (N \* I<sub>OUT LOAD</sub>)

#### where

- IBANK BIAS is the output bank bias current (fixed value).
- I<sub>OUT\_LOAD</sub> is the DC load current per loaded output pair.
- N is the number of loaded output pairs (N = 0 to 2).

Table 5 shows the typical I<sub>BANK\_BIAS</sub> values and I<sub>OUT LOAD</sub> expressions for LVPECL, LVDS, and HCSL.

For LVPECL, it is possible to use a larger termination resistor ( $R_T$ ) to ground instead of terminating with 50  $\Omega$  to  $V_{TT} = Vcco$  - 2 V; this technique is commonly used to eliminate the extra termination voltage supply ( $V_{TT}$ ) and potentially reduce device power dissipation at the expense of lower output swing. For example, when Vcco is 3.3 V, a  $R_T$  value of 160  $\Omega$  to ground will eliminate the 1.3 V termination supply without sacrificing much output swing. In this case, the typical  $I_{OUT\_LOAD}$  is 25 mA, so  $I_{CCO\_BANK}$  for one LVPECL bank reduces to 63 mA (vs. 67.5 mA with 50  $\Omega$  resistors to Vcco - 2 V).

Copyright © 2012–2013, Texas Instruments Incorporated

(6)



### **Table 5. Typical Output Bank Bias and Load Currents**

| <b>Current Parameter</b> | LVPECL                                              | LVDS                         | HCSL                            |
|--------------------------|-----------------------------------------------------|------------------------------|---------------------------------|
| I <sub>BANK_BIAS</sub>   | 13 mA                                               | 11.6 mA                      | 2.4 mA                          |
| I <sub>OUT_LOAD</sub>    | $(V_{OH} - V_{TT})/R_{T} + (V_{OL} - V_{TT})/R_{T}$ | 0 mA<br>(No DC load current) | V <sub>OH</sub> /R <sub>T</sub> |

Once the current consumption is known for each supply, the total power dissipation (P<sub>TOTAL</sub>) can be calculated:

$$P_{\text{TOTAL}} = (V_{\text{CC}}^* I_{\text{CC}\_\text{TOTAL}}) + (V_{\text{CCOA}}^* I_{\text{CCO}\_\text{BANK}}) + (V_{\text{CCOB}}^* I_{\text{CCO}\_\text{BANK}}) + (V_{\text{CCOC}}^* I_{\text{CCO}\_\text{CMOS}})$$
(7)

If the device is configured with LVPECL and/or HCSL outputs, then it is also necessary to calculate the power dissipated in any termination resistors ( $P_{RT\_PECL}$  and  $P_{RT\_HCSL}$ ) and in any LVPECL termination voltages ( $P_{VTT\_PECL}$ ). The external power dissipation values can be calculated as follows:

$$P_{RT PECL} (per LVPECL pair) = (V_{OH} - V_{TT})^2 / R_T + (V_{OL} - V_{TT})^2 / R_T$$
(8)

$$P_{VTT PECL} (per LVPECL pair) = V_{TT} * [(V_{OH} - V_{TT})/R_T + (V_{OL} - V_{TT})/R_T]$$

$$(9)$$

$$P_{RT \text{ HCSL}} \text{ (per HCSL pair)} = V_{OH}^2 / R_T \tag{10}$$

Finally, the IC power dissipation ( $P_{DEVICE}$ ) can be computed by subtracting the external power dissipation values from  $P_{TOTAL}$  as follows:

P<sub>DEVICE</sub> = P<sub>TOTAL</sub> - N<sub>1</sub>\*(P<sub>RT\_PECL</sub> + P<sub>VTT\_PECL</sub>) - N<sub>2</sub>\*P<sub>RT\_HCSL</sub>

where

- N<sub>1</sub> is the number of LVPECL output pairs with termination resistors to V<sub>TT</sub> (usually Vcco 2 V or GND).
- N<sub>2</sub> is the number of HCSL output pairs with termination resistors to GND. (11)

### Power Dissipation Example: Worst-Case Dissipation

This example shows how to calculate IC power dissipation for a configuration to estimate **worst-case power dissipation**. In this case, the maximum supply voltage and supply current values specified in Electrical Characteristics are used.

- Max V<sub>CC</sub> = V<sub>CCO</sub> = 3.465 V. Max I<sub>CC</sub> and I<sub>CCO</sub> values.
- CLKin0/CLKin0\* input is selected.
- Banks A and B are configured for LVPECL: all outputs terminated with 50 Ω to V<sub>T</sub> = Vcco 2 V.
- · REFout is enabled with 5 pF load.
- T<sub>A</sub> = 85 °C

Using the power calculations from the previous section and maximum supply current specifications, we can compute  $P_{TOTAL}$  and  $P_{DEVICE}$ .

- From Equation 5: I<sub>CC TOTAL</sub> = 10.5 mA + 48 mA + 5.5 mA = 64 mA
- From I<sub>CCO PECL</sub> max spec: I<sub>CCO BANK</sub> = 50% of I<sub>CCO PECL</sub> = 81.5 mA
- From Equation 7: P<sub>TOTAL</sub> = (3.465 V \* 64 mA) + (3.465 V \* 81.5 mA)+ (3.465 V \* 81.5 mA) + (3.465 V \* 10 mA) = 821 mW
- From Equation 8:  $P_{RT\_PECL} = ((2.57 \text{ V} 1.47 \text{ V})^2/50 \Omega) + ((1.72 \text{ V} 1.47 \text{ V})^2/50 \Omega) = 25.5 \text{ mW}$  (per output pair)
- From Equation 9:  $P_{VTT\_PECL} = 1.47 \text{ V} * [ ((2.57 \text{ V} 1.47 \text{ V}) / 50 \Omega) + ((1.72 \text{ V} 1.47 \text{ V}) / 50 \Omega) ] = 39.5 \text{ mW}$  (per output pair)
- From Equation 10: P<sub>RT HCSL</sub> = 0 mW (no HCSL outputs)
- From Equation 11: P<sub>DEVICE</sub> = 821 mW (4 \* (25.5 mW + 39.5 mW)) 0 mW = 561 mW

In this worst-case example, the IC device will dissipate about 561 mW or 68% of the total power (821 mW), while the remaining 32% will be dissipated in the emitter resistors (102 mW for 4 pairs) and termination voltage (158 mW into Vcco - 2 V). Based on  $\theta_{JA}$  of 38.1 °C/W, the estimate die junction temperature would be about 21.4 °C above ambient, or 106.4 °C when  $T_A = 85$  °C.

#### **Power Supply Bypassing**

The Vcc and Vcco power supplies should have a high-frequency bypass capacitor, such as 0.1 uF or 0.01 uF, placed very close to each supply pin. 1 uF to 10 uF decoupling capacitors should also be placed nearby the device between the supply and ground planes. All bypass and decoupling capacitors should have short connections to the supply and ground plane through a short trace or via to minimize series inductance.



### Power Supply Ripple Rejection

In practical system applications, power supply noise (ripple) can be generated from switching power supplies, digital ASICs or FPGAs, etc. While power supply bypassing will help filter out some of this noise, it is important to understand the effect of power supply ripple on the device performance. When a single-tone sinusoidal signal is applied to the power supply of a clock distribution device, such as LMK00304, it can produce narrow-band phase modulation as well as amplitude modulation on the clock output (carrier). In the single-side band phase noise spectrum, the ripple-induced phase modulation appears as a phase spur level relative to the carrier (measured in dBc).

For the LMK00304, power supply ripple rejection, or PSRR, was measured as the single-sideband phase spur level (in dBc) modulated onto the clock output when a ripple signal was injected onto the Vcco supply. The PSRR test setup is shown in Figure 39.



Figure 39. PSRR Test Setup

A signal generator was used to inject a sinusoidal signal onto the Vcco supply of the DUT board, and the peak-to-peak ripple amplitude was measured at the Vcco pins of the device. A limiting amplifier was used to remove amplitude modulation on the differential output clock and convert it to a single-ended signal for the phase noise analyzer. The phase spur level measurements were taken for clock frequencies of 156.25 MHz and 312.5 MHz under the following power supply ripple conditions:

- Ripple amplitude: 100 mVpp on Vcco = 2.5 V
- Ripple frequencies: 100 kHz, 1 MHz, and 10 MHz

Assuming no amplitude modulation effects and small index modulation, the peak-to-peak deterministic jitter (DJ) can be calculated using the measured single-sideband phase spur level (PSRR) as follows:

DJ (ps pk-pk) = 
$$[(2*10^{(PSRR/20)})/(\pi^*f_{CLK})]*10^{12}$$
 (12)

The "PSRR vs. Ripple Frequency" plots in Typical Performance Characteristics show the ripple-induced phase spur levels for the differential output types at 156.25 MHz and 312.5 MHz. The LMK00304 exhibits very good and well-behaved PSRR characteristics across the ripple frequency range for all differential output types. The phase spur levels for LVPECL are below -64 dBc at 156.25 MHz and below -62 dBc at 312.5 MHz. Using Equation 12, these phase spur levels translate to Deterministic Jitter values of 2.57 ps pk-pk at 156.25 MHz and 1.62 ps pk-pk at 312.5 MHz. Testing has shown that the PSRR performance of the device improves for Vcco = 3.3 V under the same ripple amplitude and frequency conditions.

### **Thermal Management**

Power dissipation in the LMK00304 device can be high enough to require attention to thermal management. For reliability and performance reasons the die temperature should be limited to a maximum of 125 °C. That is, as an estimate,  $T_A$  (ambient temperature) plus device power dissipation times  $\theta_{JA}$  should not exceed 125 °C.

The package of the device has an exposed pad that provides the primary heat removal path as well as excellent electrical grounding to the printed circuit board. To maximize the removal of heat from the package a thermal land pattern including multiple vias to a ground plane must be incorporated on the PCB within the footprint of the package. The exposed pad must be soldered down to ensure adequate heat conduction out of the package.

A recommended land and via pattern is shown in Figure 40. More information on soldering WQFN packages can be obtained at: http://www.ti.com/packaging.



Figure 40. Recommended Land and Via Pattern

To minimize junction temperature it is recommended that a simple heat sink be built into the PCB (if the ground plane layer is not exposed). This is done by including a copper area of about 2 square inches on the opposite side of the PCB from the device. This copper area may be plated or solder coated to prevent corrosion but should not have conformal coating (if possible), which could provide thermal insulation. The vias shown in Figure 40 should connect these top and bottom copper layers and to the ground layer. These vias act as "heat pipes" to carry the thermal energy away from the device side of the board to where it can be more effectively dissipated.



## **REVISION HISTORY**

| Cł | hanges from Revision D (February 2013) to Revision E                                                                                                                                    | Page |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Changed V <sub>CM</sub> text to condition for V <sub>IH</sub> to V <sub>CM</sub> parameter group.                                                                                       | 8    |
| •  | Deleted V <sub>IH</sub> min value from Electrical Characteristics table.                                                                                                                | 8    |
| •  | Deleted V <sub>IL</sub> max value from Electrical Characteristics table.                                                                                                                | 8    |
| •  | Added V <sub>I_SE</sub> parameter and spec limits with corresponding table note to Electrical Characteristics Table                                                                     | 8    |
| •  | Changed third paragraph in <i>Driving the Clock Inputs section</i> to include CLKin* and LVCMOS text. Revised to bette correspond with information in Electrical Characteristics Table. |      |
| •  | Changed bypass cap text to signal attenuation text of the fourth paragraph in Driving the Clock Inputs section                                                                          | 19   |
| •  | Changed Single-Ended LVCMOS Input, DC Coupling with Common Mode Biasing image with revised graphic                                                                                      | 19   |
| •  | Added text to second paragraph of Termination for AC Coupled Differential Operation to explain graphic update to Differential LVDS Operation with AC Coupling to Receivers.             | 23   |
| •  | Changed graphic for Differential LVDS Operation, AC Coupling, No Biasing by the Receiver and updated caption                                                                            | 23   |



## PACKAGE OPTION ADDENDUM

11-Apr-2013

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
| LMK00304SQ/NOPB  | ACTIVE | WQFN         | RTV                | 32   | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 85    | K00304            | Samples |
| LMK00304SQE/NOPB | ACTIVE | WQFN         | RTV                | 32   | 250            | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 85    | K00304            | Samples |
| LMK00304SQX/NOPB | ACTIVE | WQFN         | RTV                | 32   | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 85    | K00304            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 13-May-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMK00304SQ/NOPB  | WQFN            | RTV                | 32 | 1000 | 178.0                    | 12.4                     | 5.3        | 5.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LMK00304SQE/NOPB | WQFN            | RTV                | 32 | 250  | 178.0                    | 12.4                     | 5.3        | 5.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LMK00304SQX/NOPB | WQFN            | RTV                | 32 | 2500 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.3        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-May-2013



\*All dimensions are nominal

| 7 till dillitorionorio di o mominidi |                                   |     |     |             |            |             |      |
|--------------------------------------|-----------------------------------|-----|-----|-------------|------------|-------------|------|
| Device                               | Package Type Package Drawing Pins |     | SPQ | Length (mm) | Width (mm) | Height (mm) |      |
| LMK00304SQ/NOPB                      | WQFN                              | RTV | 32  | 1000        | 213.0      | 191.0       | 55.0 |
| LMK00304SQE/NOPB                     | WQFN                              | RTV | 32  | 250         | 213.0      | 191.0       | 55.0 |
| LMK00304SQX/NOPB                     | WQFN                              | RTV | 32  | 2500        | 367.0      | 367.0       | 35.0 |





#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>



Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

## Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов;
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001:
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.



#### Как с нами связаться

**Телефон:** 8 (812) 309 58 32 (многоканальный)

Факс: 8 (812) 320-02-42

Электронная почта: org@eplast1.ru

Адрес: 198099, г. Санкт-Петербург, ул. Калинина,

дом 2, корпус 4, литера А.