# 80 MHz Bandwidth, Dual IF Receiver Data Sheet AD6673 #### **FEATURES** JESD204B Subclass 0 or Subclass 1 coded serial digital outputs Signal-to-noise ratio (SNR) = 71.9 dBFS at 185 MHz AIN and 250 MSPS with NSR set to 33% Spurious-free dynamic range (SFDR) = 88 dBc at 185 MHz AIN and 250 MSPS Total power consumption: 707 mW at 250 MSPS 1.8 V supply voltages Integer 1-to-8 input clock divider Sample rates of up to 250 MSPS IF sampling frequencies of up to 400 MHz Internal analog-to-digital converter (ADC) voltage reference Flexible analog input range 1.4 V p-p to 2.0 V p-p (1.75 V p-p nominal) ADC clock duty cycle stabilizer (DCS) 95 dB channel isolation/crosstalk Serial port control **Energy saving power-down modes** User-configurable, built-in self-test (BIST) capability # **APPLICATIONS** Communications Diversity radio and smart antenna (MIMO) systems Multimode digital receivers (3G) TD-SCDMA, WiMAX, WCDMA, CDMA2000, GSM, EDGE, LTE I/Q demodulation systems **General-purpose software radios** #### **FUNCTIONAL BLOCK DIAGRAM** # **PRODUCT HIGHLIGHTS** - 1. The configurable JESD204B output block with an integrated phase-locked loop (PLL) to support up to 5 Gbps per lane with up to two lanes. - 2. IF receiver includes two, 11-bit, 250 MSPS ADCs with programmable noise shaping requantizer (NSR) function that allows for improved SNR within a reduced bandwidth of 22% or 33% of the sample rate. - 3. Support for an optional RF clock input to ease system board design. - 4. Proprietary differential input maintains excellent SNR performance for input frequencies of up to 400 MHz. - 5. An on-chip integer, 1-to-8 input clock divider and SYNC input allows synchronization of multiple devices. - 6. Operation from a single 1.8 V power supply. - 7. Standard serial port interface (SPI) that supports various product features and functions, such as controlling the clock DCS, power-down, test modes, voltage reference mode, overrange fast detection, and serial output configuration. # **TABLE OF CONTENTS** | Features | |-----------------------------------------------| | Applications1 | | Functional Block Diagram | | Product Highlights | | Revision History | | General Description | | Specifications | | ADC DC Specifications4 | | ADC AC Specifications5 | | Digital Specifications6 | | Switching Specifications8 | | Timing Specifications9 | | Absolute Maximum Ratings | | Thermal Characteristics | | ESD Caution10 | | Pin Configuration and Function Descriptions11 | | Typical Performance Characteristics | | Equivalent Circuits | | Theory of Operation16 | | ADC Architecture16 | | Analog Input Considerations16 | | Voltage Reference | | Clock Input Considerations | | Power Dissipation and Standby Mode21 | | Noise Shaping Requantizer | | 22% Bandwidth Mode (>40 MHz at 184.32 MSPS)22 | | REVISION HISTORY | | 10/12—Rev.0 to Rev. A | | Changes to Applications Section and Figure 1 | | Digital Outputs | 24 | |-------------------------------------------|----| | ADC Overrange and Gain Control | 30 | | ADC Overrange (OR) | 30 | | Gain Switching | 30 | | DC Correction | 31 | | DC Correction Bandwidth | 31 | | DC Correction Readback | 31 | | DC Correction Freeze | 31 | | DC Correction (DCC) Enable Bits | 31 | | Built-In Self-Test (BIST) and Output Test | 32 | | Built-In Self-Test | 32 | | Serial Port Interface (SPI) | 33 | | Configuration Using the SPI | 33 | | Hardware Interface | 33 | | SPI Accessible Features | 34 | | Memory Map | 35 | | Reading the Memory Map Register Table | 35 | | Memory Map Register Table | 36 | | Memory Map Register Description | 40 | | Applications Information | 41 | | Design Guidelines | 41 | | Outline Dimensions | 42 | | Ordering Guide | 42 | 33% Bandwidth Mode (>60 MHz at 184.32 MSPS) ......23 10/12—Revision 0: Initial Version # **GENERAL DESCRIPTION** The AD6673 is an 11-bit, 250 MSPS, dual-channel intermediate frequency (IF) receiver specifically designed to support multiantenna systems in telecommunication applications where high dynamic range performance, low power, and small size are desired. The device consists of two high performance analog-to-digital converters (ADCs) and noise shaping requantizer (NSR) digital blocks. Each ADC consists of a multistage, differential pipelined architecture with integrated output error correction logic, and each ADC features a wide bandwidth switched capacitor sampling network within the first stage of the differential pipeline. An integrated voltage reference eases design considerations. A duty cycle stabilizer (DCS) compensates for variations in the ADC clock duty cycle, allowing the converters to maintain excellent performance. Each ADC output is connected internally to an NSR block. The integrated NSR circuitry allows for improved SNR performance in a smaller frequency band within the Nyquist bandwidth. The device supports two different output modes selectable via the SPI. With the NSR feature enabled, the outputs of the ADCs are processed such that the AD6673 supports enhanced SNR performance within a limited portion of the Nyquist bandwidth while maintaining an 11-bit output resolution. The NSR block can be programmed to provide a bandwidth of either 22% or 33% of the sample clock. For example, with a sample clock rate of 250 MSPS, the AD6673 can achieve up to 76.3 dBFS SNR for a 55 MHz bandwidth in the 22% mode and up to 73.5 dBFS SNR for a 82 MHz bandwidth in the 33% mode. When the NSR block is disabled, the ADC data is provided directly to the output at a resolution of 11 bits. The AD6673 can achieve up to 65.9 dBFS SNR for the entire Nyquist bandwidth when operated in this mode. This allows the AD6673 to be used in telecommunication applications such as a digital predistortion observation path where wider bandwidths are required. By default the ADC output data is routed directly to the two external JESD204B serial output lanes. These outputs are at current mode logic (CML) voltage levels. Two modes are supported such that output coded data is either sent through one lane or two (L = 1; F = 4 or L = 2; F = 2). Single lane operation supports converter rates up to 125 MSPS. Synchronization input controls (SYNCINB $\pm$ and SYSREF $\pm$ ) are provided. The AD6673 receiver digitizes a wide spectrum of IF frequencies. Each receiver is designed for simultaneous reception of a separate antenna. This IF sampling architecture greatly reduces component cost and complexity compared with traditional analog techniques or less integrated digital methods. Flexible power-down options allow significant power savings, when desired. Programmable overrange level detection is supported for each channel via dedicated fast detect pins. Programming for setup and control are accomplished using a 3-wire SPI-compatible serial interface with numerous modes to support board level system testing. The AD6673 is available in a 48-lead LFCSP and is specified over the industrial temperature range of $-40^{\circ}$ C to $+85^{\circ}$ C. This product is protected by a U.S. patent. # SPECIFICATIONS ADC DC SPECIFICATIONS AVDD = 1.8 V, DRVDD = 1.8 V, DVDD = 1.8 V, maximum sample rate for speed grade, VIN = -1.0 dBFS differential input, 1.75 V p-p full-scale input range, DCS enabled, link parameters used are M = 2 and L = 2, unless otherwise noted. Table 1. | Parameter | Temperature | Min | Тур | Max | Unit | |------------------------------------------|-------------|-----|---------|------|---------| | RESOLUTION | Full | 11 | | | Bits | | ACCURACY | | | | | | | No Missing Codes | Full | | Guarant | teed | | | Offset Error | Full | -16 | | +16 | mV | | Gain Error | Full | -6 | | +2.5 | %FSR | | Differential Nonlinearity (DNL) | Full | | | ±0.6 | LSB | | | 25°C | | ±0.25 | | LSB | | Integral Nonlinearity (INL) <sup>1</sup> | Full | | | ±0.7 | LSB | | | 25°C | | ±0.3 | | LSB | | MATCHING CHARACTERISTIC | | | | | | | Offset Error | Full | -15 | | +15 | mV | | Gain Error | Full | -2 | | +3 | %FSR | | TEMPERATURE DRIFT | | | | | | | Offset Error | Full | | ±2 | | ppm/°C | | Gain Error | Full | | ±50 | | ppm/°C | | INPUT REFERRED NOISE | | | | | | | VREF = 1.0 V | 25°C | | 0.32 | | LSB rms | | ANALOG INPUT | | | | | | | Input Span | Full | | 1.75 | | V p-p | | Input Capacitance <sup>2</sup> | Full | | 2.5 | | pF | | Input Resistance <sup>3</sup> | Full | | 20 | | kΩ | | Input Common-Mode Voltage | Full | | 0.9 | | V | | POWER SUPPLIES | | | | | | | Supply Voltage | | | | | | | AVDD | Full | 1.7 | 1.8 | 1.9 | V | | DRVDD | Full | 1.7 | 1.8 | 1.9 | V | | DVDD | Full | 1.7 | 1.8 | 1.9 | V | | Supply Current | | | | | | | IAVDD | Full | | 254 | 282 | mA | | IDRVDD + IDVDD | Full | | | | mA | | NSR Disabled | Full | | 139 | 150 | mA | | NSR Enabled, 22% Mode | Full | | 187 | | mA | | NSR Enabled, 33% Mode | Full | | 211 | | mA | | POWER CONSUMPTION | | | | | | | Sine Wave Input | Full | | | | | | NSR Disabled | Full | | 707 | | mW | | NSR Enabled, 22% Mode | Full | | 794 | | mW | | NSR Enabled, 33% Mode | Full | | 837 | | mW | | Standby Power <sup>4</sup> | Full | | 334 | | mW | | Power-Down Power | Full | | 9 | | mW | <sup>&</sup>lt;sup>1</sup> Measured with a low input frequency, full-scale sine wave. <sup>&</sup>lt;sup>2</sup> Input capacitance refers to the effective capacitance between one differential input pin and its complement. <sup>&</sup>lt;sup>3</sup> Input resistance refers to the effective resistance between one differential input pin and its complement. $<sup>^{4}</sup>$ Standby power is measured with a dc input and the CLK± pin active. # **ADC AC SPECIFICATIONS** AVDD = 1.8 V, DRVDD = 1.8 V, DVDD = 1.8 V, maximum sample rate for speed grade, VIN = -1.0 dBFS differential input, 1.75 V p-p full-scale input range, DCS enabled, link parameters used are M = 2 and L = 2, unless otherwise noted. Table 2. | Parameter <sup>1</sup> | Temperature | Min | Тур | Max | Unit | |----------------------------------------|--------------|-------|--------------|-----|--------------| | SIGNAL-TO-NOISE-RATIO (SNR) | | | | | | | NSR Disabled | | | | | | | $f_{IN} = 30 \text{ MHz}$ | 25°C | | 66.6 | | dBFS | | $f_{IN} = 90 \text{ MHz}$ | 25°C | | 66.2 | | dBFS | | $f_{IN} = 140 \text{ MHz}$ | 25°C | | 66.4 | | dBFS | | $f_{IN} = 185 \text{ MHz}$ | 25°C | | 66.2 | | dBFS | | · | Full | 65.6 | | | dBFS | | f <sub>IN</sub> = 220 MHz | 25°C | | 65.9 | | dBFS | | NSR Enabled 22% Bandwidth Mode | | | | | | | $f_{IN} = 30 \text{ MHz}$ | 25°C | | 76.3 | | dBFS | | f <sub>IN</sub> = 90 MHz | 25°C | | 75.7 | | dBFS | | f <sub>IN</sub> = 140 MHz | 25°C | | 74.8 | | dBFS | | f <sub>IN</sub> = 185 MHz | 25°C | | 74.2 | | dBFS | | 'IN '' | Full | 72.6 | | | dBFS | | $f_{IN} = 220 \text{ MHz}$ | 25°C | , 2.0 | 73.6 | | dBFS | | NSR Enabled 33% Bandwidth Mode | 25 C | | 75.0 | | ab. 5 | | $f_{IN} = 30 \text{ MHz}$ | 25°C | | 73.5 | | dBFS | | $f_{IN} = 90 \text{ MHz}$ | 25°C | | 72.1 | | dBFS | | $f_{IN} = 140 \text{ MHz}$ | 25°C | | 72.6 | | dBFS | | $f_{IN} = 185 \text{ MHz}$ | 25°C | | 71.9 | | dBFS | | 1 <sub>IN</sub> – 163 IVINZ | Full | 70.0 | 71.5 | | dBFS | | £ 220 MHz | 25°C | 70.0 | 71.4 | | | | f <sub>IN</sub> = 220 MHz | 25 C | | 71.4 | | dBFS | | SIGNAL-TO-NOISE AND DISTORTION (SINAD) | 25% | | <b>65.5</b> | | JDEC | | $f_{IN} = 30 \text{ MHz}$ | 25°C | | 65.5 | | dBFS | | f <sub>IN</sub> = 90 MHz | 25°C<br>25°C | | 65.4 | | dBFS | | $f_{IN} = 140 \text{ MHz}$ | 25℃ | | 65.2<br>65.1 | | dBFS<br>dBFS | | $f_{IN} = 185 \text{ MHz}$ | | 645 | 03.1 | | | | £ 220 MIL- | Full | 64.5 | 647 | | dBFS | | f <sub>IN</sub> = 220 MHz | 25°C | | 64.7 | | dBFS | | EFFECTIVE NUMBER OF BITS (ENOB) | 2505 | | 10.6 | | D., | | $f_{IN} = 30 \text{ MHz}$ | 25°C | | 10.6 | | Bits | | f <sub>IN</sub> = 90 MHz | 25°C | | 10.6 | | Bits | | $f_{IN} = 140 \text{ MHz}$ | 25°C<br>25°C | | 10.5 | | Bits | | $f_{IN} = 185 \text{ MHz}$ | | | 10.5 | | Bits | | f <sub>IN</sub> = 220 MHz | 25℃ | | 10.5 | | Bits | | WORST SECOND OR THIRD HARMONIC | 35% | | 00 | | 4D - | | $f_{IN} = 30 \text{ MHz}$ | 25°C | | -90 | | dBc | | $f_{IN} = 90 \text{ MHz}$ | 25°C | | -87 | | dBc | | $f_{\rm IN} = 140 \text{ MHz}$ | 25°C | | -86 | | dBc | | $f_{IN} = 185 \text{ MHz}$ | 25°C | | -88 | 00 | dBc | | f <sub>IN</sub> = 220 MHz | Full<br>25°C | | -86 | -80 | dBc<br>dBc | | Parameter <sup>1</sup> | Temperature | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------|-------------|-----|------|-----|------| | SPURIOUS-FREE DYNAMIC RANGE (SFDR) | | | | | | | $f_{IN} = 30 \text{ MHz}$ | 25°C | | 90 | | dBc | | $f_{IN} = 90 \text{ MHz}$ | 25°C | | 87 | | dBc | | $f_{IN} = 140 \text{ MHz}$ | 25°C | | 86 | | dBc | | $f_{IN} = 185 \text{ MHz}$ | 25°C | | 88 | | dBc | | | Full | 80 | | | dBc | | $f_{IN} = 220 \text{ MHz}$ | 25°C | | 86 | | dBc | | WORST OTHER (HARMONIC OR SPUR) | | | | | | | $f_{IN} = 30 \text{ MHz}$ | 25°C | | -96 | | dBc | | $f_{IN} = 90 \text{ MHz}$ | 25°C | | -94 | | dBc | | $f_{IN} = 140 \text{ MHz}$ | 25°C | | -94 | | dBc | | $f_{IN} = 185 \text{ MHz}$ | 25°C | | -94 | | dBc | | | Full | | | -80 | dBc | | $f_{IN} = 220 \text{ MHz}$ | 25°C | | -91 | | dBc | | TWO-TONE SFDR | | | | | | | $f_{IN} = 184.12 \text{ MHz} (-7 \text{ dBFS}), 187.12 \text{ MHz} (-7 \text{ dBFS})$ | 25°C | | 88 | | dBc | | CROSSTALK <sup>2</sup> | Full | | 95 | | dB | | FULL POWER BANDWIDTH <sup>3</sup> | 25°C | | 1000 | | MHz | <sup>&</sup>lt;sup>1</sup> See the AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation, for a complete set of definitions. # **DIGITAL SPECIFICATIONS** AVDD = 1.8 V, DRVDD = 1.8 V, DVDD = 1.8 V, maximum sample rate for speed grade, VIN = -1.0 dBFS differential input, 1.75 V p-p full-scale input range, DCS enabled, link parameters used are M = 2 and L = 2, unless otherwise noted. Table 3. | Parameter | Temperature | Min Typ | Max | Unit | |----------------------------------------|-------------|----------|----------|-------| | DIFFERENTIAL CLOCK INPUTS (CLK+, CLK-) | | | | | | Input CLK± Clock Rate | Full | 40 | 625 | MHz | | Logic Compliance | | CMOS/LVD | S/LVPECL | | | Internal Common-Mode Bias | Full | 0.9 | | V | | Differential Input Voltage | Full | 0.3 | 3.6 | V p-p | | Input Voltage Range | Full | AGND | AVDD | V | | Input Common-Mode Range | Full | 0.9 | 1.4 | V | | High Level Input Current | Full | 0 | +60 | μΑ | | Low Level Input Current | Full | -60 | 0 | μΑ | | Input Capacitance | Full | 4 | | pF | | Input Resistance | Full | 8 10 | 12 | kΩ | | RF CLOCK INPUT (RFCLK) | | | | | | Input CLK± Clock Rate | Full | 650 | 1500 | MHz | | Logic Compliance | | CMOS/LVD | S/LVPECL | | | Internal Bias | Full | 0.9 | | V | | Input Voltage Range | Full | AGND | AVDD | V | | Input Voltage Level | | | | | | High | Full | 1.2 | AVDD | V | | Low | Full | AGND | 0.6 | V | | High Level Input Current | Full | 0 | +150 | μΑ | | Low Level Input Current | Full | -150 | 0 | μΑ | | Input Capacitance | Full | 1 | | pF | | Input Resistance (AC-Coupled) | Full | 8 10 | 12 | kΩ | <sup>&</sup>lt;sup>2</sup> Crosstalk is measured at 100 MHz with –1.0 dBFS on one channel and no input on the alternate channel. <sup>&</sup>lt;sup>3</sup> Full power bandwidth is the bandwidth of operation determined by where the spectral power of the fundamental frequency is reduced by 3 dB. | Parameter | Temperature | Min | Тур | Max | Unit | |------------------------------------------------|-------------|------------|---------|------------|----------| | SYNCIN INPUT (SYNCINB+, SYNCINB-) | | | | | | | Logic Compliance | | | LVDS | | | | Internal Common-Mode Bias | Full | | 0.9 | | V | | Differential Input Voltage Range | Full | 0.3 | | 3.6 | V p-р | | Input Voltage Range | Full | AGND | | DVDD | V | | Input Common-Mode Range | Full | 0.9 | | 1.4 | V | | High Level Input Current | Full | -5 | | +5 | μΑ | | Low Level Input Current | Full | -5 | | +5 | μΑ | | Input Capacitance | Full | | 1 | | рF | | Input Resistance | Full | 12 | 16 | 20 | kΩ | | SYSREF INPUT (SYSREF+/SYSREF-) | | | | | | | Logic Compliance | | | LVDS | | | | Internal Common-Mode Bias | Full | | 0.9 | | V | | Differential Input Voltage Range | Full | 0.3 | | 3.6 | V p-p | | Input Voltage Range | Full | AGND | | AVDD | v . | | Input Common-Mode Range | Full | 0.9 | | 1.4 | V | | High Level Input Current | Full | -5 | | +5 | μΑ | | Low Level Input Current | Full | -5 | | +5 | μA | | Input Capacitance | Full | | 4 | | pF | | Input Resistance | Full | 8 | 10 | 12 | kΩ | | LOGIC INPUT (RST, CS) <sup>1</sup> | | | | | | | High Level Input Voltage | Full | 1.22 | | 2.1 | V | | Low Level Input Voltage | Full | 0 | | 0.6 | V | | High Level Input Current | Full | <b>-</b> 5 | | +5 | μΑ | | Low Level Input Current | Full | -100 | | -45 | μΑ | | Input Resistance | Full | | 26 | | kΩ | | Input Capacitance | Full | | 2 | | рF | | LOGIC INPUT (SCLK, PDWN) <sup>2</sup> | | | | | <u>'</u> | | High Level Input Voltage | Full | 1.22 | | 2.1 | V | | Low Level Input Voltage | Full | 0 | | 0.6 | V | | High Level Input Current | Full | 45 | | 100 | μA | | Low Level Input Current | Full | -10 | | +10 | μΑ | | Input Resistance | Full | | 26 | | kΩ | | Input Capacitance | Full | | 2 | | pF | | LOGIC INPUTS (SDIO) <sup>2</sup> | | | | | | | High Level Input Voltage | Full | 1.22 | | 2.1 | V | | Low Level Input Voltage | Full | 0 | | 0.6 | v | | High Level Input Current | Full | -10 | | +10 | μA | | Low Level Input Current | Full | -100 | | <b>–45</b> | μΑ | | Input Resistance | Full | | 26 | .5 | kΩ | | Input Capacitance | Full | | 5 | | pF | | DIGITAL OUTPUTS (SERDOUT0±, SERDOUT1±) | 1 411 | | | | Ρ' | | Logic Compliance | Full | | CML | | | | Differential Output Voltage (V <sub>OD</sub> ) | Full | 400 | 600 | 750 | mV | | Output Offset Voltage (V <sub>OD</sub> ) | Full | 0.75 | DRVDD/2 | 1.05 | V | | Parameter | Temperature | Min | Тур | Max | Unit | |----------------------------------------------|-------------|------|-----|------|------| | DIGITAL OUTPUTS (SDIO, FDA, FDB) | | | | | | | High Level Output Voltage (V <sub>OH</sub> ) | Full | | | | | | $I_{OH} = 50 \mu A$ | Full | 1.79 | | | V | | $I_{OH} = 0.5 \text{ mA}$ | Full | 1.75 | | | V | | Low Level Output Voltage (V <sub>oL</sub> ) | Full | | | | | | $I_{OL} = 1.6 \text{ mA}$ | Full | | | 0.2 | V | | $I_{OL} = 50 \mu A$ | Full | | | 0.05 | V | # **SWITCHING SPECIFICATIONS** Table 4. | Parameter | Symbol | Temperature | Min | Тур | Max | Unit | |-----------------------------------------------------|-------------------|-------------|-----|------------------------------|-----|-------------| | CLOCK INPUT PARAMETERS | | | | | | | | Conversion Rate <sup>1</sup> | f <sub>s</sub> | Full | 40 | | 250 | MSPS | | SYSREF± Setup Time to Rising Edge CLK± <sup>2</sup> | t <sub>REFS</sub> | Full | | 0.75 | | ns | | SYSREF± Hold Time from Rising Edge CLK±2 | t <sub>REFH</sub> | Full | | 0 | | ns | | CLK± Pulse Width High | t <sub>CH</sub> | | | | | | | Divide-by-1 Mode, DCS Enabled | | Full | 1.8 | 2.0 | 2.2 | ns | | Divide-by-1 Mode, DCS Disabled | | Full | 1.9 | 2.0 | 2.1 | ns | | Divide-by-2 Mode Through Divide-by-8 Mode | | Full | 0.8 | | | ns | | Aperture Delay | t <sub>A</sub> | Full | | 1.0 | | ns | | Aperture Uncertainty (Jitter) | t, | Full | | 0.16 | | ps rms | | DATA OUTPUT PARAMETERS | | | | | | | | Data Output Period or Unit Interval (UI) | | Full | | $L/(20 \times M \times f_s)$ | | Seconds | | Data Output Duty Cycle | | 25°C | | 50 | | % | | Data Valid Time | | 25°C | | 0.78 | | UI | | PLL Lock Time (t <sub>LOCK</sub> ) | | 25°C | | 25 | | μs | | Wake-Up | | | | | | | | Time (Standby) | | 25°C | | 10 | | μs | | Time ADC (Power-Down) <sup>3</sup> | | 25°C | | 250 | | ms | | Time Output (Power-Down) <sup>4</sup> | | 25°C | | 50 | | ms | | SYNCINB± Falling Edge to First K.28 Characters | | Full | 4 | | | Multiframes | | CGS Phase K.28 Characters Duration | | Full | 1 | | | Multiframe | | Pipeline Delay | | | | | | | | JESD204B M1, L1 Mode (Latency) | | Full | | 36 | | Cycles⁵ | | JESD204B M1, L2 Mode (Latency) | | Full | | 59 | | Cycles | | JESD204B M2, L1 Mode (Latency) | | Full | | 25 | | Cycles | | JESD204B M2, L2 Mode (Latency) | | Full | | 36 | | Cycles | | Additional Pipeline Latency with NSR Enabled | | Full | | 2 | | Cycles | | Fast Detect (Latency) | | Full | | 7 | | Cycles | | Data Rate per Lane | | 25°C | | | 5.0 | Gbps | | Uncorrelated Bounded High Probability (UBHP) Jitter | | 25°C | | 8 | | ps | | Random Jitter at 5.0 Gbps | | 25°C | | 1.7 | | ps rms | | Output Rise/Fall Time | | 25°C | | 60 | | ps | | Differential Termination Resistance | | 25°C | | 100 | | Ω | | Out-of-Range Recovery Time | | Full | | 3 | | Cycles | <sup>&</sup>lt;sup>1</sup> Conversion rate is the clock rate after the divider. <sup>&</sup>lt;sup>1</sup> Pull-up. <sup>2</sup> Pull-down. <sup>&</sup>lt;sup>2</sup> Refer to Figure 3 for timing diagram. Wake-up time ADC is defined as the time required for the ADC to return to normal operation from power-down mode. Wake-up time output is defined as the time required for JESD204B output to return to normal operation from power-down mode. Cycles refers to ADC conversion rate cycles. # **TIMING SPECIFICATIONS** Table 5. | Parameter | Test Conditions/Comments | Min | Тур | Max | Unit | |----------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | SPITIMING REQUIREMENTS (See Figure 55) | | | | | | | t <sub>DS</sub> | Setup time between the data and the rising edge of SCLK | 2 | | | ns | | t <sub>DH</sub> | Hold time between the data and the rising edge of SCLK | 2 | | | ns | | t <sub>CLK</sub> | Period of the SCLK | 40 | | | ns | | $t_S$ | Setup time between CS and SCLK | 2 | | | ns | | t <sub>H</sub> | Hold time between CS and SCLK | 2 | | | ns | | t <sub>HIGH</sub> | Minimum period that SCLK should be in a logic high state | 10 | | | ns | | $t_Low$ | Minimum period that SCLK should be in a logic low state | 10 | | | ns | | $t_{\text{EN\_SDIO}}$ | Time required for the SDIO pin to switch from an input to an output relative to the SCLK falling edge (not shown in figures) | 10 | | | ns | | t <sub>DIS_SDIO</sub> | Time required for the SDIO pin to switch from an output to an input relative to the SCLK rising edge (not shown in figures) | 10 | | | ns | | t <sub>spi_Rst</sub> | Time required after hard or soft reset until SPI access is available (not shown in figures) | 500 | | | μs | SYSREF+ \_\_ Figure 3. SYSREF± Setup and Hold Timing # **ABSOLUTE MAXIMUM RATINGS** ## Table 6. | Parameter | Rating | |--------------------------------------------|-------------------------| | ELECTRICAL | | | AVDD to AGND | -0.3 V to +2.0 V | | DRVDD to AGND | -0.3 V to +2.0 V | | DVDD to DGND | -0.3 V to +2.0 V | | VIN+A/VIN+B, VIN-A/VIN-B to AGND | -0.3 V to AVDD + 0.2 V | | CLK+, CLK- to AGND | -0.3 V to AVDD + 0.2 V | | RFCLK to AGND | -0.3 V to AVDD + 0.2 V | | VCM to AGND | -0.3 V to AVDD + 0.2 V | | CS, PDWN to AGND | -0.3 V to AVDD + 0.3 V | | SCLK to AGND | -0.3 V to AVDD + 0.3 V | | SDIO to AGND | -0.3 V to AVDD + 0.3 V | | RST to DGND | -0.3 V to DVDD + 0.3 V | | FDA, FDB to DGND | -0.3 V to DVDD + 0.3 V | | SERDOUT0+, SERDOUT0-, | -0.3 V to DRVDD + 0.3 V | | SERDOUT1+, SERDOUT1- to AGND | | | SYNCINB+, SYNCINB- to DGND | -0.3 V to DVDD + 0.3 V | | SYSREF+, SYSREF- to AGND | -0.3 V to AVDD + 0.3 V | | ENVIRONMENTAL | | | Operating Temperature Range<br>(Ambient) | −40°C to +85°C | | Maximum Junction Temperature<br>Under Bias | 150°C | | Storage Temperature Range<br>(Ambient) | −65°C to +125°C | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # THERMAL CHARACTERISTICS The exposed paddle must be soldered to the ground plane for the LFCSP package. This increases the reliability of the solder joints, maximizing the thermal capability of the package. **Table 7. Thermal Resistance** | Package Type | Airflow<br>Velocity<br>(m/sec) | $\theta_{JA}^{1,2}$ | $\theta_{JC}^{1,3}$ | $\theta_{\rm JB}^{1,4}$ | Unit | |---------------|--------------------------------|---------------------|---------------------|-------------------------|------| | 48-Lead LFCSP | 0 | 25 | 2 | 14 | °C/W | | 7 mm × 7 mm | 1.0 | 22 | | | °C/W | | (CP-48-13) | 2.5 | 20 | | | °C/W | <sup>&</sup>lt;sup>1</sup> Per JEDEC 51-7, plus JEDEC 25-5 2S2P test board. Typical $\theta_{JA}$ is specified for a 4-layer printed circuit board (PCB) with a solid ground plane. As shown in Table 7, airflow increases heat dissipation, which reduces $\theta_{JA}$ . In addition, metal in direct contact with the package leads from metal traces, through holes, ground, and power planes reduces the $\theta_{JA}$ . # **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. <sup>&</sup>lt;sup>2</sup>Per JEDEC JESD51-2 (still air) or JEDEC JESD51-6 (moving air). <sup>&</sup>lt;sup>3</sup> Per MIL-STD-883, Method 1012.1. <sup>&</sup>lt;sup>4</sup>Per JEDEC JESD51-8 (still air). # PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 4. Pin Configuration (Top View) **Table 8. Pin Function Descriptions** | Pin No. | Mnemonic | Type | Description | |-----------------------------------------|------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADC Power Supplies | | | | | 1, 5, 8, 36, 37, 40, 41, 43, 44, 47, 48 | AVDD | Supply | Analog Power Supply (1.8 V Nominal). | | 9, 11, 13, 16, 24, 25, 30 | DVDD | Supply | Digital Power Supply (1.8 V Nominal). | | 12, 28, 29, 35 | DNC | | Do Not Connect. | | 17, 23 | DGND | | Ground Reference for DVDD. | | 20 | DRVDD | Supply | JESD204B PHY Serial Output Driver Supply (1.8 V Nominal).<br>Note that the DRVDD power is referenced to the AGND Plane. | | Exposed Paddle | AGND/DRGND | Ground | The exposed thermal paddle on the bottom of the package provides the ground reference for DRVDD and AVDD. This exposed paddle must be connected to ground for proper operation. | | ADC Analog | | | | | 2 | RFCLK | Input | ADC RF Clock Input. | | 3 | CLK- | Input | ADC Nyquist Clock Input—Complement. | | 4 | CLK+ | Input | ADC Nyquist Clock Input—True. | | 38 | VIN-A | Input | Differential Analog Input Pin (–) for Channel A. | | 39 | VIN+A | Input | Differential Analog Input Pin (+) for Channel A. | | 42 | VCM | Output | Common-Mode Level Bias Output for Analog Inputs. Decouple this pin to ground using a 0.1 µF capacitor. | | 45 | VIN+B | Input | Differential Analog Input Pin (+) for Channel B. | | 46 | VIN-B | Input | Differential Analog Input Pin (–) for Channel B. | | ADC Fast Detect Outputs | | | | | 26 | FDB | Output | Channel B Fast Detect Indicator (CMOS Levels). | | 27 | FDA | Output | Channel A Fast Detect Indicator (CMOS Levels). | | Digital Inputs | | | | | 6 | SYSREF+ | Input | Active Low JESD204B LVDS SYSREF Input—True | | 7 | SYSREF- | Input | Active Low JESD204B LVDS SYSREF Input—Complement. | | 14 | SYNCINB+ | Input | Active Low JESD204B LVDS SYNC Input—True | | 15 | SYNCINB- | Input | Active Low JESD204B LVDS SYNC Input—Complement. | | Pin No. | Mnemonic | Туре | Description | |--------------|---------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | Data Outputs | | | | | 18 | SERDOUT1+ | Output | Lane B CML Output Data—True. | | 19 | SERDOUT1- | Output | Lane B CML Output Data—Complement. | | 21 | SERDOUT0- | Output | Lane A CML Output Data—Complement. | | 22 | SERDOUT0+ | Output | Lane A CML Output Data—True. | | DUT Controls | | | | | 10 | RST | Input | Digital Reset (Active Low). | | 31 | SDIO | Input/Output | SPI Serial Data I/O. | | 32 | SCLK | Input | SPI Serial Clock. | | 33 | <del>CS</del> | Input | SPI Chip Select (Active Low). | | 34 | PDWN | Input | Power-Down Input (Active High). The operation of this pin depends on the SPI mode and can be configured as power-down or standby (see Table 17). | # TYPICAL PERFORMANCE CHARACTERISTICS AVDD = 1.8 V, DRVDD = 1.8 V, DVDD = 1.8 V, sample rate is 250 MSPS, DCS enabled, 1.75 V p-p differential input, VIN = -1.0 dBFS, 32k sample, $T_A = 25^{\circ}$ C, link parameters used were M = 2 and L = 2, unless otherwise noted. Figure 5. AD6673-250 Single-Tone FFT with $f_{IN} = 90.1 \text{ MHz}$ Figure 6. AD6673-250 Single-Tone FFT with $f_{IN} = 185.1$ MHz Figure 7. AD6673-250 Single-Tone FFT with $f_{IN} = 305.1$ MHz Figure 8. AD6673-250 Single-Tone SNR/SFDR vs. Input Amplitude ( $A_{\rm IN}$ ) with $f_{\rm IN}$ = 185.1 MHz Figure 9. AD6673-250 Single-Tone SNR/SFDR vs. Input Frequency $(f_{IN})$ Figure 10. AD6673-250 Two-Tone SFDR/IMD3 vs. Input Amplitude ( $A_{\rm IN}$ ) with $f_{\rm IN1}=89.12$ MHz, $f_{\rm IN2}=92.12$ MHz Figure 11. AD6673-250 Two-Tone SFDR/IMD3 vs. Input Amplitude ( $A_{\rm IN}$ ) with $f_{\rm IN1}=184.12$ MHz, $f_{\rm IN2}=187.12$ MHz Figure 12. AD6673-250 Two-Tone FFT with $f_{IN1} = 89.12$ MHz, $f_{IN2} = 92.12$ MHz Figure 13. AD6673-250 Two-Tone FFT with $f_{\rm IN1}$ = 184.12 MHz, $f_{\rm IN2}$ = 187.12 MHz Figure 14. AD6673-250 Single-Tone SNR/SFDR vs. Sample Rate ( $f_s$ ) with $f_{\rm IN} = 90.1$ MHz Figure 15. AD6673-250 Grounded Input Histogram # **EQUIVALENT CIRCUITS** Figure 16. Equivalent Analog Input Circuit Figure 17. Equivalent Clock Input Circuit Figure 18. Digital CML Output Circuit Figure 19. Equivalent RF Clock Input Circuit Figure 20. Equivalent SDIO Circuit Figure 21. Equivalent SCLK or PDWN Input Circuit Figure 22. Equivalent SYNCINB± Input Circuit Figure 23. Equivalent SYSREF± Input Circuit Figure 24. Equivalent CS or RST Input Circuit Figure 25. Equivalent VCM Circuit # THEORY OF OPERATION The AD6673 has two analog input channels and two JESD204B output lanes. The signal passes through several stages before appearing at the output port(s). The dual ADC design can be used for diversity reception of signals, where the ADCs operate identically on the same carrier but from two separate antennae. The ADCs can also be operated with independent analog inputs. The user can sample frequencies from dc to 300 MHz using appropriate low-pass or band-pass filtering at the ADC inputs with little loss in ADC performance. Operation to 400 MHz analog input is permitted but occurs at the expense of increased ADC noise and distortion. A synchronization capability is provided to allow synchronized timing between multiple devices. Programming and control of the AD6673 are accomplished using a 3-pin, SPI-compatible serial interface. # **ADC ARCHITECTURE** The AD6673 architecture consists of a dual, front-end, sampleand-hold circuit, followed by a pipelined switched capacitor ADC. The quantized outputs from each stage are combined into a final 11-bit result in the digital correction logic. Alternately, the 11-bit result can be processed through the NSR block before it is sent to the digital correction logic. The pipelined architecture permits the first stage to operate on a new input sample and the remaining stages to operate on the preceding samples. Sampling occurs on the rising edge of the clock. Each stage of the pipeline, excluding the last, consists of a low resolution flash ADC connected to a switched capacitor digital-to-analog converter (DAC) and an interstage residue amplifier (MDAC). The MDAC magnifies the difference between the reconstructed DAC output and the flash input for the next stage in the pipeline. One bit of redundancy is used in each stage to facilitate digital correction of flash errors. The last stage simply consists of a flash ADC. The input stage of each channel contains a differential sampling circuit that can be ac- or dc-coupled in differential or single-ended modes. The output staging block aligns the data, corrects errors, and passes the data to the output buffers. The output buffers are powered from a separate supply, allowing digital output noise to be separated from the analog core. The AD6673 dual IF receiver can simultaneously digitize two channels, making it ideal for diversity reception and digital predistortion (DPD) observation paths in telecommunication systems. The dual IF receiver design can be used for diversity reception of signals, whereas the ADCs operate identically on the same carrier but from two separate antennae. The ADCs can also be operated with independent analog inputs. The user can input frequencies from dc to 300 MHz using appropriate lowpass or band-pass filtering at the ADC inputs with little loss in performance. Operation to a 400 MHz analog input is permitted; however, it occurs at the expense of increased ADC noise and distortion. A synchronization capability is provided to allow synchronized timing between multiple devices. Programming and control of the AD6673 are accomplished using a 3-wire SPI-compatible serial interface. # **ANALOG INPUT CONSIDERATIONS** The analog input to the AD6673 is a differential, switched capacitor circuit that has been designed for optimum performance while processing a differential input signal. The clock signal alternatively switches the input between sample mode and hold mode (see the configuration shown in Figure 26). When the input is switched into sample mode, the signal source must be capable of charging the sampling capacitors and settling within 1/2 clock cycle. A small resistor in series with each input can help reduce the peak transient current that is required from the output stage of the driving source. A shunt capacitor can be placed across the inputs to provide dynamic charging currents. This passive network creates a low-pass filter at the ADC input; therefore, the precise values are dependent on the application. In intermediate frequency (IF) undersampling applications, reduce the shunt capacitors. In combination with the driving source impedance, the shunt capacitors limit the input bandwidth. Refer to the AN-742 Application Note, *Frequency Domain Response of Switched-Capacitor ADCs*; the AN-827 Application Note, *A Resonant Approach to Interfacing Amplifiers to Switched-Capacitor ADCs*; and the *Analog Dialogue* article, "Transformer-Coupled Front-End for Wideband A/D Converters," for more information on this subject. Figure 26. Switched-Capacitor Input For best dynamic performance, match the source impedances driving VIN+ and VIN- and differentially balance the inputs. ## **Input Common Mode** The analog inputs of the AD6673 are not internally dc biased. In ac-coupled applications, the user must provide this bias externally. Setting the device so that $V_{\text{CM}}=0.5\times\text{AVDD}$ (or 0.9~V) is recommended for optimum performance. An on-board common-mode voltage reference is included in the design and is available from the VCM pin. Using the VCM output to set the input common mode is recommended. Optimum performance is achieved when the common-mode voltage of the analog input is set by the VCM pin voltage (typically $0.5\times\text{AVDD}$ ). Decouple the VCM pin to ground by using a $0.1~\text{\mu F}$ capacitor, as described in the Applications Information section. Place this decoupling capacitor close to the pin to minimize the series resistance and inductance between the part and this capacitor. # **Differential Input Configurations** Optimum performance is achieved while driving the AD6673 in a differential input configuration. For baseband applications, the AD8138, ADA4937-2, ADA4938-2, and ADA4930-2 differential drivers provide excellent performance and a flexible interface to the ADC. The output common-mode voltage of the ADA4930-2 is easily set with the VCM pin of the AD6673 (see Figure 27), and the driver can be configured in a Sallen-Key filter topology to provide band-limiting of the input signal. Figure 27. Differential Input Configuration Using the ADA4930-2 For baseband applications where SNR is a key parameter, differential transformer coupling is the recommended input configuration. An example is shown in Figure 28. To bias the analog input, the VCM voltage can be connected to the center tap of the secondary winding of the transformer. Figure 28. Differential Transformer-Coupled Configuration Consider the signal characteristics when selecting a transformer. Most RF transformers saturate at frequencies below a few megahertz. Excessive signal power can also cause core saturation, which leads to distortion. At input frequencies in the second Nyquist zone and above, the noise performance of most amplifiers is not adequate to achieve the true SNR performance of the AD6673. For applications where SNR is a key parameter, differential double balun coupling is the recommended input configuration (see Figure 29). In this configuration, the input is ac-coupled and the VCM voltage is provided to each input through a 33 $\Omega$ resistor. These resistors compensate for losses in the input baluns to provide a 50 $\Omega$ impedance to the driver. In the double balun and transformer configurations, the value of the input capacitors and resistors is dependent on the input frequency and source impedance. Based on these parameters, the value of the input resistors and capacitors may need to be adjusted or some components may need to be removed. Table 9 displays recommended values to set the RC network for different input frequency ranges. However, these values are dependent on the input signal and bandwidth and should be used only as a starting guide. Note that the values given in Table 9 are for each R1, R2, C1, C2, and R3 components shown in Figure 28 and Figure 29. Table 9. Example RC Network | 1 4010 7 1 23 | | 31100110111 | | | | | |-----------------------------|------------------|-------------|---------------------|---------------------|--------------------|--| | Frequency<br>Range<br>(MHz) | Range Series (Ω) | | R2<br>Series<br>(Ω) | C2<br>Shunt<br>(pF) | R3<br>Shunt<br>(Ω) | | | 0 to 100 | 33 | 8.2 | 0 | 15 | 49.9 | | | 100 to 300 | 15 | 3.9 | 0 | 8.2 | 49.9 | | Figure 29. Differential Double Balun Input Configuration An alternative to using a transformer-coupled input at frequencies in the second Nyquist zone is to use an amplifier with variable gain. The AD8375 or AD8376 digital variable gain amplifier (DVGA) provides good performance for driving the AD6673. Figure 30 shows an example of the AD8376 driving the AD6673 through a band-pass antialiasing filter. - ALL INDUCTORSARE COILCRAFT® 0603CS COMPONENTS WITH THE EXCEPTION OF THE 1µH CHOKE INDUCTORS (COILCRAFT 0603LS). ELIZED VALUES SHOWN ARE FOR A COMPARE AND MOUNT ELIZED. - 2. FILTER VALUES SHOWN ARE FOR A 20MHz BANDWIDTH FILTER CENTERED AT 140MHz. Figure 30. Differential Input Configuration Using the AD8376 # **VOLTAGE REFERENCE** A stable and accurate voltage reference is built into the AD6673. The full-scale input range can be adjusted by varying the reference voltage via the SPI. The input span of the ADC tracks the reference voltage changes linearly. # **CLOCK INPUT CONSIDERATIONS** The AD6673 has two options for deriving the input sampling clock, a differential Nyquist sampling clock input or an RF clock input (which is internally divided by 4). The clock input is selected in Register 0x09 and, by default, is configured for the Nyquist clock input. For optimum performance, clock the AD6673 Nyquist sample clock input, CLK+ and CLK-, with a differential signal. The signal is typically ac-coupled into the CLK+ and CLK- pins via a transformer or via capacitors. These pins are biased internally (see Figure 31) and require no external bias. If the clock inputs are floated, CLK- is pulled slightly lower than CLK+ to prevent spurious clocking. # **Nyquist Clock Input Options** The AD6673 Nyquist clock input supports a differential clock between 40 MHz to 625 MHz. The clock input structure supports differential input voltages from 0.3 V to 3.6 V and is therefore compatible with various logic family inputs, such as CMOS, LVDS, and LVPECL. A sine wave input is also accepted, but higher slew rates typically provide optimal performance. Clock source jitter is a critical parameter that can affect performance, as described in the Jitter Considerations section. If the inputs are floated, pull the CLK– pin low to prevent spurious clocking. The Nyquist clock input pins, CLK+ and CLK−, are internally biased to 0.9 V and have a typical input impedance of 4 pF in parallel with 10 k $\Omega$ (see Figure 31). The input clock is typically ac-coupled to CLK+ and CLK−. Some typical clock drive circuits are presented in Figure 32 through Figure 35 for reference. Figure 31. Equivalent Nyquist Clock Input Circuit For applications where a single-ended low jitter clock between 40 MHz to 200 MHz is available, an RF transformer is recommended. An example using an RF transformer in the clock network is shown in Figure 32. At frequencies above 200 MHz, an RF balun is recommended, as seen in Figure 33. The back-to-back Schottky diodes across the transformer secondary limit clock excursions into the AD6673 to approximately 0.8 V p-p differential. This limit helps prevent the large voltage swings of the clock from feeding through to other portions of the AD6673, yet preserves the fast rise and fall times of the clock, which are critical to low jitter performance. Figure 32. Transformer-Coupled Differential Clock (Up to 200 MHz) Figure 33. Balun-Coupled Differential Clock (Up to 625 MHz) In some cases, it is desirable to buffer or generate multiple clocks from a single source. In those cases, Analog Devices, Inc., offers clock drivers with excellent jitter performance. Figure 34 shows a typical PECL driver circuit that uses PECL drivers such as the AD9510, AD9511, AD9512, AD9513, AD9514, AD9515, AD9516, AD9517, AD9518, AD9520, AD9522, AD9523, AD9524, ADCLK905, ADCLK907, and ADCLK925. Figure 34. Differential PECL Sample Clock (Up to 625 MHz) Analog Devices also offers LVDS clock drivers with excellent jitter performance. A typical circuit is shown in Figure 35 and uses LVDS drivers such as the AD9510, AD9511, AD9512, AD9513, AD9514, AD9515, AD9516, AD9517, AD9518, AD9520, AD9522, AD9523, and AD9524. Figure 35. Differential LVDS Sample Clock (Up to 625 MHz) # **RF Clock Input Options** The AD6673 RF clock input supports a single-ended clock between 625 GHz to 1.5 GHz. The equivalent RF clock input circuit is shown in Figure 36. The input is self biased to 0.9 V and is typically ac-coupled. The input has a typical input impedance of $10~\mathrm{k}\Omega$ in parallel with 1 pF at the RFCLK pin. Figure 36. Equivalent RF Clock Input Circuit It is recommended that the RF clock input of the AD6673 be driven with a PECL or sine wave signal with a minimum signal amplitude of 600 mV peak to peak. Regardless of the type of signal being used, clock source jitter is of the most concern, as described in the Jitter Considerations section. Figure 37 shows the preferred method of clocking when using the RF clock input on the AD6673. It is recommended that a 50 $\Omega$ transmission line be used to route the clock signal to the RF clock input of the AD6673 due to the high frequency nature of the signal and terminate the transmission line close to the RF clock input. Figure 37. Typical RF Clock Input Circuit Figure 38 shows the RF clock input of the AD6673 being driven from the LVPECL outputs of the AD9515. The differential LVPECL output signal from the AD9515 is converted to a single-ended signal using an RF balun or RF transformer. The RF balun configuration is recommended for clock frequencies associated with the RF clock input. Figure 38. Differential PECL RF Clock Input Circuit ## **Input Clock Divider** The AD6673 contains an input clock divider with the ability to divide the Nyquist input clock by integer values between 1 and 8. The RF clock input uses an on-chip predivider to divide the clock input by four before it reaches the 1-to-8 divider. This allows for higher input frequencies to be achieved on the RF clock input. The divide ratios can be selected using Register 0x09 and Register 0x0B. Register 0x09 is used to set the RF clock input, and Register 0x0B can be used to set the divide ratio of the 1-to-8 divider for both the RF clock input and the Nyquist clock input. For divide ratios other than 1, the duty-cycle stabilizer is automatically enabled. Figure 39. AD6673 Clock Divider Circuit The AD6673 clock divider can be synchronized using the external SYSREF input. Bit 1 and Bit 2 of Register 0x3A allow the clock divider to be resynchronized on every SYSREF signal or only on the first signal after the register is written. A valid SYSREF causes the clock divider to reset to its initial state. This synchronization feature allows multiple parts to have their clock dividers aligned to guarantee simultaneous input sampling. # **Clock Duty Cycle** Typical high speed ADCs use both clock edges to generate a variety of internal timing signals and, as a result, may be sensitive to clock duty cycle. Commonly, a $\pm 5\%$ tolerance is required on the clock duty cycle to maintain dynamic performance characteristics. The AD6673 contains a DCS that retimes the nonsampling (falling) edge, providing an internal clock signal with a nominal 50% duty cycle. This allows the user to provide a wide range of clock input duty cycles without affecting the performance of the AD6673. Jitter on the rising edge of the input clock is still of paramount concern and is not reduced by the duty cycle stabilizer. The duty cycle control loop does not function for clock rates of less than 40 MHz nominally. The loop has a time constant associated with it that must be considered when the clock rate can change dynamically. A wait time of 1.5 $\mu s$ to 5 $\mu s$ is required after a dynamic clock frequency increase or decrease before the DCS loop is relocked to the input signal. During the time that the loop is not locked, the DCS loop is bypassed, and the internal device timing is dependent on the duty cycle of the input clock signal. In such applications, it may be appropriate to disable the duty cycle stabilizer. In all other applications, enabling the DCS circuit is recommended to maximize ac performance. #### **Jitter Considerations** High speed, high resolution ADCs are sensitive to the quality of the clock input. The degradation in SNR at a given input frequency $(f_{IN})$ due to jitter $(t_J)$ can be calculated by $$SNR_{HF} = -10 \log[(2\pi \times f_{IN} \times t_{JRMS})^2 + 10^{(-SNR_{LF}/10)}]$$ In the equation, the rms aperture jitter represents the root-meansquare of all jitter sources, which include the clock input, the analog input signal, and the ADC aperture jitter specification. IF undersampling applications are particularly sensitive to jitter, as shown in Figure 40. Figure 40. AD6673-250 SNR vs. Input Frequency and Jitter Treat the clock input as an analog signal in cases where aperture jitter may affect the dynamic range of the AD6673. Separate the power supplies for the clock drivers from the ADC output driver supplies to avoid modulating the clock signal with digital noise. Low jitter, crystal controlled oscillators make the best clock sources. If the clock is generated from another type of source (by gating, dividing, or another method), retime it by the original clock at the last step. Refer to the AN-501 Application Note, *Aperture Uncertainty and ADC System Performance*, and the AN-756 Application Note, *Sampled Systems and the Effects of Clock Phase Noise and Jitter*, for more information about jitter performance as it relates to ADCs. #### POWER DISSIPATION AND STANDBY MODE As shown in Figure 41, the power dissipated by the AD6673 is proportional to its sample rate. The data in Figure 41 was taken using the same operating conditions as those used for the Typical Performance Characteristics section. Figure 41. AD6673-250 Power vs. Encode Rate By asserting PDWN (either through the SPI port or by asserting the PDWN pin high), the AD6673 is placed in power-down mode. In this state, the ADC typically dissipates about 9 mW. Asserting the PDWN pin low returns the AD6673 to its normal operating mode. Low power dissipation in power-down mode is achieved by shutting down the reference, reference buffer, biasing networks, and clock. Internal capacitors are discharged when entering power-down mode and then must be recharged when returning to normal operation. As a result, wake-up time is related to the time spent in power-down mode, and shorter power-down cycles result in proportionally shorter wake-up times. When using the SPI port interface, the user can place the ADC in power-down mode or standby mode. Standby mode allows the user to keep the internal reference circuitry powered when faster wake-up times are required. See the Memory Map Register Description section and the AN-877 Application Note, *Interfacing to High Speed ADCs via SPI*, for additional details. # **NOISE SHAPING REQUANTIZER** The AD6673 features a NSR to allow higher than 11-bit SNR to be maintained in a subset of the Nyquist band. The harmonic performance of the receiver is unaffected by the NSR feature. When enabled, the NSR contributes an additional 0.6 dB of loss to the input signal, such that a 0 dBFS input is reduced to -0.6 dBFS at the output pins. The NSR feature can be independently controlled per channel via the SPI. Two different bandwidth modes are provided; the mode can be selected from the SPI port. In each of the two modes, the center frequency of the band can be tuned such that IFs can be placed anywhere in the Nyquist band. # 22% BANDWIDTH MODE (>40 MHz AT 184.32 MSPS) The first bandwidth mode offers excellent noise performance over 22% of the ADC sample rate (44% of the Nyquist band) and can be centered by setting the NSR mode bits in the NSR control register (Address 0x3C) to 0. In this mode, the useful frequency range can be set using the 6-bit tuning word in the NSR tuning register (Address 0x3E). There are 57 possible tuning words (TW); each step is 0.5% of the ADC sample rate. The following three equations describe the left band edge ( $f_0$ ), the channel center ( $f_{\text{CENTER}}$ ), and the right band edge ( $f_1$ ), respectively: $$f_0 = f_{ADC} \times .005 \times TW$$ $$f_{CENTER} = f_0 + 0.11 \times f_{ADC}$$ $$f_1 = f_0 + 0.22 \times f_{ADC}$$ Figure 42 to Figure 44 show the typical spectrum that can be expected from the AD6673 in the 22% bandwidth mode for three different tuning words. Figure 42. 22% Bandwidth Mode, Tuning Word = 13 Figure 43. 22% Bandwidth Mode, Tuning Word = 28 ( $f_{s}/4$ Tuning) Figure 44. 22% Bandwidth Mode, Tuning Word = 41 # 33% BANDWIDTH MODE (>60 MHz AT 184.32 MSPS) The second bandwidth mode offers excellent noise performance over 33% of the ADC sample rate (66% of the Nyquist band) and can be centered by setting the NSR mode bits in the NSR control register (Address 0x3C) to 1. In this mode, the useful frequency range can be set using the 6-bit tuning word in the NSR tuning register (Address 0x3E). There are 57 possible tuning words (TW); each step is 0.5% of the ADC sample rate. The following three equations describe the left band edge ( $f_0$ ), the channel center ( $f_{\text{CENTER}}$ ), and the right band edge ( $f_1$ ), respectively: $$f_0 = f_{ADC} \times .005 \times TW$$ $$f_{CENTER} = f_0 + 0.165 \times f_{ADC}$$ $$f_1 = f_0 + 0.33 \times f_{ADC}$$ Figure 45 to Figure 47 show the typical spectrum that can be expected from the AD6673 in the 33% bandwidth mode for three different tuning words. Figure 45. 33% Bandwidth Mode, Tuning Word = 5 Figure 46. 33% Bandwidth Mode, Tuning Word = 17 ( $f_s/4$ Tuning) Figure 47. 33% Bandwidth Mode, Tuning Word = 27 # DIGITAL OUTPUTS # **JESD204B Transmit Top Level Description** The AD6673 digital output uses the JEDEC Standard No. JESD204B, *Serial Interface for Data Converters*. JESD204B is a protocol to link the AD6673 to a digital processing device over a serial interface of up to 5 Gbps link speeds (2.75 Gbps, 11-bit ADC data rate). The benefits of the JESD204B interface include a reduction in required board area for data interface routing and the enabling of smaller packages for converter and logic devices. The AD6673 supports single or dual lane interfaces. ### JESD204B Overview The JESD204B data transmit block assembles the parallel data from the ADC into frames and uses 8b/10b encoding as well as optional scrambling to form serial output data. Lane synchronization is supported using special characters during the initial establishment of the link, and additional synchronization is embedded in the data stream thereafter. A matching external receiver is required to lock onto the serial data stream and recover the data and clock. For additional details on the JESD204B interface, refer to the JESD204B standard. The AD6673 JESD204B transmit block maps the output of the two ADCs over a link. A link can be configured to use either single or dual serial differential outputs that are called lanes. The JESD204B specification refers to a number of parameters to define the link, and these parameters must match between the JESD204B transmitter (AD6673 output) and receiver. The JESD204B link is described according to the following parameters: - S = samples transmitted/single converter/frame cycle (AD6673 value = 1) - M = number of converters/converter device (AD6673 value = 2) - L = number of lanes/converter device (AD6673 value = 1 or 2) - N = converter resolution (AD6673 value = 11) - N' = total number of bits per sample (AD6673 value = 16) - CF = number of control words/frame clock cycle/converter device (AD6673 value = 0) - CS = number of control bits/conversion sample (configurable on the AD6673 up to 2 bits) - K = number of frames per multiframe (configurable on the AD6673) - HD = high density mode (AD6673 value = 0) - F = octets/frame (AD6673 value = 2 or 4, dependent upon L = 2 or 1) - C = control bit (overrange, overflow, underflow; available on the AD6673) - T = tail bit (available on the AD6673) - SCR = scrambler enable/disable (configurable on the AD6673) - FCHK = checksum for the JESD204B parameters (automatically calculated and stored in register map) Figure 48 shows a simplified block diagram of the AD6673 JESD204B link. By default, the AD6673 is configured to use two converters and two lanes. Converter A data is output to SERDOUT0+/SERDOUT0-, and Converter B is output to SERDOUT1+/SERDOUT1-. The AD6673 allows for other configurations such as combining the outputs of both converters onto a single lane or changing the mapping of the A and B digital output paths. These modes are setup through a quick configuration register in the SPI register map, along with additional customizable options. By default in the AD6673, the 11-bit converter word from each converter is broken into two octets (8 bits of data). Bit 0 (MSB) through Bit 7 are in the first octet. The second octet contains Bit 8 through Bit 10 (LSB), followed by 3 bits that may be programmed as 0 or pseudo-random numbers, followed by two tail bits. The tail bits can be configured as zeros, a pseudo-random number sequence, or control bits indicating overrange, underrange, or valid data conditions. The two resulting octets can be scrambled. Scrambling is optional; however, it is available to avoid spectral peaks when transmitting similar digital data patterns. The scrambler uses a self synchronizing, polynomial-based algorithm defined by the equation $1 + x^{14} + x^{15}$ . The descrambler in the receiver should be a self-synchronizing version of the scrambler polynomial. The two octets are then encoded with an 8b/10b encoder. The 8b/10b encoder works by taking eight bits of data (an octet) and encoding them into a 10-bit symbol. Figure 49 shows how the 11-bit data is taken from the ADC, the tail bits are added, the two octets are scrambled, and how the octets are encoded into two 10-bit symbols. Figure 49 illustrates the default data format. At the data link layer, in addition to the 8b/10b encoding, the character replacement is used to allow the receiver to monitor frame alignment. The character replacement process occurs on the frame and multiframe boundaries, and implementation depends on which boundary is occurring, and if scrambling is enabled. If scrambling is disabled, the following applies. If the last scrambled octet of the last frame of the multiframe equals the last octet of the previous frame, the transmitter replaces the last octet with the control character /A/ = /K28.3/. On other frames within the multiframe, if the last octet in the frame equals the last octet of the previous frame, the transmitter replaces the last octet with the control character /F/=/K28.7/. If scrambling is enabled, the following applies. If the last octet of the last frame of the multiframe equals 0x7C, the transmitter replaces the last octet with the control character /A/ = /K28.3/. On other frames within the multiframe, if the last octet equals 0xFC, the transmitter replaces the last octet with the control character /F/ = /K28.7/. Refer to JEDEC Standard No. 204B-July 2011 for additional information about the JESD204B interface. Section 5.1 covers the transport layer and data format details, and Section 5.2 covers scrambling and descrambling. # JESD204B Synchronization Details The AD6673 is a JESD204B Subclass 1 device that establishes synchronization of the link through two control signals, SYSREF and SYNC, and typically a common device clock. SYSREF and SYNC are common to all converter devices for alignment purposes at the system level. The synchronization process is accomplished over three phases: code group synchronization (CGS), initial lane alignment sequence (ILAS), and data transmission. If scrambling is enabled, the bits are not actually scrambled until the data transmission phase, and the CGS phase and ILAS phase do not use scrambling. #### **CGS Phase** In the CGS phase, the JESD204B transmit block transmits /K28.5/ characters. The receiver (external logic device) must locate K28.5 characters in its input data stream using clock and data recovery (CDR) techniques. Once a certain number of consecutive K28.5 characters have been detected on the link lanes, the receiver initiates a SYSREF edge so that the AD6673 transmit data establishes a local multiframe clock (LMFC) internally. The SYSREF edge also resets any sampling edges within the ADC to align sampling instances to the LMFC. This is important to maintain synchronization across multiple devices. The receiver or logic device de-asserts the SYNC~ signal (SYNCINB±), and the transmitter block begins the ILAS phase. # **ILAS Phase** In the ILAS phase, the transmitter sends out a known pattern, and the receiver aligns all lanes of the link and verifies the parameters of the link. The ILAS phase begins after SYNC~ has been de-asserted (goes high). The transmit block begins to transmit four multiframes. Dummy samples are inserted between the required characters so that full multiframes are transmitted. The four multiframes include the following: - Multiframe 1: Begins with an /R/ character [K28.0] and ends with an /A/ character [K28.3]. - Multiframe 2: Begins with an /R/ character followed by a /Q/ [K28.4] character, followed by link configuration parameters over 14 configuration octets (see Table 10), and ends with an /A/ character. - Multiframe 3: Is the same as Multiframe 1. - Multiframe 4: Is the same as Multiframe 1. #### **Data Transmission Phase** In the data transmission phase, frame alignment is monitored with control characters. Character replacement is used at the end of frames. Character replacement in the transmitter occurs in the following instances: - If scrambling is disabled and the last octet of the frame or multiframe equals the octet value of the previous frame - If scrambling is enabled and the last octet of the multiframe is equal to 0x7C, or the last octet of a frame is equal to 0xFC Table 10. Fourteen Configuration Octets of the ILAS Phase | No. (MSB) Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 (LSB) 0 DID[7:0] 1 BID[3:0] 2 LID[4:0] 3 SCR L[4:0] 4 F[7:0] 5 M[7:0] 7 CS[1:0] N[4:0] 8 SUBCLASS[2:0] N'[4:0] 9 JESDV[2:0] S[4:0] 10 CF[4:0] 11 Reserved, Don't Care 12 Reserved, Don't Care | | Bit 7 | | | | | | | Bit 0 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|---------|-------|-----------|----------|---------|-------|-------| | 1 BID[3:0] 2 LID[4:0] 3 SCR L[4:0] 4 F[7:0] 5 K[4:0] 6 M[7:0] 7 CS[1:0] N[4:0] 8 SUBCLASS[2:0] N'[4:0] 9 JESDV[2:0] S[4:0] 10 CF[4:0] 11 Reserved, Don't Care 12 Reserved, Don't Care | No. | | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | | | 2 LID[4:0] 3 SCR L[4:0] 4 F[7:0] 5 K[4:0] 6 M[7:0] 7 CS[1:0] N[4:0] 8 SUBCLASS[2:0] N'[4:0] 9 JESDV[2:0] S[4:0] 10 CF[4:0] 11 Reserved, Don't Care 12 Reserved, Don't Care | 0 | | | | DID[ | 7:0] | | | | | 3 SCR L[4:0] 4 F[7:0] 5 K[4:0] 6 M[7:0] 7 CS[1:0] N[4:0] 8 SUBCLASS[2:0] N'[4:0] 9 JESDV[2:0] S[4:0] 10 CF[4:0] 11 Reserved, Don't Care 12 Reserved, Don't Care | 1 | | | | | | BID | [3:0] | | | 4 F[7:0] 5 K[4:0] 6 M[7:0] 7 CS[1:0] N[4:0] 8 SUBCLASS[2:0] N'[4:0] 9 JESDV[2:0] S[4:0] 10 CF[4:0] 11 Reserved, Don't Care 12 Reserved, Don't Care | 2 | | | | | | LID[4:0 | ] | | | 5 K[4:0] 6 M[7:0] 7 CS[1:0] N[4:0] 8 SUBCLASS[2:0] N'[4:0] 9 JESDV[2:0] S[4:0] 10 CF[4:0] 11 Reserved, Don't Care 12 Reserved, Don't Care | 3 | SCR | | | | | L[· | 4:0] | | | 6 M[7:0] 7 CS[1:0] N[4:0] 8 SUBCLASS[2:0] N'[4:0] 9 JESDV[2:0] S[4:0] 10 CF[4:0] 11 Reserved, Don't Care 12 Reserved, Don't Care | 4 | | | | F[7 | :0] | | | | | 7 CS[1:0] N[4:0] 8 SUBCLASS[2:0] N'[4:0] 9 JESDV[2:0] S[4:0] 10 CF[4:0] 11 Reserved, Don't Care 12 Reserved, Don't Care | 5 | | | | | | K[4:0] | | | | 8 SUBCLASS[2:0] N'[4:0] 9 JESDV[2:0] S[4:0] 10 CF[4:0] 11 Reserved, Don't Care 12 Reserved, Don't Care | 6 | | | | M[7 | ':0] | | | | | 9 JESDV[2:0] S[4:0] 10 CF[4:0] 11 Reserved, Don't Care 12 Reserved, Don't Care | 7 | CS[1 | :0] | | | | N[4:0] | | | | 10 CF[4:0] 11 Reserved, Don't Care 12 Reserved, Don't Care | 8 | SUB | CLASS[2 | 2:0] | | | N'[4:0] | | | | 11 Reserved, Don't Care 12 Reserved, Don't Care | 9 | JE | SDV[2:0 | ] | | | S[4:0] | | | | 12 Reserved, Don't Care | 10 | | | | | | CF[4:0] | | | | · | 11 | | | Res | served, [ | Don't Ca | ire | | | | 12 | 12 | | • | Res | served, [ | Don't Ca | ire | • | • | | 13 FCHK[7:0] | 13 | | • | | FCHK | [7:0] | • | • | | ## **Link Setup Parameters** The following sections demonstrate how to configure the AD6673 JESD204B interface. The steps to configure the output include the following: - 1. Disable lanes before changing configuration - 2. Select quick configuration option - 3. Configure detailed options - 4. Check FCHK, checksum of JESD204B interface parameters - 5. Set additional digital output configuration options - 6. Re-enable lane(s) ### **Disable Lanes Before Changing Configuration** Before modifying the JESD204B link parameters, disable the link and hold it in reset. This is accomplished by writing Logic 1 to Register 0x5F, Bit[0]. # **Select Quick Configuration Option** Write to Register 0x5E, the 204B quick configuration register, to select the configuration options. See Table 13 for configuration options and resulting JESD204B parameter values. - 0x11 =one converter, one lane - 0x12 = one converter, two lanes - 0x21 = two converters, one lane - 0x22 = two converters, two lanes # **Configure Detailed Options** Configure the tail bits and control bits. - With N' = 16 and N = 11, there are two bits available per sample for transmitting additional information over the JESD204B link. The options are tail bits or control bits. By default, tail bits of 0b00 value are used. - Tail bits are dummy bits sent over the link to complete the two octets and do not convey any information about the input signal. Tail bits can be fixed zeros (default) or pseudorandom numbers (Register 0x5F, Bit[6]). - One or two control bits can be used instead of the tail bits through Register 0x72, Bits[7:6]. The tail bits can be set using Register 0x14, Bits[7:5]. Set lane identification values. - JESD204B allows parameters to identify the device and lane. These parameters are transmitted during the ILAS phase, and they are accessible in the internal registers. - There are three identification values: device identification (DID), bank identification (BID), and lane identification (LID). DID and BID are device specific; therefore, they can be used for link identification. Set number of frames per multiframe, K. - Per the JESD204B specification, a multiframe is defined as a group of K successive frames, where K is between 1 and 32, and it requires that the number of octets be between 17 and 1024. The K value is set to 32 by default in Register 0x70, Bits[7:0]. Note that the K value is the register value plus 1. - The K value can be changed; however, it must comply with a few conditions. The AD6673 uses a fixed value for octets per frame [F] based on the JESD204B quick configuration setting. K must also be a multiple of 4 and conform to the following equation: $32 \ge K \ge Ceil(17/F)$ The JESD204B specification also calls for the number of octets per multiframe (K × F) to be between 17 and 1024. The F value is fixed through the quick configuration setting to ensure that this relationship is true. Table 11. JESD204B Configurable Identification Values | DID Value | Register, Bits | Value Range | |--------------|----------------------------|-------------| | LID (Lane 0) | 0x67, [4:0] | 031 | | LID (Lane 1) | 0x68, [4:0] | 031 | | DID | 0x68, [4:0]<br>0x64, [7:0] | 0255 | | BID | 0x65, [3:0] | 015 | Scramble, SCR. Scrambling can be enabled or disabled by setting Register 0x6E, Bit[7]. By default, scrambling is enabled. Per the JESD204B protocol, scrambling is functional only after the lane synchronization has completed. Select lane synchronization options. Most of the synchronization features of the JESD204B interface are enabled by default for typical applications. In some cases, these features can be disabled or modified as follows: ILAS enabling is controlled in Register 0x5F, Bits[3:2] and by default is enabled. Optionally, to support some unique instances of the interfaces (such as NMCDA-SL), the JESD204B interface can be programmed to either disable the ILAS sequence or continually repeat the ILAS sequence. The AD6673 has fixed values of some of the JESD204B interface parameters, and they are as follows: - [N] = 11: number of bits per converter is 11, in Register 0x72, Bits[3:0] - [N'] = 16: number of bits per sample is 16, in Register 0x73, Bits[3:0] - [CF] = 0: number of control words/ frame clock cycle/converter is 0, in Register 0x75, Bits[4:0] Verify read only values: lanes per link (L), octets per frame (F), number of converters (M), and samples per converter per frame (S). The AD6673 calculates values for some JESD204B parameters based on other settings, particularly the quick configuration register selection. The read only values here are available in the register map for verification. - [L] = lanes per link can be 1 or 2; read the values from Register 0x6E, Bit[0] - [F] = octets per frame can be 1, 2, or 4; read the value from Register 0x6F, Bits[7:0] - [HD] = high density mode can be 0 or 1; read the value from Register 0x75, Bit[7] - [M] = number of converters per link can be 1 or 2; read value from Register 0x71, Bits[7:0] - [S] = samples per converter per frame can be 1 or 2: read the value from Register 0x74, Bits[4:0] # Check FCHK, Checksum of JESD204B Interface Parameters The JESD204B parameters can be verified through the checksum value [FCHK] of the JESD204B interface parameters. Each lane has an FCHK value associated with it. The FCHK value is transmitted during the ILAS second multiframe and can be read from the internal registers. The checksum value is the modulo 256 sum of the parameters listed in the No. column of Table 12. The checksum is calculated by adding the parameter fields before they are packed into the octets shown in Table 12. The FCHK for the lane configuration for data coming out of Lane 0 can be read from Register 0x79. Similarly, the FCHK for the lane configuration for data coming out of Lane 1 can be read from Register 0x7A. Table 12. JESD 204B Configuration Table Used in ILAS and CHKSUM Calculation | No. | Bit 7<br>(MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0<br>(LSB) | | |-----|-----------------------|-------------------|-------|-------|--------------|----------|-------|----------------|--| | 0 | DID[7:0] | | | | | | | | | | 1 | | | | | | BID | [3:0] | | | | 2 | | | | | | LID[4:0] | ] | | | | 3 | SCR | | | | | L[4 | 4:0] | | | | 4 | | | | F[7 | :0] | | | | | | 5 | | | | | | K[4:0] | | | | | 6 | | | | M[7 | <b>'</b> :0] | | | | | | 7 | CS[1 | :0] | | | | N[4:0] | | | | | 8 | SUBCLASS[2:0] N'[4:0] | | | | | | | | | | 9 | JE | JESDV[2:0] S[4:0] | | | | | | | | | 10 | | | | | | CF[4:0] | | | | # **Additional Digital Output Configuration Options** Other data format controls include the following: - Invert polarity of serial output data: Register 0x60, Bit[1] - ADC data format (offset binary, twos complement, gray code): Register 0x14, Bits[1:0] - Options for interpreting single on SYSREF± and SYNCINB±: Register 0x3A - Option to remap converter and lane assignments, Register 0x82 and Register 0x83. See Figure 48 for simplified block diagram. # **Re-Enable Lanes After Configuration** After modifying the JESD204B link parameters, enable the link so that the synchronization process can begin. This is accomplished by writing Logic 0 to Register 0x5F, Bit[0]. Figure 48. AD6673 Transmit Link Simplified Block Diagram Figure 49. AD6673 Digital Processing of JESD204B Lanes Table 13. AD6673 JESD204B Typical Configurations | JESD204B<br>Configure<br>Setting | M (No. of Converters),<br>Register 0x71,<br>Bits[7:0] | L (No. of Lanes),<br>Register 0x6E,<br>Bit[0] | F (Octets/Frame),<br>Register 0x6F,<br>Bits[7:0], Read Only | S (Samples/ADC/Frame),<br>Register 0x74, Bits[4:0],<br>Read Only | HD (High Density Mode),<br>Register 0x75, Bit[7],<br>Read Only | |----------------------------------|-------------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------| | 0x11 | 1 | 1 | 2 | 1 | 0 | | 0x12 | 1 | 2 | 1 | 1 | 1 | | 0x21 | 2 | 1 | 4 | 1 | 0 | | 0x22 (Default) | 2 | 2 | 2 | 1 | 0 | Figure 50. AD6673 ADC Output Data Path Table 14. AD6673 JESD204B Frame Alignment Monitoring and Correction Replacement Characters | | | | Last Octet in | | |------------|----------------------|--------------------------------------------------|----------------|-----------------------| | Scrambling | Lane Synchronization | Character to be Replaced | Multiframe | Replacement Character | | Off | On | Last octet in frame repeated from previous frame | No | K28.7 | | Off | On | Last octet in frame repeated from previous frame | Yes | K28.3 | | Off | Off | Last octet in frame repeated from previous frame | Not applicable | K28.7 | | On | On | Last octet in frame equals D28.7 | No | K28.7 | | On | On | Last octet in frame equals D28.3 | Yes | K28.3 | | On | Off | Last octet in frame equals D28.7 | Not applicable | K28.7 | # Frame and Lane Alignment Monitoring and Correction Frame alignment monitoring and correction is part of the JESD204B specification. The 11-bit word requires two octets to transmit all the data. The two octets (MSB and LSB), where F=2, make up a frame. During normal operating conditions, frame alignment is monitored via alignment characters, which are inserted under certain conditions at the end of a frame. Table 14 summarizes the conditions for character insertion along with the expected characters under the various operation modes. If lane synchronization is enabled, the replacement character value depends on whether the octet is at the end of a frame or at the end of a multiframe. Based on the operating mode, the receiver can ensure that it is still synchronized to the frame boundary by correctly receiving the replacement characters. # **Digital Outputs and Timing** The AD6673 has differential digital outputs that power up by default. The driver current is derived on-chip and sets the output current at each output equal to a nominal 4 mA. Each output presents a 100 $\Omega$ dynamic internal termination to reduce unwanted reflections. Place a 100 $\Omega$ differential termination resistor at each receiver input to result in a nominal 300 mV peak-to-peak swing at the receiver (see Figure 51). Alternatively, single-ended 50 $\Omega$ termination can be used. When single-ended termination is used, the termination voltage should be DRVDD/2; otherwise, ac coupling capacitors can be used to terminate to any single-ended voltage. Figure 51. AC-Coupled Digital Output Termination Example The AD6673 digital outputs can interface with custom ASICs and FPGA receivers, providing superior switching performance in noisy environments. Single point-to-point network topologies are recommended with a single differential $100~\Omega$ termination resistor placed as close to the receiver logic as possible. The common mode of the digital output automatically biases itself to half the supply of the receiver (that is, the common-mode voltage is 0.9 V for a receiver supply of 1.8 V) if dc-coupled connecting is used (see Figure 52). For receiver logic that is not within the bounds of the DRVDD supply, use an ac-coupled connection. Simply place a 0.1 $\mu F$ capacitor on each output pin and derive a 100 $\Omega$ differential termination close to the receiver side. Figure 52. DC-Coupled Digital Output Termination Example If there is no far-end receiver termination, or if there is poor differential trace routing, timing errors may result. To avoid such timing errors, it is recommended that the trace length be less than six inches, and that the differential output traces be close together and at equal lengths. Figure 53 shows an example of the digital output (default) data eye and time interval error (TIE) jitter histogram and bathtub curve for the AD6673 lane running at 5 Gbps. Additional SPI options allow the user to further increase the output driver voltage swing of all four outputs to drive longer trace lengths (see Register 0x15 in Table 17). The power dissipation of the DRVDD supply increases when this option is used. See the Memory Map section for more details. The format of the output data is twos complement by default. To change the output data format to offset binary, see the Memory Map section (Register 0x14 in Table 17). Figure 53. AD6673 Digital Outputs Data Eye, Histogram, and Bathtub, External 100 $\Omega$ Terminations at 5 Gbps #### ADC OVERRANGE AND GAIN CONTROL In receiver applications, it is desirable to have a mechanism to reliably determine when the converter is about to be clipped. The standard overflow indicator provides delayed information on the state of the analog input that is of limited value in preventing clipping. Therefore, it is helpful to have a programmable threshold below full scale that allows time to reduce the gain before the clip occurs. In addition, because input signals can have significant slew rates, latency of this function is of concern. Using the SPI port, the user can provide a threshold above which the FD output is active. Bit 0 of Register 0x45 enables the fast detect feature. Register 0x47 to Register 0x4B allow the user to set the threshold levels. As long as the signal is below the selected threshold, the FD output remains low. In this mode, the magnitude of the data is considered in the calculation of the condition, but the sign of the data is not considered. The threshold detection responds identically to positive and negative signals outside the desired range (magnitude). # **ADC OVERRANGE (OR)** The ADC overrange indicator is asserted when an overrange is detected on the input of the ADC. The overrange condition is determined at the output of the ADC pipeline and, therefore, is subject to a latency of 36 ADC clock cycles. An overrange at the input is indicated by this bit 36 clock cycles after it occurs. #### **GAIN SWITCHING** The AD6673 includes circuitry that is useful in applications either where large dynamic ranges exist, or where gain ranging amplifiers are employed. This circuitry allows digital thresholds to be set such that an upper threshold and a lower threshold can be programmed. One such use is to detect when an ADC is about to reach full scale with a particular input condition. The result is to provide an indicator that can be used to quickly insert an attenuator that prevents ADC overdrive. ## Fast Threshold Detection (FDA and FDB) The FD indicator is asserted if the input magnitude exceeds the value programmed in the fast detect upper threshold registers, located in Register 0x47 and Register 0x48. The selected threshold register is compared with the signal magnitude at the output of the ADC. The fast upper threshold detection has a latency of 4 clock cycles. The approximate upper threshold magnitude is defined by Upper Threshold Magnitude (dBFS) = $20 \log (Threshold Magnitude/2^{16})$ The FD indicators are not cleared until the signal drops below the lower threshold for the programmed dwell time. The lower threshold is programmed in the fast detect lower threshold registers, located at Register 0x49 and Register 0x4A. The fast detect lower threshold register is a 16-bit register that is compared with the signal magnitude at the output of the ADC. This comparison is subject to the ADC pipeline latency but is accurate in terms of converter resolution. The lower threshold magnitude is defined by Lower Threshold Magnitude (dBFS) = $20 \log (Threshold Magnitude/2^{16})$ The dwell time can be programmed from 1 to 65,535 sample clock cycles by placing the desired value in the fast detect dwell time registers, located in Register 0x4B and Register 0x4C. The operation of the upper threshold and lower threshold registers, along with the dwell time registers, is shown in Figure 54. Figure 54. Threshold Settings for FDA and FDB Signals # DC CORRECTION Because the dc offset of the ADC may be significantly larger than the signal being measured, a dc correction circuit is included to null the dc offset before measuring the power. The dc correction circuit can also be switched into the main signal path; however, this may not be appropriate if the ADC is digitizing a time-varying signal with significant dc content, such as GSM. # **DC CORRECTION BANDWIDTH** The dc correction circuit is a high-pass filter with a programmable bandwidth (ranging between 0.29 Hz and 2.387 kHz at 245.76 MSPS). The bandwidth is controlled by writing to the 4-bit dc correction bandwidth select register, located at Register 0x40, Bits[5:2]. The following equation can be used to compute the bandwidth value for the dc correction circuit: $$DC\_Corr\_BW = 2^{-k-14} \times f_{CLK}/(2 \times \pi)$$ where: k is the 4-bit value programmed in Bits[5:2] of Register 0x40 (values between 0 and 13 are valid for k). $f_{\rm CLK}$ is the AD6673 ADC sample rate in hertz. # DC CORRECTION READBACK The current dc correction value can be read back in Register 0x41 and Register 0x42 for each channel. The dc correction value is a 16-bit value that can span the entire input range of the ADC. # **DC CORRECTION FREEZE** Setting Bit 6 of Register 0x40 freezes the dc correction at its current state and continues to use the last updated value as the dc correction value. Clearing this bit restarts dc correction and adds the currently calculated value to the data. # DC CORRECTION (DCC) ENABLE BITS Setting Bit 1 of Register 0x40 enables dc correction for use in the output data signal path. # BUILT-IN SELF-TEST (BIST) AND OUTPUT TEST The AD6673 includes built-in test features designed to enable verification of the integrity of each channel as well as facilitate board level debugging. A BIST feature is included that verifies the integrity of the digital datapath of the AD6673. Various output test options are also provided to place predictable values on the outputs of the AD6673. # **BUILT-IN SELF-TEST** The BIST is a thorough test of the digital portion of the selected AD6673 signal path. When enabled, the test runs from an internal pseudo-random noise (PN) source through the digital datapath starting at the ADC block output. The BIST sequence runs for 512 cycles and stops. The BIST signature value for Channel A and/or Channel B is placed in Register 0x24 and Register 0x25. The outputs are connected during this test; therefore, the PN sequence can be observed as it runs. The PN sequence can be continued from its last value or reset from the beginning, based on the value programmed in Register 0x0E, Bit 2. The BIST signature result varies based on the channel configuration. # **SERIAL PORT INTERFACE (SPI)** The AD6673 SPI allows the user to configure the converter for specific functions or operations through a structured register space provided inside the ADC. The SPI gives the user added flexibility and customization, depending on the application. Addresses are accessed via the serial port and can be written to or read from via the port. Memory is organized into bytes that can be further divided into fields. These fields are documented in the Memory Map section. For detailed operational information, see the AN-877 Application Note, *Interfacing to High Speed ADCs via SPI*. # **CONFIGURATION USING THE SPI** Three pins define the SPI of this ADC: the SCLK pin, the SDIO pin, and the $\overline{\text{CS}}$ pin (see Table 15). The SCLK (serial clock) pin is used to synchronize the read and write data presented from/to the ADC. The SDIO (serial data input/output) pin is a dual-purpose pin that allows data to be sent and read from the internal ADC memory map registers. The $\overline{\text{CS}}$ (chip select bar) pin is an active low control that enables or disables the read and write cycles. **Table 15. Serial Port Interface Pins** | Pin | Function | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SCLK | Serial Clock. The serial shift clock input, which is used to synchronize serial interface, reads and writes. | | SDIO | Serial Data Input/Output. A dual-purpose pin that typically serves as an input or an output, depending on the instruction being sent and the relative position in the timing frame. | | CS | Chip Select Bar. An active low control that gates the read and write cycles. | The falling edge of $\overline{CS}$ , in conjunction with the rising edge of SCLK, determines the start of the framing. An example of the serial timing and its definitions can be found in Figure 55 and Table 5. Other modes involving $\overline{CS}$ are available. $\overline{CS}$ can be held low indefinitely, which permanently enables the device; this is called streaming. $\overline{CS}$ can stall high between bytes to allow for additional external timing. When $\overline{CS}$ is tied high, SPI functions are placed in a high impedance mode. This mode turns on any SPI pin secondary functions. During an instruction phase, a 16-bit instruction is transmitted. Data follows the instruction phase, and its length is determined by the W0 and the W1 bits. All data is composed of 8-bit words. The first bit of each individual byte of serial data indicates whether a read or write command is issued. This allows the SDIO pin to change direction from an input to an output. In addition to word length, the instruction phase determines whether the serial frame is a read or write operation, allowing the serial port to be used both to program the chip and to read the contents of the on-chip memory. If the instruction is a readback operation, performing a readback causes the SDIO pin to change direction from an input to an output at the appropriate point in the serial frame. Data can be sent in MSB first mode or in LSB first mode. MSB first is the default on power-up and can be changed via the SPI port configuration register. For more information about this and other features, see the AN-877 Application Note, *Interfacing to High Speed ADCs via SPI*. # HARDWARE INTERFACE The pins described in Table 15 comprise the physical interface between the user programming device and the serial port of the AD6673. The SCLK pin and the $\overline{\text{CS}}$ pin function as inputs when using the SPI interface. The SDIO pin is bidirectional, functioning as an input during write phases and as an output during readback. The SPI interface is flexible enough to be controlled by either FPGAs or microcontrollers. One method for SPI configuration is described in detail in the AN-812 Application Note, *Microcontroller-Based Serial Port Interface (SPI) Boot Circuit.* Do not activate the SPI port during periods when the full dynamic performance of the converter is required. Because the SCLK signal, the $\overline{\text{CS}}$ signal, and the SDIO signal are typically asynchronous to the ADC clock, noise from these signals can degrade converter performance. If the on-board SPI bus is used for other devices, it may be necessary to provide buffers between this bus and the AD6673 to prevent these signals from transitioning at the converter inputs during critical sampling periods. # **SPI ACCESSIBLE FEATURES** Table 16 provides a brief description of the general features that are accessible via the SPI. These features are described in detail in the AN-877 Application Note, *Interfacing to High Speed ADCs via SPI*. The AD6673 part-specific features are described in the Memory Map Register Description section. Table 16. Features Accessible Using the SPI | Feature Name | Description | |--------------|---------------------------------------------------------------------| | Mode | Allows the user to set either power-down mode or standby mode | | Clock | Allows the user to access the DCS via the SPI | | Offset | Allows the user to digitally adjust the converter offset | | Test I/O | Allows the user to set test modes to have known data on output bits | | Output Mode | Allows the user to set up outputs | | Output Phase | Allows the user to set the output clock polarity | | Output Delay | Allows the user to vary the DCO delay | | VREF | Allows the user to set the reference voltage | Figure 55. Serial Port Interface Timing Diagram # **MEMORY MAP** # **READING THE MEMORY MAP REGISTER TABLE** Each row in the memory map register table has eight bit locations. The memory map is roughly divided into three sections: the chip configuration registers (Address 0x00 to Address 0x02); the channel index and transfer registers (Address 0x05 and Address 0xFF); and the ADC functions registers, including setup, control, and test (Address 0x08 to Address 0xA8). The memory map register table (see Table 17) documents the default hexadecimal value for each hexadecimal address shown. The column with the heading Bit 7 (MSB) is the start of the default hexadecimal value given. For example, Address 0x14, the output mode register, has a hexadecimal default value of 0x01. This means that Bit 0 = 1, and the remaining bits are 0s. This setting is the default output format value, which is twos complement. For more information on this function and others, see the AN-877 Application Note, *Interfacing to High Speed ADCs via SPI*. This document details the functions controlled by Register 0x00 to Register 0x25. The remaining registers, Register 0x3A and Register 0x59, are documented in Table 17. # **Open and Reserved Locations** All address and bit locations that are not included in Table 17 are not currently supported for this device. Unused bits of a valid address location should be written with 0s. Writing to these locations is required only when part of an address location is open (for example, Address 0x18). If the entire address location is open (for example, Address 0x13), do not write to this address location. # **Default Values** After the AD6673 is reset, critical registers are loaded with default values. The default values for the registers are given in the memory map register table, Table 17. # **Logic Levels** An explanation of logic level terminology follows: - "Bit is set" is synonymous with "bit is set to Logic 1" or "writing Logic 1 for the bit." - "Clear a bit" is synonymous with "bit is set to Logic 0" or "writing Logic 0 for the bit." # Transfer Register Map Address 0x09, Address 0x0B, Address 0x14, Address 0x18, and Address 0x3A to Address 0x4C are shadowed. Writes to these addresses do not affect part operation until a transfer command is issued by writing 0x01 to Address 0xFF, setting the transfer bit. This allows these registers to be updated internally and simultaneously when the transfer bit is set. The internal update takes place when the transfer bit is set, and then the bit autoclears. # **Channel-Specific Registers** Some channel setup functions, such as the signal monitor thresholds, can be programmed to a different value for each channel. In these cases, channel address locations are internally duplicated for each channel. These registers and bits are designated in Table 17 as local. These local registers and bits can be accessed by setting the appropriate Channel A or Channel B bits in Register 0x05. If both bits are set, the subsequent write affects the registers of both channels. In a read cycle, only Channel A or Channel B should be set to read one of the two registers. If both bits are set during an SPI read cycle, the part returns the value for Channel A. Registers and bits designated as global in Table 17 affect the entire part and the channel features for which independent settings are not allowed between channels. The settings in Register 0x05 do not affect the global registers and bits. # **MEMORY MAP REGISTER TABLE** All address and bit locations that are not included in Table 17 are not currently supported for this device. Table 17. Memory Map Registers | Reg | 7 | Registe | Ī | | | | | | | | | |---------------|--------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------------------------------| | Addr<br>(Hex) | Register<br>Name | Bit 7<br>(MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default | Notes | | 0x00 | Global SPI<br>config | 0 | LSB first | Soft reset | 1 | 1 | Soft reset | LSB first | 0 | 0x18 | | | 0x01 | CHIP ID | | | | AD6673 8-bit | CHIP ID is 0xl | BA | | | 0xBA | Read<br>only | | 0x02 | Chip info | | | | d grade<br>50 MSPS | | Reserved fo | r chip die revis<br>0x0 | ion currently | 0x00 | | | 0x05 | Channel<br>index | | | | | | | SPI write<br>to ADC B<br>path | SPI write to<br>ADC A path | 0x03 | | | 0x08 | PDWN<br>modes | | | External<br>PDWN<br>mode;<br>0 =<br>PDWN is<br>full power<br>down;<br>1 =<br>PDWN<br>puts<br>device in<br>standby | JTX in standby; 0 = 204B core is unaffected in standby; 1 = 204B core is powered down except for PLL during standby | mode: PLL off, clock digital he 10 = standl on, serializ stopped, d | 4B power odes; mal mode ver up); wer-down off, serializer as stopped, eld in reset; by mode: PLL eer off, clocks ligital held in eset | 00 = nor<br>(pow<br>01 = power-<br>digital data<br>disabled, dig<br>held in reset<br>paths po<br>10 = stan<br>digital data<br>disabled, dig<br>held in re | ver modes;<br>mal mode<br>ver up);<br>-down mode,<br>apath clocks<br>gital datapath<br>i; most analog<br>wered off;<br>dby mode;<br>apath clocks<br>gital datapath<br>eset, some<br>s powered off | 0x00 | | | 0x09 | Global clock | Reserved | | 00 = Nyo<br>10 = RF cloo | election:<br>quist clock<br>ck divide by 4<br>lock off | | | | Clock duty<br>cycle<br>stabilizer<br>enable | 0x01 | DCS<br>enabled<br>if clock<br>divider<br>enabled | | 0x0A | PLL status | PLL locked status | | | | | | | 204B link is<br>ready | | Read<br>only | | 0x0B | Global clock<br>divider | | | 0x0 = 0 in<br>0x1 = 1 in<br>0x2 = 2 in | Clock divide phase relative to the encode clock; 0x0 = 0 input clock cycles delayed; 0x1 = 1 input clock cycles delayed; 0x2 = 2 input clock cycles delayed; 0x7 = 7 input clock cycles delayed 0x0 = divide by 3; 0x7 = divide by 8; using a CLKDIV_DIVIDE_RATIO > 0 (Divide Ratio > 1) causes the DCS to be automatically enabled | | 0x00 | | | | | | 0x0D | Test control<br>register | User test m<br>00 = repea<br>(User Patterr<br>2, 3, 4,<br>10 = singl<br>(User Patter<br>then all | at pattern<br>1, 2, 3, 4, 1,<br>1,);<br>e pattern<br>rn 1, 2, 3, 4, | Long<br>pseudo-<br>random<br>number<br>generator<br>reset;<br>0 = long<br>PRN<br>enabled;<br>1 = long<br>PRN held<br>in reset | Short pseudo- random number generator reset; 0 = short PRN enabled; 1 = short PRN held in reset | Data output test generation mode; 0000 = off (normal mode); 0001 = midscale short; 0010 = positive full scale; 0011 = negative full scale; 0100 = alternating checker board; 0101 = PN sequence long; 0110 = PN sequence short; 0111 = 1/0 word toggle; 1000 = user test mode (use with Register 0x0D, Bit[7] and User Pattern 1, 2, 3, 4); 1001 to 1110 = unused; 1111 = ramp output | | 0x00 | | | | | 0x0E | BIST test | | | | | | Reset BIST | | BIST enable | 0x00 | | | Reg<br>Addr | Register | Bit 7 | | | | | | | | | | |-------------|-----------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------|--------------| | (Hex) | Name | (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default<br>0x00 | Notes | | 0x10 | Offset<br>adjust<br>(local) | | | Of | Offset adjust in LSBs from +31 to -32 (twos complement format); 01 1111 = adjust output by +31; 01 1110 = adjust output by +30; 00 0001 = adjust output by +1; 00 0000 = adjust output by 0 (default); 10 0001 = adjust output by -31; 10 0000 = adjust output by -32 | | | | | | | | 0x14 | Output<br>mode | conjuncti<br>000 = {overri<br>001 = {ov<br>010 = {overri<br>010 | l bits assignm on with Regi: range underiverrange underit = {blank, vale {overrange uverrange uverrange uverrange uverrange uvalid} | ster 0x72) range, valid} derrange} ange, blank} lid} unk} | Disable<br>output<br>from ADC | - ugj | Invert ADC data;<br>0 = normal (default);<br>1 = inverted | Digital data<br>data forma<br>(Ic | apath output<br>t select (DFS)<br>ocal);<br>set binary;<br>complement | 0x01 | | | 0x15 | CML output<br>adjust | | | | | | 000 = 81% c<br>001 = 89% c<br>010 = 98% c<br>011 = nomii | ML differentia<br>evel adjustme<br>of nominal (tha<br>of nominal (tha<br>of nominal (tha<br>nal [default] (tha<br>of nominal (tha | nt;<br>at is, 238 mV);<br>at is, 262 mV);<br>at is, 286 mV);<br>at is, 293 mV); | 0x03 | | | 0x18 | ADC VREF | | | | Main reference full-scale VREF adjustment; 0 1111 = internal 2.087 V p-p; 0 0001 = internal 1.772 V p-p; 0 0000 = internal 1.75 V p-p (default); 1 1111 = internal 1.727 V p-p; | | | | | | | | 0x19 | User Test<br>Pattern 1 L | | User Test P | attern 1 LSB; | use in conjunc | tion with Reg | ister 0x0D and | Register 0x61 | | | | | 0x1A | User Test<br>Pattern 1 M | | | | User Test F | Pattern 1 MSB | | | | | | | 0x1B | User Test<br>Pattern 2 L | | | | User Test | Pattern 2 LSB | | | | | | | 0x1C | User Test<br>Pattern 2 M | | | | User Test F | Pattern 2 MSB | | | | | | | 0x1D | User Test<br>Pattern 3 L | | | | User Test | Pattern 3 LSB | | | | | | | 0x1E | User Test<br>Pattern 3 M | | | | User Test F | Pattern 3 MSB | | | | | | | 0x1F | User Test<br>Pattern 4 L | | | | User Test Pattern 4 LSB | | | | | | | | 0x20 | User Test<br>Pattern 4 M | | | User Test Pattern 4 MSB | | | | | | | | | 0x21 | PLL low<br>encode | | | | 2 G<br>01 = for lar | e speeds ><br>bps;<br>ne speeds <<br>bps | | | | | | | 0x24 | BIST<br>MISR_LSB | | | | | | | | | 0x00 | Read<br>only | | 0x25 | BIST<br>MISR_MSB | | | | | | | | | 0x00 | Read<br>only | | Reg<br>Addr<br>(Hex) | Register<br>Name | Bit 7<br>(MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default | Notes | |----------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------|---------------------------------|-------| | 0x3A | SYNCINB±/<br>SYSREF±<br>CTRL | | | | 0 = normal<br>mode;<br>1 = realign<br>lanes on<br>every<br>active<br>SYNCINB± | 0 = normal mode;<br>1 = realign lanes on every active SYSREF± | SYSREF± mode; 0 = continuous reset clock dividers; 1 = sync on next SYSREF± rising edge only | SYSREF±<br>enable;<br>0 =<br>disabled;<br>1 =<br>enabled | Enable<br>SYNCINB±<br>buffer;<br>0 = buffer<br>disabled;<br>1 = buffer<br>enabled | 0x00 | | | 0x3C | NSR CTRL | | | | | | | Bandwidth<br>mode;<br>0 = 22%;<br>1 = 33% | NSR enable | 0x00 | | | 0x3E | NSR tuning | | Noise shaped requantizer tuning frequency; selects the center frequency of the noise transfer function (NTF); 57 possible tuning words (TW) exist; each step is 0.5% of the ADC sample rate | | | | | | | 0x1C | | | 0x40 | DCC CTRL | | Freeze dc<br>correction;<br>0 =<br>calculate;<br>1 = freeze<br>value | D<br>correction | C correction b<br>on bandwidth<br>there are 14 p<br>0000 = 23<br>0001 = 1 | andwidth sel | ect;<br>/reg value; | Enable<br>DCC | | 0x00 | | | 0x41 | DCC value<br>LSB | | | | DC Correcti | ion Value[7:0] | | | | | | | 0x42 | DCC value<br>MSB | | | | DC Correction | on Value[15:8 | ] | | | | | | 0x45 | Fast detect<br>control | | | | Pin<br>function;<br>0 = fast<br>detect;<br>1 =<br>overrange | Force FDA/FDB pins; 0 = normal function; 1 = force to value | Force<br>value of<br>FDA/FDB<br>pins;<br>if force<br>pins is true,<br>this value<br>is output<br>on FD pins | | Enable fast<br>detect<br>output | | | | 0x47 | FD upper<br>threshold | | | F | ast Detect Upp | oer Threshold | [7:0] | | | | | | 0x48 | FD upper<br>threshold | | | | Fast Dete | ect Upper Thr | eshold[14:8] | | | | | | 0x49 | FD lower<br>threshold | | _ | F | ast Detect Lov | | | | | | | | 0x4A | FD lower<br>threshold | | | | | ect Lower Thr | | | | | | | 0x4B | FD dwell<br>time | | Fast Detect Dwell Time[7:0] | | | | | | | | | | 0x4C | FD dwell<br>time | | | | Fast Detect D | | | | | | | | 0x5E | 204B quick<br>config | Quick configuration register, always reads back 0x00;<br>0x11 = M = 1, $L = 1$ ; one converter, one lane; second converter is not automatically powered down;<br>0x12 = M = 1, $L = 2$ ; one converter, two lanes; second converter is not automatically powered down;<br>0x21 = M = 2, $L = 1$ ; two converters, one lane;<br>0x22 = M = 2, $L = 2$ ; two converters, two lanes | | | | | | | 0x00 | Always<br>reads<br>back<br>0x00 | | | 0x5F | 204B Link<br>CTRL 1 | | Tail bits: If CS bits are not enabled, 0 = extra bits are 0; 1 = extra bits are 9-bit PN | JESD204B<br>test<br>sample<br>enabled | Reserved;<br>set to 1 | 01 = ILAS r<br>ena<br>11 = ILAS a | mode;<br>normal mode<br>ibled;<br>lways on, test<br>ode | Reserved;<br>set to 1 | Power-<br>down<br>JESD204B<br>link; set<br>high while<br>configuring<br>link<br>parameters | | | | Reg<br>Addr<br>(Hex) | Register<br>Name | Bit 7<br>(MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default | Notes | |----------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------|--------------| | 0x60 | 204B Link<br>CTRL 2 | Reserved;<br>set to 0 | Reserved;<br>set to 0 | Reserved;<br>set to 0 | | | | Invert<br>logic of<br>JESD204B<br>bits | J. (102) | | | | 0x61 | 204B Link<br>CTRL 3 | Reserved;<br>set to 0 | Reserved;<br>set to 0 | pc<br>01 = 10-l<br>8b/10b<br>10 = 8-b | injection<br>oint;<br>oit data at<br>output;<br>oit data at<br>ler input | 0101<br>1000 = m | 0011 = PN se<br>0100 = PN s<br>1= continuous/r<br>0110 = single<br>00111 = odified RPAT te<br>x_test_gen_sel<br>1100 = PN se<br>1101 = PN se | on (test mode<br>ng checker bo<br>word toggle;<br>equence PN23;<br>equence PN9;<br>repeat user test<br>user test mode<br>reserved;<br>est sequence, n | disabled); ard; t mode; e; nust be used f 8b/10b); | | | | 0x62 | 204B Link<br>CTRL 4 | | | | Res | served | | | | | | | 0x63 | 204B Link<br>CTRL 5 | | | | | served | | | | | | | 0x64 | 204B DID<br>config | | | | JESD204 | B DID value | | | | | | | 0x65 | 204B BID<br>config | | | | | | JESD204I | B BID value | | | | | 0x67 | 204B LID<br>config 1 | | | | | | | | | | | | 0x68 | 204B LID<br>config 2 | | | | | Lane 1 LID value | | | | | | | 0x6E | 204B<br>parameters<br>SCR/L | JESD204B<br>scrambling<br>(SCR);<br>0 =<br>disabled;<br>1 =<br>enabled | | | | | | | JESD204B<br>lanes (L);<br>0 = 1 lane;<br>1 = 2 lanes | | | | 0x6F | 204B<br>parameters,<br>F | JESD204B number of octets per frame (F); calculated value | | | | | | | | Read<br>Only | | | 0x70 | 204B<br>parameters,<br>K | JESD204B nu | JESD204B number of frames per multiframe (K); set value of K per JESD204B specifications, but also must be a multiple of 4 octets | | | | | | | | | | 0x71 | 204B<br>parameters,<br>M | | JESD204B number of converters (M);<br>0 = 1 converter;<br>1 = 2 converters | | | | | | | | | | 0x72 | 204B<br>parameters,<br>CS/N | Number of 0 (CS 00 = no cc (CS = 01 = 1 co (CS = 10 = 2 cor c | S);<br>entrol bits<br>= 0);<br>entrol bit<br>= 1);<br>entrol bits | | | ADC converter resolution (N),<br>0xA = 11-bit converter (N = 11) | | | | | | | 0x73 | 204B<br>parameters,<br>subclass/Np | | 0x0 = Su<br>0x1 = Su | 3 subclass;<br>ubclass 0;<br>ubclass 1<br>ault) | | JESD204B N' value;<br>0xF = N' = 16 | | | | 0x2F | | | 0x74 | 204B<br>parameters,<br>S | | | Reserved;<br>set to 1 | JESD20 | )4B samples p | oer converter fra | ame cycle (S); r | ead only | | | | 0x75 | 204B<br>parameters,<br>HD and CF | JESD204B<br>HD value;<br>read only | | | JESD204B | control words | per frame clock | cycle per link (C | EF); read only | | Read<br>Only | | 0x76 | 204B RESV1 | · | • | Reserved Field Number 1 | | | | | | | | | Reg<br>Addr | Register | Bit 7 | | | | | | | | | | |-------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------------------------|------------------------------------------------------------------------|-------------|------------------------------------------------------|-----------------------------------------|-------------------------------------------------------------------------|---------|-------| | (Hex) | Name | (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default | Notes | | 0x77 | 204B RESV2 | | Reserved Field Number 2 | | | | | | | | | | 0x79 | 204B<br>CHKSUM0 | | JESD204B serial checksum value for Lane 0 | | | | | | | | | | 0x7A | 204B<br>CHKSUM1 | | JESD204B serial checksum value for Lane 1 | | | | | | | | | | 0x82 | 204B Lane<br>Assign 1 | | | Lane 0 to P<br>A [de<br>01 = assi | gn Logical<br>hysical Lane<br>efault];<br>gn Logical<br>hysical Lane B | | | Reserved;<br>set to 1 | Reserved;<br>set to 0 | 0x02 | | | 0x83 | 204B Lane<br>Assign 2 | | | Reserved;<br>set to 1 | Reserved;<br>set to 1 | | | to Physic<br>01 = assign I<br>to Physic | Logical Lane 1<br>cal Lane A;<br>Logical Lane 1<br>cal Lane B<br>fault) | 0x31 | | | 0x8B | 204B LMFC<br>offset | | | | | phase count | (LMFC) phase of<br>er when SYSRE<br>inistic delay ap | F is asserted; u | | 0x00 | | | 0xA8 | 204B pre-<br>emphasis | JESD204B pre-emphasis enable option (consult factory for more detail);<br>set value to 0x04 for pre-emphasis off;<br>set value to 0x14 for pre-emphasis on | | | | | | 0x04 | Typically<br>not<br>required | | | | 0xFF | Device<br>update<br>(global) | | | | | | | | Transfer<br>settings | | | # **MEMORY MAP REGISTER DESCRIPTION** For more information on functions controlled in Register 0x00 to Register 0x25, see the AN-877 Application Note, *Interfacing to High Speed ADCs via SPI*. # APPLICATIONS INFORMATION ### **DESIGN GUIDELINES** Before starting system level design and layout of the AD6673, it is recommended that the designer become familiar with these guidelines, which discuss the special circuit connections and layout requirements needed for certain pins. #### **Power and Ground Recommendations** When connecting power to the AD6673, it is recommended that two separate 1.8 V power supplies be used: the power supply for AVDD can be isolated, and for DVDD and DRVDD, it can be tied together, in which case an isolation inductor of approximately 1 $\mu$ H is recommended. Alternately, the JESD204B PHY power (DRVDD) and analog (AVDD) supplies can be tied together, and a separate supply can be used for the digital outputs (DVDD). The designer can employ several different decoupling capacitors to cover both high and low frequencies. Locate these capacitors close to the point of entry at the PC board level and close to the pins of the part with minimal trace length. When using the AD6673, a single PCB ground plane should be sufficient. With proper decoupling and smart partitioning of the PCB analog, digital, and clock sections, optimum performance is easily achieved. # **Exposed Paddle Thermal Heat Slug Recommendations** It is mandatory that the exposed paddle on the underside of the ADC be connected to analog ground (AGND) to achieve the best electrical and thermal performance. Mate a continuous, exposed (no solder mask) copper plane on the PCB to the AD6673 exposed paddle, Pin 0. The copper plane should have several vias to achieve the lowest possible resistive thermal path for heat dissipation to flow through the bottom of the PCB. These vias should be filled or plugged with nonconductive epoxy. To maximize the coverage and adhesion between the ADC and the PCB, overlay a silkscreen to partition the continuous plane on the PCB into several uniform sections. This provides several tie points between the ADC and the PCB during the reflow process. Using one continuous plane with no partitions guarantees only one tie point between the ADC and the PCB. See the evaluation board for a PCB layout example. For detailed information about the packaging and PCB layout of chip scale packages, refer to the AN-772 Application Note, *A Design and Manufacturing Guide for the Lead Frame Chip Scale Package (LFCSP)*. #### VCM Decouple the VCM pin to ground with a 0.1 $\mu$ F capacitor, as shown in Figure 28. For optimal channel-to-channel isolation, include a 33 $\Omega$ resistor between the AD6673 VCM pin and the Channel A analog input network connection, as well as between the AD6673 VCM pin and the Channel B analog input network connection. #### **SPI Port** When the full dynamic performance of the converter is required, do not activate the SPI port during periods. Because the SCLK, $\overline{\text{CS}}$ , and SDIO signals are typically asynchronous to the ADC clock, noise from these signals can degrade converter performance. If the on-board SPI bus is used for other devices, it may be necessary to provide buffers between this bus and the AD6673 to keep these signals from transitioning at the converter input pins during critical sampling periods. # **OUTLINE DIMENSIONS** Figure 56. 48-Lead Lead Frame Chip Scale Package [LFCSP\_WQ] 7 mm × 7 mm Body, Very Very Thin Quad (CP-48-13) Dimensions shown in millimeters # **ORDERING GUIDE** | Model <sup>1</sup> | Temperature Range | Package Description | Package Option | |--------------------|-------------------|--------------------------------------------------|----------------| | AD6673BCPZ-250 | −40°C to +85°C | 48-Lead Lead Frame Chip Scale Package [LFCSP_WQ] | CP-48-13 | | AD6673BCPZRL7-250 | −40°C to +85°C | 48-Lead Lead Frame Chip Scale Package [LFCSP_WQ] | CP-48-13 | | AD6673-250EBZ | −40°C to +85°C | Evaluation Board with AD6673-250 | | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part. # **NOTES** **NOTES** Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! # Наши преимущества: - Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов: - Поставка более 17-ти миллионов наименований электронных компонентов; - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001: - Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну; - Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела: - Подбор оптимального решения, техническое обоснование при выборе компонента; - Подбор аналогов; - Консультации по применению компонента; - Поставка образцов и прототипов; - Техническая поддержка проекта; - Защита от снятия компонента с производства. ### Как с нами связаться **Телефон:** 8 (812) 309 58 32 (многоканальный) Факс: 8 (812) 320-02-42 Электронная почта: org@eplast1.ru Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.