# **LatticeECP3 Family Data Sheet** Preliminary DS1021 Version 01.6, March 2010 # LatticeECP3 Family Data Sheet Introduction November 2009 Preliminary Data Sheet DS1021 #### **Features** #### Higher Logic Density for Increased System Integration - 17K to 149K LUTs - 133 to 586 I/Os #### **■** Embedded SERDES - 150 Mbps to 3.2 Gbps for Generic 8b10b, 10-bit SERDES, and 8-bit SERDES modes - Data Rates 230 Mbps to 3.2 Gbps per channel for all other protocols - Up to 16 channels per device: PCI Express, SONET/SDH, Ethernet (1GbE, SGMII, XAUI), CPRI, SMPTE 3G and Serial RapidIO ## ■ sysDSP™ - Fully cascadable slice architecture - 12 to 160 slices for high performance multiply and accumulate - Powerful 54-bit ALU operations - · Time Division Multiplexing MAC Sharing - · Rounding and truncation - · Each slice supports - Half 36x36, two 18x18 or four 9x9 multipliers - Advanced 18x36 MAC and 18x18 Multiply-Multiply-Accumulate (MMAC) operations #### **■** Flexible Memory Resources - Up to 6.85Mbits sysMEM™ Embedded Block RAM (EBR) - 36K to 303K bits distributed RAM #### sysCLOCK Analog PLLs and DLLs Two DLLs and up to ten PLLs per device #### Pre-Engineered Source Synchronous I/O • DDR registers in I/O cells - · Dedicated read/write levelling functionality - · Dedicated gearing logic - Source synchronous standards support - ADC/DAC, 7:1 LVDS, XGMII - High Speed ADC/DAC devices - Dedicated DDR/DDR2/DDR3 memory with DQS support - Optional Inter-Symbol Interference (ISI) correction on outputs ## ■ Programmable sysl/O<sup>™</sup> Buffer Supports Wide Range of Interfaces - On-chip termination - Optional equalization filter on inputs - LVTTL and LVCMOS 33/25/18/15/12 - SSTL 33/25/18/15 I, II - HSTL15 I and HSTL18 I, II - · PCI and Differential HSTL, SSTL - LVDS, Bus-LVDS, LVPECL, RSDS, MLVDS #### **■** Flexible Device Configuration - Dedicated bank for configuration I/Os - · SPI boot flash interface - Dual-boot images supported - Slave SPI - TransFR™ I/O for simple field updates - Soft Error Detect embedded macro #### ■ System Level Support - IEEE 1149.1 and IEEE 1532 compliant - Reveal Logic Analyzer - ORCAstra FPGA configuration utility - · On-chip oscillator for initialization & general use - 1.2V core power supply Table 1-1. LatticeECP3™ Family Selection Guide | Device | ECP3-17 | ECP3-35 | ECP3-70 | ECP3-95 | ECP3-150 | |------------------------------|---------------------|---------|----------|----------|----------| | LUTs (K) | 17 | 33 | 67 | 92 | 149 | | sysMEM Blocks (18Kbits) | 38 | 72 | 240 | 240 | 372 | | Embedded Memory (Kbits) | 700 | 1327 | 4420 | 4420 | 6850 | | Distributed RAM Bits (Kbits) | 36 | 68 | 145 | 188 | 303 | | 18X18 Multipliers | 24 | 64 | 128 | 128 | 320 | | SERDES (Quad) | 1 | 1 | 3 | 3 | 4 | | PLLs/DLLs | 2/2 | 4/2 | 10 / 2 | 10 / 2 | 10/2 | | Packages and SERDES Channe | els/ I/O Combinatio | ns | • | | | | 256 ftBGA (17x17 mm) | 4 / 133 | 4 / 133 | | | | | 484 fpBGA (23x23 mm) | 4 / 222 | 4 / 295 | 4 / 295 | 4 / 295 | | | 672 fpBGA (27x27 mm) | | 4 / 310 | 8 / 380 | 8 / 380 | 8 / 380 | | 1156 fpBGA (35x35 mm) | | | 12 / 490 | 12 / 490 | 16 / 586 | © 2009 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. ## Introduction The LatticeECP3™ (EConomy Plus Third generation) family of FPGA devices is optimized to deliver high performance features such as an enhanced DSP architecture, high speed SERDES and high speed source synchronous interfaces in an economical FPGA fabric. This combination is achieved through advances in device architecture and the use of 65nm technology making the devices suitable for high-volume, high-speed, low-cost applications. The LatticeECP3 device family expands look-up-table (LUT) capacity to 149K logic elements and supports up to 486 user I/Os. The LatticeECP3 device family also offers up to 320 18x18 multipliers and a wide range of parallel I/O standards. The LatticeECP3 FPGA fabric is optimized with high performance and low cost in mind. The LatticeECP3 devices utilize reconfigurable SRAM logic technology and provide popular building blocks such as LUT-based logic, distributed and embedded memory, Phase Locked Loops (PLLs), Delay Locked Loops (DLLs), pre-engineered source synchronous I/O support, enhanced sysDSP slices and advanced configuration support, including encryption and dual-boot capabilities. The pre-engineered source synchronous logic implemented in the LatticeECP3 device family supports a broad range of interface standards, including DDR3, XGMII and 7:1 LVDS. The LatticeECP3 device family also features high speed SERDES with dedicated PCS functions. High jitter tolerance and low transmit jitter allow the SERDES plus PCS blocks to be configured to support an array of popular data protocols including PCI Express, SMPTE, Ethernet (XAUI, GbE, and SGMII) and CPRI. Transmit Pre-emphasis and Receive Equalization settings make the SERDES suitable for transmission and reception over various forms of media. The LatticeECP3 devices also provide flexible, reliable and secure configuration options, such as dual-boot capability, bit-stream encryption, and TransFR field upgrade features. The ispLEVER® design tool suite from Lattice allows large complex designs to be efficiently implemented using the LatticeECP3 FPGA family. Synthesis library support for LatticeECP3 is available for popular logic synthesis tools. The ispLEVER tool uses the synthesis tool output along with the constraints from its floor planning tools to place and route the design in the LatticeECP3 device. The ispLEVER tool extracts the timing from the routing and backannotates it into the design for timing verification. Lattice provides many pre-engineered IP (Intellectual Property) ispLeverCORE™ modules for the LatticeECP3 family. By using these configurable soft core IPs as standardized blocks, designers are free to concentrate on the unique aspects of their design, increasing their productivity. # LatticeECP3 Family Data Sheet Architecture March 2010 Preliminary Data Sheet DS1021 ## **Architecture Overview** Each LatticeECP3 device contains an array of logic blocks surrounded by Programmable I/O Cells (PIC). Interspersed between the rows of logic blocks are rows of sysMEM™ Embedded Block RAM (EBR) and rows of sysDSP™ Digital Signal Processing slices, as shown in Figure 2-1. In addition, the LatticeECP3 family contains SERDES Quads on the bottom of the device. There are two kinds of logic blocks, the Programmable Functional Unit (PFU) and Programmable Functional Unit without RAM (PFF). The PFU contains the building blocks for logic, arithmetic, RAM and ROM functions. The PFF block contains building blocks for logic, arithmetic and ROM functions. Both PFU and PFF blocks are optimized for flexibility, allowing complex designs to be implemented quickly and efficiently. Logic Blocks are arranged in a two-dimensional array. Only one type of block is used per row. The LatticeECP3 devices contain one or more rows of sysMEM EBR blocks. sysMEM EBRs are large, dedicated 18Kbit fast memory blocks. Each sysMEM block can be configured in a variety of depths and widths as RAM or ROM. In addition, LatticeECP3 devices contain up to two rows of DSP slices. Each DSP slice has multipliers and adder/accumulators, which are the building blocks for complex signal processing capabilities. The LatticeECP3 devices feature up to 16 embedded 3.2Gbps SERDES (Serializer / Deserializer) channels. Each SERDES channel contains independent 8b/10b encoding / decoding, polarity adjust and elastic buffer logic. Each group of four SERDES channels, along with its Physical Coding Sub-layer (PCS) block, creates a quad. The functionality of the SERDES/PCS quads can be controlled by memory cells set during device configuration or by registers that are addressable during device operation. The registers in every quad can be programmed via the SERDES Client Interface (SCI). These quads (up to four) are located at the bottom of the devices. Each PIC block encompasses two PIOs (PIO pairs) with their respective sysl/O buffers. The sysl/O buffers of the LatticeECP3 devices are arranged in seven banks, allowing the implementation of a wide variety of I/O standards. In addition, a separate I/O bank is provided for the programming interfaces. 50% of the PIO pairs on the left and right edges of the device can be configured as LVDS transmit/receive pairs. The PIC logic also includes pre-engineered support to aid in the implementation of high speed source synchronous standards such as XGMII, 7:1 LVDS, along with memory interfaces including DDR3. Other blocks provided include PLLs, DLLs and configuration functions. The LatticeECP3 architecture provides two Delay Locked Loops (DLLs) and up to ten Phase Locked Loops (PLLs). In addition, each LatticeECP3 family member provides two DLLs per device. The PLL and DLL blocks are located at the end of the EBR/DSP rows. The configuration block that supports features such as configuration bit-stream decryption, transparent updates and dual-boot support is located toward the center of this EBR row. Every device in the LatticeECP3 family supports a sysCONFIG™ port located in the corner between banks one and two, which allows for serial or parallel device configuration. In addition, every device in the family has a JTAG port. This family also provides an on-chip oscillator and soft error detect capability. The LatticeECP3 devices use 1.2V as their core voltage. Figure 2-1. Simplified Block Diagram, LatticeECP3-35 Device (Top Level) Note: There is no Bank 4 or Bank 5 in LatticeECP3 devices. ## **PFU Blocks** The core of the LatticeECP3 device consists of PFU blocks, which are provided in two forms, the PFU and PFF. The PFUs can be programmed to perform Logic, Arithmetic, Distributed RAM and Distributed ROM functions. PFF blocks can be programmed to perform Logic, Arithmetic and ROM functions. Except where necessary, the remainder of this data sheet will use the term PFU to refer to both PFU and PFF blocks. Each PFU block consists of four interconnected slices numbered 0-3 as shown in Figure 2-2. Each slice contains two LUTs. All the interconnections to and from PFU blocks are from routing. There are 50 inputs and 23 outputs associated with each PFU block. Figure 2-2. PFU Diagram #### Slice Slice 0 through Slice 2 contain two LUT4s feeding two registers, whereas Slice 3 contains two LUT4s only. For PFUs, Slice 0 through Slice 2 can be configured as distributed memory, a capability not available in the PFF. Table 2-1 shows the capability of the slices in both PFF and PFU blocks along with the operation modes they enable. In addition, each PFU contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. There is control logic to perform set/reset functions (programmable as synchronous/asynchronous), clock select, chip-select and wider RAM/ROM functions. Table 2-1. Resources and Modes Available per Slice | | PFU BLock | | PFF Block | | |---------|-------------------------|-------------------------|-------------------------|--------------------| | Slice | Resources | Modes | Resources | Modes | | Slice 0 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | 2 LUT4s and 2 Registers | Logic, Ripple, ROM | | Slice 1 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | 2 LUT4s and 2 Registers | Logic, Ripple, ROM | | Slice 2 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | 2 LUT4s and 2 Registers | Logic, Ripple, ROM | | Slice 3 | 2 LUT4s | Logic, ROM | 2 LUT4s | Logic, ROM | Figure 2-3 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge triggered or level sensitive clocks. Slices 0, 1 and 2 have 14 input signals: 13 signals from routing and one from the carry-chain (from the adjacent slice or PFU). There are seven outputs: six to routing and one to carry-chain (to the adjacent PFU). Slice 3 has 10 input signals from routing and four signals to routing. Table 2-2 lists the signals associated with Slice 0 to Slice 2. Figure 2-3. Slice Diagram For Slices 0 and 1, memory control signals are generated from Slice 2 as follows: WCK is CLK WRE is from LSR DI[3:2] for Slice 1 and DI[1:0] for Slice 0 data from Slice 2 WAD [A:D] is a 4-bit address from slice 2 LUT input Table 2-2. Slice Signal Descriptions | Function | Туре | Signal Names | Description | |----------|--------------------|----------------|----------------------------------------------------------------------| | Input | Data signal | A0, B0, C0, D0 | Inputs to LUT4 | | Input | Data signal | A1, B1, C1, D1 | Inputs to LUT4 | | Input | Multi-purpose | MO | Multipurpose Input | | Input | Multi-purpose | M1 | Multipurpose Input | | Input | Control signal | CE | Clock Enable | | Input | Control signal | LSR | Local Set/Reset | | Input | Control signal | CLK | System Clock | | Input | Inter-PFU signal | FC | Fast Carry-in <sup>1</sup> | | Input | Inter-slice signal | FXA | Intermediate signal to generate LUT6 and LUT7 | | Input | Inter-slice signal | FXB | Intermediate signal to generate LUT6 and LUT7 | | Output | Data signals | F0, F1 | LUT4 output register bypass signals | | Output | Data signals | Q0, Q1 | Register outputs | | Output | Data signals | OFX0 | Output of a LUT5 MUX | | Output | Data signals | OFX1 | Output of a LUT6, LUT7, LUT8 <sup>2</sup> MUX depending on the slice | | Output | Inter-PFU signal | FCO | Slice 2 of each PFU is the fast carry chain output <sup>1</sup> | <sup>1.</sup> See Figure 2-3 for connection details. <sup>2.</sup> Requires two PFUs. #### **Modes of Operation** Each slice has up to four potential modes of operation: Logic, Ripple, RAM and ROM. #### **Logic Mode** In this mode, the LUTs in each slice are configured as 4-input combinatorial lookup tables. A LUT4 can have 16 possible input combinations. Any four input logic functions can be generated by programming this lookup table. Since there are two LUT4s per slice, a LUT5 can be constructed within one slice. Larger look-up tables such as LUT6, LUT7 and LUT8 can be constructed by concatenating other slices. Note LUT8 requires more than four slices. #### Ripple Mode Ripple mode supports the efficient implementation of small arithmetic functions. In ripple mode, the following functions can be implemented by each slice: - · Addition 2-bit - Subtraction 2-bit - Add/Subtract 2-bit using dynamic control - · Up counter 2-bit - · Down counter 2-bit - Up/Down counter with asynchronous clear - Up/Down counter with preload (sync) - Ripple mode multiplier building block - Multiplier support - · Comparator functions of A and B inputs - A greater-than-or-equal-to B - A not-equal-to B - A less-than-or-equal-to B Ripple Mode includes an optional configuration that performs arithmetic using fast carry chain methods. In this configuration (also referred to as CCU2 mode) two additional signals, Carry Generate and Carry Propagate, are generated on a per slice basis to allow fast arithmetic functions to be constructed by concatenating Slices. #### **RAM Mode** In this mode, a 16x4-bit distributed single port RAM (SPR) can be constructed using each LUT block in Slice 0 and Slice 1 as a 16x1-bit memory. Slice 2 is used to provide memory address and control signals. A 16x2-bit pseudo dual port RAM (PDPR) memory is created by using one Slice as the read-write port and the other companion slice as the read-only port. LatticeECP3 devices support distributed memory initialization. The Lattice design tools support the creation of a variety of different size memories. Where appropriate, the software will construct these using distributed memory primitives that represent the capabilities of the PFU. Table 2-3 shows the number of slices required to implement different distributed RAM primitives. For more information about using RAM in LatticeECP3 devices, please see TN1179, <u>LatticeECP3 Memory Usage Guide</u>. Table 2-3. Number of Slices Required to Implement Distributed RAM | | SPR 16X4 | PDPR 16X4 | |------------------|----------|-----------| | Number of slices | 3 | 3 | Note: SPR = Single Port RAM, PDPR = Pseudo Dual Port RAM #### **ROM Mode** ROM mode uses the LUT logic; hence, Slices 0 through 3 can be used in ROM mode. Preloading is accomplished through the programming interface during PFU configuration. For more information, please refer to TN1179, LatticeECP3 Memory Usage Guide. ## Routing There are many resources provided in the LatticeECP3 devices to route signals individually or as busses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments. The LatticeECP3 family has an enhanced routing architecture that produces a compact design. The ispLEVER design tool suite takes the output of the synthesis tool and places and routes the design. ## sysCLOCK PLLs and DLLs The sysCLOCK PLLs provide the ability to synthesize clock frequencies. All the devices in the LatticeECP3 family support four to ten full-featured General Purpose PLLs. ## **General Purpose PLL** The architecture of the PLL is shown in Figure 2-4. A description of the PLL functionality follows. CLKI is the reference frequency (generated either from the pin or from routing) for the PLL. CLKI feeds into the Input Clock Divider block. The CLKFB is the feedback signal (generated from CLKOP, CLKOS or from a user clock pin/logic). This signal feeds into the Feedback Divider. The Feedback Divider is used to multiply the reference frequency. Both the input path and feedback signals enter the Voltage Controlled Oscillator (VCO) block. In this block the difference between the input path and feedback signals is used to control the frequency and phase of the oscillator. A LOCK signal is generated by the VCO to indicate that the VCO has locked onto the input clock signal. In dynamic mode, the PLL may lose lock after a dynamic delay adjustment and not relock until the t<sub>LOCK</sub> parameter has been satisfied. The output of the VCO then enters the CLKOP divider. The CLKOP divider allows the VCO to operate at higher frequencies than the clock output (CLKOP), thereby increasing the frequency range. The Phase/Duty Select block adjusts the phase and duty cycle of the CLKOS signal. The phase/duty cycle setting can be pre-programmed or dynamically adjusted. A secondary divider takes the CLKOP or CLKOS signal and uses it to derive lower frequency outputs (CLKOK). The primary output from the CLKOP divider (CLKOP) along with the outputs from the secondary dividers (CLKOK and CLKOK2) and Phase/Duty select (CLKOS) are fed to the clock distribution network. The PLL allows two methods for adjusting the phase of signal. The first is referred to as Fine Delay Adjustment. This inserts up to 16 nominal 125ps delays to be applied to the secondary PLL output. The number of steps may be set statically or from the FPGA logic. The second method is referred to as Coarse Phase Adjustment. This allows the phase of the rising and falling edge of the secondary PLL output to be adjusted in 22.5 degree steps. The number of steps may be set statically or from the FPGA logic. Figure 2-4. General Purpose PLL Diagram Table 2-4 provides a description of the signals in the PLL blocks. Table 2-4. PLL Blocks Signal Descriptions | Signal | I/O | Description | |------------|-----|---------------------------------------------------------------------------| | CLKI | I | Clock input from external pin or routing | | CLKFB | I | PLL feedback input from CLKOP, CLKOS, or from a user clock (pin or logic) | | RST | I | "1" to reset PLL counters, VCO, charge pumps and M-dividers | | RSTK | I | "1" to reset K-divider | | WRDEL | I | DPA Fine Delay Adjust input | | CLKOS | 0 | PLL output to clock tree (phase shifted/duty cycle changed) | | CLKOP | 0 | PLL output to clock tree (no phase shift) | | CLKOK | 0 | PLL output to clock tree through secondary clock divider | | CLKOK2 | 0 | PLL output to clock tree (CLKOP divided by 3) | | LOCK | 0 | "1" indicates PLL LOCK to CLKI | | FDA [3:0] | I | Dynamic fine delay adjustment on CLKOS output | | DRPAI[3:0] | I | Dynamic coarse phase shift, rising edge setting | | DFPAI[3:0] | I | Dynamic coarse phase shift, falling edge setting | ## **Delay Locked Loops (DLL)** In addition to PLLs, the LatticeECP3 family of devices has two DLLs per device. CLKI is the input frequency (generated either from the pin or routing) for the DLL. CLKI feeds into the output muxes block to bypass the DLL, directly to the DELAY CHAIN block and (directly or through divider circuit) to the reference input of the Phase Detector (PD) input mux. The reference signal for the PD can also be generated from the Delay Chain signals. The feedback input to the PD is generated from the CLKFB pin or from a tapped signal from the Delay chain. The PD produces a binary number proportional to the phase and frequency difference between the reference and feedback signals. Based on these inputs, the ALU determines the correct digital control codes to send to the delay chain in order to better match the reference and feedback signals. This digital code from the ALU is also transmitted via the Digital Control bus (DCNTL) bus to its associated Slave Delay lines (two per DLL). The ALUHOLD input allows the user to suspend the ALU output at its current value. The UDDCNTL signal allows the user to latch the current value on the DCNTL bus. The DLL has two clock outputs, CLKOP and CLKOS. These outputs can individually select one of the outputs from the tapped delay line. The CLKOS has optional fine delay shift and divider blocks to allow this output to be further modified, if required. The fine delay shift block allows the CLKOS output to phase shifted a further 45, 22.5 or 11.25 degrees relative to its normal position. Both the CLKOS and CLKOP outputs are available with optional duty cycle correction. Divide by two and divide by four frequencies are available at CLKOS. The LOCK output signal is asserted when the DLL is locked. Figure 2-5 shows the DLL block diagram and Table 2-5 provides a description of the DLL inputs and outputs. The user can configure the DLL for many common functions such as time reference delay mode and clock injection removal mode. Lattice provides primitives in its design tools for these functions. **Delay Chain** ALUHOLD □ Delav0 Cycle CLKOP Delay1 Output ÷4 Delay2 Muxes ÷2 Duty Cycle 50% (from routing Reference **CLKOS** Delay3 ÷4 Phase ÷2 Arithmetic Delay4 Detector **Logic Unit** from CLKOP (DLL internal), from clock net (CLKOP) or from a user clock (pin or logic) LOCK CLKFB . Lock Detect Lock DCNTL[5:0]\* Digital DIFF UDDCNTL \_\_\_ Control Output RSTN □ INCO INCI -GRAYO[5:0] GRAYI[5:0] □ Figure 2-5. Delay Locked Loop Diagram (DLL) <sup>\*</sup> This signal is not user accessible. This can only be used to feed the slave delay line. Table 2-5. DLL Signals | Signal | I/O | Description | |------------|-----|-----------------------------------------------------------------------------------------------| | CLKI | I | Clock input from external pin or routing | | CLKFB | I | DLL feed input from DLL output, clock net, routing or external pin | | RSTN | I | Active low synchronous reset | | ALUHOLD | I | Active high freezes the ALU | | UDDCNTL | I | Synchronous enable signal (hold high for two cycles) from routing | | CLKOP | 0 | The primary clock output | | CLKOS | 0 | The secondary clock output with • ne delay shift and/or division by 2 or by 4 | | LOCK | 0 | Active high phase lock indicator | | INCI | I | Incremental indicator from another DLL via CIB. | | GRAYI[5:0] | I | Gray-coded digital control bus from another DLL in time reference mode. | | DIFF | 0 | Difference indicator when DCNTL is difference than the internal setting and update is needed. | | INCO | 0 | Incremental indicator to other DLLs via CIB. | | GRAYO[5:0] | 0 | Gray-coded digital control bus to other DLLs via CIB | LatticeECP3 devices have two general DLLs and four Slave Delay lines, two per DLL. The DLLs are in the lowest EBR row and located adjacent to the EBR. Each DLL replaces one EBR block. One Slave Delay line is placed adjacent to the DLL and the duplicate Slave Delay line (in Figure 2-6) for the DLL is placed in the I/O ring between Banks 6 and 7 and Banks 2 and 3. The outputs from the DLL and Slave Delay lines are fed to the clock distribution network. For more information, please see TN1178, LatticeECP3 sysCLOCK PLL/DLL Design and Usage Guide. Figure 2-6. Top-Level Block Diagram, High-Speed DLL and Slave Delay Line <sup>\*</sup> This signal is not user accessible. It can only be used to feed the slave delay line. ## **PLL/DLL Cascading** LatticeECP3 devices have been designed to allow certain combinations of PLL and DLL cascading. The allowable combinations are: - PLL to PLL supported - · PLL to DLL supported The DLLs in the LatticeECP3 are used to shift the clock in relation to the data for source synchronous inputs. PLLs are used for frequency synthesis and clock generation for source synchronous interfaces. Cascading PLL and DLL blocks allows applications to utilize the unique benefits of both DLLs and PLLs. For further information about the DLL, please see the list of technical documentation at the end of this data sheet. ## **PLL/DLL PIO Input Pin Connections** All LatticeECP3 devices contains two DLLs and up to ten PLLs, arranged in quadrants. If a PLL and a DLL are next to each other, they share input pins as shown in the Figure 2-7. Figure 2-7. Sharing of PIO Pins by PLLs and DLLs in LatticeECP3 Devices Note: Not every PLL has an associated DLL. #### **Clock Dividers** LatticeECP3 devices have two clock dividers, one on the left side and one on the right side of the device. These are intended to generate a slower-speed system clock from a high-speed edge clock. The block operates in a ÷2, ÷4 or ÷8 mode and maintains a known phase relationship between the divided down clock and the high-speed clock based on the release of its reset signal. The clock dividers can be fed from selected PLL/DLL outputs, the Slave Delay lines, routing or from an external clock input. The clock divider outputs serve as primary clock sources and feed into the clock distribution network. The Reset (RST) control signal resets input and asynchronously forces all outputs to low. The RELEASE signal releases outputs synchronously to the input clock. For further information on clock dividers, please see TN1178, LatticeECP3 sysCLOCK PLL/DLL Design and Usage Guide. Figure 2-8 shows the clock divider connections. Figure 2-8. Clock Divider Connections ## **Clock Distribution Network** LatticeECP3 devices have eight quadrant-based primary clocks and eight secondary clock/control sources. Two high performance edge clocks are available on the top, left, and right edges of the device to support high speed interfaces. These clock sources are selected from external I/Os, the sysCLOCK PLLs, DLLs or routing. These clock sources are fed throughout the chip via a clock distribution system. ## **Primary Clock Sources** LatticeECP3 devices derive clocks from six primary source types: PLL outputs, DLL outputs, CLKDIV outputs, dedicated clock inputs, routing and SERDES Quads. LatticeECP3 devices have two to ten sysCLOCK PLLs and two DLLs, located on the left and right sides of the device. There are six dedicated clock inputs: two on the top side, two on the left side and two on the right side of the device. Figures 2-9, 2-10 and 2-11 show the primary clock sources for LatticeECP3 devices. Figure 2-9. Primary Clock Sources for LatticeECP3-17 Figure 2-10. Primary Clock Sources for LatticeECP3-35 Figure 2-11. Primary Clock Sources for LatticeECP3-70, -95, -150 ## **Primary Clock Routing** The purpose of the primary clock routing is to distribute primary clock sources to the destination quadrants of the device. A global primary clock is a primary clock that is distributed to all quadrants. The clock routing structure in LatticeECP3 devices consists of a network of eight primary clock lines (CLK0 through CLK7) per quadrant. The primary clocks of each quadrant are generated from muxes located in the center of the device. All the clock sources are connected to these muxes. Figure 2-12 shows the clock routing for one quadrant. Each quadrant mux is identical. If desired, any clock can be routed globally. Figure 2-12. Per Quadrant Primary Clock Selection ## **Dynamic Clock Control (DCC)** The DCC (Quadrant Clock Enable/Disable) feature allows internal logic control of the quadrant primary clock network. When a clock network is disabled, all the logic fed by that clock does not toggle, reducing the overall power consumption of the device. ## **Dynamic Clock Select (DCS)** The DCS is a smart multiplexer function available in the primary clock routing. It switches between two independent input clock sources without any glitches or runt pulses. This is achieved regardless of when the select signal is toggled. There are two DCS blocks per quadrant; in total, there are eight DCS blocks per device. The inputs to the DCS block come from the center muxes. The output of the DCS is connected to primary clocks CLK6 and CLK7 (see Figure 2-12). Figure 2-13 shows the timing waveforms of the default DCS operating mode. The DCS block can be programmed to other modes. For more information about the DCS, please see the list of technical documentation at the end of this data sheet. Figure 2-13. DCS Waveforms ## **Secondary Clock/Control Sources** LatticeECP3 devices derive eight secondary clock sources (SC0 through SC7) from six dedicated clock input pads and the rest from routing. Figure 2-14 shows the secondary clock sources. All eight secondary clock sources are defined as inputs to a per-region mux SC0-SC7. SC0-SC3 are primary for control signals (CE and/or LSR), and SC4-SC7 are for clock and high fanout data. In an actual implementation, there is some overlap to maximize routability. In addition to SC0-SC3, SC7 is also an input to the control signals (LSR or CE). SC0-SC2 are also inputs to clocks along with SC4-SC7. High fanout logic signals (LUT inputs) will utilize the X2 and X0 switches where SC0-SC7 are inputs to X2 switches, and SC4-SC7 are inputs to X0 switches. Note that through X0 switches, SC4-SC7 can also access control signals CE/LSR. Figure 2-14. Secondary Clock Sources Note: Clock inputs can be configured in differential or single-ended mode. ## **Secondary Clock/Control Routing** Global secondary clock is a secondary clock that is distributed to all regions. The purpose of the secondary clock routing is to distribute the secondary clock sources to the secondary clock regions. Secondary clocks in the LatticeECP3 devices are region-based resources. Certain EBR rows and special vertical routing channels bind the secondary clock regions. This special vertical routing channel aligns with either the left edge of the center DSP slice in the DSP row or the center of the DSP row. Figure 2-15 shows this special vertical routing channel and the 20 secondary clock regions for the LatticeECP3 family of devices. All devices in the LatticeECP3 family have eight secondary clock resources per region (SC0 to SC7). The same secondary clock routing can be used for control signals. Table 2-6. Secondary Clock Regions | Device | Number of Secondary Clock<br>Regions | |----------|--------------------------------------| | ECP3-17 | 16 | | ECP3-35 | 16 | | ECP3-70 | 20 | | ECP3-95 | 20 | | ECP3-150 | 36 | Figure 2-15. LatticeECP3-70 and LatticeECP3-95 Secondary Clock Regions Figure 2-16. Per Region Secondary Clock Selection ## **Slice Clock Selection** Figure 2-17 shows the clock selections and Figure 2-18 shows the control selections for Slice0 through Slice2. All the primary clocks and seven secondary clocks are routed to this clock selection mux. Other signals can be used as a clock input to the slices via routing. Slice controls are generated from the secondary clocks/controls or other signals connected via routing. If none of the signals are selected for both clock and control then the default value of the mux output is 1. Slice 3 does not have any registers; therefore it does not have the clock or control muxes. Figure 2-17. Slice0 through Slice2 Clock Selection Figure 2-18. Slice0 through Slice2 Control Selection ## **Edge Clock Sources** Edge clock resources can be driven from a variety of sources at the same edge. Edge clock resources can be driven from adjacent edge clock PIOs, primary clock PIOs, PLLs, DLLs, Slave Delay and clock dividers as shown in Figure 2-19. Figure 2-19. Edge Clock Sources #### Notes: - 1. Clock inputs can be configured in differential or single ended mode. - 2. The two DLLs can also drive the two top edge clocks. - 3. The top left and top right PLL can also drive the two top edge clocks. ## **Edge Clock Routing** LatticeECP3 devices have a number of high-speed edge clocks that are intended for use with the PIOs in the implementation of high-speed interfaces. There are six edge clocks per device: two edge clocks on each of the top, left, and right edges. Different PLL and DLL outputs are routed to the two muxes on the left and right sides of the device. In addition, the CLKINDEL signal (generated from the DLL Slave Delay Line block) is routed to all the edge clock muxes on the left and right sides of the device. Figure 2-20 shows the selection muxes for these clocks. Figure 2-20. Sources of Edge Clock (Left and Right Edges) Figure 2-21. Sources of Edge Clock (Top Edge) The edge clocks have low injection delay and low skew. They are used to clock the I/O registers and thus are ideal for creating I/O interfaces with a single clock signal and a wide data bus. They are also used for DDR Memory or Generic DDR interfaces. The edge clocks on the top, left, and right sides of the device can drive the secondary clocks or general routing resources of the device. The left and right side edge clocks also can drive the primary clock network through the clock dividers (CLKDIV). ## sysMEM Memory LatticeECP3 devices contain a number of sysMEM Embedded Block RAM (EBR). The EBR consists of an 18-Kbit RAM with memory core, dedicated input registers and output registers with separate clock and clock enable. Each EBR includes functionality to support true dual-port, pseudo dual-port, single-port RAM, ROM and FIFO buffers (via external PFUs). ## sysMEM Memory Block The sysMEM block can implement single port, dual port or pseudo dual port memories. Each block can be used in a variety of depths and widths as shown in Table 2-7. FIFOs can be implemented in sysMEM EBR blocks by implementing support logic with PFUs. The EBR block facilitates parity checking by supporting an optional parity bit for each data byte. EBR blocks provide byte-enable support for configurations with18-bit and 36-bit data widths. For more information, please see TN1179, <u>LatticeECP3 Memory Usage Guide</u>. Table 2-7. sysMEM Block Configurations | Memory Mode | Configurations | |------------------|-----------------------------------------------------------------------------| | Single Port | 16,384 x 1<br>8,192 x 2<br>4,096 x 4<br>2,048 x 9<br>1,024 x 18<br>512 x 36 | | True Dual Port | 16,384 x 1<br>8,192 x 2<br>4,096 x 4<br>2,048 x 9<br>1,024 x 18 | | Pseudo Dual Port | 16,384 x 1<br>8,192 x 2<br>4,096 x 4<br>2,048 x 9<br>1,024 x 18<br>512 x 36 | ## **Bus Size Matching** All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1, and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port. ## **RAM Initialization and ROM Operation** If desired, the contents of the RAM can be pre-loaded during device configuration. By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM. #### **Memory Cascading** Larger and deeper blocks of RAM can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs. ## Single, Dual and Pseudo-Dual Port Modes In all the sysMEM RAM modes the input data and address for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the output. EBR memory supports the following forms of write behavior for single port or dual port operation: - 1. **Normal** Data on the output appears only during a read cycle. During a write cycle, the data (at the current address) does not appear on the output. This mode is supported for all data widths. - 2. **Write Through** A copy of the input data appears at the output of the same port during a write cycle. This mode is supported for all data widths. - 3. **Read-Before-Write (EA devices only)** When new data is written, the old content of the address appears at the output. This mode is supported for x9, x18, and x36 data widths. ## **Memory Core Reset** The memory array in the EBR utilizes latches at the A and B output ports. These latches can be reset asynchronously or synchronously. RSTA and RSTB are local signals, which reset the output latches associated with Port A and Port B, respectively. The Global Reset (GSRN) signal can reset both ports. The output data latches and associated resets for both ports are as shown in Figure 2-22. Figure 2-22. Memory Core Reset For further information on the sysMEM EBR block, please see the list of technical documentation at the end of this data sheet. # sysDSP™ Slice The LatticeECP3 family provides an enhanced sysDSP architecture, making it ideally suited for low-cost, high-performance Digital Signal Processing (DSP) applications. Typical functions used in these applications are Finite Impulse Response (FIR) filters, Fast Fourier Transforms (FFT) functions, Correlators, Reed-Solomon/Turbo/Convolution encoders and decoders. These complex signal processing functions use similar building blocks such as multiply-adders and multiply-accumulators. ## sysDSP Slice Approach Compared to General DSP Conventional general-purpose DSP chips typically contain one to four (Multiply and Accumulate) MAC units with fixed data-width multipliers; this leads to limited parallelism and limited throughput. Their throughput is increased by higher clock speeds. The LatticeECP3, on the other hand, has many DSP slices that support different data widths. This allows designers to use highly parallel implementations of DSP functions. Designers can optimize DSP performance vs. area by choosing appropriate levels of parallelism. Figure 2-23 compares the fully serial implementation to the mixed parallel and serial implementation. Figure 2-23. Comparison of General DSP and LatticeECP3 Approaches ## LatticeECP3 sysDSP Slice Architecture Features The LatticeECP3 sysDSP Slice has been significantly enhanced to provide functions needed for advanced processing applications. These enhancements provide improved flexibility and resource utilization. The LatticeECP3 sysDSP Slice supports many functions that include the following: - Multiply (one 18x36, two 18x18 or four 9x9 Multiplies per Slice) - Multiply (36x36 by cascading across two sysDSP slices) - Multiply Accumulate (up to 18x36 Multipliers feeding an Accumulator that can have up to 54-bit resolution) - Two Multiplies feeding one Accumulate per cycle for increased processing with lower latency (two 18x18 Multiplies feed into an accumulator that can accumulate up to 52 bits) - Flexible saturation and rounding options to satisfy a diverse set of applications situations - Flexible cascading across DSP slices - Minimizes fabric use for common DSP and ALU functions - Enables implementation of FIR Filter or similar structures using dedicated sysDSP slice resources only - Provides matching pipeline registers - Can be configured to continue cascading from one row of sysDSP slices to another for longer cascade chains - Flexible and Powerful Arithmetic Logic Unit (ALU) Supports: - Dynamically selectable ALU OPCODE - Ternary arithmetic (addition/subtraction of three inputs) - Bit-wise two-input logic operations (AND, OR, NAND, NOR, XOR and XNOR) - Eight flexible and programmable ALU flags that can be used for multiple pattern detection scenarios, such - as, overflow, underflow and convergent rounding, etc. - Flexible cascading across slices to get larger functions - RTL Synthesis friendly synchronous reset on all registers, while still supporting asynchronous reset for legacy users - Dynamic MUX selection to allow Time Division Multiplexing (TDM) of resources for applications that require processor-like flexibility that enables different functions for each clock cycle For most cases, as shown in Figure 2-24, the LatticeECP3 DSP slice is backwards-compatible with the LatticeECP2™ sysDSP block, such that, legacy applications can be targeted to the LatticeECP3 sysDSP slice. The functionality of one LatticeECP2 sysDSP Block can be mapped into two adjacent LatticeECP3 sysDSP slices, as shown in Figure 2-25. Figure 2-24. Simplified sysDSP Slice Block Diagram Figure 2-25. Detailed sysDSP Slice Diagram Note: A\_ALU, B\_ALU and C\_ALU are internal signals generated by combining bits from AA, AB, BA BB and C inputs. See TN1182, LatticeECP3 sysDSP Usage Guide, for further information. The LatticeECP2 sysDSP block supports the following basic elements. - MULT (Multiply) - MAC (Multiply, Accumulate) - MULTADDSUB (Multiply, Addition/Subtraction) - MULTADDSUBSUM (Multiply, Addition/Subtraction, Summation) Table 2-8 shows the capabilities of each of the LatticeECP3 slices versus the above functions. Table 2-8. Maximum Number of Elements in a Slice | Width of Multiply | х9 | x18 | x36 | |-------------------|----------------|-----|-----| | MULT | 4 | 2 | 1/2 | | MAC | 1 | 1 | _ | | MULTADDSUB | 2 | 1 | _ | | MULTADDSUBSUM | 1 <sup>1</sup> | 1/2 | _ | <sup>1.</sup> One slice can implement 1/2 9x9 m9x9addsubsum and two m9x9addsubsum with two slices. Some options are available in the four elements. The input register in all the elements can be directly loaded or can be loaded as a shift register from previous operand registers. By selecting "dynamic operation" the following operations are possible: - In the Add/Sub option the Accumulator can be switched between addition and subtraction on every cycle. - The loading of operands can switch between parallel and serial operations. For further information, please refer to TN1182, <u>LatticeECP3 sysDSP Usage Guide</u>. #### **MULT DSP Element** This multiplier element implements a multiply with no addition or accumulator nodes. The two operands, AA and AB, are multiplied and the result is available at the output. The user can enable the input/output and pipeline registers. Figure 2-26 shows the MULT sysDSP element. Figure 2-26. MULT sysDSP Element #### **MAC DSP Element** In this case, the two operands, AA and AB, are multiplied and the result is added with the previous accumulated value. This accumulated value is available at the output. The user can enable the input and pipeline registers, but the output register is always enabled. The output register is used to store the accumulated value. The ALU is configured as the accumulator in the sysDSP slice in the LatticeECP3 family can be initialized dynamically. A registered overflow signal is also available. The overflow conditions are provided later in this document. Figure 2-27 shows the MAC sysDSP element. Figure 2-27. MAC DSP Element #### **MMAC DSP Element** The LatticeECP3 supports a MAC with two multipliers. This is called Multiply Multiply Accumulate or MMAC. In this case, the two operands, AA and AB, are multiplied and the result is added with the previous accumulated value and with the result of the multiplier operation of operands BA and BB. This accumulated value is available at the output. The user can enable the input and pipeline registers, but the output register is always enabled. The output register is used to store the accumulated value. The ALU is configured as the accumulator in the sysDSP slice. A registered overflow signal is also available. The overflow conditions are provided later in this document. Figure 2-28 shows the MMAC sysDSP element. Figure 2-28. MMAC sysDSP Element #### **MULTADDSUB DSP Element** In this case, the operands AA and AB are multiplied and the result is added/subtracted with the result of the multiplier operation of operands BA and BB. The user can enable the input, output and pipeline registers. Figure 2-29 shows the MULTADDSUB sysDSP element. Figure 2-29. MULTADDSUB #### **MULTADDSUBSUM DSP Element** In this case, the operands AA and AB are multiplied and the result is added/subtracted with the result of the multiplier operation of operands BA and BB of Slice 0. Additionally, the operands AA and AB are multiplied and the result is added/subtracted with the result of the multiplier operation of operands BA and BB of Slice 1. The results of both addition/subtractions are added by the second ALU following the slice cascade path. The user can enable the input, output and pipeline registers. Figure 2-30 and Figure 2-31 show the MULTADDSUBSUM sysDSP element Figure 2-30. MULTADDSUBSUM Slice 0 Figure 2-31. MULTADDSUBSUM Slice 1 # **Advanced sysDSP Slice Features** ## Cascading The LatticeECP3 sysDSP slice has been enhanced to allow cascading. Adder trees are implemented fully in sys-DSP slices, improving the performance. Cascading of slices uses the signals CIN, COUT and C Mux of the slice. #### **Addition** The LatticeECP3 sysDSP slice allows for the bypassing of multipliers and cascading of adder logic. High performance adder functions are implemented without the use of LUTs. The maximum width adders that can be implemented are 54-bit. #### Rounding The rounding operation is implemented in the ALU and is done by adding a constant followed by a truncation operation. The rounding methods supported are: - · Rounding to zero (RTZ) - · Rounding to infinity (RTI) - · Dynamic rounding - · Random rounding - Convergent rounding ## **ALU Flags** The sysDSP slice provides a number of flags from the ALU including: - Equal to zero (EQZ) - Equal to zero with mask (EQZM) - · Equal to one with mask (EQOM) - · Equal to pattern with mask (EQPAT) - Equal to bit inverted pattern with mask (EQPATB) - · Accumulator Overflow (OVER) - Accumulator Underflow (UNDER) - Either over or under flow supporting LatticeECP2 legacy designs (OVERUNDER) ## **Clock, Clock Enable and Reset Resources** Global Clock, Clock Enable and Reset signals from routing are available to every sysDSP slice. From four clock sources (CLK0, CLK1, CLK2, and CLK3) one clock is selected for each input register, pipeline register and output register. Similarly Clock Enable (CE) and Reset (RST) are selected at each input register, pipeline register and output register. ## Resources Available in the LatticeECP3 Family Table 2-9 shows the maximum number of multipliers for each member of the LatticeECP3 family. Table 2-10 shows the maximum available EBR RAM Blocks in each LatticeECP3 device. EBR blocks, together with Distributed RAM can be used to store variables locally for fast DSP operations. Table 2-9. Maximum Number of DSP Slices in the LatticeECP3 Family | Device | DSP Slices | 9x9 Multiplier | 18x18 Multiplier | 36x36 Multiplier | |----------|------------|----------------|------------------|------------------| | ECP3-17 | 12 | 48 | 24 | 6 | | ECP3-35 | 32 | 128 | 64 | 16 | | ECP3-70 | 64 | 256 | 128 | 32 | | ECP3-95 | 64 | 256 | 128 | 32 | | ECP3-150 | 160 | 640 | 320 | 80 | Table 2-10. Embedded SRAM in the LatticeECP3 Family | Device | EBR SRAM Block | Total EBR SRAM<br>(Kbits) | |----------|----------------|---------------------------| | ECP3-17 | 38 | 700 | | ECP3-35 | 72 | 1327 | | ECP3-70 | 240 | 4420 | | ECP3-95 | 240 | 4420 | | ECP3-150 | 372 | 6850 | # Programmable I/O Cells (PIC) Each PIC contains two PIOs connected to their respective sysl/O buffers as shown in Figure 2-32. The PIO Block supplies the output data (DO) and the tri-state control signal (TO) to the sysl/O buffer and receives input from the buffer. Table 2-11 provides the PIO signal list. Figure 2-32. PIC Diagram <sup>\*</sup> Signals are available on left/right/top edges only. <sup>\*\*</sup> Signals are available on the left and right sides only \*\*\* Selected PIO. Two adjacent PIOs can be joined to provide a differential I/O pair (labeled as "T" and "C") as shown in Figure 2-32. The PAD Labels "T" and "C" distinguish the two PIOs. Approximately 50% of the PIO pairs on the left and right edges of the device can be configured as true LVDS outputs. All I/O pairs can operate as LVDS inputs. Table 2-11. PIO Signal List | Name | Туре | Description | |----------------------------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INDD | Input Data | Register bypassed input. This is not the same port as INCK. | | IPA, INA, IPB, INB | Input Data | Ports to core for input data | | OPOSA, ONEGA <sup>1</sup> ,<br>OPOSB, ONEGB <sup>1</sup> | Output Data | Output signals from core. An exception is the ONEGB port, used for tristate logic at the DQS pad. | | CE | PIO Control | Clock enables for input and output block flip-flops. | | SCLK | PIO Control | System Clock (PCLK) for input and output/TS blocks. Connected from clock ISB. | | LSR | PIO Control | Local Set/Reset | | ECLK1, ECLK2 | PIO Control | Edge clock sources. Entire PIO selects one of two sources using mux. | | ECLKDQSR <sup>1</sup> | Read Control | From DQS_STROBE, shifted strobe for memory interfaces only. | | DDRCLKPOL <sup>1</sup> | Read Control | Ensures transfer from DQS domain to SCLK domain. | | DDRLAT <sup>1</sup> | Read Control | Used to guarantee INDDRX2 gearing by selectively enabling a D-Flip-Flop in datapath. | | DEL[3:0] | Read Control | Dynamic input delay control bits. | | INCK | To Clock Distribution and PLL | PIO treated as clock PIO, path to distribute to primary clocks and PLL. | | TS | Tristate Data | Tristate signal from core (SDR) | | DQCLK0 <sup>1</sup> , DQCLK1 <sup>1</sup> | Write Control | Two clocks edges, 90 degrees out of phase, used in output gearing. | | DQSW <sup>2</sup> | Write Control | Used for output and tristate logic at DQS only. | | DYNDEL[7:0] | Write Control | Shifting of write clocks for specific DQS group, using 6:0 each step is approximately 25ps, 128 steps. Bit 7 is an invert (timing depends on input frequency). There is also a static control for this 8-bit setting, enabled with a memory cell. | | DCNTL[6:0] | PIO Control | Original delay code from DDR DLL | | DATAVALID <sup>1</sup> | Output Data | Status flag from DATAVALID logic, used to indicate when input data is captured in IOLOGIC and valid to core. | | READ | For DQS_Strobe | Read signal for DDR memory interface | | DQSI | For DQS_Strobe | Unshifted DQS strobe from input pad | | PRMBDET | For DQS_Strobe | DQSI biased to go high when DQSI is tristate, goes to input logic block as well as core logic. | | GSRN | Control from routing | Global Set/Reset | <sup>1.</sup> Signals available on left/right/top edges only. #### PIO The PIO contains four blocks: an input register block, output register block, tristate register block and a control logic block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic. #### **Input Register Block** The input register blocks for the PIOs, in the left, right and top edges, contain delay elements and registers that can be used to condition high-speed interface signals, such as DDR memory interfaces and source synchronous interfaces, before they are passed to the device core. Figure 2-33 shows the input register block for the left, right and top edges. The input register block for the bottom edge contains one element to register the input signal and no DDR registers. The following description applies to the input register block for PIOs in the left, right and top edges only. <sup>2.</sup> Selected PIO. #### **Lattice Semiconductor** Input signals are fed from the sysl/O buffer to the input register block (as signal DI). If desired, the input signal can bypass the register and delay elements and be used directly as a combinatorial signal (INDD), a clock (INCK) and, in selected blocks, the input to the DQS delay block. If an input delay is desired, designers can select either a fixed delay or a dynamic delay DEL[3:0]. The delay, if selected, reduces input register hold time requirements when using a global clock. The input block allows three modes of operation. In single data rate (SDR) the data is registered with the system clock by one of the registers in the single data rate sync register block. In DDR mode, two registers are used to sample the data on the positive and negative edges of the modified DQS (ECLKDQSR) in the DDR Memory mode or ECLK signal when using DDR Generic mode, creating two data streams. Before entering the core, these two data streams are synchronized to the system clock to generate two data streams. A gearbox function can be implemented in each of the input registers on the left and right sides. The gearbox function takes a double data rate signal applied to PIOA and converts it as four data streams, INA, IPA, INB and IPB. The two data streams from the first set of DDR registers are synchronized to the edge clock and then to the system clock before entering the core. Figure 2-30 provides further information on the use of the gearbox function. The signal DDRCLKPOL controls the polarity of the clock used in the synchronization registers. It ensures adequate timing when data is transferred to the system clock domain from the ECLKDQSR (DDR Memory Interface mode) or ECLK (DDR Generic mode). The DDRLAT signal is used to ensure the data transfer from the synchronization registers to the clock transfer and gearbox registers. The ECLKDQSR, DDRCLKPOL and DDRLAT signals are generated in the DQS Read Control Logic Block. See Figure 2-37 for an overview of the DQS read control logic. Further discussion about using the DQS strobe in this module is discussed in the DDR Memory section of this data sheet. Please see TN1180, LatticeECP3 High-Speed I/O Interface for more information on this topic. Figure 2-33. ECP3-70/95 (E or EA) Input Register Block for Left, Right and Top Edges \* Only on the left and right sides. \*\* Selected PIO. Note: Simplified diagram does not show CE/SET/REST details. ## **Output Register Block** The output register block registers signals from the core of the device before they are passed to the sysl/O buffers. The blocks on the left and right PIOs contain registers for SDR and full DDR operation. The topside PIO block is the same as the left and right sides except it does not support ODDRX2 gearing of output logic. ODDRX2 gearing is used in DDR3 memory interfaces. The PIO blocks on the bottom contain the SDR registers and generic DDR interface without gearing. Figure 2-34 shows the Output Register Block for PIOs on the left and right edges. In SDR mode, OPOSA feeds one of the flip-flops that then feeds the output. The flip-flop can be configured as a Dtype or latch. In DDR mode, two of the inputs are fed into registers on the positive edge of the clock. At the next clock cycle, one of the registered outputs is also latched. A multiplexer running off the same clock is used to switch the mux between the 11 and 01 inputs that will then feed the output. A gearbox function can be implemented in the output register block that takes four data streams: OPOSA, ONEGA, OPOSB and ONEGB. All four data inputs are registered on the positive edge of the system clock and two of them are also latched. The data is then output at a high rate using a multiplexer that runs off the DQCLK0 and DQCLK1 clocks. DQCLK0 and DQCLK1 are used in this case to transfer data from the system clock to the edge clock domain. These signals are generated in the DQS Write Control Logic block. See Figure 2-37 for an overview of the DQS write control logic. Please see TN1180, LatticeECP3 High-Speed I/O Interface for more information on this topic. Further discussion on using the DQS strobe in this module is discussed in the DDR Memory section of this data sheet. Figure 2-34. ECP3-70/95 (E or EA) Output and Tristate Block for Left and Right Edges ## **Tristate Register Block** The tristate register block registers tri-state control signals from the core of the device before they are passed to the sysl/O buffers. The block contains a register for SDR operation and an additional register for DDR operation. In SDR and non-gearing DDR modes, TS input feeds one of the flip-flops that then feeds the output. In DDRX2 mode, the register TS input is fed into another register that is clocked using the DQCLK0 and DQCLK1 signals. The output of this register is used as a tristate control. #### ISI Calibration The setting for Inter-Symbol Interference (ISI) cancellation occurs in the output register block. ISI correction is only available in the DDRX2 modes. ISI calibration settings exist once per output register block, so each I/O in a DQS-12 group may have a different ISI calibration setting. The ISI block extends output signals at certain times, as a function of recent signal history. So, if the output pattern consists of a long strings of 0's to long strings of 1's, there are no delays on output signals. However, if there are quick, successive transitions from 010, the block will stretch out the binary 1. This is because the long trail of 0's will cause these symbols to interfere with the logic 1. Likewise, if there are quick, successive transitions from 101, the block will stretch out the binary 0. This block is controlled by a 3-bit delay control that can be set in the DQS control logic block. For more information about this topic, please see the list of technical documentation at the end of this data sheet. ## Control Logic Block The control logic block allows the selection and modification of control signals for use in the PIO block. ## DDR Memory Support Certain PICs have additional circuitry to allow the implementation of high-speed source synchronous and DDR1, DDR2 and DDR3 memory interfaces. The support varies by the edge of the device as detailed below. ## Left and Right Edges The left and right sides of the PIC have fully functional elements supporting DDR1, DDR2, and DDR3 memory interfaces. One of every 12 PIOs supports the dedicated DQS pins with the DQS control logic block. Figure 2-35 shows the DQS bus spanning 11 I/O pins. Two of every 12 PIOs support the dedicated DQS and DQS# pins with the DQS control logic block. ## **Bottom Edge** PICs on the bottom edge of the device do not support DDR memory and Generic DDR interfaces. ## Top Edge PICs on the top side are similar to the PIO elements on the left and right sides but do not support gearing on the output registers. Hence, the modes to support output/tristate DDR3 memory are removed on the top side. The exact DQS pins are shown in a dual function in the Logic Signal Connections table in this data sheet. Additional detail is provided in the Signal Descriptions table. The DQS signal from the bus is used to strobe the DDR data from the memory into input register blocks. Interfaces on the left, right and top edges are designed for DDR memories that support 10 bits of data. PADA "T" PIO A LVDS Pai PADB "C" PIO B PADA "T" PIO A LVDS Pair PADB "C" PIO B PIO A PADA "T" LVDS Pair PADB "C" PIO B PIO A PADA "T" DQS Delay LVDS Pair PADB "C" PIO B PADA "T" PIO A LVDS Pair PADB "C" PIO B PADA "T" PIO A LVDS Pair PIO B Figure 2-35. DQS Grouping on the Left, Right and Top Edges ## **DLL Calibrated DQS Delay Block** Source synchronous interfaces generally require the input clock to be adjusted in order to correctly capture data at the input register. For most interfaces, a PLL is used for this adjustment. However, in DDR memories the clock PADB "C" ## **Lattice Semiconductor** (referred to as DQS) is not free-running so this approach cannot be used. The DQS Delay block provides the required clock alignment for DDR memory interfaces. The delay required for the DQS signal is generated by two dedicated DLLs (DDR DLL) on opposite side of the device. Each DLL creates DQS delays in its half of the device as shown in Figure 2-36. The DDR DLL on the left side will generate delays for all the DQS Strobe pins on Banks 0, 7 and 6 and DDR DLL on the right will generate delays for all the DQS pins on Banks 1, 2 and 3. The DDR DLL loop compensates for temperature, voltage and process variations by using the system clock and DLL feedback loop. DDR DLL communicates the required delay to the DQS delay block using a 7-bit calibration bus (DCNTL[6:0]) The DQS signal (selected PIOs only, as shown in Figure 2-35) feeds from the PAD through a DQS control logic block to a dedicated DQS routing resource. The DQS control logic block consists of DQS Read Control logic block that generates control signals for the read side and DQS Write Control logic that generates the control signals required for the write side. A more detailed DQS control diagram is shown in Figure 2-37, which shows how the DQS control blocks interact with the data paths. The DQS Read control logic receives the delay generated by the DDR DLL on its side and delays the incoming DQS signal by 90 degrees. This delayed ECLKDQSR is routed to 10 or 11 DQ pads covered by that DQS signal. This block also contains a polarity control logic that generates a DDRCLKPOL signal, which controls the polarity of the clock to the sync registers in the input register blocks. The DQS Read control logic also generates a DDRLAT signal that is in the input register block to transfer data from the first set of DDR register to the second set of DDR registers when using the DDRX2 gearbox mode for DDR3 memory interface. The DQS Write control logic block generates the DQCLK0 and DQCLK1 clocks used to control the output gearing in the Output register block which generates the DDR data output and the DQS output. They are also used to control the generation of the DQS output through the DQS output register block. In addition to the DCNTL [6:0] input from the DDR DLL, the DQS Write control block also uses a Dynamic Delay DYN DEL [7:0] attribute which is used to further delay the DQS to accomplish the write leveling found in DDR3 memory. Write leveling is controlled by the DDR memory controller implementation. The DYN DELAY can set 128 possible delay step settings. In addition, the most significant bit will invert the clock for a 180-degree shift of the incoming clock. This will generate the DQSW signal used to generate the DQS output in the DQS output register block. Figure 2-36 and Figure 2-37 show how the DQS transition signals that are routed to the PIOs. Please see TN1180, LatticeECP3 High-Speed I/O Interface for more information on this topic. Bank 0 Bank 1 **Configuration Bank** DQS Delay Control Bus DQS ∫ECLK1 ECLK2 DQS DQCLK0 DQCLK1 DDRLAT Bank 7 DDRCLKPOL **ECLKDQSR** DATAVALID DOS DDR DLL DDR DLL (Left) (Right) DQS DQS DQS DOS SERDES DQS Strobe and Transition Detect Logic Figure 2-36. Edge Clock, DLL Calibration and DQS Local Bus Distribution <sup>\*</sup>Includes shared configuration I/Os and dedicated configuration I/Os. Figure 2-37. DQS Local Bus ## **Polarity Control Logic** In a typical DDR Memory interface design, the phase relationship between the incoming delayed DQS strobe and the internal system clock (during the READ cycle) is unknown. The LatticeECP3 family contains dedicated circuits to transfer data between these domains. A clock polarity selector is used to prevent set-up and hold violations at the domain transfer between DQS (delayed) and the system clock. This changes the edge on which the data is registered in the synchronizing registers in the input register block. This requires evaluation at the start of each READ cycle for the correct clock polarity. Prior to the READ operation in DDR memories, DQS is in tristate (pulled by termination). The DDR memory device drives DQS low at the start of the preamble state. A dedicated circuit detects the first DQS rising edge after the preamble state. This signal is used to control the polarity of the clock to the synchronizing registers. ## **DDR3 Memory Support** LatticeECP3 supports the read and write leveling required for DDR3 memory interfaces. Read leveling is supported by the use of the DDRCLKPOL and the DDRLAT signals generated in the DQS Read Control logic block. These signals dynamically control the capture of the data with respect to the DQS at the input register block. #### **Lattice Semiconductor** To accomplish write leveling in DDR3, each DQS group has a slightly different delay that is set by DYN DELAY[7:0] in the DQS Write Control logic block. The DYN DELAY can set 128 possible delay step settings. In addition, the most significant bit will invert the clock for a 180-degree shift of the incoming clock. LatticeECP3 input and output registers can also support DDR gearing that is used to receive and transmit the high speed DDR data from and to the DDR3 Memory. LatticeECP3 supports the 1.5V SSTL I/O standard required for the DDR3 memory interface. In addition, it supports on-chip termination to VTT on the DDR3 memory input pins. For more information, refer to the sysIO section of this data sheet. Please see TN1180, <u>LatticeECP3 High-Speed I/O Interface</u> for more information on DDR Memory interface implementation in LatticeECP3. ## sysI/O Buffer Each I/O is associated with a flexible buffer referred to as a sysI/O buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysI/O buffers allow users to implement the wide variety of standards that are found in today's systems including LVDS, BLVDS, HSTL, SSTL Class I & II, LVCMOS, LVTTL, LVPECL, PCI. ## sysI/O Buffer Banks LatticeECP3 devices have six sysI/O buffer banks: six banks for user I/Os arranged two per side. The banks on the bottom side are wraparounds of the banks on the lower right and left sides. The seventh sysI/O buffer bank (Configuration Bank) is located adjacent to Bank 2 and has dedicated/shared I/Os for configuration. When a shared pin is not used for configuration it is available as a user I/O. Each bank is capable of supporting multiple I/O standards. Each sysI/O bank has its own I/O supply voltage ( $V_{\rm CCIO}$ ). In addition, each bank, except the Configuration Bank, has voltage references, $V_{\rm REF1}$ and $V_{\rm REF2}$ , which allow it to be completely independent from the others. The Configuration Bank top side shares $V_{\rm REF1}$ and $V_{\rm REF2}$ from sysI/O bank 1 and right side shares $V_{\rm REF1}$ and $V_{\rm REF2}$ from sysI/O bank 2. Figure 2-38 shows the seven banks and their associated supplies. In LatticeECP3 devices, single-ended output buffers and ratioed input buffers (LVTTL, LVCMOS and PCI) are powered using $V_{CCIO}$ . LVTTL, LVCMOS33, LVCMOS25 and LVCMOS12 can also be set as fixed threshold inputs independent of $V_{CCIO}$ . Each bank can support up to two separate $V_{REF}$ voltages, $V_{REF1}$ and $V_{REF2}$ , that set the threshold for the referenced input buffers. Some dedicated I/O pins in a bank can be configured to be a reference voltage supply pin. Each I/O is individually configurable based on the bank's supply and reference voltages. Figure 2-38. LatticeECP3 Banks LatticeECP3 devices contain two types of sysl/O buffer pairs. ## 1. Top (Bank 0 and Bank 1) and Bottom sysl/O Buffer Pairs (Single-Ended Outputs Only) The sysl/O buffer pairs in the top banks of the device consist of two single-ended output drivers and two sets of single-ended input buffers (both ratioed and referenced). One of the referenced input buffers can also be configured as a differential input. Only the top edge buffers have a programmable PCI clamp. The two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential input buffer and the comp (complementary) pad is associated with the negative side of the differential input buffer. On the top and bottom sides, there is no support for programmable on-chip input termination, which is required for DQ and DQS pins for DDR3 interface. This side is ideal for ADDR/CMD signals of DDR3, general purpose I/O, PCI, TR-LVDS (transition reduced LVDS) or LVDS inputs. Only the top I/O banks support hot socketing with $I_{DK}$ specified under the Hot Socketing Specifications. The configuration bank is not hot-socketable. # 2. Left and Right (Banks 2, 3, 6 and 7) sysl/O Buffer Pairs (50% Differential and 100% Single-Ended Outputs) The sysl/O buffer pairs in the left and right banks of the device consist of two single-ended output drivers, two sets of single-ended input buffers (both ratioed and referenced) and one differential output driver. One of the referenced input buffers can also be configured as a differential input. In these banks the two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential I/O, and the comp (complementary) pad is associated with the negative side of the differential I/O. In addition, programmable on-chip input termination (parallel or differential, static or dynamic) is supported on these sides, which is required for DDR3 interface. However, there is no support for hot-socketing on these sides as the clamp is always present. LVDS, RSDS, PPLVDS and Mini-LVDS differential output drivers are available on 50% of the buffer pairs on the left and right banks. # 3. Configuration Bank sysl/O Buffer Pairs (Single-Ended Outputs, Only on Shared Pins When Not Used by Configuration) The sysl/O buffers in the Configuration Bank consist of single-ended output drivers and single-ended input buffers (both ratioed and referenced). The referenced input buffer can also be configured as a differential input. The two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential input buffer and the comp (complementary) pad is associated with the negative side of the differential input buffer. Programmable PCI clamps are only available on top banks (PCI clamps are used primarily on inputs and bidirectional pads to reduce ringing on the receiving end) can also be used on inputs. ## Typical sysl/O I/O Behavior During Power-up The internal power-on-reset (POR) signal is deactivated when $V_{CC}$ , $V_{CCIO8}$ and $V_{CCAUX}$ have reached satisfactory levels. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all other $V_{CCIO}$ banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. For more information about controlling the output logic state with valid input logic levels during power-up in LatticeECP3 devices, see the list of technical documentation at the end of this data sheet. The $V_{CC}$ and $V_{CCAUX}$ supply the power to the FPGA core fabric, whereas the $V_{CCIO}$ supplies power to the I/O buffers. In order to simplify system design while providing consistent and predictable I/O behavior, it is recommended that the I/O buffers be powered-up prior to the FPGA core fabric. $V_{CCIO}$ supplies should be powered-up before or together with the $V_{CC}$ and $V_{CCAUX}$ supplies. ## Supported sysl/O Standards The LatticeECP3 sysI/O buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL and other standards. The buffers support the LVTTL, LVCMOS 1.2V, 1.5V, 1.8V, 2.5V and 3.3V standards. In the LVCMOS and LVTTL modes, the buffer has individual configuration options for drive strength, slew rates, bus maintenance (weak pull-up, weak pull-down, or a bus-keeper latch) and open drain. Other single-ended standards supported include SSTL and HSTL. Differential standards supported include LVDS, BLVDS, LVPECL, MLVDS, RSDS, Mini-LVDS, PPLVDS (point-to-point LVDS), TRLVDS (Transition Reduced LVDS), differential SSTL and differential HSTL. Tables 2-13 and 2-14 show the I/O standards (together with their supply and reference voltages) supported by LatticeECP3 devices. For further information on utilizing the sysI/O buffer to support a variety of standards please see TN1177, LatticeECP3 sysIO Usage Guide. ## **On-Chip Programmable Termination** The LatticeECP3 supports a variety of programmable on-chip terminations options, including: - Dynamically switchable Single Ended Termination for SSTL15 inputs with programmable resistor values of 40, 50, or 60 ohms. This is particularly useful for low power JEDEC compliant DDR3 memory controller implementations. External termination to Vtt should be used for DDR2 memory controller implementation. - · Common mode termination of 80, 100, 120 ohms for differential inputs ## Figure 2-39. On-Chip Termination Programmable resistance (40, 50 and 60 Ohms) \*Vtt must be left floating for this termination **Parallel Single-Ended Input** **Differential Input** See Table 2-12 for termination options for input modes. Table 2-12. On-Chip Termination Options for Input Modes | IO_TYPE | TERMINATE to VTT <sup>1, 2</sup> | DIFFRENTIAL TERMINATION RESISTOR <sup>1</sup> | |------------|----------------------------------|-----------------------------------------------| | LVDS25 | þ | 80, 100, 120 | | BLVDS25 | þ | 80, 100, 120 | | MLVDS | þ | 80, 100, 120 | | HSTL18_I | 40, 50, 60 | þ | | HSTL18_II | 40, 50, 60 | þ | | HSTL18D_I | 40, 50, 60 | þ | | HSTL18D_II | 40, 50, 60 | þ | | HSTL15_I | 40, 50, 60 | þ | | HSTL15D_I | 40, 50, 60 | þ | | SSTL25_I | 40, 50, 60 | þ | | SSTL25_II | 40, 50, 60 | þ | | SSTL25D_I | 40, 50, 60 | þ | | SSTL25D_II | 40, 50, 60 | þ | | SSTL18_I | 40, 50, 60 | þ | | SSTL18_II | 40, 50, 60 | þ | | SSTL18D_I | 40, 50, 60 | þ | | SSTL18D_II | 40, 50, 60 | þ | | SSTL15 | 40, 50, 60 | þ | | SSTL15D | 40, 50, 60 | þ | TERMINATE to VTT and DIFFRENTIAL TERMINATION RESISTOR when turn on can only have one setting per bank. Only left and right banks have this feature. Use of TERMINATE to VTT and DIFFRENTIAL TERMINATION RESISTOR are mutually exclusive in an I/O bank. On-chip termination tolerance +/- 20% <sup>2.</sup> External termination to VTT should be used when implementing DDR2 memory controller. Please see TN1177, LatticeECP3 sysIO Usage Guide for on-chip termination usage and value ranges. ## **Equalization Filter** Equalization filtering is available for single-ended inputs on both true and complementary I/Os, and for differential inputs on the true I/Os on the left, right, and top sides. Equalization is required to compensate for the difficulty of sampling alternating logic transitions with a relatively slow slew rate. It is considered the most useful for the Input DDRX2 modes, used in DDR3 memory, LVDS, or TRLVDS signaling. Equalization filter acts as a tunable filter with settings to determine the level of correction. In the LatticeECP3 devices, there are four settings available: 0 (none), 1, 2 and 3. The default setting is 0. The equalization logic resides in the sysI/O buffers, the two bits of setting is set uniquely in each input IOLOGIC block. Therefore, each sysI/O can have a unique equalization setting within a DQS-12 group. ## **Hot Socketing** LatticeECP3 devices have been carefully designed to ensure predictable behavior during power-up and power-down. During power-up and power-down sequences, the I/Os remain in tri-state until the power supply voltage is high enough to ensure reliable operation. In addition, leakage into I/O pins is controlled within specified limits. Please refer to the Hot Socketing Specifications in the DC and Switching Characteristics in this data sheet. ## **SERDES and PCS (Physical Coding Sublayer)** LatticeECP3 devices feature up to 16 channels of embedded SERDES/PCS arranged in quads at the bottom of the devices supporting up to 3.2Gbps data rate. Figure 2-40 shows the position of the quad blocks for the LatticeECP3-150 devices. Table 2-14 shows the location of available SERDES Quads for all devices. The LatticeECP3 SERDES/PCS supports a range of popular serial protocols, including: - PCI Express 1.1 - Ethernet (XAUI, GbE 1000 Base CS/SX/LX and SGMII) - Serial RapidIO - SMPTE SDI (3G, HD, SD) - CPRI - SONET/SDH (STS-3, STS-12, STS-48) Each quad contains four dedicated SERDES for high speed, full duplex serial data transfer. Each quad also has a PCS block that interfaces to the SERDES channels and contains protocol specific digital logic to support the standards listed above. The PCS block also contains interface logic to the FPGA fabric. All PCS logic for dedicated protocol support can also be bypassed to allow raw 8-bit or 10-bit interfaces to the FPGA fabric. Even though the SERDES/PCS blocks are arranged in quads, multiple baud rates can be supported within a quad with the use of dedicated, per channel ÷1, ÷2 and ÷11 rate dividers. Additionally, multiple quads can be arranged together to form larger data pipes. For information on how to use the SERDES/PCS blocks to support specific protocols, as well on how to combine multiple protocols and baud rates within a device, please refer to TN1176, <u>LatticeECP3 SERDES/PCS Usage Guide</u>. Figure 2-40. SERDES/PCS Quads (LatticeECP3-150) Table 2-13. LatticeECP3 SERDES Standard Support | Standard | Data Rate<br>(Mbps) | Number of<br>General/Link Width | Encoding Style | |------------------------------------------------------------------------------|-----------------------------------------------------------------|---------------------------------|----------------| | PCI Express 1.1 | 2500 | x1, x2, x4 | 8b10b | | Gigabit Ethernet | 1250, 2500 | x1 | 8b10b | | SGMII | 1250 | x1 | 8b10b | | XAUI | 3125 | x4 | 8b10b | | Serial RapidIO Type I,<br>Serial RapidIO Type II,<br>Serial RapidIO Type III | 1250,<br>2500,<br>3125 | x1, x4 | 8b10b | | CPRI-1,<br>CPRI-2,<br>CPRI-3,<br>CPRI-4 | 614.4,<br>1228.8,<br>2457.6,<br>3072.0 | x1 | 8b10b | | SD-SDI<br>(259M, 344M) | 143 <sup>1</sup> ,<br>177 <sup>1</sup> ,<br>270,<br>360,<br>540 | x1 | NRZI/Scrambled | | HD-SDI<br>(292M) | 1483.5,<br>1485 | x1 | NRZI/Scrambled | | 3G-SDI<br>(424M) | 2967,<br>2970 | x1 | NRZI/Scrambled | | SONET-STS-3 <sup>2</sup> | 155.52 | x1 | N/A | | SONET-STS-12 <sup>2</sup> | 622.08 | x1 | N/A | | SONET-STS-48 <sup>2</sup> | 2488 | x1 | N/A | <sup>1.</sup> For slower rates, the SERDES are bypassed and CML signals are directly connected to the FPGA routing. <sup>2.</sup> The SONET protocol is supported in 8-bit SERDES mode. See TN1176 Lattice ECP3 SERDES/PCS Usage Guide for more information. Table 2-14. Available SERDES Quads per LatticeECP3 Devices | Package | ECP3-17 | ECP3-35 | ECP3-70 | ECP3-95 | ECP3-150 | |------------|---------|---------|---------|---------|----------| | 256 ftBGA | 1 | 1 | _ | _ | _ | | 484 ftBGA | 1 | 1 | 1 | 1 | | | 672 ftBGA | _ | 1 | 2 | 2 | 2 | | 1156 ftBGA | _ | _ | 3 | 3 | 4 | ### **SERDES Block** A SERDES receiver channel may receive the serial differential data stream, equalize the signal, perform Clock and Data Recovery (CDR) and de-serialize the data stream before passing the 8- or 10-bit data to the PCS logic. The SERDES transmitter channel may receive the parallel 8- or 10-bit data, serialize the data and transmit the serial bit stream through the differential drivers. Figure 2-41 shows a single-channel SERDES/PCS block. Each SERDES channel provides a recovered clock and a SERDES transmit clock to the PCS block and to the FPGA core logic. Each transmit channel, receiver channel, and SERDES PLL shares the same power supply (VCCA). The output and input buffers of each channel have their own independent power supplies (VCCOB and VCCIB). Figure 2-41. Simplified Channel Block Diagram for SERDES/PCS Block #### **PCS** As shown in Figure 2-41, the PCS receives the parallel digital data from the deserializer and selects the polarity, performs word alignment, decodes (8b/10b), provides Clock Tolerance Compensation and transfers the clock domain from the recovered clock to the FPGA clock via the Down Sample FIFO. For the transmit channel, the PCS block receives the parallel data from the FPGA core, encodes it with 8b/10b, selects the polarity and passes the 8/10 bit data to the transmit SERDES channel. The PCS also provides bypass modes that allow a direct 8-bit or 10-bit interface from the SERDES to the FPGA logic. The PCS interface to the FPGA can also be programmed to run at 1/2 speed for a 16-bit or 20-bit interface to the FPGA logic. ## SCI (SERDES Client Interface) Bus The SERDES Client Interface (SCI) is an IP interface that allows the SERDES/PCS Quad block to be controlled by registers rather than the configuration memory cells. It is a simple register configuration interface that allows SERDES/PCS configuration without power cycling the device. The ispLEVER design tools from Lattice support all modes of the PCS. Most modes are dedicated to applications associated with a specific industry standard data protocol. Other more general purpose modes allow users to define their own operation. With ispLEVER, the user can define the mode for each guad in a design. Popular standards such as 10Gb Ethernet, x4 PCI Express and 4x Serial RapidIO can be implemented using IP (available through Lattice), a single quad (Four SERDES channels and PCS) and some additional logic from the core. The LatticeECP3 family also supports a wide range of primary and secondary protocols. Within the same quad, the LatticeECP3 family can support mixed protocols with semi-independent clocking as long as the required clock frequencies are integer x1, x2, or x11 multiples of each other. Table 2-15 lists the allowable combination of primary and secondary protocol combinations. ## Flexible Quad SERDES Architecture The LatticeECP3 family SERDES architecture is a quad-based architecture. For most SERDES settings and standards, the whole quad (consisting of four SERDES) is treated as a unit. This helps in silicon area savings, better utilization and overall lower cost. However, for some specific standards, the LatticeECP3 quad architecture provides flexibility; more than one standard can be supported within the same quad. Table 2-15 shows the standards can be mixed and matched within the same quad. In general, the SERDES standards whose nominal data rates are either the same or a defined subset of each other, can be supported within the same quad. In Table 2-15, the Primary Protocol column refers to the standard that determines the reference clock and PLL settings. The Secondary Protocol column shows the other standard that can be supported within the same quad. Furthermore, Table 2-15 also implies that more than two standards in the same quad can be supported, as long as they conform to the data rate and reference clock requirements. For example, a quad may contain PCI Express 1.1, SGMII, Serial RapidIO Type I and Serial RapidIO Type II, all in the same quad. Table 2-15. LatticeECP3 Primary and Secondary Protocol Support | Primary Protocol | Secondary Protocol | |------------------------|------------------------| | PCI Express 1.1 | SGMII | | PCI Express 1.1 | Gigabit Ethernet | | PCI Express 1.1 | Serial RapidIO Type I | | PCI Express 1.1 | Serial RapidIO Type II | | Serial RapidIO Type I | SGMII | | Serial RapidIO Type I | Gigabit Ethernet | | Serial RapidIO Type II | SGMII | | Serial RapidIO Type II | Gigabit Ethernet | | Serial RapidIO Type II | Serial RapidIO Type I | | CPRI-3 | CPRI-2 and CPRI-1 | | 3G-SDI | HD-SDI and SD-SDI | For further information on SERDES, please see TN1176, LatticeECP3 SERDES/PCS Usage Guide. # **IEEE 1149.1-Compliant Boundary Scan Testability** All LatticeECP3 devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant Test Access Port (TAP). This allows functional testing of the circuit board on which the device is mounted through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port has its own supply voltage $V_{CCJ}$ and can operate with LVCMOS3.3, 2.5, 1.8, 1.5 and 1.2 standards. For more information, please see TN1169, LatticeECP3 sysCONFIG Usage Guide. ## **Device Configuration** All LatticeECP3 devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration, and the sysCONFIG port, support dual-byte, byte and serial configuration. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. The sysCONFIG port includes seven I/Os used as dedicated pins with the remaining pins used as dual-use pins. See TN1169, <u>LatticeECP3 sysCONFIG Usage Guide</u> for more information about using the dual-use pins as general purpose I/Os. There are various ways to configure a LatticeECP3 device: - 1. JTAG - 2. Standard Serial Peripheral Interface (SPI and SPIm modes) interface to boot PROM memory - 3. System microprocessor to drive a x8 CPU port (PCM mode) - 4. System microprocessor to drive a serial slave SPI port (SSPI mode) - 5. Generic byte wide flash with a MachXO™ device, providing control and addressing On power-up, the FPGA SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port. LatticeECP3 devices also support the Slave SPI Interface. In this mode, the FPGA behaves like a SPI Flash device (slave mode) with the SPI port of the FPGA to perform read-write operations. ## **Enhanced Configuration Options** LatticeECP3 devices have enhanced configuration features such as: decryption support, TransFR™ I/O and dual-boot image support. ### 1. TransFR (Transparent Field Reconfiguration) TransFR I/O (TFR) is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a single ispVM command. TransFR I/O allows I/O states to be frozen during device configuration. This allows the device to be field updated with a minimum of system disruption and downtime. See TN1087, Minimizing System Interruption During Configuration Using TransFR Technology for details. #### 2. Dual-Boot Image Support Dual-boot images are supported for applications requiring reliable remote updates of configuration data for the system FPGA. After the system is running with a basic configuration, a new boot image can be downloaded remotely and stored in a separate location in the configuration storage device. Any time after the update the LatticeECP3 can be re-booted from this new configuration file. If there is a problem, such as corrupt data during download or incorrect version number with this new boot image, the LatticeECP3 device can revert back to the original backup golden configuration and try again. This all can be done without power cycling the system. For more information, please see TN1169, LatticeECP3 sysCONFIG Usage Guide. ## Soft Error Detect (SED) Support LatticeECP3 devices have dedicated logic to perform Cycle Redundancy Code (CRC) checks. During configuration, the configuration data bitstream can be checked with the CRC logic block. In addition, the LatticeECP3 device can also be programmed to utilize a Soft Error Detect (SED) mode that checks for soft errors in configuration SRAM. The SED operation can be run in the background during user mode. If a soft error occurs, during user mode (normal operation) the device can be programmed to generate an error signal. For further information on SED support, please see TN1184, <u>LatticeECP3 Soft Error Detection (SED) Usage Guide</u>. #### **External Resistor** LatticeECP3 devices require a single external, 10K ohm ±1% value between the XRES pin and ground. Device con•guration will not be completed if this resistor is missing. There is no boundary scan register on the external resistor pad. ## **On-Chip Oscillator** Every LatticeECP3 device has an internal CMOS oscillator which is used to derive a Master Clock (MCLK) for configuration. The oscillator and the MCLK run continuously and are available to user logic after configuration is completed. The software default value of the MCLK is nominally 2.5MHz. Table 2-16 lists all the available MCLK frequencies. When a different Master Clock is selected during the design process, the following sequence takes place: - 1. Device powers up with a nominal Master Clock frequency of 3.1MHz. - 2. During configuration, users select a different master clock frequency. - 3. The Master Clock frequency changes to the selected frequency once the clock configuration bits are received. - If the user does not select a master clock frequency, then the configuration bitstream defaults to the MCLK frequency of 2.5MHz. This internal CMOS oscillator is available to the user by routing it as an input clock to the clock tree. For further information on the use of this oscillator for configuration or user mode, please see TN1169, <u>LatticeECP3 sysCON-FIG Usage Guide</u>. Table 2-16. Selectable Master Clock (MCLK) Frequencies During Configuration (Nominal) | MCLK (MHz) | MCLK (MHz) | MCLK (MHz) | |------------------|------------|------------| | 2.5 <sup>1</sup> | 10 | 41 | | 3.1 | 13 | 45 | | 4.3 | 15 | 51 | | 5.4 | 20 | 55 | | 6.9 | 26 | 60 | | 8.1 | 30 | 130 | | 9.2 | 34 | _ | Software default MCLK frequency. Hardware default is 3.1MHz. # **Density Shifting** The LatticeECP3 family is designed to ensure that different density devices in the same family and in the same package have the same pinout. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likelihood of success in each case. An example is that some user I/Os may become No Connects in smaller devices in the same package. # LatticeECP3 Family Data Sheet DC and Switching Characteristics March 2010 Preliminary Data Sheet DS1021 # Absolute Maximum Ratings<sup>1, 2, 3</sup> - 2. Compliance with the Lattice Thermal Management document is required. - 3. All voltages referenced to GND. - 4. Overshoot and undershoot of -2V to (V<sub>IHMAX</sub> + 2) volts is permitted for a duration of <20ns. # Recommended Operating Conditions<sup>1</sup> | Symbol | Parameter | Min. | Max. | Units | |-----------------------------------------|--------------------------------------------------------------------------------|-------|--------|-------| | V <sub>CC</sub> <sup>2</sup> | Core Supply Voltage | 1.14 | 1.26 | V | | V <sub>CCAUX</sub> <sup>2, 4</sup> | Auxiliary Supply Voltage, Terminating Resistor Switching Power Supply (SERDES) | 3.135 | 3.465 | V | | V <sub>CCPLL</sub> | PLL Supply Voltage | 3.135 | 3.465 | V | | V <sub>CCIO</sub> <sup>2, 3</sup> | I/O Driver Supply Voltage | 1.14 | 3.465 | V | | V <sub>CCJ</sub> <sup>2</sup> | Supply Voltage for IEEE 1149.1 Test Access Port | 1.14 | 3.465 | V | | V <sub>REF1</sub> and V <sub>REF2</sub> | Input Reference Voltage | 0.5 | 1.7 | V | | V <sub>TT</sub> <sup>5</sup> | Termination Voltage | 0.5 | 1.3125 | V | | t <sub>JCOM</sub> | Junction Temperature, Commercial Operation | 0 | 85 | °C | | t <sub>JIND</sub> | Junction Temperature, Industrial Operation | -40 | 100 | °C | | SERDES External P | ower Supply <sup>6</sup> | | • | | | M | Input Buffer Power Supply (1.2V) | 1.14 | 1.26 | V | | V <sub>CCIB</sub> | Input Buffer Power Supply (1.5V) | 1.425 | 1.575 | V | | W | Output Buffer Power Supply (1.2V) | 1.14 | 1.26 | V | | V <sub>CCOB</sub> | Output Buffer Power Supply (1.5V) | 1.425 | 1.575 | V | | V <sub>CCA</sub> | Transmit, Receive, PLL and Reference Clock Buffer Power Supply | 1.14 | 1.26 | V | <sup>1.</sup> For correct operation, all supplies except V<sub>REF</sub> and V<sub>TT</sub> must be held in their valid operation range. This is true independent of feature usage. <sup>1.</sup> Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. If V<sub>CCIO</sub> or V<sub>CCJ</sub> is set to 1.2V, they must be connected to the same power supply as V<sub>CC</sub>. If V<sub>CCIO</sub> or V<sub>CCJ</sub> is set to 3.3V, they must be connected to the same power supply as V<sub>CCAUX</sub>. <sup>3.</sup> See recommended voltages by I/O standard in subsequent table. <sup>4.</sup> V<sub>CCAUX</sub> ramp rate must not exceed 30mV/μs during power-up when transitioning between 0V and 3.3V. <sup>5.</sup> If not used, V<sub>TT</sub> should be left floating. <sup>6.</sup> See TN1176, LatticeECP3 SERDES/PCS Usage Guide for information on board considerations for SERDES power supplies. # Hot Socketing Specifications<sup>1, 3, 4</sup> | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |---------------------|-------------------------------|-------------------------------------------|------|------|------|-------| | IDK_HS <sup>2</sup> | Input or I/O Leakage Current | $0 \le V_{IN} \le V_{IH}$ (Max.) | | _ | +/-1 | mA | | IDK <sup>5</sup> | Input or I/O Leakage Current | $0 \le V_{IN} < V_{CCIO}$ | | 1 | +/-1 | mA | | IDK | linput of 1/O Leakage Current | $V_{CCIO} \le V_{IN} \le V_{CCIO} + 0.5V$ | | 18 | | mA | - 1. V<sub>CC</sub>, V<sub>CCAUX</sub> and V<sub>CCIO</sub> should rise/fall monotonically. - 2. Applicable to general purpose I/O pins in top I/O banks only. - 3. $I_{DK}$ is additive to $I_{PU}$ , $I_{PW}$ or $I_{BH}$ . - 4. LVCMOS and LVTTL only. - 5. Applicable to general purpose I/O pins in left and right I/O banks only. # Hot Socketing Requirements<sup>1, 2</sup> | Description | Min. | Тур. | Max. | Units | |---------------------------------------------------------------------------------|------|------|------|-------| | Input current per SERDES I/O pin when device is powered down and inputs driven. | - | _ | 8 | mA | <sup>1.</sup> Assumes the device is powered down, all supplies grounded, both P and N inputs driven by CML driver with maximum allowed VCCOB (1.575V), 8b10b data, internal AC coupling. ## **ESD Performance** | Pin Group | ESD Stress | Min. | Units | |---------------------------------------------------------|------------|------|-------| | All pins | HBM | 1000 | V | | All pins except high-speed serial and XRES <sup>1</sup> | CDM | 500 | V | | High-speed serial inputs | CDM | 400 | V | <sup>1.</sup> The XRES pin on the TW device passes CDM testing at 250V. <sup>2.</sup> Each P and N input must have less than the specified maximum input current. For a 16-channel device, the total input current would be 8mA\*16 channels \*2 input pins per channel = 256mA # **DC Electrical Characteristics** | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |---------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------|------|-----------------------|-------| | I <sub>IL</sub> , I <sub>IH</sub> <sup>1, 4</sup> | Input or I/O Low Leakage | $0 \le V_{IN} \le (V_{CCIO} - 0.2V)$ | _ | _ | 10 | μΑ | | I <sub>IH</sub> <sup>1, 3</sup> | Input or I/O High Leakage | $(V_{CCIO} - 0.2V) < V_{IN} \le 3.6V$ | _ | _ | 150 | μΑ | | $I_{PU}$ | I/O Active Pull-up Current | $0 \le V_{IN} \le 0.7 \ V_{CCIO}$ | -30 | _ | -210 | μΑ | | $I_{PD}$ | I/O Active Pull-down Current | $V_{IL} (MAX) \le V_{IN} \le V_{CCIO}$ | 30 | _ | 210 | μΑ | | I <sub>BHLS</sub> | Bus Hold Low Sustaining Current | iii ii | 30 | _ | _ | μΑ | | I <sub>BHHS</sub> | Bus Hold High Sustaining Current | | -30 | _ | _ | μΑ | | I <sub>BHLO</sub> | Bus Hold Low Overdrive Current | | _ | _ | 210 | μΑ | | I <sub>BHHO</sub> | Bus Hold High Overdrive Current | $0 \le V_{IN} \le V_{CCIO}$ | _ | _ | -210 | μΑ | | $V_{BHT}$ | Bus Hold Trip Points | $0 \le V_{IN} \le V_{IH} (MAX)$ | V <sub>IL</sub> (MAX) | _ | V <sub>IH</sub> (MIN) | V | | C1 | I/O Capacitance <sup>2</sup> | $V_{CCIO} = 3.3V, 2.5V, 1.8V, 1.5V, 1.2V, V_{CC} = 1.2V, V_{IO} = 0 to V_{IH} (MAX)$ | _ | 8 | _ | pf | | C2 | Dedicated Input Capacitance <sup>2</sup> | $V_{CCIO} = 3.3V, 2.5V, 1.8V, 1.5V, 1.2V, V_{CC} = 1.2V, V_{IO} = 0 \text{ to } V_{IH} \text{ (MAX)}$ | _ | 6 | _ | pf | <sup>1.</sup> Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Bus maintenance circuits are disabled. <sup>2.</sup> $T_A$ 25°C, f = 1.0MHz. Applicable to general purpose I/Os in top and bottom banks. When used as V<sub>REF</sub> maximum leakage= 25μA. # LatticeECP3 Supply Current (Standby)<sup>1, 2, 3, 4, 5, 6</sup> | Symbol | Parameter | Device | Typical | Units | |--------------------|----------------------------------------------------------------|-------------|---------|-------| | | | ECP-17EA | 89.30 | mA | | | | ECP3-35EA | 89.30 | mA | | | | ECP3-70E | 226.30 | mA | | $I_{CC}$ | Core Power Supply Current | ECP3-70EA | 230.60 | mA | | | | ECP3-95E | 226.30 | mA | | | | ECP3-95EA | 230.60 | mA | | | | ECP3-150EA | 370.80 | mA | | | | ECP-17EA | 28.20 | mA | | | | ECP3-35EA | 28.20 | mA | | | | ECP3-70E | 30.60 | mA | | I <sub>CCAUX</sub> | Auxiliary Power Supply Current | ECP3-70EA | 30.60 | mA | | | | ECP3-95E | 30.60 | mA | | | | ECP3-95EA | 30.60 | mA | | | | ECP3-150EA | 45.70 | mA | | | | ECP-17EA | 0.05 | mA | | | | ECP3-35EA | 0.03 | mA | | | PLL Power Supply Current (Per PLL) | ECP3-70E | 0.02 | mA | | I <sub>CCPLL</sub> | | ECP3-70EA | 0.02 | mA | | | | ECP3-95E | 0.02 | mA | | | | ECP3-95EA | 0.02 | mA | | | | ECP3-150EA | 0.02 | mA | | | | ECP-17EA | 1.38 | mA | | | | ECP3-35EA | 1.38 | mA | | | | ECP3-70E | 1.43 | mA | | I <sub>CCIO</sub> | Bank Power Supply Current (Per Bank) | ECP3-70EA | 1.43 | mA | | | | ECP3-95E | 1.43 | mA | | | | ECP3-95EA | 1.43 | mA | | | | ECP3-150EA | 1.46 | mA | | I <sub>CCJ</sub> | JTAG Power Supply Current | All Devices | 2.50 | mA | | | | ECP-17EA | 5.90 | mA | | | | ECP3-35EA | 5.90 | mA | | | | ECP3-70E | 17.80 | mA | | I <sub>CCA</sub> | Transmit, Receive, PLL and Reference Clock Buffer Power Supply | ECP3-70EA | 17.80 | mA | | | | ECP3-95E | 17.80 | mA | | | | ECP3-95EA | 17.80 | mA | | | | ECP3-150EA | 23.80 | mA | <sup>1.</sup> For further information on supply current, please see the list of technical documentation at the end of this data sheet. <sup>2.</sup> Assumes all outputs are tristated, all inputs are configured as LVCMOS and held at the $V_{CCIO}$ or GND. <sup>3.</sup> Frequency 0 MHz. <sup>4.</sup> Pattern represents a "blank" configuration data file. <sup>5.</sup> T<sub>J</sub> = 85°C, power supplies at nominal voltage. 6. To determine the LatticeECP3 peak start-up current data, use the Power Calculator tool in ispLEVER. # SERDES Power Supply Requirements<sup>1, 2, 3</sup> | Symbol | Description | Тур. | Max. | Units | |----------------------|----------------------------------------|------|------|-------| | Standby (Power I | Down) | | | | | I <sub>CCA-SB</sub> | V <sub>CCA</sub> current (per channel) | 3 | 5 | mA | | I <sub>CCIB-SB</sub> | Input buffer current (per channel) | _ | _ | mA | | I <sub>CCOB-SB</sub> | Output buffer current (per channel) | _ | _ | mA | | Operating (Data F | Rate = 3.2 Gbps) | | • | - | | I <sub>CCA-OP</sub> | V <sub>CCA</sub> current (per channel) | 68 | 77 | mA | | I <sub>CCIB-OP</sub> | Input buffer current (per channel) | 5 | 7 | mA | | I <sub>CCOB-OP</sub> | Output buffer current (per channel) | 19 | 25 | mA | | Operating (Data F | Rate = 2.5 Gbps) | • | • | • | | I <sub>CCA-OP</sub> | V <sub>CCA</sub> current (per channel) | 66 | 76 | mA | | I <sub>CCIB-OP</sub> | Input buffer current (per channel) | 4 | 5 | mA | | I <sub>CCOB-OP</sub> | Output buffer current (per channel) | 15 | 18 | mA | | Operating (Data F | Rate = 1.25 Gbps) | | • | - | | I <sub>CCA-OP</sub> | V <sub>CCA</sub> current (per channel) | 62 | 72 | mA | | I <sub>CCIB-OP</sub> | Input buffer current (per channel) | 4 | 5 | mA | | I <sub>CCOB-OP</sub> | Output buffer current (per channel) | 15 | 18 | mA | | Operating (Data F | Rate = 250 Mbps) | | • | - | | I <sub>CCA-OP</sub> | V <sub>CCA</sub> current (per channel) | 55 | 65 | mA | | I <sub>CCIB-OP</sub> | Input buffer current (per channel) | 4 | 5 | mA | | I <sub>CCOB-OP</sub> | Output buffer current (per channel) | 14 | 17 | mA | <sup>1.</sup> Equalization enabled, pre-emphasis disabled. <sup>2.</sup> One quarter of the total quad power (includes contribution from common circuits, all channels in the quad operating, pre-emphasis disabled, equalization enabled). <sup>3.</sup> Pre-emphasis adds 20mA to ICCA-OP data. # sysl/O Recommended Operating Conditions | | | V <sub>CCIO</sub> | | V <sub>REF</sub> (V) | | | | | |-------------------------------------------|-----------|-------------------|-----------|----------------------|------|-------|--|--| | Standard | Min. | Тур. | Max. | Min. | Тур. | Max. | | | | LVCMOS33 <sup>2</sup> | 3.135 | 3.3 | 3.465 | _ | _ | _ | | | | LVCMOS25 <sup>2</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | | | LVCMOS18 | 1.71 | 1.8 | 1.89 | _ | _ | _ | | | | LVCMOS15 | 1.425 | 1.5 | 1.575 | _ | _ | _ | | | | LVCMOS12 <sup>2</sup> | 1.14 | 1.2 | 1.26 | _ | _ | _ | | | | LVTTL33 <sup>2</sup> | 3.135 | 3.3 | 3.465 | _ | _ | _ | | | | PCI33 | 3.135 | 3.3 | 3.465 | _ | _ | _ | | | | SSTL15 <sup>3</sup> | 1.43 | 1.5 | 1.57 | 0.68 | 0.75 | 0.9 | | | | SSTL18_I, II <sup>2</sup> | 1.71 | 1.8 | 1.89 | 0.833 | 0.9 | 0.969 | | | | SSTL25_I, II <sup>2</sup> | 2.375 | 2.5 | 2.625 | 1.15 | 1.25 | 1.35 | | | | SSTL33_I, II <sup>2</sup> | 3.135 | 3.3 | 3.465 | 1.3 | 1.5 | 1.7 | | | | HSTL15_I <sup>2</sup> | 1.425 | 1.5 | 1.575 | 0.68 | 0.75 | 0.9 | | | | HSTL18_I, II <sup>2</sup> | 1.71 | 1.8 | 1.89 | 0.816 | 0.9 | 1.08 | | | | LVDS25 <sup>2</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | | | MLVDS25 <sup>1</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | | | LVPECL33 <sup>1, 2</sup> | 3.135 | 3.3 | 3.465 | _ | _ | _ | | | | Mini LVDS | _ | _ | _ | _ | _ | _ | | | | BLVDS25 <sup>1, 2</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | | | RSDS25 <sup>1, 2</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | | | RSDS25E <sup>1, 2</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | | | TRLVDS | 3.14 | 3.3 | 3.47 | _ | _ | _ | | | | PPLVDS | 3.14/2.25 | 3.3/2.5 | 3.47/2.75 | _ | _ | _ | | | | SSTL15D | 1.43 | 1.5 | 1.57 | _ | _ | _ | | | | SSTL18D_I <sup>2</sup> , II <sup>2</sup> | 1.71 | 1.8 | 1.89 | _ | _ | _ | | | | SSTL25D_ I <sup>2</sup> , II <sup>2</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | | | SSTL33D_ I <sup>2</sup> , II <sup>2</sup> | 3.135 | 3.3 | 3.465 | _ | _ | _ | | | | HSTL15D_ I <sup>2</sup> | 1.425 | 1.5 | 1.575 | _ | _ | _ | | | | HSTL18D_ I <sup>2</sup> , II <sup>2</sup> | 1.71 | 1.8 | 1.89 | _ | _ | _ | | | <sup>1.</sup> Inputs on chip. Outputs are implemented with the addition of external resistors. <sup>2.</sup> For input voltage compatibility, refer to the "Mixed Voltage Support" section of TN1177, <u>LatticeECP3 sysIO Usage Guide</u>. # sysl/O Single-Ended DC Electrical Characteristics | Input/Output | V <sub>IL</sub> | | V <sub>IH</sub> | | V <sub>OL</sub> | V <sub>OH</sub> | | | |---------------|-----------------|--------------------------|--------------------------|----------|-----------------------|--------------------------|------------------------|-----------------------------------| | Standard | Min. (V) | Max. (V) | Min. (V) | Max. (V) | Max. (V) | Min. (V) | l <sub>OL</sub> 1 (mA) | I <sub>OH</sub> <sup>1</sup> (mA) | | LVCMOS33 | -0.3 | 0.8 | 2.0 | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 20, 16,<br>12, 8, 4 | -20, -16,<br>-12, -8, -4 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | LVCMOS25 | -0.3 | 0.7 | 1.7 | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 20, 16,<br>12, 8, 4 | -20, -16,<br>-12, -8, -4 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | LVCMOS18 | -0.3 | 0.35 V <sub>CCIO</sub> | 0.65 V <sub>CCIO</sub> | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 16, 12,<br>8, 4 | -16, -12,<br>-8, -4 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | LVCMOS15 | -0.3 | 0.35 V <sub>CCIO</sub> | 0.65 V <sub>CCIO</sub> | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 8, 4 | -8, -4 | | LVOWOOTS | -0.5 | 0.00 4 CCIO | 0.02 ACCIO | 0.0 | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | LVCMOS12 | -0.3 | 0.35 V <sub>CC</sub> | 0.65 V <sub>CC</sub> | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 6, 2 | -6, -2 | | LVCIVIOSTZ | -0.5 | 0.55 V <sub>CC</sub> | 0.03 V <sub>CC</sub> | 5.0 | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | LVTTL33 | -0.3 | 0.8 | 2.0 | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 20, 16,<br>12, 8, 4 | -20, -16,<br>-12, -8, -4 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | PCI33 | -0.3 | 0.3 V <sub>CCIO</sub> | 0.5 V <sub>CCIO</sub> | 3.6 | 0.1 V <sub>CCIO</sub> | 0.9 V <sub>CCIO</sub> | 1.5 | -0.5 | | SSTL18_I | -0.3 | V <sub>REF</sub> - 0.125 | V <sub>REF</sub> + 0.125 | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 6.7 | -6.7 | | SSTL18_II | 0.3 | V 0.105 | V . 0.105 | 3.6 | 0.28 | V 0.29 | 8 | -8 | | (DDR2 Memory) | -0.3 | VREF - 0.123 | V <sub>REF</sub> + 0.125 | 3.0 | 0.20 | V <sub>CCIO</sub> - 0.28 | 11 | -11 | | SSTL2_I | -0.3 | V <sub>RFF</sub> - 0.18 | V . 0.10 | 3.6 | 0.54 | V 0.60 | 7.6 | -7.6 | | 331L2_I | -0.3 | V <sub>REF</sub> - 0.16 | V <sub>REF</sub> + 0.18 | 3.0 | 0.54 | V <sub>CCIO</sub> - 0.62 | 12 | -12 | | SSTL2_II | -0.3 | V 0.19 | V . 0.10 | 3.6 | 0.35 | V 0.42 | 15.2 | -15.2 | | (DDR2 Memory) | -0.3 | V <sub>REF</sub> - 0.18 | V <sub>REF</sub> + 0.18 | 3.0 | 0.33 | V <sub>CCIO</sub> - 0.43 | 20 | -20 | | SSTL3_I | -0.3 | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 3.6 | 0.7 | V <sub>CCIO</sub> - 1.1 | 8 | -8 | | SSTL3_II | -0.3 | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 3.6 | 0.5 | V <sub>CCIO</sub> - 0.9 | 16 | -16 | | SSTL15 | -0.3 | V 0.1 | . O.1 | 2.6 | 0.0 | V <sub>CCIO</sub> - 0.3 | 7.5 | -7.5 | | (DDR3 Memory) | -0.3 | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.3 | V <sub>CCIO</sub> * 0.8 | 9 | -9 | | HSTL15_I | -0.3 | V 0.1 | V . 0.1 | 3.6 | 0.4 | V 0.4 | 4 | -4 | | потьто_т | -0.3 | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | 3.0 | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | LICTI 10 I | 0.2 | V 0.1 | V .01 | 2.6 | 0.4 | V 0.4 | 8 | -8 | | HSTL18_I | -0.3 | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 6 0.4 | V <sub>CCIO</sub> - 0.4 | 12 | -12 | | HSTL18_II | -0.3 | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 16 | -16 | <sup>1.</sup> The average DC current drawn by I/Os between GND connections, or between the last GND in an I/O bank and the end of an I/O bank, as shown in the logic signal connections table shall not exceed n \* 8mA, where n is the number of I/Os between bank GND connections or between the last GND in a bank and the end of a bank. # sysI/O Differential Electrical Characteristics LVDS25 ## **Over Recommended Operating Conditions** | Parameter | Description | Test Conditions | Min. | Тур. | Max. | Units | |-------------------------------------|------------------------------------------------------------|--------------------------------------------------------------|--------|------|-------|-------| | V <sub>INP</sub> , V <sub>INM</sub> | Input Voltage | | 0 | | 2.4 | V | | $V_{CM}$ | Input Common Mode Voltage | Half the Sum of the Two Inputs | 0.05 | _ | 2.35 | V | | $V_{THD}$ | Differential Input Threshold | Difference Between the Two Inputs | +/-100 | _ | _ | mV | | I <sub>IN</sub> | Input Current | Power On or Power Off | _ | | +/-10 | μΑ | | V <sub>OH</sub> | Output High Voltage for V <sub>OP</sub> or V <sub>OM</sub> | R <sub>T</sub> = 100 Ohm | _ | 1.38 | 1.60 | V | | $V_{OL}$ | Output Low Voltage for V <sub>OP</sub> or V <sub>OM</sub> | R <sub>T</sub> = 100 Ohm | 0.9V | 1.03 | _ | V | | $V_{OD}$ | Output Voltage Differential | $(V_{OP} - V_{OM}), R_T = 100 \text{ Ohm}$ | 250 | 350 | 450 | mV | | ΔV <sub>OD</sub> | Change in V <sub>OD</sub> Between High and Low | | _ | _ | 50 | mV | | V <sub>OS</sub> | Output Voltage Offset | $(V_{OP} + V_{OM})/2$ , $R_T = 100 \text{ Ohm}$ | 1.125 | 1.20 | 1.375 | V | | $\Delta V_{OS}$ | Change in V <sub>OS</sub> Between H and L | | _ | _ | 50 | mV | | I <sub>SAB</sub> | Output Short Circuit Current | V <sub>OD</sub> = 0V Driver Outputs Shorted to<br>Each Other | _ | _ | 12 | mA | ## **Differential HSTL and SSTL** Differential HSTL and SSTL outputs are implemented as a pair of complementary single-ended outputs. All allowable single-ended output classes (class I and class II) are supported in this mode. #### LVDS25E The top and bottom sides of LatticeECP3 devices support LVDS outputs via emulated complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The scheme shown in Figure 3-1 is one possible solution for point-to-point signals. Figure 3-1. LVDS25E Output Termination Example Table 3-1. LVDS25E DC Conditions | Parameter | Description | Typical | Units | |-------------------|----------------------------------|---------|-------| | V <sub>CCIO</sub> | Output Driver Supply (+/-5%) | 2.50 | V | | Z <sub>OUT</sub> | Driver Impedance | 20 | Ω | | R <sub>S</sub> | Driver Series Resistor (+/-1%) | 158 | Ω | | R <sub>P</sub> | Driver Parallel Resistor (+/-1%) | 140 | Ω | | R <sub>T</sub> | Receiver Termination (+/-1%) | 100 | Ω | | V <sub>OH</sub> | Output High Voltage | 1.43 | V | | V <sub>OL</sub> | Output Low Voltage | 1.07 | V | | V <sub>OD</sub> | Output Differential Voltage | 0.35 | V | | V <sub>CM</sub> | Output Common Mode Voltage | 1.25 | V | | Z <sub>BACK</sub> | Back Impedance | 100.5 | Ω | | I <sub>DC</sub> | DC Output Current | 6.03 | mA | #### LVCMOS33D All I/O banks support emulated differential I/O using the LVCMOS33D I/O type. This option, along with the external resistor network, provides the system designer the flexibility to place differential outputs on an I/O bank with 3.3V $V_{CCIO}$ . The default drive current for LVCMOS33D output is 12mA with the option to change the device strength to 4mA, 8mA, 16mA or 20mA. Follow the LVCMOS33 specifications for the DC characteristics of the LVCMOS33D. #### **BLVDS25** The LatticeECP3 devices support the BLVDS standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel external resistor across the driver outputs. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3-2 is one possible solution for bi-directional multi-point differential signals. Figure 3-2. BLVDS25 Multi-point Output Example Table 3-2. BLVDS25 DC Conditions1 | | | Тур | | | |-------------------|-----------------------------------|------------------|------------------|-------| | Parameter | Description | <b>Zo = 45</b> Ω | <b>Zo = 90</b> Ω | Units | | V <sub>CCIO</sub> | Output Driver Supply (+/- 5%) | 2.50 | 2.50 | V | | Z <sub>OUT</sub> | Driver Impedance | 10.00 | 10.00 | Ω | | R <sub>S</sub> | Driver Series Resistor (+/- 1%) | 90.00 | 90.00 | Ω | | R <sub>TL</sub> | Driver Parallel Resistor (+/- 1%) | 45.00 | 90.00 | Ω | | R <sub>TR</sub> | Receiver Termination (+/- 1%) | 45.00 | 90.00 | Ω | | V <sub>OH</sub> | Output High Voltage | 1.38 | 1.48 | V | | V <sub>OL</sub> | Output Low Voltage | 1.12 | 1.02 | V | | $V_{OD}$ | Output Differential Voltage | 0.25 | 0.46 | V | | V <sub>CM</sub> | Output Common Mode Voltage | 1.25 | 1.25 | V | | I <sub>DC</sub> | DC Output Current | 11.24 | 10.20 | mA | <sup>1.</sup> For input buffer, see LVDS table. ## LVPECL33 The LatticeECP3 devices support the differential LVPECL standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3-3 is one possible solution for point-to-point signals. Figure 3-3. Differential LVPECL33 Table 3-3. LVPECL33 DC Conditions1 | Parameter | Description | Typical | Units | |-------------------|----------------------------------|---------|-------| | V <sub>CCIO</sub> | Output Driver Supply (+/-5%) | 3.30 | V | | Z <sub>OUT</sub> | Driver Impedance | 10 | Ω | | R <sub>S</sub> | Driver Series Resistor (+/-1%) | 93 | Ω | | R <sub>P</sub> | Driver Parallel Resistor (+/-1%) | 196 | Ω | | R <sub>T</sub> | Receiver Termination (+/-1%) | 100 | Ω | | V <sub>OH</sub> | Output High Voltage | 2.05 | V | | V <sub>OL</sub> | Output Low Voltage | 1.25 | V | | V <sub>OD</sub> | Output Differential Voltage | 0.80 | V | | V <sub>CM</sub> | Output Common Mode Voltage | 1.65 | V | | Z <sub>BACK</sub> | Back Impedance | 100.5 | Ω | | I <sub>DC</sub> | DC Output Current | 12.11 | mA | <sup>1.</sup> For input buffer, see LVDS table. ## RSDS25E The LatticeECP3 devices support differential RSDS and RSDSE standards. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The RSDS input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3-4 is one possible solution for RSDS standard implementation. Resistor values in Figure 3-4 are industry standard values for 1% resistors. Figure 3-4. RSDS25E (Reduced Swing Differential Signaling) Table 3-4. RSDS25E DC Conditions1 | Parameter | Description | Typical | Units | |-------------------|----------------------------------|---------|-------| | V <sub>CCIO</sub> | Output Driver Supply (+/-5%) | 2.50 | V | | Z <sub>OUT</sub> | Driver Impedance | 20 | Ω | | $R_S$ | Driver Series Resistor (+/-1%) | 294 | Ω | | R <sub>P</sub> | Driver Parallel Resistor (+/-1%) | 121 | Ω | | R <sub>T</sub> | Receiver Termination (+/-1%) | 100 | Ω | | V <sub>OH</sub> | Output High Voltage | 1.35 | V | | V <sub>OL</sub> | Output Low Voltage | 1.15 | V | | V <sub>OD</sub> | Output Differential Voltage | 0.20 | V | | $V_{CM}$ | Output Common Mode Voltage | 1.25 | V | | Z <sub>BACK</sub> | Back Impedance | 101.5 | Ω | | I <sub>DC</sub> | DC Output Current | 3.66 | mA | <sup>1.</sup> For input buffer, see LVDS table. #### MLVDS25 The LatticeECP3 devices support the differential MLVDS standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The MLVDS input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3-5 is one possible solution for MLVDS standard implementation. Resistor values in Figure 3-5 are industry standard values for 1% resistors. Figure 3-5. MLVDS25 (Multipoint Low Voltage Differential Signaling) Table 3-5. MLVDS25 DC Conditions1 | | | Тур | | | |-------------------|----------------------------------|----------------|----------------|-------| | Parameter | Description | <b>Zo=50</b> Ω | <b>Zo=70</b> Ω | Units | | V <sub>CCIO</sub> | Output Driver Supply (+/-5%) | 2.50 | 2.50 | V | | Z <sub>OUT</sub> | Driver Impedance | 10.00 | 10.00 | Ω | | R <sub>S</sub> | Driver Series Resistor (+/-1%) | 35.00 | 35.00 | Ω | | R <sub>TL</sub> | Driver Parallel Resistor (+/-1%) | 50.00 | 70.00 | Ω | | R <sub>TR</sub> | Receiver Termination (+/-1%) | 50.00 | 70.00 | Ω | | V <sub>OH</sub> | Output High Voltage | 1.52 | 1.60 | V | | V <sub>OL</sub> | Output Low Voltage | 0.98 | 0.90 | V | | V <sub>OD</sub> | Output Differential Voltage | 0.54 | 0.70 | V | | V <sub>CM</sub> | Output Common Mode Voltage | 1.25 | 1.25 | V | | I <sub>DC</sub> | DC Output Current | 21.74 | 20.00 | mA | <sup>1.</sup> For input buffer, see LVDS table. # **Typical Building Block Function Performance** # Pin-to-Pin Performance (LVCMOS25 12mA Drive)<sup>1,2</sup> | Function | -8 Timing | Units | | |-----------------|-----------|-------|--| | Basic Functions | | | | | 16-bit Decoder | 4.7 | ns | | | 32-bit Decoder | 4.7 | ns | | | 64-bit Decoder | 5.7 | ns | | | 4:1 MUX | 4.1 | ns | | | 8:1 MUX | 4.3 | ns | | | 16:1 MUX | 4.7 | ns | | | 32:1 MUX | 4.8 | ns | | <sup>1.</sup> These functions were generated using the ispLEVER design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. # Register-to-Register Performance<sup>1, 2</sup> | Function | -8 Timing | Units | |---------------------------------------------------------------------------------------|-----------|-------| | Basic Functions | | | | 16-bit Decoder | 500 | MHz | | 32-bit Decoder | 500 | MHz | | 64-bit Decoder | 475 | MHz | | 4:1 MUX | 500 | MHz | | 8:1 MUX | 500 | MHz | | 16:1 MUX | 500 | MHz | | 32:1 MUX | 445 | MHz | | 8-bit adder | 500 | MHz | | 16-bit adder | 500 | MHz | | 64-bit adder | 305 | MHz | | 16-bit counter | 500 | MHz | | 32-bit counter | 460 | MHz | | 64-bit counter | 320 | MHz | | 64-bit accumulator | 315 | MHz | | Embedded Memory Functions | | | | 512x36 Single Port RAM, EBR Output Registers | 340 | MHz | | 1024x18 True-Dual Port RAM (Write Through or Normal, EBR Output Registers) | 340 | MHz | | 1024x18 True-Dual Port RAM (Read-Before-Write, EBR Output Registers; EA devices only) | 130 | MHz | | 1024x18 True-Dual Port RAM (Write Through or Normal, PLC Output Registers) | 245 | MHz | | Distributed Memory Functions | | | | 16x4 Pseudo-Dual Port RAM (One PFU) | 500 | MHz | | 32x4 Pseudo-Dual Port RAM | 500 | MHz | | 64x8 Pseudo-Dual Port RAM | 380 | MHz | | DSP Function | <u>'</u> | | | 18x18 Multiplier (All Registers) | 400 | MHz | | 9x9 Multiplier (All Registers) | 400 | MHz | | 36x36 Multiply (All Registers) | 245 | MHz | <sup>2.</sup> Commercial timing numbers are shown. Industrial numbers are typically slower and can be extracted from the ispLEVER software. # Register-to-Register Performance<sup>1, 2</sup> | Function | -8 Timing | Units | |------------------------------------------------------|-----------|-------| | 18x18 Multiply/Accumulate (Input & Output Registers) | 200 | MHz | | 18x18 Multiply-Add/Sub (All Registers) | 400 | MHz | | DSP IP Functions | <u> </u> | | | 16-Tap Fully-Parallel FIR Filter | | MHz | | 1024-pt, Radix 4, Decimation in Frequency FFT | | MHz | | 8X8 Matrix Multiplication | | MHz | <sup>1.</sup> These timing numbers were generated using ispLEVER tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. ## **Derating Timing Tables** Logic timing provided in the following sections of this data sheet and the ispLEVER design tools are worst case numbers in the operating range. Actual delays at nominal temperature and voltage for best case process, can be much better than the values given in the tables. The ispLEVER design tool can provide logic timing numbers at a particular temperature and voltage. <sup>2.</sup> Commercial timing numbers are shown. Industrial numbers are typically slower and can be extracted from the ispLEVER software. # LatticeECP3 External Switching Characteristics 1,2 | | | | -8 -7 | | 7 | -6 | | | | |----------------------------|----------------------------------------------|--------------|-------|------|------|------|------|------|-------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | Clocks | | | | | | | | | | | Primary Clock <sup>6</sup> | | | | | | | | | | | f <sub>MAX_PRI</sub> | Frequency for Primary Clock Tree | ECP3-150EA | _ | 500 | _ | 420 | _ | 375 | MHz | | t <sub>W_PRI</sub> | Clock Pulse Width for Primary Clock | ECP3-150EA | 0.8 | _ | 0.9 | _ | 1.0 | _ | ns | | t <sub>SKEW_PRI</sub> | Primary Clock Skew Within a Device | ECP3-150EA | _ | 300 | _ | 330 | _ | 360 | ps | | t <sub>SKEW_PRIB</sub> | Primary Clock Skew Within a Bank | ECP3-150EA | _ | 250 | _ | 280 | _ | 300 | ps | | f <sub>MAX_PRI</sub> | Frequency for Primary Clock Tree | ECP3-70E/95E | _ | 500 | _ | 420 | _ | 375 | MHz | | f <sub>MAX_PRI</sub> | Frequency for Primary Clock Tree | ECP3-70E/95E | 0.8 | _ | 0.9 | _ | 1.0 | _ | ns | | t <sub>SKEW_PRI</sub> | Primary Clock Skew Within a Device | ECP3-70E/95E | _ | 300 | _ | 330 | _ | 360 | ps | | t <sub>SKEW_PRIB</sub> | Primary Clock Skew Within a Bank | ECP3-70E/95E | _ | 250 | _ | 280 | _ | 300 | ps | | Edge Clock <sup>6</sup> | | | | | | | | | | | f <sub>MAX_EDGE</sub> | Frequency for Edge Clock | ECP3-150EA | _ | 500 | _ | 420 | _ | 375 | MHz | | t <sub>W_EDGE</sub> | Clock Pulse Width for Edge Clock | ECP3-150EA | 0.9 | _ | 1.0 | _ | 1.2 | _ | ns | | t <sub>SKEW_EDGE_DQS</sub> | Edge Clock Skew Within an Edge of the Device | ECP3-150EA | _ | 200 | _ | 210 | _ | 220 | ps | | f <sub>MAX_EDGE</sub> | Frequency for Edge Clock | ECP3-70E/95E | _ | 500 | _ | 420 | _ | 375 | MHz | | t <sub>W_EDGE</sub> | Clock Pulse Width for Edge Clock | ECP3-70E/95E | 0.9 | _ | 1.0 | _ | 1.2 | _ | ns | | t <sub>SKEW_EDGE_DQS</sub> | Edge Clock Skew Within an Edge of the Device | ECP3-70E/95E | _ | 200 | _ | 225 | | 250 | ps | | | | | -8 | | -7 | | -6 | | | | |---------------------|----------------------------------------------------------------|------------------|--------|---------|------|------|------|------|-------|--| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | | Generic SDR | | | | | | | | • | | | | General I/O Pin | Parameters Using Dedicated Clock Inj | out Primary Cloc | k With | out PLL | 2 | | | | | | | t <sub>CO</sub> | Clock to Output - PIO Output Register | ECP3-150EA | _ | 4.0 | _ | 4.4 | _ | 4.8 | ns | | | t <sub>SU</sub> | Clock to Data Setup - PIO Input Register | ECP3-150EA | 0.0 | _ | 0.0 | _ | 0.0 | _ | ns | | | t <sub>H</sub> | Clock to Data Hold - PIO Input Register | ECP3-150EA | 1.6 | _ | 1.8 | _ | 2.1 | _ | ns | | | t <sub>SU_DEL</sub> | Clock to Data Setup - PIO Input Register with Data Input Delay | ECP3-150EA | 1.2 | _ | 1.3 | _ | 1.5 | _ | ns | | | t <sub>H_DEL</sub> | Clock to Data Hold - PIO Input Register with Input Data Delay | ECP3-150EA | 0.1 | _ | 0.1 | _ | 0.1 | _ | ns | | | f <sub>MAX_IO</sub> | Clock Frequency of I/O and PFU Register | ECP3-150EA | _ | 500 | _ | 420 | _ | 375 | MHz | | | t <sub>CO</sub> | Clock to Output - PIO Output Register | ECP3-70E/95E | _ | 3.9 | _ | 4.3 | | 4.7 | ns | | | t <sub>SU</sub> | Clock to Data Setup - PIO Input Register | ECP3-70E/95E | 0.0 | _ | 0.0 | _ | 0.0 | _ | ns | | | t <sub>H</sub> | Clock to Data Hold - PIO Input Register | ECP3-70E/95E | 1.5 | _ | 1.8 | _ | 2.0 | _ | ns | | | t <sub>SU_DEL</sub> | Clock to Data Setup - PIO Input Register with Data Input Delay | ECP3-70E/95E | 1.3 | _ | 1.5 | _ | 1.8 | _ | ns | | | t <sub>H_DEL</sub> | Clock to Data Hold - PIO Input Register with Input Data Delay | ECP3-70E/95E | 0.0 | _ | 0.0 | _ | 0.0 | _ | ns | | | | | | -8 | | -8 -7 | | -6 | | | |------------------------|----------------------------------------------------------------|------------------|--------|---------|--------|----------|---------|---------|----------------------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | f <sub>MAX_IO</sub> | Clock Frequency of I/O and PFU Register | ECP3-70E/95E | _ | 500 | _ | 420 | _ | 375 | Mhz | | General I/O Pin | Parameters Using Dedicated Clock In | out Primary Cloc | k with | PLL wit | h Cloc | k Inject | ion Rer | noval S | Setting <sup>2</sup> | | t <sub>COPLL</sub> | Clock to Output - PIO Output Register | ECP3-150EA | _ | 2.5 | _ | 2.7 | _ | 3.1 | ns | | t <sub>SUPLL</sub> | Clock to Data Setup - PIO Input Register | ECP3-150EA | 0.6 | _ | 0.6 | _ | 0.7 | _ | ns | | t <sub>HPLL</sub> | Clock to Data Hold - PIO Input Register | ECP3-150EA | 0.9 | _ | 1.0 | _ | 1.1 | _ | ns | | t <sub>SU_DELPLL</sub> | Clock to Data Setup - PIO Input Register with Data Input Delay | ECP3-150EA | 1.5 | _ | 1.6 | _ | 1.8 | _ | ns | | t <sub>H_DELPLL</sub> | Clock to Data Hold - PIO Input Register with Input Data Delay | ECP3-150EA | _ | 0.1 | _ | 0.1 | _ | 0.1 | ns | | t <sub>COPLL</sub> | Clock to Output - PIO Output Register | ECP3-70E/95E | _ | 2.2 | _ | 2.3 | _ | 2.5 | ns | | t <sub>SUPLL</sub> | Clock to Data Setup - PIO Input Register | ECP3-70E/95E | 0.6 | _ | 0.7 | _ | 0.8 | _ | ns | | t <sub>HPLL</sub> | Clock to Data Hold - PIO Input Register | ECP3-70E/95E | 0.9 | _ | 1.1 | _ | 1.3 | _ | ns | | t <sub>SU_DELPLL</sub> | Clock to Data Setup - PIO Input Register with Data Input Delay | ECP3-70E/95E | 1.6 | _ | 1.9 | _ | 2.1 | _ | ns | | t <sub>H_DELPLL</sub> | Clock to Data Hold - PIO Input Register with Input Data Delay | ECP3-70E/95E | 0.0 | | 0.0 | | 0.0 | | ns | | | | | -8 | | - | -7 | | 6 | | |--------------------------------|--------------------------------------------------------|------------------|----------|--------|--------|--------|---------|---------|-------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | Generic DDR | • | | | | • | • | • | • | | | Generic DDRX1 Pin for Clock In | I Inputs with Clock and Data (>10 Bits \nput | Wide) Centered a | t Pin (G | DDRX1 | I_RX.S | CLK.Ce | entered | ) Using | PCLK | | Data Left, Righ | t and Top Sides & Clock Left, Right and | d Top Sides | | | | | | | | | t <sub>SUGDDR</sub> | Data Setup Before CLK | ECP3-150EA | | _ | | _ | | _ | ps | | t <sub>HGDDR</sub> | Data Hold After CLK | ECP3-150EA | | _ | | _ | | _ | ps | | f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency | ECP3-150EA | _ | | _ | | _ | | MHz | | Generic DDRX1 | I Inputs with Clock in the Center of Dat | ta Window, witho | ut DLL | (GDDF | RX1_RX | .ECLK | .Center | ed) | | | t <sub>SUGDDR</sub> | Data Setup Before CLK | ECP3-70E/95E | 515 | _ | 515 | _ | 515 | _ | ps | | t <sub>HOGDDR</sub> | Data Hold After CLK | ECP3-70E/95E | 515 | _ | 515 | _ | 515 | _ | ps | | f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency | ECP3-70E/95E | _ | 250 | _ | 250 | _ | 250 | MHz | | Generic DDRX1 CLKIN Pin for 0 | I Inputs with Clock and Data (> 10 Bits<br>Clock Input | Wide) Aligned a | t Pin ( | GDDRX | 1_RX.S | CLK.A | ligned) | using | DLL- | | Data Left, Right | t and Top Sides & Clock Left and Right | t Sides | | | | | | | | | t <sub>DVACLKGDDR</sub> | Data Setup Before CLK | ECP3-150EA | _ | | _ | | _ | | UI | | t <sub>DVECLKGDDR</sub> | Data Hold After CLK | ECP3-150EA | | _ | | _ | | _ | UI | | f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency | ECP3-150EA | _ | | _ | | _ | | MHz | | Generic DDRX1 | I Inputs with Clock and Data Aligned, v | vith DLL (GDDR) | (1_RX. | ECLK.A | ligned | ) | | | | | t <sub>DVACLKGDDR</sub> | Data Setup Before CLK | ECP3-70E/95E | _ | 0.235 | _ | 0.235 | _ | 0.235 | UI | | t <sub>DVECLKGDDR</sub> | Data Hold After CLK | ECP3-70E/95E | 0.765 | _ | 0.765 | _ | 0.765 | _ | UI | | | | | -8 | | - | 7 | · -6 | | | |-------------------------------|----------------------------------------------|------------------------------|--------------------|--------|--------|---------|---------|---------|---------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency | ECP3-70E/95E | _ | 250 | _ | 250 | _ | 250 | MHz | | Pin for Clock Inp | | Wide) Centered a | at Pin ( | GDDRX | 1_RX.I | OQS.Ce | ntered | Using | DQS | | Left, Right and | Top for Data and Clock | <u> </u> | , | , | | | , | , | | | tsugddr | Data Valid After CLK | ECP3-150EA | | _ | | _ | | _ | ns | | t <sub>HGDDR</sub> | Data Hold After CLK | ECP3-150EA | | _ | | _ | | _ | ns | | f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency | ECP3-150EA | _ | | _ | | _ | | ns | | Generic DDRX1 for Clock Input | Inputs with Clock and Data (<10 Bits | Wide) Aligned at | Pin (G | DDRX1 | _RX.D | QS.Alig | gned) U | sing D | QS Pin | | Left and Right S | ides | | | | | | | | | | t <sub>DVACLKGDDR</sub> | Data Setup Before CLK (Left and Right Sides) | ECP3-150EA | _ | | _ | | _ | | UI | | t <sub>DVECLKGDDR</sub> | Data Hold After CLK (Left and Right Sides) | ECP3-150EA | | _ | | _ | | _ | UI | | f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency (Left and Right Sides) | ECP3-150EA | _ | | _ | | _ | | UI | | Top Side | | | | | | | | | | | t <sub>DVACLKGDDR</sub> | Data Setup Before CLK (Top Side) | ECP3-150EA | _ | | _ | | _ | | UI | | t <sub>DVECLKGDDR</sub> | Data Hold After CLK (Top Side) | ECP3-150EA | | _ | | _ | | _ | UI | | f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency (Top Side) | ECP3-150EA | _ | | _ | | _ | | UI | | Pin for Clock Inp | • | wide) Centered a | t Pin (C | aDDKX | 2_HX.E | CLK.Ce | enterea | ) Using | PULK | | | Data Setup Before CLK | ECP3-150EA | | _ | | | | _ | ns | | t <sub>SUGDDR</sub> | Data Hold After CLK | ECP3-150EA | | | | | | | ns | | t <sub>HGDDR</sub> | DDRX2 Clock Frequency | ECP3-150EA | | | | | | | MHz | | MAX_GDDR | Inputs with Clock in the Center of Da | | out DLI | 3 (CDD | DV2 D | V ECL I | Conto | rod) | IVII IZ | | _ | Data Setup Before CLK | ECP3-70E/95E | 260 | - (GDD | 312 | A.ECLI | 352 | — | nc | | t <sub>SUGDDR</sub> | Data Hold After CLK | ECP3-70E/95E<br>ECP3-70E/95E | 260 | | 312 | | 352 | _ | ps | | t <sub>HOGDDR</sub> | DDR/DDRX2 Clock Frequency <sup>8</sup> | ECP3-70E/95E<br>ECP3-70E/95E | 200 | | 312 | 400 | 332 | 075 | ps | | f <sub>MAX_GDDR</sub> | Inputs with Clock and Data (>10 Bits | | | 500 | | 420 | | 375 | MHz | | | | , , | Pin (G | אטטגא | 2_HX.E | CLK.AI | ignea) | | | | Lett and Right S | Side Using DLLCLKIN Pin for Clock In | put<br>T | | | | | | | | | t <sub>DVACLKGDDR</sub> | Data Setup Before CLK (Left and Right Side) | ECP3-150EA | _ | | _ | | _ | | UI | | <sup>t</sup> DVECLKGDDR | Data Hold After CLK (Left and Right Side) | ECP3-150EA | | _ | | _ | | _ | UI | | f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency (Left and Right Side) | ECP3-150EA | _ | | _ | | _ | | MHz | | Top Side Using | PCLK Pin for Clock Input | | | | | | | | | | t <sub>DVACLKGDDR</sub> | Data Setup Before CLK (Top Side) | ECP3-150EA | _ | | | | | | UI | | t <sub>DVECLKGDDR</sub> | Data Hold After CLK (Top Side) | ECP3-150EA | | _ | | _ | | _ | UI | | f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency (Top Side) | ECP3-150EA | _ | | _ | | _ | | MHz | | | Inputs with Clock and Data Edges Al | igned, with DLLD | EL <sup>3</sup> (G | DDRX2 | RX.EC | LK.Ali | gned) | | | | t <sub>DVACLKGDDR</sub> | Data Valid After CLK | ECP3-70E/95E | _ | 0.235 | _ | 0.235 | _ | 0.235 | UI | | | Description | Device | -8 | | -7 | | -6 | | | |-----------------------------------|-------------------------------------------------------|-------------------|----------|--------|----------|---------|----------|--------|-------| | Parameter | | | Min. | Max. | Min. | Max. | Min. | Max. | Units | | t <sub>DVECLKGDDR</sub> | Data Hold After CLK | ECP3-70E/95E | 0.765 | _ | 0.765 | _ | 0.765 | _ | UI | | f <sub>MAX_GDDR</sub> | DDR/DDRX2 Clock Frequency <sup>8</sup> | ECP3-70E/95E | _ | 500 | _ | 420 | _ | 375 | MHz | | Generic DDRX2<br>Pin for Clock In | Inputs with Clock and Data (<10 Bits | Wide) Centered | at Pin ( | GDDRX | 2_RX.[ | OQS.Ce | entered) | using | DQS | | Left and Right | | | | | | | | | | | t <sub>SUGDDR</sub> | Data Setup Before CLK | ECP3-150EA | | _ | | _ | | | ns | | t <sub>HGDDR</sub> | Data Hold After CLK | ECP3-150EA | | _ | | _ | | _ | ns | | f <sub>MAX GDDR</sub> | DDRX2 Clock Frequency | ECP3-150EA | _ | | _ | | _ | | ns | | | 2 Inputs with Clock and Data (<10 Bits | Side) Aligned at | Pin (GI | DDRX2 | RX.DC | S.Alig | ned) Us | ing DQ | S Pin | | Left and Right | Sides | | | | | | | | | | t <sub>DVACLKGDDR</sub> | Data Setup Before CLK (Left and Right Side) | ECP3-150EA | _ | | _ | | _ | | | | † <sub>DVECLKGDDR</sub> | Data Hold After CLK (Left and Right Side) | ECP3-150EA | | _ | | _ | | _ | | | f <sub>MAX_GDDR</sub> | DDRX2 Clock Frequency (Left and Right Side) | ECP3-150EA | _ | | _ | | _ | | | | Generic DDRX1 | Output with Clock and Data (>10 Bits | Wide) Centered | at Pin ( | (GDDR | X1_TX. | SCLK.C | entere | d) | | | Left, Right and | Top Sides | | | | | | | | | | t <sub>DVBGDDR</sub> | Data Valid Before CLK | ECP3-150EA | | _ | | _ | | _ | | | t <sub>DVAGDDR</sub> | Data Valid After CLK | ECP3-150EA | | _ | | _ | | _ | | | f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency | ECP3-150EA | _ | | _ | | _ | | | | | I Outputs with clock in the center of decLK.Centered) | ata window, with | PLL 90 | -degre | e shifte | d clock | ouput | | | | t <sub>DIBGDDR</sub> | Data Invalid Before CLK | ECP3-70E/95E | 670 | _ | 670 | _ | 670 | _ | ps | | t <sub>DIAGDDR</sub> | Data Invalid After CLK | ECP3-70E/95E | 670 | _ | 670 | _ | 670 | _ | ps | | fMAX_GDDR | DDRX1 Clock Frequency | ECP3-70E/95E | _ | 250 | _ | 250 | _ | 250 | MHz | | Generic DDRX1 | Output with Clock and Data (> 10 Bit | s Wide) Aligned a | at Pin ( | GDDR | (1_TX. | SCLK.A | ligned) | | • | | Left, Right and | Top Sides | | | | | | | | | | t <sub>DIBGDDR</sub> | Data Hold After CLK | ECP3-150EA | _ | | _ | | _ | | | | t <sub>DIAGDDR</sub> | Data Setup Before CLK | ECP3-150EA | _ | | _ | | _ | | | | f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency | ECP3-150EA | _ | | _ | | _ | | | | Generic DDRX1 | l Outputs with clock and data edge ali | gned, without PL | .L | | | | • | | | | t <sub>DIBGDDR</sub> | Data Invalid Before CLK | ECP3-70E/95E | _ | 330 | _ | 330 | _ | 330 | ps | | t <sub>DIAGDDR</sub> | Data Invalid After CLK | ECP3-70E/95E | _ | 330 | _ | 330 | _ | 330 | ps | | f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency | ECP3-70E/95E | _ | 250 | _ | 250 | _ | 250 | MHz | | | Output with Clock and Data (<10 Bits | Wide) Centered | at Pin ( | (GDDR | X1_TX. | DQS.C | entered | ) | | | Left, Right and | Top Sides | | | | | | | | | | t <sub>DVBGDDR</sub> | Data Valid Before CLK | ECP3-150EA | _ | | _ | | _ | | | | t <sub>DVAGDDR</sub> | Data Valid After CLK | ECP3-150EA | _ | | _ | | _ | | | | f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency | ECP3-150EA | | | | | | | | | | | | -8 | | -7 | | -6 | | | |------------------------------|-------------------------------------------------------|----------------------|---------|---------|--------|----------|---------|-----------------------|-----------------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | Generic DDRX | (2 Output with Clock and Data (> 10 E | Bits Wide) Aligned a | t Pin ( | GDDR) | (2_TX. | ECLK.A | ligned | ) | | | Left and Right | Sides | | | | | | | | | | t <sub>DIBGDDR</sub> | Data Setup Before CLK | ECP3-150EA | _ | | _ | | _ | | ps | | t <sub>DIAGDDR</sub> | Data Hold After CLK | ECP3-150EA | _ | | _ | | _ | | ps | | f <sub>MAX_GDDR</sub> | DDRX2 Clock Frequency | ECP3-150EA | _ | | _ | | _ | | MHz | | Generic DDRX<br>(GDDRX2_TX. | (2 Outputs with Clock and Data Edge<br>Aligned) | s Aligned, Without | PLL 90 | -degree | shifte | d clock | outpu | <b>t</b> <sup>5</sup> | | | t <sub>DIBGDDR</sub> | Data Invalid Before Clock | ECP3-70E/95E | _ | 200 | _ | 225 | _ | 250 | ps | | t <sub>DIAGDDR</sub> | Data Invalid After Clock | ECP3-70E/95E | _ | 200 | _ | 225 | _ | 250 | ps | | f <sub>MAX_GDDR</sub> | DDR/DDRX2 Clock Frequency <sup>8</sup> | ECP3-70E/95E | _ | 500 | _ | 420 | _ | 375 | MHz | | Generic DDRX<br>DLL.Centered | (2 Output with Clock and Data (> 10 E | Bits Wide) Centered | at Pin | Using I | DQSDL | L (GDD | RX2_T | X.DQS | • | | Left and Right | Sides | | | | | | | | | | t <sub>DVBGDDR</sub> | Data Valid Before CLK | ECP3-150EA | | _ | | _ | | _ | ns | | t <sub>DVAGDDR</sub> | Data Valid After CLK | ECP3-150EA | | _ | | _ | | _ | ns | | f <sub>MAX_GDDR</sub> | DDRX2 Clock Frequency | ECP3-150EA | _ | | _ | | _ | | ns | | Generic DDRX | (2 Output with Clock and Data (> 10 E | Bits Wide) Centered | at Pin | Using I | PLL (G | DDRX2 | _TX.PL | L.Cent | ered) | | Left and Right | Sides | | | | | | | | | | t <sub>DVBGDDR</sub> | Data Valid Before CLK | ECP3-150EA | | _ | | _ | | _ | ns | | t <sub>DVAGDDR</sub> | Data Valid After CLK | ECP3-150EA | | _ | | _ | | _ | ns | | f <sub>MAX_GDDR</sub> | DDRX2 Clock Frequency | ECP3-150EA | _ | | _ | | _ | | ns | | Generic DDRX<br>(GDDRX2_TX. | (2 Outputs with Clock Edge in the Ce<br>PLL.Centered) | nter of Data Windo | w, with | PLL 90 | -degre | e Shifte | ed Cloc | k Outp | ut <sup>6</sup> | | t <sub>DVBGDDR</sub> | Data Valid Before CLK | ECP3-70E/95E | 300 | _ | 370 | _ | 417 | _ | ps | | t <sub>DVAGDDR</sub> | Data Valid After CLK | ECP3-70E/95E | 300 | _ | 370 | _ | 417 | _ | ps | | f <sub>MAX</sub> GDDR | DDR/DDRX2 Clock Frequency <sup>8</sup> | ECP3-70E/95E | _ | 500 | | 420 | | 375 | MHz | | | | | -8 | | -7 | | -6 | | | |-----------------------|--------------------------------------|-------------------|--------|--------|--------|--------|--------|--------|------------------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | Memory Interfa | ace | - 1 | l | | | | ı | | | | DDR/DDR2 SD | RAM I/O Pin Parameters (Input Data a | re Strobe Edge Al | igned, | Output | Strobe | Edge i | s Data | Center | ed) <sup>4</sup> | | t <sub>DVADQ</sub> | Data Valid After DQS (DDR Read) | ECP3-150EA | _ | 0.225 | _ | 0.225 | _ | 0.225 | UI | | t <sub>DVEDQ</sub> | Data Hold After DQS (DDR Read) | ECP3-150EA | 0.64 | _ | 0.64 | _ | 0.64 | _ | UI | | t <sub>DQVBS</sub> | Data Valid Before DQS | ECP3-150EA | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | t <sub>DQVAS</sub> | Data Valid After DQS | ECP3-150EA | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | f <sub>MAX_DDR</sub> | DDR Clock Frequency | ECP3-150EA | 95 | 200 | 95 | 200 | 95 | 166 | MHz | | f <sub>MAX_DDR2</sub> | DDR2 clock frequency | ECP3-150EA | 133 | 266 | 133 | 200 | 133 | 166 | MHz | | t <sub>DVADQ</sub> | Data Valid After DQS (DDR Read) | ECP3-70E/95E | _ | 0.225 | _ | 0.225 | _ | 0.225 | UI | | t <sub>DVEDQ</sub> | Data Hold After DQS (DDR Read) | ECP3-70E/95E | 0.64 | _ | 0.64 | _ | 0.64 | _ | UI | | t <sub>DQVBS</sub> | Data Valid Before DQS | ECP3-70E/95E | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | t <sub>DQVAS</sub> | Data Valid After DQS | ECP3-70E/95E | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | f <sub>MAX_DDR</sub> | DDR Clock Frequency | ECP3-70E/95E | 95 | 200 | 95 | 200 | 95 | 133 | MHz | ## LatticeECP3 External Switching Characteristics (Continued)<sup>1, 2</sup> | | | | -8 | | -7 | | -6 | | | |----------------------------------------------|---------------------------------|--------------|------|-------|------|-------|------|-------|-------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | f <sub>MAX_DDR2</sub> | DDR2 Clock Frequency | ECP3-70E/95E | 133 | 266 | 133 | 200 | 133 | 166 | MHz | | DDR3 (Using PLL for SCLK) I/O Pin Parameters | | | | | | | | | | | t <sub>DVADQ</sub> | Data Valid After DQS (DDR Read) | ECP3-150EA | _ | 0.225 | _ | 0.225 | _ | 0.225 | UI | | t <sub>DVEDQ</sub> | Data Hold After DQS (DDR Read) | ECP3-150EA | 0.64 | _ | 0.64 | _ | 0.64 | _ | UI | | t <sub>DQVBS</sub> | Data Valid Before DQS | ECP3-150EA | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | t <sub>DQVAS</sub> | Data Valid After DQS | ECP3-150EA | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | f <sub>MAX_DDR3</sub> | DDR3 clock frequency | ECP3-150EA | 266 | 400 | 266 | 333 | 266 | 300 | MHz | - 1. Commercial timing numbers are shown. Industrial numbers are typically slower and can be extracted from the ispLEVER software. - 2. General I/O timing numbers based on LVCMOS 2.5, 12mA, 0pf load. - 3. Generic DDR timing numbers based on LVDS I/O. - 4. DDR timing numbers based on SSTL25. DDR2 timing numbers based on SSTL18. - 5. DDR3 timing numbers based on SSTL15. - 6. Uses LVDS I/O standard. - 7. The current version of software does not support per bank skew numbers; this will be supported in a future release. - 8. Maximum clock frequencies are tested under best case conditions. System performance may vary upon the user environment. Figure 3-6. Generic DDR/DDR2 (With Clock and Data Edges Aligned) ### **Transmit Parameters** ### **Receive Parameters** Figure 3-7. DDR/DDR2/DDR3 SDRAM Figure 3-8. Generic DDR/DDR2 Parameters (With Clock Center on Data Window) # LatticeECP3 Internal Switching Characteristics 1, 2 | | -8 -7 | | | | _ | -6 | | | |-------------------------|----------------------------------------------------|--------|-------|--------|-------|--------|-------|--------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Units. | | PFU/PFF Logic | c Mode Timing | I. | | | | | | I. | | t <sub>LUT4_PFU</sub> | LUT4 delay (A to D inputs to F output) | _ | 0.147 | _ | 0.163 | _ | 0.179 | ns | | t <sub>LUT6_PFU</sub> | LUT6 delay (A to D inputs to OFX output) | _ | 0.273 | _ | 0.307 | _ | 0.342 | ns | | t <sub>LSR_PFU</sub> | Set/Reset to output of PFU (Asynchronus) | _ | 0.593 | _ | 0.674 | _ | 0.756 | ns | | t <sub>LSRREC_PFU</sub> | Asynchronous Set/Reset recovery time for PFU Logic | _ | 0.298 | _ | 0.345 | _ | 0.391 | ns | | t <sub>SUM_PFU</sub> | Clock to Mux (M0,M1) Input Setup Time | 0.134 | | 0.144 | _ | 0.153 | _ | ns | | t <sub>HM_PFU</sub> | Clock to Mux (M0,M1) Input Hold Time | -0.097 | _ | -0.103 | _ | -0.109 | _ | ns | | t <sub>SUD_PFU</sub> | Clock to D input setup time | 0.061 | _ | 0.068 | _ | 0.075 | _ | ns | | t <sub>HD_PFU</sub> | Clock to D input hold time | 0.019 | _ | 0.013 | _ | 0.015 | _ | ns | | t <sub>CK2Q_PFU</sub> | Clock to Q delay, (D-type Register Configuration) | _ | 0.243 | _ | 0.273 | _ | 0.303 | ns | | PFU Dual Port | Memory Mode Timing | | • | • | | • | • | | | t <sub>CORAM_PFU</sub> | Clock to Output (F Port) | _ | 0.710 | _ | 0.803 | _ | 0.897 | ns | | t <sub>SUDATA_PFU</sub> | Data Setup Time | -0.137 | _ | -0.155 | _ | -0.174 | _ | ns | | t <sub>HDATA_PFU</sub> | Data Hold Time | 0.188 | _ | 0.217 | _ | 0.246 | _ | ns | | t <sub>SUADDR_PFU</sub> | Address Setup Time | -0.227 | _ | -0.257 | _ | -0.286 | _ | ns | | t <sub>HADDR_PFU</sub> | Address Hold Time | 0.240 | _ | 0.275 | _ | 0.310 | _ | ns | | t <sub>SUWREN_PFU</sub> | Write/Read Enable Setup Time | -0.055 | _ | -0.055 | _ | -0.063 | _ | ns | | t <sub>HWREN_PFU</sub> | Write/Read Enable Hold Time | 0.059 | _ | 0.059 | _ | 0.071 | _ | ns | | PIC Timing | | I. | | | | | | I. | | PIO Input/Out | out Buffer Timing | | | | | | | | | t <sub>IN_PIO</sub> | Input Buffer Delay (LVCMOS25) | _ | 0.423 | _ | 0.466 | _ | 0.508 | ns | | t <sub>OUT_PIO</sub> | Output Buffer Delay (LVCMOS25) | _ | 1.115 | _ | 1.155 | _ | 1.196 | ns | | IOLOGIC Inpu | t/Output Timing | • | | | | | | • | | t <sub>SUI_PIO</sub> | Input Register Setup Time (Data Before Clock) | 0.956 | _ | 1.124 | _ | 1.293 | _ | ns | | t <sub>HI_PIO</sub> | Input Register Hold Time (Data after Clock) | 0.313 | _ | 0.395 | _ | 0.378 | _ | ns | | t <sub>COO_PIO</sub> | Output Register Clock to Output Delay4 | _ | 1.455 | _ | 1.564 | _ | 1.674 | ns | | t <sub>SUCE_PIO</sub> | Input Register Clock Enable Setup Time | 0.220 | _ | 0.185 | _ | 0.150 | _ | ns | | t <sub>HCE_PIO</sub> | Input Register Clock Enable Hold Time | -0.085 | _ | -0.072 | _ | -0.058 | _ | ns | | t <sub>SULSR_PIO</sub> | Set/Reset Setup Time | 0.117 | _ | 0.103 | _ | 0.088 | _ | ns | | t <sub>HLSR_PIO</sub> | Set/Reset Hold Time | -0.107 | _ | -0.094 | _ | -0.081 | _ | ns | | EBR Timing | | I. | | | | | | I. | | t <sub>CO_EBR</sub> | Clock (Read) to output from Address or Data | | 2.78 | | 2.89 | | 2.99 | ns | | t <sub>COO_EBR</sub> | Clock (Write) to output from EBR output Register | _ | 0.31 | _ | 0.32 | _ | 0.33 | ns | | t <sub>SUDATA_EBR</sub> | Setup Data to EBR Memory | -0.218 | _ | -0.227 | _ | -0.237 | _ | ns | | t <sub>HDATA_EBR</sub> | Hold Data to EBR Memory | 0.249 | _ | 0.257 | _ | 0.265 | _ | ns | | t <sub>SUADDR_EBR</sub> | Setup Address to EBR Memroy | -0.071 | _ | -0.070 | _ | -0.068 | _ | ns | | t <sub>HADDR_EBR</sub> | Hold Address to EBR Memory | 0.118 | _ | 0.098 | _ | 0.077 | _ | ns | | t <sub>SUWREN_EBR</sub> | Setup Write/Read Enable to PFU Memory | -0.107 | | -0.106 | _ | -0.106 | | ns | # LatticeECP3 Internal Switching Characteristics<sup>1, 2</sup> (Continued) | | | | 8 | -7 | | - | 6 | | |-------------------------|--------------------------------------------------------|--------|------|--------|------|--------|------|--------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Units. | | t <sub>HWREN_EBR</sub> | Hold Write/Read Enable to PFU Memory | 0.141 | _ | 0.145 | _ | 0.149 | _ | ns | | t <sub>SUCE_EBR</sub> | Clock Enable Setup Time to EBR Output Register | 0.087 | | 0.096 | | 0.104 | | ns | | t <sub>HCE_EBR</sub> | Clock Enable Hold Time to EBR Output<br>Register | -0.066 | | -0.080 | | -0.094 | | ns | | t <sub>SUBE_EBR</sub> | Byte Enable Set-Up Time to EBR Output Register | -0.071 | | -0.070 | | -0.068 | | ns | | t <sub>HBE_EBR</sub> | Byte Enable Hold Time to EBR Output<br>Register | 0.118 | | 0.098 | | 0.077 | | ns | | DSP Block Tin | ning <sup>3</sup> | | • | | • | | | | | t <sub>SUI_DSP</sub> | Input Register Setup Time | 0.32 | | 0.36 | | 0.39 | _ | ns | | t <sub>HI_DSP</sub> | Input Register Hold Time | -0.17 | _ | -0.19 | _ | -0.21 | | ns | | t <sub>SUP_DSP</sub> | Pipeline Register Setup Time | 2.23 | _ | 2.30 | _ | 2.37 | _ | ns | | t <sub>HP_DSP</sub> | Pipeline Register Hold Time | -1.02 | _ | -1.09 | _ | -1.15 | | ns | | t <sub>SUO_DSP</sub> | Output Register Setup Time | 3.09 | _ | 3.22 | _ | 3.34 | _ | ns | | t <sub>HO_DSP</sub> | Output Register Hold Time | -1.67 | _ | -1.76 | _ | -1.84 | _ | ns | | t <sub>COI_DSP</sub> | Input Register Clock to Output Time | _ | 3.68 | _ | 4.03 | _ | 4.38 | ns | | t <sub>COP_DSP</sub> | Pipeline Register Clock to Output Time | _ | 1.30 | _ | 1.47 | _ | 1.64 | ns | | t <sub>COO_DSP</sub> | Output Register Clock to Output Time | _ | 0.58 | _ | 0.60 | _ | 0.62 | ns | | t <sub>SUOPT_DSP</sub> | Opcode Register Setup Time | 0.31 | _ | 0.35 | _ | 0.39 | _ | ns | | t <sub>HOPT_DSP</sub> | Opcode Register Hold Time | -0.20 | _ | -0.24 | _ | -0.27 | _ | ns | | t <sub>SUDATA_DSP</sub> | Cascade_data through ALU to Output Register Setup Time | 1.55 | _ | 1.67 | _ | 1.78 | _ | ns | | t <sub>HPDATA_DSP</sub> | Cascade_data through ALU to Output Register Hold Time | -0.44 | _ | -0.53 | _ | -0.61 | _ | ns | <sup>1.</sup> Internal parameters are characterized but not tested on every device. <sup>2.</sup> Commercial timing numbers are shown. Industrial timing numbers are typically slower and can be extracted from the ispLEVER software. <sup>3.</sup> DSP slice is configured in Multiply Add/Sub 18x18 mode. <sup>4.</sup> The output register is in Flip-flop mode. ## **Timing Diagrams** Figure 3-9. Read/Write Mode (Normal) Note: Input data and address are registered at the positive edge of the clock and output data appears after the positive edge of the clock. Figure 3-10. Read/Write Mode with Input and Output Registers Figure 3-11. Write Through (SP Read/Write on Port A, Input Registers Only) Note: Input data and address are registered at the positive edge of the clock and output data appears after the positive edge of the clock. # LatticeECP3 Family Timing Adders<sup>1, 2, 3, 4, 5</sup> | Buffer Type | Description | -8 | -7 | -6 | Units | |------------------|--------------------------------|----------|-------|--------|-------| | Input Adjusters | | <b> </b> | I. | | I. | | LVDS25E | LVDS, Emulated, VCCIO = 2.5V | 0.03 | -0.01 | -0.03 | ns | | LVDS25 | LVDS, VCCIO = 2.5V | 0.03 | 0.00 | -0.04 | ns | | BLVDS25 | BLVDS, Emulated, VCCIO = 2.5V | 0.03 | 0.00 | -0.04 | ns | | MLVDS25 | MLVDS, Emulated, VCCIO = 2.5V | 0.03 | 0.00 | -0.04 | ns | | RSDS25 | RSDS, VCCIO = 2.5V | 0.03 | 0.00 | -0.03 | ns | | PPLVDS | Point-to-Point LVDS | 0.03 | -0.01 | -0.03 | ns | | TRLVDS | Transition-Reduced LVDS | 0.03 | 0.00 | -0.04 | ns | | Mini MLVDS | Mini LVDS | 0.03 | -0.01 | -0.03 | ns | | LVPECL33 | LVPECL, Emulated, VCCIO = 3.0V | 0.17 | 0.07 | -0.04 | ns | | HSTL18_I | HSTL_18 class I, VCCIO = 1.8V | 0.20 | 0.17 | 0.13 | ns | | HSTL18_II | HSTL_18 class II, VCCIO = 1.8V | 0.20 | 0.17 | 0.13 | ns | | HSTL18D_I | Differential HSTL 18 class I | 0.20 | 0.17 | 0.13 | ns | | HSTL18D_II | Differential HSTL 18 class II | 0.20 | 0.17 | 0.13 | ns | | HSTL15_I | HSTL_15 class I, VCCIO = 1.5V | 0.10 | 0.12 | 0.13 | ns | | HSTL15D_I | Differential HSTL 15 class I | 0.10 | 0.12 | 0.13 | ns | | SSTL33_I | SSTL_3 class I, VCCIO = 3.0V | 0.17 | 0.23 | 0.28 | ns | | SSTL33_II | SSTL_3 class II, VCCIO = 3.0V | 0.17 | 0.23 | 0.28 | ns | | SSTL33D_I | Differential SSTL_3 class I | 0.17 | 0.23 | 0.28 | ns | | SSTL33D_II | Differential SSTL_3 class II | 0.17 | 0.23 | 0.28 | ns | | SSTL25_I | SSTL_2 class I, VCCIO = 2.5V | 0.12 | 0.14 | 0.16 | ns | | SSTL25_II | SSTL_2 class II, VCCIO = 2.5V | 0.12 | 0.14 | 0.16 | ns | | SSTL25D_I | Differential SSTL_2 class I | 0.12 | 0.14 | 0.16 | ns | | SSTL25D_II | Differential SSTL_2 class II | 0.12 | 0.14 | 0.16 | ns | | SSTL18_I | SSTL_18 class I, VCCIO = 1.8V | 0.08 | 0.06 | 0.04 | ns | | SSTL18_II | SSTL_18 class II, VCCIO = 1.8V | 0.08 | 0.06 | 0.04 | ns | | SSTL18D_I | Differential SSTL_18 class I | 0.08 | 0.06 | 0.04 | ns | | SSTL18D_II | Differential SSTL_18 class II | 0.08 | 0.06 | 0.04 | ns | | SSTL15 | SSTL_15, VCCIO = 1.5V | 0.087 | 0.059 | 0.032 | ns | | SSTL15D | Differential SSTL_15 | 0.087 | 0.025 | -0.036 | ns | | LVTTL33 | LVTTL, VCCIO = 3.0V | 0.05 | 0.05 | 0.05 | ns | | LVCMOS33 | LVCMOS, VCCIO = 3.0V | 0.05 | 0.05 | 0.05 | ns | | LVCMOS25 | LVCMOS, VCCIO = 2.5V | 0.00 | 0.00 | 0.00 | ns | | LVCMOS18 | LVCMOS, VCCIO = 1.8V | 0.06 | 0.08 | 0.11 | ns | | LVCMOS15 | LVCMOS, VCCIO = 1.5V | 0.17 | 0.21 | 0.25 | ns | | LVCMOS12 | LVCMOS, VCCIO = 1.2V | 0.01 | 0.05 | 0.08 | ns | | PCI33 | PCI, VCCIO = 3.0V | 0.05 | 0.05 | 0.05 | ns | | Output Adjusters | | • | • | • | • | | LVDS25E | LVDS, Emulated, VCCIO = 2.5V | 0.15 | 0.15 | 0.16 | ns | | LVDS25 | LVDS, VCCIO = 2.5V | 0.02 | 0.08 | 0.13 | ns | | BLVDS25 | BLVDS, Emulated, VCCIO = 2.5V | 0.00 | -0.02 | -0.04 | ns | | MLVDS25 | MLVDS, Emulated, VCCIO = 2.5V | 0.00 | -0.01 | -0.03 | ns | ## **LatticeECP3 Family Timing Adders**<sup>1, 2, 3, 4, 5</sup> (Continued) | Buffer Type | Description | -8 | -7 | -6 | Units | |---------------|---------------------------------------------|-------|-------|-------|-------| | RSDS25 | RSDS, VCCIO = 2.5V | 0.05 | 0.10 | 0.16 | ns | | PPLVDS | Point-to-Point LVDS, Emulated, VCCIO = 2.5V | -0.10 | -0.05 | 0.01 | ns | | LVPECL33 | LVPECL, Emulated, VCCIO = 3.0V | -0.02 | -0.04 | -0.06 | ns | | HSTL18_I | HSTL_18 class I 8mA drive, VCCIO = 1.8V | -0.19 | -0.16 | -0.12 | ns | | HSTL18_II | HSTL_18 class II, VCCIO = 1.8V | -0.30 | -0.28 | -0.25 | ns | | HSTL18D_I | Differential HSTL 18 class I 8mA drive | -0.19 | -0.16 | -0.12 | ns | | HSTL18D_II | Differential HSTL 18 class II | -0.30 | -0.28 | -0.25 | ns | | HSTL15_I | HSTL_15 class I 4mA drive, VCCIO = 1.5V | -0.22 | -0.19 | -0.16 | ns | | HSTL15D_I | Differential HSTL 15 class I 4mA drive | -0.22 | -0.19 | -0.16 | ns | | SSTL33_I | SSTL_3 class I, VCCIO = 3.0V | 0.08 | 0.13 | 0.19 | ns | | SSTL33_II | SSTL_3 class II, VCCIO = 3.0V | -0.20 | -0.17 | -0.14 | ns | | SSTL33D_I | Differential SSTL_3 class I | 0.08 | 0.13 | 0.18 | ns | | SSTL33D_II | Differential SSTL_3 class II | -0.20 | -0.17 | -0.14 | ns | | SSTL25_I | SSTL_2 class I 8mA drive, VCCIO = 2.5V | -0.06 | -0.02 | 0.02 | ns | | SSTL25_II | SSTL_2 class II 16mA drive, VCCIO = 2.5V | -0.19 | -0.15 | -0.12 | ns | | SSTL25D_I | Differential SSTL_2 class I 8mA drive | -0.06 | -0.02 | 0.02 | ns | | SSTL25D_II | Differential SSTL_2 class II 16mA drive | -0.19 | -0.15 | -0.12 | ns | | SSTL18_I | SSTL_1.8 class I, VCCIO = 1.8V | -0.14 | -0.10 | -0.07 | ns | | SSTL18_II | SSTL_1.8 class II 8mA drive, VCCIO = 1.8V | -0.20 | -0.17 | -0.14 | ns | | SSTL18D_I | Differential SSTL_1.8 class I | -0.14 | -0.10 | -0.07 | ns | | SSTL18D_II | Differential SSTL_1.8 class II 8mA drive | -0.20 | -0.17 | -0.14 | ns | | SSTL15 | SSTL_1.5, VCCIO = 1.5V | 0.07 | 0.08 | 0.08 | ns | | SSTL15D | Differential SSTL_15 | 0.07 | 0.08 | 0.08 | ns | | LVTTL33_4mA | LVTTL 4mA drive, VCCIO = 3.0V | 0.21 | 0.23 | 0.25 | ns | | LVTTL33_8mA | LVTTL 8mA drive, VCCIO = 3.0V | 0.09 | 0.09 | 0.10 | ns | | LVTTL33_12mA | LVTTL 12mA drive, VCCIO = 3.0V | 0.02 | 0.03 | 0.03 | ns | | LVTTL33_16mA | LVTTL 16mA drive, VCCIO = 3.0V | 0.12 | 0.13 | 0.13 | ns | | LVTTL33_20mA | LVTTL 20mA drive, VCCIO = 3.0V | 0.08 | 0.08 | 0.09 | ns | | LVCMOS33_4mA | LVCMOS 3.3 4mA drive, fast slew rate | 0.21 | 0.23 | 0.25 | ns | | LVCMOS33_8mA | LVCMOS 3.3 8mA drive, fast slew rate | 0.09 | 0.09 | 0.10 | ns | | LVCMOS33_12mA | LVCMOS 3.3 12mA drive, fast slew rate | 0.02 | 0.03 | 0.03 | ns | | LVCMOS33_16mA | LVCMOS 3.3 16mA drive, fast slew rate | 0.12 | 0.13 | 0.13 | ns | | LVCMOS33_20mA | LVCMOS 3.3 20mA drive, fast slew rate | 0.08 | 0.08 | 0.09 | ns | | LVCMOS25_4mA | LVCMOS 2.5 4mA drive, fast slew rate | 0.12 | 0.12 | 0.12 | ns | | LVCMOS25_8mA | LVCMOS 2.5 8mA drive, fast slew rate | 0.05 | 0.05 | 0.05 | ns | | LVCMOS25_12mA | LVCMOS 2.5 12mA drive, fast slew rate | 0.00 | 0.00 | 0.00 | ns | | LVCMOS25_16mA | LVCMOS 2.5 16mA drive, fast slew rate | 0.08 | 0.08 | 0.08 | ns | | LVCMOS25_20mA | LVCMOS 2.5 20mA drive, fast slew rate | 0.04 | 0.04 | 0.04 | ns | | LVCMOS18_4mA | LVCMOS 1.8 4mA drive, fast slew rate | 0.08 | 0.09 | 0.09 | ns | | LVCMOS18_8mA | LVCMOS 1.8 8mA drive, fast slew rate | 0.02 | 0.01 | 0.01 | ns | | LVCMOS18_12mA | LVCMOS 1.8 12mA drive, fast slew rate | -0.03 | -0.03 | -0.03 | ns | | LVCMOS18_16mA | LVCMOS 1.8 16mA drive, fast slew rate | 0.03 | 0.03 | 0.03 | ns | # LatticeECP3 Family Timing Adders<sup>1, 2, 3, 4, 5</sup> (Continued) | Buffer Type | Description | -8 | -7 | -6 | Units | |---------------|---------------------------------------|-------|-------|-------|-------| | LVCMOS15_4mA | LVCMOS 1.5 4mA drive, fast slew rate | 0.09 | 0.10 | 0.10 | ns | | LVCMOS15_8mA | LVCMOS 1.5 8mA drive, fast slew rate | 0.01 | 0.01 | 0.00 | ns | | LVCMOS12_2mA | LVCMOS 1.2 2mA drive, fast slew rate | 0.08 | 0.08 | 0.08 | ns | | LVCMOS12_6mA | LVCMOS 1.2 6mA drive, fast slew rate | -0.02 | -0.02 | -0.02 | ns | | LVCMOS33_4mA | LVCMOS 3.3 4mA drive, slow slew rate | 1.64 | 1.71 | 1.77 | ns | | LVCMOS33_8mA | LVCMOS 3.3 8mA drive, slow slew rate | 1.39 | 1.45 | 1.51 | ns | | LVCMOS33_12mA | LVCMOS 3.3 12mA drive, slow slew rate | 1.21 | 1.27 | 1.33 | ns | | LVCMOS33_16mA | LVCMOS 3.3 16mA drive, slow slew rate | 1.43 | 1.49 | 1.55 | ns | | LVCMOS33_20mA | LVCMOS 3.3 20mA drive, slow slew rate | 1.23 | 1.28 | 1.34 | ns | | LVCMOS25_4mA | LVCMOS 2.5 4mA drive, slow slew rate | 1.66 | 1.70 | 1.74 | ns | | LVCMOS25_8mA | LVCMOS 2.5 8mA drive, slow slew rate | 1.39 | 1.43 | 1.46 | ns | | LVCMOS25_12mA | LVCMOS 2.5 12mA drive, slow slew rate | 1.20 | 1.24 | 1.28 | ns | | LVCMOS25_16mA | LVCMOS 2.5 16mA drive, slow slew rate | 1.42 | 1.45 | 1.49 | ns | | LVCMOS25_20mA | LVCMOS 2.5 20mA drive, slow slew rate | 1.22 | 1.26 | 1.29 | ns | | LVCMOS18_4mA | LVCMOS 1.8 4mA drive, slow slew rate | 1.61 | 1.65 | 1.68 | ns | | LVCMOS18_8mA | LVCMOS 1.8 8mA drive, slow slew rate | 1.32 | 1.36 | 1.39 | ns | | LVCMOS18_12mA | LVCMOS 1.8 12mA drive, slow slew rate | 1.14 | 1.17 | 1.21 | ns | | LVCMOS18_16mA | LVCMOS 1.8 16mA drive, slow slew rate | 1.35 | 1.38 | 1.42 | ns | | LVCMOS15_4mA | LVCMOS 1.5 4mA drive, slow slew rate | 1.57 | 1.60 | 1.64 | ns | | LVCMOS15_8mA | LVCMOS 1.5 8mA drive, slow slew rate | 0.01 | 0.01 | 0.00 | ns | | LVCMOS12_2mA | LVCMOS 1.2 2mA drive, slow slew rate | 1.51 | 1.54 | 1.58 | ns | | LVCMOS12_6mA | LVCMOS 1.2 6mA drive, slow slew rate | -0.02 | -0.02 | -0.02 | ns | | PCI33 | PCI, VCCIO = 3.0V | 0.19 | 0.21 | 0.24 | ns | <sup>1.</sup> Timing adders are characterized but not tested on every device. <sup>2.</sup> LVCMOS timing measured with the load specified in Switching Test Condition table. <sup>3.</sup> All other standards tested according to the appropriate specifications. <sup>4.</sup> Not all I/O standards and drive strengths are supported for all banks. See the Architecture section of this data sheet for details. <sup>5.</sup> Commercial timing numbers are shown. Industrial numbers are typically slower and can be extracted from the ispLEVER software. # LatticeECP3 Maximum I/O Buffer Speed $^{1, 2, 3, 4, 5, 6}$ | Buffer | Description | Max. | Units | |--------------------------------------|-----------------------------------------------|------|-------| | Maximum Input Frequency | | 1 | | | LVDS25 | LVDS, V <sub>CCIO</sub> = 2.5V | 400 | MHz | | MLVDS25 | MLVDS, Emulated, V <sub>CCIO</sub> = 2.5V | 400 | MHz | | BLVDS25 | BLVDS, Emulated, V <sub>CCIO</sub> = 2.5V | 400 | MHz | | PPLVDS | Point-to-Point LVDS | 400 | MHz | | TRLVDS | Transition-Reduced LVDS | 612 | MHz | | Mini LVDS | Mini LVDS | 400 | MHz | | LVPECL33 | LVPECL, Emulated, V <sub>CCIO</sub> = 3.0V | 400 | MHz | | HSTL18 (all supported classed) | HSTL_18 class I, II, V <sub>CCIO</sub> = 1.8V | 400 | MHz | | HSTL15 | HSTL_15 class I, V <sub>CCIO</sub> = 1.5V | 400 | MHz | | SSTL33 (all supported classed) | SSTL_3 class I, II, V <sub>CCIO</sub> = 3.0V | 400 | MHz | | SSTL25 (all supported classed) | SSTL_2 class I, II, V <sub>CCIO</sub> = 2.5V | 400 | MHz | | SSTL18 (all supported classed) | SSTL_18 class I, II, V <sub>CCIO</sub> = 1.8V | 400 | MHz | | LVTTL33 | LVTTL, V <sub>CCIO</sub> = 3.0V | 166 | MHz | | LVCMOS33 | LVCMOS, V <sub>CCIO</sub> = 3.0V | 166 | MHz | | LVCMOS25 | LVCMOS, V <sub>CCIO</sub> = 2.5V | 166 | MHz | | LVCMOS18 | LVCMOS, V <sub>CCIO</sub> = 1.8V | 166 | MHz | | LVCMOS15 | LVCMOS 1.5, V <sub>CCIO</sub> = 1.5V | 166 | MHz | | LVCMOS12 | LVCMOS 1.2, V <sub>CCIO</sub> = 1.2V | 166 | MHz | | PCI33 | PCI, V <sub>CCIO</sub> = 3.3V | 66 | MHz | | Maximum Output Frequency | | 1 | • | | LVDS25E | LVDS, Emulated, V <sub>CCIO</sub> = 2.5V | 300 | MHz | | LVDS25 | LVDS, V <sub>CCIO</sub> = 2.5V | 612 | MHz | | MLVDS25 | MLVDS, Emulated, V <sub>CCIO</sub> = 2.5V | 300 | MHz | | RSDS25 | RSDS, Emulated, V <sub>CCIO</sub> = 2.5V | 612 | MHz | | BLVDS25 | BLVDS, Emulated, V <sub>CCIO</sub> = 2.5V | 300 | MHz | | PPLVDS | Point-to-point LVDS | 612 | MHz | | LVPECL33 | LVPECL, Emulated, V <sub>CCIO</sub> = 3.0V | 612 | MHz | | Mini-LVDS | Mini LVDS | 612 | MHz | | HSTL18 (all supported classed) | HSTL_18 class I, II, V <sub>CCIO</sub> = 1.8V | 200 | MHz | | HSTL15 (all supported classed) | HSTL_15 class I, V <sub>CCIO</sub> = 1.5V | 200 | MHz | | SSTL33 (all supported classed) | SSTL_3 class I, II, V <sub>CCIO</sub> = 3.0V | 233 | MHz | | SSTL25 (all supported classed) | SSTL_2 class I, II, V <sub>CCIO</sub> = 2.5V | 233 | MHz | | SSTL18 (all supported classed) | SSTL_18 class I, II, V <sub>CCIO</sub> = 1.8V | 266 | MHz | | LVTTL33 | LVTTL, V <sub>CCIO</sub> = 3.0V | 166 | MHz | | LVCMOS33 (For all drives) | LVCMOS, 3.3V | 166 | MHz | | LVCMOS25 (For all drives) | LVCMOS, 2.5V | 166 | MHz | | LVCMOS18 (For all drives) | LVCMOS, 1.8V | 166 | MHz | | LVCMOS15 (For all drives) | LVCMOS, 1.5V | 166 | MHz | | LVCMOS12 (For all drives except 2mA) | LVCMOS, V <sub>CCIO</sub> = 1.2V | 166 | MHz | | LVCMOS12 (2mA drive) | LVCMOS, V <sub>CCIO</sub> = 1.2V | 100 | MHz | | | | i | | # LatticeECP3 Maximum I/O Buffer Speed (Continued)<sup>1, 2, 3, 4, 5, 6</sup> | Buffer | Description | Max. | Units | |--------|-------------------------------|------|-------| | PCI33 | PCI, V <sub>CCIO</sub> = 3.3V | 66 | MHz | - 1. These maximum speeds are characterized but not tested on every device. - 2. Maximum I/O speed for differential output standards emulated with resistors depends on the layout. - 3. LVCMOS timing is measured with the load specified in the Switching Test Conditions table of this document. - 4. All speeds are measured at fast slew. - 5. Actual system operation may vary depending on user logic implementation. - 6. Maximum data rate equals 2 times the clock rate when utilizing DDR. ## sysCLOCK PLL Timing | Parameter | Descriptions | Conditions | Clock | Min. | Тур. | Max. | Units | |--------------------------------|-----------------------------------------------------|-------------------------------|---------------|---------|------|-------|-------------| | 4 | Input clock frequency (CLKI, | | Edge clock | 2 | _ | 500 | MHz | | f <sub>IN</sub> | CLKFB) | | Primary clock | 2 | _ | 420 | MHz | | <b>f</b> . | Output clock frequency (CLKOP, | | Edge clock | 4 | _ | 500 | MHz | | f <sub>OUT</sub> | CLKOS) | | Primary clock | 4 | _ | 420 | MHz | | f <sub>OUT1</sub> | K-Divider output frequency | CLKOK | | 0.03125 | _ | 250 | MHz | | f <sub>OUT2</sub> | K2-Divider output frequency | CLKOK2 | | 0.667 | _ | 166 | MHz | | $f_{VCO}$ | PLL VCO frequency | | | 500 | _ | 1000 | MHz | | f <sub>PFD</sub> <sup>3</sup> | Phase detector input frequency | | Edge clock | 2 | _ | 500 | MHz | | | | | Primary clock | 2 | _ | 420 | MHz | | AC Charac | teristics | | | | | | | | t <sub>PA</sub> | Programmable delay unit | | | 65 | 130 | 260 | ps | | | 0 | | Edge clock | 45 | 50 | 55 | % | | t <sub>DT</sub> | Output clock duty cycle (CLKOS, at 50% setting) | f <sub>OUT</sub> ≤ 250 MHz | Primary clock | 45 | 50 | 55 | % | | | (021100, at 00 /0 0011119) | f <sub>OUT</sub> > 250MHz | Primary clock | 30 | 50 | 70 | % | | t <sub>CPA</sub> | Coarse phase shift error (CLKOS, at all settings) | | | -5 | 0 | +5 | % of period | | t <sub>OPW</sub> | Output clock pulse width high or low (CLKOS) | | | 1.8 | _ | _ | ns | | | | $f_{OUT} \ge 420MHz$ | | _ | _ | 200 | р-р | | t <sub>OPJIT</sub> 1 | Output clock period jitter | $420MHz > f_{OUT} \ge 100MHz$ | | _ | _ | 250 | р-р | | | | f <sub>OUT</sub> < 100MHz | | _ | _ | 0.025 | UIPP | | t <sub>SK</sub> | Input clock to output clock skew when N/M = integer | | | _ | _ | 500 | р-р | | <b>+</b> 2 | Lock time | 2 to 25 MHz | | _ | _ | 200 | us | | t <sub>LOCK</sub> <sup>2</sup> | Lock time | 25 to 500 MHz | | _ | _ | 50 | us | | t <sub>UNLOCK</sub> | Reset to PLL unlock time to ensure fast reset | | | _ | _ | 50 | ns | | t <sub>HI</sub> | Input clock high time | 90% to 90% | | 0.5 | _ | _ | ns | | t <sub>LO</sub> | Input clock low time | 10% to 10% | | 0.5 | _ | _ | ns | | t <sub>IPJIT</sub> | Input clock period jitter | | | _ | _ | 400 | р-р | | t <sub>RST</sub> | Reset signal pulse width high,<br>RESETM,<br>RESETK | | | 10 | _ | _ | ns | | | Reset signal pulse width high,<br>CNTRST | | | 500 | _ | _ | ns | <sup>1.</sup> Jitter sample is taken over 10,000 samples of the primary PLL output with clean reference clock with no additional I/O toggling. <sup>2.</sup> Output clock is valid after $t_{\mbox{\scriptsize LOCK}}$ for PLL reset and dynamic delay adjustment. Period jitter and cycle-to-cycle jitter numbers are guaranteed for f<sub>PFD</sub> > 4MHz. For f<sub>PFD</sub> < 4MHz, the jitter numbers may not be met in certain conditions. Please contact the factory for f<sub>PFD</sub> < 4MHz.</li> ## **DLL Timing** | Parameter | Description | Condition | Min. | Тур. | Max. | Units | |---------------------------------|------------------------------------------------------------------------------------------------|------------------------|------|------|--------|--------| | f <sub>REF</sub> | Input reference clock frequency (on-chip or off-chip) | | 133 | _ | 500 | MHz | | f <sub>FB</sub> | Feedback clock frequency (on-chip or off-chip) | | 133 | _ | 500 | MHz | | f <sub>CLKOP</sub> 1 | Output clock frequency, CLKOP | | 133 | _ | 500 | MHz | | f <sub>CLKOS</sub> <sup>2</sup> | Output clock frequency, CLKOS | | 33.3 | _ | 500 | MHz | | t <sub>PJIT</sub> | Output clock period jitter (clean input) | | | _ | 200 | ps p-p | | | Output clock duty cycle (at 50% levels, 50% duty | Edge Clock | 40 | | 60 | % | | t <sub>DUTY</sub> | cycle input clock, 50% duty cycle circuit turned off, time reference delay mode) | Primary Clock | 30 | | 70 | % | | | Output clock duty cycle (at 50% levels, arbitrary | Primary Clock < 250MHz | 45 | | 55 | % | | t <sub>DUTYTRD</sub> | duty cycle input clock, 50% duty cycle circuit | Primary Clock ≥ 250MHz | 30 | | 70 | % | | | enabled, time reference delay mode) | Edge Clock | 45 | | 55 | % | | | Output clock duty cycle (at 50% levels, arbitrary | Primary Clock < 250MHz | 40 | | 60 | % | | t <sub>DUTYCIR</sub> | duty cycle input clock, 50% duty cycle circuit enabled, clock injection removal mode) with DLL | Primary Clock ≥ 250MHz | 30 | | 70 | % | | | cascading | Edge Clock | 45 | | 55 | % | | t <sub>SKEW</sub> <sup>3</sup> | Output clock to clock skew between two outputs with the same phase setting | | _ | _ | 100 | ps | | t <sub>PHASE</sub> | Phase error measured at device pads between off-chip reference clock and feedback clocks | | _ | _ | +/-400 | ps | | t <sub>PWH</sub> | Input clock minimum pulse width high (at 80% level) | | 550 | _ | _ | ps | | t <sub>PWL</sub> | Input clock minimum pulse width low (at 20% level) | | 550 | _ | _ | ps | | t <sub>INSTB</sub> | Input clock period jitter | | _ | _ | 500 | р-р | | t <sub>LOCK</sub> | DLL lock time | | 8 | _ | 8200 | cycles | | t <sub>RSWD</sub> | Digital reset minimum pulse width (at 80% level) | | 3 | _ | _ | ns | | t <sub>DEL</sub> | Delay step size | | 27 | 45 | 70 | ps | | t <sub>RANGE1</sub> | Max. delay setting for single delay block (64 taps) | | 1.9 | 3.1 | 4.4 | ns | | t <sub>RANGE4</sub> | Max. delay setting for four chained delay blocks | | 7.6 | 12.4 | 17.6 | ns | <sup>1.</sup> CLKOP runs at the same frequency as the input clock. <sup>2.</sup> CLKOS minimum frequency is obtained with divide by 4. <sup>3.</sup> This is intended to be a "path-matching" design guideline and is not a measurable specification. ## SERDES High-Speed Data Transmitter<sup>1</sup> Table 3-6. Serial Output Timing and Levels | Symbol | Description | Frequency | Min. | Тур. | Max. | Units | |----------------------------------------|-----------------------------------------------------------------|--------------------|----------------------------|----------------------------|----------------------------|---------| | V <sub>TX-DIFF-P-P-1.44</sub> | Differential swing (1.44V setting) <sup>1, 2</sup> | 0.25 to 3.125 Gbps | 1150 | 1440 | 1730 | mV, p-p | | V <sub>TX-DIFF-P-P-1.35</sub> | Differential swing (1.35V setting) <sup>1, 2</sup> | 0.25 to 3.125 Gbps | 1080 | 1350 | 1620 | mV, p-p | | V <sub>TX-DIFF-P-P-1.26</sub> | Differential swing (1.26V setting) <sup>1, 2</sup> | 0.25 to 3.125 Gbps | 1000 | 1260 | 1510 | mV, p-p | | V <sub>TX-DIFF-P-P-1.13</sub> | Differential swing (1.13V setting) <sup>1, 2</sup> | 0.25 to 3.125 Gbps | 840 | 1130 | 1420 | mV, p-p | | V <sub>TX-DIFF-P-P-1.04</sub> | Differential swing (1.04V setting) <sup>1, 2</sup> | 0.25 to 3.125 Gbps | 780 | 1040 | 1300 | mV, p-p | | V <sub>TX-DIFF-P-P-0.92</sub> | Differential swing (0.92V setting) <sup>1, 2</sup> | 0.25 to 3.125 Gbps | 690 | 920 | 1150 | mV, p-p | | V <sub>TX-DIFF-P-P-0.87</sub> | Differential swing (0.87V setting) <sup>1, 2</sup> | 0.25 to 3.125 Gbps | 650 | 870 | 1090 | mV, p-p | | V <sub>TX-DIFF-P-P-0.78</sub> | Differential swing (0.78V setting) <sup>1, 2</sup> | 0.25 to 3.125 Gbps | 585 | 780 | 975 | mV, p-p | | V <sub>TX-DIFF-P-P-0.64</sub> | Differential swing (0.64V setting) <sup>1, 2</sup> | 0.25 to 3.125 Gbps | 480 | 640 | 800 | mV, p-p | | V <sub>OCM</sub> | Output common mode voltage | _ | V <sub>CCOB</sub><br>-0.75 | V <sub>CCOB</sub><br>-0.60 | V <sub>CCOB</sub><br>-0.45 | V | | T <sub>TX-R</sub> | Rise time (20% to 80%) | _ | 145 | 185 | 265 | ps | | T <sub>TX-F</sub> | Fall time (80% to 20%) | _ | 145 | 185 | 265 | ps | | Z <sub>TX-OI-SE</sub> | Output Impedance 50/75/HiZ Ohms (single ended) | _ | -20% | 50/75/<br>Hi Z | +20% | Ohms | | R <sub>LTX-RL</sub> | Return loss (with package) | _ | 10 | | | dB | | T <sub>TX-INTRASKEW</sub> | Lane-to-lane TX skew within a<br>SERDES quad block (intra-quad) | _ | _ | _ | 200 | ps | | T <sub>TX-INTERSKEW</sub> <sup>3</sup> | Lane-to-lane skew between SERDES quad blocks (inter-quad) | _ | _ | _ | 1UI +200 | ps | <sup>1.</sup> All measurements are with 50 ohm impedance. Table 3-7. Channel Output Jitter | Description | Frequency | Min. | Тур. | Max. | Units | |---------------|------------|------|------|------|---------| | Deterministic | 3.125 Gbps | _ | _ | 0.17 | UI, p-p | | Random | 3.125 Gbps | _ | _ | 0.25 | UI, p-p | | Total | 3.125 Gbps | _ | _ | 0.35 | UI, p-p | | Deterministic | 2.5Gbps | _ | _ | 0.17 | UI, p-p | | Random | 2.5Gbps | _ | _ | 0.20 | UI, p-p | | Total | 2.5Gbps | _ | _ | 0.35 | UI, p-p | | Deterministic | 1.25 Gbps | _ | _ | 0.10 | UI, p-p | | Random | 1.25 Gbps | _ | _ | 0.22 | UI, p-p | | Total | 1.25 Gbps | _ | _ | 0.24 | UI, p-p | | Deterministic | 622 Mbps | _ | _ | 0.10 | UI, p-p | | Random | 622 Mbps | _ | _ | 0.20 | UI, p-p | | Total | 622 Mbps | _ | _ | 0.24 | UI, p-p | | Deterministic | 250 Mbps | _ | _ | 0.10 | UI, p-p | | Random | 250 Mbps | _ | _ | 0.18 | UI, p-p | | Total | 250 Mbps | _ | _ | 0.24 | UI, p-p | Note: Values are measured with PRBS 2<sup>7</sup>-1, all channels operating, FPGA logic active, I/Os around SERDES pins quiet, reference clock @ 10X mode. <sup>2.</sup> See TN1176, LatticeECP3 SERDES/PCS Usage Guide for actual binary settings and the min-max range. <sup>3.</sup> Inter-quad skew is between all SERDES channels on the device and requires the use of a low skew internal reference clock. ## **SERDES/PCS Block Latency** Table 3-8 describes the latency of each functional block in the transmitter and receiver. Latency is given in parallel clock cycles. Figure 3-12 shows the location of each block. Table 3-8. SERDES/PCS Latency Breakdown | Item | Description | Min. | Avg. | Max. | Fixed | Bypass | Units | |---------|------------------------------------------------------|------|------|------|---------------------------|--------|----------| | Transmi | t Data Latency¹ | | | • | • | • | • | | | FPGA Bridge - Gearing disabled with different clocks | 1 | 3 | 5 | _ | 1 | word clk | | T1 | FPGA Bridge - Gearing disabled with same clocks | _ | _ | _ | 3 | 1 | word clk | | | FPGA Bridge - Gearing enabled | 1 | 3 | 5 | _ | _ | word clk | | T2 | 8b10b Encoder | — | — | _ | 2 | 1 | word clk | | T3 | SERDES Bridge transmit | | | _ | 2 | 1 | word clk | | T4 | Serializer: 8-bit mode | _ | _ | _ | 15 + ∆1 | _ | UI + ps | | 14 | Serializer: 10-bit mode | _ | | _ | 18 + ∆1 | _ | UI + ps | | T5 | Pre-emphasis ON | | | _ | 1 + ∆2 | _ | UI + ps | | 15 | Pre-emphasis OFF | — | | _ | 0 + <u>\( \Delta \) 3</u> | _ | UI + ps | | Receive | Data Latency <sup>2</sup> | | • | | | | | | R1 | Equalization ON | _ | _ | _ | Δ1 | _ | UI + ps | | n i | Equalization OFF | — | | _ | Δ2 | _ | UI + ps | | R2 | Deserializer: 8-bit mode | _ | _ | _ | 10 + ∆3 | _ | UI + ps | | ΠZ | Deserializer: 10-bit mode | _ | _ | _ | 12 + ∆3 | _ | UI + ps | | R3 | SERDES Bridge receive | — | | _ | 2 | _ | word clk | | R4 | Word alignment | 3.1 | | 4 | _ | | word clk | | R5 | 8b10b decoder | _ | _ | _ | 1 | _ | word clk | | R6 | Clock Tolerance Compensation | 7 | 15 | 23 | 1 | 1 | word clk | | | FPGA Bridge - Gearing disabled with different clocks | 1 | 3 | 5 | _ | 1 | word clk | | R7 | FPGA Bridge - Gearing disabled with same clocks | | _ | _ | 3 | 1 | word clk | | | FPGA Bridge - Gearing enabled | 1 | 3 | 5 | _ | _ | word clk | <sup>1.</sup> $\Delta 1 = -245$ ps, $\Delta 2 = +88$ ps, $\Delta 3 = +112$ ps. Figure 3-12. Transmitter and Receiver Latency Block Diagram <sup>2.</sup> $\Delta 1 = +118$ ps, $\Delta 2 = +132$ ps, $\Delta 3 = +700$ ps. ### **SERDES High Speed Data Receiver** Table 3-9. Serial Input Data Specifications | Symbol | Description | | Min. | Тур. | Max. | Units | | |------------------------|----------------------------------------------------------------------------------------------------|--------|------|-----------|------------------------------------|---------|--| | | | 3.125G | _ | _ | 136 | | | | | | 2.5G | _ | _ | 144 | | | | RX-CID <sub>S</sub> | Stream of nontransitions <sup>1</sup> (CID = Consecutive Identical Digits) @ 10 <sup>-12</sup> BER | 1.485G | _ | _ | 160 | Bits | | | | | 622M | _ | _ | 204 | Dita | | | | | 270M | _ | _ | 228 | | | | | | 155M | _ | _ | 296 | | | | V <sub>RX-DIFF-S</sub> | Differential input sensitivity | | 150 | _ | 1760 | mV, p-p | | | $V_{RX-IN}$ | Input levels | | 0 | _ | V <sub>CCA</sub> +0.5 <sup>4</sup> | V | | | V <sub>RX-CM-DC</sub> | Input common mode range (DC coupled) | | 0.6 | _ | $V_{CCA}$ | V | | | V <sub>RX-CM-AC</sub> | Input common mode range (AC coupled) <sup>3</sup> | | 0.1 | 1 | V <sub>CCA</sub> +0.2 | V | | | T <sub>RX-RELOCK</sub> | SCDR re-lock time <sup>2</sup> | | _ | 1000 | _ | Bits | | | Z <sub>RX-TERM</sub> | Input termination 50/75 Ohm/High Z | | -20% | 50/75/HiZ | +20% | Ohms | | | RL <sub>RX-RL</sub> | Return loss (without package) | 10 | _ | _ | dB | | | <sup>1.</sup> This is the number of bits allowed without a transition on the incoming data stream when using DC coupling. ### **Input Data Jitter Tolerance** A receiver's ability to tolerate incoming signal jitter is very dependent on jitter type. High speed serial interface standards have recognized the dependency on jitter type and have specifications to indicate tolerance levels for different jitter types as they relate to specific protocols. Sinusoidal jitter is considered to be a worst case jitter type. Table 3-10. Receiver Total Jitter Tolerance Specification | Description | Frequency | Condition | Min. | Тур. | Max. | Units | |---------------|------------|-------------------------|------|------|------|---------| | Deterministic | | 600 mV differential eye | _ | _ | 0.47 | UI, p-p | | Random | 3.125 Gbps | 600 mV differential eye | _ | | 0.18 | UI, p-p | | Total | | 600 mV differential eye | _ | _ | 0.65 | UI, p-p | | Deterministic | | 600 mV differential eye | _ | | 0.47 | UI, p-p | | Random | 2.5 Gbps | 600 mV differential eye | _ | _ | 0.18 | UI, p-p | | Total | | 600 mV differential eye | _ | _ | 0.65 | UI, p-p | | Deterministic | | 600 mV differential eye | _ | _ | 0.47 | UI, p-p | | Random | 1.25 Gbps | 600 mV differential eye | _ | _ | 0.18 | UI, p-p | | Total | | 600 mV differential eye | _ | _ | 0.65 | UI, p-p | | Deterministic | | 600 mV differential eye | _ | _ | 0.47 | UI, p-p | | Random | 622 Mbps | 600 mV differential eye | _ | _ | 0.18 | UI, p-p | | Total | | 600 mV differential eye | _ | _ | 0.65 | UI, p-p | Note: Values are measured with CJPAT, all channels operating, FPGA Logic active, I/Os around SERDES pins quiet, voltages are nominal, room temperature. <sup>2.</sup> This is the typical number of bit times to re-lock to a new phase or frequency within +/- 300 ppm, assuming 8b10b encoded data. <sup>3.</sup> AC coupling is used to interface to LVPECL and LVDS. LVDS interfaces are found in laser drivers and Fibre Channel equipment. LVDS interfaces are generally found in 622 Mbps SERDES devices. <sup>4.</sup> Up to 1.76V. Table 3-11. Periodic Receiver Jitter Tolerance Specification | Description | Frequency | Condition | Min. | Тур. | Max. | Units | |-------------|------------|-------------------------|------|------|------|---------| | Periodic | 2.97 Gbps | 600 mV differential eye | _ | _ | 0.24 | UI, p-p | | Periodic | 2.5 Gbps | 600 mV differential eye | _ | _ | 0.22 | UI, p-p | | Periodic | 1.485 Gbps | 600 mV differential eye | _ | _ | 0.24 | UI, p-p | | Periodic | 622 Mbps | 600 mV differential eye | _ | | 0.15 | UI, p-p | | Periodic | 155 Mbps | 600 mV differential eye | _ | _ | 0.5 | UI, p-p | Note: Values are measured with PRBS 2<sup>7</sup>-1, all channels operating, FPGA Logic active, I/Os around SERDES pins quiet, voltages are nominal, room temperature. ### **SERDES External Reference Clock** The external reference clock selection and its interface are a critical part of system applications for this product. Table 3-12 specifies reference clock requirements, over the full range of operating conditions. Table 3-12. External Reference Clock Specification (refclkp/refclkn) | Symbol | Description | Min. | Тур. | Max. | Units | |-------------------------------|---------------------------------------------------|-------|--------|------------------------|-------------------------| | F <sub>REF</sub> | Frequency range | 15 | _ | 320 | MHz | | F <sub>REF-PPM</sub> | Frequency tolerance <sup>4</sup> | -1000 | _ | 1000 | ppm | | V <sub>REF-IN-SE</sub> | Input swing, single-ended clock <sup>1</sup> | 200 | _ | V <sub>CCA</sub> | mV, p-p | | V <sub>REF-IN-DIFF</sub> | Input swing, differential clock | 200 | _ | 2*V <sub>CCA</sub> | mV, p-p<br>differential | | V <sub>REF-IN</sub> | Input levels | 0 | _ | V <sub>CCA</sub> + 0.3 | V | | V <sub>REF-CM-AC</sub> | Input common mode range (AC coupled) <sup>2</sup> | 0.125 | _ | V <sub>CCA</sub> | V | | D <sub>REF</sub> | Duty cycle <sup>3</sup> | 40 | _ | 60 | % | | T <sub>REF-R</sub> | Rise time (20% to 80%) | 200 | 500 | 1000 | ps | | T <sub>REF-F</sub> | Fall time (80% to 20%) | 200 | 500 | 1000 | ps | | Z <sub>REF-IN-TERM-DIFF</sub> | Differential input termination | -20% | 100/2K | +20% | Ohms | | C <sub>REF-IN-CAP</sub> | Input capacitance | | _ | 7 | pF | <sup>1.</sup> The signal swing for a single-ended input clock must be as large as the p-p differential swing of a differential input clock to get the same gain at the input receiver. Lower swings for the clock may be possible, but will tend to increase jitter. Figure 3-13. SERDES External Reference Clock Waveforms <sup>2.</sup> When AC coupled, the input common mode range is determined by: (Min input level) + (Peak-to-peak input swing)/2 ≤ (Input common mode voltage) ≤ (Max input level) - (Peak-to-peak input swing)/2 <sup>3.</sup> Measured at 50% amplitude. <sup>4.</sup> Depending on the application, the PLL\_LOL\_SET and CDR\_LOL\_SET control registers may be adjusted for other tolerance values as described in TN1176, <u>LatticeECP3 SERDES/PCS Usage Guide</u>. # **PCI Express Electrical and Timing Characteristics AC and DC Characteristics** | Symbol | Description | <b>Test Conditions</b> | Min | Тур | Max | Units | |------------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------|--------|------|------------------------|-------| | Transmit <sup>1</sup> | | 1 | | | • | l . | | UI | Unit interval | | 399.88 | 400 | 400.12 | ps | | V <sub>TX-DIFF_P-P</sub> | Differential peak-to-peak output voltage | | 0.8 | 1.0 | 1.2 | V | | V <sub>TX-DE-RATIO</sub> | De-emphasis differential output voltage ratio | | -3 | -3.5 | -4 | dB | | V <sub>TX-CM-AC_P</sub> | RMS AC peak common-mode output voltage | | _ | _ | 20 | mV | | V <sub>TX-RCV-DETECT</sub> | Amount of voltage change allowed during receiver detection | | _ | _ | 600 | mV | | V <sub>TX-DC-CM</sub> | Tx DC common mode voltage | | 0 | _ | V <sub>CCOB</sub> + 5% | V | | I <sub>TX-SHORT</sub> | Output short circuit current | V <sub>TX-D+</sub> =0.0V<br>V <sub>TX-D-</sub> =0.0V | _ | _ | 90 | mA | | Z <sub>TX-DIFF-DC</sub> | Differential output impedance | | 80 | 100 | 120 | Ohms | | RL <sub>TX-DIFF</sub> | Differential return loss | | 10 | _ | _ | dB | | RL <sub>TX-CM</sub> | Common mode return loss | | 6.0 | _ | _ | dB | | T <sub>TX-RISE</sub> | Tx output rise time | 20 to 80% | 0.125 | _ | _ | UI | | T <sub>TX-FALL</sub> | Tx output fall time | 20 to 80% | 0.125 | _ | _ | UI | | L <sub>TX-SKEW</sub> | Lane-to-lane static output skew for all lanes in port/link | | _ | _ | 1.3 | ns | | T <sub>TX-EYE</sub> | Transmitter eye width | | 0.75 | _ | _ | UI | | T <sub>TX-EYE-MEDIAN-TO-MAX-JITTER</sub> | Maximum time between jitter median and maximum deviation from median | | _ | _ | 0.125 | UI | | Receive <sup>1, 2</sup> | | | | | | | | UI | Unit Interval | | 399.88 | 400 | 400.12 | ps | | V <sub>RX-DIFF_P-P</sub> | Differential peak-to-peak input voltage | | 0.343 | _ | 1.2 | V | | V <sub>RX-IDLE-DET-DIFF_P-P</sub> | Idle detect threshold voltage | | 65 | _ | 340 <sup>3</sup> | mV | | V <sub>RX-CM-AC_P</sub> | Receiver common mode voltage for AC coupling | | _ | _ | 150 | mV | | Z <sub>RX-DIFF-DC</sub> | DC differential input impedance | | 80 | 100 | 120 | Ohms | | Z <sub>RX-DC</sub> | DC input impedance | | 40 | 50 | 60 | Ohms | | Z <sub>RX-HIGH-IMP-DC</sub> | Power-down DC input impedance | | 200K | _ | _ | Ohms | | RL <sub>RX-DIFF</sub> | Differential return loss | | 10 | _ | _ | dB | | RL <sub>RX-CM</sub> | Common mode return loss | | 6.0 | _ | _ | dB | | T <sub>RX-IDLE-DET-DIFF-ENTERTIME</sub> | Maximum time required for receiver to recognize and signal an unexpected idle on link | | _ | _ | _ | ms | <sup>1.</sup> Values are measured at 2.5 Gbps. <sup>2.</sup> Measured with external AC-coupling on the receiver. <sup>3.</sup>Not in compliance with PCI Express 1.1 standard. # **XAUI/Serial Rapid I/O Type 3 Electrical and Timing Characteristics AC and DC Characteristics** Table 3-13. Transmit ### **Over Recommended Operating Conditions** | Symbol | Description | Test Conditions | Min. | Тур. | Max. | Units | |------------------------------------------|----------------------------------|-----------------|------|------|------|-------| | T <sub>RF</sub> | Differential rise/fall time | 20%-80% | _ | 80 | _ | ps | | Z <sub>TX_DIFF_DC</sub> | Differential impedance | | 80 | 100 | 120 | Ohms | | J <sub>TX_DDJ</sub> <sup>2, 3, 4</sup> | Output data deterministic jitter | | _ | _ | 0.17 | UI | | J <sub>TX_TJ</sub> <sup>1, 2, 3, 4</sup> | Total output data jitter | | _ | _ | 0.35 | UI | - 1. Total jitter includes both deterministic jitter and random jitter. - 2. Jitter values are measured with each CML output AC coupled into a 50-ohm impedance (100-ohm differential impedance). - 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal. - 4. Values are measured at 2.5 Gbps. Table 3-14. Receive and Jitter Tolerance | Symbol | Description | Test Conditions | Min. | Тур. | Max. | Units | |---------------------------------------|-----------------------------------------------|------------------------------|------|------|------|-------| | RL <sub>RX_DIFF</sub> | Differential return loss | From 100 MHz<br>to 3.125 GHz | 10 | _ | _ | dB | | RL <sub>RX_CM</sub> | Common mode return loss | From 100 MHz<br>to 3.125 GHz | 6 | _ | _ | dB | | Z <sub>RX_DIFF</sub> | Differential termination resistance | | 80 | 100 | 120 | Ohms | | J <sub>RX_DJ</sub> <sup>1, 2, 3</sup> | Deterministic jitter tolerance (peak-to-peak) | | _ | _ | 0.37 | UI | | J <sub>RX_RJ</sub> <sup>1, 2, 3</sup> | Random jitter tolerance (peak-to-peak) | | _ | _ | 0.18 | UI | | J <sub>RX_SJ</sub> <sup>1, 2, 3</sup> | Sinusoidal jitter tolerance (peak-to-peak) | | _ | _ | 0.10 | UI | | J <sub>RX_TJ</sub> <sup>1, 2, 3</sup> | Total jitter tolerance (peak-to-peak) | | _ | _ | 0.65 | UI | | T <sub>RX_EYE</sub> | Receiver eye opening | | 0.35 | _ | _ | UI | - 1. Total jitter includes deterministic jitter, random jitter and sinusoidal jitter. The sinusoidal jitter tolerance mask is shown in Figure 3-14. - 2. Jitter values are measured with each high-speed input AC coupled into a 50-ohm impedance. - 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal. - 4. Jitter tolerance parameters are characterized when Full Rx Equalization is enabled. - 5. Values are measured at 2.5 Gbps. Figure 3-14. XAUI Sinusoidal Jitter Tolerance Mask Note: The sinusoidal jitter tolerance is measured with at least 0.37Ulpp of Deterministic jitter (Dj) and the sum of Dj and Rj (random jitter) is at least 0.55Ulpp. Therefore, the sum of Dj, Rj and Sj (sinusoidal jitter) is at least 0.65Ulpp (Dj = 0.37, Rj = 0.18, Sj = 0.1). # Serial Rapid I/O Type 2 Electrical and Timing Characteristics AC and DC Characteristics ### Table 3-15. Transmit | Symbol | Description | Test Conditions | Min. | Тур. | Max. | Units | |------------------------------------------|----------------------------------|-----------------|------|------|------|-------| | T <sub>RF</sub> <sup>1</sup> | Differential rise/fall time | 20%-80% | | 80 | | ps | | Z <sub>TX_DIFF_DC</sub> | Differential impedance | | 80 | 100 | 120 | Ohms | | J <sub>TX_DDJ</sub> <sup>3, 4, 5</sup> | Output data deterministic jitter | | _ | _ | 0.17 | UI | | J <sub>TX_TJ</sub> <sup>2, 3, 4, 5</sup> | Total output data jitter | | _ | | 0.35 | UI | - 1. Rise and Fall times measured with board trace, connector and approximately 2.5pf load. - 2. Total jitter includes both deterministic jitter and random jitter. The random jitter is the total jitter minus the actual deterministic jitter. - 3. Jitter values are measured with each CML output AC coupled into a 50-ohm impedance (100-ohm differential impedance). - 4. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal. - 5. Values are measured at 2.5 Gbps. ### Table 3-16. Receive and Jitter Tolerance | Symbol | Description | Test Conditions | Min. | Тур. | Max. | Units | |---------------------------------------------|-----------------------------------------------|-------------------------|------|------|------|-------| | RL <sub>RX_DIFF</sub> | Differential return loss | From 100 MHz to 2.5 GHz | 10 | _ | _ | dB | | RL <sub>RX_CM</sub> | Common mode return loss | From 100 MHz to 2.5 GHz | 6 | _ | _ | dB | | Z <sub>RX_DIFF</sub> | Differential termination resistance | | 80 | 100 | 120 | Ohms | | J <sub>RX_DJ</sub> <sup>2, 3, 4, 5</sup> | Deterministic jitter tolerance (peak-to-peak) | | _ | _ | 0.37 | UI | | J <sub>RX_RJ</sub> <sup>2, 3, 4, 5</sup> | Random jitter tolerance (peak-to-peak) | | _ | _ | 0.18 | UI | | J <sub>RX_SJ</sub> <sup>2, 3, 4, 5</sup> | Sinusoidal jitter tolerance (peak-to-peak) | | _ | _ | 0.10 | UI | | J <sub>RX_TJ</sub> <sup>1, 2, 3, 4, 5</sup> | Total jitter tolerance (peak-to-peak) | | _ | _ | 0.65 | UI | | T <sub>RX_EYE</sub> | Receiver eye opening | | 0.35 | _ | _ | UI | - 1. Total jitter includes deterministic jitter, random jitter and sinusoidal jitter. The sinusoidal jitter tolerance mask is shown in Figure 3-14. - 2. Jitter values are measured with each high-speed input AC coupled into a 50-ohm impedance. - 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal. - 4. Jitter tolerance, Differential Input Sensitivity and Receiver Eye Opening parameters are characterized when Full Rx Equalization is enabled. - 5. Values are measured at 2.5 Gbps. # Gigabit Ethernet/Serial Rapid I/O Type 1/SGMII Electrical and Timing Characteristics ### **AC and DC Characteristics** #### Table 3-17. Transmit | Symbol | Description | Test Conditions | Min. | Тур. | Max. | Units | |------------------------------------------|----------------------------------|-----------------|------|------|------|-------| | T <sub>RF</sub> | Differential rise/fall time | 20%-80% | _ | 80 | _ | ps | | Z <sub>TX_DIFF_DC</sub> | Differential impedance | | 80 | 100 | 120 | Ohms | | J <sub>TX_DDJ</sub> <sup>3, 4, 5</sup> | Output data deterministic jitter | | _ | _ | 0.10 | UI | | J <sub>TX_TJ</sub> <sup>2, 3, 4, 5</sup> | Total output data jitter | | _ | _ | 0.24 | UI | - 1. Rise and fall times measured with board trace, connector and approximately 2.5pf load. - 2. Total jitter includes both deterministic jitter and random jitter. The random jitter is the total jitter minus the actual deterministic jitter. - 3. Jitter values are measured with each CML output AC coupled into a 50-ohm impedance (100-ohm differential impedance). - 4. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal. - 5. Values are measured at 1.25 Gbps. #### Table 3-18. Receive and Jitter Tolerance | Symbol | Description | Test Conditions | Min. | Тур. | Max. | Units | |---------------------------------------------|-----------------------------------------------|--------------------------|------|------|------|-------| | RL <sub>RX_DIFF</sub> | Differential return loss | From 100 MHz to 1.25 GHz | 10 | | _ | dB | | RL <sub>RX_CM</sub> | Common mode return loss | From 100 MHz to 1.25 GHz | 6 | _ | _ | dB | | Z <sub>RX_DIFF</sub> | Differential termination resistance | | 80 | 100 | 120 | Ohms | | J <sub>RX_DJ</sub> <sup>1, 2, 3, 4, 5</sup> | Deterministic jitter tolerance (peak-to-peak) | | _ | _ | 0.34 | UI | | | Random jitter tolerance (peak-to-peak) | | _ | _ | 0.26 | UI | | | Sinusoidal jitter tolerance (peak-to-peak) | | _ | _ | 0.11 | UI | | J <sub>RX_TJ</sub> <sup>1, 2, 3, 4, 5</sup> | Total jitter tolerance (peak-to-peak) | | _ | _ | 0.71 | UI | | T <sub>RX_EYE</sub> | Receiver eye opening | | 0.29 | _ | _ | UI | - 1. Total jitter includes deterministic jitter, random jitter and sinusoidal jitter. The sinusoidal jitter tolerance mask is shown in Figure 3-14. - 2. Jitter values are measured with each high-speed input AC coupled into a 50-ohm impedance. - 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal. - 4. Jitter tolerance, Differential Input Sensitivity and Receiver Eye Opening parameters are characterized when Full Rx Equalization is enabled. - 5. Values are measured at 1.25 Gbps. # SMPTE SD/HD-SDI/3G-SDI (Serial Digital Interface) Electrical and Timing Characteristics ### **AC and DC Characteristics** ### Table 3-19. Transmit | Symbol | Description | Test Conditions | Min. | Тур. | Max. | Units | |-----------------------------------------|---------------------------------|-----------------|------|------|------|-------| | BR <sub>SDO</sub> | Serial data rate | | 270 | _ | 2975 | Mbps | | T <sub>JALIGNMENT</sub> <sup>2</sup> | Serial output jitter, alignment | 270 Mbps | _ | _ | 0.20 | UI | | T <sub>JALIGNMENT</sub> <sup>2</sup> | Serial output jitter, alignment | 1485 Mbps | _ | _ | 0.20 | UI | | T <sub>JALIGNMENT</sub> <sup>1, 2</sup> | Serial output jitter, alignment | 2970Mbps | _ | _ | 0.30 | UI | | T <sub>JTIMING</sub> | Serial output jitter, timing | 270 Mbps | _ | _ | 0.20 | UI | | T <sub>JTIMING</sub> | Serial output jitter, timing | 1485 Mbps | _ | _ | 1.0 | UI | | T <sub>JTIMING</sub> | Serial output jitter, timing | 2970 Mbps | _ | _ | 2.0 | UI | #### Notes: - Timing jitter is measured in accordance with SMPTE RP 184-1996, SMPTE RP 192-1996 and the applicable serial data transmission standard, SMPTE 259M-1997 or SMPTE 292M (proposed). A color bar test pattern is used. The value of f<sub>SCLK</sub> is 270 MHz or 360 MHz for SMPTE 259M, 540 MHz for SMPTE 344M or 1485 MHz for SMPTE 292M serial data rates. See the Timing Jitter Bandpass section. - 2. Jitter is defined in accordance with SMPTE RP1 184-1996 as: jitter at an equipment output in the absence of input jitter. - 3. All Tx jitter is measured at the output of an industry standard cable driver; connection to the cable driver is via a 50 ohm impedance differential signal from the Lattice SERDES device. - 4. The cable driver drives: RL=75 ohm, AC-coupled at 270, 1485, or 2970 Mbps, RREFLVL=RREFPRE=4.75kohm 1%. #### Table 3-20. Receive | Symbol | Description Test Conditions Min. | | Min. | Тур. | Max. | Units | |-------------------|--------------------------------------------------------------|--|------------------------------------------------|------|------|-------| | BR <sub>SDI</sub> | Serial input data rate | | 270 | _ | 2970 | Mbps | | CID | Stream of non-transitions<br>(=Consecutive Identical Digits) | | 7(3G)/26(SMPTE<br>Triple rates)<br>@ 10-12 BER | _ | _ | Bits | #### Table 3-21. Reference Clock | Symbol | Description | Test Conditions | Min. | Тур. | Max. | Units | |-------------------|------------------------------|-----------------|------|------|-------|-------| | F <sub>VCLK</sub> | Video output clock frequency | | 27 | _ | 74.25 | MHz | | DC <sub>V</sub> | Duty cycle, video clock | | 45 | 50 | 55 | % | # **HDMI (High-Definition Multimedia Interface) Electrical and Timing Characteristics** ### **AC and DC Characteristics** Table 3-22. Transmit and Receive<sup>1, 2</sup> | | | Spec. Co | | | |--------------------------------|-----------------------------------------------|------------|------------|-------| | Symbol | Description | Min. Spec. | Max. Spec. | Units | | Transmit | | | | | | Intra-pair Skew | | _ | 75 | ps | | Inter-pair Skew | | _ | 800 | ps | | TMDS Differential Clock Jitter | | _ | 0.25 | UI | | Receive | | | | | | R <sub>T</sub> | Termination Resistance | 40 | 60 | Ohms | | V <sub>ICM</sub> | Input AC Common Mode Voltage (50-ohm Setting) | _ | 50 | mV | | TMDS Clock Jitter | Clock Jitter Tolerance | _ | 0.25 | UI | <sup>1.</sup> Output buffers must drive a translation device. Max. speed is 2Gbps. If translation device does not modify rise/fall time, the maximum speed is 1.5Gbps. <sup>2.</sup> Input buffers must be AC coupled in order to support the 3.3V common mode. Generally, HDMI inputs are terminated by an external cable equalizer before data/clock is forwarded to the LatticeECP3 device. Figure 3-15. Test Loads #### **Test Loads** $\mathbf{C_L}$ including probe and jig capacitance, 3pF max. $\mathbf{S_1}$ - open, $\mathbf{S_2}$ - closed for $\mathbf{V_{OH}}$ measurement. $\mathbf{S_1}$ - closed, $\mathbf{S_2}$ - open for $\mathbf{V_{OL}}$ measurement. \*Risetime compensation. ### **Timing Jitter Bandpass** ## **LatticeECP3 sysCONFIG Port Timing Specifications** | Parameter | Description | | | Max. | Units | |----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------|----------|--------| | POR, Conf | guration Initialization, and Wakeup | | 1 | | 1 | | | Time from the Application of V <sub>CC</sub> , V <sub>CCAUX</sub> or V <sub>CCIO8</sub> * (Whichever is the Last to Cross the POR Trip Point) to the Rising Edge of | Master mode | _ | 23 | ms | | t <sub>ICFG</sub> | is the Last to Cross the POR Trip Point) to the Rising Edge of INITN | Slave mode | _ | 6 | ms | | t <sub>VMC</sub> | Time from t <sub>ICFG</sub> to the Valid Master MCLK | | _ | 5 | μs | | t <sub>PRGM</sub> | PROGRAMN Low Time to Start Configuration | | 25 | _ | ns | | t <sub>PRGMRJ</sub> | PROGRAMN Pin Pulse Rejection | | _ | 10 | ns | | t <sub>DPPINIT</sub> | Delay Time from PROGRAMN Low to INITN Low | _ | 37 | ns | | | t <sub>DPPDONE</sub> | Delay Time from PROGRAMN Low to DONE Low | | | 37 | ns | | t <sub>DINIT</sub> | PROGRAMN High to INITN High Delay | | | 1 | ms | | t <sub>MWC</sub> | Additional Wake Master Clock Signals After DONE Pin is High | | 100 | 500 | cycles | | t <sub>CZ</sub> | MCLK From Active To Low To High-Z | | _ | 300 | ns | | All Configu | ration Modes | | | • | 1 | | t <sub>SUCDI</sub> | Data Setup Time to CCLK/MCLK | | 5 | _ | ns | | t <sub>HCDI</sub> | Data Hold Time to CCLK/MCLK | 1 | _ | ns | | | t <sub>CODO</sub> | CCLK/MCLK to DOUT in Flowthrough Mode | _ | 12 | ns | | | Slave Seria | l | | | • | • | | t <sub>SSCH</sub> | CCLK Minimum High Pulse | 5 | | ns | | | t <sub>SSCL</sub> | CCLK Minimum Low Pulse | | | _ | ns | | | CCLK Frequency Without encryption With encryption | | | 33 | MHz | | f <sub>CCLK</sub> | | | | 20 | MHz | | Master and | Slave Parallel | | | ı | I. | | t <sub>SUCS</sub> | CSN[1:0] Setup Time to CCLK/MCLK | | 7 | l — | ns | | t <sub>HCS</sub> | CSN[1:0] Hold Time to CCLK/MCLK | 1 | <u> </u> | ns | | | t <sub>SUWD</sub> | WRITEN Setup Time to CCLK/MCLK | | 7 | <u> </u> | ns | | t <sub>HWD</sub> | WRITEN Hold Time to CCLK/MCLK | | 1 | _ | ns | | t <sub>DCB</sub> | CCLK/MCLK to BUSY Delay Time | | | 12 | ns | | t <sub>CORD</sub> | CCLK to Out for Read Data | | | 12 | ns | | t <sub>BSCH</sub> | CCLK Minimum High Pulse | | 6 | _ | ns | | t <sub>BSCL</sub> | CCLK Minimum Low Pulse | | 6 | _ | ns | | t <sub>BSCYC</sub> | Byte Slave Cycle Time | | 30 | _ | ns | | | 0011/44011/5 | Without encryption | | 33 | MHz | | f <sub>CCLK</sub> | CCLK/MCLK Frequency | With encryption | _ | 20 | MHz | | Master and | Slave SPI | | | 1 | | | t <sub>CFGX</sub> | INITN High to MCLK Low | | _ | 80 | ns | | t <sub>CSSPI</sub> | INITN High to CSSPIN Low | | | 2 | μs | | t <sub>SOCDO</sub> | MCLK Low to Output Valid | _ | 15 | ns | | | t <sub>CSPID</sub> | CSSPIN[0:1] Low to First MCLK Edge Setup Time | | | | μs | | | Without encryption | | _ | 33 | MHz | | f <sub>CCLK</sub> | CCLK Frequency | With encryption | | 20 | MHz | | t <sub>SSCH</sub> | CCLK Minimum High Pulse | | | _ | ns | | t <sub>SSCL</sub> | CCLK Minimum Low Pulse | | 5 | <u> </u> | ns | | t <sub>HLCH</sub> | HOLDN Low Setup Time (Relative to CCLK) | | 5 | <u> </u> | ns | ## **LatticeECP3 sysCONFIG Port Timing Specifications (Continued)** | Parameter | Description | Min. | Max. | Units | | |-------------------|------------------------------------------|------|------|-------|--| | t <sub>CHHH</sub> | HOLDN Low Hold Time (Relative to CCLK) | 5 | _ | ns | | | Master and | Master and Slave SPI (Continued) | | | | | | t <sub>CHHL</sub> | HOLDN High Hold Time (Relative to CCLK) | 5 | | ns | | | t <sub>HHCH</sub> | HOLDN High Setup Time (Relative to CCLK) | 5 | _ | ns | | | t <sub>HLQZ</sub> | HOLDN to Output High-Z | _ | 9 | ns | | | t <sub>HHQX</sub> | HOLDN to Output Low-Z | _ | 9 | ns | | | Parameter Min. | | Max. | Units | |------------------------|----------------------|----------------------|-------| | Master Clock Frequency | Selected value - 15% | Selected value + 15% | MHz | | Duty Cycle | 40 | 60 | % | Figure 3-16. sysCONFIG Parallel Port Read Cycle Figure 3-17. sysCONFIG Parallel Port Write Cycle 1. In Master Parallel Mode the FPGA provides CCLK (MCLK). In Slave Parallel Mode the external device provides CCLK. Figure 3-18. sysCONFIG Master Serial Port Timing Figure 3-19. sysCONFIG Slave Serial Port Timing Figure 3-20. Power-On-Reset (POR) Timing - Time taken from V<sub>CC</sub>, V<sub>CCAUX</sub> or V<sub>CCIO8</sub>, whichever is the last to cross the POR trip point. Device is in a Master Mode (SPI, SPIm). The CFG pins are normally static (hard wired). Figure 3-21. sysCONFIG Port Timing Figure 3-22. Configuration from PROGRAMN Timing 1. The CFG pins are normally static (hard wired) Figure 3-23. Wake-Up Timing Figure 3-24. Master SPI Configuration Waveforms ## **JTAG Port Timing Specifications** | Symbol | Parameter | Min | Max | Units | |----------------------|--------------------------------------------------------------------|-----|-----|-------| | f <sub>MAX</sub> | TCK clock frequency | _ | 25 | MHz | | t <sub>BTCP</sub> | TCK [BSCAN] clock pulse width | 40 | _ | ns | | t <sub>BTCPH</sub> | TCK [BSCAN] clock pulse width high | 20 | _ | ns | | t <sub>BTCPL</sub> | TCK [BSCAN] clock pulse width low | 20 | _ | ns | | t <sub>BTS</sub> | TCK [BSCAN] setup time | 10 | _ | ns | | t <sub>BTH</sub> | TCK [BSCAN] hold time | 8 | _ | ns | | t <sub>BTRF</sub> | TCK [BSCAN] rise/fall time | 50 | _ | mV/ns | | t <sub>BTCO</sub> | TAP controller falling edge of clock to valid output | _ | 10 | ns | | t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable | _ | 10 | ns | | t <sub>BTCOEN</sub> | TAP controller falling edge of clock to valid enable | _ | 10 | ns | | t <sub>BTCRS</sub> | BSCAN test capture register setup time | 8 | _ | ns | | t <sub>BTCRH</sub> | BSCAN test capture register hold time | 25 | _ | ns | | t <sub>BUTCO</sub> | BSCAN test update register, falling edge of clock to valid output | _ | 25 | ns | | t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to valid disable | _ | 25 | ns | | t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable | _ | 25 | ns | Figure 3-25. JTAG Port Timing Waveforms ## **Switching Test Conditions** Figure 3-26 shows the output test load that is used for AC testing. The speci•c values for resistance, capacitance, voltage, and other test conditions are shown in Table 3-23. Figure 3-26. Output Test Load, LVTTL and LVCMOS Standards \*CL Includes Test Fixture and Probe Capacitance Table 3-23. Test Fixture Required Components, Non-Terminated Interfaces | Test Condition | R <sub>1</sub> | R <sub>2</sub> | CL | Timing Ref. | V <sub>T</sub> | |--------------------------------------------------|----------------|----------------|-----|-----------------------------------|-------------------| | | | | | LVCMOS 3.3 = 1.5V | _ | | LVTTL and other LVCMOS settings (L -> H, H -> L) | | | | LVCMOS 2.5 = V <sub>CCIO</sub> /2 | _ | | | $\infty$ | ∞ | 0pF | LVCMOS 1.8 = V <sub>CCIO</sub> /2 | _ | | | | | | LVCMOS 1.5 = V <sub>CCIO</sub> /2 | _ | | | | | | LVCMOS 1.2 = V <sub>CCIO</sub> /2 | _ | | LVCMOS 2.5 I/O (Z -> H) | $\infty$ | 1ΜΩ | 0pF | V <sub>CCIO</sub> /2 | _ | | LVCMOS 2.5 I/O (Z -> L) | 1ΜΩ | $\infty$ | 0pF | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> | | LVCMOS 2.5 I/O (H -> Z) | $\infty$ | 100 | 0pF | V <sub>OH</sub> - 0.10 | _ | | LVCMOS 2.5 I/O (L -> Z) | 100 | $\infty$ | 0pF | V <sub>OL</sub> + 0.10 | V <sub>CCIO</sub> | Note: Output test conditions for all other interfaces are determined by the respective standards. ## sysI/O Differential Electrical Characteristics ## **Transition Reduced LVDS (TRLVDS DC Specification)** ### **Over Recommended Operating Conditions** | Symbol | Description | Min. | Nom. | Max. | Units | |------------------|-----------------------------------|------|------|-------|-------| | V <sub>CCO</sub> | Driver supply voltage (+/- 5%) | 3.14 | 3.3 | 3.47 | V | | $V_{ID}$ | Input differential voltage | 150 | | 1200 | mV | | V <sub>ICM</sub> | Input common mode voltage | 3 | | 3.265 | V | | V <sub>CCO</sub> | Termination supply voltage | 3.14 | 3.3 | 3.47 | V | | R <sub>T</sub> | Termination resistance (off-chip) | 45 | 50 | 55 | Ohms | Note: LatticeECP3 only supports the TRLVDS receiver. ### Mini LVDS ### **Over Recommended Operating Conditions** | Parameter Symbol | Description | Min. | Тур. | Max. | Units | |--------------------|------------------------------------------------------------------|---------------------------|------|---------------------------|-------| | Z <sub>O</sub> | Single-ended PCB trace impedance | 30 | 50 | 75 | ohms | | R <sub>T</sub> | Differential termination resistance | 50 | 100 | 150 | ohms | | V <sub>OD</sub> | Output voltage, differential, V <sub>OP</sub> - V <sub>OM</sub> | 300 | _ | 600 | mV | | V <sub>OS</sub> | Output voltage, common mode, $ V_{OP} + V_{OM} /2$ | 1 | 1.2 | 1.4 | V | | $\Delta V_{OD}$ | Change in V <sub>OD</sub> , between H and L | _ | _ | 50 | mV | | $\Delta V_{ID}$ | Change in V <sub>OS</sub> , between H and L | _ | _ | 50 | mV | | $V_{THD}$ | Input voltage, differential, $ V_{INP} - V_{INM} $ | 200 | _ | 600 | mV | | V <sub>CM</sub> | Input voltage, common mode, $ V_{INP} + V_{INM} /2$ | 0.3+(V <sub>THD</sub> /2) | _ | 2.1-(V <sub>THD</sub> /2) | | | $T_R, T_F$ | Output rise and fall times, 20% to 80% | _ | _ | 550 | ps | | T <sub>ODUTY</sub> | Output clock duty cycle | 40 | _ | 60 | % | Note: Data is for 6mA differential current drive. Other differential driver current options are available. ## Point-to-Point LVDS (PPLVDS) ### **Over Recommended Operating Conditions** | Description | Min. | Тур. | Max. | Units | |---------------------------------|------|------|------|-------| | Output driver supply (+/- 5%) | 3.14 | 3.3 | 3.47 | V | | Output driver supply (+/- 5 /6) | 2.25 | 2.5 | 2.75 | V | | Input differential voltage | 100 | | 400 | mV | | Input common mode voltage | 0.2 | | 2.3 | V | | Output differential voltage | 130 | | 400 | mV | | Output common mode voltage | 0.5 | 0.8 | 1.4 | V | ### **RSDS** ### **Over Recommended Operating Conditions** | Parameter Symbol | Description | Min. | Тур. | Max. | Units | |---------------------------------|---------------------------------------------------------|------|------|------|-------| | V <sub>OD</sub> | Output voltage, differential, R <sub>T</sub> = 100 ohms | 100 | 200 | 600 | mV | | V <sub>OS</sub> | Output voltage, common mode | 0.5 | 1.2 | 1.5 | V | | I <sub>RSDS</sub> | Differential driver output current | 1 | 2 | 6 | mA | | $V_{THD}$ | Input voltage differential | 100 | _ | _ | mV | | V <sub>CM</sub> | Input common mode voltage | 0.3 | _ | 1.5 | V | | T <sub>R</sub> , T <sub>F</sub> | Output rise and fall times, 20% to 80% | _ | 500 | _ | ps | | T <sub>ODUTY</sub> | Output clock duty cycle | 35 | 50 | 65 | % | Note: Data is for 2mA drive. Other differential driver current options are available. # LatticeECP3 Family Data Sheet Pinout Information March 2010 Preliminary Data Sheet DS1021 ## **Signal Descriptions** | Signal Name | I/O | Description | |-------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | General Purpose | | | | | | [Edge] indicates the edge of the device on which the pad is located. Valid edge designations are L (Left), B (Bottom), R (Right), T (Top). | | P[Edge] [Row/Column Number]_[A/B] | I/O | [Row/Column Number] indicates the PFU row or the column of the device on which the PIC exists. When Edge is T (Top) or B (Bottom), only need to specify Column Number. When Edge is L (Left) or R (Right), only need to specify Row Number. | | | | [A/B] indicates the PIO within the PIC to which the pad is connected. Some of these user-programmable pins are shared with special function pins. These pins, when not used as special purpose pins, can be programmed as I/Os for user logic. During configuration the user-programmable I/Os are tri-stated with an internal pull-up resistor enabled. If any pin is not used (or not bonded to a package pin), it is also tri-stated with an internal pull-up resistor enabled after configuration. | | P[Edge][Row Number]E_[A/B/C/D] | I | These general purpose signals are input-only pins and are located near the PLLs. | | GSRN | I | Global RESET signal (active low). Any I/O pin can be GSRN. | | NC | _ | No connect. | | RESERVED | _ | This pin is reserved and should not be connected to anything on the board. | | GND | _ | Ground. Dedicated pins. | | V <sub>CC</sub> | _ | Power supply pins for core logic. Dedicated pins. | | V <sub>CCAUX</sub> | _ | Auxiliary power supply pin. This dedicated pin powers all the differential and referenced input buffers. | | V <sub>CCIOx</sub> | _ | Dedicated power supply pins for I/O bank x. | | $V_{CCA}$ | _ | SERDES, transmit, receive, PLL and reference clock buffer power supply. | | V <sub>CCPLL_[LOC]</sub> | 1 | General purpose PLL supply pins where LOC=L (left) or R (right). | | V <sub>REF1_x</sub> , V <sub>REF2_x</sub> | _ | Reference supply pins for I/O bank x. Pre-determined pins in each bank are assigned as $V_{\text{REF}}$ inputs. When not used, they may be used as I/O pins. | | VTTx | _ | Power supply for on-chip termination of I/Os (Required for DDR3 and LVDS at 1.25Gbps). | | XRES <sup>1</sup> | | 10K ohm +/-1% resistor must be connected between this pad and ground. | | PLL, DLL and Clock Functions | | | | [LOC][num]_GPLL[T, C]_IN_[index] | I | General Purpose PLL (GPLL) input pads: LUM, LLM, RUM, RLM, num = row from center, T = true and C = complement, index A,B,Cat each side. | | [LOC][num]_GPLL[T, C]_FB_[index] | I | Optional feedback GPLL input pads: LUM, LLM, RUM, RLM, num = row from center, T = true and C = complement, index A,B,Cat each side. | | [LOC]0_GDLLT_IN_[index] | I/O | General Purpose DLL (GDLL) input pads where LOC=RUM or LUM, T is True Complement, index is A or B. | | [LOC]0_GDLLT_FB_[index] | I/O | Optional feedback GDLL input pads where LOC=RUM or LUM, T is True Complement, index is A or B. | | PCLK[T, C][n:0]_[3:0] | I | Primary Clock pads, T = true and C = complement, n per side, indexed by bank and 0, 1, 2, 3 within bank. | # **Signal Descriptions (Cont.)** | I/O | Description | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I/O | DQ input/output pads: T (top), R (right), B (bottom), L (left), DQS, num = ball function number. | | I/O | DQ input/output pads: T (top), R (right), B (bottom), L (left), DQ, associated DQS number. | | ns) | | | I | Test Mode Select input, used to control the 1149.1 state machine. Pull-up is enabled during configuration. | | I | Test Clock input pin, used to clock the 1149.1 state machine. No pull-up enabled. | | 1 | Test Data in pin. Used to load data into device using 1149.1 state machine. After power-up, this TAP port can be activated for configuration by sending appropriate command. (Note: once a configuration port is selected it is locked. Another configuration port cannot be selected until the power-up sequence). Pull-up is enabled during configuration. | | 0 | Output pin. Test Data Out pin used to shift data out of a device using 1149.1. | | 1 | Power supply pin for JTAG Test Access Port. | | CONFIG | | | 1 | Mode pins used to specify configuration mode values latched on rising edge of INITN. During configuration, a pull-up is enabled. These are dedicated pins. | | I/O | Open Drain pin. Indicates the FPGA is ready to be configured. During configuration, a pull-up is enabled. It is a dedicated pin. | | I | Initiates configuration sequence when asserted low. This pin always has an active pull-up. It is a dedicated pin. | | I/O | Open Drain pin. Indicates that the configuration sequence is complete, and the startup sequence is in progress. It is a dedicated pin. | | I | Input Configuration Clock for configuring an FPGA in Slave SPI, Serial, and CPU modes. It is a dedicated pin. | | I/O | Output Configuration Clock for configuring an FPGA in SPI, SPIm, and Master configuration modes. | | 0 | Parallel configuration mode busy indicator. SPI/SPIm mode data output. | | I/O | Parallel configuration mode active-low chip select. Slave SPI chip select. Parallel burst Flash output enable. | | I | Parallel configuration mode active-low chip select. Slave SPI hold input. | | _ | Write enable for parallel configuration modes. | | 0 | Serial data output. Chip select output. SPI/SPIm mode chip select. | | | sysCONFIG Port Data I/O for Parallel mode. Open drain during configuration. | | I/O | sysCONFIG Port Data I/O for SPI or SPIm. When using the SPI or SPIm mode, this pin should either be tied high or low, must not be left floating. Open drain during configuration. | | I/O | Parallel configuration I/O. Open drain during configuration. | | I/O | Parallel configuration I/O. Open drain during configuration. | | I/O | Parallel configuration I/O. Slave SPI data input. Open drain during configuration. | | I/O | Parallel configuration I/O. Slave SPI data output. Open drain during configuration. | | I/O | Parallel configuration I/O. Open drain during configuration. | | I/O | Parallel configuration I/O. SPI/SPIm data input. Open drain during configuration. | | | I/O I/O I/O IS) I I I I O CONFIG I/O | ## **Signal Descriptions (Cont.)** | Signal Name | I/O | Description | |---------------------------------------|-----|-----------------------------------------------------------------------------------| | D7/SPID0 | I/O | Parallel configuration I/O. SPI/SPIm data input. Open drain during configuration. | | DI/CSSPION/CEN | I/O | Serial data input for slave serial mode. SPI/SPIm mode chip select. | | Dedicated SERDES Signals <sup>2</sup> | | | | PCS[Index]_HDINNm | | High-speed input, negative channel m | | PCS[Index]_HDOUTNm | 0 | High-speed output, negative channel m | | PCS[Index]_REFCLKN | | Negative Reference Clock Input | | PCS[Index]_HDINPm | I | High-speed input, positive channel m | | PCS[Index]_HDOUTPm | 0 | High-speed output, positive channel m | | PCS[Index]_REFCLKP | I | Positive Reference Clock Input | | PCS[Index]_VCCOBm | | Output buffer power supply, channel m (1.2V/1.5) | | PCS[Index]_VCCIBm | _ | Input buffer power supply, channel m (1.2V/1.5V) | <sup>1.</sup> When placing switching I/Os around these critical pins that are designed to supply the device with the proper reference or supply voltage, care must be given. <sup>2.</sup> m defines the associated channel in the quad. ## PICs and DDR Data (DQ) Pins Associated with the DDR Strobe (DQS) Pin | PICs Associated with DQS Strobe | PIO Within PIC | DDR Strobe (DQS) and<br>Data (DQ) Pins | | | | | | | | | | | |---------------------------------|----------------------------------------|----------------------------------------|--|--|--|--|--|--|--|--|--|--| | For Left and Right Edges | For Left and Right Edges of the Device | | | | | | | | | | | | | P[Edge] [n-3] | A | DQ | | | | | | | | | | | | [Luge] [II-5] | В | DQ | | | | | | | | | | | | P[Edge] [n-2] | A | DQ | | | | | | | | | | | | [Luge] [11-2] | В | DQ | | | | | | | | | | | | P[Edge] [n-1] | A | DQ | | | | | | | | | | | | F[Eage][II-1] | В | DQ | | | | | | | | | | | | P[Edge] [n] | A | [Edge]DQSn | | | | | | | | | | | | | В | DQ | | | | | | | | | | | | P[Edge] [n+1] | A | DQ | | | | | | | | | | | | [Luge] [II+1] | В | DQ | | | | | | | | | | | | P[Edge] [n+2] | A | DQ | | | | | | | | | | | | F[Edge] [II+2] | В | DQ | | | | | | | | | | | | For Top Edge of the Devi | се | · | | | | | | | | | | | | P[Edge] [n-3] | A | DQ | | | | | | | | | | | | [Luge] [II-5] | В | DQ | | | | | | | | | | | | P[Edge] [n-2] | A | DQ | | | | | | | | | | | | [Luge] [11-2] | В | DQ | | | | | | | | | | | | P[Edge] [n-1] | A | DQ | | | | | | | | | | | | [Lage] [II-1] | В | DQ | | | | | | | | | | | | P[Edge] [n] | A | [Edge]DQSn | | | | | | | | | | | | [=a9e] [ii] | В | DQ | | | | | | | | | | | | P[Edge] [n+1] | A | DQ | | | | | | | | | | | | [ [Edge] [IIT1] | В | DQ | | | | | | | | | | | | P[Edge] [n+2] | А | DQ | | | | | | | | | | | | [E096] [IITZ] | В | DQ | | | | | | | | | | | Note: "n" is a row PIC number. # **Pin Information Summary** | Pin Information Summary | | ECP3 | -17EA | ECP3-35EA | | | ECP3-70E/EA | | | |--------------------------------------------|----------|------|--------------|--------------|--------------|--------------|--------------|--------------|---------------| | Pin Typ | Pin Type | | 484<br>fpBGA | 256<br>ftBGA | 484<br>fpBGA | 672<br>fpBGA | 484<br>fpBGA | 672<br>fpBGA | 1156<br>fpBGA | | | Bank 0 | 26 | 36 | 26 | 42 | 48 | 42 | 60 | 86 | | | Bank 1 | 14 | 24 | 14 | 36 | 36 | 36 | 48 | 78 | | 0 15 | Bank 2 | 6 | 12 | 6 | 24 | 24 | 24 | 34 | 36 | | General Purpose<br>Inputs/Outputs per Bank | Bank 3 | 18 | 44 | 16 | 54 | 59 | 54 | 59 | 86 | | inputo, Gatpato por Barin | Bank 6 | 20 | 44 | 18 | 63 | 61 | 63 | 67 | 86 | | | Bank 7 | 19 | 32 | 19 | 36 | 42 | 36 | 48 | 54 | | | Bank 8 | 24 | 24 | 24 | 24 | 24 | 24 | 24 | 24 | | | Bank 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 2 | 2 | 2 | 2 | 4 | 4 | 4 | 8 | 8 | | General Purpose Inputs per Bank | Bank 3 | 0 | 0 | 2 | 4 | 4 | 4 | 12 | 12 | | Dank | Bank 6 | 0 | 0 | 2 | 4 | 4 | 4 | 12 | 12 | | | Bank 7 | 4 | 4 | 4 | 4 | 4 | 4 | 8 | 8 | | | Bank 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | General Purpose Outputs per Bank | Bank 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Dalik | Bank 6 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 7 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Total Single-Ended User I/O | | 133 | 222 | 133 | 295 | 310 | 295 | 380 | 490 | | VCC | | 6 | 16 | 6 | 16 | 32 | 16 | 32 | 32 | | VCCAUX | | 4 | 8 | 4 | 8 | 12 | 8 | 12 | 16 | | VTT | | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 8 | | VCCA | | 4 | 4 | 4 | 4 | 8 | 4 | 8 | 16 | | VCCPLL | | 2 | 4 | 2 | 4 | 4 | 4 | 4 | 4 | | | Bank 0 | 2 | 2 | 2 | 2 | 4 | 2 | 4 | 4 | | | Bank 1 | 2 | 2 | 2 | 2 | 4 | 2 | 4 | 4 | | | Bank 2 | 2 | 2 | 2 | 2 | 4 | 2 | 4 | 4 | | VCCIO | Bank 3 | 2 | 2 | 2 | 2 | 4 | 2 | 4 | 4 | | | Bank 6 | 2 | 2 | 2 | 2 | 4 | 2 | 4 | 4 | | | Bank 7 | 2 | 2 | 2 | 2 | 4 | 2 | 4 | 4 | | | Bank 8 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | VCCJ | ı | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | TAP | | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | | GND, GNDIO | | 50 | 98 | 50 | 98 | 139 | 98 | 139 | 233 | | NC | | 0 | 73 | 0 | 0 | 96 | 0 | 0 | 238 | | Reserved <sup>1</sup> | | 0 | 2 | 0 | 2 | 2 | 2 | 2 | 2 | | SERDES | | 26 | 26 | 26 | 26 | 26 | 26 | 52 | 78 | | Miscellaneous Pins | | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | | Total Bonded Pins | | 256 | 484 | 256 | 484 | 672 | 484 | 672 | 1156 | | Pin Information Summary | | ECP3 | -17EA | ECP3-35EA | | | | |--------------------------------------------------------|----------------------|-----------|-----------|-----------|-----------|-----------|--| | Pin Type | | 256 ftBGA | 484 fpBGA | 256 ftBGA | 484 fpBGA | 672 fpBGA | | | | Bank 0 | 13 | 18 | 13 | 21 | 24 | | | | Bank 1 | 7 | 12 | 7 | 18 | 18 | | | E 1 1 10''' 1: 11'O | Bank 2 | 2 | 4 | 1 | 8 | 8 | | | Emulated Differential I/O per Bank | Bank 3 | 4 | 13 | 5 | 20 | 19 | | | Barne | Bank 6 | 5 | 13 | 6 | 22 | 20 | | | | Bank 7 | 6 | 10 | 6 | 11 | 13 | | | | Bank 8 | 12 | 12 | 12 | 12 | 12 | | | | Bank 0 | 0 | 0 | 0 | 0 | 0 | | | | Bank 1 | 0 | 0 | 0 | 0 | 0 | | | 15:4 | Bank 2 | 2 | 3 | 3 | 6 | 6 | | | Highspeed Differential I/O per Bank | Bank 3 | 5 | 9 | 4 | 9 | 12 | | | Barne | Bank 6 | 5 | 9 | 4 | 11 | 12 | | | | Bank 7 | 5 | 8 | 5 | 9 | 10 | | | | Bank 8 | 0 | 0 | 0 | 0 | 0 | | | | Bank 0 | 26/13 | 36/18 | 26/13 | 42/21 | 48/24 | | | | Bank 1 | 14/7 | 24/12 | 14/7 | 36/18 | 36/18 | | | T. 10: 1 F 1 1/T. 1 | Bank 2 | 8/4 | 14/7 | 8/4 | 28/14 | 28/14 | | | Total Single Ended/ Total<br>Differential I/O per Bank | Bank 3 | 18/9 | 44/22 | 18/9 | 58/29 | 63/31 | | | | Bank 6 | 20/10 | 44/22 | 20/10 | 67/33 | 65/32 | | | | Bank 7 | 23/11 | 36/18 | 23/11 | 40/20 | 46/23 | | | | Bank 8 | 24/12 | 24/12 | 24/12 | 24/12 | 24/12 | | | | Bank 0 | 2 | 3 | 2 | 3 | 4 | | | | Bank 1 | 1 | 2 | 1 | 3 | 3 | | | | Bank 2 | 0 | 1 | 0 | 2 | 2 | | | DDR Groups Bonded per<br>Bank | Bank 3 | 1 | 3 | 1 | 3 | 4 | | | | Bank 6 | 1 | 3 | 1 | 4 | 4 | | | | Bank 7 | 1 | 2 | 1 | 3 | 3 | | | | Configuration Bank 8 | 0 | 0 | 0 | 0 | 0 | | | SERDES Quads | | 1 | 1 | 1 | 1 | 1 | | <sup>1.</sup> These pins must remain floating on the board. | Pin Information Summary | | | ECP3-70E | | | ECP3-70EA | | |-----------------------------------------|----------------------|-----------|-----------|---------------|-----------|------------------------------------------------------------------------------------------------------------|---------------| | Pin Type | | 484 fpBGA | 672 fpBGA | 1156<br>fpBGA | 484 fpBGA | 672 fpBGA | 1156<br>fpBGA | | | Bank 0 | 21 | 30 | 43 | 21 | 30 | 43 | | | Bank 1 | 18 | 24 | 39 | 18 | 24 | 39 | | E 1 1 1 D''' 1' 1 | Bank 2 | 10 | 15 | 16 | 8 | 12 | 13 | | Emulated Differential I/O per Bank | Bank 3 | 23 | 27 | 39 | 20 | 23 | 33 | | I/O por Barik | Bank 6 | 26 | 30 | 39 | 22 | 25 | 33 | | | Bank 7 | 14 | 20 | 22 | 11 | 16 | 18 | | | Bank 8 | 12 | 12 | 12 | 12 | 12 | 12 | | | Bank 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 2 | 4 | 6 | 6 | 6 | 9 | 9 | | High-Speed Differential<br>I/O per Bank | Bank 3 | 6 | 8 | 10 | 9 | 12 | 16 | | | Bank 6 | 7 | 9 | 10 | 11 | 14 | 16 | | | Bank 7 | 6 | 8 | 9 | 9 | 12 | 13 | | | Bank 8 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 0 | 42/21 | 60/30 | 86/43 | 42/21 | 60/30 | 86/43 | | | Bank 1 | 36/18 | 48/24 | 78/39 | 36/18 | 48/24 | 78/39 | | Total Single-Ended/ | Bank 2 | 28/14 | 42/21 | 44/22 | 28/14 | 42/21 | 44/22 | | Total Differential I/O | Bank 3 | 58/29 | 71/35 | 98/49 | 58/29 | 71/35 | 98/49 | | per Bank | Bank 6 | 67/33 | 79/38 | 98/49 | 67/33 | 78/39 | 98/49 | | | Bank 7 | 40/20 | 56/28 | 62/31 | 40/20 | 56/28 | 62/31 | | | Bank 8 | 24/12 | 24/12 | 24/12 | 24/12 | 24/12 | 24/12 | | | Bank 0 | 3 | 5 | 7 | 3 | 25<br>16<br>12<br>0<br>0<br>9<br>12<br>14<br>12<br>0<br>60/30<br>48/24<br>42/21<br>71/35<br>78/39<br>56/28 | 7 | | | Bank 1 | 3 | 4 | 7 | 3 | 4 | 7 | | | Bank 2 | 2 | 3 | 3 | 2 | 3 | 3 | | DDR Groups Bonded<br>per Bank | Bank 3 | 3 | 4 | 5 | 3 | 4 | 5 | | | Bank 6 | 4 | 4 | 5 | 4 | 4 | 5 | | | Bank 7 | 3 | 4 | 4 | 3 | 4 | 4 | | | Configuration Bank 8 | 0 | 0 | 0 | 0 | 0 | 0 | | SERDES Quads | 1 | 1 | 2 | 3 | 1 | 2 | 3 | | Pin Information Summary | | | ECP3-95E/EA | ECP3-150EA | | | |--------------------------------------------|--------|--------------|--------------|---------------|--------------|---------------| | Pin Type | | 484<br>fpBGA | 672<br>fpBGA | 1156<br>fpBGA | 672<br>fpBGA | 1156<br>fpBGA | | | Bank 0 | 42 | 60 | 86 | 60 | 94 | | | Bank 1 | 36 | 48 | 78 | 48 | 86 | | | Bank 2 | 24 | 34 | 36 | 34 | 58 | | General Purpose<br>Inputs/Outputs per bank | Bank 3 | 54 | 59 | 86 | 59 | 104 | | mpats/Outputs per bank | Bank 6 | 63 | 67 | 86 | 67 | 104 | | | Bank 7 | 36 | 48 | 54 | 48 | 76 | | | Bank 8 | 24 | 24 | 24 | 24 | 24 | | | Bank 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 1 | 0 | 0 | 0 | 0 | 0 | | | Bank 2 | 4 | 8 | 8 | 8 | 8 | | General Purpose Inputs per<br>Bank | Bank 3 | 4 | 12 | 12 | 12 | 12 | | Dailk | Bank 6 | 4 | 12 | 12 | 12 | 12 | | | Bank 7 | 4 | 8 | 8 | 8 | 8 | | | Bank 8 | 0 | 0 | 0 | 0 | 0 | | | Bank 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 1 | 0 | 0 | 0 | 0 | 0 | | | Bank 2 | 0 | 0 | 0 | 0 | 0 | | General Purpose Outputs per Bank | Bank 3 | 0 | 0 | 0 | 0 | 0 | | Dank | Bank 6 | 0 | 0 | 0 | 0 | 0 | | | Bank 7 | 0 | 0 | 0 | 0 | 0 | | | Bank 8 | 0 | 0 | 0 | 0 | 0 | | Total Single-Ended User I/O | | 295 | 380 | 490 | 380 | 586 | | VCC | | 16 | 32 | 32 | 32 | 32 | | VCCAUX | | 8 | 12 | 16 | 12 | 16 | | VTT | | 4 | 4 | 8 | 4 | 8 | | VCCA | | 4 | 8 | 16 | 8 | 16 | | VCCPLL | | 4 | 4 | 4 | 4 | 4 | | | Bank 0 | 2 | 4 | 4 | 4 | 4 | | | Bank 1 | 2 | 4 | 4 | 4 | 4 | | | Bank 2 | 2 | 4 | 4 | 4 | 4 | | VCCIO | Bank 3 | 2 | 4 | 4 | 4 | 4 | | | Bank 6 | 2 | 4 | 4 | 4 | 4 | | | Bank 7 | 2 | 4 | 4 | 4 | 4 | | | Bank 8 | 2 | 2 | 2 | 2 | 2 | | VCCJ | | 1 | 1 | 1 | 1 | 1 | | TAP | | 4 | 4 | 4 | 4 | 4 | | GND, GNDIO | | 98 | 139 | 233 | 139 | 233 | | NC | | 0 | 0 | 238 | 0 | 116 | | Reserved <sup>1</sup> | | 2 | 2 | 2 | 2 | 2 | | SERDES | | 26 | 52 | 78 | 52 | 104 | | Miscellaneous Pins | | 8 | 8 | 8 | 8 | 8 | | Total Bonded Pins | | 484 | 672 | 1156 | 672 | 1156 | | Pin Information Summary | | | ECP3-95E | | | ECP3-95EA | ECP3-150EA | | | |-------------------------|------------------------|--------------|--------------|---------------|--------------|--------------|---------------|--------------|---------------| | Pin Ty | ре | 484<br>fpBGA | 672<br>fpBGA | 1156<br>fpBGA | 484<br>fpBGA | 672<br>fpBGA | 1156<br>fpBGA | 672<br>fpBGA | 1156<br>fpBGA | | | Bank 0 | 21 | 30 | 43 | 21 | 30 | 43 | 30 | 47 | | | Bank 1 | 18 | 24 | 39 | 18 | 24 | 39 | 24 | 43 | | Emulated | Bank 2 | 10 | 15 | 16 | 8 | 12 | 13 | 12 | 18 | | Differential I/O | Bank 3 | 23 | 27 | 39 | 20 | 23 | 33 | 23 | 37 | | per Bank | Bank 6 | 26 | 30 | 39 | 22 | 25 | 33 | 25 | 37 | | | Bank 7 | 14 | 20 | 22 | 11 | 16 | 18 | 16 | 24 | | | Bank 8 | 12 | 12 | 12 | 12 | 12 | 12 | 12 | 12 | | | Bank 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Highspeed | Bank 2 | 4 | 6 | 6 | 6 | 9 | 9 | 9 | 15 | | Differential I/O | Bank 3 | 6 | 8 | 10 | 9 | 12 | 16 | 12 | 21 | | per Bank | Bank 6 | 7 | 9 | 10 | 11 | 14 | 16 | 14 | 21 | | | Bank 7 | 6 | 8 | 9 | 9 | 12 | 13 | 12 | 18 | | | Bank 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 0 | 42/21 | 60/30 | 86/43 | 42/21 | 60/30 | 86/43 | 60/30 | 94/47 | | | Bank 1 | 36/18 | 48/24 | 78/39 | 36/18 | 48/24 | 78/39 | 48/24 | 86/43 | | Total Single Ended/ | Bank 2 | 28/14 | 42/21 | 44/22 | 28/14 | 42/21 | 44/22 | 42/21 | 66/33 | | Total Differential | Bank 3 | 58/29 | 71/35 | 98/49 | 58/29 | 71/35 | 98/49 | 71/35 | 116/58 | | I/O per Bank | Bank 6 | 67/33 | 78/39 | 98/49 | 67/33 | 78/39 | 98/49 | 78/39 | 116/58 | | | Bank 7 | 40/20 | 56/28 | 62/31 | 40/20 | 56/28 | 62/31 | 56/28 | 84/42 | | | Bank 8 | 24/12 | 24/12 | 24/12 | 24/12 | 24/12 | 24/12 | 24/12 | 24/12 | | | Bank 0 | 3 | 5 | 7 | 3 | 5 | 7 | 5 | 7 | | | Bank 1 | 3 | 4 | 7 | 3 | 4 | 7 | 4 | 7 | | | Bank 2 | 2 | 3 | 3 | 2 | 3 | 3 | 3 | 4 | | DDR Groups<br>Bonded | Bank 3 | 3 | 4 | 5 | 3 | 4 | 5 | 4 | 7 | | per Bank | Bank 6 | 4 | 4 | 5 | 4 | 4 | 5 | 4 | 7 | | | Bank 7 | 3 | 4 | 4 | 3 | 4 | 4 | 4 | 6 | | | Configuration<br>Bank8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SERDES Quads | | 1 | 2 | 3 | 1 | 2 | 3 | 2 | 4 | <sup>1.</sup> These pins must remain floating on the board. ## **Logic Signal Connections** Package pinout information can be found under "Data Sheets" on the LatticeECP3 product pages on the Lattice website at <a href="www.latticesemi.com/products/fpga/ecp3">www.latticesemi.com/products/fpga/ecp3</a> and in the Lattice ispLEVER Design Planner software. To create pinout information from within Design Planner, select View -> Package View. Then select Select File -> Export and choose a type of output file. See Design Planner help for more information. ## **Thermal Management** Thermal management is recommended as part of any sound FPGA design methodology. To assess the thermal characteristics of a system, Lattice specifies a maximum allowable junction temperature in all device data sheets. Designers must complete a thermal analysis of their specific design to ensure that the device and package do not exceed the junction temperature limits. Refer to the Thermal Management document to find the device/package specific thermal values. #### For Further Information For further information regarding Thermal Management, refer to the following: - Thermal Management document - TN1181, Power Consumption and Management for LatticeECP3 Devices - Power Calculator tool included with the Lattice ispLEVER design tool, or as a standalone download from www.latticesemi.com/software # LatticeECP3 Family Data Sheet Ordering Information March 2010 Preliminary Data Sheet DS1021 ## **LatticeECP3 Part Number Description** ## **Ordering Information** LatticeECP3 devices have top-side markings, for commercial and industrial grades, as shown below: ## LatticeECP3 Devices, Lead-Free Packaging The following devices may have associated errata. Specific devices with associated errata will be notated with a footnote. #### Commercial | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------|---------|-------|-----------------|------|-------|----------| | LFE3-17EA-6FTN256C | 1.2V | -6 | Lead-Free ftBGA | 256 | COM | 17 | | LFE3-17EA-7FTN256C | 1.2V | -7 | Lead-Free ftBGA | 256 | COM | 17 | | LFE3-17EA-8FTN256C | 1.2V | -8 | Lead-Free ftBGA | 256 | COM | 17 | | LFE3-17EA-6FN484C | 1.2V | -6 | Lead-Free fpBGA | 484 | COM | 17 | | LFE3-17EA-7FN484C | 1.2V | -7 | Lead-Free fpBGA | 484 | COM | 17 | | LFE3-17EA-8FN484C | 1.2V | -8 | Lead-Free fpBGA | 484 | COM | 17 | | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------|---------|-------|-----------------|------|-------|----------| | LFE3-35EA-6FTN256C | 1.2V | -6 | Lead-Free ftBGA | 256 | COM | 33 | | LFE3-35EA-7FTN256C | 1.2V | -7 | Lead-Free ftBGA | 256 | COM | 33 | | LFE3-35EA-8FTN256C | 1.2V | -8 | Lead-Free ftBGA | 256 | COM | 33 | | LFE3-35EA-6FN484C | 1.2V | -6 | Lead-Free fpBGA | 484 | COM | 33 | | LFE3-35EA-7FN484C | 1.2V | -7 | Lead-Free fpBGA | 484 | COM | 33 | | LFE3-35EA-8FN484C | 1.2V | -8 | Lead-Free fpBGA | 484 | COM | 33 | | LFE3-35EA-6FN672C | 1.2V | -6 | Lead-Free fpBGA | 672 | COM | 33 | | LFE3-35EA-7FN672C | 1.2V | -7 | Lead-Free fpBGA | 672 | COM | 33 | | LFE3-35EA-8FN672C | 1.2V | -8 | Lead-Free fpBGA | 672 | COM | 33 | | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------|---------|-------|-----------------|------|-------|----------| | LFE3-70EA-6FN484C | 1.2V | -6 | Lead-Free fpBGA | 484 | COM | 67 | | LFE3-70EA-7FN484C | 1.2V | -7 | Lead-Free fpBGA | 484 | COM | 67 | | LFE3-70EA-8FN484C | 1.2V | -8 | Lead-Free fpBGA | 484 | COM | 67 | | LFE3-70EA-6FN672C | 1.2V | -6 | Lead-Free fpBGA | 672 | COM | 67 | | LFE3-70EA-7FN672C | 1.2V | -7 | Lead-Free fpBGA | 672 | COM | 67 | | LFE3-70EA-8FN672C | 1.2V | -8 | Lead-Free fpBGA | 672 | COM | 67 | | LFE3-70EA-6FN1156C | 1.2V | -6 | Lead-Free fpBGA | 1156 | COM | 67 | | LFE3-70EA-7FN1156C | 1.2V | -7 | Lead-Free fpBGA | 1156 | COM | 67 | | LFE3-70EA-8FN1156C | 1.2V | -8 | Lead-Free fpBGA | 1156 | COM | 67 | | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------------------|---------|-------|-----------------|------|-------|----------| | LFE3-70E-6FN484C <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 484 | COM | 67 | | LFE3-70E-7FN484C <sup>1</sup> | 1.2V | -7 | Lead-Free fpBGA | 484 | COM | 67 | | LFE3-70E-8FN484C <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 484 | COM | 67 | | LFE3-70E-6FN672C <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 672 | COM | 67 | | LFE3-70E-7FN672C <sup>1</sup> | 1.2V | -7 | Lead-Free fpBGA | 672 | COM | 67 | | LFE3-70E-8FN672C <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 672 | COM | 67 | | LFE3-70E-6FN1156C <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 1156 | COM | 67 | | LFE3-70E-7FN1156C <sup>1</sup> | 1.2V | -7 | Lead-Free fpBGA | 1156 | COM | 67 | | LFE3-70E-8FN1156C <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 1156 | COM | 67 | <sup>1.</sup> This device has associated errata. View <a href="https://www.latticesemi.com/documents/ds1021.zip">www.latticesemi.com/documents/ds1021.zip</a> for a description of the errata. | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------|---------|-------|-----------------|------|-------|----------| | LFE3-95EA-6FN484C | 1.2V | -6 | Lead-Free fpBGA | 484 | COM | 92 | | LFE3-95EA-7FN484C | 1.2V | -7 | Lead-Free fpBGA | 484 | COM | 92 | | LFE3-95EA-8FN484C | 1.2V | -8 | Lead-Free fpBGA | 484 | COM | 92 | | LFE3-95EA-6FN672C | 1.2V | -6 | Lead-Free fpBGA | 672 | COM | 92 | | LFE3-95EA-7FN672C | 1.2V | -7 | Lead-Free fpBGA | 672 | COM | 92 | | LFE3-95EA-8FN672C | 1.2V | -8 | Lead-Free fpBGA | 672 | COM | 92 | | LFE3-95EA-6FN1156C | 1.2V | -6 | Lead-Free fpBGA | 1156 | COM | 92 | | LFE3-95EA-7FN1156C | 1.2V | -7 | Lead-Free fpBGA | 1156 | COM | 92 | | LFE3-95EA-8FN1156C | 1.2V | -8 | Lead-Free fpBGA | 1156 | COM | 92 | | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------------------|---------|-------|-----------------|------|-------|----------| | LFE3-95E-6FN484C <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 484 | COM | 92 | | LFE3-95E-7FN484C <sup>1</sup> | 1.2V | -7 | Lead-Free fpBGA | 484 | COM | 92 | | LFE3-95E-8FN484C <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 484 | COM | 92 | | LFE3-95E-6FN672C <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 672 | COM | 92 | | LFE3-95E-7FN672C <sup>1</sup> | 1.2V | -7 | Lead-Free fpBGA | 672 | COM | 92 | | LFE3-95E-8FN672C <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 672 | COM | 92 | | LFE3-95E-6FN1156C <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 1156 | COM | 92 | | LFE3-95E-7FN1156C <sup>1</sup> | 1.2V | -7 | Lead-Free fpBGA | 1156 | COM | 92 | | LFE3-95E-8FN1156C <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 1156 | COM | 92 | $<sup>1.</sup> This \ device \ has \ associated \ errata. \ View \ \underline{www.latticesemi.com/documents/ds1021.zip} \ for \ a \ description \ of \ the \ errata.$ | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |---------------------|---------|-------|-----------------|------|-------|----------| | LFE3-150EA-6FN672C | 1.2V | -6 | Lead-Free fpBGA | 672 | COM | 149 | | LFE3-150EA-7FN672C | 1.2V | -7 | Lead-Free fpBGA | 672 | COM | 149 | | LFE3-150EA-8FN672C | 1.2V | -8 | Lead-Free fpBGA | 672 | COM | 149 | | LFE3-150EA-6FN1156C | 1.2V | -6 | Lead-Free fpBGA | 1156 | COM | 149 | | LFE3-150EA-7FN1156C | 1.2V | -7 | Lead-Free fpBGA | 1156 | COM | 149 | | LFE3-150EA-8FN1156C | 1.2V | -8 | Lead-Free fpBGA | 1156 | COM | 149 | | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |------------------------|---------|-------|-----------------|------|-------|----------| | LFE3-150EA-6FN672CTW* | 1.2V | -6 | Lead-Free fpBGA | 672 | COM | 149 | | LFE3-150EA-7FN672CTW* | 1.2V | -7 | Lead-Free fpBGA | 672 | COM | 149 | | LFE3-150EA-8FN672CTW* | 1.2V | -8 | Lead-Free fpBGA | 672 | COM | 149 | | LFE3-150EA-6FN1156CTW* | 1.2V | -6 | Lead-Free fpBGA | 1156 | COM | 149 | | LFE3-150EA-7FN1156CTW* | 1.2V | -7 | Lead-Free fpBGA | 1156 | COM | 149 | | LFE3-150EA-8FN1156CTW* | 1.2V | -8 | Lead-Free fpBGA | 1156 | COM | 149 | \*Note: Specifications for the LFE3-150EA-*sp*FN*pkg*CTW and LFE3-150EA-*sp*FN*pkg*ITW devices, (where *sp* is the speed and *pkg* is the package), are the same as the LFE3-150EA-*sp*FN*pkg*C and LFE3-150EA-*sp*FN*pkg*I devices respectively, except as specified below. - The CTC (Clock Tolerance Circuit) inside the SERDES hard PCS in the TW device is not functional but it can be bypassed and implemented in soft IP. - The SERDES XRES pin on the TW device passes CDM testing at 250V. #### Industrial The following devices may have associated errata. Specific devices with associated errata will be notated with a footnote. | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------|---------|-------|-----------------|------|-------|----------| | LFE3-17EA-6FTN256I | 1.2V | -6 | Lead-Free ftBGA | 256 | IND | 17 | | LFE3-17EA-7FTN256I | 1.2V | -7 | Lead-Free ftBGA | 256 | IND | 17 | | LFE3-17EA-8FTN256I | 1.2V | -8 | Lead-Free ftBGA | 256 | IND | 17 | | LFE3-17EA-6FN484I | 1.2V | -6 | Lead-Free fpBGA | 484 | IND | 17 | | LFE3-17EA-7FN484I | 1.2V | -7 | Lead-Free fpBGA | 484 | IND | 17 | | LFE3-17EA-8FN484I | 1.2V | -8 | Lead-Free fpBGA | 484 | IND | 17 | | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------|---------|-------|-----------------|------|-------|----------| | LFE3-35EA-6FTN256I | 1.2V | -6 | Lead-Free ftBGA | 256 | IND | 33 | | LFE3-35EA-7FTN256I | 1.2V | -7 | Lead-Free ftBGA | 256 | IND | 33 | | LFE3-35EA-8FTN256I | 1.2V | -8 | Lead-Free ftBGA | 256 | IND | 33 | | LFE3-35EA-6FN484I | 1.2V | -6 | Lead-Free fpBGA | 484 | IND | 33 | | LFE3-35EA-7FN484I | 1.2V | -7 | Lead-Free fpBGA | 484 | IND | 33 | | LFE3-35EA-8FN484I | 1.2V | -8 | Lead-Free fpBGA | 484 | IND | 33 | | LFE3-35EA-6FN672I | 1.2V | -6 | Lead-Free fpBGA | 672 | IND | 33 | | LFE3-35EA-7FN672I | 1.2V | -7 | Lead-Free fpBGA | 672 | IND | 33 | | LFE3-35EA-8FN672I | 1.2V | -7 | Lead-Free fpBGA | 672 | IND | 33 | | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------|---------|-------|-----------------|------|-------|----------| | LFE3-70EA-6FN484I | 1.2V | -6 | Lead-Free fpBGA | 484 | IND | 67 | | LFE3-70EA-7FN484I | 1.2V | -7 | Lead-Free fpBGA | 484 | IND | 67 | | LFE3-70EA-8FN484I | 1.2V | -8 | Lead-Free fpBGA | 484 | IND | 67 | | LFE3-70EA-6FN672I | 1.2V | -6 | Lead-Free fpBGA | 672 | IND | 67 | | LFE3-70EA-7FN672I | 1.2V | -7 | Lead-Free fpBGA | 672 | IND | 67 | | LFE3-70EA-8FN672I | 1.2V | -8 | Lead-Free fpBGA | 672 | IND | 67 | | LFE3-70EA-6FN1156I | 1.2V | -6 | Lead-Free fpBGA | 1156 | IND | 67 | | LFE3-70EA-7FN1156I | 1.2V | -7 | Lead-Free fpBGA | 1156 | IND | 67 | | LFE3-70EA-8FN1156I | 1.2V | -8 | Lead-Free fpBGA | 1156 | IND | 67 | | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------------------|---------|-------|-----------------|------|-------|----------| | LFE3-70E-6FN484I <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 484 | IND | 67 | | LFE3-70E-7FN484I <sup>1</sup> | 1.2V | -7 | Lead-Free fpBGA | 484 | IND | 67 | | LFE3-70E-8FN484I <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 484 | IND | 67 | | LFE3-70E-6FN672I <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 672 | IND | 67 | | LFE3-70E-7FN672I <sup>1</sup> | 1.2V | -7 | Lead-Free fpBGA | 672 | IND | 67 | | LFE3-70E-8FN672I <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 672 | IND | 67 | | LFE3-70E-6FN1156I <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 1156 | IND | 67 | | LFE3-70E-7FN1156I <sup>1</sup> | 1.2V | -7 | Lead-Free fpBGA | 1156 | IND | 67 | | LFE3-70E-8FN1156I <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 1156 | IND | 67 | <sup>1.</sup> This device has associated errata. View <a href="https://www.latticesemi.com/documents/ds1021.zip">www.latticesemi.com/documents/ds1021.zip</a> for a description of the errata. | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------|---------|-------|-----------------|------|-------|----------| | LFE3-95EA-6FN484I | 1.2V | -6 | Lead-Free fpBGA | 484 | IND | 92 | | LFE3-95EA-7FN484I | 1.2V | -7 | Lead-Free fpBGA | 484 | IND | 92 | | LFE3-95EA-8FN484I | 1.2V | -8 | Lead-Free fpBGA | 484 | IND | 92 | | LFE3-95EA-6FN672I | 1.2V | -6 | Lead-Free fpBGA | 672 | IND | 92 | | LFE3-95EA-7FN672I | 1.2V | -7 | Lead-Free fpBGA | 672 | IND | 92 | | LFE3-95EA-8FN672I | 1.2V | -8 | Lead-Free fpBGA | 672 | IND | 92 | | LFE3-95EA-6FN1156I | 1.2V | -6 | Lead-Free fpBGA | 1156 | IND | 92 | | LFE3-95EA-7FN1156I | 1.2V | -7 | Lead-Free fpBGA | 1156 | IND | 92 | | LFE3-95EA-8FN1156I | 1.2V | -8 | Lead-Free fpBGA | 1156 | IND | 92 | | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |--------------------------------|---------|-------|-----------------|------|-------|----------| | LFE3-95E-6FN484I <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 484 | IND | 92 | | LFE3-95E-7FN484I <sup>1</sup> | 1.2V | -7 | Lead-Free fpBGA | 484 | IND | 92 | | LFE3-95E-8FN484I <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 484 | IND | 92 | | LFE3-95E-6FN672I <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 672 | IND | 92 | | LFE3-95E-7FN672I <sup>1</sup> | 1.2V | -7 | Lead-Free fpBGA | 672 | IND | 92 | | LFE3-95E-8FN672I <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 672 | IND | 92 | | LFE3-95E-6FN1156I <sup>1</sup> | 1.2V | -6 | Lead-Free fpBGA | 1156 | IND | 92 | | LFE3-95E-7FN1156I <sup>1</sup> | 1.2V | -7 | Lead-Free fpBGA | 1156 | IND | 92 | | LFE3-95E-8FN1156I <sup>1</sup> | 1.2V | -8 | Lead-Free fpBGA | 1156 | IND | 92 | <sup>1.</sup> This device has associated errata. View <a href="https://www.latticesemi.com/documents/ds1021.zip">www.latticesemi.com/documents/ds1021.zip</a> for a description of the errata. | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |---------------------|---------|-------|-----------------|------|-------|----------| | LFE3-150EA-6FN672I | 1.2V | -6 | Lead-Free fpBGA | 672 | IND | 149 | | LFE3-150EA-7FN672I | 1.2V | -7 | Lead-Free fpBGA | 672 | IND | 149 | | LFE3-150EA-8FN672I | 1.2V | -8 | Lead-Free fpBGA | 672 | IND | 149 | | LFE3-150EA-6FN1156I | 1.2V | -6 | Lead-Free fpBGA | 1156 | IND | 149 | | LFE3-150EA-7FN1156I | 1.2V | -7 | Lead-Free fpBGA | 1156 | IND | 149 | | LFE3-150EA-8FN1156I | 1.2V | -8 | Lead-Free fpBGA | 1156 | IND | 149 | | Part Number | Voltage | Grade | Package | Pins | Temp. | LUTs (K) | |------------------------|---------|-------|-----------------|------|-------|----------| | LFE3-150EA-6FN672ITW* | 1.2V | -6 | Lead-Free fpBGA | 672 | IND | 149 | | LFE3-150EA-7FN672ITW* | 1.2V | -7 | Lead-Free fpBGA | 672 | IND | 149 | | LFE3-150EA-8FN672ITW* | 1.2V | -8 | Lead-Free fpBGA | 672 | IND | 149 | | LFE3-150EA-6FN1156ITW* | 1.2V | -6 | Lead-Free fpBGA | 1156 | IND | 149 | | LFE3-150EA-7FN1156ITW* | 1.2V | -7 | Lead-Free fpBGA | 1156 | IND | 149 | | LFE3-150EA-8FN1156ITW* | 1.2V | -8 | Lead-Free fpBGA | 1156 | IND | 149 | \*Note: Specifications for the LFE3-150EA-*sp*FN*pkg*CTW and LFE3-150EA-*sp*FN*pkg*ITW devices, (where *sp* is the speed and *pkg* is the package), are the same as the LFE3-150EA-*sp*FN*pkg*C and LFE3-150EA-*sp*FN*pkg*I devices respectively, except as specified below. - The CTC (Clock Tolerance Circuit) inside the SERDES hard PCS in the TW device is not functional but it can be bypassed and implemented in soft IP. - The SERDES XRES pin on the TW device passes CDM testing at 250V. # LatticeECP3 Family Data Sheet Supplemental Information February 2009 **Preliminary Data Sheet DS1021** #### For Further Information A variety of technical notes for the LatticeECP3 family are available on the Lattice website at www.latticesemi.com. - TN1169, LatticeECP3 sysCONFIG Usage Guide - TN1176, LatticeECP3 SERDES/PCS Usage Guide - TN1177, LatticeECP3 sysIO Usage Guide - TN1178, LatticeECP3 sysCLOCK PLL/DLL Design and Usage Guide - TN1179, LatticeECP3 Memory Usage Guide - TN1180, LatticeECP3 High-Speed I/O Interface - TN1181, Power Consumption and Management for LatticeECP3 Devices - TN1182, LatticeECP3 sysDSP Usage Guide - TN1184, LatticeECP3 Soft Error Detection (SED) Usage Guide - TN1189, LatticeECP3 Hardware Checklist For further information on interface standards refer to the following websites: - JEDEC Standards (LVTTL, LVCMOS, SSTL, HSTL): www.jedec.org - PCI: <u>www.pcisig.com</u> # LatticeECP3 Family Data Sheet Revision History March 2010 Preliminary Data Sheet DS1021 | Date | Version | Section | Change Summary | | |---------------|---------|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | February 2009 | 01.0 | _ | Initial release. | | | May 2009 | 01.1 | All | Removed references to Parallel burst mode Flash. | | | | | Introduction | Features - Changed 250 Mbps to 230 Mbps in Embedded SERDES bulleted section and added a footnote to indicate 230 Mbps applies to 8b10b and 10b12b applications. | | | | | | Updated data for ECP3-17 in LatticeECP3 Family Selection Guide table. | | | | | | Changed embedded memory from 552 to 700 Kbits in LatticeECP3 Family Selection Guide table. | | | | | Architecture | Updated description for CLKFB in General Purpose PLL Diagram. | | | | | | Corrected Primary Clock Sources text section. | | | | | | Corrected Secondary Clock/Control Sources text section. | | | | | | Corrected Secondary Clock Regions table. | | | | | | Corrected note below Detailed sysDSP Slice Diagram. | | | | | | Corrected Clock, Clock Enable, and Reset Resources text section. | | | | | | Corrected ECP3-17 EBR number in Embedded SRAM in the LatticeECP3 Family table. | | | | | | Added On-Chip Termination Options for Input Modes table. | | | | | | Updated Available SERDES Quads per LatticeECP3 Devices table. | | | | | Updated Simplified Channel Block Diagram for SERDES/PCS Block diagram. | | | | | | | Updated Device Configuration text section. | | | | | Corrected software default value of MCLK to be 2.5 MHz. | | | | | | DC and Switching Characteristics | Updated VCCOB Min/Max data in Recommended Operating Conditions table. | | | | | | Corrected footnote 2 in sysIO Recommended Operating Conditions table. | | | | | | Added added footnote 7 for t <sub>SKEW_PRIB</sub> to External Switching Characteristics table. | | | | | | Added 2-to-1 Gearing text section and table. | | | | | | Updated External Reference Clock Specification (refclkp/refclkn) table. | | | | | | LatticeECP3 sysCONFIG Port Timing Specifications - updated t <sub>DINIT</sub> information. | | | | | | Added sysCONFIG Port Timing waveform. | | | | | | Serial Input Data Specifications table, delete Typ data for $V_{\text{RX-DIFF-S}}$ . | | | | | | Added footnote 4 to sysCLOCK PLL Timing table for t <sub>PFD</sub> . | | | | | | Added SERDES/PCS Block Latency Breakdown table. | | | | | | External Reference Clock Specifications table, added footnote 4, add symbol name vREF-IN-DIFF. | | | | | | Added SERDES External Reference Clock Waveforms. | | | | | | Updated Serial Output Timing and Levels table. | | | | | | Pin-to-pin performance table, changed "typically 3% slower" to "typically slower". | | © 2010 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Date | Version | Section | Change Summary | |---------------------|-----------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | May 2009<br>(cont.) | 01.1<br>(cont.) | DC and Switching<br>Characteristics<br>(cont.) | Updated timing information | | | | | Updated SERDES minimum frequency. | | | | | Added data to the following tables: External Switching Characteristics, Internal Switching Characteristics, Family Timing Adders, Maximum I/O Buffer Speed, DLL Timing, High Speed Data Transmitter, Channel Output Jitter, Typical Building Block Function Performance, Register-to-Register Performance, and Power Supply Requirements. | | | | | Updated Serial Input Data Specifications table. | | | | | Updated Transmit table, Serial Rapid I/O Type 2 Electrical and Timing Characteristics section. | | | | Pinout Information | Updated Signal Description tables. | | | | | Updated Pin Information Summary tables and added footnote 1. | | July 2009 | 01.2 | Multiple | Changed references of "multi-boot" to "dual-boot" throughout the data sheet. | | | | Architecture | Updated On-Chip Programmable Termination bullets. | | | | | Updated On-Chip Termination Options for Input Modes table. | | | | | Updated On-Chip Termination figure. | | | | DC and Switching<br>Characterisitcs | Changed min/max data for FREF_PPM and added footnote 4 in SERDES External Reference Clock Specification table. | | | | | Updated SERDES minimum frequency. | | | | Pinout Information | Corrected MCLK to be I/O and CCLK to be I in Signal Descriptions table | | August 2009 | 01.3 | DC and Switching<br>Characterisitcs | Corrected truncated numbers for $V_{\text{CCIB}}$ and $V_{\text{CCOB}}$ in Recommended Operating Conditions table. | | September 2009 | 01.4 | Architecture | Corrected link in sysMEM Memory Block section. | | | | | Updated information for On-Chip Programmable Termination and modified corresponding figure. | | | | | Added footnote 2 to On-Chip Programmable Termination Options for Input Modes table. | | | | | Corrected Per Quadrant Primary Clock Selection figure. | | | | DC and Switching<br>Characterisitcs | Modified -8 Timing data for 1024x18 True-Dual Port RAM (Read-Before-Write, EBR Output Registers) | | | | | Added ESD Performance table. | | | | | LatticeECP3 External Switching Characteristics table - updated data for tollogode, tw_pri, tw_edge and tskew_edge_dgs. | | | | | LatticeECP3 Internal Switching Characteristics table - updated data for $t_{COO\_PIO}$ and added footnote #4. | | | | | sysCLOCK PLL Timing table - updated data for f <sub>OUT</sub> . | | | | | External Reference Clock Specification (refclkp/refclkn) table - updated data for $V_{\text{REF-IN-SE}}$ and $V_{\text{REF-IN-DIFF}}$ | | | | | LatticeECP3 sysCONFIG Port Timing Specifications table - updated data for t <sub>MWC</sub> . | | | | | Added TRLVDS DC Specification table and diagram. | | | | | Updated Mini LVDS table. | | November 2009 | 01.5 | Introduction | Updated Embedded SERDES features. | | | | | Added SONET/SDH to Embedded SERDES protocols. | | | | Architecture | Updated Figure 2-4, General Purpose PLL Diagram. | | | | | Updated SONET/SDH to SERDES and PCS protocols. | | Date | Version | Section | Change Summary | |--------------------------|-------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------| | November 2009<br>(cont.) | 09 01.5 Architecture (cont.) | | Updated Table 2-13, SERDES Standard Support to include SONET/SDH and updated footnote 2. | | | DC and Switching<br>Characterisitcs | Added footnote to ESD Performance table. | | | | | | Updated SERDES Power Supply Requirements table and footnotes. | | | | | Updated Maximum I/O Buffer Speed table. | | | | | Updated Pin-to-Pin Peformance table. | | | | | Updated sysCLOCK PLL Timing table. | | | | | Updated DLL timing table. | | | | | Updated High-Speed Data Transmitter tables. | | | | | Updated High-Speed Data Receiver table. | | | | | Updated footnote for Receiver Total Jitter Tolerance Specification table. | | | | | Updated Periodic Receiver Jitter Tolerance Specification table. | | | | | Updated SERDES External Reference Clock Specification table. | | | | | Updated PCI Express Electrical and Timing AC and DC Characteristics. | | | | | Deleted Reference Clock table for PCI Express Electrical and Timing AC and DC Characteristics. | | | | | Updated SMPTE AC/DC Characteristics Transmit table. | | | | | Updated Mini LVDS table. | | | | | Updated RSDS table. | | | | | Added Supply Current (Standby) table for EA devices. | | | | | Updated Internal Switching Characteristics table. | | | | | Updated Register-to-Register Performance table. | | | | | Added HDMI Electrical and Timing Characteristics data. | | | | | Updated Family Timing Adders table. | | | | | Updated sysCONFIG Port Timing Specifications table. | | | | | Updated Recommended Operating Conditions table. | | | | | Updated Hot Socket Specifications table. | | | | | Updated Single-Ended DC table. | | | | | Updated TRLVDS table and figure. | | | | | Updated Serial Data Input Specifications table. | | | | | Updated HDMI Transmit and Receive table. | | | | Ordering Information | Added LFE3-150EA "TW" devices and footnotes to the Commercial and Industrial tables. | | March 2010 | 01.6 | Architecture | Added Read-Before-Write information. | | | | DC and Switching<br>Characteristics<br>Pinout Information | Added footnote #6 to Maximum I/O Buffer Speed table. | | | | | Corrected minimum operating conditions for input and output differential voltages in the Point-to-Point LVDS table. | | | | | Added pin information for the LatticeECP3-70EA and LatticeECP3-95EA devices. | | | | Ordering Information | Added ordering part numbers for the LatticeECP3-70EA and LatticeECP3-95EA devices. | | | | | Removed dual mark information. | Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! #### Наши преимущества: - Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов: - Поставка более 17-ти миллионов наименований электронных компонентов; - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001: - Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну; - Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела: - Подбор оптимального решения, техническое обоснование при выборе компонента; - Подбор аналогов; - Консультации по применению компонента; - Поставка образцов и прототипов; - Техническая поддержка проекта; - Защита от снятия компонента с производства. #### Как с нами связаться **Телефон:** 8 (812) 309 58 32 (многоканальный) Факс: 8 (812) 320-02-42 Электронная почта: org@eplast1.ru Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.