

# **CY22150**

# One-PLL General-Purpose Flash-Programmable and I<sup>2</sup>C Programmable Clock Generator

# <span id="page-0-1"></span>**Features**

- Integrated phase-locked loop (PLL)
- Commercial and industrial operation
- Flash programmable
- Field programmable
- **Two-wire I<sup>2</sup>C interface**
- Low skew, low jitter, high accuracy outputs
- 3.3 V operation with 2.5 V output option
- 16-pin TSSOP

### **Benefits**

- Internal PLL to generate six outputs up to 200 MHz. Able to generate custom frequencies from an external crystal or a driven source.
- Performance quaranteed for applications that require an extended temperature range.
- Nonvolatile reprogrammable technology allows easy customization, quick turnaround on design changes and product performance enhancements, and better inventory

control. Parts can be reprogrammed up to 100 times, reducing inventory of custom parts and providing an easy method for upgrading existing designs.

- The CY22150 can be programmed at the package level. In-house programming of samples and prototype quantities is available using the CY3672 Development Kit. Production quantities are available through Cypress's value added distribution partners or by using third party programmers from BP Microsystems™, HiLo Systems™, and others.
- The CY22150 provides an industry standard interface for volatile, system level customization of unique frequencies and options. Serial programming and reprogramming allows quick design changes and product enhancements, eliminates inventory of old design parts, and simplifies manufacturing.
- High performance suited for commercial, industrial, networking, telecom, and other general purpose applications.
- Application compatibility in standard and low power systems.
- Industry standard packaging saves on board space.

### <span id="page-0-2"></span>**Functional Description**

For a complete list of related documentation, click [here](http://www.cypress.com/?rID=13743).



# <span id="page-0-0"></span>**Logic Block Diagram**

<span id="page-0-3"></span>**Selection Guide**





# **Contents**







# <span id="page-2-0"></span>**Pin Configuration**

### **Figure 1. 16-pin TSSOP pinout**



# <span id="page-2-1"></span>**Pin Definitions**

<span id="page-2-2"></span>



### <span id="page-3-0"></span>**Functional Overview**

#### <span id="page-3-1"></span>**Frequency Calculation and Register Definitions**

The CY22150 is an extremely flexible clock generator with four basic variables that are used to determine the final output frequency. They are the input reference frequency (REF), the internally calculated P and Q dividers, and the post divider, which can be a fixed or calculated value. There are three formulas to determine the final output frequency of a CY22150 based design:

- $\blacksquare$  CLK = ((REF \* P)/Q)/Post Divider
- CLK = REF/Post Divider
- $\blacksquare$  CLK = REF.

The basic PLL block diagram is shown in [Figure 2](#page-3-2). Each of the six clock outputs on the CY22150 has a total of seven output options available to it. There are six post divider options available: /2 (two of these), /3, /4, /DIV1N and /DIV2N. DIV1N and DIV2N are independently calculated and are applied to individual output groups. The post divider options can be applied to the calculated VCO frequency ((REF\*P)/Q) or to the REF directly.

In addition to the six post divider output options, the seventh option bypasses the PLL and passes the REF directly to the crosspoint switch matrix.

<span id="page-3-2"></span>

#### **Figure 2. Basic Block Diagram of CY22150 PLL**



#### <span id="page-4-0"></span>**Default Startup Condition for the CY22150**

The default (programmed) condition of the device is generally set by the distributor who programs the device using a customer specific JEDEC file produced by CyClocksRT™. Parts shipped from the factory are blank and unprogrammed. In this condition, all bits are set as default settings, all outputs are three-stated, and the crystal oscillator circuit is active.

While you can develop your own subroutine to program any or all of the individual registers described in the following pages, it may be easier to use CyClocksRT to produce the required register setting file.

The serial interface address of the CY22150 is 69H. If there is a conflict with any other devices in your system, then this can also be changed using CyClocksRT.

#### <span id="page-4-1"></span>**Frequency Calculations and Register Definitions using the I2C Interface**

The CY22150 provides an industry standard serial interface for volatile, in-system programming of unique frequencies and options. Serial programming and re-programming allows for quick design changes and product enhancements, eliminates inventory of old design parts, and simplifies manufacturing.

The  $I^2C$  Interface provides volatile programming. This means when the target system is powered down, the CY22150 reverts to its pre- $1^2C$  state, as defined above (programmed or unprogrammed). When the system is powered back up again, the  $I^2\tilde{C}$  registers must be reconfigured again.

All programmable registers in the CY22150 are addressed with eight bits and contain eight bits of data. The CY22150 is a slave device with an address of 1101001 (69H).

[Table 1](#page-4-2) lists the  $I^2C$  registers and their definitions. Specific register definitions and their allowable values are listed below.



#### <span id="page-4-2"></span>**Table 1. Summary Table – CY22150 Programmable Registers**

#### <span id="page-4-3"></span>*Reference Frequency*

The REF can be a crystal or a driven frequency. For crystals, the frequency range must be between 8 MHz and 30 MHz. For a driven frequency, the frequency range must be between 1 MHz and 133 MHz.

Using a Crystal as the Reference Input:

The input crystal oscillator of the CY22150 is an important feature because of the flexibility it allows the user in selecting a crystal as a REF source. The input oscillator has programmable gain, allowing maximum compatibility with a reference crystal, regardless of manufacturer, process, performance, and quality.

Programmable Crystal Input Oscillator Gain Settings:

The Input crystal oscillator gain (XDRV) is controlled by two bits in register 12H and are set according to [Table 2 on page 6](#page-5-0). The parameters controlling the gain are the crystal frequency, the internal crystal parasitic resistance (ESR, available from the manufacturer), and the CapLoad setting during crystal startup.

Bits 3 and 4 of register 12H control the input crystal oscillator gain setting. Bit 4 is the MSB of the setting, and bit 3 is the LSB. The setting is programmed according to [Table 2 on page 6.](#page-5-0) All other bits in the register are reserved and should be programmed as shown in [Table 3 on page 6](#page-5-1).

Using an External Clock as the Reference Input:

The CY22150 also accepts an external clock as reference, with speeds up to 133 MHz. With an external clock, the XDRV (register 12H) bits must be set according to [Table 4 on page 6](#page-5-2).





#### <span id="page-5-0"></span>**Table 2. Programmable Crystal Input Oscillator Gain Settings**

#### <span id="page-5-1"></span>**Table 3. Crystal Oscillator Gain Bit Locations and Values**



#### <span id="page-5-2"></span>**Table 4. Programmable External Reference Input Oscillator Drive Settings**



Input Load Capacitors:

Input load capacitors allow the user to set the load capacitance of the CY22150 to match the input load capacitance from a crystal. The value of the input load capacitors is determined by 8 bits in a programmable register [13H]. Total load capacitance is determined by the formula:

CapLoad =  $(C_L - C_{BRD} - C_{CHIP})/0.09375$  pF

where:

- $C_1$  = specified load capacitance of your crystal.
- $\blacksquare$  C<sub>BRD</sub> = the total board capacitance, due to external capacitors and board trace capacitance. In CyClocksRT, this value defaults to 2 pF.
- $C_{CHIP} = 6$  pF.
- 0.09375 pF = the step resolution available due to the 8-bit register.

In CyclocksRT, only the crystal capacitance  $(C_L)$  is specified.  $C_{CHIP}$  is set to 6 pF and  $C_{BRD}$  defaults to 2 pF. If your board capacitance is higher or lower than 2 pF, the formula given earlier is used to calculate a new CapLoad value and programmed into register 13H.

In CyClocksRT, enter the crystal capacitance  $(C_L)$ . The value of CapLoad is determined automatically and programmed into the CY22150. Through the SDA and SCL pins, the value can be adjusted up or down if your board capacitance is greater or less than 2 pF. For an external clock source, CapLoad defaults to 0. See [Table 5](#page-5-3) for CapLoad bit locations and values.

The input load capacitors are placed on the CY22150 die to reduce external component cost. These capacitors are true parallel-plate capacitors, designed to reduce the frequency shift that occurs when nonlinear load capacitance is affected by load, bias, supply, and temperature changes.

#### <span id="page-5-3"></span>**Table 5. Input Load Capacitor Register Bit Settings**





#### *PLL Frequency, Q Counter [42H(6..0)]*

The first counter is known as the Q counter. The Q counter divides REF by its calculated value. Q is a 7 bit divider with a maximum value of 127 and minimum value of 0. The primary value of Q is determined by 7 bits in register 42H (6..0), but 2 is added to this register value to achieve the total Q, or  $\mathsf{Q}_\mathsf{total}$ .  $\mathsf{Q}_\mathsf{total}$ is defined by the formula:

#### $Q_{\text{total}} = Q + 2$

The minimum value of  $Q_{total}$  is 2. The maximum value of  $Q_{total}$  is 129. Register 42H is defined in the table.

Stable operation of the CY22150 cannot be guaranteed if REF/Q<sub>total</sub> falls below 250 kHz. Q<sub>total</sub> bit locations and values are defined in [Table 6](#page-6-0).



#### <span id="page-6-0"></span>**Table 6. P Counter and Q Counter Register Definition**

#### *PLL Frequency, P Counter [40H(1..0)], [41H(7..0)], [42H(7)*

The next counter definition is the P (product) counter. The P counter is multiplied with the  $(REF/Q_{total})$  value to achieve the VCO frequency. The product counter, defined as P<sub>total</sub>, is made up of two internal variables, PB and PO. The formula for calculating P<sub>total</sub> is:

 $P_{total} = (2(PB + 4) + PO)$ 

PB is a 10-bit variable, defined by registers 40H(1:0) and 41H(7:0). The 2 LSBs of register 40H are the two MSBs of variable PB. Bits 4..2 of register 40H are used to determine the charge pump settings. The 3 MSBs of register 40H are preset and reserved and cannot be changed. PO is a single bit variable, defined in register 42H(7). This allows for odd numbers in  $P_{total}$ .

The remaining seven bits of 42H are used to define the Q counter, as shown in [Table 6](#page-6-0).

The minimum value of  $P_{total}$  is 8. The maximum value of  $P_{total}$  is 2055. To achieve the minimum value of  $P_{total}$ , PB and PO should both be programmed to 0. To achieve the maximum value of P<sub>total</sub>, PB should be programmed to 1023, and PO should be programmed to 1.

Stable operation of the CY22150 cannot be guaranteed if the value of  $(P_{total}*(REF/Q_{total}))$  is above 400 MHz or below 100 MHz.

#### *PLL Post Divider Options [0CH(7..0)], [47H(7..0)]*

The output of the VCO is routed through two independent muxes, then to two divider banks to determine the final clock output frequency. The mux determines if the clock signal feeding into the divider banks is the calculated VCO frequency or REF. There are two select muxes (DIV1SRC and DIV2SRC) and two divider banks (Divider Bank 1 and Divider Bank 2) used to determine this clock signal. The clock signal passing through DIV1SRC and DIV2SRC is referred to as DIV1CLK and DIV2CLK, respectively.

The divider banks have four unique divider options available: /2, /3, /4, and /DIVxN. DIVxN is a variable that can be independently programmed (DIV1N and DIV2N) for each of the two divider banks. The minimum value of DIVxN is 4. The maximum value of DIVxN is 127. A value of DIVxN below 4 is not guaranteed to work properly.

DIV1SRC is a single bit variable, controlled by register 0CH. The remaining seven bits of register 0CH determine the value of post divider DIV1N.

DIV2SRC is a single bit variable, controlled by register 47H. The remaining seven bits of register 47H determine the value of post divider DIV2N.

Register 0CH and 47H are defined in [Table 7.](#page-6-1)

<span id="page-6-1"></span>





#### *Charge Pump Settings [40H(2..0)]*

The correct pump setting is important for PLL stability. Charge pump settings are controlled by bits (4..2) of register 40H, and are dependent on internal variable PB (see "*PLL Frequency, P* *Counter[40H(1..0)], [41H(7..0)], [42H(7)]*"). [Table 8](#page-7-0) summarizes the proper charge pump settings, based on Ptotal.

See [Table 9](#page-7-1) for register 40H bit locations and values.

#### <span id="page-7-0"></span>**Table 8. Charge Pump Settings**



#### <span id="page-7-1"></span>**Table 9. Register 40H Change Pump Bit Settings**



Although using the above table guarantees stability, it is recommended to use the Print Preview function in CyClocksRT to determine the correct charge pump settings for optimal jitter performance.

PLL stability cannot be guaranteed for values below 16 and above 1023. If values above 1023 are needed, use CyClocksRT to determine the best charge pump setting.

#### *Clock Output Settings: CLKSRC – Clock Output Crosspoint Switch Matrix [44H(7..0)], [45H(7..0)], [46H(7..6)]*

Every clock output can be defined to come from one of seven unique frequency sources. The CLKSRC(2..0) crosspoint switch matrix defines which source is attached to each individual clock output. CLKSRC(2..0) is set in Registers 44H, 45H, and 46H. The remainder of register 46H(5:0) must be written with the values stated in the register table when writing register values 46H(7:6).

When DIV1N is divisible by four, then CLKSRC(0,1,0) is guaranteed to be rising edge phase-aligned with  $CLKSRC(0,0,1)$ . When  $DIV1N$  is six, then  $CLKSKC(0,1,1)$  is guaranteed to be rising edge phase-aligned with CLKSRC(0,0,1).

When DIV2N is divisible by four, then CLKSRC(1,0,1) is guaranteed to be rising edge phase-aligned with CLKSRC(1,0,0). When DIV2N is divisible by eight, then  $CLKSRC(1,1,0)$  is guaranteed to be rising edge phase-aligned with CLKSRC(1,0,0).

#### **Table 10. Clock Output Setting**





#### *CLKOE – Clock Output Enable Control [09H(5..0)]*

Each clock output has its own output enable, controlled by register 09H(5..0). To enable an output, set the corresponding CLKOE bit to 1. CLKOE settings are in [Table 11](#page-8-1).

The output swing of LCLK1 through LCLK4 is set by V<sub>DDL</sub>. The output swing of CLK5 and CLK6 is set by  $V_{DD}$ .

#### <span id="page-8-1"></span>**Table 11. CLKOE Bit Setting**





#### **Table 12. Clock Output Register Setting**



### <span id="page-8-0"></span>**I 2C Interface Timing**

The CY22150 uses a two-wire  $1^2$ C-interface that operates up to 400 kbits/second in Read or Write mode. The basic Write serial format is as follows.

Start Bit; seven-bit Device Address (DA); R/W Bit; Slave Clock Acknowledge (ACK); eight-bit Memory Address (MA); ACK; eight-bit data; ACK; eight-bit data in MA + 1 if desired; ACK; eight-bit data in MA+2; ACK; and so on until STOP bit.The basic serial format is illustrated in [Figure 3](#page-8-2).

<span id="page-8-2"></span>



#### *Data Valid*

<span id="page-9-0"></span>Data is valid when the Clock is HIGH, and may only be transitioned when the clock is LOW, as illustrated in [Figure 4](#page-9-0).

#### **Figure 4. Data Valid and Data Transition Periods**



#### <span id="page-9-3"></span>*Data Frame*

Every new data frame is indicated by a start and stop sequence, as illustrated in [Figure 5 on page 10.](#page-9-1)

<span id="page-9-1"></span>**Start Sequence** – Start frame is indicated by SDA going LOW when SCL is HIGH. Every time a Start signal is given, the next eight-bit data must be the device address (seven bits) and a R/W bit, followed by register address (eight bits) and register data (eight bits).

**Stop Sequence** – Stop frame is indicated by SDA going HIGH when SCL is HIGH. A Stop frame frees the bus for writing to another part on the same bus or writing to another random register address.

#### **Figure 5. Start and Stop Frame**





<span id="page-9-2"></span>



#### <span id="page-10-2"></span>*Acknowledge Pulse*

During Write mode, the CY22150 responds with an ACK pulse after every eight bits. This is accomplished by pulling the SDA line LOW during the N\*9<sup>th</sup> clock cycle, as illustrated in [Figure 7](#page-10-1)

[on page 11.](#page-10-1) ( $N =$  the number of eight-bit segments transmitted.) During Read mode, the ACK pulse after the data packet is sent is generated by the master.

### **Figure 7. Frame Format (Device Address, R/W, Register Address, Register Data)**

<span id="page-10-1"></span>

### <span id="page-10-0"></span>**Serial Bus specifications**





# <span id="page-11-0"></span>**Applications**

#### <span id="page-11-1"></span>**Controlling Jitter**

Jitter is defined in many ways including: phase noise, long term jitter, cycle to cycle jitter, period jitter, absolute jitter, and deterministic. These jitter terms are usually given in terms of rms, peak to peak, or in the case of phase noise dBC/Hz with respect to the fundamental frequency.

Power supply noise and clock output loading are two major system sources of clock jitter. Power supply noise is mitigated by proper power supply decoupling (0.1  $\mu$ F ceramic cap 0.25") of the clock and ensuring a low impedance ground to the chip. Reducing capacitive clock output loading to a minimum lowers current spikes on the clock edges and thus reduces jitter.

Reducing the total number of active outputs also reduce jitter in a linear fashion. However, it is better to use two outputs to drive two loads than one output to drive two loads.

The rate and magnitude that the PLL corrects the VCO frequency is directly related to jitter performance. If the rate is too slow, then long term jitter and phase noise is poor. Therefore, to improve long term jitter and phase noise, reducing Q to a minimum is advisable. This technique increases the speed of the Phase Frequency Detector which in turn drive the input voltage of the VCO. In a similar manner increasing P till the VCO is near its maximum rated speed also decreases long term jitter and phase noise. For example: Input Reference of 12 MHz; desired output frequency of 33.3 MHz. The following solution is possible: Set  $Q = 3$ ,  $P = 25$ , Post Div = 3. However, the best jitter results is  $Q = 2$ ,  $P = 50$ , Post Div = 9.

For more information, contact your local Cypress field applications engineer.

# <span id="page-11-2"></span>**Test Circuit**

**Figure 8. Test Circuit**





# <span id="page-12-0"></span>**Absolute Maximum Conditions**



# <span id="page-12-1"></span>**Recommended Operating Conditions**



<span id="page-12-2"></span>**Notes** 2. Rated for 10 years.

<span id="page-12-3"></span>3.  $\rm\,V_{DDL}$ is only specified and characterized at 3.3 V ± 5% and 2.5 V ± 5%.  $\rm\,V_{DDL}$ may be powered at any value between 3.465 V and 2.375 V.



# <span id="page-13-0"></span>**DC Electrical Characteristics**



# <span id="page-13-1"></span>**Device Characteristics**



**Notes**

<span id="page-13-2"></span>4. Not 100% tested.

<span id="page-13-3"></span>5. I<sub>VDD</sub> currents specified for two CLK outputs running at 125 MHz, two LCLK outputs running at 80 MHz, and two LCLK outputs running at 66.6 MHz.<br>6. Use CyClocksRT to calculate actual I<sub>VDD</sub> and I<sub>VDDL</sub> for specific ou

<span id="page-13-4"></span>



# <span id="page-14-0"></span>**AC Electrical Characteristics**



**Notes**

<span id="page-14-1"></span>7. Not 100% tested, guaranteed by design.

<span id="page-14-2"></span>8. Skew value guaranteed when outputs are generated from the same divider bank. See [Logic Block Diagram on page 1](#page-0-0) for more information.<br>9. Jitter measurements vary. Actual jitter is dependent on XIN jitter and edge rat

<span id="page-14-3"></span>

<span id="page-15-0"></span>





**Figure 10. Rise and Fall Time Definitions**

<span id="page-15-1"></span>







# <span id="page-16-0"></span>**Ordering Information**



Some product offerings are factory programmed customer specific devices with customized part numbers. The Possible Configurations table shows the available device types, but not complete part numbers. Contact your local Cypress FAE or Sales Representative for more information.

#### <span id="page-16-1"></span>**Possible Configurations**



### <span id="page-16-2"></span>**Ordering Code Definitions**



**Notes**

<span id="page-16-3"></span><sup>10.</sup> The CY22150ZC-xxx and CY22150ZI-xxx are factory programmed configurations. Factory programming is available for high volume design opportunities of<br>100 Ku/year or more in production. For more details, contact your loca



# <span id="page-17-0"></span>**Package Diagram**

**Figure 12. 16-pin TSSOP (4.40 mm Body) Package Outline, 51-85091**



51-85091 \*E



# <span id="page-18-0"></span>**Acronyms**

## **Table 13. Acronyms Used in this Document**



### <span id="page-18-1"></span>**Document Conventions**

#### <span id="page-18-2"></span>**Units of Measure**

### **Table 14. Units of Measure**







# <span id="page-19-0"></span>**Document History Page**





# **Document History Page (continued)**





# **Document History Page (continued)**

#### **Document Title: CY22150, One-PLL General-Purpose Flash-Programmable and I2C Programmable Clock Generator Document Number: 38-07104**





# <span id="page-22-0"></span>**Sales, Solutions, and Legal Information**

#### <span id="page-22-1"></span>**Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at [Cypress Locations](http://www.cypress.com/go/locations).

#### <span id="page-22-2"></span>**[Products](http://www.cypress.com/go/products)**



<span id="page-22-3"></span>**[PSoC](http://www.cypress.com/psoc)[® Solutions](http://www.cypress.com/psoc)** [PSoC 1](http://www.cypress.com/products/psoc-1) | [PSoC 3](http://www.cypress.com/products/psoc-3) | [PSoC 4](http://www.cypress.com/products/psoc-4) [| PSoC 5LP |](http://www.cypress.com/products/32-bit-arm-cortex-m3-psoc-5lp) [PSoC 6 MCU](http://cypress.com/psoc6)

<span id="page-22-4"></span>**[Cypress Developer Community](http://www.cypress.com/cdc)** [Community |](https://community.cypress.com/welcome) [Projects](http://www.cypress.com/projects) | [Video](http://www.cypress.com/video-library) | [Blogs](http://www.cypress.com/blog) | [Training](http://www.cypress.com/training) | [Components](http://www.cypress.com/cdc/community-components)

<span id="page-22-5"></span>**[Technical Support](http://www.cypress.com/support)** [cypress.com/support](http://www.cypress.com/support)

© Cypress Semiconductor Corporation, 2001–2018. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other<br>intellectual property hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users<br>(either directly or provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress does not assume any liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this<br>information and any re systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device<br>or system whose failure to shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from<br>and against all claims,

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in<br>the United States and other countries

Document Number: 38-07104 Rev. \*R Revised June 20, 2018 Page 23 of 23

BP Microsystems is a trademark of BP Microsystems. HiLo Systems is a trademark of Hi-Lo Systems, Inc. CyClocks is a trademark of Cypress Semiconductor Corporation.



Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов;
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits,General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.



### **Как с нами связаться**

**Телефон:** 8 (812) 309 58 32 (многоканальный) **Факс:** 8 (812) 320-02-42 **Электронная почта:** [org@eplast1.ru](mailto:org@eplast1.ru) **Адрес:** 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.