# 1/3-Inch CMOS Digital Image Sensor # AR0330 Data Sheet, Rev. U For the latest data sheet, please visit www.onsemi.com #### **Features** - 2.2 μm pixel with ON Semiconductor A-Pix<sup>TM</sup> technology - Full HD support at 60 fps (2304H x 1296V) for maximum video performance - Superior low-light performance - 3.4Mp (3:2) and 3.15 Mp (4:3) still images - Support for external mechanical shutter - Support for external LED or Xenon flash - Data interfaces: four-lane serial high-speed pixel interface (HiSPi<sup>TM</sup>) differential signaling (SLVS), four-lane serial MIPI interface, or parallel. - On-chip phase-locked loop (PLL) oscillator - Simple two-wire serial interface - Auto black level calibration - 12-to-10 bit output A-Law compression - Slave mode for precise frame-rate control and for synchronizing two sensors # **Applications** - 1080p high-definition digital video camcorder - Web cameras and video conferencing cameras - Security # **General Description** The ON Semiconductor AR0330 is a 1/3-inch CMOS digital image sensor with an active-pixel array of 2304Hx1536V. It can support 3.15 megapixel (2048H x 1536V) digital still image capture and a 1080p60+20%EIS (2304H x 1296V) digital video mode. It incorporates sophisticated on-chip camera functions such as windowing, mirroring, column and row subsampling modes, and snapshot modes. Table 1: Key Parameters | Paramet | er | Typical Value | | | | |-----------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Optical f | ormat | 1/3-inch (6.0 mm) Entire Array: 6.09 mm Still Image: 5.63 mm (4:3) HD Image: 5.82 mm (16:9) | | | | | Active pi | xels | 2304(H) x 1536(V): (entire array):<br>5.07 mm (H) x 3.38 mm (V)<br>2048(H) x 1536(V) (4:3, still<br>mode)<br>2304(H) x 1296(V) (16:9, sHD<br>mode) | | | | | Pixel size | | 2.2 μm x 2.2μm | | | | | Color filt | er array | RGB Bayer | | | | | Shutter | type | ERS and GRR | | | | | Input clo | ck range | 6 – 27 MHz | | | | | Output | lock maximum | 196 Mp/s (4-lane HiSPi or MIPI) | | | | | Output<br>Video | 4-lane HiSPi | 2304 x 1296 at 60 fps<br>< 450 mW (Vcm 0.2V, 198MP/s)<br>230 x 1296 at 30 fps<br>< 300 mW (VcM 0.2V, 98 Mp/s) | | | | | Respons | ivity | 2.0 V/lux-sec | | | | | SNR <sub>MAX</sub> | | 39 dB | | | | | Dynamic | range | 69.5 dB | | | | | | I/O/Digital | 1.7–1.9 V (1.8 V nominal) or<br>2.4–3.1 V (2.8 V nominal) | | | | | | Digital | 1.7–1.9 V (1.8 V nominal) | | | | | Supply | Analog | 2.7–2.9 V | | | | | voltage | HiSPi PHY | 1.7–1.9 V (1.8 V nominal) | | | | | | HiSPi I/O (SLVS) | 0.3–0.9 V (0.4 or 0.8 V nominal) | | | | | | HiSPi I/O<br>(HiVCM) | 1.7–1.9 V (1.8 V nominal) | | | | | Operatir<br>(junction | ng temperature<br>n) -T <sub>J</sub> | -30°C to + 70° C | | | | | | | 11.4 mm x 11.4 mm CLCC | | | | | Package | options | 6.28 mm x 6.65 mm CSP | | | | | | | Bare die | | | | # **Ordering Information** #### Table 2: Available Part Numbers | Part Number | Product Description | Orderable Product Attribute Description | |----------------------|---------------------|-----------------------------------------| | AR0330CM1C00SHAA0-DP | 3 MP 1/3" CIS | Dry Pack with Protective Film | | AR0330CM1C00SHAA0-DR | 3 MP 1/3" CIS | Dry Pack without Protective Film | | AR0330CM1C00SHAA0-TP | 3.5 MP 1/3" CIS | Tape & Reel with Protective Film | | AR0330CM1C00SHKA0-CP | 3 MP 1/3" CIS | Chip Tray with Protective Film | | AR0330CM1C00SHKA0-CR | 3 MP 1/3" CIS | Chip Tray without Protective Film | | AR0330CM1C12SHAA0-DP | 3 MP 1/3" CIS | Dry Pack with Protective Film | | AR0330CM1C12SHAA0-DR | 3 MP 1/3" CIS | Dry Pack without Protective Film | | AR0330CM1C12SHKA0-CP | 3 MP 1/3" CIS | Chip Tray with Protective Film | | AR0330CM1C12SHKA0-CR | 3 MP 1/3" CIS | Chip Tray without Protective Film | | AR0330CM1C21SHKA0-CP | 3 MP 1/3" CIS | Chip Tray with Protective Film | | AR0330CM1C21SHKA0-CR | 3 MP 1/3" CIS | Chip Tray without Protective Film | AR0330\_DS Rev. U Pub. 4/15 EN 2 @Semiconductor Components Industries, LLC, 2015. # **Table of Contents** | Features | | |--------------------------------------|----| | Applications | 1 | | General Description | 1 | | Ordering Information | | | General Description | 6 | | Functional Overview | 6 | | Working Modes | 7 | | HiSPi Power Supply Connections | 11 | | Pin Descriptions | | | Sensor Initialization | | | Electrical Characteristics | 18 | | HiSPi Transmitter | 23 | | Sequencer | 32 | | Sensor PLL | 32 | | Pixel Output Interfaces | 36 | | Pixel Sensitivity | 41 | | Gain Stages | | | Data Pedestal | 45 | | Sensor Readout | 46 | | Subsampling | 49 | | Sensor Frame Rate | | | Slave Mode | 53 | | Frame Readout | 56 | | Changing Sensor Modes | 57 | | Compression | 59 | | Test Patterns | | | Two-Wire Serial Register Interface | 60 | | Spectral Characteristics | 65 | | Packages | | | Package Orientation in Camera Design | 72 | | Revision History | 73 | # **List of Figures** | Figure 1: | Block Diagram | 6 | |------------|-------------------------------------------------------------------------------------|-----| | Figure 2: | Typical Configuration: Serial Four-Lane HiSPi Interface | | | Figure 3: | Typical Configuration: Serial MIPI | 9 | | Figure 4: | Typical Configuration: Parallel Pixel Data Interface | .10 | | Figure 5: | CLCC Package Pin Descriptions | .14 | | Figure 6: | Power Up | | | Figure 7: | Power Down | | | Figure 8: | Two-Wire Serial Bus Timing Parameters | .20 | | Figure 9: | I/O Timing Diagram (Parallel Mode) | .21 | | Figure 10: | Single-Ended and Differential Signals | .27 | | Figure 11: | DC Test Circuit | .27 | | Figure 12: | Clock-to-Data Skew Timing Diagram | .28 | | Figure 13: | Differential Skew | .29 | | Figure 14: | Transmitter Eye Mask | .29 | | Figure 15: | Clock Duty Cycle | .30 | | Figure 16: | Clock Jitter | | | Figure 17: | Relationship Between Readout Clock and Peak Pixel Rate | .32 | | Figure 18: | Sensor Dual Readout Paths | .33 | | Figure 19: | PLL for the Parallel Interface | .33 | | Figure 20: | PLL for the Serial Interface | | | Figure 21: | HiSPi Transmitter and Receiver Interface Block Diagram | | | Figure 22: | Timing Diagram | .38 | | Figure 23: | Block Diagram of DLL Timing Adjustment | .38 | | Figure 24: | Delaying the clock lane with Respect to data lane | .39 | | Figure 25: | Delaying data_lane with Respect to the clock_lane | .39 | | Figure 26: | Integration Control in ERS Readout | .41 | | Figure 27: | Example of 8.33ms Integration in 16.6ms Frame | .42 | | Figure 28: | Row Read and Row Reset Showing Fine Integration | .42 | | Figure 29: | The Row Integration Time is Greater Than the Frame Readout Time | .43 | | Figure 30: | Gain Stages in AR0330 Sensor | .44 | | Figure 31: | Effect of Horizontal Mirror on Readout Order | .47 | | Figure 32: | Effect of Vertical Flip on Readout Order | .48 | | Figure 33: | Horizontal Binning in the AR0330 Sensor | .49 | | Figure 34: | Vertical Row Binning in the AR0330 Sensor | | | Figure 35: | Frame Period Measured in Clocks | .51 | | Figure 36: | Slave Mode Active State and Vertical Blanking | | | Figure 37: | Slave Mode Example with Equal Integration and Frame Readout Periods | | | Figure 38: | Slave Mode Example Where the Integration Period is Half of the Frame Readout Period | .55 | | Figure 39: | Example of the Sensor Output of a 2304 x 1296 Frame at 60 fps | | | Figure 40: | Example of the Sensor Output of a 2304 x1296 Frame at 30 fps | | | Figure 41: | Example of Changing the Sensor from Context A to Context B | .58 | | Figure 42: | Single READ From Random Location | .62 | | Figure 43: | Single READ From Current Location | .62 | | Figure 44: | Sequential READ, Start From Random Location | .63 | | Figure 45: | Sequential READ, Start From Current Location | .63 | | Figure 46: | Single WRITE to Random Location | | | Figure 47: | Sequential WRITE, Start at Random Location | | | Figure 48: | Bare Die Quantum Efficiency | .65 | | Figure 49: | CLCC Package | .69 | | Figure 50: | CSP HiSPi Package | | | Figure 51: | Image Orientation With Relation To Camera Lens | .72 | | Figure 52: | First Clear Pixel and Pin Location | .72 | # **List of Tables** | Table 1: | Key Parameters | 1 | |-----------|-------------------------------------------------------------------------------|----| | Table 2: | Available Part Numbers | | | Table 3: | Available Aspect Ratios in the AR0330 Sensor | | | Table 4: | Available Working Modes in the AR0330 Sensor | | | Table 5: | Pin Descriptions | | | Table 6: | CSP (HiSPi/MIPI) Package Pinout | | | Table 7: | Power-Up Sequence | 16 | | Table 8: | Power-Down Sequence | | | Table 9: | DC Electrical Definitions and Characteristics (MIPI Mode) | | | Table 10: | DC Electrical Definitions and Characteristics (HiSPi Mode) | | | Table 11: | DC Electrical Definitions and Characteristics (Parallel Mode) | 19 | | Table 12: | Standby Power | | | Table 13: | Absolute Maximum Ratings | 19 | | Table 14: | Two-Wire Serial Bus Characteristics | 20 | | Table 15: | I/O Parameters | | | Table 16: | I/O Timing | | | Table 17: | Parallel I/O Rise Slew Rate | | | Table 18: | Power Supply and Operating Temperature | | | Table 19: | SLVS Electrical DC Specification | | | Table 20: | SLVS Electrical Timing Specification | | | Table 21: | HiVCM Power Supply and Operating Temperatures | | | Table 22: | HiVCM Electrical Voltage and Impedance Specification | | | Table 23: | HiVCM Electrical AC Specification | | | Table 24: | HiVCM Electrical AC Specification | | | Table 25: | PLL Parameters for the Parallel Interface | | | Table 26: | Example PLL Configuration for the Parallel Interface | | | Table 27: | PLL Parameters for the Serial Interface | | | Table 28: | Example PLL Configurations for the Serial Interface | | | Table 29: | Output Enable Control | | | Table 30: | Configuration of the Pixel Data Interface | | | Table 31: | Recommended MIPI Timing Configuration | 41 | | Table 32: | Recommended Sensor Analog Gain Tables | | | Table 33: | Pixel Column Configuration | 47 | | Table 34: | Pixel Row Configuration | 47 | | Table 35: | Configuration for Horizontal Subsampling | 50 | | Table 36: | Configuration for Vertical Subsampling | 50 | | Table 37: | Minimum Vertical Blanking Configuration | | | Table 38: | Serial SYNC Codes Included with Each Protocol Included with the AR0330 Sensor | | | Table 39: | List of Configurable Registers for Context A and Context B | | | Table 40: | A-Law Compression Table for 12-10 bits | 59 | | Table 41: | Test Pattern Modes | 59 | | Table 42: | Chief Ray Angle (CRA) 12 ° | 66 | | Table 43: | Chief Ray Angle (CRA) 21 ° | 67 | | Table 44: | Chief Ray Angle (CRA) 25 ° | | | Table 45: | CRA Value | 68 | | Table 46: | CSP (MIPI/HiSPi) Package Dimensions | | # **General Description** The AR0330 can be operated in its default mode or programmed for frame size, exposure, gain, and other parameters. The default mode output is a 2304 x 1296 image at 60 frames per second (fps). The sensor outputs 10- or 12-bit raw data, using either the parallel or serial (HiSPi, MIPI) output ports. #### **Functional Overview** The AR0330 is a progressive-scan sensor that generates a stream of pixel data at a constant frame rate. It uses an on-chip, phase-locked loop (PLL) that can generate all internal clocks from a single master input clock running between 6 and 27 MHz. The maximum output pixel rate is 196 Mp/s using a 4-lane HiSPi or MIPI serial interface and 98 Mp/s using the parallel interface. Figure 1 shows a block diagram of the sensor. Figure 1: Block Diagram User interaction with the sensor is through the two-wire serial bus, which communicates with the array control, analog signal chain, and digital signal chain. The core of the sensor is a 3.4Mp active- pixel sensor array. The timing and control circuitry sequences through the rows of the array, resetting and then reading each row in turn. In the time interval between resetting a row and reading that row, the pixels in the row integrate incident light. The exposure is controlled by varying the time interval between reset and readout. Once a row has been read, the signal from the column is amplified in a column amplifier and then digitized in an analog-to-digital converter (ADC). The output from the ADC is a 12-bit value for each pixel in the array. The ADC output passes through a digital processing signal chain (which provides further data path corrections and applies digital gain). # **Working Modes** The AR0330 sensor working modes are specified from the following aspect ratios: Table 3: Available Aspect Ratios in the AR0330 Sensor | | Aspect Ratio | Sensor Array Usage | |-------|-----------------|---------------------| | 3:2 | Still Format #1 | 2256 (H) x 1504 (V) | | 4:3 | Still Format #2 | 2048(H) x 1536 (V) | | 16:10 | Still Format #3 | 2256 (H) x 1440(V) | | 16:9 | HD Format | 2304 (H) x 1296 (V) | The AR0330 supports the following working modes. To operate the sensor at full speed (196 Mp/s) the sensor must use the 4-lane HiSPi or MIPI interface. The sensor will operate at half-speed (98 Mp/s) when using the parallel interface. Table 4: Available Working Modes in the AR0330 Sensor | Mode | Aspect<br>Ratio | Active Readout<br>Window | Sensor Output<br>Resolution | FPS<br>(4-Lane MIPI/<br>HiSPi Interface) | FPS<br>(Parallel<br>Interface) | Sub-<br>sampling | FOV | |--------------------------|-----------------|--------------------------|-----------------------------|------------------------------------------|--------------------------------|------------------|------| | 1080p + EIS | 16:9 | 2304 x 1296 | 2304 x 1296 | 60 | n/a | - | 100% | | | | | | 30 | 30 | - | 100% | | 3M Still | 4:3 | 2048 x 1536 | 2048 x 1536 | 30 | 25 | - | 100% | | | 3:2 | 2256 x 1504 | 2256 x 1504 | 30 | 25 | - | 100% | | WVGA + EIS | 16:9 | 2304 x 1296 | 1152 x 648 | 60 | 60 | 2x2 | 100% | | WVGA + EIS | 16:9 | 2304 x 1296 | 1152 x 648 | 120 | N/A | 2x2 | 100% | | Slow-motion | | | | | | | | | VGA Video | 16:10 | 2256 x 1440 | 752 x 480 | 60 | 60 | 3x3 | 96% | | VGA Video<br>Slow-motion | 16:10 | 2256 x 1440 | 752 x 480 | 215 | 107 | 3x3 | 96% | Figure 2: Typical Configuration: Serial Four-Lane HiSPi Interface - Notes: - 1. All power supplies must be adequately decoupled. ON Semiconductor recommends having $1.0\mu F$ and $0.1\mu F$ decoupling capacitors for every power supply. If space is a concern, then priority must be given in the following order: VAA, VAA\_PIX, VDD\_PLL, VDD\_IO, and VDD. Actual values and results may vary depending on layout and design considerations. - 2. To allow for space constraints, ON Semiconductor recommends having $0.1\mu F$ decoupling capacitor inside the module as close to the pads as possible. In addition, place a $10\mu F$ capacitor for each supply off-module but close to each supply. - 3. ON Semiconductor recommends a resistor value of $1.5k\Omega$ , but a greater value may be used for slower two-wire speed. - 4. The pull-up resistor is not required if the controller drives a valid logic level on SCLK at all times. - 5. ON Semiconductor recommends that analog power planes are placed in a manner such that coupling with the digital power planes is minimized. - 6. TEST pin should be tied to DGND. - 7. Set High\_VCM (R0x306E[9]) to 0 (default) to use the VDD\_HiSPi\_TX in the range of 0.4 0.8V. Set High\_VCM to 1 to use a range of 1.7 1.9V. - 8. The package pins or die pads used for the MIPI data and clock as well as the parallel interface must be left floating. - 9. The VDD\_MIPI package pin and sensor die pad should be connected to a 2.8V supply as VDD\_MIPI is tied to the VDD\_PLL supply both in the package routing and also within the sensor die itself. - 10. If the SHUTTER or FLASH pins or pads are not used, then they must be left floating. - 11. If the TRIGGER or OE BAR pins or pads are not used, then they should be tied to DGND. - 12. The GND SLVS pad must be tied to DGND. It is connected this way in the CLCC and CSP packages. Figure 3: Typical Configuration: Serial MIPI Notes: - 1. All power supplies must be adequately decoupled. ON Semiconductor recommends having $1.0\mu F$ and $0.1\mu F$ decoupling capacitors for every power supply. If space is a concern, then priority must be given in the following order: VAA, VAA\_PIX, VDD\_PLL, VDD\_MIPI, VDD\_IO, and VDD. Actual values and results may vary depending on layout and design considerations. - 2. To allow for space constraints, ON Semiconductor recommends having $0.1\mu F$ decoupling capacitor inside the module as close to the pads as possible. In addition, place a $10\mu F$ capacitor for each supply off-module but close to each supply. - 3. ON Semiconductor recommends a resistor value of 1.5k $\Omega$ , but a greater value may be used for slower two-wire speed. - 4. The pull-up resistor is not required if the controller drives a valid logic level on SCLK at all times. - 5. ON Semiconductor recommends that analog power planes are placed in a manner such that coupling with the digital power planes is minimized. - 6. TEST pin must be tied to DGND for the MIPI configuration. - 7. ON Semiconductor recommends that GND MIPI be tied to DGND. - 8. VDD\_MIPI is tied to VDD\_PLL in both the CLCC and the CSP package. ON Semiconductor strongly recommends that VDD\_MIPI must be connected to a VDD\_PLL in a module design since VDD\_PLL and VDD\_MIPI are tied together in the die. - 9. The package pins or die pads used for the HiSPi data and clock as well as the parallel interface must be left floating. - 10. HiSPi Power Supplies (VDD HiSPi and VDD HiSPi TX) can be tied to ground. - 11. If the SHUTTER or FLASH pins or pads are not used, then they must be left floating. - 12. If the TRIGGER or OE\_BAR pins or pads are not used, then they should be tied to DGND. Figure 4: Typical Configuration: Parallel Pixel Data Interface Notes: - 1. All power supplies must be adequately decoupled. ON Semiconductor recommends having 1.0μF and 0.1μF decoupling capacitors for every power supply. If space is a concern, then priority must be given in the following order: VAA, VAA\_PIX, VDD\_PLL, VDD\_IO, and VDD. Actual values and results may vary depending on layout and design considerations. - 2. To allow for space constraints, ON Semiconductor recommends having $0.1\mu F$ decoupling capacitor inside the module as close to the pads as possible. In addition, place a $10\mu F$ capacitor for each supply off-module but close to each supply. - 3. ON Semiconductor recommends a resistor value of 1.5k $\Omega$ , but a greater value may be used for slower two-wire speed. - 4. The pull-up resistor is not required if the controller drives a valid logic level on SCLK at all times. - 5. ON Semiconductor recommends that analog power planes are placed in a manner such that coupling with the digital power planes is minimized. - 6. TEST pin should be tied to the ground. - 7. The data and clock package pins or die pads used for the HiSPi and MIPI interface must be left floating. - 8. The VDD\_MIPI package pin and sensor die pad should be connected to a 2.8V supply as it is tied to the VDD\_PLL supply both in the package routing and also within the sensor die itself. HiSPi Power Supplies (VDD\_HiSPi and VDD\_HiSPi TX) can be tied to ground. - 9. If the SHUTTER or FLASH pins or pads are not used, then they must be left floating. - 10. If the TRIGGER or OE BAR pins or pads are not used, then they should be tied to DGND. # **HiSPi Power Supply Connections** The HiSPi interface requires two power supplies. The VDD\_HiSPi powers the digital logic while the VDD\_HiSPi \_TX powers the output drivers. The digital logic supply is a nominal 1.8V and ranges from 1.7 to 1.9V. The HiSPi drivers can receive a supply voltage of 0.4 to 0.8V or 1.7 to 1.9V. The common mode voltage is derived as half of the VDD\_HiSPi\_TX supply. Two settings are available for the output common mode voltage: - 1. SLVS mode. The VDD\_HiSPi\_Tx supply must be in the range of 0.4 to 0.8V and the high\_vcm register bit R0x306E[9] must be set to "0". The output common mode voltage will be in the range of 0.2 to 0.4V. - 2. HiVCM mode. The VDD\_HiSPi\_Tx supply must be in the range of 1.7 to 1.9V and the high\_vcm register bit R0x306E[9] must be set to "1". The output common mode voltage will be in the range of 0.76 to 1.07V. Two prior naming conventions have also been used with the VDD\_HiSPi and VDD\_HiSPi \_TX pins: - 1. Digital logic supply was named VDD\_SLVS while the driver supply was named VDD\_SLVS\_TX. - 2. Digital logic supply was named VDD\_PHY while the driver supply was named VDD\_SLVS. AR0330\_DS Rev. U Pub. 4/15 EN ©Semiconductor Components Industries, LLC, 2015. # **Pin Descriptions** Table 5: Pin Descriptions | Name | Туре | Description | |-------------|--------|--------------------------------------------------------------------------------------------------| | RESET_BAR | Input | Asynchronous reset (active LOW). All settings are restored to factory default. | | EXTCLK | Input | Master input clock, range 6 -27 MHz | | OE_BAR | Input | Output enable (active LOW). Only available on bare die version. | | TRIGGER | Input | Receives slave mode VD signal for frame rate synchronization and trigger to start a GRR frame. | | SADDR | Input | Two-wire serial address select. | | Sclk | Input | Two-wire serial clock input. | | Sdata | I/O | Two-wire serial data I/O. | | PIXCLK | Output | Pixel clock out. Do∪⊤ is valid on rising edge of this clock. | | Douт[11:0] | Output | Parallel pixel data output. | | FLASH | Output | Flash output. Synchronization pulse for external light source. Can be left floating if not used. | | FRAME_VALID | Output | Asserted when Dout data is valid. | | LINE_VALID | Output | Asserted when Dout data is valid. | | VDD | Power | Digital power. | | VDD_IO | Power | IO supply power. | | VDD_PLL | Power | PLL power supply. The MIPI power supply (VDD_MIPI) is tied to VDD_PLL in both packages. | | DGND | Power | Digital GND. | | VAA | Power | Analog power. | | VAA_PIX | Power | Pixel power. | | AGND | Power | Analog GND. | | TEST | Input | Enable manufacturing test modes. Tie to DGND for normal sensor operation. | | SHUTTER | Output | Control for external mechanical shutter. Can be left floating if not used. | | SLVS0_P | Output | HiSPi serial data, lane 0, differential P. | | SLVS0_N | Output | HiSPi serial data, lane 0, differential N. | | SLVS1_P | Output | HiSPi serial data, lane 1, differential P. | | SLVS1_N | Output | HiSPi serial data, lane 1, differential N. | | SLVS2_P | Output | HiSPi serial data, lane 2, differential P. | | SLVS2_N | Output | HiSPi serial data, lane 2, differential N. | | SLVS3_P | Output | HiSPi serial data, lane 3, differential P. | | SLVS3_N | Output | HiSPi serial data, lane 3, differential N. | | SLVSC_P | Output | HiSPi serial DDR clock differential P. | | SLVSC_N | Output | HiSPi serial DDR clock differential N. | | DATA1_P | Output | MIPI serial data, lane 1, differential P | | DATA1_N | Output | MIPI serial data, lane 1, differential N | | DATA2_P | Output | MIPI serial data, lane 2, differential P | | DATA2_N | Output | MIPI serial data, lane 2, differential N | | DATA3_P | Output | MIPI serial data, lane 3, differential P | | DATA3_N | Output | MIPI serial data, lane 3, differential N | | DATA4_P | Output | MIPI serial data, lane 4, differential P | | DATA4_N | Output | MIPI serial data, lane 4, differential N | | CLK_P | Output | Output MIPI serial clock, differential P | | CLK_N | Output | Output MIPI serial clock, differential N | AR0330\_DS Rev. U Pub. 4/15 EN ©Semiconductor Components Industries, LLC, 2015. #### Table 5: Pin Descriptions (continued) | Name | Туре | Description | |--------------|-------|-------------------------------------------------------------------------------------------------------------------------------| | VDD_HiSPi | Power | 1.8V power port to HiSPi digital logic | | VDD_HiSPi_TX | Power | 0.4V-0.8V or 1.7V - 1.9V Refer to "HiSPi Power Supply Connections" on page 11. | | VAAHV_NPIX | Power | Power supply pin used to program the sensor OTPM (one-time programmable memory). This pin should be open if OTPM is not used. | # Table 6: CSP (HiSPi/MIPI) Package Pinout | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | |---|--------|------------|---------|---------|---------|---------|--------------|-----------| | Α | VAA | VAAHV_NPIX | AGND | AGND | VAA | VDD | TEST | DGND | | В | DGND | NC | VAA_PIX | DGND | VDD_IO | TRIGGER | RESET_BAR | EXTCLK | | С | Vdd | SHUTTER | DGND | SLVSC_P | SLVS3_P | SLVS3_N | SLVS2_N | SLVS2_P | | D | Saddr | Sclk | SDATA | FLASH | SLVSC_N | SLVS1_P | VDD_HiSPi_TX | Vdd_HiSPi | | E | VDD_IO | VDD_IO | CLK_N | CLK_P | DGND | SLVS1_N | SLVS0_N | SLVS0_P | | F | DGND | VDD_IO | DGND | DGND | DATA4_P | DATA1_N | DATA_1P | VDD_PLL | | G | VDD_IO | VDD | DGND | VDD_IO | DATA4_N | DATA3_N | DATA2_N | VDD | | Н | DGND | VDD_IO | VDD_IO | DGND | VDD_PLL | DATA3_P | DATA2_P | VDD_PLL | Note: NC = No Connection. Figure 5: CLCC Package Pin Descriptions Note: Pins labeled NC (Not Connected) should be tied to ground #### **Sensor Initialization** #### **Power-Up Sequence** The recommended power-up sequence for the AR0330CS is shown in Figure 6. The available power supplies (VDD\_IO, VDD\_PLL, VDD\_MIPI, VAA, VAA\_PIX) must have the separation specified below. - 1. Turn on VDD\_PLL and VDD\_MIPI power supplies - 2. After 100μs, turn on VAA and VAA\_PIX power supply. - 3. After 100µs, turn on VDD power supply. - 4. After 100μs, turn on VDD\_IO power supply. - 5. After the last power supply is stable, enable EXTCLK. - 6. Assert RESET\_BAR for at least 1ms. - 7. Wait 150,000 EXTCLK periods (for internal initialization into software standby. - 8. Write R0x3152 = 0xA114 to configure the internal register initialization process. - 9. Write R0x304A = 0x0070 to start the internal register initialization process. - 10. Wait 150,000 EXTCLK periods - 11. Configure PLL, output, and image settings to desired values. - 12. Wait 1ms for the PLL to lock. - 13. Set streaming mode (R0x301A[2] = 1). Figure 6: Power Up Notes: - 1. A software reset (R0x301A[0] = 1) is not necessary after the procedure described above since a Hard Reset will automatically triggers a software reset. Independently executing a software reset, should be followed by steps seven through thirteen above - 2. The sensor must be receiving the external input clock (EXTCLK) before the reset pin is toggled. The sensor will begin an internal initialization sequence when the reset pin toggle from LOW to HIGH. This initialization sequence will run using the external input clock. Power on default state is software standby state, need to apply two-wire serial commands to start streaming. Above power up sequence is a general power up sequence. For different interface configurations, MIPI, and Parallel, some power rails are not needed. Those not needed power rails should be ignored in the general power up sequence. AR0330\_DS Rev. U Pub. 4/15 EN ©Semiconductor Components Industries, LLC, 2015. Table 7: Power-Up Sequence | Definition | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------|--------|----------------|-----------------|-----|---------| | VDD_PLL, VDD_MIPI to VAA/VAA_PIX <sup>3</sup> | t0 | 0 | 100 | _ | μs | | VAA/VAA_PIX to VDD | t1 | 0 | 100 | - | μs | | VDD to VDD_IO | t2 | 0 | 100 | - | μs | | External clock settling time | tx | _ | 30 <sup>1</sup> | _ | ms | | Hard Reset | t3 | 1 <sup>2</sup> | _ | _ | ms | | Internal Initialization | t4 | 150000 | _ | _ | EXTCLKs | | Internal Initialization | t5 | 150000 | _ | _ | EXTCLKs | | PLL Lock Time | t6 | 1 | _ | _ | ms | Notes: - 1. External clock settling time is component-dependent, usually taking about 10 100 ms. - 2. Hard reset time is the minimum time required after power rails are settled. In a circuit where Hard reset is held down by RC circuit, then the RC time must include the all power rail settle time and Xtal settle time. - 3. It is critical that VDD\_PLL is not powered up after the other power supplies. It must be powered before or at least at the same time as the others. If the case happens that VDD\_PLL is powered after other supplies then sensor may have functionality issues and will experience high current draw on this supply. - 4. VDD\_MIPI is tied to VDD\_PLL in the both the CLCC and CSP packages and must be powered to 2.8 V. The VDD\_HiSPi and VDD\_HiSPi\_TX supplies do not need to be turned on if the sensor is configured to use the MIPI or parallel interface. #### **Power-Down Sequence** The recommended power-down sequence for the AR0330 is shown in Figure 7. The available power supplies (VDD\_IO, VDD\_HiSPi, VDD\_HiSPi\_TX, VDD\_PLL, VDD\_MIPI, VAA, VAA\_PIX) must have the separation specified below. - 1. Disable streaming if output is active by setting standby R0x301a[2] = 0 - 2. The soft standby state is reached after the current row or frame, depending on configuration, has ended. - 3. Turn off VDD\_HiSPi\_TX. - 4. Turn off VDD\_IO. - 5. Turn off VDD and VDD\_HiSPi - 6. Turn off VAA/VAA\_PIX. - 7. Turn off VDD\_PLL, VDD\_MIPI. Figure 7: Power Down Table 8: Power-Down Sequence | Definition | Symbol | Minimum | Typical | Maximum | Unit | |----------------------------------|--------|---------|---------|---------|------| | VDD_HiSPi _TX to VDD_IO | t0 | 0 | _ | _ | μs | | VDD_IO to VDD and VDD_HiSPi | t1 | 0 | _ | _ | μs | | VDD and VDD_HiSPi to VAA/VAA_PIX | t2 | 0 | _ | _ | μs | | VAA/VAA_PIX to VDD_PLL | t3 | 0 | _ | _ | μs | | PwrDn until Next PwrUp Time | t4 | 100 | 1 | _ | ms | Note: t4 is required between power down and next power up time; all decoupling caps from regulators must be completely discharged. # **Electrical Characteristics** #### Table 9: DC Electrical Definitions and Characteristics (MIPI Mode) $f_{EXTCLK} = 24 \text{ MHz}; \text{VDD} = 1.8V; \text{VDD\_IO} = 1.8V; \text{VAA} = 2.8V; \text{VAA\_PIX} = 2.8V; \text{VDD\_PLL} = 2.8V; \text{Output load} = 68.5 \text{pF}; \text{TJ} = 60^{\circ}\text{C}; \text{Data Rate} = 588 \text{ Mbps}; 2304 \times 1296 \text{ at } 60 \text{ fps}$ | Definition | Symbol | Min | Тур | Max | Unit | |--------------------------------|-------------|-----|-----|-----|------| | Core digital voltage | Vdd | 1.7 | 1.8 | 1.9 | V | | I/O digital voltage | VDD_IO | 1.7 | 1.8 | 1.9 | V | | | | 2.4 | 2.8 | 3.1 | V | | Analog voltage | VAA | 2.7 | 2.8 | 2.9 | V | | Pixel supply voltage | VAA_PIX | 2.7 | 2.8 | 2.9 | V | | PLL supply voltage | VDD_PLL | 2.7 | 2.8 | 2.9 | V | | MIPI supply voltage | VDD_MIPI | 2.7 | 2.8 | 2.9 | V | | Digital operating current | I(VDD) | | 114 | 136 | mA | | I/O digital operating current | I(VDD_IO) | | 0 | 0 | mA | | Analog operating current | I(VAA) | | 41 | 53 | mA | | Pixel supply current | I(VAA_PIX) | | 9.9 | 12 | mA | | PLL supply current | I(VDD_PLL) | | 15 | 27 | mA | | MIPI digital operating current | I(VDD_MIPI) | | 35 | 49 | mA | #### Table 10: DC Electrical Definitions and Characteristics (HiSPi Mode) $f_{EXTCLK} = 24 \text{ MHz}; \text{VDD} = 1.8\text{V}; \text{VDD\_IO} = 1.8\text{V}; \text{VAA} = 2.8\text{V}; \text{VAA\_PIX} = 2.8\text{V}; \text{VDD\_PLL} = 2.8\text{V}; \text{VDD\_HiSPi} = 1.8\text{V}, \text{VDD\_HiSPi\_TX} = 0.4\text{V}; \text{Output load} = 68.5\text{pF}; \text{T}_J = 60^{\circ}\text{C}; \text{Data Rate} = 588 \text{ Mbps}; \text{DLL set to 0}; 2304x1296 \text{ at 60 fps}$ | Definition | Symbol | Min | Тур | Max | Unit | |-------------------------------------|-----------------|-----|------|-----|------| | Core digital voltage | Vdd | 1.7 | 1.8 | 1.9 | V | | I/O digital voltage | VDD_IO | 1.7 | 1.8 | 1.9 | V | | | | 2.4 | 2.8 | 3.1 | V | | Analog voltage | Vaa | 2.7 | 2.8 | 2.9 | V | | Pixel supply voltage | VAA_PIX | 2.7 | 2.8 | 2.9 | V | | PLL supply voltage | VDD_PLL | 2.7 | 2.8 | 2.9 | V | | HiSPi digital voltage | Vdd_HiSPi | 1.7 | 1.8 | 1.9 | V | | HiSPi I/O digital voltage | VDD_HiSPi_TX | 0.3 | 0.4 | 0.9 | V | | | | 1.7 | 1.8 | 1.9 | V | | Digital operating current | I(VDD) | | 96.3 | 137 | mA | | I/O digital operating current | I(VDD_IO) | | 0 | 0 | mA | | Analog operating current | I(VAA) | | 45.1 | 53 | mA | | Pixel supply current | I(VAA_PIX) | | 10.5 | 12 | mA | | PLL supply current | I(VDD_PLL) | | 6.4 | 11 | mA | | HiSPi digital operating current | I(VDD_HiSPi) | | 21.8 | 36 | mA | | HiSPi I/O digital operating current | I(VDD_HiSPi_TX) | | 22.3 | 40 | mA | Table 11: DC Electrical Definitions and Characteristics (Parallel Mode) f<sub>EXTCLK</sub> = 24 MHz; VDD = 1.8 V; VDD\_IO = 1.8 V; VAA = 2.8 V; VAA\_PIX = 2.8 V; VDD\_PLL = 2.8 V: Output load = 68.5 pF; TJ = 60°C; 2304 x 1296 at 30 fps | Definition | Symbol | Min | Тур | Max | Unit | |-------------------------------|------------|-----|------|-----|------| | Core digital voltage | VDD | 1.7 | 1.8 | 1.9 | V | | I/O digital voltage | VDD_IO | 1.7 | 1.8 | 1.9 | V | | | | 2.4 | 2.8 | 3.1 | V | | Analog voltage | VAA | 2.7 | 2.8 | 2.9 | V | | Pixel supply voltage | VAA_PIX | 2.7 | 2.8 | 2.9 | V | | PLL supply voltage | VDD_PLL | 2.7 | 2.8 | 2.9 | V | | Digital operating current | I(VDD) | | 66.5 | 75 | mA | | I/O digital operating current | I(VDD_IO) | | 24 | 35 | mA | | Analog operating current | I(VAA) | | 36 | 44 | mA | | Pixel supply current | I(VAA_PIX) | | 10.5 | 18 | mA | | PLL supply current | I(VDD_PLL) | | 6 | 11 | mA | Table 12: Standby Power $f_{EXTCLK} = 24 \text{ MHz}; \text{ VDD} = 1.8 \text{ V}; \text{ VDD\_IO} = 1.8 \text{ V}; \text{ VAA} = 2.8 \text{ V}; \text{ VAA\_PIX} = 2.8 \text{ V}; \text{ VDD\_PLL} = 2.8 \text{ V}; \text{ Output load} = 68.5 \text{ pF}; \text{ TJ} = 60 ^{\circ}\text{C}$ | | Power | Typical | Max | Unit | |------------------------|---------|---------|-------|------| | Hard Standby (CLK OFF) | Digital | 19.8 | 35.8 | μΑ | | | Analog | 5.8 | 7.0 | μΑ | | Soft Standby (CLK OFF) | Digital | 23.5 | 39.7 | μΑ | | | Analog | 5.4 | 5.9 | μΑ | | Soft Standby (CLK ON) | Digital | 15700 | 16900 | μΑ | | | Analog | 5.5 | 5.7 | μΑ | Caution Stresses greater than those listed in Table 13 may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Table 13: Absolute Maximum Ratings | Symbol | Definition | Min | Max | Unit | |------------------|---------------------------|------|-----|------| | Vdd_MAX | Core digital voltage | -0.3 | 2.4 | V | | VDD_IO_MAX | I/O digital voltage | -0.3 | 4 | V | | VAA_MAX | Analog voltage | -0.3 | 4 | ٧ | | VAA_PIX | Pixel supply voltage | -0.3 | 4 | V | | VDD_PLL | PLL supply voltage | -0.3 | 4 | ٧ | | VDD_MIPI | MIPI supply voltage | -0.3 | 4 | ٧ | | VDD_HiSPi_MAX | HiSPi digital voltage | -0.3 | 2.4 | V | | VDD_HiSPi_TX_MAX | HiSPi I/O digital voltage | -0.3 | 2.4 | V | | t <sub>ST</sub> | Storage temperature | -40 | 85 | °C | Note: Exposure to absolute maximum rating conditions for extended periods may affect reliability. # **Two-Wire Serial Register Interface** The electrical characteristics of the two-wire serial register interface (SCLK, SDATA) are shown in Figure 8 and Table 14. Figure 8: Two-Wire Serial Bus Timing Parameters Note: Read sequence: For an 8-bit READ, read waveforms start after WRITE command and register address are issued. **Table 14:** Two-Wire Serial Bus Characteristics $^f EXTCLK$ = 27 MHz; Vdd = 1.8V; Vdd\_IO = 2.8V; VAA = 2.8V; VAA\_PIX = 2.8V; Vdd\_PLL = 2.8V; $T_A$ = 25°C | | Standard Mode | | d Mode | Fast I | Mode | | |-------------------------------------------------------|---------------------|-----|-------------------|-------------------------|------------------|------| | Parameter | Symbol | Min | Max | Min | Max | Unit | | SCLK Clock Frequency | <sup>f</sup> SCL | 0 | 100 | 0 | 400 | KHz | | Hold time (repeated) START condition | | | | | | | | After this period, the first clock pulse is generated | <sup>t</sup> HD;STA | 4.0 | - | 0.6 | - | μs | | LOW period of the SCLK clock | <sup>t</sup> LOW | 4.7 | - | 1.3 | - | μs | | HIGH period of the SCLK clock | <sup>t</sup> HIGH | 4.0 | - | 0.6 | - | μs | | Set-up time for a repeated START condition | <sup>t</sup> SU;STA | 4.7 | - | 0.6 | - | μs | | Data hold time | <sup>t</sup> HD;DAT | 04 | 3.45 <sup>5</sup> | 0 <sup>6</sup> | 0.9 <sup>5</sup> | μs | | Data set-up time | <sup>t</sup> SU;DAT | 250 | - | 100 <sup>6</sup> | - | ns | | Rise time of both SDATA and SCLK signals | <sup>t</sup> r | - | 1000 | 20 + 0.1Cb <sup>7</sup> | 300 | ns | | Fall time of both SDATA and SCLK signals | <sup>t</sup> f | - | 300 | 20 + 0.1Cb <sup>7</sup> | 300 | ns | | Set-up time for STOP condition | <sup>t</sup> SU;STO | 4.0 | - | 0.6 | - | μs | | Bus free time between a STOP and START condition | <sup>t</sup> BUF | 4.7 | - | 1.3 | - | μs | | Capacitive load for each bus line | Cb | - | 400 | - | 400 | pF | | Serial interface input pin capacitance | CIN_SI | - | 3.3 | - | 3.3 | pF | | SDATA max load capacitance | CLOAD_SD | - | 30 | - | 30 | pF | | SDATA pull-up resistor | RSD | 1.5 | 4.7 | 1.5 | 4.7 | ΚΩ | Notes: 1. This table is based on I<sup>2</sup>C standard (v2.1 January 2000). Philips Semiconductor. - 2. Two-wire control is I<sup>2</sup>C-compatible. - 3. All values referred to $V_{IHmin}$ = 0.9 VDD and $V_{ILmax}$ = 0.1 VDD levels. Sensor EXCLK = 27 MHz. - 4. A device must internally provide a hold time of at least 300 ns for the SDATA signal to bridge the undefined region of the falling edge of SCLK. - 5. The maximum <sup>t</sup>HD;DAT has only to be met if the device does not stretch the LOW period (<sup>t</sup>LOW) of the SCLK signal. - 6. A Fast-mode I<sup>2</sup>C-bus device can be used in a Standard-mode I<sup>2</sup>C-bus system, but the requirement <sup>t</sup>SU;DAT 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCLK signal. If such a device does stretch the LOW period of the SCLK signal, it must output the next data bit to the SDATA line <sup>t</sup>r max + <sup>t</sup>SU;DAT = 1000 + 250 = 1250 ns (according to the Standard-mode I<sup>2</sup>C-bus specification) before the SCLK line is released. - 7. Cb = total capacitance of one bus line in pF. Figure 9: I/O Timing Diagram (Parallel Mode) \*PLL disabled for <sup>t</sup>CP Table 15: I/O Parameters fEXTCLK = 24 MHz; VDD = 1.8V; VAA = 2.8V; VAA\_PIX = 2.8V; VDD\_PLL = 2.8V; Output load = 68.5pF; T<sub>J</sub> = 60°C; CLK OP = 98 MPixel/s | Symbol | Definition | Conditions | Min | Max | Units | |--------|----------------------------------|-------------------------------------------|---------------|--------------|-------| | VIH | Input HIGH voltage | VDD_IO = 1.8V | 1.4 | VDD_IO + 0.3 | | | VIII | Imput fildfi voltage | VDD_IO = 2.8V | 2.4 | | | | VIL | Input LOW voltage | VDD_IO = 1.8V | GND – 0.3 | 0.4 | V | | VIL | Imput LOW Voltage | VDD_IO = 2.8V | GND – 0.3 | 0.8 | | | lin | Input leakage current | No pull-up resistor; VIN = VDD OR<br>DGND | - 20 | 20 | μΑ | | Vон | Output HIGH voltage | At specified Іон | VDD_IO - 0.4V | _ | V | | Vol | Output LOW voltage | At specified IOL | _ | 0.4 | V | | Іон | Output HIGH current | At specified Voн | _ | -12 | mA | | lol | Output LOW current | At specified Vol | _ | 9 | mA | | loz | Tri-state output leakage current | | _ | 10 | μΑ | Table 16: I/O Timing $^f EXTCLK$ = 24 MHz; VDD = 1.8V; VDD\_IO = 1.8V; VAA = 2.8V; VAA\_PIX = 2.8V; VDD\_PLL = 2.8V; Output load = 68.5pF; $T_J$ = 60°C; CLK\_OP = 98 MPixel/s | Symbol | Definition | Conditions | Min | Тур | Max | Units | |---------------------|----------------------------|--------------|-----|-----|---------------------------|-------| | <sup>f</sup> EXTCLK | Input clock frequency | PLL enabled | 6 | 24 | 27 | MHz | | <sup>t</sup> EXTCLK | Input clock period | PLL enabled | 166 | 41 | 20 | ns | | <sup>t</sup> R | Input clock rise time | | 0.5 | - | Sine<br>wave<br>rise time | ns | | <sup>t</sup> F | Input clock fall time | | 0.5 | - | Sine<br>wavefall<br>time | ns | | | Clock duty cycle | | 45 | 50 | 55 | % | | <sup>t</sup> JITTER | Input clock jitter | | _ | _ | 0.3 | ns | | Output pin slew | Fastest | CLOAD = 15pF | _ | 0.7 | _ | V/ns | | <sup>f</sup> PIXCLK | PIXCLK frequency | Default | _ | 80 | _ | MHz | | <sup>t</sup> PD | PIXCLK to data valid | Default | _ | _ | 3 | ns | | <sup>t</sup> PFH | PIXCLK to FRAME_VALID HIGH | Default | _ | _ | 3 | ns | | <sup>t</sup> PLH | PIXCLK to LINE_VALID HIGH | Default | _ | _ | 3 | ns | | <sup>t</sup> PFL | PIXCLK to FRAME_VALID LOW | Default | - | _ | 3 | ns | | <sup>t</sup> PLL | PIXCLK to LINE_VALID LOW | Default | _ | _ | 3 | ns | Table 17: Parallel I/O Rise Slew Rate $^{f}$ EXTCLK = 24 MHz; VDD = 1.8V; VAA = 2.8V; VAA\_PIX = 2.8V; VDD\_PLL = 2.8V; Output load = 68.5pF; $T_{J}$ = 60°C; CLK\_OP = 98 MPixel/s | | | Parallel Slew Rate (R0x306E[15:13]) | | | | | | | | |--------|-------|-------------------------------------|-------|-------|-------|-------|-------|-------|-------| | VDD_IO | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | Units | | 1.70V | 0.069 | 0.115 | 0.172 | 0.239 | 0.325 | 0.43 | 0.558 | 0.836 | V/ns | | 1.80V | 0.078 | 0.131 | 0.195 | 0.276 | 0.375 | 0.507 | 0.667 | 1.018 | | | 1.95V | 0.093 | 0.156 | 0.233 | 0.331 | 0.456 | 0.62 | 0.839 | 1.283 | | | 2.50V | 0.15 | 0.252 | 0.377 | 0.539 | 0.759 | 1.07 | 1.531 | 2.666 | | | 2.80V | 0.181 | 0.305 | 0.458 | 0.659 | 0.936 | 1.347 | 1.917 | 3.497 | | | 3.10V | 0.212 | 0.361 | 0.543 | 0.78 | 1.114 | 1.618 | 2.349 | 4.14 | | AR0330\_DS Rev. U Pub. 4/15 EN 22 ©Semiconductor Components Industries, LLC, 2015. # **HiSPi Transmitter** **Note:** Refer to "High-Speed Serial Pixel Interface Physical Layer Specification v2.00.00" for further explanation of the HiSPi transmitter specification. # **SLVS Electrical Specifications** Table 18: Power Supply and Operating Temperature | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |-------------------------------|--------------|-----|-----|------|------|---------| | SLVS Current Consumption | IDD_HiSPi_TX | | | n*18 | mA | 1, 2 | | HiSPi PHY Current Consumption | IDD_HiSPi | | | n*45 | mA | 1, 2, 3 | | Operating temperature | Tj | -30 | | 70 | °C | 4 | Notes: - 1. Where 'n' is the number of PHYs - 2. Temperature of 25°C - 3. Up to 700 Mbps - 4. Specification values may be exceeded when outside this temperature range. **Table 19:** SLVS Electrical DC Specification Tj = 25°C | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------|------------------------|-------------|------------|----------------------|------| | SLVS DC mean common mode voltage | V <sub>CM</sub> | 0.45*VDD_TX | 0.5*VDD_TX | 0.55*VDD_TX | V | | SLVS DC mean differential output voltage | V <sub>OD</sub> | 0.36*VDD_TX | 0.5*VDD_TX | 0.64*VDD_TX | V | | Change in V <sub>CM</sub> between logic 1 and 0 | Δ V <sub>CM</sub> | | | 25 | mV | | Change in V <sub>OD</sub> between logic 1 and 0 | V <sub>OD</sub> | | | 25 | mV | | V <sub>OD</sub> noise margin | NM | | | ±30 | % | | Difference in V <sub>CM</sub> between any two channels | $ \Delta V_{CM} $ | | | 50 | mV | | Difference in V <sub>OD</sub> between any two channels | $ \Delta V_{OD} $ | | | 100 | mV | | Common-mode AC Voltage (pk) without VCM cap termination | V <sub>CM_AC</sub> | | | 50 | mV | | Common-mode AC Voltage (pk) with VCM cap termination | V <sub>CM_AC</sub> | | | 30 | mV | | Maximum overshoot peak V <sub>OD</sub> | V <sub>OD_AC</sub> | | | 1.3* V <sub>OD</sub> | V | | Maximum overshoot V <sub>diff pk-pk</sub> | V <sub>diff_pkpk</sub> | | | 2.6*V <sub>OD</sub> | V | | Single-ended Output impedance | R <sub>O</sub> | 35 | 50 | 70 | Ω | | Output Impedance Mismatch | $\Delta R_{O}$ | | | 20 | % | AR0330\_DS Rev. U Pub. 4/15 EN 23 ©Semiconductor Components Industries, LLC, 2015. Table 20: **SLVS Electrical Timing Specification** | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------------------|-----------------------|-------|------|------|-------| | Data Rate | 1/UI | 280 | 700 | Mbps | 1 | | Bitrate Period | t <sub>PW</sub> | 1.43 | 3.57 | ns | 1 | | Max setup time from transmitter | t <sub>PRE</sub> | 0.3 | | UI | 1, 2 | | Max hold time from transmitter | t <sub>POST</sub> | 0.3 | | UI | 1, 2 | | Eye Width | t <sub>EYE</sub> | | 0.6 | UI | 1, 2 | | Data Total Jitter (pk-pk) @1e-9 | t <sub>TOTALJIT</sub> | | 0.2 | UI | 1, 2 | | Clock Period Jitter (RMS) | t <sub>CKJIT</sub> | | 50 | ps | 2 | | Clock Cycle-to-Cycle Jitter (RMS) | t <sub>CYCJIT</sub> | | 100 | ps | 2 | | Rise time (20% - 80%) | tR | 150ps | 0.25 | UI | 3 | | Fall time (20% - 80%) | tF | 150ps | 0.25 | UI | 3 | | Clock duty cycle | DCYC | 45 | 55 | % | 2 | | Mean Clock to Data Skew | t <sub>CHSKEW</sub> | -0.1 | 0.1 | UI | 1, 4 | | PHY-to-PHY Skew | t <sub>PHYSKEW</sub> | | 2.1 | UI | 1, 5 | | Mean differential skew | t <sub>DIFFSKEW</sub> | -100 | 100 | ps | 6 | - Notes: 1. One UI is defined as the normalized mean time between one edge and the following edge of the - 2. Taken from the OV crossing point with the DLL off. - 3. Also defined with a maximum loading capacitance of 10 pF on any pin. The loading capacitance may also need to be less for higher bitrates so the rise and fall times do not exceed the maximum - 4. The absolute mean skew between the Clock lane and any Data Lane in the same PHY between any - 5. The absolute skew between any Clock in one PHY and any Data lane in any other PHY between any Differential skew is defined as the skew between complementary outputs. It is measured as the absolute time between the two complementary edges at mean VCM point. Note that differential skew also is related to the $\triangle VCM\_AC$ spec which also must not be exceeded. # **HiVCM Electrical Specifications** The HiSPi 2.0 specification also defines an alternative signaling level mode called HiVCM. Both $V_{OD}$ and $V_{CM}$ are still scalable with $V_{DD}$ $HiSPi_TX$ , but with $V_{DD}$ $HiSPi_TX$ nominal set to 1.8 V the common-mode is elevated to around 0.9 V. Table 21: **HiVCM Power Supply and Operating Temperatures** | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |-------------------------------|----------------|-----|-----|------|------|---------| | HiVCM Current Consumption | Idd_HiSPi_TX | | | n*34 | mA | 1, 2 | | HiSPi PHY Current Consumption | Idd_HiSPi | | | n*45 | mA | 1, 2, 3 | | Operating temperature | T <sub>J</sub> | -30 | | 70 | °C | 4 | - Notes: 1. Where 'n' is the number of PHYs - 2. Temperature of 25°C - 3. Up to 700 Mbps - 4. Specification values may be exceeded when outside this temperature range. 24 AR0330\_DS Rev. U Pub. 4/15 EN ©Semiconductor Components Industries, LLC, 2015. Table 22: HiVCM Electrical Voltage and Impedance Specification $Tj = 25^{\circ} C$ | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------|------------------------|------|------|----------------------|------| | HiVCM DC mean common mode voltage | V <sub>CM</sub> | 0.76 | 0.90 | 1.07 | V | | HiVCM DC mean differential output voltage | V <sub>OD</sub> | 200 | 280 | 350 | mV | | Change in V <sub>CM</sub> between logic 1 and 0 | $\Delta V_{CM}$ | | | 25 | mV | | Change in V <sub>OD</sub> between logic 1 and 0 | V <sub>OD</sub> | | | 25 | mV | | V <sub>OD</sub> noise margin | NM | | | ±30 | % | | Difference in V <sub>CM</sub> between any two channels | ΔV <sub>CM</sub> | | | 50 | mV | | Difference in V <sub>OD</sub> between any two channels | ∆V <sub>OD</sub> | | | 100 | mV | | Common-mode AC Voltage (pk) without V <sub>CM</sub> cap termination | $\Delta V_{CM\_AC}$ | | | 50 | mV | | Common-mode AC Voltage (pk) with V <sub>CM</sub> cap termination | $\Delta V_{CM\_AC}$ | | | 30 | mV | | Maximum overshoot peak V <sub>OD</sub> | V <sub>OD_AC</sub> | | | 1.3* V <sub>OD</sub> | V | | Maximum overshoot Vdiff pk-pk | V <sub>diff_pkpk</sub> | | | 2.6*V <sub>OD</sub> | V | | Single-ended Output impedance | R <sub>O</sub> | 40 | 70 | 100 | Ω | | Output Impedance Mismatch | $\Delta R_{O}$ | | | 20 | % | Table 23: **HiVCM Electrical AC Specification** | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------------------|-----------------------|-------|------|------|-------| | Data Rate | 1/UI | 280 | 700 | Mbps | 1 | | Bitrate Period | t <sub>PW</sub> | 1.43 | 3.57 | ns | 1 | | Max setup time from transmitter | t <sub>PRE</sub> | 0.3 | | UI | 1, 2 | | Max hold time from transmitter | t <sub>POST</sub> | 0.3 | | UI | 1, 2 | | Eye Width | t <sub>EYE</sub> | | 0.6 | UI | 1, 2 | | Data Total Jitter (pk-pk) @1e-9 | t <sub>TOTALJIT</sub> | | 0.2 | UI | 1, 2 | | Clock Period Jitter (RMS) | t <sub>CKJIT</sub> | | 50 | ps | 2 | | Clock Cycle-to-Cycle Jitter (RMS) | t <sub>CYCJIT</sub> | | 100 | ps | 2 | | Rise time (20% - 80%) | t <sub>R</sub> | 150ps | 0.3 | UI | 3 | | Fall time (20% - 80%) | t <sub>F</sub> | 150ps | 0.3 | UI | 3 | | Clock duty cycle | D <sub>CYC</sub> | 45 | 55 | % | 2 | | Clock to Data Skew | t <sub>CHSKEW</sub> | -0.1 | 0.1 | UI | 1, 4 | | PHY-to-PHY Skew | tP <sub>HYSKEW</sub> | | 2.1 | UI | 1, 5 | | Mean differential skew | t <sub>DIFFSKEW</sub> | -100 | 100 | ps | 6 | - Notes: 1. One UI is defined as the normalized mean time between one edge and the following edge of the - 2. Taken from the 0 V crossing point with the DLL off. - 3. Also defined with a maximum loading capacitance of 10pF on any pin. The loading capacitance may also need to be less for higher bitrates so the rise and fall times do not exceed the maximum - 4. The absolute mean skew between the Clock lane and any Data Lane in the same PHY between any - 5. The absolute mean skew between any Clock in one PHY and any Data lane in any other PHY between any edges. - 6. Differential skew is defined as the skew between complementary outputs. It is measured as the absolute time between the two complementary edges at mean VCM point. Note that differential skew also is related to the $\triangle VCM$ AC spec which also must not be exceeded. #### **Electrical Definitions** Figure 10 is the diagram defining differential amplitude $V_{OD}$ , $V_{CM}$ , and rise and fall times. To measure $V_{\rm OD}$ and $V_{\rm CM}$ use the DC test circuit shown in Figure 11 on page 27 and set the HiSPi PHY to constant Logic 1 and Logic 0. Measure $V_{oa}$ , $V_{ob}$ and $V_{CM}$ with voltmeters for both Logic 1 and Logic 0. 26 AR0330\_DS Rev. U Pub. 4/15 EN ©Semiconductor Components Industries, LLC, 2015. Figure 10: Single-Ended and Differential Signals # Single-ended signals #### Differential signal Figure 11: DC Test Circuit $$V_{OD}(m) = |V_{oa}(m) - V_{ob}(m)|$$ where 'm' is either "1" for logic 1 or "0" for logic 0 (EQ 1) $$V_{OD} = \frac{V_{OD}(1) + V_{OD}(0)}{2}$$ (EQ 2) $$V_{diff} = V_{OD}(1) + V_{OD}(0)$$ (EQ 3) $$\Delta V_{OD} = |V_{OD}(1) - V_{OD}(0)|$$ (EQ 4) $$V_{CM} = \frac{V_{CM}(1) + V_{CM}(0)}{2}$$ (EQ 5) $$\Delta V_{CM} = |V_{CM}(1) - V_{CM}(0)|$$ (EQ 6) Both $V_{OD}$ and $V_{CM}$ are measured for all output channels. The worst case $\Delta V_{OD}$ is defined as the largest difference in $V_{OD}$ between all channels regardless of logic level. And the worst case $\Delta V_{CM}$ is similarly defined as the largest difference in $V_{CM}$ between all channels regardless of logic level. #### **Timing Definitions** - 1. Timing measurements are to be taken using the Square Wave test mode. - 2. Rise and fall times are measured between 20% to 80% positions on the differential waveform, as shown in Figure 10: "Single-Ended and Differential Signals," on page 27. - 3. Mean Clock-to-Data skew should be measured from the 0V crossing point on Clock to the 0V crossing point on any Data channel regardless of edge, as shown in Figure 12 on page 28. This time is compared with the ideal Data transition point of 0.5UI with the difference being the Clock-to-Data Skew (see Equation 7 on page 28). Figure 12: Clock-to-Data Skew Timing Diagram $$t_{CHSKEW}(ps) = \Delta t - \frac{t_{pw}}{2}$$ (EQ 7) $$t_{CHSKEW}(UI) = \frac{\Delta t}{t_{pw}} - 0.5 \tag{EQ 8}$$ 4. The differential skew is measured on the two single-ended signals for any channel. The time is taken from a transition on $V_{oa}$ signal to corresponding transition on $V_{ob}$ signal at $V_{CM}$ crossing point. Figure 13: Differential Skew Figure 13 on page 29 also shows the corresponding AC $V_{CM}$ common-mode signal. Differential skew between the $V_{oa}$ and $V_{ob}$ signals can cause spikes in the common-mode, which the receiver needs to be able to reject. $V_{CM\_AC}$ is measured as the absolute peak deviation from the mean DC $V_{CM}$ common-mode. #### **Transmitter Eye Mask** Figure 14: Transmitter Eye Mask Figure 14 defines the **eye mask** for the transmitter. 0.5 UI point is the instantaneous crossing point of the Clock. The area in white shows the area Data is prohibited from crossing into. The **eye mask** also defines the minimum eye height, the data $t_{pre}$ and $t_{post}$ times, and the **total jitter pk-pk +mean skew** ( $t_{TJSKEW}$ ) for Data. #### **Clock Signal** $t_{HCLK}$ is defined as the high clock period, and $t_{LCLK}$ is defined as the low clock period as shown in Figure 15. The clock duty cycle $D_{CYC}$ is defined as the percentage time the clock is either high $(t_{HCLK})$ or low $(t_{LCLK})$ compared with the clock period T. Figure 15: Clock Duty Cycle $$D_{CYC}(1) = \frac{t_{HCLK}}{T}$$ (EQ 9) $$D_{CYC}(0) = \frac{t_{LCLK}}{T}$$ (EQ 10) $$t_{pw} = \frac{T}{2}$$ (i.e, 1 UI) (EQ 11) $$Bitrate = \frac{1}{t_{pw}}$$ (EQ 12) Figure 16 shows the definition of clock jitter for both the period and the cycle-to-cycle jitter. Figure 16: Clock Jitter Period Jitter ( $t_{CKJIT}$ ) is defined as the deviation of the instantaneous clock $t_{PW}$ from an ideal 1UI. This should be measured for both the clock high period variation $\Delta t_{HCLK}$ , and the clock low period variation $\Delta t_{LCLK}$ taking the RMS or 1-sigma standard deviation and quoting the worse case jitter between $\Delta t_{HCLK}$ and $\Delta t_{LCLK}$ . Cycle-to-cycle jitter ( $t_{CYCJIT}$ ) is defined as the difference in time between consecutive clock high and clock low periods $t_{HCLK}$ and $t_{LCLK}$ , quoting the RMS value of the variation $\Delta(t_{HCLK} - t_{LCLK})$ . If pk-pk jitter is also measured, this should be limited to ±3-sigma. Table 24: HiVCM Electrical AC Specification | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------------------|-----------------------|-------|------|------|-------| | Data Rate | 1/UI | 280 | 700 | Mbps | 1 | | Bitrate Period | t <sub>PW</sub> | 1.43 | 3.57 | ns | 1 | | Max setup time from transmitter | t <sub>PRE</sub> | 0.3 | | UI | 1, 2 | | Max hold time from transmitter | t <sub>POST</sub> | 0.3 | | UI | 1, 2 | | Eye Width | t <sub>EYE</sub> | | 0.6 | UI | 1, 2 | | Data Total Jitter (pk-pk) @1e-9 | t <sub>TOTALJIT</sub> | | 0.2 | UI | 1, 2 | | Clock Period Jitter (RMS) | t <sub>CKJIT</sub> | | 50 | ps | 2 | | Clock Cycle-to-Cycle Jitter (RMS) | t <sub>CYCJIT</sub> | | 100 | ps | 2 | | Rise time (20% - 80%) | t <sub>R</sub> | 150ps | 0.3 | UI | 3 | | Fall time (20% - 80%) | t <sub>F</sub> | 150ps | 0.3 | UI | 3 | | Clock duty cycle | D <sub>CYC</sub> | 45 | 55 | % | 2 | | Clock to Data Skew | t <sub>CHSKEW</sub> | -0.1 | 0.1 | UI | 1, 4 | | PHY-to-PHY Skew | tP <sub>HYSKEW</sub> | | 2.1 | UI | 1, 5 | | Mean differential skew | t <sub>DIFFSKEW</sub> | -100 | 100 | ps | 6 | Notes: - 1. One UI is defined as the normalized mean time between one edge and the following edge of the clock. - 2. Taken from the 0 V crossing point with the DLL off. - 3. Also defined with a maximum loading capacitance of 10pF on any pin. The loading capacitance may also need to be less for higher bitrates so the rise and fall times do not exceed the maximum 0.3 UI. - 4. The absolute mean skew between the clock lane and any data lane in the same PHY between any edges. - 5. The absolute mean skew between any clock in one PHY and any data lane in any other PHY between any edges. - 6. Differential skew is defined as the skew between complementary outputs. It is measured as the absolute time between the two complementary edges at mean VCM point. Note that differential skew also is related to the $\Delta$ VCM AC spec which also must not be exceeded. AR0330\_DS Rev. U Pub. 4/15 EN Semiconductor Components Industries, LLC, 2015. # Sequencer The sequencer digital block determines the order and timing of operations required to sample pixel data from the array during each row period. It is controlled by an instruction set that is programmed into RAM from the sensor OTPM (One Time Programmable Memory). The OTPM is configured during production. The instruction set determines the length of the sequencer operation that determines the "ADC Readout Limitation" (Equation 5) listed in the Sensor Frame-Rate section. The instruction set can be shortened through register writes in order to achieve faster frame rates. Instructions for shortening the sequencer can be found in the AR0330 Developer Guide. The sequencer digital block can be reprogrammed using the following instructions: Program a new sequencer. - 1. Place the sensor in standby. - 2. Write 0x8000 to R0x3088 ("seq\_ctrl\_port"). - 3. Write each instruction incrementally to R0x3086. Each write must be 16-bit consisting of two bytes $\{Byte[N], Byte[N+1]\}$ . - 4. If the sequencer consists of an odd number of bytes, set the last byte to "0". Read the instructions stored in the sequencer. - 1. Place the sensor in standby. - 2. Write 0xC000 to R0x3088 ("seq\_ctrl\_port"). - 3. Sequentially read one byte at a time from R0x3086 with 8-bit read command. #### **Sensor PLL** #### **VCO** Figure 17: Relationship Between Readout Clock and Peak Pixel Rate The sensor contains a phase-locked loop (PLL) that is used for timing generation and control. The required VCO clock frequency is attained through the use of a pre-PLL clock divider followed by a multiplier. The multiplier is followed by set of dividers used to generate the output clocks required for the sensor array, the pixel analog and digital readout paths, and the output parallel and serial interfaces. AR0330\_DS Rev. U Pub. 4/15 EN Semiconductor Components Industries, LLC, 2015. #### **Dual Readout Paths** There are two readout paths within the sensor digital block. Figure 18: Sensor Dual Readout Paths The sensor row timing calculations refers to each data-path individually. For example, the sensor default configuration uses 1248 clocks per row (line\_length\_pck) to output 2304 active pixels per row. The aggregate clocks per row seen by the receiver will be 2496 clocks (1248 x 2 readout paths). ## **Parallel PLL Configuration** #### Figure 19: PLL for the Parallel Interface The parallel interface has a maximum output data-rate of 98MPixel/s. The maximum output of the parallel interface is 98 Mpixel/s (CLK\_OP). This will limit the readout clock (CLK\_PIX) to 49 Mpixel/s. The sensor will not use the $F_{SERIAL}$ , $F_{SERI-AL\_CLK}$ , or CLK\_OP when configured to use the parallel interface. AR0330\_DS Rev. U Pub. 4/15 EN Semiconductor Components Industries, LLC, 2015. Table 25: PLL Parameters for the Parallel Interface | Parameter | Symbol | Min | Max | Unit | |----------------|------------------|-----|-----|----------| | External Clock | EXTCLK | 6 | 27 | MHz | | VCO Clock | F <sub>VCO</sub> | 384 | 768 | MHz | | Readout Clock | CLK_PIX | | 49 | Mpixel/s | | Output Clock | CLK_OP | | 98 | Mpixel/s | Table 26: Example PLL Configuration for the Parallel Interface | Parameter | Value | Output | |-------------------|-------|------------------------------| | F <sub>VCO</sub> | | 588 MHz (Max) | | vt_sys_clk_div | 1 | | | vt_pix_clk_div | 6 | | | CLK_PIX | | 49 Mpixel/s (= 588 MHz / 12) | | CLK_OP | | 98 Mpixel/s (= 588 MHz / 6) | | Output pixel rate | | 98 MPixel/s | ## **Serial PLL Configuration** Figure 20: PLL for the Serial Interface The sensor will use op\_sys\_clk\_div and op\_pix\_clk\_div to configure the output clock per lane (CLK\_OP). The configuration will depend on the number of active lanes (1, 2, or 4) configured. To configure the sensor protocol and number of lanes, refer to "Serial Configuration" on page 40. AR0330\_DS Rev. U Pub. 4/15 EN @Semiconductor Components Industries, LLC, 2015. Table 27: PLL Parameters for the Serial Interface | Parameter | Symbol | Min | Max | Unit | |------------------------------------|-------------------------|---------------------------|---------------------------|----------| | External Clock | EXTCLK | 6 | 27 | MHz | | VCO Clock | F <sub>VCO</sub> | 384 | 768 | MHz | | Readout Clock | CLK_PIX | | 98 | Mpixel/s | | Output Clock | CLK_OP | | 98 | Mpixel/s | | Output Serial Data Rate Per Lane | F <sub>SERIAL</sub> | 300 (HiSPi)<br>384 (MIPI) | 700 (HiSPi)<br>768 (MIPI) | Mbps | | Output Serial Clock Speed Per Lane | F <sub>SERIAL_CLK</sub> | 150 (HiSPi)<br>192 (MIPI) | 350(HiSPi)<br>384 (MIPI) | MHz | The serial output should be configured so that it adheres to the following rules: - The maximum data-rate per lane ( $F_{SERIAL}$ ) is 768Mbps/lane (MIPI) and 700Mbps/lane (HiSPi). - The output pixel rate per lane (CLK\_OP) should be configured so that the sensor output pixel rate matches the peak pixel rate (2 x CLK\_PIX). - 4-lane: 4 x CLK\_OP = 2 x CLK\_PIX = Pixel Rate (max: 196 Mpixel/s) - 2-lane: 2 x CLK\_OP = 2 x CLK\_PIX = Pixel Rate (max: 98 Mpixel/s) - 1-lane: 1 x CLK\_OP = 2 x CLK\_PIX = Pixel Rate (max: 76 Mpixel/s) Table 28: Example PLL Configurations for the Serial Interface | | 4-1 | ane | 2-1 | ane | | 1-lane | | Notes | |-------------------------|--------|--------|--------|--------|--------|--------|-------|----------| | Parameter | 12-bit | 10-bit | 12-bit | 10-bit | 12-bit | 10-bit | 8-bit | Notes | | F <sub>VCO</sub> | 588 | 490 | 588 | 490 | 768 | 768 | 768 | MHz | | vt_sys_clk_div | 1 | 1 | 2 | 2 | 4 | 4 | 4 | | | vt_pix_clk_div | 6 | 5 | 6 | 5 | 6 | 5 | 4 | | | op_sys_clk_div | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | op_pix_clk_div | 12 | 10 | 12 | 10 | 12 | 10 | 8 | | | F <sub>SERIAL</sub> | 588 | 490 | 588 | 490 | 768 | 768 | 768 | MHz | | F <sub>SERIAL_CLK</sub> | 294 | 245 | 294 | 245 | 384 | 384 | 384 | MHz | | CLK_PIX | 98 | 98 | 49 | 49 | 32 | 38.4 | 48 | Mpixel/s | | CLK_OP | 49 | 49 | 49 | 49 | 64 | 76.8 | 96 | Mpixel/s | | Pixel Rate | 196 | 196 | 98 | 98 | 64 | 76.8 | 96 | Mpixel/s | AR0330\_DS Rev. U Pub. 4/15 EN @Semiconductor Components Industries, LLC, 2015. # **Pixel Output Interfaces** #### **Parallel Interface** The parallel pixel data interface uses these output-only signals: - FV - LV - PIXCLK - DOUT[11:0] The parallel pixel data interface is disabled by default at power up and after reset. It can be enabled by programming R0x301A. Table 30 on page 36 shows the recommended settings. When the parallel pixel data interface is in use, the serial data output signals can be left unconnected. Set reset\_register[12] to disable the serializer while in parallel output mode. #### **Output Enable Control** When the parallel pixel data interface is enabled, its signals can be switched asynchronously between the driven and High-Z under pin or register control, as shown in Table 29. OE\_BAR pin is only available on the bare die version. **Table 29: Output Enable Control** | OE_BAR Pin | Drive Signals R0x301A-B[6] | Description | |------------|----------------------------|------------------| | Disabled | 0 | Interface High-Z | | Disabled | 1 | Interface driven | | 1 | 0 | Interface High-Z | | Х | 1 | Interface driven | | 0 | X | Interface driven | #### **Configuration of the Pixel Data Interface** Fields in R0x301A are used to configure the operation of the pixel data interface. The supported combinations are shown in Table 30. Table 30: Configuration of the Pixel Data Interface | Serializer<br>Disable<br>R0x301<br>A–B[12] | Parallel<br>Enable<br>R0x301A–B[7] | Standby<br>End-of-Frame<br>R0x301A-B[4] | Description | |--------------------------------------------|------------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | 1 | Power up default. Serial pixel data interface and its clocks are enabled. Transitions to soft standby are synchronized to the end of frames on the serial pixel data interface. | | 1 | 1 | 0 | Parallel pixel data interface, sensor core data output. Serial pixel data interface and its clocks disabled to save power. Transitions to soft standby are synchronized to the end of the current row readout on the parallel pixel data interface. | | 1 | 1 | 1 | Parallel pixel data interface, sensor core data output. Serial pixel data interface and its clocks disabled to save power. Transitions to soft standby are synchronized to the end of frames in the parallel pixel data interface. | ## **High Speed Serial Pixel Data Interface** The High Speed Serial Pixel (HiSPi) interface uses four data and one clock low voltage differential signaling (LVDS) outputs. - SLVSC P - SLVSC N - SLVS0 P - SLVS0\_N - SLVS1\_P - SLVS1\_N - SLVS2\_P - SLVS2\_N - SLVS3\_P - SLVS3 N The HiSPi interface supports three protocols, Streaming S, Streaming SP, and Packetized SP. The streaming protocols conform to a standard video application where each line of active or intra-frame blanking provided by the sensor is transmitted at the same length. The Packetized SP protocol will transmit only the active data ignoring line-to-line and frame-to-frame blanking data. These protocols are further described in the High-Speed Serial Pixel (HiSPi<sup>TM</sup>) Interface Protocol Specification V1.00.00. The HiSPi interface building block is a unidirectional differential serial interface with four data and one double data rate (DDR) clock lanes. One clock for every four serial data lanes is provided for phase alignment across multiple lanes. Figure 21 shows the configuration between the HiSPi transmitter and the receiver. Figure 21: HiSPi Transmitter and Receiver Interface Block Diagram ### **HiSPi Physical Layer** The HiSPi physical layer is partitioned into blocks of four data lanes and an associated clock lane. Any reference to the PHY in the remainder of this document is referring to this minimum building block. The PHY will serialize a 10-, 12-, 14- or 16-bit data word and transmit each bit of data centered on a rising edge of the clock, the second on the falling edge of clock. Figure 22 shows bit transmission. In this example, the word is transmitted in order of MSB to LSB. The receiver latches data at the rising and falling edge of the clock. Figure 22: Timing Diagram #### **DLL Timing Adjustment** The specification includes a DLL to compensate for differences in group delay for each data lane. The DLL is connected to the clock lane and each data lane, which acts as a control master for the output delay buffers. Once the DLL has gained phase lock, each lane can be delayed in 1/8 unit interval (UI) steps. This additional delay allows the user to increase the setup or hold time at the receiver circuits and can be used to compensate for skew introduced in PCB design. If the DLL timing adjustment is not required, the data and clock lane delay settings should be set to a default code of 0x000 to reduce jitter, skew, and power dissipation. Figure 23: Block Diagram of DLL Timing Adjustment Figure 24: Delaying the clock\_lane with Respect to data\_lane Figure 25: Delaying data\_lane with Respect to the clock\_lane ### **HiSPi Streaming Mode Protocol Layer** The HiSPi protocol is described HiSPi Protocol V1.00.00 A. ## **MIPI Interface** The serial pixel data interface uses the following output-only signal pairs: - DATA1\_P - DATA1 N - DATA2\_P - DATA2\_N - DATA3\_P - DATA3\_N - DATA4\_P - DATA4\_N - CLK\_P - CLK N The signal pairs use both single-ended and differential signaling, in accordance with the the MIPI Alliance Specification for D-PHY v1.00.00. The serial pixel data interface is enabled by default at power up and after reset. The DATA0\_P, DATA0\_N, DATA1\_P, DATA1\_N, CLK\_P and CLK\_N pads are set to the Ultra Low Power State (ULPS) if the serial disable bit is asserted (R0x301A-B[12]=1) or when the sensor is in the hardware standby or soft standby system states. When the serial pixel data interface is used, the LINE\_VALID, FRAME\_VALID, PIXCLK and dout[11:0] signals (if present) can be left unconnected. ## **Serial Configuration** The serial format should be configured using R0x31AC. This register should be programmed to 0x0C0C when using the parallel interface. The R0x0112-3 register can be programmed to any of the following data format settings that are supported: - 0x0C0C Sensor supports RAW12 uncompressed data format - 0x0C0A The sensor supports RAW12 compressed format (10-bit words) using 12-10 bit A-LAW Compression. See "Compression" on page 59. - 0x0A0A Sensor supports RAW10 uncompressed data format. This mode is supported by discarding all but the upper 10 bits of a pixel value. - 0x0808 Sensor supports RAW8 uncompressed data format. This mode is supported by discarding all but the upper 8 bits of a pixel value (MIPI only). The serial\_format register (R0x31AE) register controls which serial interface is in use when the serial interface is enabled (reset\_register[12] = 0). The following serial formats are supported: - 0x0201 Sensor supports single-lane MIPI operation - 0x0202 Sensor supports dual-lane MIPI operation - 0x0204 Sensor supports quad-lane MIPI operation - 0x0304 Sensor supports quad-lane HiSPi operation The MIPI timing registers must be configured differently for 10-bit or 12-bit modes. These modes should be configured when the sensor streaming is disabled. See Table 31 on page 41 AR0330\_DS Rev. U Pub. 4/15 EN ©Semiconductor Components Industries, LLC, 2015. **MIPI Config Status** | | Confi | Configuration | | | | | | | | |----------|---------------------|---------------|----------------|--|--|--|--|--|--| | Register | 10bit, 490Mbps/lane | | | | | | | | | | | Clocking | Continuous | Description | | | | | | | | 0x31B0 | 40 | 36 | Frame Preamble | | | | | | | | 0x31B2 | 14 | 12 | Line Preamble | | | | | | | | 0x31B4 | 0x2743 | 0x2643 | MIPI Timing 0 | | | | | | | | 0x31B6 | 0x114E | 0x114E | MIPI Timing 1 | | | | | | | | 0x31B8 | 0x2049 | 0x2048 | MIPI Timing 2 | | | | | | | | 0x31BA | 0x0186 | 0x0186 | MIPI Timing 3 | | | | | | | | 0x31BC | 0x8005 | 0x8005 | MIPI Timing 4 | | | | | | | | | | | | | | | | | | 0x2003 Table 31: Recommended MIPI Timing Configuration ## **Pixel Sensitivity** Figure 26: Integration Control in ERS Readout 0x31BE 0x2003 A pixel's integration time is defined by the number of clock periods between a row's reset and read operation. Both the read followed by the reset operations occur within a row period $(T_{ROW})$ where the read and reset may be applied to different rows. The read and reset operations will be applied to the rows of the pixel array in a consecutive order. The integration time in an ERS frame is defined as: $$T_{INTEGRATION} = T_{COARSE} - T_{FINE}$$ (EQ 13) The coarse integration time is defined by the number of row periods $(T_{ROW})$ between a row's reset and the row read. The row period is the defined as the time between row read operations (see Sensor Frame Rate). $$T_{COARSE} = T_{ROW} * coarse\_integration\_time$$ (EQ 14) AR0330\_DS Rev. U Pub. 4/15 EN ©Semiconductor Components Industries, LLC, 2015. Figure 27: Example of 8.33ms Integration in 16.6ms Frame The fine integration is then defined by the number of pixel clock periods between the row reset and row read operation within $T_{ROW}$ . This period is defined by the *fine\_integration\_time* register. Figure 28: Row Read and Row Reset Showing Fine Integration The maximum allowed value for fine\_integration\_time is *line\_length\_pck - 1204*. ON Semiconductor recommends that the fine\_integration\_time in the AR0330 be left at zero. AR0330\_DS Rev. U Pub. 4/15 EN 42 ©Semiconductor Components Industries, LLC, 2015. Figure 29: The Row Integration Time is Greater Than the Frame Readout Time The minimum frame-time is defined by the number of row periods per frame and the row period. The sensor frame-time will increase if the *coarse\_integration\_time* is set to a value equal to or greater than the *frame\_length\_lines*. The maximum integration time can be limited to the frame time by setting R0x30CE[5] to 1. AR0330\_DS Rev. U Pub. 4/15 EN ©Semiconductor Components Industries, LLC, 2015. ## **Gain Stages** The analog gain stages of the AR0330 sensor are shown in Figure 30. The sensor analog gain stage consists of column amplifiers and a variable ADC reference. The sensor will apply the same analog gain to each color channel. Digital gain can be configured to separate levels for each color channel. Figure 30: Gain Stages in AR0330 Sensor The level of analog gain applied is controlled by the coarse\_gain and fine\_gain registers. The analog readout can be configured differently for each gain level. The recommended gain tables are listed in Table 32. It is recommended that these registers are configured before streaming images. Table 32: Recommended Sensor Analog Gain Tables | COARSE | _GAIN | FINE_ | GAIN | Total | Gain | COARSI | _GAIN | FINE | _GAIN | Total | Gain | |------------------|-------------|------------------|-------------|-------|------|------------------|-------------|------------------|-------------|-------|-------| | R0x3060[<br>5:4] | Gain<br>(x) | R0x3060<br>[3:0] | Gain<br>(x) | (x) | (dB) | R0x3060[<br>5:4] | Gain<br>(x) | R0x3060<br>[3:0] | Gain<br>(x) | (x) | (dB) | | 0 | 1 | 0 | 1.00 | 1.00 | 0.00 | 0 | 1x | 15 | 1.88 | 1.88 | 5.49 | | 0 | 1 | 1 | 1.03 | 1.03 | 0.26 | 1 | 2x | 0 | 1.00 | 2.00 | 6.00 | | 0 | 1 | 2 | 1.07 | 1.07 | 0.56 | 1 | 2x | 2 | 1.07 | 2.13 | 6.58 | | 0 | 1 | 3 | 1.10 | 1.10 | 0.86 | 1 | 2x | 4 | 1.14 | 2.29 | 7.18 | | 0 | 1 | 4 | 1.14 | 1.14 | 1.16 | 1 | 2x | 6 | 1.23 | 2.46 | 7.82 | | 0 | 1 | 5 | 1.19 | 1.19 | 1.46 | 1 | 2x | 8 | 1.33 | 2.67 | 8.52 | | 0 | 1 | 6 | 1.23 | 1.23 | 1.80 | 1 | 2x | 10 | 1.45 | 2.91 | 9.28 | | 0 | 1 | 7 | 1.28 | 1.28 | 2.14 | 1 | 2x | 12 | 1.60 | 3.20 | 10.10 | | 0 | 1 | 8 | 1.33 | 1.33 | 2.50 | 1 | 2x | 14 | 1.78 | 3.56 | 11.02 | | 0 | 1 | 9 | 1.39 | 1.39 | 2.87 | 2 | 4x | 0 | 1.00 | 4.00 | 12.00 | | 0 | 1 | 10 | 1.45 | 1.45 | 3.25 | 2 | 4x | 4 | 1.14 | 4.57 | 13.20 | | 0 | 1 | 11 | 1.52 | 1.52 | 3.66 | 2 | 4x | 8 | 1.33 | 5.33 | 14.54 | | 0 | 1 | 12 | 1.60 | 1.60 | 4.08 | 2 | 4x | 12 | 1.60 | 6.40 | 16.12 | | 0 | 1 | 13 | 1.68 | 1.68 | 4.53 | 3 | 8x | 0 | 1.00 | 8.00 | 18.00 | | 0 | 1 | 14 | 1.78 | 1.78 | 5.00 | | | | - | | | AR0330\_DS Rev. U Pub. 4/15 EN 49 ©Semiconductor Components Industries, LLC, 2015. Each digital gain can be configured from a gain of 0 to 15.875. The digital gain supports 128 gain steps per 6dB of gain. The format of each digital gain register is "xxxx.yyyyyy" where "xxxx" refers an integer gain of 1 to 15 and "yyyyyyyy" is a fractional gain ranging from 0/128 to 127/128. The sensor includes a digital dithering feature to reduce quantization resulting from using digital gain can be implemented by setting R0x30BA[5] to 1. The default value is 0. Refer to "Real-Time Context Switching" on page 47 for the analog and digital gain registers in both context A and context B modes. Refer to "Real-Time Context Switching" on page 57 for the analog and digital gain registers in both context A and context B modes. ### **Data Pedestal** The data pedestal is a constant offset that is added to pixel values at the end of datapath. The default offset is 168 and is a 12-bit offset. This offset matches the maximum range used by the corrections in the digital readout path. The data pedestal value can be changed if the lock register bit (R0x301A[3]) is set to "0". This bit is set to "1" by default. AR0330\_DS Rev. U Pub. 4/15 EN ©Semiconductor Components Industries, LLC, 2015. ### **Sensor Readout** ## **Image Acquisition Modes** The AR0330 supports two image acquisition modes: Electronic rolling shutter (ERS) mode This is the normal mode of operation. When the AR0330 is streaming; it generates frames at a fixed rate, and each frame is integrated (exposed) using the ERS. When the ERS is in use, timing and control logic within the sensor sequences through the rows of the array, resetting and then reading each row in turn. In the time interval between resetting a row and subsequently reading that row, the pixels in the row integrate incident light. The integration (exposure) time is controlled by varying the time between row reset and row readout. For each row in a frame, the time between row reset and row readout is the same, leading to a uniform integration time across the frame. When the integration time is changed (by using the two-wire serial interface to change register settings), the timing and control logic controls the transition from old to new integration time in such a way that the stream of output frames from the AR0330 switches cleanly from the old integration time to the new while only generating frames with uniform integration. See "Changes to Integration Time" in the AR0330 Register Reference. · Global reset mode This mode can be used to acquire a single image at the current resolution. In this mode, the end point of the pixel integration time is controlled by an external electromechanical shutter, and the AR0330 provides control signals to interface to that shutter. The benefit of using an external electromechanical shutter is that it eliminates the visual artifacts associated with ERS operation. Visual artifacts arise in ERS operation, particularly at low frame rates, because an ERS image effectively integrates each row of the pixel array at a different point in time. #### **Window Control** The sequencing of the pixel array is controlled by the x\_addr\_start, y\_addr\_start, x\_addr\_end, and y\_addr\_end registers. The x\_addr\_start equal to 6 is the minimum setting value. The y\_addr\_start equal to 6 is the minimum setting value. Please refer to Table 33 and Table 34 for details. Table 33: Pixel Column Configuration | Column Address | Number | Туре | Notes | |----------------|--------|--------|----------------| | 0-5 | 6 | Active | Border columns | | 6-2309 | 2304 | Active | Active columns | | 2310-2315 | 6 | Active | Border columns | Table 34: Pixel Row Configuration | Row Address | Number | Туре | Notes | |-------------|--------|--------|------------------------------------| | 2–5 | 4 | Active | Not used in case of "edge effects" | | 6-1549 | 1544 | Active | Active rows | | 1550–1555 | 6 | Active | Not used in case of "edge effects" | ### **Readout Modes** #### **Horizontal Mirror** When the horizontal\_mirror bit (R0x3040[14]) is set in the image\_orientation register, the order of pixel readout within a row is reversed, so that readout starts from x\_addr\_end + 1 and ends at x\_addr\_start. Figure 31 on page 47 shows a sequence of 6 pixels being read out with R0x3040[14] = 0 and R0x3040[14] = 1. Changing R0x3040[14] causes the Bayer order of the output image to change; the new Bayer order is reflected in the value of the pixel\_order register. Figure 31: Effect of Horizontal Mirror on Readout Order #### **Vertical Flip** When the vertical\_flip bit (R0x3040[15]) is set in the image\_orientation register, the order in which pixel rows are read out is reversed, so that row readout starts from y\_addr\_end and ends at y\_addr\_start. Figure 30 shows a sequence of 6 rows being read out with R0x3040[15] = 0 and R0x3040[15] = 1. Changing this bit causes the Bayer order of the output image to change; the new Bayer order is reflected in the value of the pixel\_order register. Figure 32: Effect of Vertical Flip on Readout Order ## Subsampling The AR0330 supports subsampling. Subsampling allows the sensor to read out a smaller set of active pixels by either skipping or binning pixels within the readout window. The working modes described in the data sheet that use subsampling are configured to use either 2x2 or 3x3 subsampling. Figure 33: Horizontal Binning in the AR0330 Sensor Horizontal binning is achieved either in the pixel readout or the digital readout. The sensor will sample the combined 2x or 3x adjacent pixels within the same color plane. Figure 34: Vertical Row Binning in the AR0330 Sensor Vertical row binning is applied in the pixel readout. Row binning can be configured of 2x or 3x rows within the same color plane. ON Semiconductor recommends not to use 3x binning in AR0330 as it may introduce some image artifacts. Pixel skipping can be configured up to 2x and 3x in both the x-direction and y-direction. Skipping pixels in the x-direction will not reduce the row time. Skipping pixels in the y-direction will reduce the number of rows from the sensor effectively reducing the frame time. Skipping will introduce image artifacts from aliasing. The sensor increments its x and y address based on the x\_odd\_inc and y\_odd\_inc value. The value indicates the addresses that are skipped after each pair of pixels or rows has been read. The sensor will increment x and y addresses in multiples of 2. This indicates that a GreenR and Red pixel pair will be read together. As well, that the sensor will read a Gr-R row first followed by a B-Gb row. x subsampling factor = $$\frac{1 + x\_odd\_inc}{2}$$ (EQ 16) AR0330\_DS Rev. U Pub. 4/15 EN 49 ©Semiconductor Components Industries, LLC, 2015. y subsampling factor = $$\frac{1 + y\_odd\_inc}{2}$$ (EQ 17) A value of 1 is used for $x_odd_inc$ and $y_odd_inc$ when no pixel subsampling is indicated. In this case, the sensor is incrementing x and y addresses by 1+1 so that it reads consecutive pixel and row pairs. To implement a 2x skip in the x direction, the $x_odd_inc$ is set to 3 so that the x address increment is 1+3, meaning that sensor will skip every other Gr-R pair. Table 35: Configuration for Horizontal Subsampling | | x_odd_inc | Restrictions: | |----------------|-------------------------------------------------------------|-------------------------------------------------------------------------------| | No subsampling | x_odd_inc = 1<br>skip = (1+1)*0.5 = 1x | | | Skip 2x | x_odd_inc = 3<br>skip = (1+3)*0.5 = 2x | T | | Skip 3x | x_odd_inc = 5<br>skip = (1+5)*0.5 = 3x | The horizontal FOV must be programmed to meet the following rule: | | Analog Bin 2x | x_odd_inc = 3<br>skip = (1+3)*0.5 =2x<br>col_sf_bin_en = 1 | $\frac{x\_addr\_end - x\_addr\_start + 1}{(x\_odd\_inc + 1)/2} = even number$ | | Analog Bin 3x | x_odd_inc = 5<br>skip = (1+5)*0.5 = 3x<br>col_sf_bin_en = 1 | | | Digital Bin 2x | x_odd_inc = 3<br>skip = (1+3)*0.5 =2x<br>col_bin =1 | | | Digital Bin 3x | x_odd_inc = 5<br>skip = (1+5)*0.5 = 3x<br>col_bin = 1 | | Table 36: Configuration for Vertical Subsampling | | y_odd_inc | Restrictions: | |----------------|-------------------------------------------------------|---------------------------------------------------------------------------------------| | No subsampling | y_odd_inc = 1<br>skip = (1+1)*0.5 = 1x<br>row_bin = 0 | | | Skip 2x | y_odd_inc = 3<br>skip = (1+3)*0.5 =2x<br>row_bin = 0 | The vertical FOV must be programmed to meet the following rule: | | Skip 3x | y_odd_inc = 5<br>skip = (1+5)*0.5 =3x<br>row_bin = 0 | $\frac{y\_addr\_end - y\_addr\_start + 1}{(y\_odd\_inc + 1)/2} = \text{ even number}$ | | Analog Bin 2x | y_odd_inc = 3<br>skip = (1+3)*0.5 =2x<br>row_bin = 1 | | | Analog Bin 3x | y_odd_inc = 5<br>skip = (1+5)*0.5 =3x<br>row_bin = 1 | | ## **Sensor Frame Rate** The time required to read out an image frame ( $T_{FRAME}$ ) can be derived from the number of clocks required to output each image and the pixel clock. The frame-rate is the inverse of the frame period. $$fps=1/T_{FRAME}$$ (EQ 18) The number of clocks can be simplified further into the following parameters: - The number of clocks required for each sensor row (line\_length\_pck) This parameter also determines the sensor row period when referenced to the sensor readout clock. (T<sub>ROW</sub> = line\_length\_pck x 1/CLK\_PIX) - The number of row periods per frame (frame\_length\_lines) - An extra delay between frames used to achieve a specific output frame period (extra\_delay) $T_{FRAME}=1/(CLK\_PIX) \times [frame\_length\_lines \times line\_length\_pck + extra\_delay]$ (EQ 19) Figure 35: Frame Period Measured in Clocks AR0330\_DS Rev. U Pub. 4/15 EN Semiconductor Components Industries, LLC, 2015. ## Row Period (T<sub>ROW</sub>) The $line\_length\_pck$ will determine the number of clock periods per row and the row period ( $T_{ROW}$ ) when combined with the sensor readout clock. The $line\_length\_pck$ includes both the active pixels and the horizontal blanking time per row. The sensor utilizes two readout paths, as seen in Figure 18 on page 33, allowing the sensor to output two pixels during each pixel clock. The minimum *line\_length\_pck* is defined as the maximum of the following three equations: #### **ADC Readout Limitation:** $$1204(ADC\_HIGH\_SPEED) = 0$$ $$or$$ $$1116(ADC\_HIGH\_SPEED) = 1(0)$$ (EQ 20) Options to modify this limit, as mentioned in the "Sequencer" section, can be found in the AR0330 Developer Guide. #### **Digital Readout Limitation:** $$\frac{1}{3} \times \left[ \frac{x\_addr\_end - x\_addr\_start}{(x\_odd\_inc + 1) \times 0.5} \right]$$ (EQ 21) ### **Output Interface Limitations:** $$\frac{1}{2} \times \left[ \frac{x\_addr\_end - x\_addr\_start}{(x\_odd\_inc + 1) \times 0.5} \right] + 96$$ (EQ 22) ### **Row Periods Per Frame** The $frame\_length\_lines$ determines the number of row periods ( $T_{ROW}$ ) per frame. This includes both the active and blanking rows. The $minimum\_vertical\_blanking$ value is defined by the number of OB rows read per frame, two embedded data rows, and two blank rows. $$Minimum\ frame\_length\_lines = \frac{y\_addr\_end - y\_addr\_start}{(y\_odd\_inc + 1)/2} + minimum\_vertical\_blanking \qquad (EQ\ 23)$$ The sensor is configured to output frame information in two embedded data rows by setting R0x3064[8] to 1 (default). If R0x3064[8] is set to 0, the sensor will instead output two blank rows. The data configured in the two embedded rows is defined in MIPI CSI-2 Specification V1.00. Table 37: Minimum Vertical Blanking Configuration | R0x3180[0x00F0] | OB Rows | minimum_vertical_blanking | |-----------------|-----------|---------------------------| | 0x8 (Default) | 8 OB Rows | 8 OB + 4 = 12 | | 0x4 | 4 OB Rows | 4 OB + 4 = 8 | | 0x2 | 2 OB Rows | 2 OB + 4 = 6 | The locations of the OB rows, embedded rows, and blank rows within the frame readout are identified in Figure 36: "Slave Mode Active State and Vertical Blanking," on page 53. ### Slave Mode The slave mode feature of the AR0330 supports triggering the start of a frame readout from a VD signal that is supplied from an external ASIC. The slave mode signal allows for precise control of frame rate and register change updates. The VD signal is input to the trigger pin. Both the GPI\_EN (R0x301A[8]) and the SLAVE\_MODE (R0x30CE[4]) bits must be set to "1" to enable the slave mode. Figure 36: Slave Mode Active State and Vertical Blanking If the slave mode is disabled, the new frame will begin after the extra delay period is finished. The slave mode will react to the rising edge of the input VD signal if it is in an active state. When the VD signal is received, the sensor will begin the frame readout and the slave mode will remain inactive for the period of one frame time minus 16 clock periods ( $T_{FRAME}$ - (16 / CLK\_PIX)). After this period, the slave mode will re-enter the active state and will respond to the VD signal. AR0330\_DS Rev. U Pub. 4/15 EN Semiconductor Components Industries, LLC, 2015. Figure 37: Slave Mode Example with Equal Integration and Frame Readout Periods The integration of the last row is therefore started before the end of the programmed integration for the first row. The row shutter and read operations will stop when the slave mode becomes active and is waiting for the VD signal. The following should be considered when configuring the sensor to use the slave mode: - 1. The frame period ( $T_{FRAME}$ ) should be configured to be less than the period of the input VD signal. The sensor will disregard the input VD signal if it appears before the frame readout is finished. - 2. If the sensor integration time is configured to be less than the frame period, then the sensor will not have reset all of the sensor rows before it begins waiting for the input VD signal. This error can be minimized by configuring the frame period to be as close as possible to the desired frame rate (period between VD signals). ## Figure 38: Slave Mode Example Where the Integration Period is Half of the Frame Readout Period The sensor read pointer will have paused at row 0 while the shutter pointer pauses at row N/2. The extra integration caused by the slave mode delay will only be seen by rows 0 to N/2. The example below is for a frame readout period of 16.6ms while the integration time is configured to 8.33ms. When the slave mode becomes active, the sensor will pause both row read and row reset operations. Note: The row integration period is defined as the period from row reset to row read. When the AR0330 is working in slave mode, the external trigger signal VD must have accurately controlled timing to avoid uneven exposure in the output image. The VD timing control should make the slave mode "wait period" less than 32 pixel clocks. To avoid uneven exposure, programmed integration time cannot be larger than VD period. To increase integration time more than current VD period, the AR0330 must be configured to work at a lower frame rate and read out image with new VD to match the new timing. The period between slave mode pulses must also be greater than the frame period. If the rising edge of the VD pulse arrives while the slave mode is inactive, the VD pulse will be ignored and will wait until the next VD pulse has arrived. ### **Frame Readout** The sensor readout begins with vertical blanking rows followed by the active rows. The frame readout period can be defined by the number of row periods within a frame (frame\_length\_lines) and the row period (line\_length\_pck). The sensor will read the first vertical blanking row at the beginning of the frame period and the last active row at the end of the row period. Figure 39: Example of the Sensor Output of a 2304 x 1296 Frame at 60 fps The frame valid and line valid signals mentioned in this diagram represent internal signals within the sensor. The SYNC codes represented in this diagram represent the HiSPi Streaming SP protocol. Figure 39 aligns the frame integration and readout operation to the sensor output. It also shows the sensor output using the HiSPi Streaming SP protocol. Different sensor protocols will list different SYNC codes. Table 38: Serial SYNC Codes Included with Each Protocol Included with the AR0330 Sensor | Interface/Protocol | Start of Vertical<br>Blanking Row (SOV) | Start of Frame<br>(SOF) | Start of Active Line<br>(SOA) | End of Line<br>(EOL) | End of Frame<br>(EOF) | | | | | | | | |---------------------|-----------------------------------------|-------------------------|-------------------------------|----------------------|------------------------|--|--|--|--|--|--|--| | Parallel | Parallel interface uses FI | RAME VALID(FV) | and LINE VALID (LV) out | puts to denote sta | rt and end of line and | | | | | | | | | | | frame. | | | | | | | | | | | | HiSPi Streaming S | Yes | Send SOV | Yes | No SYNC Code | No SYNC Code | | | | | | | | | HiSPi Streaming SP | Yes | Yes | Yes | Yes | Yes | | | | | | | | | HiSPi Packetized SP | No SYNC Code | Yes | Yes | Yes | Yes | | | | | | | | | MIPI | No SYNC Code | Yes | Yes | Yes | Yes | | | | | | | | AR0330\_DS Rev. U Pub. 4/15 EN Semiconductor Components Industries, LLC, 2015. Figure 40 illustrates how the sensor active readout time can be minimized while reducing the frame rate. 1308 VB rows were added to the output frame to reduce the $2304 \times 1296$ frame rate from 60 fps to 30 fps without increasing the delay between the readout of the first and last active row. Figure 40: Example of the Sensor Output of a 2304 x1296 Frame at 30 fps The frame valid and line valid signals mentioned in this diagram represent internal signals within the sensor. The SYNC codes represented in this diagram represent the HiSPI Streaming SP protocol. ## **Changing Sensor Modes** ## **Register Changes** All register writes are delayed by 1x frame. A register that is written to during the readout of frame n will not be updated to the new value until the readout of frame n+2. This includes writes to the sensor gain and integration registers. ## **Real-Time Context Switching** In the AR0330, the user may switch between two full register sets A and B by writing to a context switch change bit in R0x30B0[13]. When the context switch is configured to context A the sensor will reference the "Context A Registers". If the context switch is changed from A to B during the readout of frame n, the sensor will then reference the context B $coarse\_integration\_time$ registers in frame n+1 and all other context B registers at the beginning of reading frame n+2. The sensor will show the same behavior when changing from context B to context A. Table 39: List of Configurable Registers for Context A and Context B | Context A | | Context B | | |-------------------------|-------------|----------------------------|---------------| | Register Description | Address | Register Description | Address | | Coarse_integration_time | 0x3012 | Coarse_integration_time_CB | 0x3016 | | Fine_integration_time | 0x3014 | Fine_integration_time_CB | 0x3018 | | Line_length_pck | 0x300C | Line_length_pck_CB | 0x303E | | Frame_length_lines | 0x300A | Frame_length_lines_CB | 0x30AA | | COL_SF_BIN_EN | 0x3040[9] | COL_SF_BIN_EN_CB | 0x3040[8] | | ROW_BIN | 0x3040[12] | ROW_BIN_CB | 0x3040[10] | | COL_BIN | 0x3040[13] | COL_BIN_CB | 0x3040[11] | | FINE_GAIN | 0x3060[3:0] | FINE_GAIN_CB | 0x3060[11:8] | | COARSE_GAIN | 0x3060[5:4] | COARSE_GAIN_CB | 0x3060[13:12] | | x_addr_start | 0x3004 | x_addr_start_CB | 0x308A | | y_addr_start | 0x3002 | y_addr_start_CB | 0x308C | | x_addr_end | 0x3008 | x_addr_end_CB | 0x308E | | y_addr_end | 0x3006 | y_addr_end_CB | 0x3090 | | Y_odd_inc | 0x30A6 | Y_odd_inc_CB | 0x30A8 | | X_odd_inc | 0x30A2 | X_odd_inc_CB | 0x30AE | | ADC_HIGH_SPEED | 0x30BA[6] | ADC_HIGH_SPEED_CB | 0x30BA[7] | | GREEN1_GAIN | 0x3056 | GREEN1_GAIN_CB | 0x30BC | | BLUE_GAIN | 0x3058 | BLUE_GAIN_CB | 0x30BE | | RED_GAIN | 0x305A | RED_GAIN_CB | 0x30C0 | | GREEN2_GAIN | 0x305C | GREEN2_GAIN_CB | 0x30C2 | | GLOBAL_GAIN | 0x305E | GLOBAL_GAIN_CB | 0x30C4 | Note: ON Semiconductor recommends leaving fine\_integration\_time at 0. Figure 41: Example of Changing the Sensor from Context A to Context B ## Compression The sensor can optionally compress 12-bit data to 10-bit using A-law compression. The compression is applied after the data pedestal has been added to the data. See Figure 1: "Block Diagram," on page 6. The A-law compression is disabled by default and can be enabled by setting R0x31D0 from "0" to "1". Table 40: A-Law Compression Table for 12-10 bits | | | Input Values | | | | | | | | | | | Compressed Codeword | | | | | | | | | | |--------------|----|------------------------|---|---|---|---|---|---|---|---|---|---|---------------------|---|---|---|---|---|---|---|---|---| | Input Range | 11 | 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 0 to 127 | 0 | 0 | 0 | 0 | 0 | a | b | С | d | е | f | g | 0 | 0 | 0 | а | b | С | d | е | f | g | | 128 to 255 | 0 | 0 | 0 | 0 | 1 | a | b | С | d | е | f | g | 0 | 0 | 1 | a | b | С | d | е | f | g | | 256 to 511 | 0 | 0 | 0 | 1 | a | b | С | d | е | f | g | Х | 0 | 1 | 0 | a | b | С | d | е | f | g | | 512 to 1023 | 0 | 0 | 1 | a | b | С | d | е | f | g | Χ | Х | 0 | 1 | 1 | а | b | С | d | e | f | g | | 1024 to 2047 | 0 | 1 | a | b | С | d | е | f | g | h | Χ | Х | 1 | 0 | a | b | С | d | e | f | g | h | | 2048 to 4095 | 1 | a | b | С | d | e | f | g | h | Χ | Χ | Х | 1 | 1 | a | b | С | d | e | f | g | h | ## **Test Patterns** The AR0330 has the capability of injecting a number of test patterns into the top of the datapath to debug the digital logic. With one of the test patterns activated, any of the datapath functions can be enabled to exercise it in a deterministic fashion. Test patterns are selected by Test\_Pattern\_Mode register (R0x3070). Only one of the test patterns can be enabled at a given point in time by setting the Test\_Pattern\_Mode register according to Table 41. When test patterns are enabled the active area will receive the value specified by the selected test pattern and the dark pixels will receive the value in Test\_Pattern\_Green (R0x3074 and R0x3078) for green pixels, Test\_Pattern\_Blue (R0x3076) for blue pixels, and Test\_Pattern\_Red (R0x3072) for red pixels. Table 41: Test Pattern Modes | Test_Pattern_Mode | Test Pattern Output | |-------------------|------------------------------------| | 0 | No test pattern (normal operation) | | 1 | Solid Color | | 2 | 100% Vertical Color Bars | | 3 | Fade-to-Gray Vertical Color Bars | | 256 | Walking 1s test pattern (12-bit) | #### **Solid Color** When the color field mode is selected, the value for each pixel is determined by its color. Green pixels will receive the value in Test\_Pattern\_Green, red pixels will receive the value in Test\_Pattern\_Red, and blue pixels will receive the value in Test\_Pattern\_Blue. #### **Vertical Color Bars** When the vertical color bars mode is selected, a typical color bar pattern will be sent through the digital pipeline. ## Walking 1s When the walking 1s mode is selected, a walking 1s pattern will be sent through the digital pipeline. The first value in each row is 1. ## **Two-Wire Serial Register Interface** The two-wire serial interface bus enables read/write access to control and status registers within the AR0330. This interface is designed to be compatible with the electrical characteristics and transfer protocols of the $I^2C$ specification. The interface protocol uses a master/slave model in which a master controls one or more slave devices. The sensor acts as a slave device. The master generates a clock (SCLK) that is an input to the sensor and is used to synchronize transfers. Data is transferred between the master and the slave on a bidirectional signal (SDATA). SDATA is pulled up to VDD\_IO off-chip by a $1.5 \mathrm{k}\Omega$ resistor. Either the slave or master device can drive SDATA LOW—the interface protocol determines which device is allowed to drive SDATA at any given time. The protocols described in the two-wire serial interface specification allow the slave device to drive SCLK LOW; the AR0330 uses SCLK as an input only and therefore never drives it LOW. #### **Protocol** Data transfers on the two-wire serial interface bus are performed by a sequence of low-level protocol elements: - 1. a (repeated) start condition - 2. a slave address/data direction byte - 3. an (a no-) acknowledge bit - 4. a message byte - 5. a stop condition The bus is idle when both SCLK and SDATA are HIGH. Control of the bus is initiated with a start condition, and the bus is released with a stop condition. Only the master can generate the start and stop conditions. #### **Start Condition** A start condition is defined as a HIGH-to-LOW transition on SDATA while SCLK is HIGH. At the end of a transfer, the master can generate a start condition without previously generating a stop condition; this is known as a "repeated start" or "restart" condition. #### **Stop Condition** A stop condition is defined as a LOW-to-HIGH transition on SDATA while SCLK is HIGH. #### **Data Transfer** Data is transferred serially, 8 bits at a time, with the MSB transmitted first. Each byte of data is followed by an acknowledge bit or a no-acknowledge bit. This data transfer mechanism is used for both the slave address/data direction byte and for message bytes. One data bit is transferred during each SCLK clock period. SDATA can change when SCLK is LOW and must be stable while SCLK is HIGH. ### Slave Address/Data Direction Byte Bits [7:1] of this byte represent the device slave address and bit [0] indicates the data transfer direction. A "0" in bit [0] indicates a WRITE, and a "1" indicates a READ. The default slave addresses used by the AR0330 sensor are 0x20 (write address) and 0x21 (read address). Alternate slave addresses of 0x30 (WRITE address) and 0x31 (READ address) can be selected by asserting the SADDR signal (tie HIGH). Alternate slave addresses can also be programmed through R0x31FC. ### **Message Byte** Message bytes are used for sending register addresses and register write data to the slave device and for retrieving register read data. ## **Acknowledge Bit** Each 8-bit data transfer is followed by an acknowledge bit or a no-acknowledge bit in the SCLK clock period following the data transfer. The transmitter (which is the master when writing, or the slave when reading) releases SDATA. The receiver indicates an acknowledge bit by driving SDATA LOW. As for data transfers, SDATA can change when SCLK is LOW and must be stable while SCLK is HIGH. ### No-Acknowledge Bit The no-acknowledge bit is generated when the receiver does not drive SDATA LOW during the SCLK clock period following a data transfer. A no-acknowledge bit is used to terminate a read sequence. ## **Typical Sequence** A typical READ or WRITE sequence begins by the master generating a start condition on the bus. After the start condition, the master sends the 8-bit slave address/data direction byte. The last bit indicates whether the request is for a read or a write, where a "0" indicates a write and a "1" indicates a read. If the address matches the address of the slave device, the slave device acknowledges receipt of the address by generating an acknowledge bit on the bus. If the request was a WRITE, the master then transfers the 16-bit register address to which the WRITE should take place. This transfer takes place as two 8-bit sequences and the slave sends an acknowledge bit after each sequence to indicate that the byte has been received. The master then transfers the data as an 8-bit sequence; the slave sends an acknowledge bit at the end of the sequence. The master stops writing by generating a (re)start or stop condition. If the request was a READ, the master sends the 8-bit write slave address/data direction byte and 16-bit register address, the same way as with a WRITE request. The master then generates a (re)start condition and the 8-bit read slave address/data direction byte, and clocks out the register data, eight bits at a time. The master generates an acknowledge bit after each 8-bit transfer. The slave's internal register address is automatically incremented after every 8 bits are transferred. The data transfer is stopped when the master sends a no-acknowledge bit. ## **Single READ From Random Location** This sequence (Figure 42) starts with a dummy WRITE to the 16-bit address that is to be used for the READ. The master terminates the WRITE by generating a restart condition. The master then sends the 8-bit read slave address/data direction byte and clocks out one byte of register data. The master terminates the READ by generating a no-acknowledge bit followed by a stop condition. Figure 42 shows how the internal register address maintained by the AR0330 is loaded and incremented as the sequence proceeds. Figure 42: Single READ From Random Location ## **Single READ From Current Location** This sequence (Figure 43) performs a read using the current value of the AR0330 internal register address. The master terminates the READ by generating a no-acknowledge bit followed by a stop condition. The figure shows two independent READ sequences. Figure 43: Single READ From Current Location | | Previous Reg Ad | dress, N | | | Reg Address, N+1 | | | | | | |---|-----------------|----------|-----------|-----|------------------|---------------|-----|-----------|-----|--| | S | Slave Address | 1 A | Read Data | A P | S | Slave Address | 1 A | Read Data | A P | | AR0330\_DS Rev. U Pub. 4/15 EN 62 ©Semiconductor Components Industries, LLC, 2015. ## **Sequential READ, Start From Random Location** This sequence (Figure 44) starts in the same way as the single READ from random location (Figure 42). Instead of generating a no-acknowledge bit after the first byte of data has been transferred, the master generates an acknowledge bit and continues to perform byte READs until "L" bytes have been read. Figure 44: Sequential READ, Start From Random Location ## **Sequential READ, Start From Current Location** This sequence (Figure 45) starts in the same way as the single READ from current location (Figure 43 on page 62). Instead of generating a no-acknowledge bit after the first byte of data has been transferred, the master generates an acknowledge bit and continues to perform byte READs until "L" bytes have been read. Figure 45: Sequential READ, Start From Current Location ## **Single WRITE to Random Location** This sequence (Figure 46) begins with the master generating a start condition. The slave address/data direction byte signals a WRITE and is followed by the HIGH then LOW bytes of the register address that is to be written. The master follows this with the byte of write data. The WRITE is terminated by the master generating a stop condition. Figure 46: Single WRITE to Random Location AR0330\_DS Rev. U Pub. 4/15 EN 63 ©Semiconductor Components Industries, LLC, 2015. ## **Sequential WRITE, Start at Random Location** This sequence (Figure 47) starts in the same way as the single WRITE to random location (Figure 46 on page 63). Instead of generating a stop condition after the first byte of data has been transferred, the master continues to perform byte WRITEs until 'L' bytes have been written. The WRITE is terminated by the master generating a stop condition. Figure 47: Sequential WRITE, Start at Random Location AR0330\_DS Rev. U Pub. 4/15 EN @Semiconductor Components Industries, LLC, 2015. # **Spectral Characteristics** Figure 48: Bare Die Quantum Efficiency Table 42: Chief Ray Angle (CRA) 12 ° Note: The CRA listed in the advanced data sheet described the 2048x1536 field of view (2.908mm image height). This information was sufficient for configuring the sensor to read both the 4:3 (2048x1536) and 16:9 (2304x1296) aspect ratios. The CRA information listed in the data sheet has now been updated to represent the entire pixel array (2304x1536). Table 43: Chief Ray Angle (CRA) 21° Note: The CRA listed in the advanced data sheet described the 2048x1536 field of view (2.908mm image height). This information was sufficient for configuring the sensor to read both the 4:3 (2048x1536) and 16:9 (2304x1296) aspect ratios. The CRA information listed in the data sheet has now been updated to represent the entire pixel array (2304x1536). Table 44: Chief Ray Angle (CRA) 25 ° Note: The CRA listed in the advanced data sheet described the 2048x1536 field of view (2.908mm image height). This information was sufficient for configuring the sensor to read both the 4:3 (2048x1536) and 16:9 (2304x1296) aspect ratios. The CRA information listed in the data sheet has now been updated to represent the entire pixel array (2304x1536). #### **Read the Sensor CRA** Follow the steps below to obtain the CRA value of the Image Sensor: - 1. Set the register bit field R0x301A[5] = 1. - 2. Read the register bit fields R0x31FA[11:9]. - 3. Determine the CRA value according to Table 45. Table 45: CRA Value | Binary Value of R0x31FA[11:9] | CRA Value | | |-------------------------------|-----------|--| | 000 | 0 | | | 001 | 21 | | | 010 | 25 | | | 011 | 12 | | AR0330: 1/3-Inch CMOS Digital Image Sensor Packages 69 ## **Packages** The AR0330 comes in two packages: - CLCC Package - CSP HiSPi/MIPI Package ## **CLCC Package** Figure 49: CLCC Package | | NOTES | |----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | DIMENSIONS IN MM. DIMENSIONS IN ( ) ARE FOR REFERENCE ONLY. DO NOT MEASURE PRINTED DRAWING. | | 2> | WALL MATERIAL: ALUMINA CERAMIC | | 3> | SUBSTRATE MATERIAL: ALUMINA CERAMIC 0.7 THICKNESS. | | 4> | LID MATERIAL: BOROSILICATE GLASS 0.55 THICKNESS. REFRACTIVE INDEX AT 20°C = 1.5255 | | 5 | LEAD FINISH: GOLD PLATING, 0.5 MICRONS MINIMUM THICKNESS. | | 6 | IMAGE SENSOR DIE 0.2 THICKNESS. | | 7> | MAXIMUM ROTATION OF OPTICAL AREA RELATIVE TO PACKAGE EDGES: 1'. MAXIMUM TILT OF OPTICAL ARE RELATIVE TO SEATING PLANE A: 50 MICRONS. MAXIMUM TILT OF OPTICAL ARE RELATIVE TO TOP OF COVER GLASS: 75 MICRONS. | | 8 | OPTICAL CENTER = PACKAGE CENTER. | ## **CSP Package** Figure 50: CSP HiSPi Package Table 46: CSP (MIPI/HiSPi) Package Dimensions | | | Nominal | Min | Max | Nominal | Min | Max | |----------------------------------------------------------|--------|-------------|--------|-------|---------|--------|-------| | Parameter | Symbol | Millimeters | | | Inches | | | | Package Body Dimension X | Α | 6.278 | 6.253 | 6.303 | 0.247 | 0.246 | 0.248 | | Package Body Dimension Y | В | 6.648 | 6.623 | 6.673 | 0.262 | 0.261 | 0.263 | | Package Height | С | 0.700 | 0.645 | 0.745 | 0.028 | 0.025 | 0.029 | | Cavity height (glass to pixel distance) | C4 | 0.041 | 0.037 | 0.045 | 0.002 | 0.001 | 0.002 | | Glass Thickness | C3 | 0.400 | 0.390 | 0.410 | 0.016 | 0.015 | 0.016 | | Package Body Thickness | C2 | 0.570 | 0.535 | 0.605 | 0.022 | 0.021 | 0.024 | | Ball Height | C1 | 0.130 | 0.100 | 0.160 | 0.005 | 0.004 | 0.006 | | Ball Diameter | D | 0.250 | 0.220 | 0.280 | 0.010 | 0.009 | 0.011 | | Total Ball Count | N | 64 | | | | | | | Ball Count X axis | N1 | 8 | | | | | | | Ball Count Y axis | N2 | 8 | | | | | | | UBM | U | 0.280 | 0.270 | 0.290 | 0.011 | 0.011 | 0.011 | | Pins Pitch X axis | J1 | 0.650 | | | 0.026 | | | | Pins Pitch Y axis | J2 | 0.650 | | | 0.026 | | | | BGA ball center to package center offset in X-direction | Х | 0.000 | -0.025 | 0.025 | 0.000 | -0.001 | 0.001 | | BGA ball center to package center offset in Y-direction | Υ | 0.000 | -0.025 | 0.025 | 0.000 | -0.001 | 0.001 | | BGA ball center to chip center offset in X-direction | X1 | 0.000 | -0.014 | 0.014 | 0.000 | -0.001 | 0.001 | | BGA ball center to chip center offset in Y-<br>direction | Y1 | 0.000 | -0.014 | 0.014 | 0.000 | -0.001 | 0.001 | | Edge to Ball Center Distance along X | S1 | 0.864 | 0.834 | 0.894 | 0.034 | 0.033 | 0.035 | | Edge to Ball Center Distance along Y | S2 | 1.049 | 1.019 | 1.079 | 0.041 | 0.040 | 0.042 | # **Package Orientation in Camera Design** In a camera design, the package should be placed in a PCB so that the first clear pixel is located at the bottom left of the package (look at the package). This orientation will ensure that the image captured using a lens will be oriented correctly. Figure 51: Image Orientation With Relation To Camera Lens The package pin locations after the sensor has been oriented correctly can be shown below. Figure 52: First Clear Pixel and Pin Location (Looking Down on Cover Glass) AR0330\_DS Rev. U Pub. 4/15 EN 72 ©Semiconductor Components Industries, LLC, 2015. # **Revision History** | Rev. U | 4/13/15 | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | • Updated "Ordering Information" on page 2 | | Rev. T | 3/10/15 | | 100.1 | Updated to ON Template and Legal Disclaimer | | | <ul> <li>Updated Table 5, Pin Descriptions and Table 6, "CSP (HiSPi/MIPI) Package Pinout,"</li> </ul> | | | on page 13 names for consistency on page 13 | | | • Added HiSPi voltage information to Figure 6: "Power Up," on page 15 | | | <ul> <li>Updated Table 9, "DC Electrical Definitions and Characteristics (MIPI Mode)," on<br/>page 18</li> </ul> | | | <ul> <li>Added Parallel output information and MIPI information to Table 11, "DC Electrical<br/>Definitions and Characteristics (Parallel Mode)," on page 19</li> </ul> | | | • Updated Table 12, "Standby Power," on page 19 | | | <ul> <li>Updated Two Wire Serial Interface description for consistency - no change to the part<br/>specification on page 20</li> </ul> | | | <ul> <li>Updated HiSPi power names for consistency on pages 24 and 25</li> <li>Added Table 12, "Standby Power," on page 19</li> </ul> | | Rev. R | 9/25/13 | | nev. n | • Updated Table 3, "Available Aspect Ratios in the AR0330 Sensor," on page 7 | | | • Updated Table 5, "Pin Descriptions," on page 12 | | | • Updated "Power-Up Sequence" on page 15 | | | Updated "Dual Readout Paths" on page 33 | | | Updated "Output Enable Control" on page 36 | | | • Updated Figure 30: "Gain Stages in AR0330 Sensor," on page 44 | | | Updated Table 32, "Recommended Sensor Analog Gain Tables," on page 44 | | | • Deleted Table 34, "Available Skip and Bin Modes in the AR0330 Sensor" | | | • Updated Equation 23 on page 52 | | | • Updated Table 37, "Minimum Vertical Blanking Configuration," on page 52 | | | • Updated "Frame Readout" on page 56 | | Dov. O | | | Rev. Q | | | | <ul> <li>Figure 2: "Typical Configuration: Serial Four-Lane HiSPi Interface," on page 8</li> </ul> | | | <ul> <li>Figure 3: "Typical Configuration: Serial MIPI," on page 9</li> </ul> | | | <ul> <li>Figure 4: "Typical Configuration: Parallel Pixel Data Interface," on page 10</li> </ul> | | | - Table 5, "Pin Descriptions," on page 12 | | | • Updated note for Table 6, "CSP (HiSPi/MIPI) Package Pinout," on page 13 | | | | | | <ul> <li>Updated Table 9, "DC Electrical Definitions and Characteristics (MIPI Mode)," on<br/>page 18</li> </ul> | | | <ul> <li>Updated Table 10, "DC Electrical Definitions and Characteristics (HiSPi Mode)," on<br/>page 18</li> </ul> | | | • Updated Table 16, "I/O Timing," on page 22 | | | • Updated Figure 19: "PLL for the Parallel Interface," on page 33 | | | • Updated Figure 20: "PLL for the Serial Interface," on page 34 | | | Updated "Slave Address/Data Direction Byte" on page 61 | | Rev. P | | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Updated "Features" on page 1 | | | • Table 1, "Available Part Numbers," on page 1 | | | Updated Figure 1: "Block Diagram," on page 6 | | | • Updated Figure 51: "Image Orientation With Relation To Camera Lens," on page 72 | | Rev. N | | | | Removed Parallel/MIPI information: | | | <ul><li>deleted Table 7, "CSP (Parallel/MIPI) Package Pinout," on page 14</li><li>deleted</li></ul> | | Rev. M | | | | • Updated Table 6, "CSP (HiSPi/MIPI) Package Pinout," on page 13 | | | • Updated Table 7, "CSP (Parallel/MIPI) Package Pinout," on page 14 | | | <ul> <li>Updated Table 9, "DC Electrical Definitions and Characteristics (MIPI Mode)," on<br/>page 18</li> </ul> | | | Updated trademarks | | Rev. L | | | nev. L | • Updated title of Figure 3: "Typical Configuration: Serial MIPI," on page 9 | | | <ul> <li>Opdated title of Figure 5. Typical Configuration: Serial MFF, on page 9</li> <li>Changed title of Table 5, "Pin Descriptions" to "CLCC Package Pinout"</li> </ul> | | | <ul> <li>Replaced Table 6, "CSP Package Pin Descriptions" with Table 6, CSP (HiSPi/MIPI)</li> </ul> | | | Package Pinout and Table 7, "CSP (Parallel/MIPI) Package Pinout," on page 14 | | | • Updated "Packages" on page 69 • Panlaged Figure 52, CSP Peakage with Figure 50, "CSP HiSPi Peakage," on page 70 and | | | • Replaced Figure 52, CSP Package with Figure 50: "CSP HiSPi Package," on page 70 and Figure 53: "CSP Parallel/MIPI Package Outline Drawing," on page 74 | | | <ul> <li>Replaced Table 44, "CSP Package Dimensions" with Table 46, CSP (MIPI/HiSPi)<br/>Package Dimensions and Table 46, "CSP (MIPI/HiSPi) Package Dimensions," on<br/>page 71</li> </ul> | | Rev. K | | | | Updated to Production | | | • Updated Table 1, "Available Part Numbers," on page 1 | | | • Updated Table 1, "Key Parameters," on page 1 | | | • Updated Figure 1: "Block Diagram," on page 6 | | | <ul> <li>Updated Table 4, "Available Working Modes in the AR0330 Sensor," on page 7</li> </ul> | | | • Updated notes for Figure 2: "Typical Configuration: Serial Four-Lane HiSPi Interface," on page 8 | | | <ul> <li>Updated notes for Figure 3: "Typical Configuration: Serial MIPI," on page 9</li> </ul> | | | • Updated notes for Figure 4: "Typical Configuration: Parallel Pixel Data Interface," on page 10 | | | • Updated Table 5, "Pin Descriptions," on page 12 | | | • Updated "Power-Up Sequence" on page 15 | | | • Updated Figure 6: "Power Up," on page 15 | | | • Updated Table 7, "Power-Up Sequence," on page 16 | | | <ul> <li>Updated "Power-Down Sequence" on page 17</li> </ul> | | | • Updated Table 8, "Power-Down Sequence," on page 17 | | | • Updated Figure 7: "Power Down," on page 17 | | | Added Table 9. "DC Electrical Definitions and Characteristics (MIPI Mode)." on | page 18 • Updated Table 10, "DC Electrical Definitions and Characteristics (HiSPi Mode)," on | | page 18 | |-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | • Updated Table 12, "Two-Wire Serial Interface Electrical Characteristics," on page 20 | | | • Updated Table 13, "Two-Wire Serial Interface Timing Specifications," on page 20 | | | • Updated Figure 8: "Two-Wire Serial Bus Timing Parameters," on page 20 | | | • Updated Table 16, "I/O Timing," on page 22 | | | • Updated Figure 17: "Relationship Between Readout Clock and Peak Pixel Rate," on | | | page 32 | | | • Updated Table 27, "PLL Parameters for the Serial Interface," on page 35 | | | • Updated Table 28, "Example PLL Configurations for the Serial Interface," on page 35 | | | Added sentence to first paragraph under Figure 34: "Vertical Row Binning in the | | | AR0330 Sensor," on page 49 1. Undeted Figure 20: "Example of the Slave Mede with a Flet field Illumination." on | | | • Updated Figure 39: "Example of the Slave Mode with a Flat-field Illumination," on page 57 | | Rev. I | 7/5/11 | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | • Updated Table 10, "DC Electrical Definitions and Characteristics (HiSPi Mode)," on page 18 | | Rev. H | 6/7/11 | | | • Updated Figure 50: "CSP HiSPi Package," on page 70 | | | Added Table 46, "CSP (MIPI/HiSPi) Package Dimensions," on page 71 | | D 0 | | | Rev.G | | | | Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Kee Proposition " on page 1 Updated Table 1, "Kee Proposition " on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Available Part Numbers," on page 1 Updated Table 1, "Availab | | | • Updated Table 1, "Key Parameters," on page 1 | | | <ul> <li>Updated Notes 8 and 10 in Figure 2: "Typical Configuration: Serial Four-Lane HiSPi<br/>Interface," on page 8</li> </ul> | | | • Updated Notes 8 and 10 in Figure 3: "Typical Configuration: Serial MIPI," on page 9 | | | <ul> <li>Updated Notes 7 and 9 in Figure 4: "Typical Configuration: Parallel Pixel Data Interface," on page 10</li> </ul> | | Rev. F. Advance | | | | Updated Figure 2: "Typical Configuration: Serial Four-Lane HiSPi Interface," on | | | page 8 | | | • Updated Table 6, "CSP (HiSPi/MIPI) Package Pinout," on page 13 | | | Updated Figure 5: "CLCC Package Pin Descriptions," on page 14 | | D T. A.1 | | | Rev. E, Advance | | | | Changed part number from AC0330 to AR0330 Applied and Action to analyte | | | Applied updated Aptina template Hadden's Market M | | | • Updated "Power-Up Sequence" on page 15 | | | • Updated Figure 6: "Power Up," on page 15 | | | • Updated Table 27, "PLL Parameters for the Serial Interface," on page 35 | | | • Updated column 1 heading in Table 29, "Output Enable Control," on page 36 | | | • Updated Table 28, "Recommended Sensor Gain Tables," on page 44 | | | Updated Figure 30: "Gain Stages in AR0330 Sensor," on page 44 | | | • Updated Figure 50: "CSP HiSPi Package," on page 70 | | Rev. D, Advance | 11/1/10 | | | Changed part number from MT9T002 to AC0330 | | | | - Updated "Features" on page 1 - Updated Table 1, "Available Part Numbers," on page 1 - Updated Table 1, "Key Parameters," on page 1 - Removed Figure 2: Gain Stages - Updated first paragraph of "General Description" on page 6 - Moved Working Modes section to follow Functional Overview - Updated Figure 2: "Typical Configuration: Serial Four-Lane HiSPi Interface," on page 8 - Updated Figure 3: "Typical Configuration: Serial MIPI," on page 9 - Updated Figure 4: "Typical Configuration: Parallel Pixel Data Interface," on page 10 - Updated Table 5, Pin Descriptions; moved it under new section "Pin Descriptions" on page 12 - Added Table 6, "CSP (HiSPi/MIPI) Package Pinout," on page 13 - Added Figure 5: "CLCC Package Pin Descriptions," on page 14 - Added "Electrical Characteristics" on page 18 - Added "Sensor Initialization" on page 15 - Added "Sequencer" on page 32 - Added "Sensor PLL" on page 32 - Added "Pixel Output Interfaces" on page 36 - Added "Sensor Readout" on page 46 - Updated "Subsampling" on page 49 - Added "Sensor Frame Rate" on page 51 - Added "Sensor Frame Rate" on page 51 - Updated "Slave Mode" on page 53 - Added "Frame Readout" on page 56 - Added "Two-Wire Serial Register Interface" on page 60 - Added "Packages" on page 69 - Updated Table 5, "Pin Descriptions," on page 12. - Added Figure 2: "Typical Configuration: Serial Four-Lane HiSPi Interface," on page 8. - Updated Figure 1: "Block Diagram," on page 6. - Updated pins and notes for Figure 2: "Typical Configuration: Serial Four-Lane HiSPi Interface," on page 8, Figure 3: "Typical Configuration: Serial MIPI," on page 9 and Figure 4: "Typical Configuration: Parallel Pixel Data Interface," on page 10. - Changed input clock range to 6-64 MHz - Removed high dynamic range from general description - Removed STANDBY pad from Figure 2: "Typical Configuration: Serial Four-Lane HiSPi Interface," on page 8 and Figure 4: "Typical Configuration: Parallel Pixel Data Interface," on page 10 - Changed HiSPi to SLVS in Table 5, "Pin Descriptions," on page 12 - Updated slave mode section - Updated Figure 36: "Slave Mode Active State and Vertical Blanking," on page 53 - Updated Table 1, "Available Part Numbers," on page 1 - Updated key parameters and general description - Updated Table 3 - · Removed two-wire serial interface | • | Added | subsampling | g section | |---|-------|-------------|-----------| | | | | | - Updated Figure 1: "Block Diagram," on page 6 and Figure 2: "Typical Configuration: Serial Four-Lane HiSPi Interface," on page 8 - Added Fig. 3 · Initial release A-Pix is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or una Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! ### Наши преимущества: - Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов: - Поставка более 17-ти миллионов наименований электронных компонентов; - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001: - Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну; - Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела: - Подбор оптимального решения, техническое обоснование при выборе компонента; - Подбор аналогов; - Консультации по применению компонента; - Поставка образцов и прототипов; - Техническая поддержка проекта; - Защита от снятия компонента с производства. #### Как с нами связаться **Телефон:** 8 (812) 309 58 32 (многоканальный) Факс: 8 (812) 320-02-42 Электронная почта: org@eplast1.ru Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.