MC9S08QD4 MC9S08QD2 S9S08QD4 S9S08QD2 **Data Sheet** HCS08 Microcontrollers MC9S08QD4 Rev. 6 10/2010 ## MC9S08QD4 Series Features #### 8-Bit HCS08 Central Processor Unit (CPU) - 16 MHz HCS08 CPU (central processor unit) - HC08 instruction set with added BGND instruction - Background debugging system - Breakpoint capability to allow single breakpoint setting during in-circuit debugging (plus two more breakpoints in on-chip debug module) - Support for up to 32 interrupt/reset sources #### Memory - Flash read/program/erase over full operating voltage and temperature - Flash size: - MC9S08QD4/S9S08QD4: 4096 bytes - MC9S08QD2/S9S08QD2: 2048 bytes - RAM size - MC9S08QD4/S9S08QD4: 256 bytes - MC9S08QD2/S9S08QD2: 128 bytes #### **Power-Saving Modes** • Wait plus three stops #### **Clock Source Options** • ICS — Internal clock source module (ICS) containing a frequency-locked-loop (FLL) controlled by internal. Precision trimming of internal reference allows 0.2% resolution and 2% deviation over temperature and voltage. #### **System Protection** - Watchdog computer operating properly (COP) reset with option to run from dedicated 32 kHz internal clock source or bus clock - Low-voltage detection with reset or interrupt - Illegal opcode detection with reset - Illegal address detection with reset Flash block protect #### **Peripherals** - **ADC** 4-channel, 10-bit analog-to-digital converter with automatic compare function, asynchronous clock source, temperature sensor and internal bandgap reference channel. ADC is hardware triggerable using the RTI counter. - TIM1 2-channel timer/pulse-width modulator; each channel can be used for input capture, output compare, buffered edge-aligned PWM, or buffered center-aligned PWM - TIM2 1-channel timer/pulse-width modulator; each channel can be used for input capture, output compare, buffered edge-aligned PWM, or buffered center-aligned PWM - KBI 4-pin keyboard interrupt module with software selectable polarity on edge or edge/level modes #### Input/Output - Four General-purpose input/output (I/O) pins, one input-only pin and one output-only pin. Outputs 10 mA each, 60 mA maximum for package. - Software selectable pullups on ports when used as input - Software selectable slew rate control and drive strength on ports when used as output - Internal pullup on RESET and IRQ pin to reduce customer system cost #### **Development Support** • Single-wire background debug interface #### **Package Options** - 8-pin SOIC package - 8-pin PDIP (Only for MC9S08QD4 and MC9S08QD2) - All package options are RoHS compliant # MC9S08QD4 Data Sheet Covers: MC9S08QD4 MC9S08QD2 S9S08QD4 S9S08QD2 MC9S08QD4 Rev. 6 10/2010 ## **Revision History** To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to: http://freescale.com/ The following revision history table summarizes changes contained in this document. | Revision<br>Number | Revision<br>Date | Description of Changes | |--------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 15 Sep 06 | Initial public release | | 2 | 09 Jan 07 | Added MC9S08QD2 information; added "M" temperature range (-40 °C to 125 °C); updated temperature sensor equation in the ADC chapter. | | 3 | 19 Nov. 07 | Added S9S08QD4 and S9S08QD2 information for automotive applications. Revised "Accessing (read or write) any flash control register" to "Writing any flash control register" in Section 4.5.5, "Access Errors." | | 4 | 9 Sep 08 | Changed the SPMSC3 in Section 5.6, "Low-Voltage Detect (LVD) System," and Section 5.6.4, "Low-Voltage Warning (LVW)," to SPMSC2. Added V <sub>POR</sub> to Table A-5. Updated "How to Reach Us" information. | | 5 | 24 Nov 08 | Revised dc injection current in Table A-5. | | 6 | 14 Oct 10 | Added T <sub>JMax</sub> in the Table A-2. | This product incorporates SuperFlash $^{\rm @}$ technology licensed from SST. Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. © Freescale Semiconductor, Inc., 2006-2010. All rights reserved. MC9S08QD4 Series MCU Data Sheet, Rev. 6 # **List of Chapters** | Chapter 1 | Device Overview | 15 | |------------|------------------------------------------------|-----| | Chapter 2 | External Signal Description | 19 | | Chapter 3 | Modes of Operation | 25 | | Chapter 4 | Memory Map and Register Definition | 31 | | Chapter 5 | Resets, Interrupts, and General System Control | 51 | | Chapter 6 | Parallel Input/Output Control | 67 | | Chapter 7 | Central Processor Unit (S08CPUV2) | 73 | | Chapter 8 | Analog-to-Digital Converter (ADC10V1) | 93 | | Chapter 9 | Internal Clock Source (S08ICSV1) | 121 | | Chapter 10 | Keyboard Interrupt (S08KBIV2) | 135 | | Chapter 11 | Timer/Pulse-Width Modulator (S08TPMV2) | 143 | | Chapter 12 | Development Support | 159 | | Appendix A | Electrical Characteristics | 173 | | Appendix B | Ordering Information and Mechanical Drawings | 191 | ## **Contents** | Sec | ction Number | Title | Page | |-----|---------------------------------------|-------------------------------|------| | | | Chapter 1 | | | | | Device Overview | | | 1.1 | | | | | 1.2 | | eries | | | | | | | | 1.3 | System Clock Distribution | | 18 | | | | Chapter 2 | | | | | ternal Signal Description | | | 2.1 | | | | | 2.2 | | tions | | | | | | | | | | | | | | · · · · · · · · · · · · · · · · · · · | | | | | | elect (BKGD/MS) | | | | 2.2.5 General-Purpose I/O a | and Peripheral Ports | 22 | | | | Chapter 3 | | | | | Modes of Operation | | | 3.1 | | | | | 3.2 | | | | | 3.3 | | | | | 3.4 | | | | | 3.5 | | | | | 3.6 | * | | | | | | | | | | | | | | | | in Stop Mode | | | | | Mode | | | | 3.6.5 On-Chip Peripheral M | Iodules in Stop Modes | 29 | | | | Chapter 4 | | | | Memor | y Map and Register Definition | | | 4.1 | ~ | Maps | | | 4.2 | | ignments | | | 4.3 | Register Addresses and Bit Ass | signments | 33 | | 4.4 | | | | | 4.5 | Flash | | 37 | | | 4.5.1 Features | | 37 | | | | | | MC9S08QD4 Series MCU Data Sheet, Rev. 6 | 37 | 4.5.2 | |----|------------| | 38 | 4.5.3 | | 39 | 4.5.4 | | 41 | 4.5.5 | | 42 | 4.5.6 | | 43 | 4.5.7 | | 43 | 4.6 Securi | | 44 | | | 44 | 4.7.1 | | 46 | 4.7.2 | | 47 | 4.7.3 | | 47 | 4.7.4 | | 48 | 4.7.5 | | 49 | 4.7.6 | | | | | | | | 51 | 5.1 Introd | | 51 | 5.2 Featur | | 51 | 5.3 MCU | | 52 | 5.4 Comp | | 53 | | | 54 | | | 54 | 5.5.2 | | 55 | 5.5.3 | | 56 | 5.6 Low-V | | 57 | 5.6.1 | | 57 | 5.6.2 | | 57 | 5.6.3 | | 57 | 5.6.4 | | 57 | 5.7 Real-T | | 58 | 5.8 Reset, | | 58 | 5.8.1 | | 59 | 5.8.2 | | 60 | 5.8.3 | | 61 | 5.8.4 | | 62 | 5.8.5 | | 62 | 5.8.6 | | 63 | 5.8.7 | | 64 | 5.8.8 | | 65 | 5.8.9 | | | | | | | | 67 | 6.1 Port D | | | 5.8.9 | | 6.2 | Pin Control — Pullup, Slew Rate and Drive Strength | 68 | |-----|---------------------------------------------------------------------------------------------------|----| | 6.3 | Pin Behavior in Stop Modes | 68 | | 6.4 | Parallel I/O Registers | 69 | | | 6.4.1 Port A Registers | 69 | | | 6.4.2 Port A Control Registers | 70 | | | Chapter 7 | | | | Central Processor Unit (S08CPUV2) | | | 7.1 | Introduction | | | | 7.1.1 Features | | | 7.2 | Programmer's Model and CPU Registers | | | | 7.2.1 Accumulator (A) | | | | 7.2.2 Index Register (H:X) | | | | 7.2.3 Stack Pointer (SP) | | | | 7.2.4 Program Counter (PC) | | | 7.2 | 7.2.5 Condition Code Register (CCR) | | | 7.3 | Addressing Modes | | | | 7.3.1 Inherent Addressing Mode (INH) | | | | 7.3.2 Relative Addressing Mode (REL) | | | | $\varepsilon$ | | | | <ul><li>7.3.4 Direct Addressing Mode (DIR)</li><li>7.3.5 Extended Addressing Mode (EXT)</li></ul> | | | | 7.3.6 Indexed Addressing Mode | | | 7.4 | Special Operations | | | 7.4 | 7.4.1 Reset Sequence | | | | 7.4.2 Interrupt Sequence | | | | 7.4.3 Wait Mode Operation | | | | 7.4.4 Stop Mode Operation | | | | 7.4.5 BGND Instruction | | | 7.5 | HCS08 Instruction Set Summary | | | | Chapter 8 | | | | Analog-to-Digital Converter (ADC10V1) | | | 8.1 | Introduction | | | | 8.1.1 Module Configurations | 94 | | | 8.1.2 Features | | | | 8.1.3 Block Diagram | | | 8.2 | External Signal Description | | | | 8.2.1 Analog Power (V <sub>DDAD</sub> ) | | | | 8.2.2 Analog Ground (V <sub>SSAD</sub> ) | | | | 8.2.3 Voltage Reference High (V <sub>REFH</sub> ) | | | | 8.2.4 Voltage Reference Low (V <sub>REFL</sub> ) | | | | 8.2.5 Analog Channel Inputs (ADx) | | | 8.3 | Register Definition | | | | 8.3.1 Status and Control Register 1 (ADCSC1) | 99 | | | 8.3.2 | Status and Control Register 2 (ADCSC2) | 101 | |---------|-----------|--------------------------------------------|-----| | | 8.3.3 | Data Result High Register (ADCRH) | | | | 8.3.4 | Data Result Low Register (ADCRL) | 102 | | | 8.3.5 | Compare Value High Register (ADCCVH) | | | | 8.3.6 | Compare Value Low Register (ADCCVL) | 103 | | | 8.3.7 | Configuration Register (ADCCFG) | 103 | | | 8.3.8 | Pin Control 1 Register (APCTL1) | 105 | | | 8.3.9 | Pin Control 2 Register (APCTL2) | 106 | | | 8.3.10 | Pin Control 3 Register (APCTL3) | 107 | | 8.4 | Functio | onal Description | | | | 8.4.1 | Clock Select and Divide Control | 108 | | | 8.4.2 | Input Select and Pin Control | 109 | | | 8.4.3 | Hardware Trigger | 109 | | | 8.4.4 | Conversion Control | 109 | | | 8.4.5 | Automatic Compare Function | 112 | | | 8.4.6 | MCU Wait Mode Operation | 112 | | | 8.4.7 | MCU Stop3 Mode Operation | 112 | | | 8.4.8 | MCU Stop1 and Stop2 Mode Operation | 113 | | 8.5 | Initializ | zation Information | | | | 8.5.1 | ADC Module Initialization Example | | | 8.6 | Applica | ation Information | 115 | | | 8.6.1 | External Pins and Routing | 115 | | | 8.6.2 | Sources of Error | 117 | | 9.1 | Introdu | Chapter 9 Internal Clock Source (S08ICSV1) | 121 | | · · · · | 9.1.1 | ICS Configuration Information | | | | 9.1.2 | Features | | | | 9.1.3 | Modes of Operation | | | | 9.1.4 | Block Diagram | | | 9.2 | Externa | al Signal Description | | | 9.3 | | er Definition | | | | 9.3.1 | ICS Control Register 1 (ICSC1) | 125 | | | 9.3.2 | ICS Control Register 2 (ICSC2) | | | | 9.3.3 | ICS Trim Register (ICSTRM) | 127 | | | 9.3.4 | ICS Status and Control (ICSSC) | | | 9.4 | Functio | onal Description | | | | 9.4.1 | Operational Modes | 128 | | | 9.4.2 | Mode Switching | 130 | | | 9.4.3 | Bus Frequency Divider | | | | 9.4.4 | Low Power Bit Usage | 131 | | | 9.4.5 | Internal Reference Clock | | | | 9.4.6 | Optional External Reference Clock | 131 | | | 9.4.7 | Fixed Frequency Clock | 132 | | | 2 | 1 2 | | | 9.3 | Module initialization | | |------|---------------------------------------------------------------|-----| | | 9.5.1 ICS Module Initialization Sequence | 132 | | | Chapter 10 | | | | Keyboard Interrupt (S08KBIV2) | | | 10 1 | Introduction | 135 | | 10.1 | 10.1.1 Features | | | | 10.1.2 Modes of Operation | | | | 10.1.3 Block Diagram | | | 10.2 | External Signal Description | | | | Register Definition | | | | 10.3.1 KBI Status and Control Register (KBISC) | 138 | | | 10.3.2 KBI Pin Enable Register (KBIPE) | | | | 10.3.3 KBI Edge Select Register (KBIES) | | | 10.4 | Functional Description | 140 | | | 10.4.1 Edge Only Sensitivity | 140 | | | 10.4.2 Edge and Level Sensitivity | 140 | | | 10.4.3 KBI Pullup/Pulldown Resistors | 141 | | | 10.4.4 KBI Initialization | 141 | | | | | | | Chapter 11 | | | | Timer/Pulse-Width Modulator (S08TPMV2) | | | 11.1 | Introduction | | | | 11.1.1 TPM2 Configuration Information | | | | 11.1.2 TCLK1 and TCLK2 Configuration Information | | | | 11.1.3 Features | | | | 11.1.4 Block Diagram | | | 11.2 | External Signal Description | | | | 11.2.1 External TPM Clock Sources | | | 11.0 | 11.2.2 TPMxCHn — TPMx Channel n I/O Pins | | | 11.3 | Register Definition (TDM CC) | | | | 11.3.1 Timer Status and Control Register (TPMxSC) | | | | 11.3.2 Timer Counter Registers (TPMxCNTH:TPMxCNTL) | | | | 11.3.3 Timer Counter Modulo Registers (TPMxMODH:TPMxMODL) | | | | 11.3.4 Timer Channel n Status and Control Register (TPMxCnSC) | | | 11 / | 11.3.5 Timer Channel Value Registers (TPMxCnVH:TPMxCnVL) | | | 11.4 | Functional Description | | | | 11.4.1 Counter | | | | 11.4.2 Channel Mode Selection | | | 11.5 | 11.4.3 Center-Aligned PWM Mode | | | 11.5 | 1 | | | | 11.5.1 Clearing Timer Interrupt Flags | | | | 11.5.2 Timer Overflow Interrupt Description | | | | 11.5.4 PWM End-of-Duty-Cycle Events | | | | 11.5.7 1 WIN BIR-OF-Duty-Cycle Events | 136 | | | | | ## Chapter 12 Development Support | 12.1 | Introduction | 159 | |-------------|-------------------------------------------------------------|-----| | | 12.1.1 Forcing Active Background | | | | 12.1.2 Module Configuration | 159 | | | 12.1.3 Features | 160 | | 12.2 | Background Debug Controller (BDC) | 160 | | | 12.2.1 BKGD Pin Description | 161 | | | 12.2.2 Communication Details | 161 | | | 12.2.3 BDC Commands | 164 | | | 12.2.4 BDC Hardware Breakpoint | 167 | | 12.3 | Register Definition | 167 | | | 12.3.1 BDC Registers and Control Bits | 168 | | | 12.3.2 System Background Debug Force Reset Register (SBDFR) | 170 | | | Appendix A | | | | Electrical Characteristics | | | <b>A</b> .1 | Introduction | 173 | | A.2 | Absolute Maximum Ratings | 173 | | A.3 | Thermal Characteristics | | | A.4 | ESD Protection and Latch-Up Immunity | 175 | | A.5 | DC Characteristics | 175 | | A.6 | Supply Current Characteristics | | | <b>A</b> .7 | Internal Clock Source Characteristics | 184 | | A.8 | AC Characteristics | 186 | | | A.8.1 Control Timing | | | | A.8.2 Timer/PWM (TPM) Module Timing | | | A.9 | ADC Characteristics | | | A.10 | Flash Specifications | 189 | | | Appendix B | | | | Ordering Information and Mechanical Drawings | | | B.1 | Ordering Information | | | | B.1.1 Device Numbering Scheme | | | B.2 | Mechanical Drawings | 192 | # Chapter 1 Device Overview #### 1.1 Introduction MC9S08QD4 series MCUs are members of the low-cost, high-performance HCS08 family of 8-bit microcontroller units (MCUs). All MCUs in the family use the enhanced HCS08 core and are available with a variety of modules, memory sizes, memory types, and package types. ## 1.2 Devices in the MC9S08QD4 Series This data sheet covers: - MC9S08QD4 - MC9S08QD2 - S9S08QD4 - S9S08QD2 #### **NOTE** - The MC9S08QD4 and MC9S08QD2 devices are qualified for, and are intended to be used in, *consumer and industrial* applications. - The S9S08QD4 and S9S08QD2 devices are qualified for, and are intended to be used in, *automotive* applications. Table 1-1 summarizes the features available in the MCUs. Table 1-1. Features by MCU and Package | Consumer and Industrial Devices | | | | | |---------------------------------|-------------------------------------------|-----------------------|--|--| | Feature | MC9S08QD4 | MC9S08QD2 | | | | Flash | 4 KB | 2 KB | | | | RAM | 256 B | 128 B | | | | ADC | 4-ch, | 10-bit | | | | Bus speed | 8 MHz | at 5 V | | | | Operating voltage | 2.7 to | 5.5 V | | | | 16-bit Timer | One 1-ch | ; one 2-ch | | | | GPIO | Four I/O; one input-o | only; one output-only | | | | LVI | Ye | es | | | | Package options | 8-pin PDIP; 8 | -pin NB SOIC | | | | Consumer & Industrial Qualified | yes yes | | | | | Automotive Qualified | no | no | | | | | | | | | | | Automotive Devices | | | | | Feature | S9S08QD4 | S9S08QD2 | | | | Flash | 4 KB | 2 KB | | | | RAM | 256 B | 128 B | | | | ADC | 4-ch, | 10-bit | | | | Bus speed | 8 MHz | at 5 V | | | | Operating voltage | 2.7 to | 5.5 V | | | | 16-bit Timer | One 1-ch | ; one 2-ch | | | | GPIO | Four I/O; one input-only; one output-only | | | | | LVI | Yes | | | | | Package options | 8-pin N | B SOIC | | | | Consumer & Industrial Qualified | no | no | | | | Automotive Qualified | yes | yes | | | ## 1.2.1 MCU Block Diagram #### NOTES: - <sup>1</sup> Port pins are software configurable with pullup device if input port. - <sup>2</sup> Port pins are software configurable for output drive strength. - <sup>3</sup> Port pins are software configurable for output slew rate control. - <sup>4</sup> IRQ contains a software configurable (IRQPDD) pullup/pulldown device if PTA5 enabled as IRQ pin function (IRQPE = 1). - <sup>5</sup> RESET contains integrated pullup device if PTA5 enabled as reset pin function (RSTPE = 1). - $^{6}$ PTA5 does not contain a clamp diode to $V_{DD}$ and must not be driven above $V_{DD}$ . The voltage measured on this pin when internal pullup is enabled may be as low as $V_{DD} 0.7$ V. The internal gates connected to this pin are pulled to $V_{DD}$ . - <sup>7</sup> PTA4 contains integrated pullup device if BKGD enabled (BKGDPE = 1). - When pin functions as KBI (KBIPEn = 1) and associated pin is configured to enable the pullup device, KBEDGn can be used to reconfigure the pullup as a pulldown device. Figure 1-1. MC9S08QD4 Series Block Diagram Table 1-2 provides the functional versions of the on-chip modules. MC9S08QD4 Series MCU Data Sheet, Rev. 6 | Table 1-2. Versions of On-Chip Modules | <b>Table 1-2.</b> | <b>Versions</b> | of On-Chip | Modules | |----------------------------------------|-------------------|-----------------|------------|---------| |----------------------------------------|-------------------|-----------------|------------|---------| | Module | Version | | |-----------------------------|---------|---| | Analog-to-Digital Converter | (ADC) | 1 | | Central Processing Unit | (CPU) | 2 | | Internal Clock Source | (ICS) | 1 | | Keyboard Interrupt | (KBI) | 2 | | Timer Pulse-Width Modulator | (TPM) | 2 | ## 1.3 System Clock Distribution Figure 1-2 shows a simplified clock connection diagram. Some modules in the MCU have selectable clock inputs as shown. The clock inputs to the modules indicate the clock(s) that are used to drive the module function. All memory mapped registers associated with the modules are clocked with BUSCLK. - <sup>1</sup> ICSLCLK is the alternate BDC clock source for the MC9S08QD4 series. - <sup>2</sup> ADC has min. and max frequency requirements. See ADC chapter and Appendix A, "Electrical Characteristics." - Flash has frequency requirements for program and erase operation. See Appendix A, "Electrical Characteristics." Figure 1-2. System Clock Distribution Diagram # **Chapter 2 External Signal Description** This chapter describes signals that connect to package pins. It includes pinout diagrams, table of signal properties, and detailed discussions of signals. ## 2.1 Device Pin Assignment Figure 2-1 shows the pin assignments for the 8-pin packages. Figure 2-1. 8-Pin Packages ## 2.2 Recommended System Connections Figure 2-2 shows pin connections that are common to almost all MC9S08QD4 series application systems. #### **Chapter 2 External Signal Description** - 1. RESET pin can only be used to reset into user mode, you can not enter BDM using RESET pin. BDM can be entered by holding MS low during POR or writing a 1 to BDFR in SBDFR with MS low after issuing BDM command. - 2. IRQ has optional internal pullup/pulldown device Figure 2-2. Basic System Connections #### 2.2.1 **Power** $V_{DD}$ and $V_{SS}$ are the primary power supply pins for the MCU. This voltage source supplies power to all I/O buffer circuitry, the ADC module, and to an internal voltage regulator. The internal voltage regulator provides regulated lower-voltage source to the CPU and other internal circuitry of the MCU. Typically, application systems have two separate capacitors across the power pins: a bulk electrolytic capacitor, such as a $10\mu F$ tantalum capacitor, to provide bulk charge storage for the overall system, and a bypass capacitor, such as a $0.1\mu F$ ceramic capacitor, located as near to the MCU power pins as practical to suppress high-frequency noise. MC9S08QD4 Series MCU Data Sheet, Rev. 6 #### 2.2.2 Oscillator Out of reset the MCU uses an internally generated clock provided by the internal clock source (ICS) module. The internal frequency is nominally 16 MHz and the default ICS settings will provide for a 4 MHz bus out of reset. For more information on the ICS, see the Internal Clock Source chapter. ## 2.2.3 Reset (Input Only) After a power-on reset (POR) into user mode, the PTA5/TPM2CH0I/IRQ/ $\overline{RESET}$ pin defaults to a general-purpose input port pin, PTA5. Setting RSTPE in SOPT1 configures the pin to be the $\overline{RESET}$ input pin. Once configured as $\overline{RESET}$ , the pin will remain $\overline{RESET}$ until the next POR. The $\overline{RESET}$ pin can be used to reset the MCU from an external source when the pin is driven low. When enabled as the $\overline{RESET}$ pin (RSTPE = 1), an internal pullup device is automatically enabled. After a POR into active background mode, the PTA5/TPM2CH0I/IRQ/ $\overline{RESET}$ pin defaults to the $\overline{RESET}$ pin. When TPM2 is configured for input capture, the pin will be the input capture pin TPM2CH0I. #### NOTE This pin does not contain a clamp diode to $V_{DD}$ and must not be driven above $V_{DD}$ . The voltage measured on the internally pulled up $\overline{RESET}$ pin may be as low as $V_{DD}-0.7$ V. The internal gates connected to this pin are pulled to $V_{DD}$ . ## 2.2.4 Background / Mode Select (BKGD/MS) During a power-on-reset (POR) or background debug force reset (see Section 5.8.3, "System Background Debug Force Reset Register (SBDFR)" for more information), the PTA4/TPM2CH0O/BKGD/MS pin functions as a mode select pin. Immediately after any reset, the pin functions as the background pin and can be used for background debug communication. When enabled as the BKGD/MS pin (BKGDPE = 1), an internal pullup device is automatically enabled. The background debug communication function is enabled when BKGDPE in SOPT1 is set. BKGDPE is set following any reset of the MCU and must be cleared to use the PTA4/TPM2CH0O/BKGD/MS pins alternative pin functions. If nothing is connected to this pin, the MCU will enter normal operating mode at the rising edge of the internal reset after a POR or force BDC reset. If a debug system is connected to the 6-pin standard background debug header, it can hold BKGD/MS low during a POR or immediately after issuing a background debug force reset, which will force the MCU to active background mode. The BKGD pin is used primarily for background debug controller (BDC) communications using a custom protocol that uses 16 clock cycles of the target MCU's BDC clock per bit time. The target MCU's BDC clock could be as fast as the maximum bus clock rate, so there must never be any significant capacitance connected to the BKGD/MS pin that could interfere with background serial communications. #### **Chapter 2 External Signal Description** Although the BKGD pin is a pseudo open-drain pin, the background debug communication protocol provides brief, actively driven, high speedup pulses to ensure fast rise times. Small capacitances from cables and the absolute value of the internal pullup device play almost no role in determining rise and fall times on the BKGD pin. ## 2.2.5 General-Purpose I/O and Peripheral Ports The MC9S08QD4 series of MCUs support up to 4 general-purpose I/O pins, 1 input-only pin and 1 output-only pin, which are shared with on-chip peripheral functions (timers, serial I/O, ADC, keyboard interrupts, etc.). On each of the MC9S08QD4 series devices there is one input-only and one output-only port pin. When a port pin is configured as a general-purpose output or a peripheral uses the port pin as an output, software can select one of two drive strengths and enable or disable slew rate control. When a port pin is configured as a general-purpose input or a peripheral uses the port pin as an input, software can enable a pullup device. For information about controlling these pins as general-purpose I/O pins, see the Chapter 6, "Parallel Input/Output Control." For information about how and when on-chip peripheral systems use these pins, see the appropriate chapter referenced in Table 2-1. Immediately after reset, all pins that are not output-only are configured as high-impedance, general-purpose inputs with internal pullup devices disabled. After reset, the output-only port function is not enabled but is configured for low output drive strength with slew rate control enabled. The PTA4 pin defaults to BKGD/MS on any reset. #### NOTE To avoid extra current drain from floating input pins, the reset initialization routine in the application program must either enable on-chip pullup devices or change the direction of unused pins to outputs so the pins do not float. ## 2.2.5.1 Pin Control Registers To select drive strength or enable slew rate control or pullup devices, the user writes to the appropriate pin control register located in the high-page register block of the memory map. The pin control registers operate independently of the parallel I/O registers and allow control of a port on an individual pin basis. ### 2.2.5.1.1 Internal Pullup Enable An internal pullup device can be enabled for each port pin by setting the corresponding bit in one of the pullup enable registers (PTxPEn). The pullup device is disabled if the pin is configured as an output by the parallel I/O control logic or any shared peripheral function, regardless of the state of the corresponding pullup enable register bit. The pullup device is also disabled if the pin is controlled by an analog function. The KBI module and IRQ function when enabled for rising edge detection causes an enabled internal pull device to be configured as a pulldown. #### 2.2.5.2 Output Slew Rate Control Slew rate control can be enabled for each port pin by setting the corresponding bit in one of the slew rate control registers (PTxSEn). When enabled, slew control limits the rate at which an output can transition in order to reduce EMC emissions. Slew rate control has no effect on pins that are configured as inputs. ## 2.2.5.3 Output Drive Strength Select An output pin can be selected to have high output drive strength by setting the corresponding bit in one of the drive strength select registers (PTxDSn). When high drive is selected, a pin is capable of sourcing and sinking greater current. Even though every I/O pin can be selected as high drive, the user must ensure that the total current source and sink limits for the chip are not exceeded. Drive strength selection is intended to affect the DC behavior of I/O pins. However, the AC behavior is also affected. High drive allows a pin to drive a greater load with the same switching speed as a low drive enabled pin into a smaller load. Because of this, the EMC emissions may be affected by enabling pins as high drive. | Lowe | st <- Pin Function | | | | | | |-----------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Port Pins | Port Pins Alternative Function Alternative | | Alternative<br>Function | Reference <sup>1</sup> | | | | PTA0<br>PTA1<br>PTA2<br>PTA3<br>PTA4<br>PTA5 <sup>2</sup> | KBI1P0<br>KBI1P1<br>KBI1P2<br>KBI1P3<br>TPM2CH00<br>TPM2CH0I | TPM1CH0<br>TPM1CH1<br>TCLK1<br>TCLK2<br>BKGD/MS<br>IRQ | ADC1P0 <sup>3</sup><br>ADC1P1 <sup>3</sup><br>ADC1P2 <sup>3</sup><br>ADC1P3 <sup>3</sup><br>RESET | KBI1, ADC1, and TPM1 Chapters KBI1, ADC1, and TPM1 Chapters KBI1, ADC1, and TPM1 Chapters KBI1, ADC1, and TPM2 Chapters TPM2 Chapters IRQ <sup>4</sup> , and TPM2 Chapters | | | **Table 2-1. Pin Sharing Priority** <sup>&</sup>lt;sup>1</sup> See the module section listed for information on modules that share these pins. <sup>&</sup>lt;sup>2</sup> Pin does not contain a clamp diode to $V_{DD}$ and must not be driven above $V_{DD}$ . The voltage measured on this pin when internal pullup is enabled may be as low as $V_{DD} - 0.7$ V. The internal gates connected to this pin are pulled to $V_{DD}$ . <sup>&</sup>lt;sup>3</sup> If both of these analog modules are enabled both will have access to the pin. See Section 5.8, "Reset, Interrupt, and System Control Registers and Control Bits," for information on configuring the IRQ module. **Chapter 2 External Signal Description** MC9S08QD4 Series MCU Data Sheet, Rev. 6 # **Chapter 3 Modes of Operation** #### 3.1 Introduction The operating modes of the MC9S08QD4 series are described in this chapter. Entry into each mode, exit from each mode, and functionality while in each of the modes are described. #### 3.2 Features - Active background mode for code development - Wait mode: - CPU shuts down to conserve power - System clocks running - Full voltage regulation maintained - Stop modes: - CPU and bus clocks stopped - Stop2 Partial power down of internal circuits, RAM contents retained - Stop3 All internal circuits powered for fast recovery ### 3.3 Run Mode This is the normal operating mode for the MC9S08QD4 series. This mode is selected when the BKGD/MS pin is high at the rising edge of reset. In this mode, the CPU executes code from internal memory with execution beginning at the address fetched from memory at 0xFFFE:0xFFFF after reset. ## 3.4 Active Background Mode The active background mode functions are managed through the background debug controller (BDC) in the HCS08 core. The BDC provides the means for analyzing MCU operation during software development. Active background mode is entered in any of five ways: - When the BKGD/MS pin is low at the rising edge of reset - When a BACKGROUND command is received through the BKGD pin - When a BGND instruction is executed - When encountering a BDC breakpoint #### **Chapter 3 Modes of Operation** After entering active background mode, the CPU is held in a suspended state waiting for serial background commands rather than executing instructions from the user's application program. Background commands are of two types: - Non-intrusive commands, defined as commands that can be issued while the user program is running. Non-intrusive commands can be issued through the BKGD pin while the MCU is in run mode; non-intrusive commands can also be executed when the MCU is in the active background mode. Non-intrusive commands include: - Memory access commands - Memory-access-with-status commands - BDC register access commands - The BACKGROUND command - Active background commands, which can only be executed while the MCU is in active background mode. Active background commands include commands to: - Read or write CPU registers - Trace one user program instruction at a time - Leave active background mode to return to the user's application program (GO) The active background mode is used to program a bootloader or user application program into the flash program memory before the MCU is operated in run mode for the first time. When MC9S08QD4 series devices are shipped from the Freescale Semiconductor factory, the flash program memory is erased by default unless specifically noted, so no program can be executed in run mode until the flash memory is initially programmed. The active background mode can also be used to erase and reprogram the flash memory after it has been previously programmed. For additional information about the active background mode, refer to Chapter 12, "Development Support." ### 3.5 Wait Mode Wait mode is entered by executing a WAIT instruction. Upon execution of the WAIT instruction, the CPU enters a low-power state in which it is not clocked. The I bit in CCR is cleared when the CPU enters the wait mode, enabling interrupts. When an interrupt request occurs, the CPU exits the wait mode and resumes processing, beginning with the stacking operations leading to the interrupt service routine. While the MCU is in wait mode, there are some restrictions on which background debug commands can be used. Only the BACKGROUND command and memory-access-with-status commands are available when the MCU is in wait mode. The memory-access-with-status commands do not allow memory access, but they report an error indicating that the MCU is in either stop or wait mode. The BACKGROUND command can be used to wake the MCU from wait mode and enter active background mode. ## 3.6 Stop Modes One of two stop modes is entered upon execution of a STOP instruction when the STOPE bit in the system option register is set. In both stop modes, all internal clocks are halted. If the STOPE bit is not set when the CPU executes a STOP instruction, the MCU will not enter either of the stop modes and an illegal opcode reset is forced. The stop modes are selected by setting the appropriate bits in SPMSC2. HCS08 devices that are designed for low voltage operation (1.8V to 3.6V) also include stop1 mode. The MC9S08QD4 series does not include stop1 mode. Table 3-1 summarizes the behavior of the MCU in each of the stop modes. CPU, Digital **PPDC ICS** I/O Pins Mode Peripherals. **RAM** ADC1 Regulator **RTI** Flash 1 Off Off States held Stop2 Standby Disabled Standby Optionally on Off<sup>1</sup> Stop3 0 Standby Standby Optionally on Standby States held Optionally on **Table 3-1. Stop Mode Behavior** ## 3.6.1 **Stop2 Mode** The stop2 mode provides very low standby power consumption and maintains the contents of RAM and the current state of all of the I/O pins. To enter stop2, the user must execute a STOP instruction with stop2 selected (PPDC = 1) and stop mode enabled (STOPE = 1). In addition, the LVD must not be enabled to operate in stop (LVDSE = 0 or LVDE = 0). If the LVD is enabled in stop, then the MCU enters stop3 upon the execution of the STOP instruction regardless of the state of PPDC. Before entering stop2 mode, the user must save the contents of the I/O port registers, as well as any other memory-mapped registers which they want to restore after exit of stop2, to locations in RAM. Upon exit of stop2, these values can be restored by user software before pin latches are opened. When the MCU is in stop2 mode, all internal circuits that are powered from the voltage regulator are turned off, except for the RAM. The voltage regulator is in a low-power standby state, as is the ADC. Upon entry into stop2, the states of the I/O pins are latched. The states are held while in stop2 mode and after exiting stop2 mode until a logic 1 is written to PPDACK in SPMSC2. Exit from stop2 is done by asserting either of the wake-up pins: $\overline{RESET}$ or IRQ, or by an RTI interrupt. IRQ is always an active low input when the MCU is in stop2, regardless of how it was configured before entering stop2. #### NOTE Although this IRQ pin is automatically configured as active low input, the pullup associated with the IRQ pin is not automatically enabled. Therefore, if an external pullup is not used, the internal pullup must be enabled by setting IRQPE in IRQSC. Upon wake-up from stop2 mode, the MCU will start up as from a power-on reset (POR) except pin states remain latched. The CPU will take the reset vector. The system and all peripherals will be in their default reset states and must be initialized. <sup>&</sup>lt;sup>1</sup> ICS can be configured to run in stop3. Please see the ICS registers. #### **Chapter 3 Modes of Operation** After waking up from stop2, the PPDF bit in SPMSC2 is set. This flag may be used to direct user code to go to a stop2 recovery routine. PPDF remains set and the I/O pin states remain latched until a logic 1 is written to PPDACK in SPMSC2. To maintain I/O state for pins that were configured as general-purpose I/O, the user must restore the contents of the I/O port registers, which have been saved in RAM, to the port registers before writing to the PPDACK bit. If the port registers are not restored from RAM before writing to PPDACK, then the register bits will assume their reset states when the I/O pin latches are opened and the I/O pins will switch to their reset states. For pins that were configured as peripheral I/O, the user must reconfigure the peripheral module that interfaces to the pin before writing to the PPDACK bit. If the peripheral module is not enabled before writing to PPDACK, the pins will be controlled by their associated port control registers when the I/O latches are opened. ## **3.6.2** Stop3 Mode Stop3 mode is entered by executing a STOP instruction under the conditions as shown in Table 3-1. The states of all of the internal registers and logic, RAM contents, and I/O pin states are maintained. Stop3 can be exited by asserting $\overline{RESET}$ , or by an interrupt from one of the following sources: the real-time interrupt (RTI), LVD, ADC, IRQ, or the KBI. If stop3 is exited by means of the $\overline{RESET}$ pin, then the MCU is reset and operation will resume after taking the reset vector. Exit by means of one of the internal interrupt sources results in the MCU taking the appropriate interrupt vector. ## 3.6.3 Active BDM Enabled in Stop Mode Entry into the active background mode from run mode is enabled if the ENBDM bit in BDCSCR is set. This register is described in Chapter 12, "Development Support," of this data sheet. If ENBDM is set when the CPU executes a STOP instruction, the system clocks to the background debug logic remain active when the MCU enters stop mode so background debug communication is still possible. In addition, the voltage regulator does not enter its low-power standby state but maintains full internal regulation. If the user attempts to enter stop2 with ENBDM set, the MCU will instead enter stop3. Most background commands are not available in stop mode. The memory-access-with-status commands do not allow memory access, but they report an error indicating that the MCU is in either stop or wait mode. The BACKGROUND command can be used to wake the MCU from stop and enter active background mode if the ENBDM bit is set. After entering background debug mode, all background commands are available. Table 3-2 summarizes the behavior of the MCU in stop when entry into the background debug mode is enabled. MC9S08QD4 Series MCU Data Sheet, Rev. 6 28 Table 3-2. BDM Enabled Stop Mode Behavior | Mode | PPDC | CPU, Digital<br>Peripherals,<br>Flash | RAM | ICS | ADC1 | Regulator | I/O Pins | RTI | |-------|------|---------------------------------------|---------|--------|---------------|-----------|-------------|---------------| | Stop3 | 0 | Standby | Standby | Active | Optionally on | Active | States held | Optionally on | ## 3.6.4 LVD Enabled in Stop Mode The LVD system is capable of generating either an interrupt or a reset when the supply voltage drops below the LVD voltage. If the LVD is enabled in stop by setting the LVDE and the LVDSE bits, then the voltage regulator remains active during stop mode. If the user attempts to enter stop2 with the LVD enabled for stop, the MCU will instead enter stop3. Table 3-3 summarizes the behavior of the MCU in stop when the LVD is enabled. Table 3-3. LVD Enabled Stop Mode Behavior | Mode | PPDC | CPU, Digital<br>Peripherals,<br>Flash | RAM | ICS | ADC1 | Regulator | I/O Pins | RTI | |-------|------|---------------------------------------|---------|------------------|---------------|-----------|-------------|---------------| | Stop3 | 0 | Standby | Standby | Off <sup>1</sup> | Optionally on | Active | States held | Optionally on | <sup>&</sup>lt;sup>1</sup> ICS can be configured to run in stop3. Please see the ICS registers. ## 3.6.5 On-Chip Peripheral Modules in Stop Modes When the MCU enters any stop mode, system clocks to the internal peripheral modules are stopped. Even in the exception case (ENBDM = 1), where clocks to the background debug logic continue to operate, clocks to the peripheral systems are halted to reduce power consumption. Refer to Section 3.6.1, "Stop2 Mode," and Section 3.6.2, "Stop3 Mode," for specific information on system behavior in stop modes. **Table 3-4. Stop Mode Behavior** | Porinharal | Mode | | | | | | |-------------------------|-------------|----------------------------|--|--|--|--| | Peripheral | Stop2 | Stop3 | | | | | | CPU | Off | Standby | | | | | | RAM | Standby | Standby | | | | | | Flash | Off | Standby | | | | | | Parallel Port Registers | Off | Standby | | | | | | ADC1 | Off | Optionally On <sup>1</sup> | | | | | | ICS | Off | Standby | | | | | | TPM1 & TPM2 | Off | Standby | | | | | | Voltage Regulator | Standby | Standby | | | | | | I/O Pins | States Held | States Held | | | | | Requires the asynchronous ADC clock and LVD to be enabled, else in standby. **Chapter 3 Modes of Operation** # **Chapter 4 Memory Map and Register Definition** ## 4.1 MC9S08QD4 Series Memory Maps As shown in Figure 4-1, on-chip memory in the MC9S08QD4 series MCU consists of RAM, flash program memory for non-volatile data storage, and I/O and control/status registers. The registers are divided into these groups: - Direct-page registers (0x0000 through 0x005F) - High-page registers (0x1800 through 0x184F) - Non-volatile registers (0xFFB0 through 0xFFBF) Figure 4-1. MC9S08QD4 Series Memory Maps ## 4.2 Reset and Interrupt Vector Assignments Table 4-1 shows address assignments for reset and interrupt vectors. The vector names shown in this table are the labels used in the Freescale Semiconductor-provided equate file for the MC9S08QD4 series. **Table 4-1. Reset and Interrupt Vectors** | Address<br>(High/Low) | Vector | Vector Name | |-----------------------|--------------------------------------------------|-------------| | 0xFFC0:FFC1 | Unused Vector Space (available for user program) | | | ŧ | | | | 0xFFCE:FFCF | | | | 0xFFD0:FFD1 | RTI | Vrti | | 0xFFD2:FFD3 | Reserved | _ | | 0xFFD4:FFD5 | Reserved | _ | | 0xFFD6:FFD7 | Reserved | _ | | 0xFFD8:FFD9 | ADC1 Conversion | Vadc1 | | 0xFFDA:FFDB | KBI Interrupt | Vkeyboard1 | | 0xFFDC:FFDD | Reserved | _ | | 0xFFDE:FFDF | Reserved | _ | | 0xFFE0:FFE1 | Reserved | _ | | 0xFFE2:FFE3 | Reserved | _ | | 0xFFE4:FFE5 | Reserved | _ | | 0xFFE6:FFE7 | Reserved | _ | | 0xFFE8:FFE9 | Reserved | _ | | 0xFFEA:FFEB | TPM2 Overflow | Vtpm2ovf | | 0xFFEC:FFED | Reserved | _ | | 0xFFEE:FFEF | TPM2 Channel 0 | Vtpm2ch0 | | 0xFFF0:FFF1 | TPM1 Overflow | Vtpm1ovf | | 0xFFF2:FFF3 | TPM1 Channel 1 | Vtpm1ch1 | | 0xFFF4:FFF5 | TPM1 Channel 0 | Vtpm1ch0 | | 0xFFF6:FFF7 | Reserved | _ | | 0xFFF8:FFF9 | IRQ | IRQ | | 0xFFFA:FFFB | Low Voltage Detect | VIvd | | 0xFFFC:FFFD | SWI | Vswi | | 0xFFFE:FFFF | Reset | Vreset | ## 4.3 Register Addresses and Bit Assignments The registers in the MC9S08QD4 series are divided into these groups: - Direct-page registers are located in the first 96 locations in the memory map; these are accessible with efficient direct addressing mode instructions. - High-page registers are used much less often, so they are located above 0x1800 in the memory map. This leaves more room in the direct page for more frequently used registers and RAM. - The nonvolatile register area consists of a block of 16 locations in flash memory at 0xFFB0–0xFFBF. Nonvolatile register locations include: - NVPROT and NVOPT are loaded into working registers at reset - An 8-byte backdoor comparison key that optionally allows a user to gain controlled access to secure memory Because the nonvolatile register locations are flash memory, they must be erased and programmed like other flash memory locations. Direct-page registers can be accessed with efficient direct addressing mode instructions. Bit manipulation instructions can be used to access any bit in any direct-page register. Table 4-2 is a summary of all user-accessible direct-page registers and control bits. The direct page registers in Table 4-2 can use the more efficient direct addressing mode that requires only the lower byte of the address. Because of this, the lower byte of the address in column one is shown in bold text. In Table 4-3 and Table 4-4, the whole address in column one is shown in bold. In Table 4-2, Table 4-3, and Table 4-4, the register names in column two are shown in bold to set them apart from the bit names to the right. Cells that are not associated with named bits are shaded. A shaded cell with a 0 indicates this unused bit always reads as a 0. Shaded cells with dashes indicate unused or reserved bit locations that could read as 1s or 0s. 5 3 2 Address **Register Name** Bit 7 6 4 1 Bit 0 0 PTAD5 PTAD4 PTAD3 PTAD2 PTAD1 PTAD0 0x0000 **PTAD** 0 0x00**01 PTADD** 0 0 PTADD5 PTADD4 PTADD3 PTADD2 PTADD1 PTADD0 0x00**02**-Reserved 0x00**0B** 0 0 0 0 KBF 0x00**0C KBISC KBACK KBIE KBIMOD** 0x00**0D KBIPE** KBIPE7 KBIPE6 KBIPE5 KBIPE4 KBIPE3 KBIPE2 KBIPE1 KBIPE0 KBEDG7 KBEDG6 KBEDG5 KBEDG4 KBEDG3 KBEDG2 KBEDG1 KBEDG0 0x00**0E KBIES** IRQPDD 0x00**0F IRQSC** 0 **IRQEDG IRQPE IRQF IRQACK IRQIE** IRQMOD ADCO 0x00**10** ADCSC1 COCO AIEN ADCH ADACT ACFE 0x0011 ADCSC2 ADTRG **ACFGT** 0 0 0 0 0 ADR9 0x00**12 ADCRH** 0 ADR8 0x0013 **ADCRL** ADR7 ADR6 ADR5 ADR4 ADR3 ADR2 ADR1 ADR0 ADCV8 0x0014 0 0 0 0 0 0 ADCV9 ADCCVH ADCV7 ADCV6 ADCV5 ADCV4 ADCV3 ADCV2 ADCV1 ADCV0 0x00**15 ADCCVL** 0x0016 **ADCCFG** ADLPC ADLSMP ADIV MODE ADICLK Table 4-2. Direct-Page Register Summary MC9S08QD4 Series MCU Data Sheet, Rev. 6 **Table 4-2. Direct-Page Register Summary (continued)** | Address | Register Name | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |------------------------------------|---------------|--------|--------|--------|--------|--------|--------|-------|----------| | 0x00 <b>17</b> | APCTL1 | _ | _ | _ | _ | ADPC3 | ADPC2 | ADPC1 | ADPC0 | | 0x00 <b>18</b> | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | 0x00 <b>19</b> | Reserved | _ | - | _ | - | _ | - | _ | _ | | 0x001 <b>A</b> -<br>0x001 <b>F</b> | Reserved | _<br>_ | _<br>_ | _<br>_ | _<br>_ | _<br>_ | _<br>_ | _ | _ | | 0x00 <b>20</b> | TPM2SC | TOF | TOIE | CPWMS | CLKSB | CLKSA | PS2 | PS1 | PS0 | | 0x00 <b>21</b> | TPM2CNTH | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x00 <b>22</b> | TPM2CNTL | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x00 <b>23</b> | TPM2MODH | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x00 <b>24</b> | TPM2MODL | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x00 <b>25</b> | TPM2C0SC | CH0F | CH0IE | MS0B | MS0A | ELS0B | ELS0A | 0 | 0 | | 0x00 <b>26</b> | TPM2C0VH | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x00 <b>27</b> | TPM2C0VL | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x00 <b>28</b> -<br>0x00 <b>37</b> | Reserved | _<br>_ | _<br>_ | _<br>_ | _<br>_ | _<br>_ | _<br>_ | _ | _ | | 0x00 <b>38</b> | ICSC1 | 0 | CLKS | 0 | 0 | 0 | 1 | 1 | IREFSTEN | | 0x00 <b>39</b> | ICSC2 | BD | OIV | 0 | 0 | LP | 0 | 0 | 0 | | 0x00 <b>3A</b> | ICSTRM | | | | TP | RIM | | | | | 0x00 <b>3B</b> | ICSSC | 0 | 0 | 0 | 0 | 0 | CLKST | 0 | FTRIM | | 0x00 <b>3C</b> | Reserved | _ | _ | _ | _ | _ | | _ | _ | | 0x00 <b>40</b> | TPMSC | TOF | TOIE | CPWMS | CLKSB | CLKSA | PS2 | PS1 | PS0 | | 0x00 <b>41</b> | TPMCNTH | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x00 <b>42</b> | TPMCNTL | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x00 <b>43</b> | TPMMODH | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x00 <b>44</b> | TPMMODL | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x00 <b>45</b> | TPMC0SC | CH0F | CH0IE | MS0B | MS0A | ELS0B | ELS0A | 0 | 0 | | 0x00 <b>46</b> | TPMC0VH | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x00 <b>47</b> | TPMC0VL | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x00 <b>48</b> | TPMC1SC | CH1F | CH1IE | MS1B | MS1A | ELS1B | ELS1A | 0 | 0 | | 0x00 <b>49</b> | TPMC1VH | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x00 <b>4A</b> | TPMC1VL | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x00 <b>4B</b> -<br>0x00 <b>5F</b> | Reserved | | _<br>_ | _<br>_ | _<br>_ | _<br>_ | _<br>_ | _ | | High-page registers, shown in Table 4-3, are accessed much less often than other I/O and control registers so they have been located outside the direct addressable memory space, starting at 0x1800. Table 4-3. High-Page Register Summary | Address | Register Name | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-------------------|---------------|---------|--------|---------|---------|--------|--------|--------|--------| | 0x1800 | SRS | POR | PIN | COP | ILOP | ILAD | 0 | LVD | 0 | | 0x1801 | SBDFR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BDFR | | 0x1802 | SOPT1 | COPE | COPT | STOPE | 0 | 0 | 0 | BKGDPE | RSTPE | | 0x1803 | SOPT2 | COPCLKS | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x <b>1804</b> | Reserved | _ | _ | | | | | _ | _ | | 0x1805 | Reserved | _ | _ | _ | - | | _ | | _ | | 0x1806 | SDIDH | REV3 | REV2 | REV1 | REV0 | ID11 | ID10 | ID9 | ID8 | | 0x1807 | SDIDL | ID7 | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 | | 0x1808 | SRTISC | RTIF | RTIACK | RTICLKS | RTIE | 0 | | RTIS | | | 0x1809 | SPMSC1 | LVDF | LVDACK | LVDIE | LVDRE | LVDSE | LVDE | 01 | BGBE | | 0x180A | SPMSC2 | LVWF | LVWACK | LVDV | LVWV | PPDF | PPDACK | - | PPDC | | 0x180B-<br>0x181F | Reserved | _ | _ | _ | | | _ | | _ | | 0x1820 | FCDIV | DIVLD | PRDIV8 | | | D | IV | | | | 0x1821 | FOPT | KEYEN | FNORED | 0 | 0 | 0 | 0 | SEC01 | SEC00 | | 0x1822 | Reserved | _ | _ | | | | | | _ | | 0x1823 | FCNFG | 0 | 0 | KEYACC | 0 | 0 | 0 | 0 | 0 | | 0x1824 | FPROT | | | | FPS | | | | FPDIS | | 0x1825 | FSTAT | FCBEF | FCCF | FPVIOL | FACCERR | 0 | FBLANK | 0 | 0 | | 0x1826 | FCMD | | | | FC | MD | | | | | 0x1827- | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | UX183F | | _ | _ | _ | _ | _ | _ | _ | _ | | | PTAPE | 0 | 0 | PTAPE5 | PTAPE4 | PTAPE3 | PTAPE2 | PTAPE1 | PTAPE0 | | | PTASE | 0 | 0 | PTASE5 | PTASE4 | PTASE3 | PTASE2 | PTASE1 | PTASE0 | | 0x1842 | PTADS | 0 | 0 | PTADS5 | PTADS4 | PTADS3 | PTADS2 | PTADS1 | PTADS0 | | 0x1843–<br>0x1847 | Reserved | | | | | | | | _ | <sup>&</sup>lt;sup>1</sup> This reserved bit must always be written to 0. Nonvolatile flash registers, shown in Table 4-4, are located in the flash memory. These registers include an 8-byte backdoor key that optionally can be used to gain access to secure memory resources. During reset events, the contents of NVPROT and NVOPT in the nonvolatile register area of the flash memory are transferred into corresponding FPROT and FOPT working registers in the high-page registers to control security and block protection options. **Table 4-4. Nonvolatile Register Summary** | Address | Register Name | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------------------|-----------------------------------------------------------------------------------------|--------|--------|------|------------|-------------|------|-------|-------| | 0xFFAA –<br>0xFFAC | Reserved | _<br>_ | _ | _ | _<br>_ | _ | _ | _ | _ | | 0xFFAD | Reserved for<br>ADCRL of AD26<br>value during ICS<br>trim | ADR7 | ADR6 | ADR5 | ADR4 | ADR3 | ADR2 | ADR1 | ADR0 | | 0xFFAE | Reserved for<br>ADCRH of AD26<br>value during ICS<br>trim and ICS Trim<br>value "FTRIM" | ADR9 | ADR8 | - | ı | ı | 1 | ı | FTRIM | | 0xFFAF | Reserved for ICS Trim value "TRIM" | | TRIM | | | | | | | | 0xFFB0 –<br>0xFFB7 | NVBACKKEY | | | | 8-Byte Com | parison Key | | | | | 0xFFB8 –<br>0xFFBC | Reserved | _<br>_ | _ | | _<br>_ | _ | _ | _ | _ | | 0xFFBD | NVPROT | | | | FPS | | | | FPDIS | | 0xFFBE | Unused | _ | _ | _ | _ | _ | _ | _ | _ | | 0xFFBF | NVOPT | KEYEN | FNORED | 0 | 0 | 0 | 0 | SEC01 | SEC00 | Provided the key enable (KEYEN) bit is 1, the 8-byte comparison key can be used to temporarily disengage memory security. This key mechanism can be accessed only through user code running in secure memory. (A security key cannot be entered directly through background debug commands.) This security key can be disabled completely by programming the KEYEN bit to 0. If the security key is disabled, the only way to disengage security is by mass erasing the flash if needed (normally through the background debug interface) and verifying that flash is blank. To avoid returning to secure mode after the next reset, program the security bits (SEC01:SEC00) to the unsecured state (1:0). The ICS factory-trimmed value will be stored in 0xFFAE (bit-0) and 0xFFAF. Development tools, such as programmers can trim the ICS and the internal temperature sensor (via the ADC) and store the values in 0xFFAD–0xFFAF. #### 4.4 RAM The MC9S08QD4 series includes static RAM. The locations in RAM below 0x0100 can be accessed using the more efficient direct addressing mode, and any single bit in this area can be accessed with the bit manipulation instructions (BCLR, BSET, BRCLR, and BRSET). Locating the most frequently accessed program variables in this area of RAM is preferred. The RAM retains data when the MCU is in low-power wait, stop2, or stop3 mode. At power-on or after wakeup from stop1, the contents of RAM are uninitialized. RAM data is unaffected by any reset provided that the supply voltage does not drop below the minimum value for RAM retention ( $V_{RAM}$ ). For compatibility with M68HC05 MCUs, the HCS08 resets the stack pointer to 0x00FF. In the MC9S08QD4 series, it is usually best to reinitialize the stack pointer to the top of the RAM so the direct page RAM can be used for frequently accessed RAM variables and bit-addressable program variables. Include the following 2-instruction sequence in your reset initialization routine (where RamLast is equated to the highest address of the RAM in the Freescale Semiconductor-provided equate file). ``` LDHX #RamLast+1 ;point one past RAM TXS ;SP<-(H:X-1) ``` When security is enabled, the RAM is considered a secure memory resource and is not accessible through BDM or through code executing from non-secure memory. See Section 4.6, "Security," for a detailed description of the security feature. #### 4.5 Flash The flash memory is intended primarily for program storage. In-circuit programming allows the operating program to be loaded into the flash memory after final assembly of the application product. It is possible to program the entire array through the single-wire background debug interface. Because no special voltages are needed for flash erase and programming operations, in-application programming is also possible through other software-controlled communication paths. For a more detailed discussion of in-circuit and in-application programming, refer to the *HCS08 Family Reference Manual, Volume I*, Freescale Semiconductor document order number HCS08RMv1. #### 4.5.1 Features Features of the flash memory include: - Flash size - MC9S08QD4/S9S08QD4: 4096 bytes (8 pages of 512 bytes each) - MC9S08QD2/S9S08QD2: 2048 bytes (4 pages of 512 bytes each) - Single power supply program and erase - Command interface for fast program and erase operation - Up to 100,000 program/erase cycles at typical voltage and temperature - Flexible block protection - Security feature for flash and RAM - Auto power-down for low-frequency read accesses ## 4.5.2 Program and Erase Times Before any program or erase command can be accepted, the flash clock divider register (FCDIV) must be written to set the internal clock for the flash module to a frequency ( $f_{FCLK}$ ) between 150 kHz and 200 kHz (see Section 4.7.1, "Flash Clock Divider Register (FCDIV).") This register can be written only once, so normally this write is performed during reset initialization. FCDIV cannot be written if the access error flag, FACCERR in FSTAT, is set. The user must ensure that FACCERR is not set before writing to the FCDIV register. One period of the resulting clock ( $1/f_{FCLK}$ ) is used by the command processor to time #### **Chapter 4 Memory Map and Register Definition** program and erase pulses. An integer number of these timing pulses is used by the command processor to complete a program or erase command. Table 4-5 shows program and erase times. The bus clock frequency and FCDIV determine the frequency of FCLK ( $f_{FCLK}$ ). The time for one cycle of FCLK is $t_{FCLK} = 1/f_{FCLK}$ . The times are shown as a number of cycles of FCLK and as an absolute time for the case where $t_{FCLK} = 5 \mu s$ . Program and erase times shown include overhead for the command state machine and enabling and disabling of program and erase voltages. | Parameter | Cycles of FCLK | Time if FCLK = 200 kHz | | |----------------------|----------------|------------------------|--| | Byte program | 9 | 45 μs | | | Byte program (burst) | 4 | 20 μs <sup>1</sup> | | | Page erase | 4000 | 20 ms | | | Mass erase | 20,000 | 100 ms | | Table 4-5. Program and Erase Times #### 4.5.3 Program and Erase Command Execution The steps for executing any of the commands are listed below. The FCDIV register must be initialized and any error flags cleared before beginning command execution. The command execution steps are: 1. Write a data value to an address in the flash array. The address and data information from this write is latched into the flash interface. This write is a required first step in any command sequence. For erase and blank check commands, the value of the data is not important. For page erase commands, the address can be any address in the 512-byte page of flash to be erased. For mass erase and blank check commands, the address can be any address in the flash memory. Whole pages of 512 bytes are the smallest block of flash that can be erased. #### NOTE - A mass or page erase of the last page in flash will erase the factory programmed internal reference clock trim value. - Do not program any byte in the flash more than once after a successful erase operation. Reprogramming bits in a byte which is already programmed is not allowed without first erasing the page in which the byte resides or mass erasing the entire flash memory. Programming without first erasing may disturb data stored in the flash. - 2. Write the command code for the desired command to FCMD. The five valid commands are blank check (0x05), byte program (0x20), burst program (0x25), page erase (0x40), and mass erase (0x41). The command code is latched into the command buffer. - 3. Write a 1 to the FCBEF bit in FSTAT to clear FCBEF and launch the command (including its address and data information). A partial command sequence can be aborted manually by writing a 0 to FCBEF any time after the write to the memory array and before writing the 1 that clears FCBEF and launches the complete command. Excluding start/end overhead Aborting a command in this way sets the FACCERR access error flag which must be cleared before starting a new command. A strictly monitored procedure must be obeyed or the command will not be accepted. This minimizes the possibility of any unintended changes to the flash memory contents. The command complete flag (FCCF) indicates when a command is complete. The command sequence must be completed by clearing FCBEF to launch the command. Figure 4-2 is a flowchart for executing all of the commands except for burst programming. The FCDIV register must be initialized following any reset before using any flash commands. Figure 4-2. Flash Program and Erase Flowchart ## 4.5.4 Burst Program Execution The burst program command is used to program sequential bytes of data in less time than would be required using the standard program command. This is possible because the high voltage to the flash array does not need to be disabled between program operations. Ordinarily, when a program or erase command is issued, an internal charge pump associated with the flash memory must be enabled to supply high voltage to the array. Upon completion of the command, the charge pump is turned off. When a burst #### **Chapter 4 Memory Map and Register Definition** program command is issued, the charge pump is enabled and then remains enabled after completion of the burst program operation if these two conditions are met: - The next burst program command has been queued before the current program operation has completed. - The next sequential address selects a byte on the same physical row as the current byte being programmed. A row of flash memory consists of 64 bytes. A byte within a row is selected by addresses A5 through A0. A new row begins when addresses A5 through A0 are all 0s. The first byte of a series of sequential bytes being programmed in burst mode will take the same amount of time to program as a byte programmed in standard mode. Subsequent bytes will program in the burst program time provided that the conditions above are met. In the case the next sequential address is the beginning of a new row, the program time for that byte will be the standard time instead of the burst time. This is because the high voltage to the array must be disabled and then enabled again. If a new burst command has not been queued before the current command completes, then the charge pump will be disabled and high voltage removed from the array. Figure 4-3. Flash Burst Program Flowchart #### 4.5.5 Access Errors An access error occurs whenever the command execution protocol is violated. Any of the following specific actions will cause the access error flag (FACCERR) in FSTAT to be set. FACCERR must be cleared by writing a 1 to FACCERR in FSTAT before any command can be processed. - Writing to a flash address before the internal flash clock frequency has been set by writing to the FCDIV register - Writing to a flash address while FCBEF is not set (A new command cannot be started until the command buffer is empty.) MC9S08QD4 Series MCU Data Sheet, Rev. 6 #### **Chapter 4 Memory Map and Register Definition** - Writing a second time to a flash address before launching the previous command (There is only one write to flash for every command.) - Writing a second time to FCMD before launching the previous command (There is only one write to FCMD for every command.) - Writing to any flash control register other than FCMD after writing to a flash address - Writing any command code other than the five allowed codes (0x05, 0x20, 0x25, 0x40, or 0x41) to FCMD - Writing any flash control register other than to write to FSTAT (to clear FCBEF and launch the command) after writing the command to FCMD. - The MCU enters stop mode while a program or erase command is in progress (The command is aborted.) - Writing the byte program, burst program, or page erase command code (0x20, 0x25, or 0x40) with a background debug command while the MCU is secured (The background debug controller can do blank check and mass erase commands only when the MCU is secure.) - Writing 0 to FCBEF to cancel a partial command #### 4.5.6 Flash Block Protection The block protection feature prevents the protected region of flash from program or erase changes. Block protection is controlled through the flash protection register (FPROT). When enabled, block protection begins at any 512 byte boundary below the last address of flash, 0xFFFF. (see Section 4.7.4, "Flash Protection Register (FPROT and NVPROT).") After exit from reset, FPROT is loaded with the contents of the NVPROT location which is in the nonvolatile register block of the flash memory. FPROT cannot be changed directly from application software so a runaway program cannot alter the block protection settings. Because NVPROT is within the last 512 bytes of flash, if any amount of memory is protected, NVPROT is itself protected and cannot be altered (intentionally or unintentionally) by the application software. FPROT can be written through background debug commands, which allows a way to erase and reprogram a protected flash memory. The block protection mechanism is illustrated in Figure 4-4. The FPS bits are used as the upper bits of the last address of unprotected memory. This address is formed by concatenating FPS7:FPS1 with logic 1 bits as shown. For example, in order to protect the last 8192 bytes of memory (addresses 0xE000 through 0xFFFF), the FPS bits must be set to 1101 111, which results in the value 0xDFFF as the last address of unprotected memory. In addition to programming the FPS bits to the appropriate value, FPDIS (bit 0 of NVPROT) must be programmed to logic 0 to enable block protection. Therefore the value 0xDE must be programmed into NVPROT to protect addresses 0xE000 through 0xFFFF. Figure 4-4. Block Protection Mechanism MC9S08QD4 Series MCU Data Sheet, Rev. 6 One use for block protection is to block protect an area of flash memory for a bootloader program. This bootloader program then can be used to erase the rest of the flash memory and reprogram it. Because the bootloader is protected, it remains intact even if MCU power is lost in the middle of an erase and reprogram operation. #### 4.5.7 Vector Redirection Whenever any block protection is enabled, the reset and interrupt vectors will be protected. Vector redirection allows users to modify interrupt vector information without unprotecting bootloader and reset vector space. Vector redirection is enabled by programming the FNORED bit in the NVOPT register located at address 0xFFBF to 0. For redirection to occur, at least some portion but not all of the flash memory must be block protected by programming the NVPROT register located at address 0xFFBD. All of the interrupt vectors (memory locations 0xFFC0–0xFFFD) are redirected, though the reset vector (0xFFFE:FFFF) is not. For example, if 512 bytes of flash are protected, the protected address region is from 0xFE00 through 0xFFFF. The interrupt vectors (0xFFC0–0xFFFD) are redirected to the locations 0xFDC0–0xFDFD. For example, vector redirection is enabled and an interrupt occurs, the values in the locations 0xFDE0:FDE1 are used for the vector instead of the values in the locations 0xFFE0:FFE1. This allows the user to reprogram the unprotected portion of the flash with new program code including new interrupt vector values while leaving the protected area, which includes the default vector locations, unchanged. ## 4.6 Security The MC9S08QD4 series includes circuitry to prevent unauthorized access to the contents of flash and RAM memory. When security is engaged, flash and RAM are considered secure resources. Direct-page registers, high-page registers, and the background debug controller are considered unsecured resources. Programs executing within secure memory have normal access to any MCU memory locations and resources. Attempts to access a secure memory location with a program executing from an unsecured memory space or through the background debug interface are blocked (writes are ignored and reads return all 0s). Security is engaged or disengaged based on the state of two register bits (SEC01:SEC00) in the FOPT register. During reset, the contents of the nonvolatile location NVOPT are copied from flash into the working FOPT register in high-page register space. A user engages security by programming the NVOPT location, which can be performed at the same time the flash memory is programmed. The 1:0 state disengages security and the other three combinations engage security. Notice the erased state (1:1) makes the MCU secure. During development, whenever the flash is erased, it is good practice to immediately program the SEC00 bit to 0 in NVOPT so SEC01:SEC00 = 1:0. This would allow the MCU to remain unsecured after a subsequent reset. The on-chip debug module cannot be enabled while the MCU is secure. The separate background debug controller can be used for background memory access commands, but the MCU cannot enter active background mode except by holding BKGD/MS low at the rising edge of reset. A user can choose to allow or disallow a security unlocking mechanism through an 8-byte backdoor security key. If the nonvolatile KEYEN bit in NVOPT/FOPT is 0, the backdoor key is disabled and there #### **Chapter 4 Memory Map and Register Definition** is no way to disengage security without completely erasing all flash locations. If KEYEN is 1, a secure user program can temporarily disengage security by: - 1. Writing 1 to KEYACC in the FCNFG register. This makes the flash module interpret writes to the backdoor comparison key locations (NVBACKKEY through NVBACKKEY+7) as values to be compared against the key rather than as the first step in a flash program or erase command. - 2. Writing the user-entered key values to the NVBACKKEY through NVBACKKEY+7 locations. These writes must be performed in order starting with the value for NVBACKKEY and ending with NVBACKKEY+7. STHX must not be used for these writes because these writes cannot be performed on adjacent bus cycles. User software normally would get the key codes from outside the MCU system through a communication interface such as a serial I/O. - 3. Writing 0 to KEYACC in the FCNFG register. If the 8-byte key that was written matches the key stored in the flash locations, SEC01:SEC00 are automatically changed to 1:0 and security will be disengaged until the next reset. The security key can be written only from secure memory (either RAM or flash), so it cannot be entered through background commands without the cooperation of a secure user program. The backdoor comparison key (NVBACKKEY through NVBACKKEY+7) is located in flash memory locations in the nonvolatile register space so users can program these locations exactly as they would program any other flash memory location. The nonvolatile registers are in the same 512-byte block of flash as the reset and interrupt vectors, so block protecting that space also block protects the backdoor comparison key. Block protects cannot be changed from user application programs, so if the vector space is block protected, the backdoor security key mechanism cannot permanently change the block protect, security settings, or the backdoor key. Security can always be disengaged through the background debug interface by taking these steps: - 1. Disable any block protections by writing FPROT. FPROT can be written only with background debug commands, not from application software. - 2. Mass erase flash if necessary. - 3. Blank check flash. Provided flash is completely erased, security is disengaged until the next reset. To avoid returning to secure mode after the next reset, program NVOPT so SEC01:SEC00 = 1:0. ## 4.7 Flash Registers and Control Bits The flash module has nine 8-bit registers in the high-page register space, two locations (NVOPT, NVPROT) in the nonvolatile register space in flash memory are copied into corresponding high-page control registers (FOPT, FPROT) at reset. There is also an 8-byte comparison key in flash memory. Refer to Table 4-3 and Table 4-4 for the absolute address assignments for all flash registers. This section refers to registers and control bits only by their names. A Freescale Semiconductor-provided equate or header file normally is used to translate these names into the appropriate absolute addresses. ## 4.7.1 Flash Clock Divider Register (FCDIV) Before any erase or programming operations are possible, write to this register to set the frequency of the clock for the nonvolatile memory system within acceptable limits. Figure 4-5. Flash Clock Divider Register (FCDIV) **Table 4-6. FCDIV Register Field Descriptions** | Field | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>DIVLD | Divisor Loaded Status Flag — When set, this read-only status flag indicates that the FCDIV register has been written since reset. Reset clears this bit and the first write to this register causes this bit to become set regardless of the data written. 0 FCDIV has not been written since reset; erase and program operations disabled for flash. 1 FCDIV has been written since reset; erase and program operations enabled for flash. | | 6<br>PRDIV8 | Prescale (Divide) Flash Clock by 8 0 Clock input to the flash clock divider is the bus rate clock. 1 Clock input to the flash clock divider is the bus rate clock divided by 8. | | 5:0<br>DIV | <b>Divisor for Flash Clock Divider</b> — The flash clock divider divides the bus rate clock (or the bus rate clock divided by 8 if PRDIV8 = 1) by the value in the 6-bit DIV field plus one. The resulting frequency of the internal flash clock must fall within the range of 200 kHz to 150 kHz for proper flash operations. Program/Erase timing pulses are one cycle of this internal flash clock which corresponds to a range of 5 $\mu$ s to 6.7 $\mu$ s. The automated programming logic uses an integer number of these pulses to complete an erase or program operation. See Equation 4-1 and Equation 4-2. | if PRDIV8 = $$0 - f_{FCLK} = f_{Bus} \div (DIV + 1)$$ Eqn. 4-1 if PRDIV8 = $$1 - f_{FCLK} = f_{Bus} \div (8 \times (DIV + 1))$$ Eqn. 4-2 Table 4-7 shows the appropriate values for PRDIV8 and DIV for selected bus frequencies. **Table 4-7. Flash Clock Divider Settings** | f <sub>Bus</sub> | PRDIV8<br>(Binary) | DIV<br>(Decimal) | f <sub>FCLK</sub> | Program/Erase Timing Pulse<br>(5 μs Min, 6.7 μs Max) | |------------------|--------------------|------------------|-------------------|------------------------------------------------------| | 8 MHz | 0 | 39 | 200 kHz | 5 μs | | 4 MHz | 0 | 19 | 200 kHz | 5 μs | | 2 MHz | 0 | 9 | 200 kHz | 5 μs | | 1 MHz | 0 | 4 | 200 kHz | 5 μs | | 200 kHz | 0 | 0 | 200 kHz | 5 μs | | 150 kHz | 0 | 0 | 150 kHz | 6.7 μs | ## 4.7.2 Flash Options Register (FOPT and NVOPT) During reset, the contents of the nonvolatile location NVOPT are copied from flash into FOPT. To change the value in this register, erase and reprogram the NVOPT location in flash memory as usual and then issue a new MCU reset. Figure 4-6. Flash Options Register (FOPT) **Table 4-8. FOPT Register Field Descriptions** | Field | Description | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>KEYEN | Backdoor Key Mechanism Enable — When this bit is 0, the backdoor key mechanism cannot be used to disengage security. The backdoor key mechanism is accessible only from user (secured) firmware. BDM commands cannot be used to write key comparison values that would unlock the backdoor key. For more detailed information about the backdoor key mechanism, refer to Section 4.6, "Security." O No backdoor key access allowed. If user firmware writes an 8-byte value that matches the nonvolatile backdoor key (NVBACKKEY through NVBACKKEY+7 in that order), security is temporarily disengaged until the next MCU reset. | | 6<br>FNORED | Vector Redirection Disable — When this bit is 1, then vector redirection is disabled. 0 Vector redirection enabled. 1 Vector redirection disabled. | | 1:0<br>SEC0[1:0] | Security State Code — This 2-bit field determines the security state of the MCU as shown in Table 4-9. When the MCU is secure, the contents of RAM and flash memory cannot be accessed by instructions from any unsecured source including the background debug interface. SEC01:SEC00 changes to 1:0 after successful backdoor key entry or a successful blank check of flash. For more detailed information about security, refer to Section 4.6, "Security." | Table 4-9. Security States<sup>1</sup> | SEC01:SEC00 | Description | |-------------|-------------| | 0:0 | secure | | 0:1 | secure | | 1:0 | unsecured | | 1:1 | secure | SEC01:SEC00 changes to 1:0 after successful backdoor key entry or a successful blank check of flash. ## 4.7.3 Flash Configuration Register (FCNFG) Figure 4-7. Flash Configuration Register (FCNFG) **Table 4-10. FCNFG Register Field Descriptions** | Field | Description | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Enable Writing of Access Key — This bit enables writing of the backdoor comparison key. For more detailed information about the backdoor key mechanism, refer to Section 4.6, "Security." 0 Writes to 0xFFB0–0xFFB7 are interpreted as the start of a flash programming or erase command. 1 Writes to NVBACKKEY (0xFFB0–0xFFB7) are interpreted as comparison key writes. | ## 4.7.4 Flash Protection Register (FPROT and NVPROT) During reset, the contents of the nonvolatile location NVPROT is copied from flash into FPROT. This register can be read at any time, but user program writes have no meaning or effect. . Figure 4-8. Flash Protection Register (FPROT) **Table 4-11. FPROT Register Field Descriptions** | Field | Description | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <b>Flash Protect Select Bits</b> — When FPDIS = 0, this 7-bit field determines the ending address of unprotected flash locations at the high address end of the flash. Protected flash locations cannot be erased or programmed. | | _ | Flash Protection Disable 0 Flash block specified by FPS7:FPS1 is block protected (program and erase not allowed). 1 No flash block is protected. | Background commands can be used to change the contents of these bits in FPROT. ## 4.7.5 Flash Status Register (FSTAT) Figure 4-9. Flash Status Register (FSTAT) **Table 4-12. FSTAT Register Field Descriptions** | Field | Description | |--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>FCBEF | Flash Command Buffer Empty Flag — The FCBEF bit is used to launch commands. It also indicates that the command buffer is empty so that a new command sequence can be executed when performing burst programming. The FCBEF bit is cleared by writing a 1 to it or when a burst program command is transferred to the array for programming. Only burst program commands can be buffered. O Command buffer is full (not ready for additional commands). A new burst program command can be written to the command buffer. | | 6<br>FCCF | Flash Command Complete Flag — FCCF is set automatically when the command buffer is empty and no command is being processed. FCCF is cleared automatically when a new command is started (by writing 1 to FCBEF to register a command). Writing to FCCF has no meaning or effect. 0 Command in progress 1 All commands complete | | 5<br>FPVIOL | Protection Violation Flag — FPVIOL is set automatically when FCBEF is cleared to register a command that attempts to erase or program a location in a protected block (the erroneous command is ignored). FPVIOL is cleared by writing a 1 to FPVIOL. O No protection violation. An attempt was made to erase or program a protected location. | | 4<br>FACCERR | Access Error Flag — FACCERR is set automatically when the proper command sequence is not obeyed exactly (the erroneous command is ignored), if a program or erase operation is attempted before the FCDIV register has been initialized, or if the MCU enters stop while a command was in progress. For a more detailed discussion of the exact actions that are considered access errors, see Section 4.5.5, "Access Errors." FACCERR is cleared by writing a 1 to FACCERR. Writing a 0 to FACCERR has no meaning or effect. O No access error. 1 An access error has occurred. | | 2<br>FBLANK | Flash Verified as All Blank (erased) Flag — FBLANK is set automatically at the conclusion of a blank check command if the entire flash array was verified to be erased. FBLANK is cleared by clearing FCBEF to write a new valid command. Writing to FBLANK has no meaning or effect. O After a blank check command is completed and FCCF = 1, FBLANK = 0 indicates the flash array is not completely erased. After a blank check command is completed and FCCF = 1, FBLANK = 1 indicates the flash array is completely erased (all 0xFF). | ## 4.7.6 Flash Command Register (FCMD) Only five command codes are recognized in normal user modes as shown in Table 4-13. Refer to Section 4.5.3, "Program and Erase Command Execution," for a detailed discussion of flash programming and erase operations. Figure 4-10. Flash Command Register (FCMD) | Command | FCMD | Equate File Label | |-----------------------------|------|-------------------| | Blank check | 0x05 | mBlank | | Byte program | 0x20 | mByteProg | | Byte program — burst mode | 0x25 | mBurstProg | | Page erase (512 bytes/page) | 0x40 | mPageErase | | Mass erase (all flash) | 0x41 | mMassErase | **Table 4-13. Flash Commands** All other command codes are illegal and generate an access error. It is not necessary to perform a blank check command after a mass erase operation. Only blank check is required as part of the security unlocking mechanism. **Chapter 4 Memory Map and Register Definition** # Chapter 5 Resets, Interrupts, and General System Control #### 5.1 Introduction This chapter discusses basic reset and interrupt mechanisms and the various sources of reset and interrupts in the MC9S08QD4 series. Some interrupt sources from peripheral modules are discussed in greater detail within other sections of this data sheet. This section gathers basic information about all reset and interrupt sources in one place for easy reference. A few reset and interrupt sources, including the computer operating properly (COP) watchdog and real-time interrupt (RTI), are not part of on-chip peripheral systems with their own chapters but are part of the system control logic. #### 5.2 Features Reset and interrupt features include: - Multiple sources of reset for flexible system configuration and reliable operation - Reset status register (SRS) to indicate source of most recent reset - Separate interrupt vectors for each module (reduces polling overhead) (see Table 5-2) #### 5.3 MCU Reset Resetting the MCU provides a way to start processing from a known set of initial conditions. During reset, most control and status registers are forced to initial values and the program counter is loaded from the reset vector (0xFFFE:0xFFFF). On-chip peripheral modules are disabled and I/O pins are initially configured as general-purpose high-impedance inputs with pullup devices disabled. The I bit in the condition code register (CCR) is set to block maskable interrupts so the user program has a chance to initialize the stack pointer (SP) and system control settings. SP is forced to 0x00FF at reset. The MC9S08QD4 series has the following sources for reset: - External pin reset (PIN) enabled using RSTPE in SOPT1 - Power-on reset (POR) - Low-voltage detect (LVD) - Computer operating properly (COP) timer - Illegal opcode detect (ILOP) - Illegal address detect (ILAD) - Background debug forced reset Each of these sources, with the exception of the background debug forced reset, has an associated bit in the system reset status register. ## 5.4 Computer Operating Properly (COP) Watchdog The COP watchdog is intended to force a system reset when the application software fails to execute as expected. To prevent a system reset from the COP timer (when it is enabled), application software must reset the COP counter periodically. If the application program gets lost and fails to reset the COP counter before it times out, a system reset is generated to force the system back to a known starting point. After any reset, the COPE becomes set in SOPT1 enabling the COP watchdog (see Section 5.8.5, "System Options Register 2 (SOPT2)," for additional information). If the COP watchdog is not used in an application, it can be disabled by clearing COPE. The COP counter is reset by writing any value to the address of SRS. This write does not affect the data in the read-only SRS. Instead, the act of writing to this address is decoded and sends a reset signal to the COP counter. The COPCLKS bit in SOPT2 (see Section 5.8.5, "System Options Register 2 (SOPT2)," for additional information) selects the clock source used for the COP timer. The clock source options are either the bus clock or an internal 32 kHz clock source. With each clock source, there is an associated short and long time-out controlled by COPT in SOPT1. Table 5-1 summaries the control functions of the COPCLKS and COPT bits. The COP watchdog defaults to operation from the 32 kHz clock source and the associated long time-out (2<sup>8</sup> cycles). | Control Bits | | - Clock Source | COP Overflow Count | | |--------------|------|------------------------------------------------------|---------------------------------------------|--| | COPCLKS | COPT | Clock Source | COF Overnow Count | | | 0 | 0 | ~32 kHz | 2 <sup>10</sup> cycles (32 ms) <sup>1</sup> | | | 0 | 1 | ~32 kHz 2 <sup>13</sup> cycles (256 ms) <sup>1</sup> | | | | 1 | 0 | Bus | 2 <sup>13</sup> cycles | | | 1 | 1 | Bus | 2 <sup>18</sup> cycles | | **Table 5-1. COP Configuration Options** Even if the application will use the reset default settings of COPE, COPCLKS and COPT, the user must write to the write-once SOPT1 and SOPT2 registers during reset initialization to lock in the settings. That way, they cannot be changed accidentally if the application program gets lost. The initial writes to SOPT1 and SOPT2 will reset the COP counter. The write to SRS that services (clears) the COP counter must not be placed in an interrupt service routine (ISR) because the ISR could continue to be executed periodically even if the main application program fails. In Background debug mode, the COP counter will not increment. When the bus clock source is selected, the COP counter does not increment while the system is in stop mode. The COP counter resumes once the MCU exits stop mode. When the 32 kHz clock source is selected, the COP counter is re-initialized to zero upon entry to stop mode. The COP counter begins from zero once the MCU exits stop mode. Values are shown in this column based on $t_{RTI} = 1$ ms. See $t_{RTI}$ in the Section A.8.1, "Control Timing," for the tolerance of this value. #### 5.5 Interrupts Interrupts provide a way to save the current CPU status and registers, execute an interrupt service routine (ISR), and then restore the CPU status so processing resumes where it was before the interrupt. Other than the software interrupt (SWI), which is a program instruction, interrupts are caused by hardware events such as an edge on the IRQ pin or a timer-overflow event. The debug module can also generate an SWI under certain circumstances. If an event occurs in an enabled interrupt source, an associated read-only status flag will become set. The CPU will not respond until and unless the local interrupt enable is a 1 to enable the interrupt. The I bit in the CCR is 0 to allow interrupts. The global interrupt mask (I bit) in the CCR is initially set after reset which masks (prevents) all maskable interrupt sources. The user program initializes the stack pointer and performs other system setup before clearing the I bit to allow the CPU to respond to interrupts. When the CPU receives a qualified interrupt request, it completes the current instruction before responding to the interrupt. The interrupt sequence obeys the same cycle-by-cycle sequence as the SWI instruction and consists of: - Saving the CPU registers on the stack - Setting the I bit in the CCR to mask further interrupts - Fetching the interrupt vector for the highest-priority interrupt that is currently pending - Filling the instruction queue with the first three bytes of program information starting from the address fetched from the interrupt vector locations While the CPU is responding to the interrupt, the I bit is automatically set to avoid the possibility of another interrupt interrupting the ISR itself (this is called nesting of interrupts). Normally, the I bit is restored to 0 when the CCR is restored from the value stacked on entry to the ISR. In rare cases, the I bit can be cleared inside an ISR (after clearing the status flag that generated the interrupt) so that other interrupts can be serviced without waiting for the first service routine to finish. This practice is not recommended for anyone other than the most experienced programmers because it can lead to subtle program errors that are difficult to debug. The interrupt service routine ends with a return-from-interrupt (RTI) instruction which restores the CCR, A, X, and PC registers to their pre-interrupt values by reading the previously saved information off the stack. #### **NOTE** For compatibility with M68HC08 devices, the H register is not automatically saved and restored. It is good programming practice to push H onto the stack at the start of the interrupt service routine (ISR) and restore it immediately before the RTI that is used to return from the ISR. When two or more interrupts are pending when the I bit is cleared, the highest priority source is serviced first (see Table 5-2). #### 5.5.1 Interrupt Stack Frame Figure 5-1 shows the contents and organization of a stack frame. Before the interrupt, the stack pointer (SP) points at the next available byte location on the stack. The current values of CPU registers are stored on the stack starting with the low-order byte of the program counter (PCL) and ending with the CCR. After stacking, the SP points at the next available location on the stack which is the address that is one less than the address where the CCR was saved. The PC value that is stacked is the address of the instruction in the main program that would have executed next if the interrupt had not occurred. <sup>\*</sup> High byte (H) of index register is not automatically stacked. Figure 5-1. Interrupt Stack Frame When an RTI instruction is executed, these values are recovered from the stack in reverse order. As part of the RTI sequence, the CPU fills the instruction pipeline by reading three bytes of program information, starting from the PC address recovered from the stack. The status flag causing the interrupt must be acknowledged (cleared) before returning from the ISR. Typically, the flag is cleared at the beginning of the ISR so that if another interrupt is generated by this same source, it will be registered so it can be serviced after completion of the current ISR. ## 5.5.2 External Interrupt Request (IRQ) Pin External interrupts are managed by the IRQ status and control register, IRQSC. When the IRQ function is enabled, synchronous logic monitors the pin for edge-only or edge-and-level events. When the MCU is in stop mode and system clocks are shut down, a separate asynchronous path is used so the IRQ (if enabled) can wake the MCU. ## 5.5.2.1 Pin Configuration Options The IRQ pin enable (IRQPE) control bit in IRQSC must be 1 in order for the IRQ pin to act as the interrupt request (IRQ) input. As an IRQ input, the user can choose the polarity of edges or levels detected (IRQEDG), whether the pin detects edges-only or edges and levels (IRQMOD), and whether an event causes an interrupt or only sets the IRQF flag which can be polled by software. The IRQ pin when enabled defaults to use an internal pull device (IRQPDD = 0), the device is a pullup or pulldown depending on the polarity to detect. If the user desires to use an external pullup or pulldown, the IRQPDD can be written to a 1 to turn off the internal device. BIH and BIL instructions may be used to detect the level on the IRQ pin when the pin is configured to act as the IRQ input. #### **NOTE** This pin does not contain a clamp diode to $V_{DD}$ and must not be driven above $V_{DD}$ . The voltage measured on the internally pulled up IRQ pin may be as low as $V_{DD}-0.7~V$ . The internal gates connected to this pin are pulled all the way to $V_{DD}$ . #### 5.5.2.2 Edge and Level Sensitivity The IRQMOD control bit reconfigures the detection logic so it detects edge events and pin levels. In this edge detection mode, the IRQF status flag becomes set when an edge is detected (when the IRQ pin changes from the deasserted to the asserted level), but the flag is continuously set (and cannot be cleared) as long as the IRQ pin remains at the asserted level. ## 5.5.3 Interrupt Vectors, Sources, and Local Masks Table 5-2 provides a summary of all interrupt sources. Higher-priority sources are located toward the bottom of the table. The high-order byte of the address for the interrupt service routine is located at the first address in the vector address column, and the low-order byte of the address for the interrupt service routine is located at the next higher address. When an interrupt condition occurs, an associated flag bit becomes set. If the associated local interrupt enable is 1, an interrupt request is sent to the CPU. Within the CPU, if the global interrupt mask (I bit in the CCR) is 0, the CPU will finish the current instruction; stack the PCL, PCH, X, A, and CCR CPU registers; set the I bit; and then fetch the interrupt vector for the highest priority pending interrupt. Processing then continues in the interrupt service routine. **Table 5-2. Vector Summary** | Vector<br>Priority | Vector<br>Number | Address<br>(High:Low) | Vector Name | Module | Source | Enable | Description | |--------------------|------------------|------------------------|------------------------------|----------------|---------------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------| | Lower | 31 | 0xFFC0:FFC1 | Unused Vector Space | | | | | | <b> </b> | through<br>24 | through<br>0xFFCE:FFCF | (available for user program) | | | | | | | 23 | 0xFFD0:FFD1 | Vrti | System control | RTIF | RTIE | Real-time interrupt | | | 22 | 0xFFD2:FFD3 | _ | _ | _ | _ | _ | | | 21 | 0xFFD4:FFD5 | _ | _ | _ | _ | _ | | | 20 | 0xFFD6:FFD7 | _ | _ | _ | _ | _ | | | 19 | 0xFFD8:FFD9 | Vadc1 | ADC1 | COCO | AIEN | ADC1 | | | 18 | 0xFFDA:FFDB | Vkeyboard1 | KBI1 | KBF | KBIE | Keyboard pins | | | 17 | 0xFFDC:FFDD | _ | _ | _ | _ | _ | | | 16 | 0xFFDE:FFDF | _ | _ | _ | _ | _ | | | 15 | 0xFFE0:FFE1 | _ | _ | _ | _ | _ | | | 14 | 0xFFE2:FFE3 | _ | _ | _ | _ | _ | | | 13 | 0xFFE4:FFE5 | _ | _ | _ | _ | _ | | | 12 | 0xFFE6:FFE7 | _ | _ | _ | _ | _ | | | 11 | 0xFFE8:FFE9 | _ | _ | _ | _ | _ | | | 10 | 0xFFEA:FFEB | Vtpm2ovf | TPM2 | TOF | TOIE | TPM2 overflow | | | 9 | 0xFFEC:FFED | _ | _ | _ | _ | _ | | | 8 | 0xFFEE:FFEF | Vtpm2ch0 | TPM2 | CH0F | CH0IE | TPM2 channel 0 | | | 7 | 0xFFF0:FFF1 | Vtpm1ovf | TPM1 | TOF | TOIE | TPM1 overflow | | | 6 | 0xFFF2:FFF3 | Vtpm1ch1 | TPM1 | CH1F | CH1IE | TPM1 channel 1 | | | 5 | 0xFFF4:FFF5 | Vtpm1ch0 | TPM1 | CH0F | CH0IE | TPM1 channel 0 | | | 4 | 0xFFF6:FFF7 | _ | _ | _ | _ | _ | | | 3 | 0xFFF8:FFF9 | Virq | IRQ | IRRQF | IRQIE | IRQ pin | | | 2 | 0xFFFA:FFFB | Vlvd | System control | LVDF | LVDIE | Low voltage detect | | | 1 | 0xFFFC:FFFD | Vswi | CPU | SWI<br>Instruction | _ | Software interrupt | | <b>▼</b><br>Higher | 0 | 0xFFFE:FFFF | Vreset | System control | COP<br>LVD<br>RESET pin<br>Illegal opcode<br>Illegal address<br>POR | COPE<br>LVDRE<br>RSTPE<br>—<br>—<br>— | Watchdog timer Low-voltage detect External pin Illegal opcode Illegal address power-on-reset | ## 5.6 Low-Voltage Detect (LVD) System The MC9S08QD4 series includes a system to protect against low voltage conditions in order to protect memory contents and control MCU system states during supply voltage variations. The system is comprised of a power-on reset (POR) circuit and an LVD circuit with a user selectable trip voltage, either high ( $V_{LVDH}$ ) or low ( $V_{LVDL}$ ). The LVD circuit is enabled when LVDE in SPMSC1 is high and the trip voltage is selected by LVDV in SPMSC2. The LVD is disabled upon entering any of the stop modes unless LVDSE is set in SPMSC1. If LVDSE and LVDE are both set, then the MCU cannot enter stop1 or stop2, and the current consumption in stop3 with the LVD enabled will be greater. #### 5.6.1 Power-On Reset Operation When power is initially applied to the MCU, or when the supply voltage drops below the $V_{POR}$ level, the POR circuit will cause a reset condition. As the supply voltage rises, the LVD circuit will hold the MCU in reset until the supply has risen above the $V_{LVDL}$ level. Both the POR bit and the LVD bit in SRS are set following a POR. #### 5.6.2 LVD Reset Operation The LVD can be configured to generate a reset upon detection of a low voltage condition by setting LVDRE to 1. After an LVD reset has occurred, the LVD system will hold the MCU in reset until the supply voltage has risen above the level determined by LVDV. The LVD bit in the SRS register is set following either an LVD reset or POR. #### 5.6.3 LVD Interrupt Operation When a low voltage condition is detected and the LVD circuit is configured using SPMSC1 for interrupt operation (LVDE set, LVDIE set, and LVDRE clear), then LVDF in SPMSC1 will be set and an LVD interrupt request will occur. #### 5.6.4 Low-Voltage Warning (LVW) The LVD system has a low voltage warning flag to indicate to the user that the supply voltage is approaching, but is above, the LVD voltage. The LVW does not have an interrupt associated with it. There are two user selectable trip voltages for the LVW, one high $(V_{LVWH})$ and one low $(V_{LVWL})$ . The trip voltage is selected by LVWV in SPMSC2. ## 5.7 Real-Time Interrupt (RTI) The real-time interrupt function can be used to generate periodic interrupts. The RTI can accept two sources of clocks, the 1 kHz internal clock or an 32 kHz ICS clock if available. The RTICLKS bit in SRTISC is used to select the RTI clock source. Both clock source can be used when the MCU is in run, wait or stop3 mode. When using the 32 kHz ICS clock in stop3, it must be enabled in stop (EREFSTEN = 1) and configured for low frequency operation (RANGE = 0). Only the internal 1 kHz clock source can be selected to wake the MCU from stop1 or stop2 modes. The SRTISC register includes a read-only status flag, a write-only acknowledge bit, and a 3-bit control value (RTIS) used to select one of seven wakeup periods. The RTI has a local interrupt enable, RTIE, to allow masking of the real-time interrupt. The RTI can be disabled by writing each bit of RTIS to zeroes, and no interrupts will be generated. See Section 5.8.7, "System Real-Time Interrupt Status and Control Register (SRTISC)," for detailed information about this register. ## 5.8 Reset, Interrupt, and System Control Registers and Control Bits One 8-bit register in the direct page register space and eight 8-bit registers in the high-page register space are related to reset and interrupt systems. Refer to the direct-page register summary in Chapter 3, "Modes of Operation," for the absolute address assignments for all registers. This section refers to registers and control bits only by their names. A Freescale-provided equate or header file is used to translate these names into the appropriate absolute addresses. Some control bits in the SOPT1, SOPT2 and SPMSC2 registers are related to modes of operation. Although brief descriptions of these bits are provided here, the related functions are discussed in greater detail in Chapter 3, "Modes of Operation." ## 5.8.1 Interrupt Pin Request Status and Control Register (IRQSC) This direct page register includes status and control bits which are used to configure the IRQ function, report status, and acknowledge IRQ events. Figure 5-2. Interrupt Request Status and Control Register (IRQSC) **Table 5-3. IRQSC Register Field Descriptions** | Field | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6<br>IRQPDD | Interrupt Request (IRQ) Pull Device Disable— This read/write control bit is used to disable the internal pullup/pulldown device when the IRQ pin is enabled (IRQPE = 1) allowing for an external device to be used. 0 IRQ pull device enabled if IRQPE = 1. 1 IRQ pull device disabled if IRQPE = 1. | | 5<br>IRQEDG | Interrupt Request (IRQ) Edge Select — This read/write control bit is used to select the polarity of edges or levels on the IRQ pin that cause IRQF to be set. The IRQMOD control bit determines whether the IRQ pin is sensitive to both edges and levels or only edges. When the IRQ pin is enabled as the IRQ input and is configured to detect rising edges. When IRQEDG = 1 and the internal pull device is enabled, the pullup device is reconfigured as an optional pulldown device. O IRQ is falling edge or falling edge/low-level sensitive. 1 IRQ is rising edge or rising edge/high-level sensitive. | | 4<br>IRQPE | IRQ Pin Enable — This read/write control bit enables the IRQ pin function. When this bit is set the IRQ pin can be used as an interrupt request. O IRQ pin function is disabled. 1 IRQ pin function is enabled. | | 3<br>IRQF | IRQ Flag — This read-only status bit indicates when an interrupt request event has occurred. 0 No IRQ request. 1 IRQ event detected. | Table 5-3. IRQSC Register Field Descriptions (continued) | Field | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2<br>IRQACK | IRQ Acknowledge — This write-only bit is used to acknowledge interrupt request events (write 1 to clear IRQF). Writing 0 has no meaning or effect. Reads always return 0. If edge-and-level detection is selected (IRQMOD = 1), IRQF cannot be cleared while the IRQ pin remains at its asserted level. | | 1<br>IRQIE | IRQ Interrupt Enable — This read/write control bit determines whether IRQ events generate an interrupt request. 0 Interrupt request when IRQF set is disabled (use polling). 1 Interrupt requested whenever IRQF = 1. | | 0<br>IRQMOD | IRQ Detection Mode — This read/write control bit selects either edge-only detection or edge-and-level detection. The IRQEDG control bit determines the polarity of edges and levels that are detected as interrupt request events. See Section 5.5.2.2, "Edge and Level Sensitivity," for more details. 0 IRQ event on falling edges or rising edges only. 1 IRQ event on falling edges and low levels or on rising edges and high levels. | #### 5.8.2 System Reset Status Register (SRS) This high-page register includes read-only status flags to indicate the source of the most recent reset. When a debug host forces reset by writing 1 to BDFR in the SBDFR register, all of the status bits in SRS will be cleared. Writing any value to this register address clears the COP watchdog timer without affecting the contents of this register. The reset state of these bits depends on what caused the MCU to reset. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------|-----|-----|------------------|----------------|---------------|---------------|-----|---| | R | POR | PIN | COP | ILOP | ILAD | 0 | LVD | 0 | | w | | W | riting any value | e to SRS addre | ss clears COP | watchdog time | er. | | | POR: | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | LVR: | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | Any other reset: | 0 | (1) | (1) | (1) | (1) | 0 | 0 | 0 | Any of these reset sources that are active at the time of reset entry will cause the corresponding bit(s) to be set; bits corresponding to sources that are not active at the time of reset entry will be cleared. Figure 5-3. System Reset Status (SRS) Table 5-4. SRS Register Field Descriptions | Field | Description | | | | | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | POR | Power-On Reset — Reset was caused by the power-on detection logic. Because the internal supply voltage was ramping up at the time, the low-voltage reset (LVR) status bit is also set to indicate that the reset occurred while the internal supply was below the LVR threshold. O Reset not caused by POR. 1 POR caused reset. | | | | | | 6<br>PIN | External Reset Pin — Reset was caused by an active-low level on the external reset pin. Reset not caused by external reset pin. Reset came from external reset pin. | | | | | #### MC9S08QD4 Series MCU Data Sheet, Rev. 6 **Table 5-4. SRS Register Field Descriptions (continued)** | Field | Description | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5<br>COP | Computer Operating Properly (COP) Watchdog — Reset was caused by the COP watchdog timer timing out. This reset source can be blocked by COPE = 0. 0 Reset not caused by COP timeout. 1 Reset caused by COP timeout. | | 4<br>ILOP | Illegal Opcode — Reset was caused by an attempt to execute an unimplemented or illegal opcode. The STOP instruction is considered illegal if stop is disabled by STOPE = 0 in the SOPT register. The BGND instruction is considered illegal if active background mode is disabled by ENBDM = 0 in the BDCSC register. O Reset not caused by an illegal opcode. 1 Reset caused by an illegal opcode. | | 3<br>ILAD | Illegal Address — Reset was caused by an attempt to access either data or an instruction at an unimplemented memory address. O Reset not caused by an illegal address Reset caused by an illegal address | | 1<br>LVD | Low Voltage Detect — If the LVDRE bit is set and the supply drops below the LVD trip voltage, an LVD reset will occur. This bit is also set by POR. O Reset not caused by LVD trip or POR. Reset caused by LVD trip or POR. | #### 5.8.3 System Background Debug Force Reset Register (SBDFR) This high-page register contains a single write-only control bit. A serial background command such as WRITE\_BYTE must be used to write to SBDFR. Attempts to write this register from a user program are ignored. Reads always return 0x00. BDFR is writable only through serial background debug commands, not from user programs. Figure 5-4. System Background Debug Force Reset Register (SBDFR) Table 5-5. SBDFR Register Field Descriptions | Field | Description | | | | | |-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 0<br>BDFR | Background Debug Force Reset — A serial background command such as WRITE_BYTE can be used to allow an external debug host to force a target system reset. Writing 1 to this bit forces an MCU reset. This bit cannot be written from a user program. To enter user mode, PTA4/TPM2CH0O/BKGD/MS must be high immediately after issuing WRITE_BYTE command. To enter BDM, PTA4/TPM2CH0O/BKGD/MS must be low immediately after issuing WRITE_BYTE command. See A.8.1, "Control Timing," for more information. | | | | | 61 #### **System Options Register 1 (SOPT1)** 5.8.4 This high-page register is a write-once register so only the first write after reset is honored. It can be read at any time. Any subsequent attempt to write to SOPT1 (intentionally or unintentionally) is ignored to avoid accidental changes to these sensitive settings. SOPT1 must be written during the user's reset initialization program to set the desired controls even if the desired settings are the same as the reset settings. | | 7 | 6 | 5 | 1<br>4 | 3 | 2 | 1 | 0 | |--------|------|--------------|-----------------|--------|---|----------------|--------|-------| | R | COPE | CODT | CTODE | | 0 | 0 | BKGDPE | DOTDE | | W | COPE | COPT | STOPE | | | | BNGDPE | RSTPE | | Reset: | 1 | 1 | 0 | 1 | 0 | 0 | 1 | U | | POR: | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | | | | = Unimplemen | ited or Reserve | ed | • | U = unaffected | I | | <sup>&</sup>lt;sup>1</sup> Bit 4 is reserved, writes will change the value but will have no effect on this MCU. Figure 5-5. System Options Register 1 (SOPT1) **Table 5-6. SOPT1 Register Field Descriptions** | Field | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>COPE | COP Watchdog Enable — This write-once bit selects whether the COP watchdog is enabled. O COP watchdog timer disabled. COP watchdog timer enabled (force reset on timeout). | | 6<br>COPT | COP Watchdog Timeout — This write-once bit selects the timeout period of the COP. COPT along with COPCLKS in SOPT2 defines the COP timeout period. O Short timeout period selected. Long timeout period selected. | | 5<br>STOPE | Stop Mode Enable — This write-once bit is used to enable stop mode. If stop mode is disabled and a user program attempts to execute a STOP instruction, an illegal opcode reset is forced. O Stop mode disabled. Stop mode enabled. | | 1<br>BKGDPE | Background Debug Mode Pin Enable — This write-once bit when set enables the PTA4/TPM2CH0O/BKGD/MS pin to function as BKGD/MS. When clear, the pin functions as one of its output only alternative functions. This pin defaults to the BKGD/MS function following any MCU reset. 0 PTA4/TPM2CH0O/BKGD/MS pin functions as PTA4 or TPM2CH0O. 1 PTA4/TPM2CH0O/BKGD/MS pin functions as BKGD/MS. | | 0<br>RSTPE | RESET Pin Enable — This write-once bit when set enables the PTA5/TPM2CH0I/IRQ/RESET pin to function as RESET. When clear, the pin functions as one of its input only alternative functions. This pin defaults to its input-only port function following an MCU POR. When RSTPE is set, an internal pullup device is enabled on RESET. 0 PTA5/TPM2CH0I/IRQ/RESET pin functions as PTA5, IRQ or TPM2CH0I. 1 PTA5/TPM2CH0I/IRQ/RESET pin functions as RESET. | MC9S08QD4 Series MCU Data Sheet, Rev. 6 ## 5.8.5 System Options Register 2 (SOPT2) This high-page register contains bits to configure MCU-specific features on MC9S08QD4 series devices. <sup>&</sup>lt;sup>1</sup> This bit can be written only one time after reset. Additional writes are ignored. Figure 5-6. System Options Register 2 (SOPT2) **Table 5-7. SOPT2 Register Field Descriptions** | Field | Description | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | COP Watchdog Clock Select — This write-once bit selects the clock source of the COP watchdog. 0 Internal 32 kHz clock is source to COP. 1 Bus clock is source to COP. | ## 5.8.6 System Device Identification Register (SDIDH, SDIDL) These high-page read-only registers are included so host development systems can identify the HCS08 derivative and revision number. This allows the development software to recognize where specific memory blocks, registers, and control bits are located in a target MCU. <sup>&</sup>lt;sup>1</sup> The revision number that is hard coded into these bits reflects the current silicon revision level. Figure 5-7. System Device Identification Register — High (SDIDH) **Table 5-8. SDIDH Register Field Descriptions** | Field | Description | | | | | | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | <b>Revision Number</b> — The high-order 4 bits of address SDIDH are hard coded to reflect the current mask set revision number (0–F). | | | | | | | | Part Identification Number — Each derivative in the HCS08 family has a unique identification number. The MC9S08QD4 series is hard coded to the value 0x011. See also ID bits in Table 5-9. | | | | | | Figure 5-8. System Device Identification Register — Low (SDIDL) Table 5-9. SDIDL Register Field Descriptions | Field | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Part Identification Number — Each derivative in the HCS08 family has a unique identification number. The MC9S08QD4 series is hard coded to the value 0x011. See also ID bits in Table 5-8. | ## 5.8.7 System Real-Time Interrupt Status and Control Register (SRTISC) This high-page register contains status and control bits for the RTI. Figure 5-9. System RTI Status and Control Register (SRTISC) **Table 5-10. SRTISC Register Field Descriptions** | Field | Description | | | | | |--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7<br>RTIF | Real-Time Interrupt Flag — This read-only status bit indicates the periodic wakeup timer has timed out. O Periodic wakeup timer not timed out. Periodic wakeup timer timed out. | | | | | | 6<br>RTIACK | Real-Time Interrupt Acknowledge — This write-only bit is used to acknowledge real-time interrupt request (write 1 to clear RTIF). Writing 0 has no meaning or effect. Reads always return 0. | | | | | | 5<br>RTICLKS | Real-Time Interrupt Clock Select — This read/write bit selects the clock source for the real-time interrupt. O Real-time interrupt request clock source is internal 1 kHz oscillator. 1 Real-time interrupt request clock source is 32 kHz ICS clock. | | | | | | 4<br>RTIE | Real-Time Interrupt Enable — This read-write bit enables real-time interrupts. O Real-time interrupts disabled. 1 Real-time interrupts enabled. | | | | | | 2:0<br>RTIS | Real-Time Interrupt Delay Selects — These read/write bits select the period for the RTI. See Table 5-11 | | | | | | Table 5-11. | Real-Time | Interrupt | Period | |-------------|------------|-------------|-----------| | Iabic Jii. | nteal-inne | IIIICII UDI | . I CIIOU | | RTIS2:RTIS1:RTIS0 Using Internal 1 kHz Clock Source <sup>1 2</sup> | | Using 32 kHz ICS Clock Source<br>Period = t <sub>ext</sub> <sup>3</sup> | |--------------------------------------------------------------------|-------------|-------------------------------------------------------------------------| | 0:0:0 | Disable RTI | Disable RTI | | 0:0:1 | 8 ms | t <sub>ext</sub> × 256 | | 0:1:0 | 32 ms | $t_{ext} \times 1024$ | | 0:1:1 | 64 ms | t <sub>ext</sub> × 2048 | | 1:0:0 | 128 ms | $t_{ext} \times 4096$ | | 1:0:1 | 256 ms | t <sub>ext</sub> × 8192 | | 1:1:0 | 512 ms | t <sub>ext</sub> × 16384 | | 1:1:1 | 1.024 s | t <sub>ext</sub> × 32768 | Values are shown in this column based on t<sub>RTI</sub> = 1 ms. See t<sub>RTI</sub> in the Section A.8.1, "Control Timing," for the tolerance of this value. ## 5.8.8 System Power Management Status and Control 1 Register (SPMSC1) This high-page register contains status and control bits to support the low voltage detect function, and to enable the bandgap voltage reference for use by the ADC module. To configure the low voltage detect trip voltage, see Table 5-13 for the LVDV bit description in SPMSC2. <sup>&</sup>lt;sup>1</sup> Bit 1 is a reserved bit that must always be written to 0. Figure 5-10. System Power Management Status and Control 1 Register (SPMSC1) Table 5-12. SPMSC1 Register Field Descriptions | Field | Description | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>LVDF | Low-Voltage Detect Flag — Provided LVDE = 1, this read-only status bit indicates a low-voltage detect event. | | 6<br>LVDACK | <b>Low-Voltage Detect Acknowledge</b> — This write-only bit is used to acknowledge low voltage detection errors (write 1 to clear LVDF). Reads always return 0. | MC9S08QD4 Series MCU Data Sheet, Rev. 6 <sup>&</sup>lt;sup>2</sup> The initial RTI timeout period will be up to one 1 kHz clock period less than the time specified. <sup>&</sup>lt;sup>3</sup> t<sub>ext</sub> is the period of the 32 kHz ICS frequency. <sup>&</sup>lt;sup>2</sup> This bit can be written only one time after reset. Additional writes are ignored. Table 5-12. SPMSC1 Register Field Descriptions (continued) | Field | Description | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5<br>LVDIE | Low-Voltage Detect Interrupt Enable — This bit enables hardware interrupt requests for LVDF. 0 Hardware interrupt disabled (use polling). 1 Request a hardware interrupt when LVDF = 1. | | 4<br>LVDRE | Low-Voltage Detect Reset Enable — This write-once bit enables LVDF events to generate a hardware reset (provided LVDE = 1). 0 LVDF does not generate hardware resets. 1 Force an MCU reset when LVDF = 1. | | 3<br>LVDSE | Low-Voltage Detect Stop Enable — Provided LVDE = 1, this read/write bit determines whether the low-voltage detect function operates when the MCU is in stop mode. 0 Low-voltage detect disabled during stop mode. 1 Low-voltage detect enabled during stop mode. | | 2<br>LVDE | Low-Voltage Detect Enable — This write-once bit enables low-voltage detect logic and qualifies the operation of other bits in this register. 0 LVD logic disabled. 1 LVD logic enabled. | | 0<br>BGBE | Bandgap Buffer Enable — This bit enables an internal buffer for the bandgap voltage reference for use by the ADC module on one of its internal channels. 0 Bandgap buffer disabled. 1 Bandgap buffer enabled. | ## 5.8.9 System Power Management Status and Control 2 Register (SPMSC2) This high-page register contains status and control bits to configure the stop mode behavior of the MCU. See Section 3.6, "Stop Modes," for more information on stop modes. | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----------------------------|--------|------|------|-------------|--------------|---|-------------------| | R | LVWF | 0 | LVDV | LVWV | PPDF | 0 | | PPDC <sup>1</sup> | | w | | LVWACK | | | | PPDACK | | FFDC | | POR: | 0 <sup>2</sup> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | LVDR: | $0^2$ | 0 | U | U | 0 | 0 | 0 | 0 | | Other<br>Reset | 0 <sup>2</sup> | 0 | U | U | 0 | 0 | 0 | 0 | | | = Unimplemented or Reserved | | | ' | U = Unaffec | ted by reset | | | <sup>&</sup>lt;sup>1</sup> This bit can be written only one time after reset. Additional writes are ignored. Figure 5-11. System Power Management Status and Control 2 Register (SPMSC2) $<sup>^2</sup>$ LVWF will be set in the case when $V_{\text{supply}}$ transitions below the trip point or after reset and $V_{\text{supply}}$ is already below $V_{\text{LVW}}$ #### Chapter 5 Resets, Interrupts, and General System Control #### Table 5-13. SPMSC2 Register Field Descriptions | Field | Description | | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7<br>LVWF | Low-Voltage Warning Flag — The LVWF bit indicates the low voltage warning status. 0 Low voltage warning not preset. 1 Low voltage warning is present or was present. | | | 6<br>LVWACK | Low-Voltage Warning Acknowledge — The LVWACK bit is the low-voltage warning acknowledge. Writing a 1 to LVWACK clears LVWF to a 0 if a low voltage warning is not present. | | | 5<br>LVDV | Low-Voltage Detect Voltage Select — The LVDV bit selects the LVD trip point voltage (V <sub>LVD</sub> ). 0 Low trip point selected (V <sub>LVD</sub> = V <sub>LVDL</sub> ). 1 High trip point selected (V <sub>LVD</sub> = V <sub>LVDH</sub> ). | | | 4<br>LVWV | Low-Voltage Warning Voltage Select — The LVWV bit selects the LVW trip point voltage (V <sub>LVW</sub> ). 0 Low trip point selected (V <sub>LVW</sub> = V <sub>LVWL</sub> ). 1 High trip point selected (V <sub>LVW</sub> = V <sub>LVWH</sub> ). | | | 3<br>PPDF | Partial Power Down Flag — The PPDF bit indicates that the MCU has exited the stop2 mode. 0 Not stop2 mode recovery. 1 Stop2 mode recovery. | | | 2<br>PPDACK | Partial Power Down Acknowledge — Writing a 1 to PPDACK clears the PPDF bit. | | | 0<br>PPDC | Partial Power Down Control — The write-once PPDC bit controls whether stop2 or stop3 mode is selected. O Stop3 mode enabled. Stop2, partial power down, mode enabled. | | # **Chapter 6 Parallel Input/Output Control** This section explains software controls related to parallel input/output (I/O) and pin control. The MC9S08QD4 series has one parallel I/O port which include a total of 4 I/O pins, one output-only pin, and one input-only pin. See Section Chapter 2, "External Signal Description," for more information about pin assignments and external hardware considerations of these pins. All of these I/O pins are shared with on-chip peripheral functions as shown in Table 2-1. The peripheral modules have priority over the I/Os so that when a peripheral is enabled, the I/O functions associated with the shared pins are disabled. After reset, the shared peripheral functions are disabled so that the pins are controlled by the I/O. All of the I/Os are configured as inputs (PTxDDn = 0) with pullup devices disabled (PTxPEn = 0), except for output-only pin PTA4 which defaults to BKGD/MS pin. #### NOTE Not all general-purpose I/O pins are available on all packages. To avoid extra current drain from floating input pins, the user's reset initialization routine in the application program must either enable on-chip pullup devices or change the direction of unconnected pins to outputs so the pins do not float. #### 6.1 Port Data and Data Direction Reading and writing of parallel I/Os is performed through the port data registers. The direction, either input or output, is controlled through the port data direction registers. The parallel I/O port function for an individual pin is illustrated in the block diagram shown in Figure 6-1. Figure 6-1. Parallel I/O Block Diagram The data direction control bit (PTxDDn) determines whether the output buffer for the associated pin is enabled, and also controls the source for port data register reads. The input buffer for the associated pin is always enabled unless the pin is enabled as an analog function or is an output-only pin. When a shared digital function is enabled for a pin, the output buffer is controlled by the shared function. However, the data direction register bit will continue to control the source for reads of the port data register. When a shared analog function is enabled for a pin, both the input and output buffers are disabled. A value of 0 is read for any port data bit where the bit is an input (PTxDDn = 0) and the input buffer is disabled. In general, whenever a pin is shared with both an alternate digital function and an analog function, the analog function has priority such that if both the digital and analog functions are enabled, the analog function controls the pin. It is a good programming practice to write to the port data register before changing the direction of a port pin to become an output. This ensures that the pin will not be driven momentarily with an old data value that happened to be in the port data register. ## 6.2 Pin Control — Pullup, Slew Rate and Drive Strength Associated with the parallel I/O ports is a set of registers located in the high-page register space that operate independently of the parallel I/O registers. These registers are used to control pullups, slew rate and drive strength for the pins. ## 6.3 Pin Behavior in Stop Modes Pin behavior following execution of a STOP instruction depends on the stop mode that is entered. An explanation of pin behavior for the various stop modes follows: - In stop1 mode, all internal registers including parallel I/O control and data registers are powered off. Each of the pins assumes its default reset state (output buffer and internal pullup disabled). Upon exit from stop1, all pins must be re-configured the same as if the MCU had been reset. - Stop2 mode is a partial power-down mode, whereby latches maintain the pin state as before the STOP instruction was executed. CPU register status and the state of I/O registers must be saved in RAM before the STOP instruction is executed to place the MCU in stop2 mode. Upon recovery from stop2 mode, before accessing any I/O, the user must examine the state of the PPDF bit in the SPMSC2 register. If the PPDF bit is 0, I/O must be initialized as if a power on reset had occurred. If the PPDF bit is 1, I/O data previously stored in RAM, before the STOP instruction was executed, peripherals previously enabled will require being initialized and restored to their pre-stop condition. The user must then write a 1 to the PPDACK bit in the SPMSC2 register. Access of pins is now permitted again in the user's application program. - In stop3 mode, all pin states are maintained because internal logic stays powered up. Upon recovery, all pin functions are the same as before entering stop3. ## 6.4 Parallel I/O Registers #### 6.4.1 Port A Registers This section provides information about the registers associated with the parallel I/O ports. Refer to tables in Chapter 4, "Memory Map and Register Definition," for the absolute address assignments for all parallel I/O. This section refers to registers and control bits only by their names. A Freescale Semiconductor-provided equate or header file normally is used to translate these names into the appropriate absolute addresses. #### **6.4.1.1** Port A Data (PTAD) <sup>1</sup> Reads of bit PTAD5 always return the pin value of PTA5, regardless of the value stored in bit PTADD5. Figure 6-2. Port A Data Register (PTAD) Reads of bit PTAD4 always return the contents of PTAD4, regardless of the value stored in bit PTADD4. Table 6-1. PTAD Register Field Descriptions | Field | Description | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5:0<br>PTAD[5:0] | Port A Data Register Bits — For port A pins that are inputs, reads return the logic level on the pin. For port A pins that are configured as outputs, reads return the last value written to this register. Writes are latched into all bits of this register. For port A pins that are configured as outputs, the logic level is driven out the corresponding MCU pin. Reset forces PTAD to all 0s, but these 0s are not driven out the corresponding pins because reset also configures all port pins as high-impedance inputs with pullups disabled. | #### 6.4.1.2 Port A Data Direction (PTADD) <sup>&</sup>lt;sup>1</sup> PTADD5 has no effect on the input-only PTA5 pin. Read this bit is always equal to zero. Figure 6-3. Port A Data Direction Register (PTADD) **Table 6-2. PTADD Register Field Descriptions** | Field | Description | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5:0<br>PTADD[5:0] | <b>Data Direction for Port A Bits</b> — These read/write bits control the direction of port A pins and what is read for PTAD reads. | | | <ul><li>0 Input (output driver disabled) and reads return the pin value.</li><li>1 Output driver enabled for port A bit n and PTAD reads return the contents of PTADn.</li></ul> | ## 6.4.2 Port A Control Registers The pins associated with port A are controlled by the registers in this section. These registers control the pin pullup, slew rate and drive strength of the Port A pins independent of the parallel I/O register. <sup>&</sup>lt;sup>2</sup> PTADD4 has no effect on the output-only PTA4 pin. 71 #### 6.4.2.1 Port A Internal Pullup Enable (PTAPE) An internal pullup device can be enabled for each port pin by setting the corresponding bit in the pullup enable register (PTAPEn). The pullup device is disabled if the pin is configured as an output by the parallel I/O control logic or any shared peripheral function regardless of the state of the corresponding pullup enable register bit. The pullup device is also disabled if the pin is controlled by an analog function. <sup>&</sup>lt;sup>1</sup> PTAPE4 has no effect on the output-only PTA4 pin. Figure 6-4. Internal Pullup Enable for Port A Register (PTAPE) **Table 6-3. PTAPE Register Field Descriptions** | Field | Description | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PTAPE[5:0] | Internal Pullup Enable for Port A Bits — Each of these control bits determines if the internal pullup device is enabled for the associated PTA pin. For port A pins that are configured as outputs, these bits have no effect and the internal pullup devices are disabled. 0 Internal pullup device disabled for port A bit n. 1 Internal pullup device enabled for port A bit n. | #### 6.4.2.2 Port A Slew Rate Enable (PTASE) Slew rate control can be enabled for each port pin by setting the corresponding bit in the slew rate control register (PTASEn). When enabled, slew control limits the rate at which an output can transition in order to reduce EMC emissions. Slew rate control has no effect on pins which are configured as inputs. <sup>&</sup>lt;sup>1</sup> PTASE5 has no effect on the input-only PTA5 pin. Figure 6-5. Slew Rate Enable for Port A Register (PTASE) **Table 6-4. PTASE Register Field Descriptions** | Field | Description | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PTASE[5:0] | Output Slew Rate Enable for Port A Bits — Each of these control bits determines if the output slew rate control is enabled for the associated PTA pin. For port A pins that are configured as inputs, these bits have no effect. O Output slew rate control disabled for port A bit n. Output slew rate control enabled for port A bit n. | #### 6.4.2.3 Port A Drive Strength Select (PTADS) An output pin can be selected to have high output drive strength by setting the corresponding bit in the drive strength select register (PTADSn). When high drive is selected a pin is capable of sourcing and sinking greater current. Even though every I/O pin can be selected as high drive, the user must ensure that the total current source and sink limits for the chip are not exceeded. Drive strength selection is intended to affect the DC behavior of I/O pins. However, the AC behavior is also affected. High drive allows a pin to drive a greater load with the same switching speed as a low drive enabled pin into a smaller load. Because of this the EMC emissions may be affected by enabling pins as high drive. #### 6.4.2.4 Port A Drive Strength Select (PTADS) <sup>&</sup>lt;sup>1</sup> PTADS5 has no effect on the input-only PTA5 pin. Figure 6-6. Drive Strength Selection for Port A Register (PTADS) **Table 6-5. PTADS Register Field Descriptions** | Field | Description | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PTADS[5:0] | Output Drive Strength Selection for Port A Bits — Each of these control bits selects between low and high output drive for the associated PTA pin. For port A pins that are configured as inputs, these bits have no effect. 1 Low output drive strength selected for port A bit n. 2 High output drive strength selected for port A bit n. | # Chapter 7 Central Processor Unit (S08CPUV2) #### 7.1 Introduction This section provides summary information about the registers, addressing modes, and instruction set of the CPU of the HCS08 Family. For a more detailed discussion, refer to the *HCS08 Family Reference Manual*, *volume 1*, Freescale Semiconductor document order number HCS08RMV1/D. The HCS08 CPU is fully source- and object-code-compatible with the M68HC08 CPU. Several instructions and enhanced addressing modes were added to improve C compiler efficiency and to support a new background debug system which replaces the monitor mode of earlier M68HC08 microcontrollers (MCU). #### 7.1.1 Features Features of the HCS08 CPU include: - Object code fully upward-compatible with M68HC05 and M68HC08 Families - All registers and memory are mapped to a single 64-Kbyte address space - 16-bit stack pointer (any size stack anywhere in 64-Kbyte address space) - 16-bit index register (H:X) with powerful indexed addressing modes - 8-bit accumulator (A) - Many instructions treat X as a second general-purpose 8-bit register - Seven addressing modes: - Inherent Operands in internal registers - Relative 8-bit signed offset to branch destination - Immediate Operand in next object code byte(s) - Direct Operand in memory at 0x0000–0x00FF - Extended Operand anywhere in 64-Kbyte address space - Indexed relative to H:X Five submodes including auto increment - Indexed relative to SP Improves C efficiency dramatically - Memory-to-memory data move instructions with four address mode combinations - Overflow, half-carry, negative, zero, and carry condition codes support conditional branching on the results of signed, unsigned, and binary-coded decimal (BCD) operations - Efficient bit manipulation instructions - Fast 8-bit by 8-bit multiply and 16-bit by 8-bit divide instructions - STOP and WAIT instructions to invoke low-power operating modes ## 7.2 Programmer's Model and CPU Registers Figure 7-1 shows the five CPU registers. CPU registers are not part of the memory map. Figure 7-1. CPU Registers ## 7.2.1 Accumulator (A) The A accumulator is a general-purpose 8-bit register. One operand input to the arithmetic logic unit (ALU) is connected to the accumulator and the ALU results are often stored into the A accumulator after arithmetic and logical operations. The accumulator can be loaded from memory using various addressing modes to specify the address where the loaded data comes from, or the contents of A can be stored to memory using various addressing modes to specify the address where data from A will be stored. Reset has no effect on the contents of the A accumulator. ## 7.2.2 Index Register (H:X) This 16-bit register is actually two separate 8-bit registers (H and X), which often work together as a 16-bit address pointer where H holds the upper byte of an address and X holds the lower byte of the address. All indexed addressing mode instructions use the full 16-bit value in H:X as an index reference pointer; however, for compatibility with the earlier M68HC05 Family, some instructions operate only on the low-order 8-bit half (X). Many instructions treat X as a second general-purpose 8-bit register that can be used to hold 8-bit data values. X can be cleared, incremented, decremented, complemented, negated, shifted, or rotated. Transfer instructions allow data to be transferred from A or transferred to A where arithmetic and logical operations can then be performed. For compatibility with the earlier M68HC05 Family, H is forced to 0x00 during reset. Reset has no effect on the contents of X ## 7.2.3 Stack Pointer (SP) This 16-bit address pointer register points at the next available location on the automatic last-in-first-out (LIFO) stack. The stack may be located anywhere in the 64-Kbyte address space that has RAM and can be any size up to the amount of available RAM. The stack is used to automatically save the return address for subroutine calls, the return address and CPU registers during interrupts, and for local variables. The AIS (add immediate to stack pointer) instruction adds an 8-bit signed immediate value to SP. This is most often used to allocate or deallocate space for local variables on the stack. SP is forced to 0x00FF at reset for compatibility with the earlier M68HC05 Family. HCS08 programs normally change the value in SP to the address of the last location (highest address) in on-chip RAM during reset initialization to free up direct page RAM (from the end of the on-chip registers to 0x00FF). The RSP (reset stack pointer) instruction was included for compatibility with the M68HC05 Family and is seldom used in new HCS08 programs because it only affects the low-order half of the stack pointer. ## 7.2.4 Program Counter (PC) The program counter is a 16-bit register that contains the address of the next instruction or operand to be fetched. During normal program execution, the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, interrupt, and return operations load the program counter with an address other than that of the next sequential location. This is called a change-of-flow. During reset, the program counter is loaded with the reset vector that is located at 0xFFFE and 0xFFFF. The vector stored there is the address of the first instruction that will be executed after exiting the reset state. ## 7.2.5 Condition Code Register (CCR) The 8-bit condition code register contains the interrupt mask (I) and five flags that indicate the results of the instruction just executed. Bits 6 and 5 are set permanently to 1. The following paragraphs describe the functions of the condition code bits in general terms. For a more detailed explanation of how each instruction sets the CCR bits, refer to the *HCS08 Family Reference Manual*, *volume 1*, Freescale Semiconductor document order number HCS08RMv1. #### Chapter 7 Central Processor Unit (S08CPUV2) Figure 7-2. Condition Code Register **Table 7-1. CCR Register Field Descriptions** | Field | Description | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>V | Two's Complement Overflow Flag — The CPU sets the overflow flag when a two's complement overflow occurs. The signed branch instructions BGT, BGE, BLE, and BLT use the overflow flag. O No overflow Overflow | | 4<br>H | Half-Carry Flag — The CPU sets the half-carry flag when a carry occurs between accumulator bits 3 and 4 during an add-without-carry (ADD) or add-with-carry (ADC) operation. The half-carry flag is required for binary-coded decimal (BCD) arithmetic operations. The DAA instruction uses the states of the H and C condition code bits to automatically add a correction value to the result from a previous ADD or ADC on BCD operands to correct the result to a valid BCD value. 0 No carry between bits 3 and 4 1 Carry between bits 3 and 4 | | 3 | Interrupt Mask Bit — When the interrupt mask is set, all maskable CPU interrupts are disabled. CPU interrupts are enabled when the interrupt mask is cleared. When a CPU interrupt occurs, the interrupt mask is set automatically after the CPU registers are saved on the stack, but before the first instruction of the interrupt service routine is executed. Interrupts are not recognized at the instruction boundary after any instruction that clears I (CLI or TAP). This ensures that the next instruction after a CLI or TAP will always be executed without the possibility of an intervening interrupt, provided I was set. Interrupts enabled Interrupts disabled | | 2<br>N | Negative Flag — The CPU sets the negative flag when an arithmetic operation, logic operation, or data manipulation produces a negative result, setting bit 7 of the result. Simply loading or storing an 8-bit or 16-bit value causes N to be set if the most significant bit of the loaded or stored value was 1. 0 Non-negative result 1 Negative result | | 1<br>Z | Zero Flag — The CPU sets the zero flag when an arithmetic operation, logic operation, or data manipulation produces a result of 0x00 or 0x0000. Simply loading or storing an 8-bit or 16-bit value causes Z to be set if the loaded or stored value was all 0s. 0 Non-zero result 1 Zero result | | 0<br>C | Carry/Borrow Flag — The CPU sets the carry/borrow flag when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some instructions — such as bit test and branch, shift, and rotate — also clear or set the carry/borrow flag. 0 No carry out of bit 7 1 Carry out of bit 7 | MC9S08QD4 Series MCU Data Sheet, Rev. 6 ## 7.3 Addressing Modes Addressing modes define the way the CPU accesses operands and data. In the HCS08, all memory, status and control registers, and input/output (I/O) ports share a single 64-Kbyte linear address space so a 16-bit binary address can uniquely identify any memory location. This arrangement means that the same instructions that access variables in RAM can also be used to access I/O and control registers or nonvolatile program space. Some instructions use more than one addressing mode. For instance, move instructions use one addressing mode to specify the source operand and a second addressing mode to specify the destination address. Instructions such as BRCLR, BRSET, CBEQ, and DBNZ use one addressing mode to specify the location of an operand for a test and then use relative addressing mode to specify the branch destination address when the tested condition is true. For BRCLR, BRSET, CBEQ, and DBNZ, the addressing mode listed in the instruction set tables is the addressing mode needed to access the operand to be tested, and relative addressing mode is implied for the branch destination. ## 7.3.1 Inherent Addressing Mode (INH) In this addressing mode, operands needed to complete the instruction (if any) are located within CPU registers so the CPU does not need to access memory to get any operands. ## 7.3.2 Relative Addressing Mode (REL) Relative addressing mode is used to specify the destination location for branch instructions. A signed 8-bit offset value is located in the memory location immediately following the opcode. During execution, if the branch condition is true, the signed offset is sign-extended to a 16-bit value and is added to the current contents of the program counter, which causes program execution to continue at the branch destination address. ## 7.3.3 Immediate Addressing Mode (IMM) In immediate addressing mode, the operand needed to complete the instruction is included in the object code immediately following the instruction opcode in memory. In the case of a 16-bit immediate operand, the high-order byte is located in the next memory location after the opcode, and the low-order byte is located in the next memory location after that. ## 7.3.4 Direct Addressing Mode (DIR) In direct addressing mode, the instruction includes the low-order eight bits of an address in the direct page (0x0000-0x00FF). During execution a 16-bit address is formed by concatenating an implied 0x00 for the high-order half of the address and the direct address from the instruction to get the 16-bit address where the desired operand is located. This is faster and more memory efficient than specifying a complete 16-bit address for the operand. ## 7.3.5 Extended Addressing Mode (EXT) In extended addressing mode, the full 16-bit address of the operand is located in the next two bytes of program memory after the opcode (high byte first). ## 7.3.6 Indexed Addressing Mode Indexed addressing mode has seven variations including five that use the 16-bit H:X index register pair and two that use the stack pointer as the base reference. ## 7.3.6.1 Indexed, No Offset (IX) This variation of indexed addressing uses the 16-bit value in the H:X index register pair as the address of the operand needed to complete the instruction. ### 7.3.6.2 Indexed, No Offset with Post Increment (IX+) This variation of indexed addressing uses the 16-bit value in the H:X index register pair as the address of the operand needed to complete the instruction. The index register pair is then incremented (H:X = H:X + 0x0001) after the operand has been fetched. This addressing mode is only used for MOV and CBEQ instructions. ## 7.3.6.3 Indexed, 8-Bit Offset (IX1) This variation of indexed addressing uses the 16-bit value in the H:X index register pair plus an unsigned 8-bit offset included in the instruction as the address of the operand needed to complete the instruction. ## 7.3.6.4 Indexed, 8-Bit Offset with Post Increment (IX1+) This variation of indexed addressing uses the 16-bit value in the H:X index register pair plus an unsigned 8-bit offset included in the instruction as the address of the operand needed to complete the instruction. The index register pair is then incremented (H:X = H:X + 0x0001) after the operand has been fetched. This addressing mode is used only for the CBEQ instruction. ## 7.3.6.5 Indexed, 16-Bit Offset (IX2) This variation of indexed addressing uses the 16-bit value in the H:X index register pair plus a 16-bit offset included in the instruction as the address of the operand needed to complete the instruction. ## 7.3.6.6 SP-Relative, 8-Bit Offset (SP1) This variation of indexed addressing uses the 16-bit value in the stack pointer (SP) plus an unsigned 8-bit offset included in the instruction as the address of the operand needed to complete the instruction. MC9S08QD4 Series MCU Data Sheet, Rev. 6 ## 7.3.6.7 SP-Relative, 16-Bit Offset (SP2) This variation of indexed addressing uses the 16-bit value in the stack pointer (SP) plus a 16-bit offset included in the instruction as the address of the operand needed to complete the instruction. ## 7.4 Special Operations The CPU performs a few special operations that are similar to instructions but do not have opcodes like other CPU instructions. In addition, a few instructions such as STOP and WAIT directly affect other MCU circuitry. This section provides additional information about these operations. ## 7.4.1 Reset Sequence Reset can be caused by a power-on-reset (POR) event, internal conditions such as the COP (computer operating properly) watchdog, or by assertion of an external active-low reset pin. When a reset event occurs, the CPU immediately stops whatever it is doing (the MCU does not wait for an instruction boundary before responding to a reset event). For a more detailed discussion about how the MCU recognizes resets and determines the source, refer to the Resets, Interrupts, and System Configuration chapter. The reset event is considered concluded when the sequence to determine whether the reset came from an internal source is done and when the reset pin is no longer asserted. At the conclusion of a reset event, the CPU performs a 6-cycle sequence to fetch the reset vector from 0xFFFE and 0xFFFF and to fill the instruction queue in preparation for execution of the first program instruction. ## 7.4.2 Interrupt Sequence When an interrupt is requested, the CPU completes the current instruction before responding to the interrupt. At this point, the program counter is pointing at the start of the next instruction, which is where the CPU should return after servicing the interrupt. The CPU responds to an interrupt by performing the same sequence of operations as for a software interrupt (SWI) instruction, except the address used for the vector fetch is determined by the highest priority interrupt that is pending when the interrupt sequence started. The CPU sequence for an interrupt is: - 1. Store the contents of PCL, PCH, X, A, and CCR on the stack, in that order. - 2. Set the I bit in the CCR. - 3. Fetch the high-order half of the interrupt vector. - 4. Fetch the low-order half of the interrupt vector. - 5. Delay for one free bus cycle. - 6. Fetch three bytes of program information starting at the address indicated by the interrupt vector to fill the instruction queue in preparation for execution of the first instruction in the interrupt service routine. After the CCR contents are pushed onto the stack, the I bit in the CCR is set to prevent other interrupts while in the interrupt service routine. Although it is possible to clear the I bit with an instruction in the #### Chapter 7 Central Processor Unit (S08CPUV2) interrupt service routine, this would allow nesting of interrupts (which is not recommended because it leads to programs that are difficult to debug and maintain). For compatibility with the earlier M68HC05 MCUs, the high-order half of the H:X index register pair (H) is not saved on the stack as part of the interrupt sequence. The user must use a PSHH instruction at the beginning of the service routine to save H and then use a PULH instruction just before the RTI that ends the interrupt service routine. It is not necessary to save H if you are certain that the interrupt service routine does not use any instructions or auto-increment addressing modes that might change the value of H. The software interrupt (SWI) instruction is like a hardware interrupt except that it is not masked by the global I bit in the CCR and it is associated with an instruction opcode within the program so it is not asynchronous to program execution. ## 7.4.3 Wait Mode Operation The WAIT instruction enables interrupts by clearing the I bit in the CCR. It then halts the clocks to the CPU to reduce overall power consumption while the CPU is waiting for the interrupt or reset event that will wake the CPU from wait mode. When an interrupt or reset event occurs, the CPU clocks will resume and the interrupt or reset event will be processed normally. If a serial BACKGROUND command is issued to the MCU through the background debug interface while the CPU is in wait mode, CPU clocks will resume and the CPU will enter active background mode where other serial background commands can be processed. This ensures that a host development system can still gain access to a target MCU even if it is in wait mode. ## 7.4.4 Stop Mode Operation Usually, all system clocks, including the crystal oscillator (when used), are halted during stop mode to minimize power consumption. In such systems, external circuitry is needed to control the time spent in stop mode and to issue a signal to wake up the target MCU when it is time to resume processing. Unlike the earlier M68HC05 and M68HC08 MCUs, the HCS08 can be configured to keep a minimum set of clocks running in stop mode. This optionally allows an internal periodic signal to wake the target MCU from stop mode. When a host debug system is connected to the background debug pin (BKGD) and the ENBDM control bit has been set by a serial command through the background interface (or because the MCU was reset into active background mode), the oscillator is forced to remain active when the MCU enters stop mode. In this case, if a serial BACKGROUND command is issued to the MCU through the background debug interface while the CPU is in stop mode, CPU clocks will resume and the CPU will enter active background mode where other serial background commands can be processed. This ensures that a host development system can still gain access to a target MCU even if it is in stop mode. Recovery from stop mode depends on the particular HCS08 and whether the oscillator was stopped in stop mode. Refer to the Modes of Operation chapter for more details. ### 7.4.5 BGND Instruction The BGND instruction is new to the HCS08 compared to the M68HC08. BGND would not be used in normal user programs because it forces the CPU to stop processing user instructions and enter the active background mode. The only way to resume execution of the user program is through reset or by a host debug system issuing a GO, TRACE1, or TAGGO serial command through the background debug interface. Software-based breakpoints can be set by replacing an opcode at the desired breakpoint address with the BGND opcode. When the program reaches this breakpoint address, the CPU is forced to active background mode rather than continuing the user program. # 7.5 HCS08 Instruction Set Summary Table 7-2 provides a summary of the HCS08 instruction set in all possible addressing modes. The table shows operand construction, execution time in internal bus clock cycles, and cycle-by-cycle details for each addressing mode variation of each instruction. Table 7-2. Instruction Set Summary (Sheet 1 of 9) | Source<br>Form | Operation | Address<br>Mode | Object Code | sel | Cyc-by-Cyc<br>Details | | Affect<br>n CCR | |-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------|---------------------------------|--------------|-----------------| | | | Add | | Cycles | | VH | INZC | | ADC #opr8i<br>ADC opr8a<br>ADC opr16a<br>ADC oprx16,X<br>ADC oprx8,X<br>ADC ,X<br>ADC oprx16,SP<br>ADC oprx8,SP | Add with Carry<br>A ← (A) + (M) + (C) | IMM DIR EXT IX2 IX1 IX SP2 SP1 | A9 ii B9 dd C9 hh ll D9 ee ff E9 ff F9 9E D9 ee ff 9E E9 ff | 2 3 4 4 3 5 4 | pp rpp prpp rpp rfp pprpp prpp | <b>\$</b> \$ | - 1 1 | | ADD #opr8i<br>ADD opr8a<br>ADD opr16a<br>ADD oprx16,X<br>ADD oprx8,X<br>ADD ,X<br>ADD oprx16,SP<br>ADD oprx8,SP | Add without Carry<br>A ← (A) + (M) | IMM DIR EXT IX2 IX1 IX SP2 SP1 | AB ii BB dd CB hh ll DB ee ff EB ff FB 9E DB ee ff 9E EB ff | 2<br>3<br>4<br>4<br>3<br>5<br>4 | pp rpp prpp prpp rfp pprpp prpp | <b>1</b> | - 1 1 1 | | AIS #opr8i | Add Immediate Value (Signed) to Stack Pointer $SP \leftarrow (SP) + (M)$ | IMM | A7 ii | 2 | pp | | | | AIX #opr8i | Add Immediate Value (Signed) to Index Register (H:X) H:X ← (H:X) + (M) | IMM | AF ii | 2 | pp | | | | AND #opr8i<br>AND opr8a<br>AND opr16a<br>AND oprx16,X<br>AND oprx8,X<br>AND ,X<br>AND oprx16,SP<br>AND oprx8,SP | Logical AND<br>A ← (A) & (M) | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | A4 ii<br>B4 dd<br>C4 hh ll<br>D4 ee ff<br>E4 ff<br>F4<br>9E D4 ee ff<br>9E E4 ff | 2<br>3<br>4<br>4<br>3<br>5<br>4 | pp rpp prpp rpp rfp pprpp prpp | 0 – | - 1 1 - | | ASL opr8a<br>ASLA<br>ASLX<br>ASL oprx8,X<br>ASL ,X<br>ASL oprx8,SP | Arithmetic Shift Left Color b7 b0 (Same as LSL) | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 38 dd<br>48<br>58<br>68 ff<br>78<br>9E 68 ff | 5<br>1<br>1<br>5<br>4<br>6 | rfwpp p rfwpp rfwpp prfwpp | <b>1</b> – | - 1 1 1 | | ASR <i>opr8a</i> ASRA ASRX ASR <i>oprx8</i> ,X ASR ,X ASR <i>oprx8</i> ,SP | Arithmetic Shift Right by by by by | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 37 dd<br>47<br>57<br>67 ff<br>77<br>9E 67 ff | 5<br>1<br>1<br>5<br>4<br>6 | rfwpp p rfwpp rfwp prfwpp | <b>1</b> – | - 1 1 1 | | BCC rel | Branch if Carry Bit Clear (if C = 0) | REL | 24 rr | 3 | ppp | | | Table 7-2. Instruction Set Summary (Sheet 2 of 9) | Source<br>Form | Operation | Address<br>Mode | Object Code | es | Cyc-by-Cyc<br>Details | | Affect<br>n CCR | |-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------|----------------------------------------------------------------------|-----|-----------------| | | | Addre:<br>Mode | | Cycles | | VH | INZC | | BCLR n,opr8a | Clear Bit n in Memory<br>(Mn ← 0) | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 11 dd<br>13 dd<br>15 dd<br>17 dd<br>19 dd<br>1B dd<br>1D dd<br>1F dd | 5 5 5 5 5 5 5 5 | rfwpp<br>rfwpp<br>rfwpp<br>rfwpp<br>rfwpp<br>rfwpp<br>rfwpp<br>rfwpp | | | | BCS rel | Branch if Carry Bit Set (if C = 1) (Same as BLO) | REL | 25 rr | 3 | ppp | | | | BEQ rel | Branch if Equal (if Z = 1) | REL | 27 rr | 3 | ppp | | | | BGE rel | Branch if Greater Than or Equal To (if $N \oplus V = 0$ ) (Signed) | REL | 90 rr | 3 | ppp | | | | BGND | Enter active background if ENBDM=1<br>Waits for and processes BDM commands<br>until GO, TRACE1, or TAGGO | INH | 82 | 5+ | fpppp | | | | BGT rel | Branch if Greater Than (if $Z \mid (N \oplus V) = 0$ ) (Signed) | REL | 92 rr | 3 | ppp | | | | BHCC rel | Branch if Half Carry Bit Clear (if H = 0) | REL | 28 rr | 3 | ppp | | | | BHCS rel | Branch if Half Carry Bit Set (if H = 1) | REL | 29 rr | 3 | ppp | | | | BHI rel | Branch if Higher (if C Z = 0) | REL | 22 rr | 3 | ppp | | | | BHS rel | Branch if Higher or Same (if C = 0) (Same as BCC) | REL | 24 rr | 3 | ppp | | | | BIH rel | Branch if IRQ Pin High (if IRQ pin = 1) | REL | 2F rr | 3 | ppp | | | | BIL rel | Branch if IRQ Pin Low (if IRQ pin = 0) | REL | 2E rr | 3 | ppp | | | | BIT #opr8i BIT opr8a BIT opr16a BIT oprx16,X BIT oprx8,X BIT,X BIT oprx16,SP BIT oprx8,SP | Bit Test (A) & (M) (CCR Updated but Operands Not Changed) | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | A5 ii B5 dd C5 hh ll D5 ee ff E5 ff F5 9E D5 ee ff 9E E5 ff | 2<br>3<br>4<br>4<br>3<br>5<br>4 | pp rpp prpp rfp pprpp pprpp prpp | 0 – | - 1 1 - | | BLE rel | Branch if Less Than or Equal To (if $Z \mid (N \oplus V) = 1$ ) (Signed) | REL | 93 rr | 3 | ppp | | | | BLO rel | Branch if Lower (if C = 1) (Same as BCS) | REL | 25 rr | 3 | ppp | | | | BLS rel | Branch if Lower or Same (if C Z = 1) | REL | 23 rr | 3 | ppp | | | | BLT rel | Branch if Less Than (if $N \oplus V = 1$ ) (Signed) | REL | 91 rr | 3 | ppp | | | | BMC rel | Branch if Interrupt Mask Clear (if I = 0) | REL | 2C rr | 3 | ppp | | | | BMI rel | Branch if Minus (if N = 1) | REL | 2B rr | 3 | ppp | | | | BMS rel | Branch if Interrupt Mask Set (if I = 1) | REL | 2D rr | 3 | ppp | | | | BNE rel | Branch if Not Equal (if Z = 0) | REL | 26 rr | 3 | ppp | | | | BPL rel | Branch if Plus (if N = 0) | REL | 2A rr | 3 | ppp | | | #### Chapter 7 Central Processor Unit (S08CPUV2) Table 7-2. Instruction Set Summary (Sheet 3 of 9) | Source<br>Form | Operation | Address<br>Mode | Object Code | Cycles | Cyc-by-Cyc<br>Details | | Affect<br>n CCR | |------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------------------------------------|-----|-----------------| | | | Ado | | Š | | VH | INZC | | BRA rel | Branch Always (if I = 1) | REL | 20 rr | 3 | ppp | | | | BRCLR n,opr8a,rel | Branch if Bit $n$ in Memory Clear (if (Mn) = 0) | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 01 dd rr<br>03 dd rr<br>05 dd rr<br>07 dd rr<br>09 dd rr<br>0B dd rr<br>0D dd rr<br>0F dd rr | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 | rpppp<br>rpppp<br>rpppp<br>rpppp<br>rpppp<br>rpppp<br>rpppp | | <b></b> | | BRN rel | Branch Never (if I = 0) | REL | 21 rr | 3 | ppp | | | | BRSET n,opr8a,rel | Branch if Bit <i>n</i> in Memory Set (if (Mn) = 1) | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 00 dd rr<br>02 dd rr<br>04 dd rr<br>06 dd rr<br>08 dd rr<br>0A dd rr<br>0C dd rr<br>0E dd rr | 5 5 5 5 5 5 5 5 | rpppp<br>rpppp<br>rpppp<br>rpppp<br>rpppp<br>rpppp<br>rpppp<br>rpppp | | <b>↑</b> | | BSET n,opr8a | Set Bit $n$ in Memory (Mn $\leftarrow$ 1) | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 10 dd<br>12 dd<br>14 dd<br>16 dd<br>18 dd<br>1A dd<br>1C dd<br>1E dd | 5<br>5<br>5<br>5<br>5<br>5<br>5 | rfwpp rfwpp rfwpp rfwpp rfwpp rfwpp rfwpp rfwpp rfwpp | | | | BSR rel | Branch to Subroutine $ \begin{array}{c} PC \leftarrow (PC) + \$0002 \\ push \ (PCL); \ SP \leftarrow (SP) - \$0001 \\ push \ (PCH); \ SP \leftarrow (SP) - \$0001 \\ PC \leftarrow (PC) + \mathit{rel} \end{array} $ | REL | AD rr | 5 | ssppp | | | | CBEQ opr8a,rel<br>CBEQA #opr8i,rel<br>CBEQX #opr8i,rel<br>CBEQ oprx8,X+,rel<br>CBEQ ,X+,rel<br>CBEQ oprx8,SP,rel | Compare and Branch if (A) = (M) Branch if (A) = (M) Branch if (X) = (M) Branch if (A) = (M) Branch if (A) = (M) Branch if (A) = (M) | DIR<br>IMM<br>IMM<br>IX1+<br>IX+<br>SP1 | 31 dd rr<br>41 ii rr<br>51 ii rr<br>61 ff rr<br>71 rr<br>9E 61 ff rr | 5<br>4<br>4<br>5<br>5 | rpppp pppp rpppp rfppp prpppp | | | | CLC | Clear Carry Bit (C ← 0) | INH | 98 | 1 | р | | 0 | | CLI | Clear Interrupt Mask Bit (I ← 0) | INH | 9A | 1 | р | | 0 | | CLR opr8a CLRA CLRX CLRH CLR oprx8,X CLR ,X CLR oprx8,SP | Clear M ← \$00<br>A ← \$00<br>X ← \$00<br>H ← \$00<br>M ← \$00<br>M ← \$00<br>M ← \$00 | DIR<br>INH<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3F dd<br>4F<br>5F<br>8C<br>6F ff<br>7F<br>9E 6F ff | 5<br>1<br>1<br>5<br>4<br>6 | rfwpp p p rfwpp rfwpp prfwpp | 0 – | - 0 1- | Table 7-2. Instruction Set Summary (Sheet 4 of 9) | Source<br>Form | Operation | Address<br>Mode | Object Code | les | Cyc-by-Cyc<br>Details | | Affect<br>n CCR | |-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------|--------------------------------------|-----------------------------------------------------------|------------|-----------------| | | | Add<br>Moo | | Cycles | | VH | INZC | | CMP #opr8i<br>CMP opr8a<br>CMP opr16a<br>CMP oprx16,X<br>CMP oprx8,X<br>CMP ,X<br>CMP oprx16,SP<br>CMP oprx8,SP | Compare Accumulator with Memory A – M (CCR Updated But Operands Not Changed) | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | A1 ii B1 dd C1 hh l1 D1 ee ff E1 ff F1 9E D1 ee ff 9E E1 ff | 2<br>3<br>4<br>4<br>3<br>5<br>4 | pp rpp prpp rpp rfp pprpp prpp | <b>1</b> – | - 1 1 1 | | COM opr8a<br>COMA<br>COMX<br>COM oprx8,X<br>COM ,X<br>COM oprx8,SP | $ \begin{array}{ll} \text{Complement} & \text{M} \leftarrow (\overline{\text{M}}) = \$\text{FF} - (\text{M}) \\ \text{(One's Complement)} & \text{A} \leftarrow (\overline{\text{A}}) = \$\text{FF} - (\text{A}) \\ & \text{X} \leftarrow (\overline{\text{X}}) = \$\text{FF} - (\text{X}) \\ & \text{M} \leftarrow (\overline{\text{M}}) = \$\text{FF} - (\text{M}) \\ & \text{M} \leftarrow (\overline{\text{M}}) = \$\text{FF} - (\text{M}) \\ & \text{M} \leftarrow (\overline{\text{M}}) = \$\text{FF} - (\text{M}) \\ \end{array} $ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 33 dd<br>43<br>53<br>63 ff<br>73<br>9E 63 ff | 5<br>1<br>1<br>5<br>4<br>6 | rfwpp p p rfwpp rfwpp prfwpp | 0 – | - ↑ ↑ 1 | | CPHX opr16a<br>CPHX #opr16i<br>CPHX opr8a<br>CPHX oprx8,SP | Compare Index Register (H:X) with Memory (H:X) – (M:M + \$0001) (CCR Updated But Operands Not Changed) | EXT<br>IMM<br>DIR<br>SP1 | 3E hh 11<br>65 jj kk<br>75 dd<br>9E F3 ff | 6<br>3<br>5<br>6 | prrfpp<br>ppp<br>rrfpp<br>prrfpp | <b>1</b> – | <b>- ↑ ↑ ↑</b> | | CPX #opr8i<br>CPX opr8a<br>CPX opr16a<br>CPX oprx16,X<br>CPX oprx8,X<br>CPX ,X<br>CPX oprx16,SP<br>CPX oprx8,SP | Compare X (Index Register Low) with Memory X – M (CCR Updated But Operands Not Changed) | IMM DIR EXT IX2 IX1 IX SP2 SP1 | A3 ii B3 dd C3 hh ll D3 ee ff E3 ff F3 9E D3 ee ff 9E E3 ff | 2<br>3<br>4<br>4<br>3<br>5<br>4 | pp rpp prpp rpp rfp pprpp prpp | <b>1</b> - | <b>- ↑ ↑ ↑</b> | | DAA | Decimal Adjust Accumulator After ADD or ADC of BCD Values | INH | 72 | 1 | р | U– | - 1 1 1 | | DBNZ opr8a,rel DBNZA rel DBNZX rel DBNZ oprx8,X,rel DBNZ ,X,rel DBNZ oprx8,SP,rel | Decrement A, X, or M and Branch if Not Zero (if (result) ≠ 0) DBNZX Affects X Not H | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3B dd rr<br>4B rr<br>5B rr<br>6B ff rr<br>7B rr<br>9E 6B ff rr | 7<br>4<br>4<br>7<br>6<br>8 | rfwpppp<br>fppp<br>fppp<br>rfwpppp<br>rfwpppp<br>prfwpppp | | | | DEC opr8a DECA DECX DEC oprx8,X DEC ,X DEC oprx8,SP | $\begin{array}{ll} \text{Decrement} & M \leftarrow (M) - \$01 \\ & A \leftarrow (A) - \$01 \\ & X \leftarrow (X) - \$01 \\ & M \leftarrow (M) - \$01 \\ & M \leftarrow (M) - \$01 \\ & M \leftarrow (M) - \$01 \\ & M \leftarrow (M) - \$01 \end{array}$ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3A dd<br>4A<br>5A<br>6A ff<br>7A<br>9E 6A ff | 5<br>1<br>1<br>5<br>4<br>6 | rfwpp p rfwpp rfwpp prfwpp | <b>1</b> – | | | DIV | Divide $A \leftarrow (H:A) \div (X); H \leftarrow Remainder$ | INH | 52 | 6 | fffffp | | <b></b> | | EOR #opr8i<br>EOR opr8a<br>EOR opr16a<br>EOR oprx16,X<br>EOR oprx8,X<br>EOR ,X<br>EOR oprx16,SP<br>EOR oprx8,SP | Exclusive OR Memory with Accumulator $\mathbf{A} \leftarrow (\mathbf{A} \oplus \mathbf{M})$ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | A8 ii B8 dd C8 hh ll D8 ee ff E8 ff F8 9E D8 ee ff 9E E8 ff | 2<br>3<br>4<br>4<br>3<br>3<br>5<br>4 | pp rpp prpp rpp rfp prrpp prpp | 0 – | - 1 1 - | #### Chapter 7 Central Processor Unit (S08CPUV2) Table 7-2. Instruction Set Summary (Sheet 5 of 9) | Source<br>Form | Operation | Address<br>Mode | Object Code | les | Cyc-by-Cyc<br>Details | | fect<br>CCR | |-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------|---------------------------------|------------------------------------|----------------|-------------| | | | Add | | Cycles | | VH I | NZC | | INC opr8a INCA INCX INC oprx8,X INC ,X INC oprx8,SP | Increment $M \leftarrow (M) + \$01$<br>$A \leftarrow (A) + \$01$<br>$X \leftarrow (X) + \$01$<br>$M \leftarrow (M) + \$01$<br>$M \leftarrow (M) + \$01$<br>$M \leftarrow (M) + \$01$ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3C dd<br>4C<br>5C<br>6C ff<br>7C<br>9E 6C ff | 5<br>1<br>1<br>5<br>4<br>6 | rfwpp p p rfwpp rfwp prfwpp | <b>↓</b> | - 1 1 - | | JMP opr8a<br>JMP opr16a<br>JMP oprx16,X<br>JMP oprx8,X<br>JMP ,X | Jump<br>PC ← Jump Address | DIR<br>EXT<br>IX2<br>IX1<br>IX | BC dd<br>CC hh ll<br>DC ee ff<br>EC ff<br>FC | 3<br>4<br>4<br>3<br>3 | ppp<br>ppp<br>ppp<br>ppp | | | | JSR opr8a<br>JSR opr16a<br>JSR oprx16,X<br>JSR oprx8,X<br>JSR ,X | Jump to Subroutine $PC \leftarrow (PC) + n \ (n = 1, 2, \text{ or } 3)$ $Push \ (PCL); \ SP \leftarrow (SP) - \$0001$ $Push \ (PCH); \ SP \leftarrow (SP) - \$0001$ $PC \leftarrow Unconditional \ Address$ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BD dd<br>CD hh ll<br>DD ee ff<br>ED ff<br>FD | 5<br>6<br>6<br>5<br>5 | sappp<br>pasppp<br>pasppp<br>sappp | | | | LDA #opr8i<br>LDA opr8a<br>LDA opr16a<br>LDA oprx16,X<br>LDA oprx8,X<br>LDA ,X<br>LDA oprx16,SP<br>LDA oprx8,SP | Load Accumulator from Memory $A \leftarrow (M)$ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | A6 ii B6 dd C6 hh ll D6 ee ff E6 ff F6 9E D6 ee ff 9E E6 ff | 2<br>3<br>4<br>4<br>3<br>5<br>4 | pp rpp prpp rfp pprpp prpp prpp | 0 | | | LDHX #opr16i<br>LDHX opr8a<br>LDHX opr16a<br>LDHX ,X<br>LDHX oprx16,X<br>LDHX oprx8,X<br>LDHX oprx8,SP | Load Index Register (H:X)<br>H:X ← (M:M + \$0001) | IMM<br>DIR<br>EXT<br>IX<br>IX2<br>IX1<br>SP1 | 45 jj kk<br>55 dd<br>32 hh ll<br>9E AE<br>9E BE ee ff<br>9E CE ff<br>9E FE ff | 3<br>4<br>5<br>5<br>6<br>5<br>5 | ppp rrpp prrpp prrpp prrpp prrpp | 0 | - 🕽 🕽 — | | LDX #opr8i<br>LDX opr8a<br>LDX opr16a<br>LDX oprx16,X<br>LDX oprx8,X<br>LDX ,X<br>LDX oprx16,SP<br>LDX oprx8,SP | Load X (Index Register Low) from Memory $X \leftarrow (M)$ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | AE ii BE dd CE hh ll DE ee ff EE ff FE 9E DE ee ff 9E EE ff | 2<br>3<br>4<br>4<br>3<br>5<br>4 | pp rpp prpp rfp pprpp prpp prpp | 0 | - 1 1 - | | LSL opr8a<br>LSLA<br>LSLX<br>LSL oprx8,X<br>LSL ,X<br>LSL oprx8,SP | Logical Shift Left C 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 38 dd<br>48<br>58<br>68 ff<br>78<br>9E 68 ff | 5<br>1<br>1<br>5<br>4<br>6 | rfwpp p rfwpp rfwp prfwpp | <b>↓</b> - - | - 1 1 1 | | LSR opr8a<br>LSRA<br>LSRX<br>LSR oprx8,X<br>LSR ,X<br>LSR oprx8,SP | Logical Shift Right 0 b7 b0 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 34 dd<br>44<br>54<br>64 ff<br>74<br>9E 64 ff | 5<br>1<br>1<br>5<br>4<br>6 | rfwpp p p rfwpp rfwp prfwpp | <b>1</b> | - 0↑↑ | Table 7-2. Instruction Set Summary (Sheet 6 of 9) | Source<br>Form | Operation | Address<br>Mode | Object Code | les | Cyc-by-Cyc<br>Details | Affect on CCR | | | |-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------------------------------------------|-------------------------------------------------------------|---------------------------------|--------------------------------------------|---------------|--------------------------------------------|--| | | | Addres<br>Mode | | Cycles | | VH | INZC | | | MOV opr8a,opr8a<br>MOV opr8a,X+<br>MOV #opr8i,opr8a<br>MOV ,X+,opr8a | Move $(M)_{destination} \leftarrow (M)_{source}$ In IX+/DIR and DIR/IX+ Modes, $H:X \leftarrow (H:X) + \$0001$ | DIR/DIR<br>DIR/IX+<br>IMM/DIR<br>IX+/DIR | 4E dd dd<br>5E dd<br>6E ii dd<br>7E dd | 5<br>5<br>4<br>5 | rpwpp<br>rfwpp<br>pwpp<br>rfwpp | 0 – | - 1 1 - | | | MUL | Unsigned multiply $X:A \leftarrow (X) \times (A)$ | INH | 42 | 5 | ffffp | - 0 | 0 | | | NEG opr8a<br>NEGA<br>NEGX<br>NEG oprx8,X<br>NEG ,X<br>NEG oprx8,SP | $ \begin{array}{llllllllllllllllllllllllllllllllllll$ | IX | 30 dd<br>40<br>50<br>60 ff<br>70<br>9E 60 ff | 5<br>1<br>1<br>5<br>4<br>6 | rfwpp p rfwpp rfwpp prfwpp | <b>1</b> – | - 1 1 1 | | | NOP | No Operation — Uses 1 Bus Cycle | INH | 9D | 1 | р | | | | | NSA | Nibble Swap Accumulator $A \leftarrow (A[3:0]:A[7:4])$ | INH | 62 | 1 | р | | | | | ORA #opr8i<br>ORA opr8a<br>ORA opr16a<br>ORA oprx16,X<br>ORA oprx8,X<br>ORA ,X<br>ORA oprx16,SP<br>ORA oprx8,SP | Inclusive OR Accumulator and Memory $A \leftarrow (A) \mid (M)$ | IMM DIR EXT IX2 IX1 IX SP2 SP1 | AA ii BA dd CA hh ll DA ee ff EA ff FA 9E DA ee ff 9E EA ff | 2<br>3<br>4<br>4<br>3<br>5<br>4 | pp rpp prpp rpp rfp prrpp prpp prpp | 0 – | - \$ \$ - | | | PSHA | Push Accumulator onto Stack<br>Push (A); SP ← (SP) – \$0001 | INH | 87 | 2 | sp | | | | | PSHH | Push H (Index Register High) onto Stack<br>Push (H); SP ← (SP) – \$0001 | INH | 8B | 2 | sp | | | | | PSHX | Push X (Index Register Low) onto Stack<br>Push (X); SP ← (SP) – \$0001 | INH | 89 | 2 | sp | | | | | PULA | Pull Accumulator from Stack SP ← (SP + \$0001); Pull (A) | INH | 86 | 3 | ufp | | | | | PULH | Pull H (Index Register High) from Stack SP ← (SP + \$0001); Pull (H) | INH | A8 | 3 | ufp | | | | | PULX | Pull X (Index Register Low) from Stack $SP \leftarrow (SP + \$0001)$ ; Pull (X) | INH | 88 | 3 | ufp | | | | | ROL opr8a<br>ROLA<br>ROLX<br>ROL oprx8,X<br>ROL ,X<br>ROL oprx8,SP | Rotate Left through Carry b7 b0 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 39 dd<br>49<br>59<br>69 ff<br>79<br>9E 69 ff | 5<br>1<br>1<br>5<br>4<br>6 | rfwpp p rfwpp rfwpp prfwpp | <b>1</b> | $-\updownarrow\updownarrow$ $\updownarrow$ | | | ROR opr8a<br>RORA<br>RORX<br>ROR oprx8,X<br>ROR ,X<br>ROR oprx8,SP | Rotate Right through Carry b7 b0 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 36 dd<br>46<br>56<br>66 ff<br>76<br>9E 66 ff | 5<br>1<br>1<br>5<br>4<br>6 | rfwpp<br>p<br>p<br>rfwpp<br>rfwp<br>prfwpp | <b>↑</b> – | | | #### Chapter 7 Central Processor Unit (S08CPUV2) Table 7-2. Instruction Set Summary (Sheet 7 of 9) | Source<br>Form | Operation | Address<br>Mode | Object Code | les | Cyc-by-Cyc<br>Details | | Affect<br>n CCR | |-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------|---------------------------------|--------------------------------------------|------------|-------------------| | | | Add | | Cycles | | VH | INZC | | RSP | Reset Stack Pointer (Low Byte) SPL ← \$FF (High Byte Not Affected) | INH | 9C | 1 | р | | | | RTI | Return from Interrupt $SP \leftarrow (SP) + \$0001; \text{ Pull (CCR)}$ $SP \leftarrow (SP) + \$0001; \text{ Pull (A)}$ $SP \leftarrow (SP) + \$0001; \text{ Pull (X)}$ $SP \leftarrow (SP) + \$0001; \text{ Pull (PCH)}$ $SP \leftarrow (SP) + \$0001; \text{ Pull (PCL)}$ | INH | 80 | 9 | uuuuufppp | <b>1</b> 1 | <b>\\\\\\\\\\</b> | | RTS | Return from Subroutine $SP \leftarrow SP + \$0001$ ; Pull (PCH) $SP \leftarrow SP + \$0001$ ; Pull (PCL) | INH | 81 | 5 | ufppp | | | | SBC #opr8i<br>SBC opr8a<br>SBC opr16a<br>SBC oprx16,X<br>SBC oprx8,X<br>SBC ,X<br>SBC oprx16,SP<br>SBC oprx8,SP | Subtract with Carry A ← (A) – (M) – (C) | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | A2 ii B2 dd C2 hh ll D2 ee ff E2 ff F2 9E D2 ee ff 9E E2 ff | 2<br>3<br>4<br>4<br>3<br>5<br>4 | pp rpp prpp rpp rfp pprpp prpp prpp | <b>1</b> - | - 🕽 🕽 🕽 | | SEC | Set Carry Bit (C ← 1) | INH | 99 | 1 | р | | 1 | | SEI | Set Interrupt Mask Bit $(I \leftarrow 1)$ | INH | 9B | 1 | р | | 1 | | STA opr8a<br>STA opr16a<br>STA oprx16,X<br>STA oprx8,X<br>STA ,X<br>STA oprx16,SP<br>STA oprx8,SP | Store Accumulator in Memory M ← (A) | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | B7 dd<br>C7 hh ll<br>D7 ee ff<br>E7 ff<br>F7<br>9E D7 ee ff<br>9E E7 ff | 3<br>4<br>4<br>3<br>2<br>5<br>4 | bmbb<br>bbmbb<br>mb<br>bmbb<br>bmbb | 0 – | | | STHX opr8a<br>STHX opr16a<br>STHX oprx8,SP | Store H:X (Index Reg.)<br>(M:M + \$0001) ← (H:X) | DIR<br>EXT<br>SP1 | 35 dd<br>96 hh 11<br>9E FF ff | 4<br>5<br>5 | pwwpp<br>pwwpp | 0 – | - \$ \$ - | | STOP | Enable Interrupts: Stop Processing Refer to MCU Documentation I bit ← 0; Stop Processing | INH | 8E | 2 | fp | | 0 | | STX opr8a<br>STX opr16a<br>STX oprx16,X<br>STX oprx8,X<br>STX ,X<br>STX oprx16,SP<br>STX oprx8,SP | Store X (Low 8 Bits of Index Register) in Memory $M \leftarrow (X)$ | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | BF dd<br>CF hh ll<br>DF ee ff<br>EF ff<br>FF<br>9E DF ee ff<br>9E EF ff | 3<br>4<br>4<br>3<br>2<br>5<br>4 | bmbb<br>bbmbb<br>mb<br>bmbb<br>bmbb<br>mbb | 0 – | | Table 7-2. Instruction Set Summary (Sheet 8 of 9) | Source<br>Form | Operation | Address<br>Mode | Object Code | Cycles | Cyc-by-Cyc<br>Details | | Affect<br>n CCR | |-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------|----------------------------|---------------------------------|-----------------------------|------------------------------------------------| | | | Addres<br>Mode | | Cyc | | VH | INZC | | SUB #opr8i<br>SUB opr8a<br>SUB opr16a<br>SUB oprx16,X<br>SUB oprx8,X<br>SUB ,X<br>SUB oprx16,SP<br>SUB oprx8,SP | Subtract<br>A ← (A) – (M) | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | A0 ii B0 dd C0 hh ll D0 ee ff E0 ff F0 9E D0 ee ff 9E E0 ff | 2<br>3<br>4<br>3<br>5<br>4 | pp rpp prpp rfp pprpp prpp prpp | <b>1</b> - | | | SWI | Software Interrupt $PC \leftarrow (PC) + \$0001$ Push (PCL); $SP \leftarrow (SP) - \$0001$ Push (PCH); $SP \leftarrow (SP) - \$0001$ Push (X); $SP \leftarrow (SP) - \$0001$ Push (A); $SP \leftarrow (SP) - \$0001$ Push (CCR); $SP \leftarrow (SP) - \$0001$ I $\leftarrow$ 1; $PCH \leftarrow Interrupt Vector High Byte PCL \leftarrow Interrupt Vector Low Byte$ | INH | 83 | 11 | sssssvvfppp | | 1 – – – | | TAP | Transfer Accumulator to CCR $CCR \leftarrow (A)$ | INH | 84 | 1 | р | $\updownarrow \updownarrow$ | $\uparrow \uparrow \uparrow \uparrow \uparrow$ | | TAX | | INH | 97 | 1 | р | | | | ТРА | Transfer CCR to Accumulator A ← (CCR) | INH | 85 | 1 | р | | | | TST opr8a TSTA TSTX TST oprx8,X TST ,X TST oprx8,SP | Test for Negative or Zero (M) - \$00<br>(A) - \$00<br>(X) - \$00<br>(M) - \$00<br>(M) - \$00<br>(M) - \$00 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3D dd<br>4D<br>5D<br>6D ff<br>7D<br>9E 6D ff | 4<br>1<br>1<br>4<br>3<br>5 | rfpp p rfpp rfpp prfpp | 0 – | | | TSX | Transfer SP to Index Reg.<br>H:X ← (SP) + \$0001 | INH | 95 | 2 | fp | | | | TXA | Transfer X (Index Reg. Low) to Accumulator $A \leftarrow (X)$ | INH | 9F | 1 | р | | | #### Table 7-2. Instruction Set Summary (Sheet 9 of 9) | Source<br>Form | Operation | Š | Object Code | cles | Cyc-by-Cyc<br>Details | | Affect<br>n CCR | |----------------|-----------------------------------------------------------|---------------|-------------|------|-----------------------|----|-----------------| | | | Addre<br>Mode | | Cyc | | VH | INZC | | TXS | Transfer Index Reg. to SP<br>SP ← (H:X) – \$0001 | INH | 94 | 2 | fp | | | | WAIT | Enable Interrupts; Wait for Interrupt I bit ← 0; Halt CPU | INH | 8F | 2+ | fp | | 0 | Source Form: Everything in the source forms columns, except expressions in italic characters, is literal information which must appear in the assembly source file exactly as shown. The initial 3- to 5-letter mnemonic and the characters (#, () and +) are always a literal characters. Any label or expression that evaluates to a single integer in the range 0-7. n Any label or expression that evaluates to an 8-bit immediate value. opr8i Any label or expression that evaluates to a 16-bit immediate value. opr16i Any label or expression that evaluates to an 8-bit direct-page address (\$00xx). opr8a Any label or expression that evaluates to a 16-bit address. opr16a Any label or expression that evaluates to an unsigned 8-bit value, used for indexed addressing. oprx8 Any label or expression that evaluates to a 16-bit value, used for indexed addressing. Any label or expression that refers to an address that is within -128 to +127 locations from the start of the next instruction. rel #### **Operation Symbols:** Accumulator CCR Condition code register Н Index register high byte Memory location M Any bit Operand (one or two bytes) opr Program counter PC Program counter high byte PCH PCL Program counter low byte Relative program counter offset byte rel SP Stack pointer SPL Stack pointer low byte Index register low byte Χ & Logical AND Logical OR Logical EXCLUSIVE OR $\oplus$ Contents of () Subtract, Negation (two's complement) × Multiply Divide # Immediate value Loaded with Concatenated with #### **CCR Bits:** Overflow bit V Н Half-carry bit Interrupt mask Ν Negative bit Zero bit Ζ Carry/borrow bit #### Addressing Modes: Direct addressing mode DIR FXT Extended addressing mode IMM Immediate addressing mode INH Inherent addressing mode ΙX Indexed, no offset addressing mode IX1 Indexed, 8-bit offset addressing mode IX2 Indexed, 16-bit offset addressing mode Indexed, no offset, post increment addressing mode IX+ IX1+ Indexed, 8-bit offset, post increment addressing mode REL Relative addressing mode Stack pointer, 8-bit offset addressing mode SP1 SP2 Stack pointer 16-bit offset addressing mode #### Cycle-by-Cycle Codes: Free cycle. This indicates a cycle where the CPU does not require use of the system buses. An f cycle is always one cycle of the system bus clock and is always a read cycle. Progryam fetch; read from next consecutive р location in program memory r Read 8-bit operand Push (write) one byte onto stack s Pop (read) one byte from stack u Read vector from \$FFxx (high byte first) Write 8-bit operand #### **CCR Effects:** Set or cleared 1 Not affected U Undefined #### Table 7-3. Opcode Map (Sheet 1 of 2) | Bit-Manipul | lation | Branch | | Rea | d-Modify-V | /rite | • | Cor | ntrol | <u> </u> | | Register | /Memory | | | |---------------------|--------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|--------------| | 00 5 10 | | 203 | 30 5 | 40 1 | 50 1 | 60 5 | | | | | B0 3 | C0 4 | | | F0 3 | | | 3SET0 | BRA<br>2 REL | NEG<br>2 DIR | NEGA | NEGX | NEG | NEG | RTI | BGE<br>2 REL | SUB<br>2 IMM | SUB<br>2 DIR | SUB<br>3 EXT | SUB<br>3 IX2 | SUB<br>2 IX1 | SUB | | 3 DIR 2<br>01 5 11 | DIR<br>5 | 21 3 | 2 DIR<br>31 5 | 1 INH<br>41 4 | 1 INH<br>51 4 | 2 IX1<br>61 5 | 1 IX | 1 INH<br>81 6 | 2 REL<br>91 3 | 2 IMM<br>A1 2 | 2 DIR<br>B1 3 | 3 EXT | 3 IX2<br>D1 4 | 2 IX1<br>E1 3 | 1 IX<br>F1 3 | | | 3CLR0 | BRN | CBEQ | CBEQA | CBEQX | CBEQ | CBEQ | RTS | BLT | CMP | CMP | CMP | CMP | CMP | CMP | | 3 DIR 2 | DIR | 2 REL | 3 DIR | 3 IMM | 3 IMM | 3 IX1+ | 2 IX+ | 1 INH | 2 REL | 2 IMM | 2 DIR | 3 EXT | 3 IX2 | 2 IX1 | 1 IX | | 02 5 12 | | 22 3 | 32 5 | 42 5 | 52 6 | 62 1 | 72 1 | 82 5+ | 92 3 | A2 2 | B2 3 | C2 4 | D2 4 | E2 3 | F2 3 | | BRSET1 B | BSET1<br>DIR | BHI<br>2 REL | LDHX<br>3 EXT | MUL<br>1 INH | DIV<br>1 INH | NSA<br>1 INH | DAA<br>1 INH | BGND<br>1 INH | BGT<br>2 REL | SBC<br>2 IMM | SBC<br>2 DIR | SBC<br>3 EXT | SBC<br>3 IX2 | SBC<br>2 IX1 | SBC<br>1 IX | | 03 5 13 | | 23 3 | 33 5 | 43 1 | 53 1 | 63 5 | 73 4 | 83 11 | 93 3 | A3 2 | B3 3 | C3 4 | D3 4 | E3 3 | F3 3 | | | BCLR1 | BLS | COM | COMA | COMX | COM | COM | SWI | BLE | CPX | CPX | CPX | CPX | CPX | CPX | | 3 DIR 2 | DIR | 2 REL | 2 DIR | 1 INH | 1 INH | 2 IX1 | 1 IX | 1 INH | 2 REL | 2 IMM | 2 DIR | 3 EXT | 3 IX2 | 2 IX1 | 1 IX | | 04 5 14<br>BRSET2 B | SSET2 | BCC 3 | 34 5<br>LSR | 44 1<br>LSRA | 54 1<br>LSRX | 64 5<br>LSR | 74 4<br>LSR | 84 1<br>TAP | 94 TXS | A4 2<br>AND | B4 3<br>AND | C4 4<br>AND | D4 4<br>AND | E4 3<br>AND | F4 3<br>AND | | 3 DIR 2 | DIR | 2 REL | 2 DIR | 1 INH | 1 INH | 2 IX1 | 1 IX | 1 INH | 1 INH | 2 IMM | 2 DIR | 3 EXT | 3 IX2 | 2 IX1 | 1 IX | | 05 5 15 | | 25 3 | 35 4 | 45 3 | 55 4 | 65 3 | 75 5 | 85 1 | 95 2 | A5 2 | | | D5 4 | E5 3 | F5 3 | | BRCLR2 B | 3CLR2 | BCS | STHX<br>2 DIR | LDHX | LDHX | CPHX<br>3 IMM | CPHX<br>2 DIR | TPA | TSX | BIT | BIT<br>2 DIR | BIT | BIT<br>3 IX2 | BIT | BIT | | 06 5 16 | DIR<br>3 5 | 2 REL<br>26 3 | 2 DIR<br>36 5 | 3 IMM<br>46 1 | 2 DIR<br>56 1 | 3 IMM<br>66 5 | 2 DIR<br>76 4 | 1 INH<br>86 3 | 1 INH<br>96 5 | 2 IMM<br>A6 2 | 2 DIR<br>B6 3 | 3 EXT<br>C6 4 | 3 IX2<br>D6 4 | 2 IX1<br>E6 3 | 1 IX<br>F6 3 | | | SSET3 | BNE | ROR | RORA | RORX | ROR | ROR | PULA | STHX | LDA | LDA | LDA | LDA | LDA | LDA | | 3 DIR 2 | DIR | 2 REL | 2 DIR | 1 INH | 1 INH | 2 IX1 | 1 IX | 1 INH | 3 EXT | 2 IMM | 2 DIR | 3 EXT | 3 IX2 | 2 IX1 | 1 IX | | 07 5 17 | | 27 3 | 37 5 | 47 1 | 57 1 | 67 5 | 77 4 | 87 2 | 97 1 | | B7 3 | C7 4 | | E7 3 | F7 2 | | BRCLR3 B | 3CLR3<br>DIR | BEQ<br>2 REL | ASR<br>2 DIR | ASRA<br>1 INH | ASRX<br>1 INH | ASR<br>2 IX1 | ASR<br>1 IX | PSHA<br>1 INH | TAX<br>1 INH | AIS<br>2 IMM | STA<br>2 DIR | STA<br>3 EXT | STA<br>3 IX2 | STA<br>2 IX1 | STA<br>1 IX | | 08 5 18 | | 28 3 | 38 5 | 48 1 | 58 1 | 68 5 | | 88 3 | 98 1 | A8 2 | B8 3 | | D8 4 | E8 3 | F8 3 | | | 3SET4 | BHCC | LSL | LSLA | LSLX | LSL | LSL | PULX | CLC | EOR | EOR | EOR | EOR | EOR | EOR | | 3 DIR 2 | DIR | 2 REL | 2 DIR | 1 INH | 1 INH<br>59 1 | 2 IX1 | 1 IX | 1 INH<br>89 2 | 1 INH<br>99 1 | 2 IMM | 2 DIR<br>B9 3 | 3 EXT<br>C9 4 | 3 IX2<br>D9 4 | 2 IX1<br>E9 3 | 1 IX<br>F9 3 | | 09 5 19<br>BRCLR4 B | 5<br>BCLR4 | 29 3<br>BHCS | 39 5<br>ROL | 49 1<br>ROLA | FOLX | 69 5<br>ROL | 79 4<br>ROL | 89 2<br>PSHX | 99 1<br>SEC | A9 2<br>ADC | B9 3<br>ADC | C9 4<br>ADC | ADC 4 | ADC | ADC | | 3 DIR 2 | DIR | 2 REL | 2 DIR | 1 INH | 1 INH | 2 IX1 | 1 IX | 1 INH | 1 INH | 2 IMM | 2 DIR | | 3 IX2 | 2 IX1 | 1 IX | | 0A 5 1A | | 2A 3 | 3A5 | 4A 1 | 5A 1 | 6A 5 | | 8A 3 | 9A 1 | AA 2 | BA 3 | | DA 4 | EA 3 | FA 3 | | BRSET5 B | BSET5<br>DIR | BPL<br>2 REL | DEC<br>2 DIR | DECA<br>1 INH | DECX<br>1 INH | DEC<br>2 IX1 | DEC<br>1 IX | PULH<br>1 INH | CLI<br>1 INH | ORA<br>2 IMM | ORA<br>2 DIR | ORA<br>3 EXT | ORA<br>3 IX2 | ORA<br>2 IX1 | ORA<br>1 IX | | 0B 5 1B | | 2B 3 | 3B 7 | 4B 4 | 5B 4 | 6B 7 | 7B 6 | 8B 2 | 9B 1 | AB 2 | BB 3 | CB 4 | DB 4 | EB 3 | FB 3 | | | 3CLR5 | BMI | DBNZ | DBNZA | DBNZX | DBNZ | DBNZ | PSHH | SEI | ADD | ADD | ADD | ADD | ADD | ADD | | 3 DIR 2 | DIR | 2 REL | 3 DIR | 2 INH | 2 INH | 3 IX1 | 2 IX | 1 INH | 1 INH | 2 IMM | 2 DIR | 3 EXT | 3 IX2 | 2 IX1 | 1 IX | | OC 5 1C<br>BRSET6 B | SSET6 | 2C 3<br>BMC | 3C 5 | 4C 1<br>INCA | 5C 1<br>INCX | 6C 5<br>INC | 7C 4<br>INC | 8C 1<br>CLRH | 9C 1<br>RSP | | BC 3<br>JMP | CC 4<br>JMP | DC 4<br>JMP | EC 3<br>JMP | FC 3 | | 3 DIR 2 | DIR | 2 REL | 2 DIR | 1 INH | 1 INH | 2 IX1 | 1 IX | 1 INH | 1 INH | | 2 DIR | 3 EXT | 3 IX2 | 2 IX1 | 1 IX | | 0D 5 1D | 5 | 2D 3 | 3D 4 | 4D 1 | 5D 1 | 6D 4 | 7D 3 | | 9D 1 | AD 5 | BD 5 | CD 6 | DD 6 | ED 5 | FD 5 | | | BCLR6 | BMS | TST | TSTA | TSTX | TST | TST | | NOP | BSR | JSR | JSR | JSR | JSR | JSR | | 3 DIR 2<br>0E 5 1E | DIR<br>5 | 2 REL<br>2E 3 | 2 DIR<br>3E 6 | 1 INH<br>4E 5 | 1 INH<br>5E 5 | 2 IX1<br>6E 4 | 1 IX<br>7E 5 | 8E 2+ | 1 INH<br>9E | 2 REL<br>AE 2 | 2 DIR<br>BE 3 | 3 EXT | 3 IX2<br>DE 4 | 2 IX1<br>EE 3 | 1 IX<br>FE 3 | | | SSET7 | BIL | CPHX | MOV NOV | MOV | MOV 4 | MOV | STOP | Page 2 | LDX | LDX | LDX 4 | LDX 4 | LDX | LDX | | 3 DIR 2 | DIR | 2 REL | 3 EXT | 3 DD | 2 DIX+ | 3 IMD | 2 IX+D | 1 INH | | 2 IMM | 2 DIR | 3 EXT | 3 IX2 | 2 IX1 | 1 IX | | 0F 5 1F | | 2F 3 | 3F 5 | 4F 1 | 5F 1 | 6F 5 | 7F 4 | 8F 2+ | 9F1 | AF 2 | BF 3 | CF 4 | DF 4 | EF 3 | FF 2 | | BRCLR7 B | BCLR7<br>DIR | BIH<br>2 REL | CLR<br>2 DIR | CLRA<br>1 INH | CLRX<br>1 INH | CLR<br>2 IX1 | CLR<br>1 IX | WAIT<br>1 INH | TXA<br>1 INH | AIX<br>2 IMM | STX<br>2 DIR | STX<br>3 EXT | STX<br>3 IX2 | STX<br>2 IX1 | STX<br>1 IX | | 3 DIN 2 | חוט | Z NEL | Z DIN | I IIN | i livi | ۱۸۱ | 1 1/ | I IINI | I IIN | ∠ IIVIIVI | Z DIN | 3 EVI | 3 1/2 | ا ۱۸۱ | 1 1/ | INH Inherent IMM Immediate DIR Direct EXT Extended DD DIR to DIR IX+D IX+ to DIR REL Relative IX Indexed, No Offset IX1 Indexed, 8-Bit Offset IX2 Indexed, 16-Bit Offset IMM to DIR DIX+ DIR to IX+ SP1 Stack Pointer, 8-Bit Offset SP2 Stack Pointer, 16-Bit Offset IX+ Indexed, No Offset with Post Increment IX1+ Indexed, 1-Byte Offset with Post Increment Opcode in Hexadecimal SUB Instruction Mnemonic Addressing Mode #### Table 7-3. Opcode Map (Sheet 2 of 2) | Bit-Manipulation | Branch | Rea | d-Modify-W | | <br>Con | trol | , | | Register | /Memory | | | |------------------|--------|-----|------------|-----------------------------------|---------|------|------|------|-------------------------|----------------------------------------|------------------------|-------------------------| | | | | | 9E60 6<br>NEG<br>3 SP1<br>9E61 6 | | | | | | 9ED0 5<br>SUB<br>4 SP2 | 13 SP1 | | | | | | | 9E61 6<br>CBEQ<br>4 SP1 | | | | | | 9ED1 5<br>CMP<br>4 SP2 | 3 SP1 | | | | | | | | | | | | | 9ED2 5<br>SBC<br>4 SP2 | 9EE2 4<br>SBC<br>3 SP1 | | | | | | | 9E63 6<br>COM<br>3 SP1 | | | | | | 9ED3 5<br>CPX<br>4 SP2 | 9EE3 4<br>CPX<br>3 SP1 | 9EF3 6<br>CPHX<br>3 SP1 | | | | | | 9E64 6<br>LSR<br>3 SP1 | | | | | | 9ED4 5<br>AND<br>4 SP2 | 9EE4 4<br>AND<br>3 SP1 | | | | | | | | | | | | | 9ED5 5<br>BIT<br>4 SP2 | 9EE5 4<br>BIT<br>3 SP1 | | | | | | | 9E66 6<br>ROR<br>3 SP1 | | | | | | 9ED6 5<br>LDA<br>4 SP2 | 9EE6 4<br>LDA<br>3 SP1 | | | | | | | 9E67 6<br>ASR<br>3 SP1 | | | | | | 9ED7 5<br>STA<br>4 SP2 | STA<br>3 SP1 | | | | | | | 9E68 6<br>LSL<br>3 SP1 | | | | | | 9ED8 5<br>EOR<br>4 SP2 | EOR<br>3 SP1 | | | | | | | 9E69 6<br>ROL<br>3 SP1 | | | | | | 9ED9 5<br>ADC<br>4 SP2 | 9EE9 4<br>ADC<br>3 SP1 | | | | | | | 9E6A 6<br>DEC<br>3 SP1 | | | | | | 9EDA 5<br>ORA<br>4 SP2 | 9EEA 4<br>ORA<br>3 SP1 | | | | | | | 9E6B 8<br>DBNZ<br>4 SP1<br>9E6C 6 | | | | | | 9EDB 5<br>ADD<br>4 SP2 | 9EEB 4<br>ADD<br>3 SP1 | | | | | | | INC<br>3 SP1 | | | | | | | | | | | | | | 9E6D 5<br>TST<br>3 SP1 | | | | | | | | | | | | | | | | | LDHX | LDHX | 9ECE 5<br>LDHX<br>3 IX1 | 9EDE 5<br>LDX<br>4 SP2 | 9EEE 4<br>LDX<br>3 SP1 | 9EFE 5<br>LDHX<br>3 SP1 | | | | | | 9E6F 6<br>CLR<br>3 SP1 | | | | | | LDX<br>4 SP2<br>9EDF 5<br>STX<br>4 SP2 | 9EEF 4<br>STX<br>3 SP1 | 9EFF 5<br>STHX<br>3 SP1 | | INH | Inherent | REL | Relative | SP1 | Stack Pointer, 8-Bit Offset | |------|------------|------|------------------------|------|------------------------------| | IMM | Immediate | ix | Indexed. No Offset | SP2 | Stack Pointer, 16-Bit Offset | | DIR | Direct | IX1 | Indexed, 8-Bit Offset | IX+ | Indexed. No Offset with | | EXT | Extended | IX2 | Indexed, 16-Bit Offset | | Post Increment | | DD | DIR to DIR | IMD | IMM to DIR | IX1+ | Indexed, 1-Byte Offset with | | IX+D | IX+ to DIR | DIX+ | DIR to IX+ | | Post Increment | Note: All Sheet 2 Opcodes are Preceded by the Page 2 Prebyte (9E) | Prebyte (9F) and Opcode in | | | - | |-------------------------------------------|------|---|----------------------| | Prebyte (9E) and Opcode in<br>Hexadecimal | 9E60 | 6 | HCS08 Cycles | | | NEG | | Instruction Mnemonic | | Number of Bytes | 3 SP | 1 | Addressing Mode | # **Chapter 8 Analog-to-Digital Converter (ADC10V1)** ## 8.1 Introduction The 10-bit analog-to-digital converter (ADC) is a successive approximation ADC designed for operation within an integrated microcontroller system-on-chip. The ADC module design supports up to 28 separate analog inputs (AD0–AD27). Only four (ADC1P0–ADC1P3) of the possible inputs are implemented on the MC9S08QD4 series MCU. These inputs are selected by the ADCH bits. #### **NOTES** - <sup>1</sup> Port pins are software configurable with pullup device if input port. - <sup>2</sup> Port pins are software configurable for output drive strength. - <sup>3</sup> Port pins are software configurable for output slew rate control. - <sup>4</sup> IRQ contains a software configurable (IRQPDD) pullup/pulldown device if PTA5 enabled as IRQ pin function (IRQPE = 1). - <sup>5</sup> RESET contains integrated pullup device if PTA5 enabled as reset pin function (RSTPE = 1). - $^{6}$ PTA5 does not contain a clamp diode to $V_{DD}$ and must not be driven above $V_{DD}$ . The voltage measured on this pin when internal pullup is enabled may be as low as $V_{DD} 0.7$ V. The internal gates connected to this pin are pulled to $V_{DD}$ . - <sup>7</sup> PTA4 contains integrated pullup device if BKGD enabled (BKGDPE = 1). - When pin functions as KBI (KBIPEn = 1) and associated pin is configured to enable the pullup device, KBEDGn can be used to reconfigure the pullup as a pulldown device. Figure 8-1. MC9S08QD4 Series Block Diagram Highlighting ADC Block and Pins # 8.1.1 Module Configurations This section provides device-specific information for configuring the ADC on MC9S08QD4 series. MC9S08QD4 Series MCU Data Sheet, Rev. 6 ## 8.1.1.1 Channel Assignments The ADC channel assignments for the MC9S08QD4 series devices are shown in Table 8-1. Reserved channels convert to an unknown value. N/A N/A N/A N/A N/A N/A N/A N/A | ADCH | Channel | Input | Pin Control | |-------|---------|-------------|-------------| | 00000 | AD0 | PTA0/ADC1P0 | ADPC0 | | 00001 | AD1 | PTA1/ADC1P1 | ADPC1 | | 00010 | AD2 | PTA2/ADC1P2 | ADPC2 | | 00011 | AD3 | PTA3/ADC1P3 | ADPC3 | | 00100 | AD4 | Vss | N/A | | 00101 | AD5 | Vss | N/A | | 00110 | AD6 | Vss | N/A | | 00111 | AD7 | Vss | N/A | $V_{SS}$ $V_{SS}$ $V_{SS}$ $V_{SS}$ $V_{SS}$ $V_{SS}$ $V_{SS}$ $V_{SS}$ **Table 8-1. ADC Channel Assignment** | ADCH | Channel | Input | Pin Control | |-------|--------------------|------------------------------------|-------------| | 10000 | AD16 | V <sub>SS</sub> | N/A | | 10001 | AD17 | V <sub>SS</sub> | N/A | | 10010 | AD18 | $V_{SS}$ | N/A | | 10011 | AD19 | $V_{SS}$ | N/A | | 10100 | AD20 | $V_{SS}$ | N/A | | 10101 | AD21 | $V_{SS}$ | N/A | | 10110 | AD22 | Reserved | N/A | | 10111 | AD23 | Reserved | N/A | | 11000 | AD24 | Reserved | N/A | | 11001 | AD25 | Reserved | N/A | | 11010 | AD26 | Temperature<br>Sensor <sup>1</sup> | N/A | | 11011 | AD27 | Internal Bandgap <sup>2</sup> | N/A | | 11100 | $V_{REFH}$ | $V_{DD}$ | N/A | | 11101 | $V_{REFH}$ | $V_{DD}$ | N/A | | 11110 | V <sub>REFL</sub> | V <sub>SS</sub> | N/A | | 11111 | Module<br>Disabled | None | N/A | <sup>1</sup> For information, see Section 8.1.1.5, "Temperature Sensor." #### 8.1.1.2 Alternate Clock 01000 01001 01010 01011 01100 01101 01110 01111 AD8 AD9 AD10 AD11 AD12 AD13 AD14 AD15 The ADC is capable of performing conversions using the MCU bus clock, the bus clock divided by two, or the local asynchronous clock (ADACK) within the module. The alternate clock, ALTCLK, input for the MC9S08QD4 series MCU devices is not implemented. ## 8.1.1.3 Hardware Trigger The ADC hardware trigger, ADHWT, is output from the real-time interrupt (RTI) counter. The RTI counter can be clocked by either ICSERCLK or a nominal 32 kHz clock source within the RTI block. The period of the RTI is determined by the input clock frequency and the RTIS bits. The RTI counter is a free running counter that generates an overflow at the RTI rate determined by the RTIS bits. When the ADC hardware trigger is enabled, a conversion is initiated upon a RTI counter overflow. MC9S08QD4 Series MCU Data Sheet, Rev. 6 Requires BGBE =1 in SPMSC1 see Section 5.8.8, "System Power Management Status and Control 1 Register (SPMSC1)." For value of bandgap voltage reference see Appendix A.5, "DC Characteristics." Chapter 8 Analog-to-Digital Converter (ADC10V1) The RTI can be configured to cause a hardware trigger in MCU run, wait, and stop3. ## 8.1.1.4 Analog Pin Enables The ADC on MC9S08QD4 contains only one analog pin enable register, APCTL1. ### 8.1.1.5 Temperature Sensor To use the on-chip temperature sensor, the user must perform the following: - Configure ADC for long sample with a maximum of 1 MHz clock - Convert the bandgap voltage reference channel (AD27) - By converting the digital value of the bandgap voltage reference channel using the value of V<sub>BG</sub> the user can determine V<sub>DD</sub>. For value of bandgap voltage, see Appendix A.5, "DC Characteristics". - Convert the temperature sensor channel (AD26) - By using the calculated value of $V_{DD}$ , convert the digital value of AD26 into a voltage, $V_{TEMP}$ Equation 8-1 provides an approximate transfer function of the on-chip temperature sensor for $V_{DD} = 3.0V$ , Temp = 25°C, using the ADC at $f_{ADCK} = 1.0$ MHz and configured for long sample. TempC = $$25 - ((V_{TEMP} - 1.3894) / (0.0033))$$ Eqn. 8-1 0.0017 is the uncalibrated voltage versus temperature slope in V/°C. Uncalibrated accuracy of the temperature sensor is approximately $\pm$ 12°C, using Equation 8-1. To improve accuracy the user must calibrate the bandgap voltage reference and temperature sensor. Calibrating at 25°C will improve accuracy to $\pm 4.5$ °C. Calibration at 3 points, -40°C, 25°C and 105°C will improve accuracy to $\pm 2.5$ °C. Once calibration has been completed, the user will need to calculate the slope for both hot and cold. In application code, the user would then calculate the temperature using Equation 8-1 as detailed above and then determine if the temperature is above or below 25°C. Once determined if the temperature is above or below 25°C, the user can recalculate the temperature using the hot or cold slope value obtained during calibration. ## 8.1.1.6 Low-Power Mode Operation The ADC is capable of running in stop3 mode but requires LVDSE in SPMSC1 to be set. #### 8.1.2 Features Features of the ADC module include: - Linear successive approximation algorithm with 10 bits resolution. - Up to 28 analog inputs. - Output formatted in 10- or 8-bit right-justified format. - Single or continuous conversion (automatic return to idle after single conversion). - Configurable sample time and conversion speed/power. - Conversion complete flag and interrupt. - Input clock selectable from up to four sources. - Operation in wait or stop3 modes for lower noise operation. - Asynchronous clock source for lower noise operation. - Selectable asynchronous hardware conversion trigger. - Automatic compare with interrupt for less-than, or greater-than or equal-to, programmable value. # 8.1.3 Block Diagram Figure 8-2 provides a block diagram of the ADC module #### Analog-to-Digital Converter (S08ADC10V1) Figure 8-2. ADC Block Diagram # 8.2 External Signal Description The ADC module supports up to 28 separate analog inputs. It also requires four supply/reference/ground connections. Name Function AD27–AD0 Analog Channel inputs VREFH High reference voltage VREFL Low reference voltage VDDAD Analog power supply VSSAD Analog ground **Table 8-2. Signal Properties** MC9S08QD4 Series MCU Data Sheet, Rev. 6 ## 8.2.1 Analog Power (V<sub>DDAD</sub>) The ADC analog portion uses $V_{DDAD}$ as its power connection. In some packages, $V_{DDAD}$ is connected internally to $V_{DD}$ . If externally available, connect the $V_{DDAD}$ pin to the same voltage potential as $V_{DD}$ . External filtering may be necessary to ensure clean $V_{DDAD}$ for good results. ## 8.2.2 Analog Ground (V<sub>SSAD</sub>) The ADC analog portion uses $V_{SSAD}$ as its ground connection. In some packages, $V_{SSAD}$ is connected internally to $V_{SS}$ . If externally available, connect the $V_{SSAD}$ pin to the same voltage potential as $V_{SS}$ . # 8.2.3 Voltage Reference High (V<sub>REFH</sub>) $V_{REFH}$ is the high reference voltage for the converter. In some packages, $V_{REFH}$ is connected internally to $V_{DDAD}$ . If externally available, $V_{REFH}$ may be connected to the same potential as $V_{DDAD}$ , or may be driven by an external source that is between the minimum $V_{DDAD}$ spec and the $V_{DDAD}$ potential ( $V_{REFH}$ must never exceed $V_{DDAD}$ ). ## 8.2.4 Voltage Reference Low (V<sub>REFL</sub>) $V_{REFL}$ is the low reference voltage for the converter. In some packages, $V_{REFL}$ is connected internally to $V_{SSAD}$ . If externally available, connect the $V_{REFL}$ pin to the same voltage potential as $V_{SSAD}$ . ## 8.2.5 Analog Channel Inputs (ADx) The ADC module supports up to 28 separate analog inputs. An input is selected for conversion through the ADCH channel select bits. ## 8.3 Register Definition These memory mapped registers control and monitor operation of the ADC: - Status and control register, ADCSC1 - Status and control register, ADCSC2 - Data result registers, ADCRH and ADCRL - Compare value registers, ADCCVH and ADCCVL - · Configuration register, ADCCFG - Pin enable registers, APCTL1, APCTL2, APCTL3 # 8.3.1 Status and Control Register 1 (ADCSC1) This section describes the function of the ADC status and control register (ADCSC1). Writing ADCSC1 aborts the current conversion and initiates a new conversion (if the ADCH bits are equal to a value other than all 1s). Figure 8-3. Status and Control Register (ADCSC1) **Table 8-3. ADCSC1 Register Field Descriptions** | Field | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>COCO | Conversion Complete Flag — The COCO flag is a read-only bit which is set each time a conversion is completed when the compare function is disabled (ACFE = 0). When the compare function is enabled (ACFE = 1) the COCO flag is set upon completion of a conversion only if the compare result is true. This bit is cleared whenever ADCSC1 is written or whenever ADCRL is read. 0 Conversion not completed 1 Conversion completed | | 6<br>AIEN | Interrupt Enable — AIEN is used to enable conversion complete interrupts. When COCO becomes set while AIEN is high, an interrupt is asserted. 0 Conversion complete interrupt disabled 1 Conversion complete interrupt enabled | | 5<br>ADCO | Continuous Conversion Enable — ADCO is used to enable continuous conversions. One conversion following a write to the ADCSC1 when software triggered operation is selected, or one conversion following assertion of ADHWT when hardware triggered operation is selected. Continuous conversions initiated following a write to ADCSC1 when software triggered operation is selected. Continuous conversions are initiated by an ADHWT event when hardware triggered operation is selected. | | 4:0<br>ADCH | Input Channel Select — The ADCH bits form a 5-bit field which is used to select one of the input channels. The input channels are detailed in Figure 8-4. The successive approximation converter subsystem is turned off when the channel select bits are all set to 1. This feature allows for explicit disabling of the ADC and isolation of the input channel from all sources. Terminating continuous conversions this way will prevent an additional, single conversion from being performed. It is not necessary to set the channel select bits to all 1s to place the ADC in a low-power state when continuous conversions are not enabled because the module automatically enters a low-power state when a conversion completes. | Figure 8-4. Input Channel Select | ADCH | Input Select | |-------|--------------| | 00000 | AD0 | | 00001 | AD1 | | 00010 | AD2 | | 00011 | AD3 | | 00100 | AD4 | | 00101 | AD5 | | 00110 | AD6 | | ADCH | Input Select | |-------|--------------| | 10000 | AD16 | | 10001 | AD17 | | 10010 | AD18 | | 10011 | AD19 | | 10100 | AD20 | | 10101 | AD21 | | 10110 | AD22 | MC9S08QD4 Series MCU Data Sheet, Rev. 6 Figure 8-4. Input Channel Select (continued) | ADCH | Input Select | |-------|--------------| | 00111 | AD7 | | 01000 | AD8 | | 01001 | AD9 | | 01010 | AD10 | | 01011 | AD11 | | 01100 | AD12 | | 01101 | AD13 | | 01110 | AD14 | | 01111 | AD15 | | ADCH | Input Select | |-------|-------------------| | 10111 | AD23 | | 11000 | AD24 | | 11001 | AD25 | | 11010 | AD26 | | 11011 | AD27 | | 11100 | Reserved | | 11101 | V <sub>REFH</sub> | | 11110 | V <sub>REFL</sub> | | 11111 | Module disabled | # 8.3.2 Status and Control Register 2 (ADCSC2) The ADCSC2 register is used to control the compare function, conversion trigger and conversion active of the ADC module. <sup>&</sup>lt;sup>1</sup> Bits 1 and 0 are reserved bits that must always be written to 0. Figure 8-5. Status and Control Register 2 (ADCSC2) **Table 8-4. ADCSC2 Register Field Descriptions** | Field | Description | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>ADACT | Conversion Active — ADACT indicates that a conversion is in progress. ADACT is set when a conversion is initiated and cleared when a conversion is completed or aborted. O Conversion not in progress Conversion in progress | | 6<br>ADTRG | Conversion Trigger Select — ADTRG is used to select the type of trigger to be used for initiating a conversion. Two types of trigger are selectable: software trigger and hardware trigger. When software trigger is selected, a conversion is initiated following a write to ADCSC1. When hardware trigger is selected, a conversion is initiated following the assertion of the ADHWT input. O Software trigger selected Hardware trigger selected | | Field | Description | |------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5<br>ACFE | Compare Function Enable — ACFE is used to enable the compare function. 0 Compare function disabled 1 Compare function enabled | | 4<br>ACFGT | Compare Function Greater Than Enable — ACFGT is used to configure the compare function to trigger when the result of the conversion of the input being monitored is greater than or equal to the compare value. The compare function defaults to triggering when the result of the compare of the input being monitored is less than the compare value. O Compare triggers when input is less than compare level Compare triggers when input is greater than or equal to compare level | ## 8.3.3 Data Result High Register (ADCRH) ADCRH contains the upper two bits of the result of a 10-bit conversion. When configured for 8-bit conversions both ADR8 and ADR9 are equal to zero. ADCRH is updated each time a conversion completes except when automatic compare is enabled and the compare condition is not met. In 10-bit MODE, reading ADCRH prevents the ADC from transferring subsequent conversion results into the result registers until ADCRL is read. If ADCRL is not read until after the next conversion is completed, then the intermediate conversion result will be lost. In 8-bit mode there is no interlocking with ADCRL. In the case that the MODE bits are changed, any data in ADCRH becomes invalid. Figure 8-6. Data Result High Register (ADCRH) ## 8.3.4 Data Result Low Register (ADCRL) ADCRL contains the lower eight bits of the result of a 10-bit conversion, and all eight bits of an 8-bit conversion. This register is updated each time a conversion completes except when automatic compare is enabled and the compare condition is not met. In 10-bit mode, reading ADCRH prevents the ADC from transferring subsequent conversion results into the result registers until ADCRL is read. If ADCRL is not read until the after next conversion is completed, then the intermediate conversion results will be lost. In 8-bit mode, there is no interlocking with ADCRH. In the case that the MODE bits are changed, any data in ADCRL becomes invalid. Figure 8-7. Data Result Low Register (ADCRL) ## 8.3.5 Compare Value High Register (ADCCVH) This register holds the upper two bits of the 10-bit compare value. These bits are compared to the upper two bits of the result following a conversion in 10-bit mode when the compare function is enabled. In 8-bit operation, ADCCVH is not used during compare. Figure 8-8. Compare Value High Register (ADCCVH) ## 8.3.6 Compare Value Low Register (ADCCVL) This register holds the lower 8 bits of the 10-bit compare value, or all 8 bits of the 8-bit compare value. Bits ADCV7:ADCV0 are compared to the lower 8 bits of the result following a conversion in either 10-bit or 8-bit mode. Figure 8-9. Compare Value Low Register(ADCCVL) # 8.3.7 Configuration Register (ADCCFG) ADCCFG is used to select the mode of operation, clock source, clock divide, and configure for low power or long sample time. Figure 8-10. Configuration Register (ADCCFG) **Table 8-5. ADCCFG Register Field Descriptions** | Field | Description | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>ADLPC | Low Power Configuration — ADLPC controls the speed and power configuration of the successive approximation converter. This is used to optimize power consumption when higher sample rates are not required. 0 High speed configuration 1 Low power configuration: {FC31}The power is reduced at the expense of maximum clock speed. | | 6:5<br>ADIV | Clock Divide Select — ADIV select the divide ratio used by the ADC to generate the internal clock ADCK. Table 8-6 shows the available clock configurations. | | 4<br>ADLSMP | Long Sample Time Configuration — ADLSMP selects between long and short sample time. This adjusts the sample period to allow higher impedance inputs to be accurately sampled or to maximize conversion speed for lower impedance inputs. Longer sample times can also be used to lower overall power consumption when continuous conversions are enabled if high conversion rates are not required. O Short sample time Long sample time | | 3:2<br>MODE | Conversion Mode Selection — MODE bits are used to select between 10- or 8-bit operation. See Table 8-7. | | 1:0<br>ADICLK | Input Clock Select — ADICLK bits select the input clock source to generate the internal clock ADCK. See Table 8-8. | **Table 8-6. Clock Divide Select** | ADIV | Divide Ratio | Clock Rate | |------|--------------|-----------------| | 00 | 1 | Input clock | | 01 | 2 | Input clock ÷ 2 | | 10 | 4 | Input clock ÷ 4 | | 11 | 8 | Input clock ÷ 8 | **Table 8-7. Conversion Modes** | MODE | Mode Description | |------|--------------------------| | 00 | 8-bit conversion (N=8) | | 01 | Reserved | | 10 | 10-bit conversion (N=10) | | 11 | Reserved | MC9S08QD4 Series MCU Data Sheet, Rev. 6 | ADICLK | Selected Clock Source | |--------|----------------------------| | 00 | Bus clock | | 01 | Bus clock divided by 2 | | 10 | Alternate clock (ALTCLK) | | 11 | Asynchronous clock (ADACK) | # 8.3.8 Pin Control 1 Register (APCTL1) The pin control registers are used to disable the I/O port control of MCU pins used as analog inputs. APCTL1 is used to control the pins associated with channels 0–7 of the ADC module. Figure 8-11. Pin Control 1 Register (APCTL1) Table 8-9. APCTL1 Register Field Descriptions | Field | Description | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>ADPC7 | ADC Pin Control 7 — ADPC7 is used to control the pin associated with channel AD7. 0 AD7 pin I/O control enabled 1 AD7 pin I/O control disabled | | 6<br>ADPC6 | ADC Pin Control 6 — ADPC6 is used to control the pin associated with channel AD6. 0 AD6 pin I/O control enabled 1 AD6 pin I/O control disabled | | 5<br>ADPC5 | ADC Pin Control 5 — ADPC5 is used to control the pin associated with channel AD5. 0 AD5 pin I/O control enabled 1 AD5 pin I/O control disabled | | 4<br>ADPC4 | ADC Pin Control 4 — ADPC4 is used to control the pin associated with channel AD4. 0 AD4 pin I/O control enabled 1 AD4 pin I/O control disabled | | 3<br>ADPC3 | ADC Pin Control 3 — ADPC3 is used to control the pin associated with channel AD3. 0 AD3 pin I/O control enabled 1 AD3 pin I/O control disabled | | 2<br>ADPC2 | ADC Pin Control 2 — ADPC2 is used to control the pin associated with channel AD2. 0 AD2 pin I/O control enabled 1 AD2 pin I/O control disabled | Table 8-9. APCTL1 Register Field Descriptions (continued) | Field | Description | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>ADPC1 | ADC Pin Control 1 — ADPC1 is used to control the pin associated with channel AD1. 0 AD1 pin I/O control enabled 1 AD1 pin I/O control disabled | | 0<br>ADPC0 | ADC Pin Control 0 — ADPC0 is used to control the pin associated with channel AD0. 0 AD0 pin I/O control enabled 1 AD0 pin I/O control disabled | ## 8.3.9 Pin Control 2 Register (APCTL2) APCTL2 is used to control channels 8–15 of the ADC module. Figure 8-12. Pin Control 2 Register (APCTL2) **Table 8-10. APCTL2 Register Field Descriptions** | Field | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>ADPC15 | ADC Pin Control 15 — ADPC15 is used to control the pin associated with channel AD15. 0 AD15 pin I/O control enabled 1 AD15 pin I/O control disabled | | 6<br>ADPC14 | ADC Pin Control 14 — ADPC14 is used to control the pin associated with channel AD14. 0 AD14 pin I/O control enabled 1 AD14 pin I/O control disabled | | 5<br>ADPC13 | ADC Pin Control 13 — ADPC13 is used to control the pin associated with channel AD13. 0 AD13 pin I/O control enabled 1 AD13 pin I/O control disabled | | 4<br>ADPC12 | ADC Pin Control 12 — ADPC12 is used to control the pin associated with channel AD12. 0 AD12 pin I/O control enabled 1 AD12 pin I/O control disabled | | 3<br>ADPC11 | ADC Pin Control 11 — ADPC11 is used to control the pin associated with channel AD11. 0 AD11 pin I/O control enabled 1 AD11 pin I/O control disabled | | 2<br>ADPC10 | ADC Pin Control 10 — ADPC10 is used to control the pin associated with channel AD10. 0 AD10 pin I/O control enabled 1 AD10 pin I/O control disabled | Table 8-10. APCTL2 Register Field Descriptions (continued) | Field | Description | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>ADPC9 | ADC Pin Control 9 — ADPC9 is used to control the pin associated with channel AD9. 0 AD9 pin I/O control enabled 1 AD9 pin I/O control disabled | | 0<br>ADPC8 | ADC Pin Control 8 — ADPC8 is used to control the pin associated with channel AD8. 0 AD8 pin I/O control enabled 1 AD8 pin I/O control disabled | # 8.3.10 Pin Control 3 Register (APCTL3) APCTL3 is used to control channels 16–23 of the ADC module. Figure 8-13. Pin Control 3 Register (APCTL3) Table 8-11. APCTL3 Register Field Descriptions | Field | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>ADPC23 | ADC Pin Control 23 — ADPC23 is used to control the pin associated with channel AD23. 0 AD23 pin I/O control enabled 1 AD23 pin I/O control disabled | | 6<br>ADPC22 | ADC Pin Control 22 — ADPC22 is used to control the pin associated with channel AD22. 0 AD22 pin I/O control enabled 1 AD22 pin I/O control disabled | | 5<br>ADPC21 | ADC Pin Control 21 — ADPC21 is used to control the pin associated with channel AD21. 0 AD21 pin I/O control enabled 1 AD21 pin I/O control disabled | | 4<br>ADPC20 | ADC Pin Control 20 — ADPC20 is used to control the pin associated with channel AD20. 0 AD20 pin I/O control enabled 1 AD20 pin I/O control disabled | | 3<br>ADPC19 | ADC Pin Control 19 — ADPC19 is used to control the pin associated with channel AD19. 0 AD19 pin I/O control enabled 1 AD19 pin I/O control disabled | | 2<br>ADPC18 | ADC Pin Control 18 — ADPC18 is used to control the pin associated with channel AD18. 0 AD18 pin I/O control enabled 1 AD18 pin I/O control disabled | Table 8-11. APCTL3 Register Field Descriptions (continued) | Field | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>ADPC17 | ADC Pin Control 17 — ADPC17 is used to control the pin associated with channel AD17. 0 AD17 pin I/O control enabled 1 AD17 pin I/O control disabled | | 0<br>ADPC16 | ADC Pin Control 16 — ADPC16 is used to control the pin associated with channel AD16. 0 AD16 pin I/O control enabled 1 AD16 pin I/O control disabled | # 8.4 Functional Description The ADC module is disabled during reset or when the ADCH bits are all high. The module is idle when a conversion has completed and another conversion has not been initiated. When idle, the module is in its lowest power state. The ADC can perform an analog-to-digital conversion on any of the software selectable channels. The selected channel voltage is converted by a successive approximation algorithm into an 11-bit digital result. In 8-bit mode, the selected channel voltage is converted by a successive approximation algorithm into a 9-bit digital result. When the conversion is completed, the result is placed in the data registers (ADCRH and ADCRL).In 10-bit mode, the result is rounded to 10 bits and placed in ADCRH and ADCRL. In 8-bit mode, the result is rounded to 8 bits and placed in ADCRL. The conversion complete flag (COCO) is then set and an interrupt is generated if the conversion complete interrupt has been enabled (AIEN = 1). The ADC module has the capability of automatically comparing the result of a conversion with the contents of its compare registers. The compare function is enabled by setting the ACFE bit and operates in conjunction with any of the conversion modes and configurations. #### 8.4.1 Clock Select and Divide Control One of four clock sources can be selected as the clock source for the ADC module. This clock source is then divided by a configurable value to generate the input clock to the converter (ADCK). The clock is selected from one of the following sources by means of the ADICLK bits. - The bus clock, which is equal to the frequency at which software is executed. This is the default selection following reset. - The bus clock divided by 2. For higher bus clock rates, this allows a maximum divide by 16 of the bus clock. - ALTCLK, as defined for this MCU (See module section introduction). - The asynchronous clock (ADACK) This clock is generated from a clock source within the ADC module. When selected as the clock source this clock remains active while the MCU is in wait or stop3 mode and allows conversions in these modes for lower noise operation. Whichever clock is selected, its frequency must fall within the specified frequency range for ADCK. If the available clocks are too slow, the ADC will not perform according to specifications. If the available clocks are too fast, then the clock must be divided to the appropriate frequency. This divider is specified by the ADIV bits and can be divide-by 1, 2, 4, or 8. ### 8.4.2 Input Select and Pin Control The pin control registers (APCTL3, APCTL2, and APCTL1) are used to disable the I/O port control of the pins used as analog inputs. When a pin control register bit is set, the following conditions are forced for the associated MCU pin: - The output buffer is forced to its high impedance state. - The input buffer is disabled. A read of the I/O port returns a zero for any pin with its input buffer disabled. - The pullup is disabled. ### 8.4.3 Hardware Trigger The ADC module has a selectable asynchronous hardware conversion trigger, ADHWT, that is enabled when the ADTRG bit is set. This source is not available on all MCUs. Consult the module introduction for information on the ADHWT source specific to this MCU. When ADHWT source is available and hardware trigger is enabled (ADTRG=1), a conversion is initiated on the rising edge of ADHWT. If a conversion is in progress when a rising edge occurs, the rising edge is ignored. In continuous convert configuration, only the initial rising edge to launch continuous conversions is observed. The hardware trigger function operates in conjunction with any of the conversion modes and configurations. ### 8.4.4 Conversion Control Conversions can be performed in either 10-bit mode or 8-bit mode as determined by the MODE bits. Conversions can be initiated by either a software or hardware trigger. In addition, the ADC module can be configured for low power operation, long sample time, continuous conversion, and automatic compare of the conversion result to a software determined compare value. # 8.4.4.1 Initiating Conversions A conversion is initiated: - Following a write to ADCSC1 (with ADCH bits not all 1s) if software triggered operation is selected. - Following a hardware trigger (ADHWT) event if hardware triggered operation is selected. - Following the transfer of the result to the data registers when continuous conversion is enabled. If continuous conversions are enabled a new conversion is automatically initiated after the completion of the current conversion. In software triggered operation, continuous conversions begin after ADCSC1 is written and continue until aborted. In hardware triggered operation, continuous conversions begin after a hardware trigger event and continue until aborted. Analog-to-Digital Converter (S08ADC10V1) ### 8.4.4.2 Completing Conversions A conversion is completed when the result of the conversion is transferred into the data result registers, ADCRH and ADCRL. This is indicated by the setting of COCO. An interrupt is generated if AIEN is high at the time that COCO is set. A blocking mechanism prevents a new result from overwriting previous data in ADCRH and ADCRL if the previous data is in the process of being read while in 10-bit MODE (the ADCRH register has been read but the ADCRL register has not). When blocking is active, the data transfer is blocked, COCO is not set, and the new result is lost. In the case of single conversions with the compare function enabled and the compare condition false, blocking has no effect and ADC operation is terminated. In all other cases of operation, when a data transfer is blocked, another conversion is initiated regardless of the state of ADCO (single or continuous conversions enabled). If single conversions are enabled, the blocking mechanism could result in several discarded conversions and excess power consumption. To avoid this issue, the data registers must not be read after initiating a single conversion until the conversion completes. ### 8.4.4.3 Aborting Conversions Any conversion in progress will be aborted when: - A write to ADCSC1 occurs (the current conversion will be aborted and a new conversion will be initiated, if ADCH are not all 1s). - A write to ADCSC2, ADCCFG, ADCCVH, or ADCCVL occurs. This indicates a mode of operation change has occurred and the current conversion is therefore invalid. - The MCU is reset. - The MCU enters stop mode with ADACK not enabled. When a conversion is aborted, the contents of the data registers, ADCRH and ADCRL, are not altered but continue to be the values transferred after the completion of the last successful conversion. In the case that the conversion was aborted by a reset, ADCRH and ADCRL return to their reset states. ### 8.4.4.4 Power Control The ADC module remains in its idle state until a conversion is initiated. If ADACK is selected as the conversion clock source, the ADACK clock generator is also enabled. Power consumption when active can be reduced by setting ADLPC. This results in a lower maximum value for $f_{ADCK}$ (see the electrical specifications). ### 8.4.4.5 Total Conversion Time The total conversion time depends on the sample time (as determined by ADLSMP), the MCU bus frequency, the conversion mode (8-bit or 10-bit), and the frequency of the conversion clock ( $f_{ADCK}$ ). After the module becomes active, sampling of the input begins. ADLSMP is used to select between short and long sample times. When sampling is complete, the converter is isolated from the input channel and a successive approximation algorithm is performed to determine the digital value of the analog signal. The MC9S08QD4 Series MCU Data Sheet, Rev. 6 result of the conversion is transferred to ADCRH and ADCRL upon completion of the conversion algorithm. If the bus frequency is less than the $f_{ADCK}$ frequency, precise sample time for continuous conversions cannot be guaranteed when short sample is enabled (ADLSMP=0). If the bus frequency is less than 1/11th of the $f_{ADCK}$ frequency, precise sample time for continuous conversions cannot be guaranteed when long sample is enabled (ADLSMP=1). The maximum total conversion time for different conditions is summarized in Table 8-12. | Conversion Type | ADICLK | ADLSMP | Max Total Conversion Time | |---------------------------------------------------------|--------|--------|-------------------------------------| | Single or first continuous 8-bit | 0x, 10 | 0 | 20 ADCK cycles + 5 bus clock cycles | | Single or first continuous 10-bit | 0x, 10 | 0 | 23 ADCK cycles + 5 bus clock cycles | | Single or first continuous 8-bit | 0x, 10 | 1 | 40 ADCK cycles + 5 bus clock cycles | | Single or first continuous 10-bit | 0x, 10 | 1 | 43 ADCK cycles + 5 bus clock cycles | | Single or first continuous 8-bit | 11 | 0 | 5 μs + 20 ADCK + 5 bus clock cycles | | Single or first continuous 10-bit | 11 | 0 | 5 μs + 23 ADCK + 5 bus clock cycles | | Single or first continuous 8-bit | 11 | 1 | 5 μs + 40 ADCK + 5 bus clock cycles | | Single or first continuous 10-bit | 11 | 1 | 5 μs + 43 ADCK + 5 bus clock cycles | | Subsequent continuous 8-bit; $f_{BUS} \ge f_{ADCK}$ | xx | 0 | 17 ADCK cycles | | Subsequent continuous 10-bit; $f_{BUS} \ge f_{ADCK}$ | xx | 0 | 20 ADCK cycles | | Subsequent continuous 8-bit; $f_{BUS} \ge f_{ADCK}/11$ | xx | 1 | 37 ADCK cycles | | Subsequent continuous 10-bit; $f_{BUS} \ge f_{ADCK}/11$ | XX | 1 | 40 ADCK cycles | Table 8-12. Total Conversion Time vs. Control Conditions The maximum total conversion time is determined by the clock source chosen and the divide ratio selected. The clock source is selectable by the ADICLK bits, and the divide ratio is specified by the ADIV bits. For example, in 10-bit mode, with the bus clock selected as the input clock source, the input clock divide-by-1 ratio selected, and a bus frequency of 8 MHz, then the conversion time for a single conversion is: Conversion time = $$\frac{23 \text{ ADCK cyc}}{8 \text{ MHz/1}} + \frac{5 \text{ bus cyc}}{8 \text{ MHz}} = 3.5 \text{ }\mu\text{s}$$ Number of bus cycles = $3.5 \mu s \times 8 MHz = 28 cycles$ ### **NOTE** The ADCK frequency must be between $f_{ADCK}$ minimum and $f_{ADCK}$ maximum to meet ADC specifications. MC9S08QD4 Series MCU Data Sheet, Rev. 6 ### 8.4.5 Automatic Compare Function The compare function can be configured to check for either an upper limit or lower limit. After the input is sampled and converted, the result is added to the two's complement of the compare value (ADCCVH and ADCCVL). When comparing to an upper limit (ACFGT = 1), if the result is greater-than or equal-to the compare value, COCO is set. When comparing to a lower limit (ACFGT = 0), if the result is less than the compare value, COCO is set. The value generated by the addition of the conversion result and the two's complement of the compare value is transferred to ADCRH and ADCRL. Upon completion of a conversion while the compare function is enabled, if the compare condition is not true, COCO is not set and no data is transferred to the result registers. An ADC interrupt is generated upon the setting of COCO if the ADC interrupt is enabled (AIEN = 1). ### NOTE The compare function can be used to monitor the voltage on a channel while the MCU is in either wait or stop3 mode. The ADC interrupt will wake the MCU when the compare condition is met. ### 8.4.6 MCU Wait Mode Operation The WAIT instruction puts the MCU in a lower power-consumption standby mode from which recovery is very fast because the clock sources remain active. If a conversion is in progress when the MCU enters wait mode, it continues until completion. Conversions can be initiated while the MCU is in wait mode by means of the hardware trigger or if continuous conversions are enabled. The bus clock, bus clock divided by two, and ADACK are available as conversion clock sources while in wait mode. The use of ALTCLK as the conversion clock source in wait is dependent on the definition of ALTCLK for this MCU. Consult the module introduction for information on ALTCLK specific to this MCU. A conversion complete event sets the COCO and generates an ADC interrupt to wake the MCU from wait mode if the ADC interrupt is enabled (AIEN = 1). # 8.4.7 MCU Stop3 Mode Operation The STOP instruction is used to put the MCU in a low power-consumption standby mode during which most or all clock sources on the MCU are disabled. # 8.4.7.1 Stop3 Mode With ADACK Disabled If the asynchronous clock, ADACK, is not selected as the conversion clock, executing a STOP instruction aborts the current conversion and places the ADC in its idle state. The contents of ADCRH and ADCRL are unaffected by stop3 mode. After exiting from stop3 mode, a software or hardware trigger is required to resume conversions. 113 ### 8.4.7.2 Stop3 Mode With ADACK Enabled If ADACK is selected as the conversion clock, the ADC continues operation during stop3 mode. For guaranteed ADC operation, the MCU's voltage regulator must remain active during stop3 mode. Consult the module introduction for configuration information for this MCU. If a conversion is in progress when the MCU enters stop3 mode, it continues until completion. Conversions can be initiated while the MCU is in stop3 mode by means of the hardware trigger or if continuous conversions are enabled. A conversion complete event sets the COCO and generates an ADC interrupt to wake the MCU from stop3 mode if the ADC interrupt is enabled (AIEN = 1). ### NOTE It is possible for the ADC module to wake the system from low power stop and cause the MCU to begin consuming run-level currents without generating a system level interrupt. To prevent this scenario, software must ensure that the data transfer blocking mechanism (discussed in Section 8.4.4.2, "Completing Conversions,") is cleared when entering stop3 and continuing ADC conversions. ### 8.4.8 MCU Stop1 and Stop2 Mode Operation The ADC module is automatically disabled when the MCU enters either stop1 or stop2 mode. All module registers contain their reset values following exit from stop1 or stop2. Therefore the module must be re-enabled and re-configured following exit from stop1 or stop2. ### 8.5 Initialization Information This section gives an example which provides some basic direction on how a user would initialize and configure the ADC module. The user has the flexibility of choosing between configuring the module for 8-bit or 10-bit resolution, single or continuous conversion, and a polled or interrupt approach, among many other options. Refer to Table 8-6, Table 8-7, and Table 8-8 for information used in this example. ### NOTE Hexadecimal values designated by a preceding 0x, binary values designated by a preceding %, and decimal values have no preceding character. # 8.5.1 ADC Module Initialization Example # 8.5.1.1 Initialization Sequence Before the ADC module can be used to complete conversions, an initialization procedure must be performed. A typical sequence is as follows: 1. Update the configuration register (ADCCFG) to select the input clock source and the divide ratio used to generate the internal clock, ADCK. This register is also used for selecting sample time and low-power configuration. ### Analog-to-Digital Converter (S08ADC10V1) - 2. Update status and control register 2 (ADCSC2) to select the conversion trigger (hardware or software) and compare function options, if enabled. - 3. Update status and control register 1 (ADCSC1) to select whether conversions will be continuous or completed only once, and to enable or disable conversion complete interrupts. The input channel on which conversions will be performed is also selected here. ### 8.5.1.2 Pseudo — Code Example In this example, the ADC module will be set up with interrupts enabled to perform a single 10-bit conversion at low power with a long sample time on input channel 1, where the internal ADCK clock will be derived from the bus clock divided by 1. ### ADCCFG = 0x98 (%10011000) | Bit 7 | ADLPC | 1 | Configures for low power (lowers maximum clock speed) | |---------|--------|----|-------------------------------------------------------| | Bit 6:5 | ADIV | 00 | Sets the ADCK to the input clock ÷ 1 | | Bit 4 | ADLSMP | 1 | Configures for long sample time | | Bit 3:2 | MODE | 10 | Sets mode at 10-bit conversions | | Bit 1:0 | ADICLK | 00 | Selects bus clock as input clock source | ### ADCSC2 = 0x00 (%00000000) | Bit 7 | ADACT | 0 | Flag indicates if a conversion is in progress | |---------|-------|----|----------------------------------------------------------| | Bit 6 | ADTRG | 0 | Software trigger selected | | Bit 5 | ACFE | 0 | Compare function disabled | | Bit 4 | ACFGT | 0 | Not used in this example | | Bit 3:2 | | 00 | Unimplemented or reserved, always reads zero | | Bit 1:0 | | 00 | Reserved for Freescale's internal use; always write zero | ### ADCSC1 = 0x41 (%01000001) | Bit 7 | COCO | 0 | Read-only flag which is set when a conversion completes | |---------|------|-------|---------------------------------------------------------| | Bit 6 | AIEN | 1 | Conversion complete interrupt enabled | | Bit 5 | ADCO | 0 | One conversion only (continuous conversions disabled) | | Bit 4:0 | ADCH | 00001 | Input channel 1 selected as ADC input channel | | | | | | ### ADCRH/L = 0xxx Holds results of conversion. Read high byte (ADCRH) before low byte (ADCRL) so that conversion data cannot be overwritten with data from the next conversion. ### ADCCVH/L = 0xxx Holds compare value when compare function enabled ### APCTL1=0x02 AD1 pin I/O control disabled. All other AD pins remain general purpose I/O pins ### APCTL2=0x00 All other AD pins remain general purpose I/O pins ### MC9S08QD4 Series MCU Data Sheet, Rev. 6 Figure 8-14. Initialization Flowchart for Example # 8.6 Application Information This section contains information for using the ADC module in applications. The ADC has been designed to be integrated into a microcontroller for use in embedded control applications requiring an A/D converter. # 8.6.1 External Pins and Routing The following sections discuss the external pins associated with the ADC module and how they must be used for best results. # 8.6.1.1 Analog Supply Pins The ADC module has analog power and ground supplies ( $V_{DDAD}$ and $V_{SSAD}$ ) which are available as separate pins on some devices. On other devices, $V_{SSAD}$ is shared on the same pin as the MCU digital $V_{SS}$ , and on others, both $V_{SSAD}$ and $V_{DDAD}$ are shared with the MCU digital supply pins. In these cases, there are separate pads for the analog supplies which are bonded to the same pin as the corresponding digital supply so that some degree of isolation between the supplies is maintained. When available on a separate pin, both $V_{DDAD}$ and $V_{SSAD}$ must be connected to the same voltage potential as their corresponding MCU digital supply ( $V_{DD}$ and $V_{SS}$ ) and must be routed carefully for maximum noise immunity and bypass capacitors placed as near as possible to the package. ### Analog-to-Digital Converter (S08ADC10V1) In cases where separate power supplies are used for analog and digital power, the ground connection between these supplies must be at the $V_{SSAD}$ pin. This must be the only ground connection between these supplies if possible. The $V_{SSAD}$ pin makes a good single point ground location. ### 8.6.1.2 Analog Reference Pins In addition to the analog supplies, the ADC module has connections for two reference voltage inputs. The high reference is $V_{REFH}$ , which may be shared on the same pin as $V_{DDAD}$ on some devices. The low reference is $V_{REFL}$ , which may be shared on the same pin as $V_{SSAD}$ on some devices. When available on a separate pin, $V_{REFH}$ may be connected to the same potential as $V_{DDAD}$ , or may be driven by an external source that is between the minimum $V_{DDAD}$ spec and the $V_{DDAD}$ potential ( $V_{REFH}$ must never exceed $V_{DDAD}$ ). When available on a separate pin, $V_{REFL}$ must be connected to the same voltage potential as $V_{SSAD}$ . Both $V_{REFH}$ and $V_{REFL}$ must be routed carefully for maximum noise immunity and bypass capacitors placed as near as possible to the package. AC current in the form of current spikes required to supply charge to the capacitor array at each successive approximation step is drawn through the $V_{REFH}$ and $V_{REFL}$ loop. The best external component to meet this current demand is a 0.1 $\mu$ F capacitor with good high frequency characteristics. This capacitor is connected between $V_{REFH}$ and $V_{REFL}$ and must be placed as near as possible to the package pins. Resistance in the path is not recommended because the current will cause a voltage drop which could result in conversion errors. Inductance in this path must be minimum (parasitic only). ### 8.6.1.3 Analog Input Pins The external analog inputs are typically shared with digital I/O pins on MCU devices. The pin I/O control is disabled by setting the appropriate control bit in one of the pin control registers. Conversions can be performed on inputs without the associated pin control register bit set. It is recommended that the pin control register bit always be set when using a pin as an analog input. This avoids problems with contention because the output buffer will be in its high impedance state and the pullup is disabled. Also, the input buffer draws dc current when its input is not at either $V_{DD}$ or $V_{SS}$ . Setting the pin control register bits for all pins used as analog inputs must be done to achieve lowest operating current. Empirical data shows that capacitors on the analog inputs improve performance in the presence of noise or when the source impedance is high. Use of $0.01~\mu F$ capacitors with good high-frequency characteristics is sufficient. These capacitors are not necessary in all cases, but when used they must be placed as near as possible to the package pins and be referenced to $V_{SSA}$ . For proper conversion, the input voltage must fall between $V_{REFH}$ and $V_{REFL}$ . If the input is equal to or exceeds $V_{REFH}$ , the converter circuit converts the signal to \$3FF (full scale 10-bit representation) or \$FF (full scale 8-bit representation). If the input is equal to or less than $V_{REFL}$ , the converter circuit converts it to \$000. Input voltages between $V_{REFH}$ and $V_{REFL}$ are straight-line linear conversions. There will be a brief current associated with $V_{REFL}$ when the sampling capacitor is charging. The input is sampled for 3.5 cycles of the ADCK source when ADLSMP is low, or 23.5 cycles when ADLSMP is high. For minimal loss of accuracy due to current injection, pins adjacent to the analog input pins must not be transitioning during conversions. MC9S08QD4 Series MCU Data Sheet, Rev. 6 ### 8.6.2 Sources of Error Several sources of error exist for A/D conversions. These are discussed in the following sections. ### 8.6.2.1 Sampling Error For proper conversions, the input must be sampled long enough to achieve the proper accuracy. Given the maximum input resistance of approximately $7k\Omega$ and input capacitance of approximately 5.5 pF, sampling to within 1/4LSB (at 10-bit resolution) can be achieved within the minimum sample window (3.5 cycles @ 8 MHz maximum ADCK frequency) provided the resistance of the external analog source ( $R_{AS}$ ) is kept below 5 $k\Omega$ Higher source resistances or higher-accuracy sampling is possible by setting ADLSMP (to increase the sample window to 23.5 cycles) or decreasing ADCK frequency to increase sample time. ### 8.6.2.2 Pin Leakage Error Leakage on the I/O pins can cause conversion error if the external analog source resistance ( $R_{AS}$ ) is high. If this error cannot be tolerated by the application, keep $R_{AS}$ lower than $V_{DDAD}$ / ( $2^{N*}I_{LEAK}$ ) for less than 1/4LSB leakage error (N=8 in 8-bit mode or 10 in 10-bit mode). ### 8.6.2.3 Noise-Induced Errors System noise which occurs during the sample or conversion process can affect the accuracy of the conversion. The ADC accuracy numbers are guaranteed as specified only if the following conditions are met: - There is a 0.1 μF low-ESR capacitor from V<sub>REFH</sub> to V<sub>REFL</sub>. - There is a 0.1 $\mu$ F low-ESR capacitor from $V_{DDAD}$ to $V_{SSAD}$ . - If inductive isolation is used from the primary supply, an additional 1 $\mu F$ capacitor is placed from $V_{DDAD}$ to $V_{SSAD}$ . - $V_{SSAD}$ (and $V_{REFL}$ , if connected) is connected to $V_{SS}$ at a quiet point in the ground plane. - Operate the MCU in wait or stop3 mode before initiating (hardware triggered conversions) or immediately after initiating (hardware or software triggered conversions) the ADC conversion. - For software triggered conversions, immediately follow the write to the ADCSC1 with a WAIT instruction or STOP instruction. - For stop3 mode operation, select ADACK as the clock source. Operation in stop3 reduces V<sub>DD</sub> noise but increases effective conversion time due to stop recovery. - There is no I/O switching, input or output, on the MCU during the conversion. There are some situations where external system activity causes radiated or conducted noise emissions or excessive $V_{DD}$ noise is coupled into the ADC. In these situations, or when the MCU cannot be placed in wait or stop3 or I/O activity cannot be halted, these recommended actions may reduce the effect of noise on the accuracy: • Place a 0.01 $\mu$ F capacitor (C<sub>AS</sub>) on the selected input channel to V<sub>REFL</sub> or V<sub>SSAD</sub> (this will improve noise issues but will affect sample rate based on the external analog source resistance). ### Analog-to-Digital Converter (S08ADC10V1) - Average the result by converting the analog input many times in succession and dividing the sum of the results. Four samples are required to eliminate the effect of a 1LSB, one-time error. - Reduce the effect of synchronous noise by operating off the asynchronous clock (ADACK) and averaging. Noise that is synchronous to ADCK cannot be averaged out. ### 8.6.2.4 Code Width and Quantization Error The ADC quantizes the ideal straight-line transfer function into 1024 steps (in 10-bit mode). Each step ideally has the same height (1 code) and width. The width is defined as the delta between the transition points to one code and the next. The ideal code width for an N bit converter (in this case N can be 8 or 10), defined as 1LSB, is: $$1LSB = (V_{REFH} - V_{REFI}) / 2^{N}$$ Eqn. 8-2 There is an inherent quantization error due to the digitization of the result. For 8-bit or 10-bit conversions the code will transition when the voltage is at the midpoint between the points where the straight line transfer function is exactly represented by the actual transfer function. Therefore, the quantization error will be $\pm$ 1/2LSB in 8- or 10-bit mode. As a consequence, however, the code width of the first (\$000) conversion is only 1/2LSB and the code width of the last (\$FF or \$3FF) is 1.5LSB. ### 8.6.2.5 Linearity Errors The ADC may also exhibit non-linearity of several forms. Every effort has been made to reduce these errors but the system must be aware of them because they affect overall accuracy. These errors are: - Zero-scale error (E<sub>ZS</sub>) (sometimes called offset) This error is defined as the difference between the actual code width of the first conversion and the ideal code width (1/2LSB). Note, if the first conversion is \$001, then the difference between the actual \$001 code width and its ideal (1LSB) is used. - Full-scale error (E<sub>FS</sub>) This error is defined as the difference between the actual code width of the last conversion and the ideal code width (1.5LSB). Note, if the last conversion is \$3FE, then the difference between the actual \$3FE code width and its ideal (1LSB) is used. - Differential non-linearity (DNL) This error is defined as the worst-case difference between the actual code width and the ideal code width for all conversions. - Integral non-linearity (INL) This error is defined as the highest-value the (absolute value of the) running sum of DNL achieves. More simply, this is the worst-case difference of the actual transition voltage to a given code and its corresponding ideal transition voltage, for all codes. - Total unadjusted error (TUE) This error is defined as the difference between the actual transfer function and the ideal straight-line transfer function, and therefore includes all forms of error. # 8.6.2.6 Code Jitter, Non-Monotonicity and Missing Codes Analog-to-digital converters are susceptible to three special forms of error. These are code jitter, non-monotonicity, and missing codes. Code jitter is when, at certain points, a given input voltage converts to one of two values when sampled repeatedly. Ideally, when the input voltage is infinitesimally smaller than the transition voltage, the MC9S08QD4 Series MCU Data Sheet, Rev. 6 converter yields the lower code (and vice-versa). However, even very small amounts of system noise can cause the converter to be indeterminate (between two codes) for a range of input voltages around the transition voltage. This range is normally around $\pm 1/2$ LSB and will increase with noise. This error may be reduced by repeatedly sampling the input and averaging the result. Additionally the techniques discussed in Section 8.6.2.3, "Noise-Induced Errors," will reduce this error. Non-monotonicity is defined as when, except for code jitter, the converter converts to a lower code for a higher input voltage. Missing codes are those values which are never converted for any input value. In 8-bit or 10-bit mode, the ADC is guaranteed to be monotonic and to have no missing codes. MC9S08QD4 Series MCU Data Sheet, Rev. 6 Analog-to-Digital Converter (S08ADC10V1) MC9S08QD4 Series MCU Data Sheet, Rev. 6 # **Chapter 9 Internal Clock Source (S08ICSV1)** ### 9.1 Introduction The internal clock source (ICS) module provides clock source choices for the MCU. The module contains a frequency-locked loop (FLL) as a clock source that is controllable by an internal reference clock. The module can provide this FLL clock or the internal reference clock as a source for the MCU system clock, ICSOUT. Whichever clock source is chosen, ICSOUT is passed through a bus clock divider (BDIV) which allows a lower final output clock frequency to be derived. ICSOUT is two times the bus frequency. Figure 9-1 Shows the MC9S08QD4 series with the ICS module highlighted. ### 9.1.1 ICS Configuration Information Bit-1 and bit-2 of ICS control register 1 (ICSC1) always read as 1. ### Chapter 9 Internal Clock Source (S08ICSV1) ### NOTES: - <sup>1</sup> Port pins are software configurable with pullup device if input port. - <sup>2</sup> Port pins are software configurable for output drive strength. - <sup>3</sup> Port pins are software configurable for output slew rate control. - <sup>4</sup> IRQ contains a software configurable (IRQPDD) pullup/pulldown device if PTA5 enabled as IRQ pin function (IRQPE = 1). - <sup>5</sup> RESET contains integrated pullup device if PTA5 enabled as reset pin function (RSTPE = 1). - <sup>6</sup> PTA5 does not contain a clamp diode to V<sub>DD</sub> and must not be driven above V<sub>DD</sub>. The voltage measured on this pin when internal pullup is enabled may be as low as V<sub>DD</sub> 0.7 V. The internal gates connected to this pin are pulled to V<sub>DD</sub>. - <sup>7</sup> PTA4 contains integrated pullup device if BKGD enabled (BKGDPE = 1). - When pin functions as KBI (KBIPEn = 1) and associated pin is configured to enable the pullup device, KBEDGn can be used to reconfigure the pullup as a pulldown device. Figure 9-1. MC9S08QD4 Series Block Diagram Highlighting ICS Block ### 9.1.2 Features Key features of the ICS module are: - Frequency-locked loop (FLL) is trimmable for accuracy - 0.2% resolution using internal 32 kHz reference - 2% deviation over voltage and temperature using internal 32 kHz reference - Internal or external reference clocks up to 5 MHz can be used to control the FLL - 3 bit select for reference divider is provided - Internal reference clock has 9 trim bits available - Internal or external reference clocks can be selected as the clock source for the MCU - Whichever clock is selected as the source can be divided down - 2 bit select for clock divider is provided - Allowable dividers are: 1, 2, 4, 8 - BDC clock is provided as a constant divide by 2 of the DCO output - Control signals for a low power oscillator as the external reference clock are provided - HGO, RANGE, EREFS, ERCLKEN, EREFSTEN - FLL engaged internal mode is automatically selected out of reset # 9.1.3 Modes of Operation There are seven modes of operation for the ICS: FEI, FEE, FBI, FBILP, FBE, FBELP, and stop. # 9.1.3.1 FLL Engaged Internal (FEI) In FLL engaged internal mode, which is the default mode, the ICS supplies a clock derived from the FLL which is controlled by the internal reference clock. The BDC clock is supplied from the FLL. # 9.1.3.2 FLL Engaged External (FEE) In FLL engaged external mode, the ICS supplies a clock derived from the FLL which is controlled by an external reference clock. The BDC clock is supplied from the FLL. # 9.1.3.3 FLL Bypassed Internal (FBI) In FLL bypassed internal mode, the FLL is enabled and controlled by the internal reference clock, but is bypassed. The ICS supplies a clock derived from the internal reference clock. The BDC clock is supplied from the FLL. # 9.1.3.4 FLL Bypassed Internal Low Power (FBILP) In FLL bypassed internal low power mode, the FLL is disabled and bypassed, and the ICS supplies a clock derived from the internal reference clock. The BDC clock is not available. # 9.1.3.5 FLL Bypassed External (FBE) In FLL bypassed external mode, the FLL is enabled and controlled by an external reference clock, but is bypassed. The ICS supplies a clock derived from the external reference clock. The external reference clock can be an external crystal/resonator supplied by an OSC controlled by the ICS, or it can be another external clock source. The BDC clock is supplied from the FLL. ### 9.1.3.6 FLL Bypassed External Low Power (FBELP) In FLL bypassed external low power mode, the FLL is disabled and bypassed, and the ICS supplies a clock derived from the external reference clock. The external reference clock can be an external crystal/resonator supplied by an OSC controlled by the ICS, or it can be another external clock source. The BDC clock is not available. ### 9.1.3.7 Stop (STOP) In stop mode the FLL is disabled and the internal or external reference clocks can be selected to be enabled or disabled. The BDC clock is not available and the ICS does not provide an MCU clock source. # 9.1.4 Block Diagram Figure 9-2 is the ICS block diagram. Figure 9-2. Internal Clock Source (ICS) Block Diagram # 9.2 External Signal Description There are no ICS signals that connect off chip. # 9.3 Register Definition # 9.3.1 ICS Control Register 1 (ICSC1) Figure 9-3. ICS Control Register 1 (ICSC1) Table 9-1. ICS Control Register 1 Field Descriptions | Field | Description | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6<br>CLKS | Clock Source Select — Selects the clock source that controls the bus frequency. The actual bus frequency depends on the value of the BDIV bits. O Output of FLL is selected. Internal reference clock is selected. External reference clock is selected. Reserved, defaults to 00. | | 5:3<br>RDIV | Reference Divider — Selects the amount to divide down the FLL reference clock selected by the IREFS bits. Resulting frequency must be in the range 31.25 kHz to 39.0625 kHz. 000 Encoding 0 — Divides reference clock by 1 (reset default) 001 Encoding 1 — Divides reference clock by 2 010 Encoding 2 — Divides reference clock by 4 011 Encoding 3 — Divides reference clock by 8 100 Encoding 4 — Divides reference clock by 16 101 Encoding 5 — Divides reference clock by 32 110 Encoding 6 — Divides reference clock by 128 | | 2<br>IREFS | Internal Reference Select — The IREFS bit selects the reference clock source for the FLL. 1 Internal reference clock selected 0 External reference clock selected | | 1<br>IRCLKEN | Internal Reference Clock Enable — The IRCLKEN bit enables the internal reference clock for use as ICSIRCLK. 1 ICSIRCLK active 0 ICSIRCLK inactive | | 0<br>IREFSTEN | Internal Reference Stop Enable — The IREFSTEN bit controls whether or not the internal reference clock remains enabled when the ICS enters stop mode. 1 Internal reference clock stays enabled in stop if IRCLKEN is set or if ICS is in FEI, FBI, or FBILP mode before entering stop 0 Internal reference clock is disabled in stop | # 9.3.2 ICS Control Register 2 (ICSC2) Figure 9-4. ICS Control Register 2 (ICSC2) Table 9-2. ICS Control Register 2 Field Descriptions | Field | Description | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6<br>BDIV | Bus Frequency Divider — Selects the amount to divide down the clock source selected by the CLKS bits. This controls the bus frequency. 00 Encoding 0 — Divides selected clock by 1 01 Encoding 1 — Divides selected clock by 2 (reset default) 10 Encoding 2 — Divides selected clock by 4 11 Encoding 3 — Divides selected clock by 8 | | 5<br>RANGE | Frequency Range Select — Selects the frequency range for the external oscillator. 1 High frequency range selected for the external oscillator 0 Low frequency range selected for the external oscillator | | 4<br>HGO | High Gain Oscillator Select — The HGO bit controls the external oscillator mode of operation. 1 Configure external oscillator for high gain operation 0 Configure external oscillator for low power operation | | 3<br>LP | Low Power Select — The LP bit controls whether the FLL is disabled in FLL bypassed modes. 1 FLL is disabled in bypass modes unless BDM is active 0 FLL is not disabled in bypass mode | | 2<br>EREFS | External Reference Select — The EREFS bit selects the source for the external reference clock. 1 Oscillator requested 0 External Clock Source requested | | 1<br>ERCLKEN | External Reference Enable — The ERCLKEN bit enables the external reference clock for use as ICSERCLK. 1 ICSERCLK active 0 ICSERCLK inactive | | 0<br>EREFSTEN | External Reference Stop Enable — The EREFSTEN bit controls whether or not the external reference clock remains enabled when the ICS enters stop mode. 1 External reference clock stays enabled in stop if ERCLKEN is set or if ICS is in FEE, FBE, or FBELP mode before entering stop 0 External reference clock is disabled in stop | # 9.3.3 ICS Trim Register (ICSTRM) Figure 9-5. ICS Trim Register (ICSTRM) Table 9-3. ICS Trim Register Field Descriptions | Field | Description | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>TRIM | ICS Trim Setting — The TRIM bits control the internal reference clock frequency by controlling the internal reference clock period. The bits' effect are binary weighted (i.e., bit 1 will adjust twice as much as bit 0). Increasing the binary value in TRIM will increase the period, and decreasing the value will decrease the period. | | | An additional fine trim bit is available in ICSSC as the FTRIM bit. | # 9.3.4 ICS Status and Control (ICSSC) Figure 9-6. ICS Status and Control Register (ICSSC) Table 9-4. ICS Status and Control Register Field Descriptions | Field | Description | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | Reserved, must be cleared. | | 3:2<br>CLKST | Clock Mode Status — The CLKST bits indicate the current clock mode. The CLKST bits don't update immediately after a write to the CLKS bits due to internal synchronization between clock domains. Output of FLL is selected. FLL Bypassed, Internal reference clock is selected. FLL Bypassed, External reference clock is selected. Reserved. | | 1 | <b>OSC Initialization</b> — If the external reference clock is selected by ERCLKEN or by the ICS being in FEE, FBE, or FBELP mode, and if EREFS is set, then this bit is set after the initialization cycles of the external oscillator clock have completed. This bit is cleared only when either ERCLKEN or EREFS are cleared. | | 0 | ICS Fine Trim — The FTRIM bit controls the smallest adjustment of the internal reference clock frequency. Setting FTRIM will increase the period and clearing FTRIM will decrease the period by the smallest amount possible. | # 9.4 Functional Description ### 9.4.1 Operational Modes Figure 9-7. Clock Switching Modes The seven states of the ICS are shown as a state diagram and are described below. The arrows indicate the allowed movements between the states. # 9.4.1.1 FLL Engaged Internal (FEI) FLL engaged internal (FEI) is the default mode of operation and is entered when all the following conditions occur: - CLKS bits are written to 00 - IREFS bit is written to 1 - RDIV bits are written to divide trimmed reference clock to be within the range of 31.25 kHz to 39.0625 kHz. In FLL engaged internal mode, the ICSOUT clock is derived from the FLL clock, which is controlled by the internal reference clock. The FLL loop will lock the frequency to 512 times the filter frequency, as selected by the RDIV bits. The ICSLCLK is available for BDC communications, and the internal reference clock is enabled. ### 9.4.1.2 FLL Engaged External (FEE) The FLL engaged external (FEE) mode is entered when all the following conditions occur: - CLKS bits are written to 00 - IREFS bit is written to 0 - RDIV bits are written to divide reference clock to be within the range of 31.25 kHz to 39.0625 kHz In FLL engaged external mode, the ICSOUT clock is derived from the FLL clock which is controlled by the external reference clock. The FLL loop will lock the frequency to 512 times the filter frequency, as selected by the RDIV bits. The ICSLCLK is available for BDC communications, and the external reference clock is enabled. ### 9.4.1.3 FLL Bypassed Internal (FBI) The FLL bypassed internal (FBI) mode is entered when all the following conditions occur: - CLKS bits are written to 01 - IREFS bit is written to 1 - BDM mode is active or LP bit is written to 0 In FLL bypassed internal mode, the ICSOUT clock is derived from the internal reference clock. The FLL clock is controlled by the internal reference clock, and the FLL loop will lock the FLL frequency to 512 times the Filter frequency, as selected by the RDIV bits. The ICSLCLK will be available for BDC communications, and the internal reference clock is enabled. # 9.4.1.4 FLL Bypassed Internal Low Power (FBILP) The FLL bypassed internal low power (FBILP) mode is entered when all the following conditions occur: - CLKS bits are written to 01 - IREFS bit is written to 1. - BDM mode is not active and LP bit is written to 1 In FLL bypassed internal low power mode, the ICSOUT clock is derived from the internal reference clock and the FLL is disabled. The ICSLCLK will be not be available for BDC communications, and the internal reference clock is enabled. # 9.4.1.5 FLL Bypassed External (FBE) The FLL bypassed external (FBE) mode is entered when all the following conditions occur: - CLKS bits are written to 10. - IREFS bit is written to 0. - BDM mode is active or LP bit is written to 0. In FLL bypassed external mode, the ICSOUT clock is derived from the external reference clock. The FLL clock is controlled by the external reference clock, and the FLL loop will lock the FLL frequency to 512 ### Internal Clock Source (S08ICSV1) times the filter frequency, as selected by the RDIV bits, so that the ICSLCLK will be available for BDC communications, and the external reference clock is enabled. ### 9.4.1.6 FLL Bypassed External Low Power (FBELP) The FLL bypassed external low power (FBELP) mode is entered when all the following conditions occur: - CLKS bits are written to 10. - IREFS bit is written to 0. - BDM mode is not active and LP bit is written to 1. In FLL bypassed external low power mode, the ICSOUT clock is derived from the external reference clock and the FLL is disabled. The ICSLCLK will be not be available for BDC communications. The external reference clock is enabled. ### 9.4.1.7 Stop Stop mode is entered whenever the MCU enters a STOP state. In this mode, all ICS clock signals are static except in the following cases: ICSIRCLK will be active in stop mode when all the following conditions occur: - IRCLKEN bit is written to 1 - IREFSTEN bit is written to 1 ICSERCLK will be active in stop mode when all the following conditions occur: - ERCLKEN bit is written to 1 - EREFSTEN bit is written to 1 # 9.4.2 Mode Switching When switching between FLL engaged internal (FEI) and FLL engaged external (FEE) modes the IREFS bit can be changed at anytime, but the RDIV bits must be changed simultaneously so that the resulting frequency stays in the range of 31.25 kHz to 39.0625 kHz. After a change in the IREFS value the FLL will begin locking again after a few full cycles of the resulting divided reference frequency. The CLKS bits can also be changed at anytime, but the RDIV bits must be changed simultaneously so that the resulting frequency stays in the range of 31.25 kHz to 39.0625 kHz. The actual switch to the newly selected clock will not occur until after a few full cycles of the new clock. If the newly selected clock is not available, the previous clock will remain selected. # 9.4.3 Bus Frequency Divider The BDIV bits can be changed at anytime and the actual switch to the new frequency will occur immediately. MC9S08QD4 Series MCU Data Sheet, Rev. 6 ### 9.4.4 Low Power Bit Usage The low power bit (LP) is provided to allow the FLL to be disabled and thus conserve power when it is not being used. However, in some applications it may be desirable to enable the FLL and allow it to lock for maximum accuracy before switching to an FLL engaged mode. Do this by writing the LP bit to 0. ### 9.4.5 Internal Reference Clock When IRCLKEN is set the internal reference clock signal will be presented as ICSIRCLK, which can be used as an additional clock source. The ICSIRCLK frequency can be re-targeted by trimming the period of the internal reference clock. This can be done by writing a new value to the TRIM bits in the ICSTRM register. Writing a larger value will slow down the ICSIRCLK frequency, and writing a smaller value to the ICSTRM register will speed up the ICSIRCLK frequency. The TRIM bits will effect the ICSOUT frequency if the ICS is in FLL engaged internal (FEI), FLL bypassed internal (FBI), or FLL bypassed internal low power (FBILP) mode. The TRIM and FTRIM value will not be affected by a reset. Until ICSIRCLK is trimmed, programming low reference divider (RDIV) factors may result in ICSOUT frequencies that exceed the maximum chip-level frequency and violate the chip-level clock timing specifications (see the Device Overview chapter). If IREFSTEN is set and the IRCLKEN bit is written to 1, the internal reference clock will keep running during stop mode in order to provide a fast recovery upon exiting stop. All MCU devices are factory programmed with a trim value in a reserved memory location. This value can be copied to the ICSTRM register during reset initialization. The factory trim value does not include the FTRIM bit. For finer precision, the user can trim the internal oscillator in the application and set the FTRIM bit accordingly. # 9.4.6 Optional External Reference Clock The ICS module can support an external reference clock with frequencies between 31.25 kHz to 5 MHz in all modes. When the ERCLKEN is set, the external reference clock signal will be presented as ICSERCLK, which can be used as an additional clock source. When IREFS = 1, the external reference clock will not be used by the FLL and will only be used as ICSERCLK. In these modes, the frequency can be equal to the maximum frequency the chip-level timing specifications will support (see the Device Overview chapter). If EREFSTEN is set and the ERCLKEN bit is written to 1, the external reference clock will keep running during stop mode in order to provide a fast recovery upon exiting stop. Internal Clock Source (S08ICSV1) ### 9.4.7 Fixed Frequency Clock The ICS presents the divided FLL reference clock as ICSFFCLK for use as an additional clock source for peripheral modules. The ICS provides an output signal (ICSFFE) which indicates when the ICS is providing ICSOUT frequencies four times or greater than the divided FLL reference clock (ICSFFCLK). In FLL engaged mode (FEI and FEE) this is always true and ICSFFE is always high. In ICS bypass modes, ICSFFE will get asserted for the following combinations of BDIV and RDIV values: - BDIV=00 (divide by 1), RDIV $\geq$ 010 - BDIV=01 (divide by 2), RDIV $\geq$ 011 - BDIV=10 (divide by 4), RDIV $\geq$ 100 - BDIV=11 (divide by 8), RDIV $\geq$ 101 ### 9.5 Module Initialization This section describes how to initialize and configure the ICS module. The following sections contain two initialization examples. ### 9.5.1 ICS Module Initialization Sequence The ICS comes out of POR configured for FEI mode with the BDIV set for divide-by 2. The internal reference will stabilize in $t_{IRST}$ microseconds before the FLL can acquire lock. As soon as the internal reference is stable, the FLL will acquire lock in $t_{Acquire}$ milliseconds. Upon POR, the internal reference will require trimming to guarantee an accurate clock. Freescale recommends using FLASH location 0xFFAE for storing the fine trim bit, FTRIM in the ICSSC register, and 0xFFAF for storing the 8-bit trim value for the ICSTRM register. The MCU will not automatically copy the values in these FLASH locations to the respective registers. Therefore, user code must copy these values from FLASH to the registers. ### NOTE The BDIV value must not be changed to divide-by 1 without first trimming the internal reference. Failure to do so could result in the MCU running out of specification. # 9.5.1.1 Initialization Sequence, Internal Clock Mode to External Clock Mode To change from FEI or FBI clock modes to FEE or FBE clock modes, follow this procedure: - 1. Enable the external clock source by setting the appropriate bits in ICSC2. - If FBE will be the selected mode, also set the LP bit at this time to minimize power consumption. - 2. If necessary, wait for the external clock source to stabilize. Typical crystal startup times are given in Electrical Characteristics appendix. If EREFS is set in step 1, then the OSCINIT bit will set as soon as the oscillator has completed the initialization cycles. - 3. Write to ICSC1 to select the clock mode. - If entering FEE, set the reference divider and clear the IREFS bit to switch to the external reference. - The internal reference can optionally be kept running by setting the IRCLKEN bit. This is useful if the application will switch back and forth between internal clock and external clock modes. For minimum power consumption, leave the internal reference disabled while in an external clock mode. - 4. The CLKST bits can be monitored to determine when the mode switch has completed. If FEE was selected, the bus clock will be stable in t<sub>Acquire</sub> milliseconds. The CLKST bits will not change when switching from FEI to FEE. ### 9.5.1.2 Initialization Sequence, External Clock Mode to Internal Clock Mode To change from FEE or FBE clock modes to FEI or FBI clock modes, follow this procedure: - 1. If saved, copy the TRIM and FTRIM values from FLASH to the ICSTRM and ICSSC registers. This needs to be done only once after POR. - 2. Enable the internal clock reference by selecting FBI (CLKS = 0:1) or selecting FEI (CLKS = 0:0, RDIV = 0:0:0, and IREFS = 1) in ICSC1. - 3. Wait for the internal clock reference to stabilize. The typical startup time is given in the Electrical Characteristics appendix. - 4. Write to ICSC2 to disable the external clock. - The external reference can optionally be kept running by setting the ERCLKEN bit. This is useful if the application will switch back and forth between internal clock and external clock modes. For minimum power consumption, leave the external reference disabled while in an internal clock mode. - If FBI will be the selected mode, also set the LP bit at this time to minimize power consumption. ### NOTE The internal reference must be enabled and running before disabling the external clock. Therefore it is imperative to execute steps 2 and 3 before step 4. 5. The CLKST bits in the ICSSC register can be monitored to determine when the mode switch has completed. The CLKST bits will not change when switching from FEE to FEI. If FEI was selected, the bus clock will be stable in t<sub>Acquire</sub> milliseconds. Internal Clock Source (S08ICSV1) MC9S08QD4 Series MCU Data Sheet, Rev. 6 # **Chapter 10 Keyboard Interrupt (S08KBIV2)** ### 10.1 Introduction The keyboard interrupt KBI module provides up to eight independently enabled external interrupt sources. Only four (KBI1P0–KBI1P3) of the possible interrupts are implemented on the MC9S08QD4 series MCU. These inputs are selected by the KBIPE bits. Figure 10-1 Shows the MC9S08QD4 series with the KBI module and pins highlighted. ### Chapter 10 Keyboard Interrupt (S08KBIV2) #### NOTES: - <sup>1</sup> Port pins are software configurable with pullup device if input port. - <sup>2</sup> Port pins are software configurable for output drive strength. - <sup>3</sup> Port pins are software configurable for output slew rate control. - <sup>4</sup> IRQ contains a software configurable (IRQPDD) pullup/pulldown device if PTA5 enabled as IRQ pin function (IRQPE = 1). - <sup>5</sup> RESET contains integrated pullup device if PTA5 enabled as reset pin function (RSTPE = 1). - <sup>6</sup> PTA5 does not contain a clamp diode to V<sub>DD</sub> and must not be driven above V<sub>DD</sub>. The voltage measured on this pin when internal pullup is enabled may be as low as V<sub>DD</sub> 0.7 V. The internal gates connected to this pin are pulled to V<sub>DD</sub>. - <sup>7</sup> PTA4 contains integrated pullup device if BKGD enabled (BKGDPE = 1). - When pin functions as KBI (KBIPEn = 1) and associated pin is configured to enable the pullup device, KBEDGn can be used to reconfigure the pullup as a pulldown device. Figure 10-1. MC9S08QD4 Series Block Diagram Highlighting KBI Block and Pins ### 10.1.1 Features The KBI features include: - Up to eight keyboard interrupt pins with individual pin enable bits. - Each keyboard interrupt pin is programmable as falling edge (or rising edge) only, or both falling edge and low level (or both rising edge and high level) interrupt sensitivity. - One software enabled keyboard interrupt. - Exit from low-power modes. ### 10.1.2 Modes of Operation This section defines the KBI operation in wait, stop, and background debug modes. ### 10.1.2.1 KBI in Wait Mode The KBI continues to operate in wait mode if enabled before executing the WAIT instruction. Therefore, an enabled KBI pin (KBPEx = 1) can be used to bring the MCU out of wait mode if the KBI interrupt is enabled (KBIE = 1). ### 10.1.2.2 KBI in Stop Modes The KBI operates asynchronously in stop3 mode if enabled before executing the STOP instruction. Therefore, an enabled KBI pin (KBPEx = 1) can be used to bring the MCU out of stop3 mode if the KBI interrupt is enabled (KBIE = 1). During either stop1 or stop2 mode, the KBI is disabled. In some systems, the pins associated with the KBI may be sources of wakeup from stop1 or stop2, see the stop modes section in the Modes of Operation chapter. Upon wake-up from stop1 or stop2 mode, the KBI module will be in the reset state. # 10.1.2.3 KBI in Active Background Mode When the microcontroller is in active background mode, the KBI will continue to operate normally. # 10.1.3 Block Diagram The block diagram for the keyboard interrupt module is shown Figure 10-2. ### Keyboard Interrupts (S08KBIV2) Figure 10-2. KBI Block Diagram # 10.2 External Signal Description The KBI input pins can be used to detect either falling edges, or both falling edge and low level interrupt requests. The KBI input pins can also be used to detect either rising edges, or both rising edge and high level interrupt requests. The signal properties of KBI are shown in Table 10-1. Table 10-1. Signal Properties | Signal | Function | 1/0 | |--------|-------------------------|-----| | KBIPn | Keyboard interrupt pins | I | # 10.3 Register Definition The KBI includes three registers: - An 8-bit pin status and control register. - An 8-bit pin enable register. - An 8-bit edge select register. Refer to the direct-page register summary in the Memory chapter for the absolute address assignments for all KBI registers. This section refers to registers and control bits only by their names. Some MCUs may have more than one KBI, so register names include placeholder characters to identify which KBI is being referenced. # 10.3.1 KBI Status and Control Register (KBISC) KBISC contains the status flag and control bits, which are used to configure the KBI. Figure 10-3. KBI Status and Control Register **Table 10-2. KBISC Register Field Descriptions** | Field | Description | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | Unused register bits, always read 0. | | 3<br>KBF | <ul> <li>Keyboard Interrupt Flag — KBF indicates when a keyboard interrupt is detected. Writes have no effect on KBF.</li> <li>No keyboard interrupt detected.</li> <li>Keyboard interrupt detected.</li> </ul> | | 2<br>KBACK | <b>Keyboard Acknowledge</b> — Writing a 1 to KBACK is part of the flag clearing mechanism. KBACK always reads as 0. | | 1<br>KBIE | Keyboard Interrupt Enable — KBIE determines whether a keyboard interrupt is requested. 0 Keyboard interrupt request not enabled. 1 Keyboard interrupt request enabled. | | 0<br>KBMOD | Keyboard Detection Mode — KBMOD (along with the KBEDG bits) controls the detection mode of the keyboard interrupt pins.0Keyboard detects edges only. 1 Keyboard detects both edges and levels. | # 10.3.2 KBI Pin Enable Register (KBIPE) KBIPE contains the pin enable control bits. Figure 10-4. KBI Pin Enable Register Table 10-3. KBIPE Register Field Descriptions | Field | Description | |---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>KBIPEn | <ul> <li>Keyboard Pin Enables — Each of the KBIPEn bits enable the corresponding keyboard interrupt pin.</li> <li>Pin not enabled as keyboard interrupt.</li> <li>Pin enabled as keyboard interrupt.</li> </ul> | # 10.3.3 KBI Edge Select Register (KBIES) KBIES contains the edge select control bits. MC9S08QD4 Series MCU Data Sheet, Rev. 6 Figure 10-5. KBI Edge Select Register Table 10-4. KBIES Register Field Descriptions | Field | Description | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>KBEDGn | Keyboard Edge Selects — Each of the KBEDGn bits selects the falling edge/low level or rising edge/high level function of the corresponding pin). 0 Falling edge/low level. 1 Rising edge/high level. | #### 10.4 **Functional Description** This on-chip peripheral module is called a keyboard interrupt (KBI) module because originally it was designed to simplify the connection and use of row-column matrices of keyboard switches. However, these inputs are also useful as extra external interrupt inputs and as an external means of waking the MCU from stop or wait low-power modes. The KBI module allows up to eight pins to act as additional interrupt sources. Writing to the KBIPEn bits in the keyboard interrupt pin enable register (KBIPE) independently enables or disables each KBI pin. Each KBI pin can be configured as edge sensitive or edge and level sensitive based on the KBMOD bit in the keyboard interrupt status and control register (KBISC). Edge sensitive can be software programmed to be either falling or rising; the level can be either low or high. The polarity of the edge or edge and level sensitivity is selected using the KBEDGn bits in the keyboard interrupt edge select register (KBIES). #### 10.4.1 **Edge Only Sensitivity** Synchronous logic is used to detect edges. A falling edge is detected when an enabled keyboard interrupt (KBIPEn=1) input signal is seen as a logic 1 (the deasserted level) during one bus cycle and then a logic 0 (the asserted level) during the next cycle. A rising edge is detected when the input signal is seen as a logic 0 (the deasserted level) during one bus cycle and then a logic 1 (the asserted level) during the next cycle. Before the first edge is detected, all enabled keyboard interrupt input signals must be at the deasserted logic levels. After any edge is detected, all enabled keyboard interrupt input signals must return to the deasserted level before any new edge can be detected. A valid edge on an enabled KBI pin will set KBF in KBISC. If KBIE in KBISC is set, an interrupt request will be presented to the CPU. Clearing of KBF is accomplished by writing a 1 to KBACK in KBISC. #### **Edge and Level Sensitivity** 10.4.2 A valid edge or level on an enabled KBI pin will set KBF in KBISC. If KBIE in KBISC is set, an interrupt request will be presented to the CPU. Clearing of KBF is accomplished by writing a 1 to KBACK in MC9S08QD4 Series MCU Data Sheet, Rev. 6 140 Freescale Semiconductor KBISC provided all enabled keyboard inputs are at their deasserted levels. KBF will remain set if any enabled KBI pin is asserted while attempting to clear by writing a 1 to KBACK. ### 10.4.3 KBI Pullup/Pulldown Resistors The KBI pins can be configured to use an internal pullup/pulldown resistor using the associated I/O port pullup enable register. If an internal resistor is enabled, the KBIES register is used to select whether the resistor is a pullup (KBEDGn = 0) or a pulldown (KBEDGn = 1). ### 10.4.4 KBI Initialization When a keyboard interrupt pin is first enabled it is possible to get a false keyboard interrupt flag. To prevent a false interrupt request during keyboard initialization, the user must do the following: - 1. Mask keyboard interrupts by clearing KBIE in KBISC. - 2. Enable the KBI polarity by setting the appropriate KBEDGn bits in KBIES. - 3. If using internal pullup/pulldown device, configure the associated pullup enable bits in PTxPE. - 4. Enable the KBI pins by setting the appropriate KBIPEn bits in KBIPE. - 5. Write to KBACK in KBISC to clear any false interrupts. - 6. Set KBIE in KBISC to enable interrupts. Keyboard Interrupts (S08KBIV2) MC9S08QD4 Series MCU Data Sheet, Rev. 6 # **Chapter 11 Timer/Pulse-Width Modulator (S08TPMV2)** ### 11.1 Introduction Figure 11-1 shows the MC9S08QD4 series block diagram with the TPM module and pins highlighted. ### 11.1.1 TPM2 Configuration Information The TPM2 module consist of a single channel, TPM2CH0, that is multiplexed with input pin PTA4 and output pin PTA5. When TPM2 is configured for input capture, the TPM2CH0 will connect to the PTA5 (TPM2CH0I). When TPM2 is configured for output compare, the TPM2CH0 will connect to the PTA4 (TPM2CH0O). When TPM2 is disabled, PTA4 and PTA5 function as standard port pins. # 11.1.2 TCLK1 and TCLK2 Configuration Information The TCLK1 and TCLK2 are the external clock source inputs for TPM1 and TPM2 respectively. ### Chapter 11 Timer/Pulse-Width Modulator (S08TPMV2) #### NOTES: - <sup>1</sup> Port pins are software configurable with pullup device if input port. - <sup>2</sup> Port pins are software configurable for output drive strength. - <sup>3</sup> Port pins are software configurable for output slew rate control. - <sup>4</sup> IRQ contains a software configurable (IRQPDD) pullup/pulldown device if PTA5 enabled as IRQ pin function (IRQPE = 1). - <sup>5</sup> RESET contains integrated pullup device if PTA5 enabled as reset pin function (RSTPE = 1). - $^{6}$ PTA5 does not contain a clamp diode to $V_{DD}$ and must not be driven above $V_{DD}$ . The voltage measured on this pin when internal pullup is enabled may be as low as $V_{DD} 0.7$ V. The internal gates connected to this pin are pulled to $V_{DD}$ . - <sup>7</sup> PTA4 contains integrated pullup device if BKGD enabled (BKGDPE = 1). - When pin functions as KBI (KBIPEn = 1) and associated pin is configured to enable the pullup device, KBEDGn can be used to reconfigure the pullup as a pulldown device. Figure 11-1. MC9S08QD4 Series Block Diagram Highlighting TPM Block and Pins ### 11.1.3 Features The TPM has the following features: - Each TPM may be configured for buffered, center-aligned pulse-width modulation (CPWM) on all channels - Clock sources independently selectable per TPM (multiple TPMs device) - Selectable clock sources (device dependent): bus clock, fixed system clock, external pin - Clock prescaler taps for divide by 1, 2, 4, 8, 16, 32, 64, or 128 - 16-bit free-running or up/down (CPWM) count operation - 16-bit modulus register to control counter range - Timer system enable - One interrupt per channel plus a terminal count interrupt for each TPM module (multiple TPMs device) - Channel features: - Each channel may be input capture, output compare, or buffered edge-aligned PWM - Rising-edge, falling-edge, or any-edge input capture trigger - Set, clear, or toggle output compare action - Selectable polarity on PWM outputs ## 11.1.4 Block Diagram Figure 11-2 shows the structure of a TPM. Some MCUs include more than one TPM, with various numbers of channels. Figure 11-2. TPM Block Diagram The central component of the TPM is the 16-bit counter that can operate as a free-running counter, a modulo counter, or an up-/down-counter when the TPM is configured for center-aligned PWM. The TPM counter (when operating in normal up-counting mode) provides the timing reference for the input capture, output compare, and edge-aligned PWM functions. The timer counter modulo registers, TPMxMODH:TPMxMODL, control the modulo value of the counter. (The values 0x0000 or 0xFFFF rpmxmodh: rpmxmodl, control the modulo value of the counter. (The values 0x0000 or 0xFFFF effectively make the counter free running.) Software can read the counter value at any time without affecting the counting sequence. Any write to either byte of the TPMxCNT counter resets the counter regardless of the data value written. MC9S08QD4 Series MCU Data Sheet, Rev. 6 All TPM channels are programmable independently as input capture, output compare, or buffered edge-aligned PWM channels. # 11.2 External Signal Description When any pin associated with the timer is configured as a timer input, a passive pullup can be enabled. After reset, the TPM modules are disabled and all pins default to general-purpose inputs with the passive pullups disabled. ### 11.2.1 External TPM Clock Sources When control bits CLKSB:CLKSA in the timer status and control register are set to 1:1, the prescaler and consequently the 16-bit counter for TPMx are driven by an external clock source, TPMxCLK, connected to an I/O pin. A synchronizer is needed between the external clock and the rest of the TPM. This synchronizer is clocked by the bus clock so the frequency of the external source must be less than one-half the frequency of the bus rate clock. The upper frequency limit for this external clock source is specified to be one-fourth the bus frequency to conservatively accommodate duty cycle and phase-locked loop (PLL) or frequency-locked loop (FLL) frequency jitter effects. On some devices the external clock input is shared with one of the TPM channels. When a TPM channel is shared as the external clock input, the associated TPM channel cannot use the pin. (The channel can still be used in output compare mode as a software timer.) Also, if one of the TPM channels is used as the external clock input, the corresponding ELSnB:ELSnA control bits must be set to 0:0 so the channel is not trying to use the same pin. ### 11.2.2 TPMxCHn — TPMx Channel n I/O Pins Each TPM channel is associated with an I/O pin on the MCU. The function of this pin depends on the configuration of the channel. In some cases, no pin function is needed so the pin reverts to being controlled by general-purpose I/O controls. When a timer has control of a port pin, the port data and data direction registers do not affect the related pin(s). See the Pins and Connections chapter for additional information about shared pin functions. # 11.3 Register Definition The TPM includes: - An 8-bit status and control register (TPMxSC) - A 16-bit counter (TPMxCNTH:TPMxCNTL) - A 16-bit modulo register (TPMxMODH:TPMxMODL) Each timer channel has: - An 8-bit status and control register (TPMxCnSC) - A 16-bit channel value register (TPMxCnVH:TPMxCnVL) Refer to the direct-page register summary in the Memory chapter of this data sheet for the absolute address assignments for all TPM registers. This section refers to registers and control bits only by their names. A #### Timer/Pulse-Width Modulator (S08TPMV2) Freescale-provided equate or header file is used to translate these names into the appropriate absolute addresses. # 11.3.1 Timer Status and Control Register (TPMxSC) TPMxSC contains the overflow status flag and control bits that are used to configure the interrupt enable, TPM configuration, clock source, and prescale divisor. These controls relate to all channels within this timer module. Figure 11-3. Timer Status and Control Register (TPMxSC) **Table 11-1. TPMxSC Register Field Descriptions** | Field | Description | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>TOF | Timer Overflow Flag — This flag is set when the TPM counter changes to 0x0000 after reaching the modulo value programmed in the TPM counter modulo registers. When the TPM is configured for CPWM, TOF is set after the counter has reached the value in the modulo register, at the transition to the next lower count value. Clear TOF by reading the TPM status and control register when TOF is set and then writing a 0 to TOF. If another TPM overflow occurs before the clearing sequence is complete, the sequence is reset so TOF would remain set after the clear sequence was completed for the earlier TOF. Reset clears TOF. Writing a 1 to TOF has no effect. 0 TPM counter has not reached modulo value or overflow 1 TPM counter has overflowed | | 6<br>TOIE | Timer Overflow Interrupt Enable — This read/write bit enables TPM overflow interrupts. If TOIE is set, an interrupt is generated when TOF equals 1. Reset clears TOIE. 0 TOF interrupts inhibited (use software polling) 1 TOF interrupts enabled | | 5<br>CPWMS | Center-Aligned PWM Select — This read/write bit selects CPWM operating mode. Reset clears this bit so the TPM operates in up-counting mode for input capture, output compare, and edge-aligned PWM functions. Setting CPWMS reconfigures the TPM to operate in up-/down-counting mode for CPWM functions. Reset clears CPWMS. O All TPMx channels operate as input capture, output compare, or edge-aligned PWM mode as selected by the MSnB:MSnA control bits in each channel's status and control register All TPMx channels operate in center-aligned PWM mode | | 4:3<br>CLKS[B:A] | Clock Source Select — As shown in Table 11-2, this 2-bit field is used to disable the TPM system or select one of three clock sources to drive the counter prescaler. The external source and the XCLK are synchronized to the bus clock by an on-chip synchronization circuit. | | 2:0<br>PS[2:0] | Prescale Divisor Select — This 3-bit field selects one of eight divisors for the TPM clock input as shown in Table 11-3. This prescaler is located after any clock source synchronization or clock source selection, so it affects whatever clock source is selected to drive the TPM system. | | Table 1 | 1-2 | TPM | Clock Sou | rce Selection | |---------|-----|-----|-----------|---------------| | | | | | | | CLKSB:CLKSA | TPM Clock Source to Prescaler Input | |-------------|------------------------------------------| | 0:0 | No clock selected (TPMx disabled) | | 0:1 | Bus rate clock (BUSCLK) | | 1:0 | Fixed system clock (XCLK) | | 1:1 | External source (TPMxCLK) <sup>1,2</sup> | The maximum frequency that is allowed as an external clock is one-fourth of the bus frequency. Table 11-3. Prescale Divisor Selection | PS2:PS1:PS0 | TPM Clock Source Divided-By | |-------------|-----------------------------| | 0:0:0 | 1 | | 0:0:1 | 2 | | 0:1:0 | 4 | | 0:1:1 | 8 | | 1:0:0 | 16 | | 1:0:1 | 32 | | 1:1:0 | 64 | | 1:1:1 | 128 | # 11.3.2 Timer Counter Registers (TPMxCNTH:TPMxCNTL) The two read-only TPM counter registers contain the high and low bytes of the value in the TPM counter. Reading either byte (TPMxCNTH or TPMxCNTL) latches the contents of both bytes into a buffer where they remain latched until the other byte is read. This allows coherent 16-bit reads in either order. The coherency mechanism is automatically restarted by an MCU reset, a write of any value to TPMxCNTH or TPMxCNTL, or any write to the timer status/control register (TPMxSC). Reset clears the TPM counter registers. Figure 11-4. Timer Counter Register High (TPMxCNTH) <sup>&</sup>lt;sup>2</sup> If the external clock input is shared with channel n and is selected as the TPM clock source, the corresponding ELSnB:ELSnA control bits must be set to 0:0 so channel n does not try to use the same pin for a conflicting function. #### Timer/Pulse-Width Modulator (S08TPMV2) Figure 11-5. Timer Counter Register Low (TPMxCNTL) When background mode is active, the timer counter and the coherency mechanism are frozen such that the buffer latches remain in the state they were in when the background mode became active even if one or both bytes of the counter are read while background mode is active. # 11.3.3 Timer Counter Modulo Registers (TPMxMODH:TPMxMODL) The read/write TPM modulo registers contain the modulo value for the TPM counter. After the TPM counter reaches the modulo value, the TPM counter resumes counting from 0x0000 at the next clock (CPWMS = 0) or starts counting down (CPWMS = 1), and the overflow flag (TOF) becomes set. Writing to TPMxMODH or TPMxMODL inhibits TOF and overflow interrupts until the other byte is written. Reset sets the TPM counter modulo registers to 0x0000, which results in a free-running timer counter (modulo disabled). Figure 11-6. Timer Counter Modulo Register High (TPMxMODH) Figure 11-7. Timer Counter Modulo Register Low (TPMxMODL) It is good practice to wait for an overflow interrupt so both bytes of the modulo register can be written well before a new overflow. An alternative approach is to reset the TPM counter before writing to the TPM modulo registers to avoid confusion about when the first counter overflow will occur. # 11.3.4 Timer Channel n Status and Control Register (TPMxCnSC) TPMxCnSC contains the channel interrupt status flag and control bits that are used to configure the interrupt enable, channel configuration, and pin function. Figure 11-8. Timer Channel n Status and Control Register (TPMxCnSC) Table 11-4. TPMxCnSC Register Field Descriptions | Field | Description | | | | | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7<br>CHnF | Channel n Flag — When channel n is configured for input capture, this flag bit is set when an active edge occ on the channel n pin. When channel n is an output compare or edge-aligned PWM channel, CHnF is set wh the value in the TPM counter registers matches the value in the TPM channel n value registers. This flag is seldom used with center-aligned PWMs because it is set every time the counter matches the channel value register, which correspond to both edges of the active duty cycle period. A corresponding interrupt is requested when CHnF is set and interrupts are enabled (CHnIE = 1). Clear CHI by reading TPMxCnSC while CHnF is set and then writing a 0 to CHnF. If another interrupt request occurs before the clearing sequence is complete, the sequence is reset so CHnF would remain set after the clear sequence was completed for the earlier CHnF. This is done so a CHnF interrupt request cannot be lost by clearing a previous CHnF. Reset clears CHnF. Writing a 1 to CHnF has no effect. O No input capture or output compare event occurred on channel n 1 Input capture or output compare event occurred on channel n | | | | | | 6<br>CHnIE | Channel n Interrupt Enable — This read/write bit enables interrupts from channel n. Reset clears CHnIE. O Channel n interrupt requests disabled (use software polling) Channel n interrupt requests enabled | | | | | | 5<br>MSnB | <b>Mode Select B for TPM Channel n</b> — When CPWMS = 0, MSnB = 1 configures TPM channel n for edge-aligned PWM mode. For a summary of channel mode and setup controls, refer to Table 11-5. | | | | | | 4<br>MSnA | <b>Mode Select A for TPM Channel n</b> — When CPWMS = 0 and MSnB = 0, MSnA configures TPM channel n for input capture mode or output compare mode. Refer to Table 11-5 for a summary of channel mode and setup controls. | | | | | | 3:2<br>ELSn[B:A] | Edge/Level Select Bits — Depending on the operating mode for the timer channel as set by CPWMS:MSnB:MSnA and shown in Table 11-5, these bits select the polarity of the input edge that triggers an input capture event, select the level that will be driven in response to an output compare match, or select the polarity of the PWM output. Setting ELSnB:ELSnA to 0:0 configures the related timer pin as a general-purpose I/O pin unrelated to any timer channel functions. This function is typically used to temporarily disable an input capture channel or to make the timer pin available as a general-purpose I/O pin when the associated timer channel is set up as a software timer that does not require the use of a pin. | | | | | | CPWMS | MSnB:MSnA | ELSnB:ELSnA | Mode | Configuration | | |-------|-----------|-------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------|--| | Х | XX | 00 | Pin not used for TPM channel; use as an external clock for the TPM or revert to general-purpose I/O | | | | 0 | 00 | 01 | Input capture | Capture on rising edge only | | | | | 10 | | Capture on falling edge only | | | | | 11 | | Capture on rising or falling edge | | | | 01 | 00 | Output | Software compare only | | | | | 01 | compare | Toggle output on compare | | | | | 10 | | Clear output on compare | | | | | 11 | | Set output on compare | | | | 1X | 10 | Edge-aligned | High-true pulses (clear output on compare) | | | | | X1 | PWM | Low-true pulses (set output on compare) | | | 1 | XX | 10 | Center-aligned | High-true pulses (clear output on compare-up) | | | | | X1 | PWM | Low-true pulses (set output on compare-up) | | Table 11-5. Mode, Edge, and Level Selection If the associated port pin is not stable for at least two bus clock cycles before changing to input capture mode, it is possible to get an unexpected indication of an edge trigger. Typically, a program would clear status flags after changing channel configuration bits and before enabling channel interrupts or using the status flags to avoid any unexpected behavior. ## 11.3.5 Timer Channel Value Registers (TPMxCnVH:TPMxCnVL) These read/write registers contain the captured TPM counter value of the input capture function or the output compare value for the output compare or PWM functions. The channel value registers are cleared by reset. Figure 11-9. Timer Channel Value Register High (TPMxCnVH) Figure 11-10. Timer Channel Value Register Low (TPMxCnVL) In input capture mode, reading either byte (TPMxCnVH or TPMxCnVL) latches the contents of both bytes into a buffer where they remain latched until the other byte is read. This latching mechanism also resets (becomes unlatched) when the TPMxCnSC register is written. MC9S08QD4 Series MCU Data Sheet, Rev. 6 In output compare or PWM modes, writing to either byte (TPMxCnVH or TPMxCnVL) latches the value into a buffer. When both bytes have been written, they are transferred as a coherent 16-bit value into the timer channel value registers. This latching mechanism may be manually reset by writing to the TPMxCnSC register. This latching mechanism allows coherent 16-bit writes in either order, which is friendly to various compiler implementations. # 11.4 Functional Description All TPM functions are associated with a main 16-bit counter that allows flexible selection of the clock source and prescale divisor. A 16-bit modulo register also is associated with the main 16-bit counter in the TPM. Each TPM channel is optionally associated with an MCU pin and a maskable interrupt function. The TPM has center-aligned PWM capabilities controlled by the CPWMS control bit in TPMxSC. When CPWMS is set to 1, timer counter TPMxCNT changes to an up-/down-counter and all channels in the associated TPM act as center-aligned PWM channels. When CPWMS = 0, each channel can independently be configured to operate in input capture, output compare, or buffered edge-aligned PWM mode. The following sections describe the main 16-bit counter and each of the timer operating modes (input capture, output compare, edge-aligned PWM, and center-aligned PWM). Because details of pin operation and interrupt activity depend on the operating mode, these topics are covered in the associated mode sections. ## 11.4.1 Counter All timer functions are based on the main 16-bit counter (TPMxCNTH:TPMxCNTL). This section discusses selection of the clock source, up-counting vs. up-/down-counting, end-of-count overflow, and manual counter reset. After any MCU reset, CLKSB:CLKSA = 0:0 so no clock source is selected and the TPM is inactive. Normally, CLKSB:CLKSA would be set to 0:1 so the bus clock drives the timer counter. The clock source for the TPM can be selected to be off, the bus clock (BUSCLK), the fixed system clock (XCLK), or an external input. The maximum frequency allowed for the external clock option is one-fourth the bus rate. Refer to Section 11.3.1, "Timer Status and Control Register (TPMxSC)" and Table 11-2 for more information about clock source selection. When the microcontroller is in active background mode, the TPM temporarily suspends all counting until the microcontroller returns to normal user operating mode. During stop mode, all TPM clocks are stopped; therefore, the TPM is effectively disabled until clocks resume. During wait mode, the TPM continues to operate normally. The main 16-bit counter has two counting modes. When center-aligned PWM is selected (CPWMS = 1), the counter operates in up-/down-counting mode. Otherwise, the counter operates as a simple up-counter. As an up-counter, the main 16-bit counter counts from 0x0000 through its terminal count and then continues with 0x0000. The terminal count is 0xFFFF or a modulus value in TPMxMODH:TPMxMODL. #### Timer/Pulse-Width Modulator (S08TPMV2) When center-aligned PWM operation is specified, the counter counts upward from 0x0000 through its terminal count and then counts downward to 0x0000 where it returns to up-counting. Both 0x0000 and the terminal count value (value in TPMxMODH:TPMxMODL) are normal length counts (one timer clock period long). An interrupt flag and enable are associated with the main 16-bit counter. The timer overflow flag (TOF) is a software-accessible indication that the timer counter has overflowed. The enable signal selects between software polling (TOIE = 0) where no hardware interrupt is generated, or interrupt-driven operation (TOIE = 1) where a static hardware interrupt is automatically generated whenever the TOF flag is 1. The conditions that cause TOF to become set depend on the counting mode (up or up/down). In up-counting mode, the main 16-bit counter counts from 0x0000 through 0xFFFF and overflows to 0x0000 on the next counting clock. TOF becomes set at the transition from 0xFFFF to 0x0000. When a modulus limit is set, TOF becomes set at the transition from the value set in the modulus register to 0x0000. When the main 16-bit counter is operating in up-/down-counting mode, the TOF flag gets set as the counter changes direction at the transition from the value set in the modulus register and the next lower count value. This corresponds to the end of a PWM period. (The 0x0000 count value corresponds to the center of a period.) Because the HCS08 MCU is an 8-bit architecture, a coherency mechanism is built into the timer counter for read operations. Whenever either byte of the counter is read (TPMxCNTH or TPMxCNTL), both bytes are captured into a buffer so when the other byte is read, the value will represent the other byte of the count at the time the first byte was read. The counter continues to count normally, but no new value can be read from either byte until both bytes of the old count have been read. The main timer counter can be reset manually at any time by writing any value to either byte of the timer count TPMxCNTH or TPMxCNTL. Resetting the counter in this manner also resets the coherency mechanism in case only one byte of the counter was read before resetting the count. ### 11.4.2 Channel Mode Selection Provided CPWMS = 0 (center-aligned PWM operation is not specified), the MSnB and MSnA control bits in the channel n status and control registers determine the basic mode of operation for the corresponding channel. Choices include input capture, output compare, and buffered edge-aligned PWM. # 11.4.2.1 Input Capture Mode With the input capture function, the TPM can capture the time at which an external event occurs. When an active edge occurs on the pin of an input capture channel, the TPM latches the contents of the TPM counter into the channel value registers (TPMxCnVH:TPMxCnVL). Rising edges, falling edges, or any edge may be chosen as the active edge that triggers an input capture. When either byte of the 16-bit capture register is read, both bytes are latched into a buffer to support coherent 16-bit accesses regardless of order. The coherency sequence can be manually reset by writing to the channel status/control register (TPMxCnSC). An input capture event sets a flag bit (CHnF) that can optionally generate a CPU interrupt request. MC9S08QD4 Series MCU Data Sheet, Rev. 6 ## 11.4.2.2 Output Compare Mode With the output compare function, the TPM can generate timed pulses with programmable position, polarity, duration, and frequency. When the counter reaches the value in the channel value registers of an output compare channel, the TPM can set, clear, or toggle the channel pin. In output compare mode, values are transferred to the corresponding timer channel value registers only after both 8-bit bytes of a 16-bit register have been written. This coherency sequence can be manually reset by writing to the channel status/control register (TPMxCnSC). An output compare event sets a flag bit (CHnF) that can optionally generate a CPU interrupt request. ## 11.4.2.3 Edge-Aligned PWM Mode This type of PWM output uses the normal up-counting mode of the timer counter (CPWMS = 0) and can be used when other channels in the same TPM are configured for input capture or output compare functions. The period of this PWM signal is determined by the setting in the modulus register (TPMxMODH:TPMxMODL). The duty cycle is determined by the setting in the timer channel value register (TPMxCnVH:TPMxCnVL). The polarity of this PWM signal is determined by the setting in the ELSnA control bit. Duty cycle cases of 0 percent and 100 percent are possible. As Figure 11-11 shows, the output compare value in the TPM channel registers determines the pulse width (duty cycle) of the PWM signal. The time between the modulus overflow and the output compare is the pulse width. If ELSnA = 0, the counter overflow forces the PWM signal high and the output compare forces the PWM signal low. If ELSnA = 1, the counter overflow forces the PWM signal low and the output compare forces the PWM signal high. Figure 11-11. PWM Period and Pulse Width (ELSnA = 0) When the channel value register is set to 0x0000, the duty cycle is 0 percent. By setting the timer channel value register (TPMxCnVH:TPMxCnVL) to a value greater than the modulus setting, 100% duty cycle can be achieved. This implies that the modulus setting must be less than 0xFFFF to get 100% duty cycle. Because the HCS08 is a family of 8-bit MCUs, the settings in the timer channel registers are buffered to ensure coherent 16-bit updates and to avoid unexpected PWM pulse widths. Writes to either register, TPMxCnVH or TPMxCnVL, write to buffer registers. In edge-PWM mode, values are transferred to the corresponding timer channel registers only after both 8-bit bytes of a 16-bit register have been written and the value in the TPMxCNTH:TPMxCNTL counter is 0x0000. (The new duty cycle does not take effect until the next full period.) ## 11.4.3 Center-Aligned PWM Mode This type of PWM output uses the up-/down-counting mode of the timer counter (CPWMS = 1). The output compare value in TPMxCnVH:TPMxCnVL determines the pulse width (duty cycle) of the PWM signal and the period is determined by the value in TPMxMODH:TPMxMODL. TPMxMODH:TPMxMODL must be kept in the range of 0x0001 to 0x7FFF because values outside this range can produce ambiguous results. ELSnA will determine the polarity of the CPWM output. Eqn. 11-1 period = 2 x (TPMxMODH:TPMxMODL); for TPMxMODH:TPMxMODL = 0x0001-0x7FFF Egn. 11-2 If the channel value register TPMxCnVH:TPMxCnVL is zero or negative (bit 15 set), the duty cycle will be 0%. If TPMxCnVH:TPMxCnVL is a positive value (bit 15 clear) and is greater than the (nonzero) modulus setting, the duty cycle will be 100% because the duty cycle compare will never occur. This implies the usable range of periods set by the modulus register is 0x0001 through 0x7FFE (0x7FFF if generation of 100% duty cycle is not necessary). This is not a significant limitation because the resulting period is much longer than required for normal applications. TPMxMODH:TPMxMODL = 0x0000 is a special case that must not be used with center-aligned PWM mode. When CPWMS = 0, this case corresponds to the counter running free from 0x0000 through 0xFFFF, but when CPWMS = 1 the counter needs a valid match to the modulus register somewhere other than at 0x0000 in order to change directions from up-counting to down-counting. Figure 11-12 shows the output compare value in the TPM channel registers (multiplied by 2), which determines the pulse width (duty cycle) of the CPWM signal. If ELSnA = 0, the compare match while counting up forces the CPWM output signal low and a compare match while counting down forces the output high. The counter counts up until it reaches the modulo setting in TPMxMODH:TPMxMODL, then counts down until it reaches zero. This sets the period equal to two times TPMxMODH:TPMxMODL. Figure 11-12. CPWM Period and Pulse Width (ELSnA = 0) Center-aligned PWM outputs typically produce less noise than edge-aligned PWMs because fewer I/O pin transitions are lined up at the same system clock edge. This type of PWM is also required for some types of motor drives. Because the HCS08 is a family of 8-bit MCUs, the settings in the timer channel registers are buffered to ensure coherent 16-bit updates and to avoid unexpected PWM pulse widths. Writes to any of the registers, TPMxMODH, TPMxMODL, TPMxCnVH, and TPMxCnVL, actually write to buffer registers. Values are transferred to the corresponding timer channel registers only after both 8-bit bytes of a 16-bit register have been written and the timer counter overflows (reverses direction from up-counting to down-counting at the end of the terminal count in the modulus register). This TPMxCNT overflow requirement only applies to PWM channels, not output compares. Optionally, when TPMxCNTH:TPMxCNTL = TPMxMODH:TPMxMODL, the TPM can generate a TOF interrupt at the end of this count. The user can choose to reload any number of the PWM buffers, and they will all update simultaneously at the start of a new period. Writing to TPMxSC cancels any values written to TPMxMODH and/or TPMxMODL and resets the coherency mechanism for the modulo registers. Writing to TPMxCnSC cancels any values written to the channel value registers and resets the coherency mechanism for TPMxCnVH:TPMxCnVL. ## 11.5 TPM Interrupts The TPM generates an optional interrupt for the main counter overflow and an interrupt for each channel. The meaning of channel interrupts depends on the mode of operation for each channel. If the channel is configured for input capture, the interrupt flag is set each time the selected input capture edge is recognized. If the channel is configured for output compare or PWM modes, the interrupt flag is set each time the main timer counter matches the value in the 16-bit channel value register. See the Resets, Interrupts, and System Configuration chapter for absolute interrupt vector addresses, priority, and local interrupt mask control bits. For each interrupt source in the TPM, a flag bit is set on recognition of the interrupt condition such as timer overflow, channel input capture, or output compare events. This flag may be read (polled) by software to verify that the action has occurred, or an associated enable bit (TOIE or CHnIE) can be set to enable hardware interrupt generation. While the interrupt enable bit is set, a static interrupt will be generated whenever the associated interrupt flag equals 1. It is the responsibility of user software to perform a sequence of steps to clear the interrupt flag before returning from the interrupt service routine. # 11.5.1 Clearing Timer Interrupt Flags TPM interrupt flags are cleared by a 2-step process that includes a read of the flag bit while it is set (1) followed by a write of 0 to the bit. If a new event is detected between these two steps, the sequence is reset and the interrupt flag remains set after the second step to avoid the possibility of missing the new event. # 11.5.2 Timer Overflow Interrupt Description The conditions that cause TOF to become set depend on the counting mode (up or up/down). In up-counting mode, the 16-bit timer counter counts from 0x0000 through 0xFFFF and overflows to 0x0000 on the next counting clock. TOF becomes set at the transition from 0xFFFF to 0x0000. When a modulus limit is set, TOF becomes set at the transition from the value set in the modulus register to 0x0000. When the counter is operating in up-/down-counting mode, the TOF flag gets set as the counter changes direction at the transition from the value set in the modulus register and the next lower count value. This corresponds to the end of a PWM period. (The 0x0000 count value corresponds to the center of a period.) Timer/Pulse-Width Modulator (S08TPMV2) ## 11.5.3 Channel Event Interrupt Description The meaning of channel interrupts depends on the current mode of the channel (input capture, output compare, edge-aligned PWM, or center-aligned PWM). When a channel is configured as an input capture channel, the ELSnB:ELSnA control bits select rising edges, falling edges, any edge, or no edge (off) as the edge that triggers an input capture event. When the selected edge is detected, the interrupt flag is set. The flag is cleared by the 2-step sequence described in Section 11.5.1, "Clearing Timer Interrupt Flags." When a channel is configured as an output compare channel, the interrupt flag is set each time the main timer counter matches the 16-bit value in the channel value register. The flag is cleared by the 2-step sequence described in Section 11.5.1, "Clearing Timer Interrupt Flags." ## 11.5.4 PWM End-of-Duty-Cycle Events For channels that are configured for PWM operation, there are two possibilities: - When the channel is configured for edge-aligned PWM, the channel flag is set when the timer counter matches the channel value register that marks the end of the active duty cycle period. - When the channel is configured for center-aligned PWM, the timer count matches the channel value register twice during each PWM cycle. In this CPWM case, the channel flag is set at the start and at the end of the active duty cycle, which are the times when the timer counter matches the channel value register. The flag is cleared by the 2-step sequence described in Section 11.5.1, "Clearing Timer Interrupt Flags." # Chapter 12 **Development Support** #### Introduction 12.1 Development support systems in the HCS08 include the background debug controller (BDC). The BDC provides a single-wire debug interface to the target MCU that provides a convenient interface for programming the on-chip flash and other nonvolatile memories. The BDC is also the primary debug interface for development and allows non-intrusive access to memory data and traditional debug features such as CPU register modify, breakpoints, and single instruction trace commands. In the HCS08 Family, address and data bus signals are not available on external pins (not even in test modes). Debug is done through commands fed into the target MCU via the single-wire background debug interface. The debug module provides a means to selectively trigger and capture bus information so an external development system can reconstruct what happened inside the MCU on a cycle-by-cycle basis without having external access to the address and data signals. #### **Forcing Active Background** 12.1.1 The method for forcing active background mode depends on the specific HCS08 derivative. For the MC9S08QD4 series, you can force active background mode by holding the BKGD pin low as the MCU exits the reset condition independent of what caused the reset. If no debug pod is connected to the BKGD pin, the MCU will always reset into normal operating mode. #### **Module Configuration** 12.1.2 The alternative BDC clock source for MC9S08QD4 series is the ICGCLK. See Chapter 9, "Internal Clock Source (S08ICSV1)," for more information about ICGCLK and how to select clock sources. MC9S08QD4 Series MCU Data Sheet, Rev. 6 Freescale Semiconductor 159 ### 12.1.3 Features Features of the BDC module include: - Single pin for mode selection and background communications - BDC registers are not located in the memory map - SYNC command to determine target communications rate - Non-intrusive commands for memory access - Active background mode commands for CPU register access - GO and TRACE1 commands - BACKGROUND command can wake CPU from stop or wait modes - One hardware address breakpoint built into BDC - Oscillator runs in stop mode, if BDC enabled - COP watchdog disabled while in active background mode # 12.2 Background Debug Controller (BDC) All MCUs in the HCS08 Family contain a single-wire background debug interface that supports in-circuit programming of on-chip nonvolatile memory and sophisticated non-intrusive debug capabilities. Unlike debug interfaces on earlier 8-bit MCUs, this system does not interfere with normal application resources. It does not use any user memory or locations in the memory map and does not share any on-chip peripherals. BDC commands are divided into two groups: - Active background mode commands require that the target MCU is in active background mode (the user program is not running). Active background mode commands allow the CPU registers to be read or written, and allow the user to trace one user instruction at a time, or GO to the user program from active background mode. - Non-intrusive commands can be executed at any time even while the user's program is running. Non-intrusive commands allow a user to read or write MCU memory locations or access status and control registers within the background debug controller. Typically, a relatively simple interface pod is used to translate commands from a host computer into commands for the custom serial interface to the single-wire background debug system. Depending on the development tool vendor, this interface pod may use a standard RS-232 serial port, a parallel printer port, or some other type of communications such as a universal serial bus (USB) to communicate between the host PC and the pod. The pod typically connects to the target system with ground, the BKGD pin, $\overline{\text{RESET}}$ , and sometimes $V_{DD}$ . An open-drain connection to reset allows the host to force a target system reset, which is useful to regain control of a lost target system or to control startup of a target system before the on-chip nonvolatile memory has been programmed. Sometimes $V_{DD}$ can be used to allow the pod to use power from the target system to avoid the need for a separate power supply. However, if the pod is powered separately, it can be connected to a running target system without forcing a target system reset or otherwise disturbing the running application program. Figure 12-1. BDM Tool Connector ## 12.2.1 BKGD Pin Description BKGD is the single-wire background debug interface pin. The primary function of this pin is for bidirectional serial communication of active background mode commands and data. During reset, this pin is used to select between starting in active background mode or starting the user's application program. This pin is also used to request a timed sync response pulse to allow a host development tool to determine the correct clock frequency for background debug serial communications. BDC serial communications use a custom serial protocol first introduced on the M68HC12 Family of microcontrollers. This protocol assumes the host knows the communication clock rate that is determined by the target BDC clock rate. All communication is initiated and controlled by the host that drives a high-to-low edge to signal the beginning of each bit time. Commands and data are sent most significant bit first (MSB first). For a detailed description of the communications protocol, refer to Section 12.2.2, "Communication Details." If a host is attempting to communicate with a target MCU that has an unknown BDC clock rate, a SYNC command may be sent to the target MCU to request a timed sync response signal from which the host can determine the correct communication speed. BKGD is a pseudo-open-drain pin and there is an on-chip pullup so no external pullup resistor is required. Unlike typical open-drain pins, the external RC time constant on this pin, which is influenced by external capacitance, plays almost no role in signal rise time. The custom protocol provides for brief, actively driven speedup pulses to force rapid rise times on this pin without risking harmful drive level conflicts. Refer to Section 12.2.2, "Communication Details," for more detail. When no debugger pod is connected to the 6-pin BDM interface connector, the internal pullup on BKGD chooses normal operating mode. When a debug pod is connected to BKGD it is possible to force the MCU into active background mode after reset. The specific conditions for forcing active background depend upon the HCS08 derivative (refer to the introduction to this Development Support section). It is not necessary to reset the target MCU to communicate with it through the background debug interface. ### 12.2.2 Communication Details The BDC serial interface requires the external controller to generate a falling edge on the BKGD pin to indicate the start of each bit time. The external controller provides this falling edge whether data is transmitted or received. BKGD is a pseudo-open-drain pin that can be driven either by an external controller or by the MCU. Data is transferred MSB first at 16 BDC clock cycles per bit (nominal speed). The interface times out if 512 BDC clock cycles occur between falling edges from the host. Any BDC command that was in progress #### **Development Support** when this timeout occurs is aborted without affecting the memory or operating mode of the target MCU system. The custom serial protocol requires the debug pod to know the target BDC communication clock speed. The clock switch (CLKSW) control bit in the BDC status and control register allows the user to select the BDC clock source. The BDC clock source can either be the bus or the alternate BDC clock source. The BKGD pin can receive a high or low level or transmit a high or low level. The following diagrams show timing for each of these cases. Interface timing is synchronous to clocks in the target BDC, but asynchronous to the external host. The internal BDC clock signal is shown for reference in counting cycles. Figure 12-2 shows an external host transmitting a logic 1 or 0 to the BKGD pin of a target HCS08 MCU. The host is asynchronous to the target so there is a 0-to-1 cycle delay from the host-generated falling edge to where the target perceives the beginning of the bit time. Ten target BDC clock cycles later, the target senses the bit level on the BKGD pin. Typically, the host actively drives the pseudo-open-drain BKGD pin during host-to-target transmissions to speed up rising edges. Because the target does not drive the BKGD pin during the host-to-target transmission period, there is no need to treat the line as an open-drain signal during this period. Figure 12-2. BDC Host-to-Target Serial Bit Timing Figure 12-3 shows the host receiving a logic 1 from the target HCS08 MCU. Because the host is asynchronous to the target MCU, there is a 0-to-1 cycle delay from the host-generated falling edge on BKGD to the perceived start of the bit time in the target MCU. The host holds the BKGD pin low long enough for the target to recognize it (at least two target BDC cycles). The host must release the low drive before the target MCU drives a brief active-high speedup pulse seven cycles after the perceived start of the bit time. The host must sample the bit level about 10 cycles after it started the bit time. Figure 12-3. BDC Target-to-Host Serial Bit Timing (Logic 1) Figure 12-4 shows the host receiving a logic 0 from the target HCS08 MCU. Because the host is asynchronous to the target MCU, there is a 0-to-1 cycle delay from the host-generated falling edge on BKGD to the start of the bit time as perceived by the target MCU. The host initiates the bit time but the target HCS08 finishes it. Because the target wants the host to receive a logic 0, it drives the BKGD pin low for 13 BDC clock cycles, then briefly drives it high to speed up the rising edge. The host samples the bit level about 10 cycles after starting the bit time. #### **Development Support** Figure 12-4. BDM Target-to-Host Serial Bit Timing (Logic 0) ### 12.2.3 BDC Commands BDC commands are sent serially from a host computer to the BKGD pin of the target HCS08 MCU. All commands and data are sent MSB-first using a custom BDC communications protocol. Active background mode commands require that the target MCU is currently in the active background mode while non-intrusive commands may be issued at any time whether the target MCU is in active background mode or running a user application program. Table 12-1 shows all HCS08 BDC commands, a shorthand description of their coding structure, and the meaning of each command. ### **Coding Structure Nomenclature** This nomenclature is used in Table 12-1 to describe the coding structure of the BDC commands. Commands begin with an 8-bit hexadecimal command code in the host-to-target direction (most significant bit first) / = separates parts of the command d = delay 16 target BDC clock cycles AAAA = a 16-bit address in the host-to-target direction RD = 8 bits of read data in the target-to-host direction WD = 8 bits of write data in the host-to-target direction RD16 = 16 bits of read data in the target-to-host direction WD16 = 16 bits of write data in the host-to-target direction SS = the contents of BDCSCR in the target-to-host direction (STATUS) CC = 8 bits of write data for BDCSCR in the host-to-target direction (CONTROL) RBKP = 16 bits of read data in the target-to-host direction (from BDCBKPT breakpoint register) WBKP = 16 bits of write data in the host-to-target direction (for BDCBKPT breakpoint register) **Table 12-1. BDC Command Summary** | Command<br>Mnemonic | Active BDM/<br>Non-intrusive | Coding<br>Structure | Description | |--------------------------|------------------------------|---------------------|------------------------------------------------------------------------------------------| | SYNC | Non-intrusive | n/a <sup>1</sup> | Request a timed reference pulse to determine target BDC communication speed | | ACK_ENABLE Non-intrusive | | D5/d | Enable acknowledge protocol. Refer to Freescale document order no. HCS08RMv1/D. | | ACK_DISABLE | Non-intrusive | D6/d | Disable acknowledge protocol. Refer to Freescale document order no. HCS08RMv1/D. | | BACKGROUND | Non-intrusive | 90/d | Enter active background mode if enabled (ignore if ENBDM bit equals 0) | | READ_STATUS | Non-intrusive | E4/SS | Read BDC status from BDCSCR | | WRITE_CONTROL | Non-intrusive | C4/CC | Write BDC controls in BDCSCR | | READ_BYTE | Non-intrusive | E0/AAAA/d/RD | Read a byte from target memory | | READ_BYTE_WS | Non-intrusive | E1/AAAA/d/SS/RD | Read a byte and report status | | READ_LAST | Non-intrusive | E8/SS/RD | Re-read byte from address just read and report status | | WRITE_BYTE | Non-intrusive | C0/AAAA/WD/d | Write a byte to target memory | | WRITE_BYTE_WS | Non-intrusive | C1/AAAA/WD/d/SS | Write a byte and report status | | READ_BKPT | Non-intrusive | E2/RBKP | Read BDCBKPT breakpoint register | | WRITE_BKPT | Non-intrusive | C2/WBKP | Write BDCBKPT breakpoint register | | GO | Active BDM | 08/d | Go to execute the user application program starting at the address currently in the PC | | TRACE1 | Active BDM | 10/d | Trace 1 user instruction at the address in the PC, then return to active background mode | | TAGGO | Active BDM | 18/d | Same as GO but enable external tagging (HCS08 devices have no external tagging pin) | | READ_A | Active BDM | 68/d/RD | Read accumulator (A) | | READ_CCR | Active BDM | 69/d/RD | Read condition code register (CCR) | | READ_PC | Active BDM | 6B/d/RD16 | Read program counter (PC) | | READ_HX | Active BDM | 6C/d/RD16 | Read H and X register pair (H:X) | | READ_SP | Active BDM | 6F/d/RD16 | Read stack pointer (SP) | | READ_NEXT | Active BDM | 70/d/RD | Increment H:X by one then read memory byte located at H:X | | READ_NEXT_WS | Active BDM | 71/d/SS/RD | Increment H:X by one then read memory byte located at H:X. Report status and data. | | WRITE_A | Active BDM | 48/WD/d | Write accumulator (A) | | WRITE_CCR | Active BDM | 49/WD/d | Write condition code register (CCR) | | WRITE_PC | Active BDM | 4B/WD16/d | Write program counter (PC) | | WRITE_HX | Active BDM | 4C/WD16/d | Write H and X register pair (H:X) | | WRITE_SP | Active BDM | 4F/WD16/d | Write stack pointer (SP) | | WRITE_NEXT | Active BDM | 50/WD/d | Increment H:X by one, then write memory byte located at H:X | | WRITE_NEXT_WS | Active BDM | 51/WD/d/SS | Increment H:X by one, then write memory byte located at H:X. Also report status. | <sup>1</sup> The SYNC command is a special operation that does not have a command code. ### MC9S08QD4 Series MCU Data Sheet, Rev. 6 167 The SYNC command is unlike other BDC commands because the host does not necessarily know the correct communications speed to use for BDC communications until after it has analyzed the response to the SYNC command. To issue a SYNC command, the host: - Drives the BKGD pin low for at least 128 cycles of the slowest possible BDC clock (The slowest clock is normally the reference oscillator/64 or the self-clocked rate/64.) - Drives BKGD high for a brief speedup pulse to get a fast rise time (This speedup pulse is typically one cycle of the fastest clock in the system.) - Removes all drive to the BKGD pin so it reverts to high impedance - Monitors the BKGD pin for the sync response pulse The target, upon detecting the SYNC request from the host (which is a much longer low time than would ever occur during normal BDC communications): - Waits for BKGD to return to a logic high - Delays 16 cycles to allow the host to stop driving the high speedup pulse - Drives BKGD low for 128 BDC clock cycles - Drives a 1-cycle high speedup pulse to force a fast rise time on BKGD - Removes all drive to the BKGD pin so it reverts to high impedance The host measures the low time of this 128-cycle sync response pulse and determines the correct speed for subsequent BDC communications. Typically, the host can determine the correct communication speed within a few percent of the actual target speed and the communication protocol can easily tolerate speed errors of several percent. # 12.2.4 BDC Hardware Breakpoint The BDC includes one relatively simple hardware breakpoint that compares the CPU address bus to a 16-bit match value in the BDCBKPT register. This breakpoint can generate a forced breakpoint or a tagged breakpoint. A forced breakpoint causes the CPU to enter active background mode at the first instruction boundary following any access to the breakpoint address. The tagged breakpoint causes the instruction opcode at the breakpoint address to be tagged so that the CPU will enter active background mode rather than executing that instruction if and when it reaches the end of the instruction queue. This implies that tagged breakpoints can only be placed at the address of an instruction opcode while forced breakpoints can be set at any address. The breakpoint enable (BKPTEN) control bit in the BDC status and control register (BDCSCR) is used to enable the breakpoint logic (BKPTEN = 1). When BKPTEN = 0, its default value after reset, the breakpoint logic is disabled and no BDC breakpoints are requested regardless of the values in other BDC breakpoint registers and control bits. The force/tag select (FTS) control bit in BDCSCR is used to select forced (FTS = 1) or tagged (FTS = 0) type breakpoints. # 12.3 Register Definition This section contains the descriptions of the BDC registers and control bits. #### **Development Support** This section refers to registers and control bits only by their names. A Freescale-provided equate or header file is used to translate these names into the appropriate absolute addresses. ## 12.3.1 BDC Registers and Control Bits The BDC has two registers: - The BDC status and control register (BDCSCR) is an 8-bit register containing control and status bits for the background debug controller. - The BDC breakpoint match register (BDCBKPT) holds a 16-bit breakpoint match address. These registers are accessed with dedicated serial BDC commands and are not located in the memory space of the target MCU (so they do not have addresses and cannot be accessed by user programs). Some of the bits in the BDCSCR have write limitations; otherwise, these registers may be read or written at any time. For example, the ENBDM control bit may not be written while the MCU is in active background mode. (This prevents the ambiguous condition of the control bit forbidding active background mode while the MCU is already in active background mode.) Also, the four status bits (BDMACT, WS, WSF, and DVF) are read-only status indicators and can never be written by the WRITE\_CONTROL serial BDC command. The clock switch (CLKSW) control bit may be read or written at any time. ## 12.3.1.1 BDC Status and Control Register (BDCSCR) This register can be read or written by serial BDC commands (READ\_STATUS and WRITE\_CONTROL) but is not accessible to user programs because it is not located in the normal memory map of the MCU. Figure 12-5. BDC Status and Control Register (BDCSCR) Table 12-2. BDCSCR Register Field Descriptions | Field | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>ENBDM | Enable BDM (Permit Active Background Mode) — Typically, this bit is written to 1 by the debug host shortly after the beginning of a debug session or whenever the debug host resets the target and remains 1 until a normal reset clears it. O BDM cannot be made active (non-intrusive commands still allowed) 1 BDM can be made active to allow active background mode commands | | 6<br>BDMACT | Background Mode Active Status — This is a read-only status bit. 0 BDM not active (user application program running) 1 BDM active and waiting for serial commands | | 5<br>BKPTEN | BDC Breakpoint Enable — If this bit is clear, the BDC breakpoint is disabled and the FTS (force tag select) control bit and BDCBKPT match register are ignored. 0 BDC breakpoint disabled 1 BDC breakpoint enabled | | 4<br>FTS | Force/Tag Select — When FTS = 1, a breakpoint is requested whenever the CPU address bus matches the BDCBKPT match register. When FTS = 0, a match between the CPU address bus and the BDCBKPT register causes the fetched opcode to be tagged. If this tagged opcode ever reaches the end of the instruction queue, the CPU enters active background mode rather than executing the tagged opcode. O Tag opcode at breakpoint address and enter active background mode if CPU attempts to execute that instruction Breakpoint match forces active background mode at next instruction boundary (address need not be an opcode) | | 3<br>CLKSW | Select Source for BDC Communications Clock — CLKSW defaults to 0, which selects the alternate BDC clock source. 0 Alternate BDC clock source 1 MCU bus clock | Table 12-2. BDCSCR Register Field Descriptions (continued) | Field | Description | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2<br>WS | Wait or Stop Status — When the target CPU is in wait or stop mode, most BDC commands cannot function. However, the BACKGROUND command can be used to force the target CPU out of wait or stop and into active background mode where all BDC commands work. Whenever the host forces the target MCU into active background mode, the host must issue a READ_STATUS command to check that BDMACT = 1 before attempting other BDC commands. O Target CPU is running user application code or in active background mode (was not in wait or stop mode when background became active) 1 Target CPU is in wait or stop mode, or a BACKGROUND command was used to change from wait or stop to active background mode | | 1<br>WSF | Wait or Stop Failure Status — This status bit is set if a memory access command failed due to the target CPU executing a wait or stop instruction at or about the same time. The usual recovery strategy is to issue a BACKGROUND command to get out of wait or stop mode into active background mode, repeat the command that failed, then return to the user program. (Typically, the host would restore CPU registers and stack values and re-execute the wait or stop instruction.) 0 Memory access did not conflict with a wait or stop instruction 1 Memory access command failed because the CPU entered wait or stop mode | | 0<br>DVF | Data Valid Failure Status — This status bit is not used in the MC9S08QD4 series because it does not have any slow access memory. O Memory access did not conflict with a slow memory access Memory access command failed because CPU was not finished with a slow memory access | ## 12.3.1.2 BDC Breakpoint Match Register (BDCBKPT) This 16-bit register holds the address for the hardware breakpoint in the BDC. The BKPTEN and FTS control bits in BDCSCR are used to enable and configure the breakpoint logic. Dedicated serial BDC commands (READ\_BKPT and WRITE\_BKPT) are used to read and write the BDCBKPT register but is not accessible to user programs because it is not located in the normal memory map of the MCU. Breakpoints are normally set while the target MCU is in active background mode before running the user application program. For additional information about setup and use of the hardware breakpoint logic in the BDC, refer to Section 12.2.4, "BDC Hardware Breakpoint." # 12.3.2 System Background Debug Force Reset Register (SBDFR) This register contains a single write-only control bit. A serial background mode command such as WRITE\_BYTE must be used to write to SBDFR. Attempts to write this register from a user program are ignored. Reads always return 0x00. MC9S08QD4 Series MCU Data Sheet, Rev. 6 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----------------------------|---|---|---|---|---|---|-------------------| | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | W | | | | | | | | BDFR <sup>1</sup> | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | = Unimplemented or Reserved | | | | | | | | <sup>&</sup>lt;sup>1</sup> BDFR is writable only through serial background mode debug commands, not from user programs. Figure 12-6. System Background Debug Force Reset Register (SBDFR) Table 12-3. SBDFR Register Field Description | Field | Description | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BDFR | <b>Background Debug Force Reset</b> — A serial active background mode command such as WRITE_BYTE allows an external debug host to force a target system reset. Writing 1 to this bit forces an MCU reset. This bit cannot be written from a user program. | **Development Support** MC9S08QD4 Series MCU Data Sheet, Rev. 6 # Appendix A Electrical Characteristics ### A.1 Introduction This chapter contains electrical and timing specifications. # A.2 Absolute Maximum Ratings Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in Table A-1 may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this section. This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either $V_{SS}$ or $V_{DD}$ ) or the programmable pull-up resistor associated with the pin is enabled. | Rating | Symbol | Value | Unit | |----------------------------------------------------------------------------------------------|------------------|--------------------------|------| | Supply voltage | $V_{DD}$ | -0.3 to +5.8 | ٧ | | Maximum current into V <sub>DD</sub> | I <sub>DD</sub> | 120 | mA | | Digital input voltage | V <sub>In</sub> | $-0.3$ to $V_{DD} + 0.3$ | V | | Instantaneous maximum current Single pin limit (applies to all port pins) <sup>1, 2, 3</sup> | I <sub>D</sub> | ±25 | mA | | Storage temperature range | T <sub>stg</sub> | -55 to 150 | °C | **Table A-1. Absolute Maximum Ratings** Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive (V<sub>DD</sub>) and negative (V<sub>SS</sub>) clamp voltages, then use the larger of the two resistance values. $<sup>^{2}</sup>$ All functional non-supply pins are internally clamped to $V_{SS}$ and $V_{DD}$ . Power supply must maintain regulation within operating $V_{DD}$ range during instantaneous and operating maximum current conditions. If positive injection current ( $V_{In} > V_{DD}$ ) is greater than $I_{DD}$ , the injection current may flow out of $V_{DD}$ and could result in external power supply going out of regulation. Ensure external $V_{DD}$ load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if the clock rate is very low (which would reduce overall power consumption). ### A.3 Thermal Characteristics This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits and it is user-determined rather than being controlled by the MCU design. In order to take $P_{I/O}$ into account in power calculations, determine the difference between actual pin voltage and $V_{SS}$ or $V_{DD}$ and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and $V_{SS}$ or $V_{DD}$ will be very small. | Rating | Symbol | Value | Unit | |------------------------------------------------------------------|-------------------|------------------------------------------------|------| | Operating temperature range (packaged) | T <sub>A</sub> | T <sub>L</sub> to T <sub>H</sub><br>-40 to 125 | °C | | Maximum junction temperature | T <sub>JMax</sub> | 135 | °C | | Thermal resistance (single-layer board) 8-pin PDIP 8-pin NB SOIC | $\theta_{\sf JA}$ | 113<br>150 | °C/W | | Thermal resistance (four-layer board) 8-pin PDIP 8-pin NB SOIC | $\theta_{\sf JA}$ | 72<br>87 | °C/W | **Table A-2. Thermal Characteristics** The average chip-junction temperature (T<sub>I</sub>) in °C can be obtained from: $$T_{J} = T_{A} + (P_{D} \times \theta_{JA})$$ Eqn. A-1 where: $T_A = Ambient temperature, °C$ $\theta_{JA}$ = Package thermal resistance, junction-to-ambient, °C/W $$P_D = P_{int} + P_{I/O}$$ $P_{int} = I_{DD} \times V_{DD}$ , Watts — chip internal power $P_{I/O}$ = Power dissipation on input and output pins — user determined For most applications, $P_{I/O} \ll P_{int}$ and can be neglected. An approximate relationship between $P_D$ and $T_J$ (if $P_{I/O}$ is neglected) is: $$P_D = K \div (T_A + 273^{\circ}C)$$ Eqn. A-2 Solving Equation A-1 and Equation A-2 for K gives: $$K = P_D \times (T_A + 273^{\circ}C) + \theta_{JA} \times (P_D)^2$$ Eqn. A-3 where K is a constant pertaining to the particular part. K can be determined from equation 3 by measuring $P_D$ (at equilibrium) for a known $T_A$ . Using this value of K, the values of $P_D$ and $T_J$ can be obtained by solving Equation A-1 and Equation A-2 iteratively for any value of $T_A$ . 174 Freescale Semiconductor MC9S08QD4 Series MCU Data Sheet, Rev. 6 # A.4 ESD Protection and Latch-Up Immunity Although damage from electrostatic discharge (ESD) is much less common on these devices than on early CMOS circuits, normal handling precautions must be used to avoid exposure to static discharge. Qualification tests are performed to ensure that these devices can withstand exposure to reasonable levels of static without suffering any permanent damage. All ESD testing is in conformity with AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. During the device qualification ESD stresses were performed for the human body model (HBM), the machine model (MM) and the charge device model (CDM). A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification. Complete DC parametric and functional testing is performed per the applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification. | Model | Description | Symbol | Value | Unit | |---------------|-----------------------------|--------|-------|------| | Human<br>Body | Series resistance | R1 | 1500 | Ω | | | Storage capacitance | С | 100 | pF | | | Number of pulses per pin | _ | 3 | | | Machine | Series resistance | R1 | 0 | Ω | | | Storage capacitance | С | 200 | pF | | | Number of pulses per pin | _ | 3 | | | Latch-up | Minimum input voltage limit | | - 2.5 | V | | | Maximum input voltage limit | | 7.5 | V | Table A-3. ESD and Latch-up Test Conditions Table A-4. ESD and Latch-Up Protection Characteristics | No. | Rating <sup>1</sup> | Symbol | Min | Max | Unit | |-----|-------------------------------------------|------------------|--------|-----|------| | 1 | Human body model (HBM) | V <sub>HBM</sub> | ± 2000 | _ | V | | 2 | Machine model (MM) | V <sub>MM</sub> | ± 200 | _ | V | | 3 | Charge device model (CDM) | V <sub>CDM</sub> | ± 500 | _ | V | | 4 | Latch-up current at T <sub>A</sub> = 85°C | I <sub>LAT</sub> | ± 100 | _ | mA | Parameter is achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. ## A.5 DC Characteristics This section includes information about power supply requirements and I/O pin characteristics. ### **Appendix A Electrical Characteristics** Table A-5. DC Characteristics (Temperature Range = -40 to $125^{\circ}$ C Ambient) | Parameter | | Symbol | Min | Typical | Max | Unit | |----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------------|--------------------------|--------------------------|----------| | Supply voltage (run, wait, and stop modes.) | | V <sub>DD</sub> | 2.7 | | 5.5 | V | | POR re-arm voltage <sup>1</sup> | | V <sub>POR</sub> | 0.9 | 1.4 | 2.0 | V | | Minimum RAM retention supply voltage applied | to V <sub>DD</sub> | $V_{RAM}$ | V <sub>POR</sub> <sup>2, 3</sup> | | _ | V | | Low-voltage detection threshold — high range (Consumer and Industrial MC9S08QDx) | V <sub>DD</sub> falling<br>V <sub>DD</sub> rising) | | 4.2<br>4.3 | 4.3<br>4.4 | 4.4<br>4.5 | V<br>V | | | (V <sub>DD</sub> falling)<br>-40°C to 0°C<br>0 to 125°C<br>(V <sub>DD</sub> rising)<br>-40°C to 0°C | V <sub>LVDH</sub> | 4.175<br>4.2<br>4.275 | 4.3<br>4.4<br>4.3 | 4.4<br>4.5<br>4.4 | V | | | 0 to 125°C | | 4.3 | 4.4 | 4.5 | | | Low-voltage detection threshold — low range | (V <sub>DD</sub> falling)<br>(V <sub>DD</sub> rising) | $V_{LVDL}$ | 2.48<br>2.54 | 2.56<br>2.62 | 2.64<br>2.7 | V<br>V | | Low-voltage warning threshold — high range (Consumer and Industrial MC9S08QDx) | (V <sub>DD</sub> falling)<br>(V <sub>DD</sub> rising) | | 4.2<br>4.3 | 4.3<br>4.4 | 4.4<br>4.5 | V | | | (V <sub>DD</sub> falling)<br>-40°C to 0°C<br>0 to 125°C<br>(V <sub>DD</sub> rising)<br>-40°C to 0°C<br>0 to 125°C | V <sub>LVWH</sub> | 4.175<br>4.2<br>4.275<br>4.3 | 4.3<br>4.4<br>4.3<br>4.4 | 4.4<br>4.5<br>4.4<br>4.5 | V | | Low-voltage warning threshold — low range | (V <sub>DD</sub> falling)<br>(V <sub>DD</sub> rising) | V <sub>LVWL</sub> | 2.48<br>2.54 | 2.56<br>2.62 | 2.64<br>2.7 | V<br>V | | Low-voltage inhibit reset/recover hysteresis | 5V<br>3V | $V_{hys}$ | | 100<br>60 | _ | mV<br>mV | | Bandgap Voltage Reference<br>(Consumer and Industrial MC9S08QDx)<br>Factory trimmed at V <sub>DD</sub> = 3.0V, Temp = 25°C | | | 1.19 | 1.20 | 1.21 | V | | Bandgap Voltage Reference (S9S08QDx) Factory trimmed at V <sub>DD</sub> = 3.0V, Temp = 25°C -40 | 0°C to 125°C | $V_{BG}$ | 1.18 | 1.20 | 1.215 | V | | Input high voltage (2.7 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V) (all digit | tal inputs) | V <sub>IH</sub> | $0.7 \times V_{DD}$ | | _ | V | | Input low voltage (2.7 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V) (all digital | al inputs) | V <sub>IL</sub> | _ | | $0.3 \times V_{DD}$ | V | | Input hysteresis (all digital inputs) | | V <sub>hys</sub> | 0.06 × V <sub>DD</sub> | | _ | V | | Input leakage current (Per pin) $V_{In} = V_{DD}$ or $V_{SS}$ , all input only pins | | II <sub>In</sub> I | _ | 0.025 | 1.0 | μА | Table A-5. DC Characteristics (continued)(Temperature Range = -40 to 125°C Ambient) | Internal pullup resistors Internal pullup resistors Internal pullup resistors Internal pullup resistors Internal pullup resistors Internal pullup resistors Internal pullup resistor (IRQ) Internal pullup resistor (IRQ) Internal pullup resistor (IRQ) Internal pullup resistor (IRQ) Internal pullup resistors | Parameter | Symbol | Min | Typical | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------|------------------|--------------------|------| | Internal pulldown resistor (IRQ) | | II <sub>OZ</sub> I | _ | 0.025 | 1.0 | μА | | Output high voltage — Low Drive (PTxDSn = 0) 5 V, I <sub>Load</sub> = -2 mA 3 V, I <sub>Load</sub> = -0.4 mA 3 V, I <sub>Load</sub> = -0.24 mA Output high voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = -0.24 mA Output high voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = -0.3 mA 5 V, I <sub>Load</sub> = -0.4 mA Von — 1.5 5 V, I <sub>Load</sub> = -0.4 mA Von — 1.5 | Internal pullup resistors <sup>4</sup> | R <sub>PU</sub> | 17.5 | | 52.5 | kΩ | | 5 V, I <sub>Load</sub> = -2 mA 3 V, I <sub>Load</sub> = -0.6 mA 5 V, I <sub>Load</sub> = -0.24 mA Output high voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = -0.24 mA Output high voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = -10 mA 3 V, I <sub>Load</sub> = -2 mA 3 V, I <sub>Load</sub> = -2 mA 5 V, I <sub>Load</sub> = -2 mA 7 V <sub>DD</sub> -0.8 | Internal pulldown resistor (IRQ) | R <sub>PD</sub> | 17.5 | | 52.5 | kΩ | | 5 V, I <sub>Load</sub> = -10 mA 3 V, I <sub>Load</sub> = -3 mA 5 V, I <sub>Load</sub> = -2 mA 3 V, I <sub>Load</sub> = -0.4 mA Maximum total I <sub>OH</sub> for all port pins 5V 3V Output low voltage — Low Drive (PTxDSn = 0) 5 V, I <sub>Load</sub> = 2 mA 3 V, I <sub>Load</sub> = 0.6 mA 5 V, I <sub>Load</sub> = 0.24 mA Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 0.24 mA Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 10 mA 3 V, I <sub>Load</sub> = 10 mA 3 V, I <sub>Load</sub> = 2 mA 3 V, I <sub>Load</sub> = 0.4 mA Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 10 mA 3 V, I <sub>Load</sub> = 0.4 mA Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 10 mA 3 V, I <sub>Load</sub> = 0.4 mA Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 10 mA 3 V, I <sub>Load</sub> = 0.4 mA Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 10 mA 0.8 Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 10 mA 0.8 Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 10 mA 0.8 Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 10 mA 0.8 Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 10 mA 0.8 Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 10 mA 0.8 Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 10 mA 0.8 Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 10 mA 0.8 Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 10 mA 0.8 Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 10 mA 0.8 Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 10 mA 0.8 Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 10 mA 0.8 Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 10 mA 0.8 Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 10 mA 0.8 Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 10 mA 0.8 Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 10 mA 0.8 Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 10 mA 0.8 Output low voltage — High Drive (PTxDSn = 1) 0.8 Output low voltage — High Drive (PTxDSn = 1) 0.8 Output low voltage — High Driv | 5 V, $I_{Load} = -2 \text{ mA}$<br>3 V, $I_{Load} = -0.6 \text{ mA}$<br>5 V, $I_{Load} = -0.4 \text{ mA}$ | | V <sub>DD</sub> - 1.5<br>V <sub>DD</sub> - 0.8 | | _<br>_<br>_<br>_ | | | 5V 3V | 5 V, $I_{Load} = -10 \text{ mA}$<br>3 V, $I_{Load} = -3 \text{ mA}$<br>5 V, $I_{Load} = -2 \text{ mA}$ | V <sub>OH</sub> | V <sub>DD</sub> – 1.5<br>V <sub>DD</sub> – 0.8 | 1111 | <br> -<br> -<br> - | V | | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | 5V | II <sub>OHT</sub> I | | _ | | mA | | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | 5 V, I <sub>Load</sub> = 2 mA<br>3 V, I <sub>Load</sub> = 0.6 mA<br>5 V, I <sub>Load</sub> = 0.4 mA | | _<br>_<br>_ | _<br>_<br>_<br>_ | 1.5<br>0.8 | V | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 5 V, I <sub>Load</sub> = 10 mA<br>3 V, I <sub>Load</sub> = 3 mA<br>5 V, I <sub>Load</sub> = 2 mA | V <sub>OL</sub> | | _<br>_<br>_<br>_ | 1.5<br>0.8 | · | | Single pin limit $V_{IN} > V_{DD} \qquad \qquad 0 \qquad \qquad 2 \qquad \qquad$ | 5V<br>3V | I <sub>OLT</sub> | | | | mA | | Total MCU limit, includes sum of all stressed pins $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Single pin limit $V_{IN} > V_{DD} \\ V_{IN} < V_{SS}$ Total MCU limit, includes sum of all stressed pins $V_{IN} > V_{DD}$ | lic | 0 | _ | -0.2<br>12 | mA | | 114 55 | | Cı- | _ | | | pF | <sup>&</sup>lt;sup>1</sup> Maximum is highest voltage that POR is guaranteed. <sup>&</sup>lt;sup>2</sup> RAM will retain data down to POR voltage. RAM data not guaranteed to be valid following a POR. <sup>&</sup>lt;sup>3</sup> This parameter is characterized and not tested on each device. $<sup>^4</sup>$ Measurement condition for pull resistors: $V_{In} = V_{SS}$ for pullup and $V_{In} = V_{DD}$ for pulldown. $<sup>^{5}</sup>$ All functional non-supply pins are internally clamped to $V_{SS}$ and $V_{DD}$ . <sup>&</sup>lt;sup>6</sup> Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values. #### **Appendix A Electrical Characteristics** Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure external V<sub>DD</sub> load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if clock rate is very low (which would reduce overall power consumption). Figure A-1. Typical Low-Side Driver (Sink) Characteristics Low Drive (PTxDSn = 0), V<sub>DD</sub> = 5.0V, V<sub>OL</sub> vs. I<sub>OL</sub> Figure A-2. Typical Low-Side Driver (Sink) Characteristics Low Drive (PTxDSn = 0), $V_{DD}$ = 3.0 V, $V_{OL}$ vs. $I_{OL}$ Figure A-3. Typical Low-Side Driver (Sink) Characteristics High Drive (PTxDSn = 1), $V_{DD}$ = 5.0 V, $V_{OL}$ vs. $I_{OL}$ Figure A-4. Typical Low-Side Driver (Sink) Characteristics High Drive (PTxDSn = 1), $V_{DD}$ = 3.0 V, $V_{OL}$ vs. $I_{OL}$ Figure A-5. Typical High-Side Driver (Source) Characteristics Low Drive (PTxDSn = 0), $V_{DD}$ = 5.0 V, $V_{OH}$ vs. $I_{OH}$ Figure A-6. Typical High-Side Driver (Source) Characteristics Low Drive (PTxDSn = 0), $V_{DD}$ = 3.0 V, $V_{OH}$ vs. $I_{OH}$ Figure A-7. Typical High-Side Driver (Source) Characteristics High Drive (PTxDSn = 1), $V_{DD}$ = 5.0 V, $V_{OH}$ vs. $I_{OH}$ Figure A-8. Typical High-Side Driver (Source) Characteristics High Drive (PTxDSn = 1), $V_{DD}$ = 3.0 V, $V_{OH}$ vs. $I_{OH}$ # A.6 Supply Current Characteristics This section includes information about power supply current in various operating modes Table A-6. Supply Current Characteristics | Parameter | | Symbol | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max <sup>2</sup> | Unit | |---------------------------------------------------|-----------------------|---------------------|---------------------|----------------------|-------------------------------------|--------| | Run supply current <sup>3</sup> measured at | | DI | 5 | 0.95 | 1.5 <sup>4</sup> | mA | | (CPU clock = 2 MHz, f <sub>Bus</sub> = 1 MHz) | | RI <sub>DD</sub> | 3 | 0.90 | 1.5 | T IIIA | | Run supply current <sup>5</sup> measured at | | ī | 5 | 3.5 | 5 <sup>6</sup> | | | (CPU clock = 16 MHz, f <sub>Bus</sub> = 8 MHz) | | RI <sub>DD</sub> | 3 | 3.4 | 5 | mA | | Wait mode supply current <sup>7</sup> measured at | | WI <sub>DD</sub> | 5 | 1.55 | 2.2 | mA | | (CPU clock = 16 MHz, f <sub>Bus</sub> = 8 MHz) | | טטייי | 3 | 1.50 | 2.2 | | | | ) to 85°C<br>to 125°C | | 5 | 0.80 | 7.5 <sup>8</sup><br>20 <sup>4</sup> | μА | | | to 85°C<br>to 125°C | 631 | 3 | 0.80 | 7.0 <sup>8</sup><br>15 | μА | | | ) to 85°C<br>to 125°C | S2I <sub>DD</sub> | 5 | 0.80 | 7.5 <sup>9</sup><br>25 <sup>4</sup> | μΑ | | | to 85°C<br>to 125°C | | 3 | 0.80 | 7.0 <sup>8</sup><br>20 | μА | | | to 85° C<br>to 125°C | | 5 | 0.90 | 8.0 <sup>8</sup><br>25 <sup>4</sup> | μА | | | to 85° C<br>to 125°C | <b>6</b> 21 o | 3 | 0.90 | 7.1 <sup>8</sup><br>20 | μА | | | to 85° C<br>to 125°C | S3I <sub>DD</sub> s | 5 | 0.90 | 8.0 <sup>8</sup><br>30 <sup>4</sup> | μΑ | | | to 85° C<br>to 125°C | | 3 | 0.90 | 7.1 <sup>8</sup><br>25 | μА | | DTI addanta store or store 210, 2522 | | | 5 | 400 | | nA | | RTI adder to stop2 or stop3 <sup>10</sup> , 25°C | | | 3 | 350 | | nA | | LVD adder to stop3 (LVDE = LVDSE = 1) | | | 5 | 110 | | μА | | LVD adder to stopo (LVDE = LVDSE = 1) | | | 3 | 90 | | μА | | Adder to stop3 for oscillator enabled (IREFSTI | FN - 1) | | 5 | 75 | | μА | | Adder to stops for oscillator enabled (IREFST) | ∟ıv = 1 <i>)</i> | | 3 | 65 | | μА | <sup>&</sup>lt;sup>1</sup> Typicals are measured at 25°C. MC9S08QD4 Series MCU Data Sheet, Rev. 6 <sup>&</sup>lt;sup>2</sup> Values given here are preliminary estimates prior to completing characterization. - <sup>3</sup> All modules except ADC active, and does not include any dc loads on port pins - <sup>4</sup> Every unit tested to this parameter. All other values in the Max column are guaranteed by characterization. - <sup>5</sup> All modules except ADC active, and does not include any dc loads on port pins - <sup>6</sup> Every unit tested to this parameter. All other values in the Max column are guaranteed by characterization. - Most customers are expected to find that the auto-wakeup from a stop mode can be used instead of the higher current wait mode. - <sup>8</sup> This parameter is characterized and not tested on each device. - This parameter is characterized and not tested on each device. - $^{10}$ Most customers are expected to find that auto-wakeup from stop2 or stop3 can be used instead of the higher current wait mode. Wait mode typical is 560 $\mu$ A at 3 V with $f_{Bus} = 1$ MHz. Figure A-9. Typical Run I<sub>DD</sub> vs. Bus Freq. (FEI) (ADC off) ## A.7 Internal Clock Source Characteristics **Table A-7. Internal Clock Source Specifications** | Characteristic | Symbol | Min | Typ <sup>1</sup> | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|------------------|----------------|-------------------| | Average internal reference frequency - untrimmed | f <sub>int_ut</sub> | 25 | 31.25 | 41.66 | kHz | | Average internal reference frequency - trimmed | f <sub>int_t</sub> | _ | 31.25 | _ | kHz | | DCO output frequency range - untrimmed | f <sub>dco_ut</sub> | 12.8 | 16 | 21.33 | MHz | | DCO output frequency range - trimmed | f <sub>dco_t</sub> | _ | 16 | _ | MHz | | Resolution of trimmed DCO output frequency at fixed voltage and temperature (Consumer and Industrial MC9S08QDx) <sup>2</sup> | | _ | _ | ± 0.2 | | | Resolution of trimmed DCO output frequency at fixed voltage and temperature (Automotive S9S08QDx) <sup>2</sup> -40°C to 0°C 0 to 125°C | $\Delta f_{dco\_res\_t}$ | _ | - | ± 0.3<br>± 0.2 | %f <sub>dco</sub> | | Total deviation of trimmed DCO output frequency over voltage and temperature <sup>2</sup> Consumer and Industrial MC9S08QDx Automotive S9S08QDx | $\Delta f_{dco\_t}$ | _ | _ | ± 2<br>± 3 | %f <sub>dco</sub> | | FLL acquisition time <sup>2,3</sup> | t <sub>acquire</sub> | | | 1 | ms | | Long term Jitter of DCO output clock (averaged over 2 ms interval) <sup>4</sup> | C <sub>Jitter</sub> | _ | _ | 0.6 | %f <sub>dco</sub> | <sup>&</sup>lt;sup>1</sup> Data in Typical column was characterized at 3.0 V and 3.0 V, 25°C or is typical recommended value. Characterized, but not tested. This specification applies to any time the FLL reference source or reference divider is changed, trim value changed or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running. Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>BUS</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval. Figure A-10. Typical Deviation of DCO Output vs. Temperature Figure A-11. Typical Deviation of DCO Output vs. Operating Voltage ## A.8 AC Characteristics This section describes AC timing characteristics for each peripheral system. # A.8.1 Control Timing **Table A-8. Control Timing** | Parameter | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------------|----------------------|------|------| | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> ) | f <sub>Bus</sub> | 1 | _ | 8 | MHz | | Real-time interrupt internal oscillator period | t <sub>RTI</sub> | 700 | _ | 1300 | μS | | External reset pulse width <sup>2</sup> | t <sub>extrst</sub> | 100 | _ | _ | ns | | IRQ pulse width Asynchronous path <sup>2</sup> Synchronous path <sup>3</sup> | t <sub>ILIH,</sub> t <sub>IHIL</sub> | 100<br>1.5 t <sub>cyc</sub> | _ | _ | ns | | KBIPx pulse width Asynchronous path <sup>2</sup> Synchronous path <sup>3</sup> | t <sub>ILIH</sub> , t <sub>IHIL</sub> | 100<br>1.5 t <sub>cyc</sub> | _ | _ | ns | | Port rise and fall time (load = 50 pF) <sup>4</sup> Slew rate control disabled (PTxSE = 0) Slew rate control enabled (PTxSE = 1) | t <sub>Rise</sub> , t <sub>Fall</sub> | | 3<br>30 | | ns | | BKGD/MS setup time after issuing background debug force reset to enter user or BDM modes | t <sub>MSSU</sub> | 500 | _ | _ | ns | | BKGD/MS hold time after issuing background debug force reset to enter user or BDM modes $^{5}$ | t <sub>MSH</sub> | 100 | _ | _ | μS | <sup>&</sup>lt;sup>1</sup> Data in Typical column was characterized at 3.0 V, 25°C. To enter BDM mode following a POR, BKGD/MS must be held low during the power-up and for a hold time of t<sub>MSH</sub> after V<sub>DD</sub> rises above V<sub>LVD</sub>. Figure A-12. Reset Timing <sup>&</sup>lt;sup>2</sup> This is the shortest pulse that is guaranteed to be recognized. <sup>&</sup>lt;sup>3</sup> This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized in that case. $<sup>^4</sup>$ Timing is shown with respect to 20% $\rm V_{DD}$ and 80% $\rm V_{DD}$ levels. Temperature range –40°C to 125°C. Figure A-13. IRQ/KBIPx Timing # A.8.2 Timer/PWM (TPM) Module Timing Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock. | Function | Symbol | Min | Max | Unit | |---------------------------|-------------------|-----|---------------------|------------------| | T dilotion | Cymbol | | Mux | | | External clock frequency | f <sub>TCLK</sub> | dc | f <sub>Bus</sub> /4 | MHz | | External clock period | t <sub>TCLK</sub> | 4 | _ | t <sub>cyc</sub> | | External clock high time | t <sub>clkh</sub> | 1.5 | _ | t <sub>cyc</sub> | | External clock low time | t <sub>clkl</sub> | 1.5 | _ | t <sub>cyc</sub> | | Input capture pulse width | t <sub>ICPW</sub> | 1.5 | _ | t <sub>cvc</sub> | Table A-9. TPM/MTIM Input Timing Figure A-14. Timer External Clock Figure A-15. Timer Input Capture Pulse # A.9 ADC Characteristics **Table A-10. ADC Characteristics** | Characteristic | Conditions | Symb | Min | Typ <sup>1</sup> | Max | Unit | Comment | |-------------------------------------|---------------------------------------|---------------------|-------------------|-------------------|-------------------|-------------------|------------------------------------------------| | Supply Current | V <sub>DDAD</sub> ≤ 3.6 V (3.0 V Typ) | | _ | 110 | _ | | Over | | ADLPC = 1<br>ADLSMP = 1<br>ADCO = 1 | V <sub>DDAD</sub> ≤ 5.5 V (5.0 V Typ) | I <sub>DDAD</sub> | _ | 130 | _ | μА | temperature<br>(Typ 25°C) | | Supply Current | V <sub>DDAD</sub> ≤ 3.6 V (3.0 V Typ) | | _ | 200 | _ | | | | ADLPC = 1<br>ADLSMP = 0<br>ADCO = 1 | V <sub>DDAD</sub> ≤ 5.5 V (5.0 V Typ) | I <sub>DDAD</sub> | _ | 220 | _ | μА | | | Supply Current | V <sub>DDAD</sub> ≤ 3.6 V (3.0 V Typ) | | _ | 320 | _ | | | | ADLPC = 0<br>ADLSMP = 1<br>ADCO = 1 | V <sub>DDAD</sub> ≤ 5.5 V (5.0 V Typ) | I <sub>DDAD</sub> | _ | 360 | _ | μА | | | Supply Current | V <sub>DDAD</sub> ≤ 3.6V (3.0 V Typ) | | _ | 580 | _ | | | | ADLPC = 0<br>ADLSMP = 0<br>ADCO = 1 | V <sub>DDAD</sub> ≤ 5.5V (5.0 V Typ) | I <sub>DDAD</sub> | _ | 660 | _ | μА | | | Supply Current | Stop, Reset, Module Off | I <sub>DDAD</sub> | _ | <1 | 100 | nA | | | Ref Voltage High | | V <sub>REFH</sub> | 2.7 | $V_{DDAD}$ | $V_{DDAD}$ | V | | | Ref Voltage Low | | V <sub>REFL</sub> | V <sub>SSAD</sub> | V <sub>SSAD</sub> | $V_{SSAD}$ | V | | | ADC Conversion | High Speed (ADLPC = 0) | - f <sub>ADCK</sub> | 0.4 | _ | 8.0 | MHz | t <sub>ADCK</sub> = | | Clock | Low Power (ADLPC = 1) | | 0.4 | _ | 4.0 | | 1/f <sub>ADCK</sub> | | ADC Asynchronous | High Speed (ADLPC = 0) | f <sub>ADACK</sub> | 2.5 | 4 | 6.6 | MHz | t <sub>ADACK</sub> = | | Clock Source | Low Power (ADLPC = 1) | | 1.25 | 2 | 3.3 | | 1/f <sub>ADACK</sub> | | Conversion Time | Short Sample (ADLSMP = 0) | | 20 | 20 | 23 | t <sub>ADCK</sub> | Add 2 to 5 | | | Long Sample (ADLSMP = 1) | t <sub>ADC</sub> | 40 | 40 | 43 | cycles | t <sub>Bus</sub> =1/f <sub>Bus</sub><br>cycles | | Sample Time | Short Sample (ADLSMP = 0) | t <sub>ADS</sub> | 4 | 4 | 4 | t <sub>ADCK</sub> | | | | Long Sample (ADLSMP = 1) | ADS | 24 | 24 | 24 | cycles | | | Input Voltage | | V <sub>ADIN</sub> | V <sub>REFL</sub> | _ | V <sub>REFH</sub> | V | | | Input Capacitance | | C <sub>ADIN</sub> | _ | 7 | 10 | pF | Not Tested | | Input Impedance | | R <sub>ADIN</sub> | _ | 5 | 15 | kΩ | Not Tested | | Analog Source<br>Impedance | | R <sub>AS</sub> | _ | _ | 10 <sup>(2)</sup> | kΩ | External to MCU | | Ideal Resolution | 10 bit mode | RES | 2.637 | 4.883 | 5.371 | mV | V <sub>REFH</sub> /2 <sup>N</sup> | | (1LSB) | 8 bit mode | 1120 | 10.547 | 19.53 | 21.48 | | | | Total Unadjusted | 10 bit mode | E <sub>TUE</sub> | 0 | ±1.5 | ±3.5 | LSB | Includes | | Error | 8 bit mode | -10E | 0 | ±0.7 | ±1.0 | 202 | quantization | | Differential<br>Non-Linearity | 10 bit mode | DNL | 0 | ±0.5 | ±1.0 | LSB | | | | 8 bit mode | | 0 | ±0.3 | ±0.5 | | | | | Monotonicity and no-missing-co | des guarar | nteed | | | | | | Integral | 10 bit mode | INL | 0 | ±0.5 | ±1.0 | LSB | | | Non-Linearity | 8 bit mode | 12 | 0 | ±0.3 | ±0.5 | | | MC9S08QD4 Series MCU Data Sheet, Rev. 6 | Characteristic | Conditions | Symb | Min | Typ <sup>1</sup> | Max | Unit | Comment | |--------------------|-------------|-------------------|-----|------------------|------|------|--------------------------------------| | Zero-Scale Error | 10 bit mode | E <sub>ZS</sub> _ | 0 | ±1.5 | ±3.1 | LSB | V <sub>ADIN</sub> = V <sub>SSA</sub> | | Zero-ocale Error | 8 bit mode | | 0 | ±0.5 | ±0.7 | LOD | | | Full-Scale Error | 10 bit mode | E <sub>FS</sub> | 0 | ±1.0 | ±1.5 | LSB | $V_{ADIN} = V_{DDA}$ | | | 8 bit mode | | 0 | ±0.5 | ±0.5 | | | | Quantization Error | 10 bit mode | E <sub>Q</sub> | _ | _ | ±0.5 | LSB | 8 bit mode is not truncated | Typical values assume V<sub>DDAD</sub> = 5.0 V, Temp = 25°C, f<sub>ADCK</sub>=1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production. # A.10 Flash Specifications This section provides details about program/erase times and program-erase endurance for the flash memory. Program and erase operations do not require any special power sources other than the normal $V_{DD}$ supply. For more detailed information about program/erase operations, see the Memory section. **Table A-11. Flash Characteristics** | Characteristic | Symbol | Min | Typical | Max | Unit | |-------------------------------------------------------------------------------------------------|-------------------------|--------|--------------|------|-------------------| | Supply voltage for program/erase<br>-40°C to 125°C | V <sub>prog/erase</sub> | 2.7 | | 5.5 | V | | Supply voltage for read operation | V <sub>Read</sub> | 2.7 | | 5.5 | V | | Internal FCLK frequency <sup>1</sup> | f <sub>FCLK</sub> | 150 | | 200 | kHz | | Internal FCLK period (1/FCLK) | t <sub>Fcyc</sub> | 5 | | 6.67 | μS | | Byte program time (random location) <sup>(2)</sup> | t <sub>prog</sub> | | 9 | | t <sub>Fcyc</sub> | | Byte program time (burst mode) <sup>(2)</sup> | t <sub>Burst</sub> | | 4 | | t <sub>Fcyc</sub> | | Page erase time <sup>2</sup> | t <sub>Page</sub> | | 4000 | | t <sub>Fcyc</sub> | | Mass erase time <sup>(2)</sup> | t <sub>Mass</sub> | 20,000 | | | t <sub>Fcyc</sub> | | Program/erase endurance <sup>3</sup> $T_L$ to $T_H = -40^{\circ}C$ to + 125°C $T = 25^{\circ}C$ | | 10,000 | —<br>100,000 | | cycles | | Data retention <sup>4</sup> | t <sub>D_ret</sub> | 15 | 100 | _ | years | <sup>&</sup>lt;sup>1</sup> The frequency of this clock is controlled by a software setting. <sup>&</sup>lt;sup>2</sup> At 4 MHz, for maximum frequency, use proportionally lower source impedance. These values are hardware state machine controlled. User code does not need to count cycles. This information supplied for calculating approximate time to program and erase. Typical endurance for flash was evaluated for this product family on the 9S12Dx64. For additional information on how Freescale defines typical endurance, please refer to Engineering Bulletin EB619/D, Typical Endurance for Nonvolatile Memory. Typical data retention values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25°C using the Arrhenius equation. For additional information on how Freescale defines typical data retention, please refer to Engineering Bulletin EB618/D, Typical Data Retention for Nonvolatile Memory. **Appendix A Electrical Characteristics** # **Appendix B Ordering Information and Mechanical Drawings** # **B.1** Ordering Information This section contains ordering numbers for the devices. Table B-1. Device Numbering System | Device Number <sup>1</sup> | Men | nory | Available Packages | Qualification | |----------------------------|--------------|----------------|---------------------|-------------------------| | Device Nulliber | Flash | RAM | Туре | Туре | | MC9S08QD4<br>MC9S08QD2 | 4 KB<br>2 KB | 256 B<br>128 B | 8 PDIP<br>8 NB SOIC | Consumer and Industrial | | S9S08QD4<br>S9S08QD2 | 4 KB<br>2 KB | 256 B<br>128 B | 8 NB SOIC | Automotive | <sup>&</sup>lt;sup>1</sup> See Table 1-2 for a complete description of modules included on each device. # **B.1.1** Device Numbering Scheme Numbering Scheme for Consumer and Industrial Products Figure 12-7. Numbering Scheme for Consumer and Industrial Products • Numbering Scheme for Automotive Products Figure B-1. Numbering Scheme for Automotive Products **Appendix B Ordering Information and Mechanical Drawings** # **B.2** Mechanical Drawings The following pages are mechanical specifications for the package options. See Table B-2 for the document number of each package type. **Table B-2. Package Information** | Pin Count | Туре | Designator | Document No. | |-----------|---------|------------|--------------| | 8 | PDIP | PC | 98ASB42420B | | 8 | NB SOIC | SC | 98ASB42564B | | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. MECHANICA | | OUTLINE | PRINT VERSION NO | OT TO SCALE | |-----------------------------------------------------------------|--|--------------|------------------|-------------| | TITLE: | | DOCUMENT NO | : 98ASB42420B | REV: N | | 8 LD PDIP | | CASE NUMBER | : 626–06 | 19 MAY 2005 | | | | STANDARD: NO | N-JEDEC | | DETAIL "D" | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. MECHAN: | | L OUTLINE | PRINT VERSION NO | OT TO SCALE | |---------------------------------------------------------------|--|--------------|------------------|-------------| | TITLE: | | DOCUMENT NO | ): 98ASB42420B | REV: N | | 8 LD PDIP | | CASE NUMBER | R: 626–06 | 19 MAY 2005 | | | | STANDARD: NO | N-JEDEC | | ## NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M 1994. - 2. ALL DIMENSIONS ARE IN INCHES. - 3. 626-03 TO 626-06 OBSOLETE. NEW STANDARD 626-07. - A DIMENSION TO CENTER OF LEAD WHEN FORMED PARALLEL. - A PACKAGE CONTOUR OPTIONAL (ROUND OR SQUARE CONERS). STYLE 1: PIN 1. AC IN 5. GROUND 2. DC + IN 6. OUTPUT 7. AUXILIARY 3. DC - IN 4. AC IN 7. AUX 8. VCC | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | OT TO SCALE | |------------------------------------------------------|-----------|---------------------|------------------|-------------| | TITLE: | | DOCUMENT NO | ): 98ASB42420B | REV: N | | 8 LD PDIP | | CASE NUMBER: 626-06 | | 19 MAY 2005 | | | | STANDARD: NO | N-JEDEC | | | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | | PRINT VERSION NOT TO SCALE | | |------------------------------------------------------|--------------------|--------------|----------------------------|-------------| | TITLE: | | DOCUMENT NO | ): 98ASB42564B | REV: U | | 8LD SOIC NARROW | BODY | CASE NUMBER | 2: 751–07 | 07 APR 2005 | | | | STANDARD: JE | DEC MS-012AA | | ## NOTES: - 1. DIMENSIONS ARE IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. - DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 TOTAL IN EXCESS OF THE DIMENSION AT MAXIMUM MATERIAL CONDITION. | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NOT TO SCALE | | |------------------------------------------------------|-----------|--------------|----------------------------|-------------| | TITLE: | | DOCUMENT NO | ): 98ASB42564B | REV: U | | 8LD SOIC NARROW BODY | | CASE NUMBER | R: 751–07 | 07 APR 2005 | | | | STANDARD: JE | DEC MS-012AA | | ## How to Reach Us: #### Home Page: www.freescale.com #### Web Support: http://www.freescale.com/support ## **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com ### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp. Freescale $^{\text{TM}}$ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. $\ensuremath{\mathbb{C}}$ Freescale Semiconductor, Inc. 2006-2010. All rights reserved. Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! ## Наши преимущества: - Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов: - Поставка более 17-ти миллионов наименований электронных компонентов; - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001: - Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну; - Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела: - Подбор оптимального решения, техническое обоснование при выборе компонента; - Подбор аналогов; - Консультации по применению компонента; - Поставка образцов и прототипов; - Техническая поддержка проекта; - Защита от снятия компонента с производства. #### Как с нами связаться **Телефон:** 8 (812) 309 58 32 (многоканальный) Факс: 8 (812) 320-02-42 Электронная почта: org@eplast1.ru Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.