# Low Skew, 1-to-2 Differential-to-LVCMOS/LVTTL Fanout Buffer

## **GENERAL DESCRIPTION**

The 83026I-01 is a low skew, 1-to-2 Differential-to-LVC-MOS/LVTTL Fanout Buffer. The differential input can accept most differential signal types (LVPECL, LVDS, LVHSTL, HCSL and SSTL) and translate to two single-ended LVCMOS/LVTTL outputs. The small 8-lead SOIC footprint makes this device ideal for use in applications with limited board space.

## FEATURES

- Two LVCMOS / LVTTL outputs
- Differential CLK, nCLK input pair
- CLK, nCLK pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL
- Maximum output frequency: 350MHz
- Output skew: 15ps (maximum)
- Part-to-part skew: 600ps (maximum)
- Additive phase jitter, RMS: 0.03ps (typical)
- Small 8 lead SOIC package saves board space
- 3.3V core, 3.3V, 2.5V or 1.8V output operating supply
- -40°C to 85°C ambient operating temperature
- Available in lead-free RoHS (6) package

**PIN ASSIGNMENT** 

## **BLOCK DIAGRAM**





83026I-01 8-Lead SOIC 3.8mm x 4.8mm, x 1.47mm package body M Package Top View



#### 83026I-01 8-Lead TSSOP

4.40mm x 3.0mm x 0.925mm package body **G Package** Top View



## TABLE 1. PIN DESCRIPTIONS

| Number | Name             | Туре   |                     | Description                                                                                                                    |
|--------|------------------|--------|---------------------|--------------------------------------------------------------------------------------------------------------------------------|
| 1      | V <sub>DD</sub>  | Power  |                     | Positive supply pin.                                                                                                           |
| 2      | CLK              | Input  | Pulldown            | Non-inverting differential clock input.                                                                                        |
| 3      | nCLK             | Input  | Pullup/<br>Pulldown | Inverting differential clock input. $V_{_{DD}}/2$ default when left floating.                                                  |
| 4      | OE               | Input  | Pullup              | Output enable. When HIGH, outputs are enabled. When LOW, outputs are in High Impedance State. LVCMOS / LVTTL interface levels. |
| 5      | GND              | Power  |                     | Power supply ground.                                                                                                           |
| 6      | Q1               | Output |                     | Clock output. LVCMOS / LVTTL interface levels.                                                                                 |
| 7      | Q0               | Output |                     | Clock output. LVCMOS / LVTTL interface levels.                                                                                 |
| 8      | V <sub>DDO</sub> | Power  |                     | Output supply pin.                                                                                                             |

NOTE: *Pullup* and *Pulldown* refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

#### TABLE 2. PIN CHARACTERISTICS

| Symbol                | Parameter                                                     | Test Conditions                                             | Minimum | Typical | Maximum | Units |
|-----------------------|---------------------------------------------------------------|-------------------------------------------------------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance                                             |                                                             |         | 4       |         | pF    |
|                       |                                                               | $V_{DD}, V_{DDO} = 3.465V$                                  |         |         | 17      | pF    |
| C <sub>PD</sub>       | C <sub>PD</sub> Power Dissipation Capacitance<br>(per output) | $V_{\rm DD} = 3.465 \text{V}, V_{\rm DDO} = 2.625 \text{V}$ |         |         | 16      | pF    |
|                       |                                                               | V <sub>DD</sub> = 3.465V, V <sub>DDO</sub> = 1.95V          |         |         | 15      | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor                                         |                                                             |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor                                       |                                                             |         | 51      |         | kΩ    |
|                       |                                                               | $V_{DD}, V_{DDO} = 3.3V$                                    |         | 7       |         | Ω     |
| R <sub>OUT</sub>      | R <sub>out</sub> Output Impedance                             | $V_{\rm DD} = 3.3 \text{V}, V_{\rm DDO} = 2.5 \text{V}$     |         | 8       |         | Ω     |
|                       |                                                               | $V_{\rm DD} = 3.3 \text{V}, V_{\rm DDO} = 1.8 \text{V}$     |         | 10      |         | Ω     |

#### TABLE 3. CONTROL FUNCTION TABLE

| Input | Outputs |  |
|-------|---------|--|
| OE    | Q0, Q1  |  |
| 0     | HiZ     |  |
| 1     | Active  |  |

#### ABSOLUTE MAXIMUM RATINGS

| Supply Voltage, V <sub>DD</sub>                      | 4.6V                              |
|------------------------------------------------------|-----------------------------------|
| Inputs, V <sub>I</sub>                               | -0.5V to $\rm V_{\rm DD}$ + 0.5 V |
| Outputs, V <sub>o</sub>                              | -0.5V to $V_{\text{DDO}}$ + 0.5V  |
| Package Thermal Impedance, $\theta_{JA}$ 8 Lead SOIC | 112.7°C/W (0 lfpm)                |
| 8 Lead TSSOP                                         | 101.7°C/W (0 lfpm)                |
| Storage Temperature, T <sub>STG</sub>                | -65°C to 150°C                    |

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

#### TABLE 3A. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.71V$ to 3.465V, Ta = -40°C to $85^{\circ}$ C

| Symbol           | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-------------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Positive Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
|                  |                         |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>DDO</sub> | Output Supply Voltage   |                 | 2.375   | 2.5     | 2.625   | V     |
|                  |                         |                 | 1.71    | 1.8     | 1.89    | V     |
| I <sub>DD</sub>  | Power Supply Current    |                 |         |         | 10      | mA    |
| I <sub>DDO</sub> | Output Supply Current   |                 |         |         | 3       | mA    |

#### TABLE 3B. LVCMOS / LVTTL DC CHARACTERISTICS, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 2.375V$ to 3.465V, TA = -40°C to 85°C

| Symbol          | Parameter                   |          | Test Conditions                                      | Minimum | Typical | Maximum               | Units |
|-----------------|-----------------------------|----------|------------------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage          | OE       |                                                      | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage           | OE       |                                                      | -0.3    |         | 0.8                   | V     |
| I <sub>IH</sub> | Input High Current          | OE       | $V_{DD} = V_{IN} = 3.465V$                           |         |         | 5                     | μA    |
| I <sub>IL</sub> | Input Low Current           | OE       | $V_{_{DD}} = 3.465 \text{V}, V_{_{IN}} = 0 \text{V}$ | -150    |         |                       | μA    |
| V               | Output High Voltage; NOTE 1 |          | $V_{DDO} = 3.135V$                                   | 2.6     |         |                       | V     |
| V <sub>OH</sub> |                             |          | V <sub>DDO</sub> = 2.375V                            | 1.8     |         |                       | V     |
| V <sub>ol</sub> | Output Low Voltage          | ; NOTE 1 |                                                      |         |         | 0.5                   | V     |

NOTE 1: Outputs terminated with 50  $\Omega$  to V\_{\_{\rm DDO}}/2. See Parameter Measurement Information section, "Output Load Test Circuit" diagrams.

## Table 3C. LVCMOS / LVTTL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 5\%$ , Ta = -40°C to 85°C

| Symbol          | Parameter             |    | Test Conditions                        |                         | Typical | Maximum               | Units |
|-----------------|-----------------------|----|----------------------------------------|-------------------------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage    | OE |                                        | 2                       |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage OE  |    |                                        | -0.3                    |         | 0.8                   | V     |
| I <sub>IH</sub> | Input High Current OE |    | $V_{DD} = V_{IN} = 3.465V$             |                         |         | 5                     | μA    |
| I <sub>IL</sub> | Input Low Current     | OE | $V_{_{DD}} = 3.465 V, V_{_{IN}} = 0 V$ | -150                    |         |                       | μA    |
| V               | Output High Voltage   |    | Ι <sub>ΟΗ</sub> = -100μΑ               | V <sub>DDO</sub> - 0.2  |         |                       | V     |
| V <sub>OH</sub> |                       |    | I <sub>он</sub> = -2mА                 | V <sub>DDO</sub> - 0.45 |         |                       | V     |
| V               | Output Low Voltage    |    | I <sub>OL</sub> = 100μA                |                         |         | 0.2                   | V     |
| V <sub>ol</sub> |                       |    | $I_{OL} = 2mA$                         |                         |         | 0.45                  | V     |

| Symbol                                   | Parameter                     |                                                | Test Conditions                                | Minimum   | Typical | Maximum                | Units |
|------------------------------------------|-------------------------------|------------------------------------------------|------------------------------------------------|-----------|---------|------------------------|-------|
| ı                                        | Input High Current            | nCLK                                           | $V_{IN} = V_{DD} = 3.465V$                     |           |         | 150                    | μA    |
| ιн                                       |                               | CLK                                            | $V_{IN} = V_{DD} = 3.465V$                     |           |         | 150                    | μA    |
| la l | nCLK                          | V <sub>IN</sub> = 0V, V <sub>DD</sub> = 3.465V | -150                                           |           |         | μA                     |       |
| 'IL                                      | Input Low Current             | CLK                                            | V <sub>IN</sub> = 0V, V <sub>DD</sub> = 3.465V | -5        |         |                        | μA    |
| V <sub>PP</sub>                          | Peak-to-Peak Input Voltage; N | IOTE 1                                         |                                                | 0.15      |         | 1.3                    | V     |
| V <sub>CMR</sub>                         | Common Mode Input Voltage     | ; NOTE 2, 3                                    |                                                | GND + 0.5 |         | V <sub>DD</sub> - 0.85 | V     |

| TABLE 3D. DIFFERENTIAL DC CHARACTERISTICS, V | $= 3.3V \pm 5\%, V_{DDC}$ | <sub>о</sub> = 1.71V то 3.465V, | Та = -40°С то 85°С |
|----------------------------------------------|---------------------------|---------------------------------|--------------------|
|----------------------------------------------|---------------------------|---------------------------------|--------------------|

NOTE 1:  $V_{PP}$  can exceed 1.3V provided that there is sufficient offset level to keep  $V_{IL} > 0V$ . NOTE 2: For single ended applications, the maximum input voltage for CLK, nCLK is  $V_{DD} + 0.3V$ .

NOTE 3: Common mode voltage is defined as V<sub>IH</sub>.

| TABLE 4A. AC CHARACTERISTICS, | V | $= 3.3V \pm 5\%$ | $V_{DDO} = 3.3V$ | ′ ± 5%, Ta = | -40°С то 85°С |
|-------------------------------|---|------------------|------------------|--------------|---------------|
|-------------------------------|---|------------------|------------------|--------------|---------------|

| Symbol                          | Parameter                                                                 | Test Conditions            | Minimum | Typical | Maximum | Units |
|---------------------------------|---------------------------------------------------------------------------|----------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency                                                          |                            |         |         | 350     | MHz   |
| t <sub>PD</sub>                 | Propagation Delay; NOTE 1                                                 | $f \le 350 \text{MHz}$     | 1.3     | 1.9     | 2.5     | ns    |
| <i>t</i> sk(o)                  | Output Skew; NOTE 2, 4                                                    |                            |         |         | 15      | ps    |
| <i>t</i> sk(pp)                 | Part-to-Part Skew; NOTE 3, 4                                              |                            |         |         | 900     | ps    |
| <i>t</i> jit                    | Buffer Additive Phase Jitter, RMS, refer to Additive Phase Jitter Section |                            |         | 0.03    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                                     | 20% to 80%                 | 150     |         | 800     | ps    |
|                                 |                                                                           | $f \le 66 MHz$             | 48      |         | 52      | %     |
| odc                             | Output Duty Cycle                                                         | $67MHz \le f \le 166MHz$   | 45      |         | 55      | %     |
|                                 |                                                                           | 167MHz ≤ <i>f</i> ≤ 350MHz | 40      |         | 60      | %     |

NOTE 1: Measured from the differential input crossing point to V<sub>DDO</sub>/2 of the output. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at  $V_{\text{DDO}}/2$ . NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at V\_DDO/2.

NOTE 4: This parameter is defined in accordance with JEDEC Standard 6.

| Symbol                          | Parameter                                                                       | Test Conditions            | Minimum | Typical | Maximum | Units |
|---------------------------------|---------------------------------------------------------------------------------|----------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency                                                                |                            |         |         | 350     | MHz   |
| t <sub>PD</sub>                 | Propagation Delay; NOTE 1                                                       | <i>f</i> ≤ 350MHz          | 1.5     | 2.0     | 2.6     | ns    |
| <i>t</i> sk(o)                  | Output Skew; NOTE 2, 4                                                          |                            |         |         | 15      | ps    |
| <i>t</i> sk(pp)                 | Part-to-Part Skew; NOTE 3, 4                                                    |                            |         |         | 750     | ps    |
| <i>t</i> jit                    | Buffer Additive Phase Jitter,<br>RMS, refer to Additive Phase<br>Jitter Section |                            |         | 0.03    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                                           | 20% to 80%                 | 150     |         | 800     | ps    |
|                                 |                                                                                 | $f \le 66 MHz$             | 48      |         | 52      | %     |
| odc                             | Output Duty Cycle                                                               | $67MHz \le f \le 166MHz$   | 46      |         | 54      | %     |
|                                 |                                                                                 | 167MHz ≤ <i>f</i> ≤ 350MHz | 40      |         | 60      | %     |

**TABLE 4B. AC CHARACTERISTICS,**  $V_{DD} = 3.3V \pm 5\%$ ,  $V_{DDO} = 2.5V \pm 5\%$ , TA = -40°C to 85°C

NOTE 1: Measured from the differential input crossing point to  $V_{DDO}/2$  of the output.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at V<sub>DDO</sub>/2.

NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with

equal load conditions. Using the same type of inputs on each device, the outputs are measured at  $V_{_{DDO}}/2$ .

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.

| Symbol                          | Parameter                                                                       | Test Conditions           | Minimum | Typical | Maximum | Units |
|---------------------------------|---------------------------------------------------------------------------------|---------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency                                                                |                           |         | İ       | 350     | MHz   |
| t <sub>PD</sub>                 | Propagation Delay; NOTE 1                                                       | $f \le 350 \text{MHz}$    | 1.9     | 2.5     | 3.1     | ns    |
| tsk(o)                          | Output Skew; NOTE 2, 4                                                          |                           |         |         | 15      | ps    |
| tsk(pp)                         | Part-to-Part Skew; NOTE 3, 4                                                    |                           |         |         | 600     | ps    |
| tjit                            | Buffer Additive Phase Jitter,<br>RMS, refer to Additive Phase<br>Jitter Section |                           |         | 0.03    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                                           | 20% to 80%                | 200     |         | 900     | ps    |
|                                 |                                                                                 | $f \le 66 MHz$            | 48      |         | 52      | %     |
| odc                             | Output Duty Cycle                                                               | $67MHz \le f \le 166MHz$  | 43      |         | 57      | %     |
|                                 |                                                                                 | $167MHz \le f \le 350MHz$ | 40      |         | 60      | %     |

#### **TABLE 4C. AC CHARACTERISTICS,** $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 5\%$ , TA = -40°C to 85°C

NOTE 1: Measured from the differential input crossing point to  $V_{\text{DDO}}/2$  of the output.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at  $V_{_{DDO}}/2$ .

NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at  $V_{_{DDO}}/2$ .

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.

## Additive Phase Jitter

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



OFFSET FROM CARRIER FREQUENCY (Hz)

As with most timing specifications, phase noise measurements have issues. The primary issue relates to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependant on the input source and measurement equipment.

# PARAMETER MEASUREMENT INFORMATION





# **APPLICATION** INFORMATION

#### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS

*Figure 1* shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF =  $V_{DD}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio

of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{DD} = 3.3V$ , V\_REF should be 1.25V and R2/R1 = 0.609.



### **RECOMMENDATIONS FOR UNUSED OUTPUT PINS**

#### **OUTPUTS:**

#### LVCMOS OUTPUTS

All unused LVCMOS output can be left floating. We recommend that there is no trace attached.

#### DIFFERENTIAL CLOCK INPUT INTERFACE

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both V<sub>SWING</sub> and V<sub>OH</sub> must meet the V<sub>PP</sub> and V<sub>CMR</sub> input requirements. Figures 2A to 2E show interface examples for the CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are



FIGURE 2A. CLK/nCLK INPUT DRIVEN BY LVHSTL DRIVER



FIGURE 2C. CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER



FIGURE 2E. CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE

examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 2A*, the input termination applies for LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



FIGURE 2B. CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER



FIGURE 2D. CLK/nCLK INPUT DRIVEN BY 3.3V LVDS DRIVER

### SCHEMATIC EXAMPLE

*Figure 3* shows an application schematic example of 83026I-01. The 83026I-01 CLK/nCLK input can directly accepts various types of differential signal. In this example, the input is driven by an LVDS driver. The 83026I-01 outputs are LVCMOS drivers. In this example, series termination approach is shown. Additional termination approaches are shown in the LVCMOS Termination Application Note.



FIGURE 3. 83026I-01 SCHEMATIC EXAMPLE

# **R**ELIABILITY INFORMATION

### TABLE 5A. $\boldsymbol{\theta}_{\text{JA}} \text{vs.}$ Air Flow Table for 8 Lead SOIC

|                                              | 0         | 200       | 500       |
|----------------------------------------------|-----------|-----------|-----------|
| Single-Layer PCB, JEDEC Standard Test Boards | 153.3°C/W | 128.5°C/W | 115.5°C/W |
| Iulti-Layer PCB, JEDEC Standard Test Boards  | 112.7°C/W | 103.3°C/W | 97.1°C/W  |

### TABLE5B. $\boldsymbol{\theta}_{\mathsf{JA}} \mathsf{vs.}$ Air Flow Table for 8 Lead TSSOP

| θյΑ by Velocity (Linear Feet per Minute)    |                       |                        |                        |  |  |
|---------------------------------------------|-----------------------|------------------------|------------------------|--|--|
| Multi-Layer PCB, JEDEC Standard Test Boards | <b>0</b><br>101.7°C/W | <b>200</b><br>90.5°C/W | <b>500</b><br>89.8°C/W |  |  |

#### TRANSISTOR COUNT

The transistor count for ICS83026I-0I is: 260

### PACKAGE OUTLINE - SUFFIX M FOR 8 LEAD SOIC

#### PACKAGE OUTLINE - G SUFFIX FOR 8 LEAD TSSOP







TABLE 6A. PACKAGE DIMENSIONS

| OVMDOL | Millimeters |         |  |
|--------|-------------|---------|--|
| SYMBOL | MINIMUM     | MAXIMUM |  |
| N      | 8           |         |  |
| А      | 1.35        | 1.75    |  |
| A1     | 0.10        | 0.25    |  |
| В      | 0.33        | 0.51    |  |
| С      | 0.19        | 0.25    |  |
| D      | 4.80        | 5.00    |  |
| E      | 3.80        | 4.00    |  |
| е      | 1.27 BASIC  |         |  |
| Н      | 5.80        | 6.20    |  |
| h      | 0.25        | 0.50    |  |
| L      | 0.40        | 1.27    |  |
| α      | 0°          | 8°      |  |

Reference Document: JEDEC Publication 95, MS-012

TABLE 6B. PACKAGE DIMENSIONS

| SYMBOL | Millimeters |         |  |
|--------|-------------|---------|--|
| STMBOL | Minimum     | Maximum |  |
| N      | 8           |         |  |
| A      |             | 1.20    |  |
| A1     | 0.05        | 0.15    |  |
| A2     | 0.80        | 1.05    |  |
| b      | 0.19        | 0.30    |  |
| с      | 0.09        | 0.20    |  |
| D      | 2.90        | 3.10    |  |
| E      | 6.40 BASIC  |         |  |
| E1     | 4.30        | 4.50    |  |
| е      | 0.65 BASIC  |         |  |
| L      | 0.45        | 0.75    |  |
| α      | 0°          | 8°      |  |
| aaa    |             | 0.10    |  |

Reference Document: JEDEC Publication 95, MO-153

#### TABLE 7. ORDERING INFORMATION

| Part/Order Number | Marking  | Package                  | Shipping Packaging | Temperature    |
|-------------------|----------|--------------------------|--------------------|----------------|
| 83026BMI-01LF     | 026BI01L | 8 lead "Lead Free" SOIC  | Tube               | -40°C to +85°C |
| 83026BMI-01LFT    | 026BI01L | 8 lead "Lead Free" SOIC  | Tape and Reel      | -40°C to +85°C |
| 83026BGI-01LF     | BI01L    | 8 lead "Lead Free" TSSOP | Tube               | -40°C to +85°C |
| 83026BGI-01LFT    | BI01L    | 8 lead "Lead Free" TSSOP | Tape and Reel      | -40°C to +85°C |

|     | REVISION HISTORY SHEET |                          |                                                                                                                                                                                                                                                                                                                               |          |  |  |  |
|-----|------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|
| Rev | Table                  | Page                     | Description of Change                                                                                                                                                                                                                                                                                                         | Date     |  |  |  |
| А   | Τ7                     | 1<br>3<br>11<br>12<br>13 | Added 8 Lead TSSOP package to Pin Assignment.<br>Absolute Maximum Ratings - added 8 Lead TSSOP to Package Thermal Imped-<br>ance.<br>Added 8 Lead TSSOP Reliability Information table.<br>Added 8 Lead TSSOP Package Outline and Package Dimensions.<br>Ordering Information Table - added 8 Lead TSSOP ordering information. | 6/25/04  |  |  |  |
| Α   |                        | 6                        | Additive Phase Jitter - corrected X axis on plot.                                                                                                                                                                                                                                                                             | 8/2/05   |  |  |  |
| Α   | T3C                    | 3                        | LVCMOS DC Characteristics - corrected Test Conditions for IIH and IIL.                                                                                                                                                                                                                                                        | 8/12/05  |  |  |  |
| A   | Τ7                     | 1<br>9<br>13             | Features Section - added lead-free bullet<br>Added Recommendations for Unused Output Pins.<br>Ordering Information Table - added lead-free part number, marking, and note.                                                                                                                                                    | 1/16/06  |  |  |  |
| Α   | T7                     | 13                       | Ordering Information Table - added lead-free marking                                                                                                                                                                                                                                                                          | 10/22/07 |  |  |  |
| A   | T7                     | 13<br>15                 | Updated datasheet's header/footer with IDT from ICS.<br>Removed ICS prefix from Part/Order Number column.<br>Added Contact Page.                                                                                                                                                                                              | 8/4/10   |  |  |  |
| A   | T7                     | 1<br>13                  | Removed the ICS prefix on part numbers.<br>Features Section - removed reference to leaded packages.<br>Ordering Information - removed 2500 from Tape and Reel. Removed LF note<br>below the table.<br>Updated datasheet header and footer                                                                                     | 12/15/15 |  |  |  |



**Corporate Headquarters** 6024 Silver Creek Valley Road San Jose, CA 95138 USA www.IDT.com

Sales 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.IDT.com/go/sales

#### Tech Support www.idt.com/go/support

DISCLAIMER Integrated Device Technology, Inc. (IDT) reserves the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of IDT or their respective third party owners.

For datasheet type definitions and a glossary of common terms, visit www.idt.com/go/glossary.



Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов;
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.



#### Как с нами связаться

**Телефон:** 8 (812) 309 58 32 (многоканальный) **Факс:** 8 (812) 320-02-42 **Электронная почта:** <u>org@eplast1.ru</u> **Адрес:** 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.