

32-bit ARM Cortex-M4F/M0+ MCU; 104 KB SRAM; 512 KB flash, 3 x I2C, 2 x SPI, 4 x USART, 32-bit counter/timers, SCTimer/PWM, ADC

Rev. 1.1 — 18 November 2014

**Product data sheet** 

## 1. General description

The LPC5410x are ARM Cortex-M4F based microcontrollers for embedded applications. These devices include an optional ARM Cortex-M0+ coprocessor, 104 KB of on-chip SRAM, 512 KB on-chip flash, five general-purpose timers, one State-Configurable Timer with PWM capabilities (SCTimer/PWM), one RTC/alarm timer, one 24-bit Multi-Rate Timer (MRT), a Windowed Watchdog Timer (WWDT), four USARTs, two SPIs, three Fast-mode plus I<sup>2</sup>C-bus interfaces with high-speed slave mode, and one 12-bit 4.8 Msamples/sec ADC.

The ARM Cortex-M4 is a 32-bit core that offers system enhancements such as low power consumption, enhanced debug features, and a high level of support block integration. The ARM Cortex-M4 CPU incorporates a 3-stage pipeline, uses a Harvard architecture with separate local instruction and data buses as well as a third bus for peripherals, and includes an internal prefetch unit that supports speculative branching. The ARM Cortex-M4 supports single-cycle digital signal processing and SIMD instructions. The Cortex-M4F is the Cortex-M4 with the inclusion of the 32-bit Floating Point Unit.

The ARM Cortex-M0+ coprocessor is an energy-efficient and easy-to-use 32-bit core which is code- and tool-compatible with the Cortex-M4F core. The Cortex-M0+ coprocessor offers up to 100 MHz performance with a simple instruction set and reduced code size.

## 2. Features and benefits

- Dual processor cores: ARM Cortex-M4 and ARM Cortex-M0+. The M0+ core runs at the same frequency as the M4 core. Both cores operate up to a maximum frequency of 100 MHz.
- ARM Cortex-M4F core (version r0p1):
  - ARM Cortex-M4 processor, running at a frequency of up to 100 MHz.
  - Floating Point Unit (FPU) and Memory Protection Unit (MPU).
  - ARM Cortex-M4 built-in Nested Vectored Interrupt Controller (NVIC).
  - Non-maskable Interrupt (NMI) input with a selection of sources.
  - Serial Wire Debug with eight breakpoints and four watch points. Includes Serial Wire Output for enhanced debug capabilities.
  - System tick timer.
- ARM Cortex-M0+ core (version r0p1):
  - ◆ ARM Cortex-M0+ processor, running at a frequency of up to 100 MHz.
  - ARM Cortex-M0+ built-in Nested Vectored Interrupt Controller (NVIC).



#### 32-bit ARM Cortex-M4F/M0+ microcontroller

- Non-maskable Interrupt (NMI) input with a selection of sources.
- Serial Wire Debug with four breakpoints and two watch points.
- System tick timer.
- On-chip memory:
  - Up to 512 KB on-chip flash program memory with flash accelerator and 256 byte page erase and write.
  - 104 KB SRAM for code and data use.
- ROM API support:
  - Flash In-Application Programming (IAP) and In-System Programming (ISP).
  - Power control API.
- Serial interfaces:
  - Four USART interfaces with synchronous mode and 32 kHz mode for wake-up from Deep-sleep and Power-down modes. The USARTs include a FIFO buffer and share a fractional baud-rate generator.
  - Two SPI interfaces, each with four slave selects and flexible data configuration. The SPIs include a FIFO buffer. The slave function is able to wake up the device from Deep-sleep and Power-down modes.
  - Three I<sup>2</sup>C-bus interfaces supporting fast mode and Fast-mode Plus with data rates of up to 1Mbit/s and with multiple address recognition and monitor mode. Each I<sup>2</sup>C-bus interface also supports High Speed Mode (3.4 Mbit/s) as a slave. The slave function is able to wake up the device from Deep-sleep and Power-down modes.
- Digital peripherals:
  - DMA controller with 22 channels and 20 programmable triggers, able to access all memories and DMA-capable peripherals.
  - Up to 50 General-Purpose Input/Output (GPIO) pins. Most GPIOs have configurable pull-up/pull-down resistors, programmable open-drain mode, and input/output inverter.
  - GPIO registers are located on the AHB for fast access. The DMA supports GPIO ports.
  - Up to eight GPIOs can be selected as pin interrupts (PINT), triggered by rising, falling or both input edges.
  - Two GPIO grouped interrupts (GINT) enable an interrupt based on a logical (AND/OR) combination of input states.
  - CRC engine.
- Timers:
  - Five 32-bit general purpose timers/counters, with up to 4 capture inputs and 4 compare outputs, PWM mode, and external count input. Specific timer events can be selected to generate DMA requests.
  - One State Configurable Timer/PWM (SCT) with 6 input and 8 output functions (including capture and match). Inputs and outputs can be routed to/from external pins and internally to/from selected peripherals. Internally, the SCT supports 13 captures/matches, 13 events and 13 states.
  - 32-bit Real-time clock (RTC) with 1 s resolution running in the always-on power domain. A timer in the RTC can be used for wake-up from all low power modes including Deep power-down, with 1 ms resolution. The RTC is clocked by the 32 kHz oscillator.

- Multiple-channel multi-rate 24-bit timer (MRT) for repetitive interrupt generation at up to four programmable, fixed rates.
- Windowed Watchdog Timer (WWDT).
- Ultra-low power Micro-tick Timer, running from the Watchdog oscillator, that can be used to wake up the device from low power modes.
- Repetitive Interrupt Timer (RIT) for debug time-stamping and general-purpose use.
- Analog peripheral: 12-bit, 12-channel, Analog-to-Digital Converter (ADC) supporting 4.8 Msamples/s. The ADC supports two independent conversion sequences.
- Clock generation:
  - 12 MHz internal RC oscillator.
  - External clock input for clock frequencies of up to 24 MHz.
  - Internal low-power, watchdog oscillator with a nominal frequency of 500 kHz (WDOSC).
  - ◆ 32 kHz low-power RTC oscillator.
  - System PLL allows CPU operation up to the maximum CPU rate. May be run from the internal RC oscillator, the external clock input CLKIN, or the RTC oscillator.
  - Clock output function for monitoring internal clocks.
  - Frequency measurement unit for measuring the frequency of any on-chip or off-chip clock signal.
- Power-saving modes and wake-up:
  - Integrated PMU (Power Management Unit) to minimize power consumption.
  - Reduced power modes: Sleep, Deep-sleep, Power-down, and Deep power-down.
  - Wake-up from Deep-sleep and Power-down modes via activity on the USART, SPI, and I<sup>2</sup>C peripherals.
  - Wake-up from Sleep, Deep-sleep, Power-down, and Deep power-down modes using the RTC alarm.
  - The Micro-tick Timer can wake-up the device from the Deep power-down mode by using the watchdog oscillator when no other on-chip resources are running.
- Single power supply 1.62 V to 3.6 V.
- Power-On Reset (POR).
- Brown-Out Detect (BOD) with separate thresholds for interrupt and forced reset.
- JTAG boundary scan supported.
- Unique device serial number for identification.
- Operating temperature range –40 °C to 105 °C.
- Available in a 3.288 x 3.288 mm WLCSP49 package and LQFP64 package.

## 3. Ordering information

| Type number      | Package |                                                                                    |          |  |  |  |  |  |  |
|------------------|---------|------------------------------------------------------------------------------------|----------|--|--|--|--|--|--|
|                  | Name    | Description                                                                        | Version  |  |  |  |  |  |  |
| LPC54102J512UK49 | WLCSP49 | wafer level chip-size package; 49 (7 x 7) bumps; 3.288 x 3.288 x 0.54 mm           | -        |  |  |  |  |  |  |
| LPC54102J256UK49 | WLCSP49 | wafer level chip-size package; 49 (7 x 7) bumps; 3.288 x 3.288 x 0.54 mm           | -        |  |  |  |  |  |  |
| LPC54101J512UK49 | WLCSP49 | wafer level chip-size package; 49 (7 x 7) bumps; 3.288 x 3.288 x 0.54 mm           | -        |  |  |  |  |  |  |
| LPC54101J256UK49 | WLCSP49 | wafer level chip-size package; 49 (7 x 7) bumps; 3.288 x 3.288 x 0.54 mm           | -        |  |  |  |  |  |  |
| LPC54102J512BD64 | LQFP64  | plastic low profile quad flat package; 64 leads; body $10 \times 10 \times 1.4$ mm | SOT314-2 |  |  |  |  |  |  |
| LPC54102J256BD64 | LQFP64  | plastic low profile quad flat package; 64 leads; body $10 \times 10 \times 1.4$ mm | SOT314-2 |  |  |  |  |  |  |
| LPC54101J512BD64 | LQFP64  | plastic low profile quad flat package; 64 leads; body $10 \times 10 \times 1.4$ mm | SOT314-2 |  |  |  |  |  |  |
| LPC54101J256BD64 | LQFP64  | plastic low profile quad flat package; 64 leads; body $10 \times 10 \times 1.4$ mm | SOT314-2 |  |  |  |  |  |  |

## 3.1 Ordering options

### Table 2. Ordering options

| Type number      | Flash/KB | Total<br>SRAM/KB | Core M4<br>w/ FPU | Core M0+ | GPIO |
|------------------|----------|------------------|-------------------|----------|------|
| LPC54102J512UK49 | 512      | 104              | 1                 | 1        | 39   |
| LPC54102J256UK49 | 256      | 104              | 1                 | 1        | 39   |
| LPC54101J512UK49 | 512      | 104              | 1                 | 0        | 39   |
| LPC54101J256UK49 | 256      | 104              | 1                 | 0        | 39   |
| LPC54102J512BD64 | 512      | 104              | 1                 | 1        | 50   |
| LPC54102J256BD64 | 256      | 104              | 1                 | 1        | 50   |
| LPC54101J512BD64 | 512      | 104              | 1                 | 0        | 50   |
| LPC54101J256BD64 | 256      | 104              | 1                 | 0        | 50   |

[1] All of the parts include five general-purpose timers, one State-Configurable Timer with PWM capabilities (SCTimer/PWM), one RTC/alarm timer, one 24-bit Multi-Rate Timer (MRT), a Windowed Watchdog Timer (WWDT), four USARTs, two SPIs, three Fast-mode plus I2C-bus interfaces with high-speed slave mode, and one 12-bit 4.8 Msamples/sec ADC.

32-bit ARM Cortex-M4F/M0+ microcontroller

## 4. Marking



The LPC5410x LQFP64 package has the following top-side marking:

- First line: LPC5410xJ512
- Second line: BD64
- Third line: xxxxxxxxxxx
- Fourth line: xxxyywwx[R]x
  - yyww: Date code with yy = year and ww = week.
  - R = Chip revision.

The LPC5410x WLCSP49 package has the following top-side marking:

- First line: LPC5410x
- Second line: J512UK49
- Third line: xxxxxxxx
- Fourth line: xxxyyww
  - yyww: Date code with yy = year and ww = week.
- Fifth line: xxxxx
- Sixth line: NXP x[R]x
  - R = Chip revision.

#### 32-bit ARM Cortex-M4F/M0+ microcontroller

## 5. Block diagram



32-bit ARM Cortex-M4F/M0+ microcontroller

## 6. Pinning information

## 6.1 Pinning



7 of 60

## **NXP Semiconductors**

# LPC5410x

#### 32-bit ARM Cortex-M4F/M0+ microcontroller



## 6.2 Pin description

On the LPC5410x, digital pins are grouped into two ports. Each digital pin may support up to four different digital functions and one analog function, including General Purpose I/O (GPIO).

| Symbol | WLCSP49 | LQFP64 |     | Reset state | Type | Description                                                 |  |  |  |  |  |
|--------|---------|--------|-----|-------------|------|-------------------------------------------------------------|--|--|--|--|--|
| PIO0_0 | A6      | 31     | [2] | Z           | I/O  | PIO0_0 — General-purpose digital input/output pin.          |  |  |  |  |  |
|        |         |        |     |             | I    | U0_RXD — Receiver input for USART0.                         |  |  |  |  |  |
|        |         |        |     |             | I/O  | SPI0_SSEL0 — Slave Select 0 for SPI0.                       |  |  |  |  |  |
|        |         |        |     |             | I    | CT32B0_CAP0 — 32-bit timer0 capture input 0.                |  |  |  |  |  |
|        |         |        |     |             | I    | R — Reserved.                                               |  |  |  |  |  |
|        |         |        |     |             | 0    | SCT0_OUT3 — SCT0 output 3. PWM output 3.                    |  |  |  |  |  |
| PIO0_1 | B6      | 32     | [2] | Z           | I/O  | PIO0_1 — General-purpose digital input/output pin.          |  |  |  |  |  |
|        |         |        |     |             | 0    | U0_TXD — Transmitter output for USART0.                     |  |  |  |  |  |
|        |         |        |     |             | I/O  | SPI0_SSEL1 — Slave Select 1 for SPI0.                       |  |  |  |  |  |
|        |         |        |     |             | I    | CT32B0_CAP1 — 32-bit timer0 capture input 1.                |  |  |  |  |  |
|        |         |        |     |             | I    | R — Reserved.                                               |  |  |  |  |  |
|        |         |        |     |             | 0    | SCT0_OUT1 — SCT0 output 1. PWM output 1.                    |  |  |  |  |  |
| PIO0_2 | -       | 36     | [2] | Z           | I/O  | PIO0_2 — General-purpose digital input/output pin.          |  |  |  |  |  |
|        |         |        |     |             | I    | <b>U0_CTS</b> — Clear To Send input for USART0.             |  |  |  |  |  |
|        |         |        |     |             | I    | R — Reserved.                                               |  |  |  |  |  |
|        |         |        |     |             | I    | CT32B2_CAP1 — 32-bit timer2 capture input 1.                |  |  |  |  |  |
|        |         |        |     |             | I    | R — Reserved.                                               |  |  |  |  |  |
| PIO0_3 | -       | 37     | [2] | Z           | I/O  | PIO0_3 — General-purpose digital input/output pin.          |  |  |  |  |  |
|        |         |        |     |             | 0    | <b>U0_RTS</b> — Request To Send output for USART0.          |  |  |  |  |  |
|        |         |        |     |             | I    | R — Reserved.                                               |  |  |  |  |  |
|        |         |        |     |             | 0    | CT32B1_MAT3 — 32-bit timer1 match output 3.                 |  |  |  |  |  |
|        |         |        |     |             | I    | R — Reserved.                                               |  |  |  |  |  |
| PIO0_4 | C7      | 38     | [2] | Z           | I/O  | PIO0_4 — General-purpose digital input/output pin.          |  |  |  |  |  |
|        |         |        |     |             | I/O  | <b>U0_SCLK</b> — USART0 clock in synchronous USART mode.    |  |  |  |  |  |
|        |         |        |     |             | I/O  | SPI0_SSEL2 — Slave Select 2 for SPI0.                       |  |  |  |  |  |
|        |         |        |     |             | I    | CT32B0_CAP2 — 32-bit timer0 capture input 2.                |  |  |  |  |  |
|        |         |        |     |             | I    | R — Reserved.                                               |  |  |  |  |  |
| PIO0_5 | C6      | 39     | [2] | Z           | I/O  | O <b>PIO0_5</b> — General-purpose digital input/output pin. |  |  |  |  |  |
|        |         |        |     |             | I    | U1_RXD — Receiver input for USART1.                         |  |  |  |  |  |
|        |         |        |     |             | 0    | SCT0_OUT6 — SCT0 output 6. PWM output 6.                    |  |  |  |  |  |
|        |         |        |     |             | 0    | CT32B0_MAT0 — 32-bit timer0 match output 0.                 |  |  |  |  |  |
|        |         |        |     |             | 1    | R — Reserved.                                               |  |  |  |  |  |

## **Product data sheet**

### 32-bit ARM Cortex-M4F/M0+ microcontroller

| Table 3. |            |        |     | contin      |                 | Description                                         |
|----------|------------|--------|-----|-------------|-----------------|-----------------------------------------------------|
| Symbol   | WLCSP49    | LQFP64 |     | Reset state | Type            | Description                                         |
| PIO0_6   | <b>D</b> 7 | 40     | [2] | Z           | <b>F</b><br>I/O | PIO0_6 — General-purpose digital input/output pin.  |
| _        |            |        |     |             | 0               | U1_TXD — Transmitter output for USART1.             |
|          |            |        |     |             | I               | R — Reserved.                                       |
|          |            |        |     |             | 0               | CT32B0_MAT1 — 32-bit timer0 match output 1.         |
|          |            |        |     |             | I               | R — Reserved.                                       |
| PIO0_7   | D6         | 41     | [2] | Z           | I/O             | PIO0_7 — General-purpose digital input/output pin.  |
|          |            |        |     |             | I/O             | U1_SCLK — USART1 clock in synchronous USART mode.   |
|          |            |        |     |             | 0               | SCT0_OUT0 — SCT0 output 0. PWM output 0.            |
|          |            |        |     |             | 0               | CT32B0_MAT2 — 32-bit timer0 match output 2.         |
|          |            |        |     |             | I               | R — Reserved.                                       |
|          |            |        |     |             | I               | CT32B0_CAP2 — 32-bit timer0 capture input 2.        |
| PIO0_8   | D5         | 43     | [2] | Z           | I/O             | PIO0_8 — General-purpose digital input/output pin.  |
|          |            |        |     |             | I               | U2_RXD — Receiver input for USART2.                 |
|          |            |        |     |             | 0               | SCT0_OUT1 — SCT0 output 1. PWM output 1.            |
|          |            |        |     |             | 0               | CT32B0_MAT3 — 32-bit timer0 match output 3.         |
|          |            |        |     |             | I               | R — Reserved.                                       |
| PIO0_9   | E7         | 44     | [2] | Z           | I/O             | PIO0_9 — General-purpose digital input/output pin.  |
|          |            |        |     |             | 0               | U2_TXD — Transmitter output for USART2.             |
|          |            |        |     |             | 0               | SCT0_OUT2 — SCT0 output 2. PWM output 2.            |
|          |            |        |     |             | I               | CT32B3_CAP0 — 32-bit timer3 capture input 0.        |
|          |            |        |     |             | I               | R — Reserved.                                       |
|          |            |        |     |             | I/O             | SPI0_SSEL0 — Slave Select 0 for SPI0.               |
| PIO0_10  | E6         | 45     | [2] | Z           | I/O             | PIO0_10 — General-purpose digital input/output pin. |
|          |            |        |     |             | I/O             | U2_SCLK — USART2 clock in synchronous USART mode.   |
|          |            |        |     |             | 0               | SCT0_OUT3 — SCT0 output 3. PWM output 3.            |
|          |            |        |     |             | 0               | CT32B3_MAT0 — 32-bit timer3 match output 0.         |
|          |            |        |     |             | I               | R — Reserved.                                       |
| PIO0_11  | E5         | 46     | [2] | Z           | I/O             | PIO0_11 — General-purpose digital input/output pin. |
|          |            |        |     |             | I/O             | SPI0_SCK — Serial clock for SPI0.                   |
|          |            |        |     |             | I               | U1_RXD — Receiver input for USART1.                 |
|          |            |        |     |             | 0               | CT32B2_MAT1 — 32-bit timer2 match output 1.         |
|          |            |        |     |             | I               | R — Reserved.                                       |
| PIO0_12  | F7         | 47     | [2] | Z           | I/O             | PIO0_12 — General-purpose digital input/output pin. |
|          |            |        |     |             | I/O             | SPI0_MOSI — Master Out Slave in for SPI0.           |
|          |            |        |     | -           | 0               | <b>U1_TXD</b> — Transmitter output for USART1.      |
|          |            |        |     |             | 0               | CT32B2_MAT3 — 32-bit timer2 match output 3.         |
|          |            |        |     |             | I               | R — Reserved.                                       |

## Pin description ... continued

| Symbol                   |                   |        |            | contin      |                 | Description                                                                                                   |
|--------------------------|-------------------|--------|------------|-------------|-----------------|---------------------------------------------------------------------------------------------------------------|
| <i></i>                  | WLCSP49           | LQFP64 |            | Reset state | Type            |                                                                                                               |
| PIO0_13                  | <b>&gt;</b><br>G7 | 48     | [2]        | Z           | <b>F</b><br>I/O | PIO0_13 — General-purpose digital input/output pin.                                                           |
|                          |                   |        |            |             | I/O             | SPI0_MISO — Master In Slave Out for SPI0.                                                                     |
|                          |                   |        |            |             | 0               | SCT0_OUT4 — SCT0 output 4. PWM output 4.                                                                      |
|                          |                   |        |            |             | 0               | CT32B2_MAT0 — 32-bit timer2 match output 0.                                                                   |
|                          |                   |        |            |             | I               | R — Reserved.                                                                                                 |
| PIO0_14/                 | F6                | 49     | [2]        | Z           | I/O             | PIO0_14 — General-purpose digital input/output pin.                                                           |
| ТСК                      |                   |        |            |             |                 | In boundary scan mode: TCK (Test Clock).                                                                      |
|                          |                   |        |            |             | I/O             | SPI0_SSEL0 — Slave Select 0 for SPI0.                                                                         |
|                          |                   |        |            |             | 0               | SCT0_OUT5 — SCT0 output 5. PWM output 5.                                                                      |
|                          |                   |        |            |             | 0               | CT32B2_MAT1 — 32-bit timer2 match output 1.                                                                   |
|                          |                   |        |            |             | I               | R — Reserved.                                                                                                 |
| PIO0_15                  | G6                | 50     | [2]        | Z           | I/O             | PIO0_15 — General-purpose digital input/output pin.                                                           |
|                          |                   |        |            |             |                 | In boundary scan mode: TDO (Test Data Out).                                                                   |
|                          |                   |        |            |             | I/O             | SPI0_SSEL1 — Slave Select 1 for SPI0.                                                                         |
|                          |                   |        |            |             | I/O             | SWO — Serial wire trace output.                                                                               |
|                          |                   |        |            |             | 0               | CT32B2_MAT2 — 32-bit timer2 match output 2.                                                                   |
|                          |                   |        |            |             | I               | R — Reserved.                                                                                                 |
| SWCLK/ F5<br>PIO0_16     | F5                | 52     | <u>[2]</u> | Z           | I/O             | <b>PIO0_16</b> — General-purpose digital input/output pin. After booting, this pin is connected to the SWCLK. |
|                          |                   |        |            |             | I/O             | SPI0_SSEL2 — Slave Select 2 for SPI0.                                                                         |
|                          |                   |        |            |             | I               | U1_CTS — Clear To Send input for USART1.                                                                      |
|                          |                   |        |            |             | 0               | CT32B3_MAT1 — 32-bit timer3 match output 1.                                                                   |
|                          |                   |        |            |             | I               | R — Reserved.                                                                                                 |
|                          |                   |        |            |             | I/O             | <b>SWCLK</b> — Serial Wire Clock. JTAG Test Clock. This is the default function after booting.                |
| SWDIO/<br>PIO0_17        | G5                | 53     | <u>[2]</u> | Z           | I/O             | <b>PIO0_17</b> — General-purpose digital input/output pin. After booting, this pin is connected to SWDIO.     |
|                          |                   |        |            |             | I/O             | SPI0_SSEL3 — Slave Select 3 for SPI0.                                                                         |
|                          |                   |        |            |             | 0               | U1_RTS — Request To Send output for USART1.                                                                   |
|                          |                   |        |            |             | 0               | CT32B3_MAT2 — 32-bit timer3 match output 2.                                                                   |
|                          |                   |        |            |             | I               | R — Reserved.                                                                                                 |
|                          |                   |        |            |             | I/O             | <b>SWDIO</b> — Serial Wire Debug I/O. This is the default function after booting.                             |
| <u>PIO0_</u> 18/<br>TRST | G4                | 58     | [2]        | Z           | I/O             | <b><u>PIO0_18</u></b> — General-purpose digital input/output pin. In boundary scan mode: TRST (Test Reset).   |
|                          |                   |        |            |             | 0               | U3_TXD — Transmitter output for USART3.                                                                       |
|                          |                   |        |            |             | 0               | SCT0_OUT0 — SCT0 output 0. PWM output 0.                                                                      |
|                          |                   |        |            |             | 0               | CT32B0_MAT0 — 32-bit timer0 match output 0.                                                                   |
|                          |                   |        |            |             | I               | R — Reserved.                                                                                                 |

## 32-bit ARM Cortex-M4F/M0+ microcontroller

| Symbol          | WLCSP49 | LQFP64 |            | Reset state | Type | Description                                                                                               |
|-----------------|---------|--------|------------|-------------|------|-----------------------------------------------------------------------------------------------------------|
| PIO0_19/<br>TDI | G3      | 59     | [2]        | Z           | I/O  | <b>PIO0_19</b> — General-purpose digital input/output pin. In boundary scan mode: TDI (Test Data In).     |
|                 |         |        |            |             | I/O  | U3_SCLK — USART3 clock in synchronous USART mode.                                                         |
|                 |         |        |            |             | 0    | SCT0_OUT1 — SCT0 output 1. PWM output 1.                                                                  |
|                 |         |        |            |             | 0    | CT32B0_MAT1 — 32-bit timer0 match output 1.                                                               |
|                 |         |        |            |             | I    | R — Reserved.                                                                                             |
| PIO0_20         | F3      | 60     | [2]        | Z           | I/O  | <b>PIO0_20</b> — General-purpose digital input/output pin. In boundary scan mode: TMS (Test Mode Select). |
|                 |         |        |            |             | I    | U3_RXD — Receiver input for USART3.                                                                       |
|                 |         |        |            |             | I/O  | U0_SCLK — USART0 clock in synchronous USART mode.                                                         |
|                 |         |        |            |             | I    | CT32B3_CAP0 — 32-bit timer3 capture input 0.                                                              |
|                 |         |        |            |             | I    | R — Reserved.                                                                                             |
| PIO0_21         | E3      | 61     | [2]        | Z           | I/O  | PIO0_21 — General-purpose digital input/output pin.                                                       |
|                 |         |        |            |             | 0    | CLKOUT — Clockout pin.                                                                                    |
|                 |         |        |            |             | 0    | U0_TXD — Transmitter output for USART0.                                                                   |
|                 |         |        |            |             | 0    | CT32B3_MAT0 — 32-bit timer3 match output 0.                                                               |
|                 |         |        |            |             | I    | R — Reserved.                                                                                             |
| PIO0_22         | G2      | 63     | [2]        | Z           | I/O  | PIO0_22 — General-purpose digital input/output pin.                                                       |
|                 |         |        |            |             | I    | CLKIN — Clock input.                                                                                      |
|                 |         |        |            |             | I    | <b>U0_RXD</b> — Receiver input for USART0.                                                                |
|                 |         |        |            |             | 0    | CT32B3_MAT3 — 32-bit timer3 match output 3.                                                               |
|                 |         |        |            |             | I    | R — Reserved.                                                                                             |
| PIO0_23         | F2      | 1      | <u>[3]</u> | Z           | I/O  | PIO0_23 — General-purpose digital input/output pin.                                                       |
|                 |         |        |            |             | I/O  | I2C0_SCL — I <sup>2</sup> C0 clock input/output.                                                          |
|                 |         |        |            |             | I    | R — Reserved.                                                                                             |
|                 |         |        |            |             | 1    | CT32B0_CAP0 — 32-bit timer0 capture input 0.                                                              |
|                 |         |        |            |             | I    | R — Reserved.                                                                                             |
| PIO0_24         | F1      | 2      | <u>[3]</u> | Z           | I/O  | PIO0_24 — General-purpose digital input/output pin.                                                       |
|                 |         |        |            |             | I/O  | I2C0_SDA — I <sup>2</sup> C0 data input/output.                                                           |
|                 |         |        |            |             |      | R — Reserved.                                                                                             |
|                 |         |        |            |             |      | CT32B0_CAP1 — 32-bit timer0 capture input 1.                                                              |
|                 |         |        |            |             |      | R — Reserved.                                                                                             |
|                 |         | -      | [0]        |             | 0    | CT32B0_MAT0 — 32-bit timer0 match output 0.                                                               |
| PIO0_25         | E2      | 3      | <u>[3]</u> | Z           | I/O  | PIO0_25 — General-purpose digital input/output pin.                                                       |
|                 |         |        |            |             | I/O  | <b>I2C1_SCL</b> — $I^2$ C1 clock input/output.                                                            |
|                 |         |        |            |             |      | U1_CTS — Clear To Send input for USART1.                                                                  |
|                 |         |        |            |             |      | CT32B0_CAP2 — 32-bit timer0 capture input 2.<br>R — Reserved.                                             |
|                 |         |        |            |             |      |                                                                                                           |

LPC5410x

Product data sheet

## 32-bit ARM Cortex-M4F/M0+ microcontroller

| Symbol             | WLCSP49 | LQFP64 |            | Reset state | Type       | Description                                                                                                                                                                                                                                            |  |  |  |
|--------------------|---------|--------|------------|-------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PIO0_26            | E1      | 4      | [3]        | Z           | I/O        | PIO0_26 — General-purpose digital input/output pin.                                                                                                                                                                                                    |  |  |  |
|                    |         |        |            |             | I/O        | I2C1_SDA — I <sup>2</sup> C1 data input/output.                                                                                                                                                                                                        |  |  |  |
|                    |         |        |            |             | I          | R — Reserved.                                                                                                                                                                                                                                          |  |  |  |
|                    |         |        |            |             | I          | CT32B0_CAP3 — 32-bit timer0 capture input 3.                                                                                                                                                                                                           |  |  |  |
|                    |         |        |            |             | I          | R — Reserved.                                                                                                                                                                                                                                          |  |  |  |
| PIO0_27            | D2      | 5      | [3]        | Z           | I/O        | PIO0_27 — General-purpose digital input/output pin.                                                                                                                                                                                                    |  |  |  |
|                    |         |        |            |             | I/O        | I2C2_SCL — I <sup>2</sup> C2 clock input/output.                                                                                                                                                                                                       |  |  |  |
|                    |         |        |            |             | I          | R — Reserved.                                                                                                                                                                                                                                          |  |  |  |
|                    |         |        |            |             | I          | CT32B2_CAP0 — 32-bit timer2 capture input 0.                                                                                                                                                                                                           |  |  |  |
|                    |         |        |            |             | I          | R — Reserved.                                                                                                                                                                                                                                          |  |  |  |
| PIO0_28            | D1      | 6      | [3]        | Z           | I/O        | PIO0_28 — General-purpose digital input/output pin.                                                                                                                                                                                                    |  |  |  |
|                    |         |        |            |             | I/O        | I2C2_SDA — I <sup>2</sup> C2 data input/output.                                                                                                                                                                                                        |  |  |  |
|                    |         |        |            |             | I          | R — Reserved.                                                                                                                                                                                                                                          |  |  |  |
|                    |         |        |            |             | 0          | CT32B2_MAT0 — 32-bit timer2 match output 0.                                                                                                                                                                                                            |  |  |  |
|                    |         |        |            |             | I          | R — Reserved.                                                                                                                                                                                                                                          |  |  |  |
| PIO0_29/<br>ADC0_0 | D3      | 11     | <u>[4]</u> | Z           | I/O;<br>AI | <b>PIO0_29/ADC0_0</b> — General-purpose digital input/output pin (default). ADC input channel 0 if the DIGIMODE bit is set to 0 in the IOCON register for this pi                                                                                      |  |  |  |
|                    |         |        |            |             | -          | R — Reserved.                                                                                                                                                                                                                                          |  |  |  |
|                    |         |        |            |             | 0          | SCT0_OUT2 — SCT0 output 2.                                                                                                                                                                                                                             |  |  |  |
|                    |         |        |            |             | 0          | CT32B0_MAT3 — 32-bit timer0 match output 3.                                                                                                                                                                                                            |  |  |  |
|                    |         |        |            |             | I          | R — Reserved.                                                                                                                                                                                                                                          |  |  |  |
|                    |         |        |            |             | I          | CT32B0_CAP1 — 32-bit timer0 capture input 1.                                                                                                                                                                                                           |  |  |  |
|                    |         |        |            |             | 0          | CT32B0_MAT1 — 32-bit timer0 match output 1.                                                                                                                                                                                                            |  |  |  |
| PIO0_30/<br>ADC0_1 | C1      | 12     | <u>[4]</u> | Z           | I/O;<br>AI | <b>PIO0_30/ADC0_1</b> — General-purpose digital input/output pin (default). ADC input channel 1 if the DIGIMODE bit is set to 0 in the IOCON register for this pi                                                                                      |  |  |  |
|                    |         |        |            |             | -          | R — Reserved.                                                                                                                                                                                                                                          |  |  |  |
|                    |         |        |            |             | 0          | SCT0_OUT3 — SCT0 output 3.                                                                                                                                                                                                                             |  |  |  |
|                    |         |        |            |             | 0          | CT32B0_MAT2 — 32-bit timer0 match output 2.                                                                                                                                                                                                            |  |  |  |
|                    |         |        |            |             | I          | R — Reserved.                                                                                                                                                                                                                                          |  |  |  |
|                    |         |        |            |             | I          | CT32B0_CAP2 — 32-bit timer0 capture input 2.                                                                                                                                                                                                           |  |  |  |
| PIO0_31/<br>ADC0_2 | C2      | 13     | <u>[4]</u> | Z           | I/O;<br>AI | <b>PIO0_31/ADC0_2</b> — General-purpose digital input/output pin (default). ADC input channel 2 if the DIGIMODE bit is set to 0 in the IOCON register for this pin ISP entry pin. A LOW level on this pin during reset starts the ISP command handler. |  |  |  |
|                    |         |        |            |             | -          | R — Reserved.                                                                                                                                                                                                                                          |  |  |  |
|                    |         |        |            |             | I          | <b>U2_CTS</b> — Clear To Send input for USART2.                                                                                                                                                                                                        |  |  |  |
|                    |         |        |            |             | I          | CT32B2_CAP2 — 32-bit timer2 capture input 2.                                                                                                                                                                                                           |  |  |  |
|                    |         |        |            |             | I          | R — Reserved.                                                                                                                                                                                                                                          |  |  |  |
|                    |         |        |            |             | I          | CT32B0_CAP3 — 32-bit timer0 capture input 3.                                                                                                                                                                                                           |  |  |  |
|                    |         |        |            |             | 0          | CT32B0_MAT3 — 32-bit timer0 match output 3.                                                                                                                                                                                                            |  |  |  |

#### Pin description ... continued

LPC5410x Product data sheet

| Symbol            | WLCSP49 | LQFP64 |            | Reset state | Type       | Description                                                                                                                                                        |  |  |  |  |  |
|-------------------|---------|--------|------------|-------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| PIO1_0/<br>ADC0_3 | C3      | 14     | [4]        | Z           | I/O;<br>Al | <b>PIO1_0/ADC0_3</b> — General-purpose digital input/output pin (default). ADC input channel 3 if the DIGIMODE bit is set to 0 in the IOCON register for this pin. |  |  |  |  |  |
|                   |         |        |            |             | -          | R — Reserved.                                                                                                                                                      |  |  |  |  |  |
|                   |         |        |            |             | 0          | <b>U2_RTS</b> — Request To Send output for USART2.                                                                                                                 |  |  |  |  |  |
|                   |         |        |            |             | 0          | CT32B3_MAT1 — 32-bit timer3 match output 1.                                                                                                                        |  |  |  |  |  |
|                   |         |        |            |             | I          | R — Reserved.                                                                                                                                                      |  |  |  |  |  |
|                   |         |        |            |             | I          | CT32B0_CAP0 — 32-bit timer0 capture input 0.                                                                                                                       |  |  |  |  |  |
| PIO1_1/<br>ADC0_4 | B1      | 15     | <u>[4]</u> | Z           | I/O;<br>AI | <b>PIO1_1/ADC0_4</b> — General-purpose digital input/output pin (default). ADC input channel 4 if the DIGIMODE bit is set to 0 in the IOCON register for this pin. |  |  |  |  |  |
|                   |         |        |            |             | -          | R — Reserved.                                                                                                                                                      |  |  |  |  |  |
|                   |         |        |            |             | I/O        | <b>SWO</b> — Serial wire trace output.                                                                                                                             |  |  |  |  |  |
|                   |         |        |            |             | 0          | SCT0_OUT4 — SCT0 output 4.                                                                                                                                         |  |  |  |  |  |
| PIO1_2/<br>ADC0_5 | A1      | 16     | <u>[4]</u> |             | I/O;<br>AI | <b>PIO1_2/ADC0_5</b> — General-purpose digital input/output pin (default). ADC input channel 5 if the DIGIMODE bit is set to 0 in the IOCON register for this pin. |  |  |  |  |  |
|                   |         |        |            |             | -          | R — Reserved.                                                                                                                                                      |  |  |  |  |  |
|                   |         |        |            |             | I/O        | SPI1_SSEL3 — Slave Select 3 for SPI1.                                                                                                                              |  |  |  |  |  |
|                   |         |        |            |             | 0          | SCT0_OUT5 — SCT0 output 5.                                                                                                                                         |  |  |  |  |  |
| PIO1_3/<br>ADC0_6 | B2      | 17     | <u>[4]</u> | Z           | I/O;<br>AI | <b>PIO1_3/ADC0_6</b> — General-purpose digital input/output pin (default). ADC input channel 6 if the DIGIMODE bit is set to 0 in the IOCON register for this pin  |  |  |  |  |  |
|                   |         |        |            |             | -          | R — Reserved.                                                                                                                                                      |  |  |  |  |  |
|                   |         |        |            |             | I/O        | SPI1_SSEL2 — Slave Select 2 for SPI1.                                                                                                                              |  |  |  |  |  |
|                   |         |        |            |             | 0          | SCT0_OUT6 — SCT0 output 6.                                                                                                                                         |  |  |  |  |  |
|                   |         |        |            |             | I          | R — Reserved.                                                                                                                                                      |  |  |  |  |  |
|                   |         |        |            |             | I/O        | SPI0_SCK — Serial clock for SPI0.                                                                                                                                  |  |  |  |  |  |
|                   |         |        |            |             | I          | CT32B0_CAP1 — 32-bit timer0 capture input 1.                                                                                                                       |  |  |  |  |  |
| PIO1_4/<br>ADC0_7 | A2      | 18     | <u>[4]</u> | Z           | I/O;<br>AI | <b>PIO1_4/ADC0_7</b> — General-purpose digital input/output pin (default). ADC input channel 7 if the DIGIMODE bit is set to 0 in the IOCON register for this pin  |  |  |  |  |  |
|                   |         |        |            |             | -          | R — Reserved.                                                                                                                                                      |  |  |  |  |  |
|                   |         |        |            |             | I/O        | SPI1_SSEL1 — Slave Select 1 for SPI1.                                                                                                                              |  |  |  |  |  |
|                   |         |        |            |             | 0          | SCT0_OUT7 — SCT0 output 7.                                                                                                                                         |  |  |  |  |  |
|                   |         |        |            |             | I          | R — Reserved.                                                                                                                                                      |  |  |  |  |  |
|                   |         |        |            |             | I/O        | SPI0_MISO — Master In Slave Out for SPI0.                                                                                                                          |  |  |  |  |  |
|                   |         |        |            |             | 0          | CT32B0_MAT1 — 32-bit timer0 match output 1.                                                                                                                        |  |  |  |  |  |

| Table 3.           | Pin d   | escrip | tion . | contin      | ued        |                                                                                                                                                                      |
|--------------------|---------|--------|--------|-------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol             | WLCSP49 | LQFP64 |        | Reset state | Type       | Description                                                                                                                                                          |
| PIO1_5/<br>ADC0_8  | B3      | 19     | [4]    | Z           | I/O;<br>AI | <b>PIO1_5/ADC0_8</b> — General-purpose digital input/output pin (default). ADC input channel 8 if the DIGIMODE bit is set to 0 in the IOCON register for this pin.   |
|                    |         |        |        |             | -          | R — Reserved.                                                                                                                                                        |
|                    |         |        |        |             | I/O        | SPI1_SSEL0 — Slave Select 0 for SPI1.                                                                                                                                |
|                    |         |        |        |             | I          | CT32B1_CAP0 — 32-bit timer1 capture input 0.                                                                                                                         |
|                    |         |        |        |             | I          | R — Reserved.                                                                                                                                                        |
|                    |         |        |        |             | 0          | CT32B1_MAT3 — 32-bit timer1 match output 3.                                                                                                                          |
|                    |         |        |        |             | I          | R — Reserved.                                                                                                                                                        |
| PIO1_6/<br>ADC0_9  | A5      | 26     | [4]    | Z           | I/O;<br>AI | <b>PIO1_6/ADC0_9</b> — General-purpose digital input/output pin (default). ADC input channel 9 if the DIGIMODE bit is set to 0 in the IOCON register for this pin.   |
|                    |         |        |        |             | -          | R — Reserved.                                                                                                                                                        |
|                    |         |        |        |             | I/O        | SPI1_SCK — Serial clock for SPI1.                                                                                                                                    |
|                    |         |        |        |             | I          | CT32B1_CAP2 — 32-bit timer1 capture input 2.                                                                                                                         |
|                    |         |        |        |             | -          | R — Reserved.                                                                                                                                                        |
|                    |         |        |        |             | 0          | CT32B1_MAT2 — 32-bit timer1 match output 2.                                                                                                                          |
|                    |         |        |        |             | I          | R — Reserved.                                                                                                                                                        |
| PIO1_7/<br>ADC0_10 | B5      | 27     | [4]    | Z           | I/O;<br>Al | <b>PIO1_7/ADC0_10</b> — General-purpose digital input/output pin (default). ADC input channel 10 if the DIGIMODE bit is set to 0 in the IOCON register for this pin. |
|                    |         |        |        |             | -          | R — Reserved.                                                                                                                                                        |
|                    |         |        |        |             | I/O        | SPI1_MOSI — Master Out Slave in for SPI1.                                                                                                                            |
|                    |         |        |        |             | 0          | CT32B1_MAT2 — 32-bit timer1 match output 2.                                                                                                                          |
|                    |         |        |        |             | -          | R — Reserved.                                                                                                                                                        |
|                    |         |        |        |             | I          | CT32B1_CAP2 — 32-bit timer1 capture input 2.                                                                                                                         |
|                    |         |        |        |             | I          | R — Reserved.                                                                                                                                                        |
| PIO1_8/<br>ADC0_11 | C5      | 28     | [4]    | Z           | I/O;<br>Al | <b>PIO1_8/ADC0_11</b> — General-purpose digital input/output pin (default). ADC input channel 11 if the DIGIMODE bit is set to 0 in the IOCON register for this pin. |
|                    |         |        |        |             | -          | R — Reserved.                                                                                                                                                        |
|                    |         |        |        |             | I/O        | SPI1_MISO — Master In Slave Out for SPI1.                                                                                                                            |
|                    |         |        |        |             | 0          | CT32B1_MAT3 — 32-bit timer1 match output 3.                                                                                                                          |
|                    |         |        |        |             | I          | R — Reserved.                                                                                                                                                        |
|                    |         |        |        |             | I          | CT32B1_CAP3 — 32-bit timer1 capture input 3.                                                                                                                         |
|                    |         |        |        |             | I          | R — Reserved.                                                                                                                                                        |
| PIO1_9             | -       | 29     | [2]    | Z           | I/O        | PIO1_9 — General-purpose digital input/output pin.                                                                                                                   |
|                    |         |        |        | _           | I          | R — Reserved.                                                                                                                                                        |
|                    |         |        |        |             | I/O        | SPI0_MOSI — Master Out Slave In for SPI0.                                                                                                                            |
|                    |         |        |        |             | I          | CT32B0_CAP2 — 32-bit timer0 capture input 2.                                                                                                                         |

## Pin description ... continued

## 32-bit ARM Cortex-M4F/M0+ microcontroller

| Table 3.   Pin des |         | escri  | ption | contin      | ued  |                                                                                                                                                                                                                                            |  |  |  |  |  |
|--------------------|---------|--------|-------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Symbol             | WLCSP49 | LQFP64 |       | Reset state | Type | Description                                                                                                                                                                                                                                |  |  |  |  |  |
| PIO1_10            | -       | 30     | [2]   | Z           | I/O  | PIO1_10 — General-purpose digital input/output pin.                                                                                                                                                                                        |  |  |  |  |  |
|                    |         |        |       |             | I    | R — Reserved.                                                                                                                                                                                                                              |  |  |  |  |  |
|                    |         |        |       |             | 0    | U1_TXD — Transmitter output for USART1.                                                                                                                                                                                                    |  |  |  |  |  |
|                    |         |        |       |             | 0    | SCT0_OUT4 — SCT0 output 4.                                                                                                                                                                                                                 |  |  |  |  |  |
| PIO1_11            | -       | 42     | [2]   | Z           | I/O  | PIO1_11 — General-purpose digital input/output pin.                                                                                                                                                                                        |  |  |  |  |  |
|                    |         |        |       |             | I    | R — Reserved.                                                                                                                                                                                                                              |  |  |  |  |  |
|                    |         |        |       |             | 0    | <b>U1_RTS</b> — Request To Send output for USART1.                                                                                                                                                                                         |  |  |  |  |  |
|                    |         |        |       |             | I    | CT32B1_CAP0 — 32-bit timer1 capture input 0.                                                                                                                                                                                               |  |  |  |  |  |
| PIO1_12            | -       | 51     | [2]   | Z           | I/O  | PIO1_12 — General-purpose digital input/output pin.                                                                                                                                                                                        |  |  |  |  |  |
|                    |         |        |       |             | I    | R — Reserved.                                                                                                                                                                                                                              |  |  |  |  |  |
|                    |         |        |       |             | I    | U3_RXD — Receiver input for USART3.                                                                                                                                                                                                        |  |  |  |  |  |
|                    |         |        |       |             | 0    | CT32B1_MAT0 — 32-bit timer1 match output 0.                                                                                                                                                                                                |  |  |  |  |  |
|                    |         |        |       |             | I/O  | SPI1_SCK — Serial clock for SPI1.                                                                                                                                                                                                          |  |  |  |  |  |
| PIO1_13            | -       | 54     | [2]   | Z           | I/O  | PIO1_13 — General-purpose digital input/output pin.                                                                                                                                                                                        |  |  |  |  |  |
|                    |         |        |       |             | I    | R — Reserved.                                                                                                                                                                                                                              |  |  |  |  |  |
|                    |         |        |       |             | 0    | U3_TXD — Transmitter output for USART3.                                                                                                                                                                                                    |  |  |  |  |  |
|                    |         |        |       |             | 0    | CT32B1_MAT1 — 32-bit timer1 match output 1.                                                                                                                                                                                                |  |  |  |  |  |
|                    |         |        |       |             | I/O  | SPI1_MOSI — Master Out Slave In for SPI1.                                                                                                                                                                                                  |  |  |  |  |  |
| PIO1_14 ·          | -       | 57     | [2]   | Z           | I/O  | PIO1_14 — General-purpose digital input/output pin.                                                                                                                                                                                        |  |  |  |  |  |
|                    |         |        |       |             | I    | R — Reserved.                                                                                                                                                                                                                              |  |  |  |  |  |
|                    |         |        |       |             | I    | U2_RXD — Receiver input for USART2.                                                                                                                                                                                                        |  |  |  |  |  |
|                    |         |        |       |             | 0    | SCT0_OUT7 — SCT0 output 7.                                                                                                                                                                                                                 |  |  |  |  |  |
|                    |         |        |       |             | I/O  | SPI1_MISO — Master In Slave Out for SPI1.                                                                                                                                                                                                  |  |  |  |  |  |
| PIO1_15            | -       | 62     | [2]   | Z           | I/O  | PIO1_15 — General-purpose digital input/output pin.                                                                                                                                                                                        |  |  |  |  |  |
|                    |         |        |       |             | I    | R — Reserved.                                                                                                                                                                                                                              |  |  |  |  |  |
|                    |         |        |       |             | 0    | SCT0_OUT5 — SCT0 output 5.                                                                                                                                                                                                                 |  |  |  |  |  |
|                    |         |        |       |             | I    | CT32B1_CAP3 — 32-bit timer1 capture input 3.                                                                                                                                                                                               |  |  |  |  |  |
|                    |         |        |       |             | I/O  | SPI1_SSEL0 — Slave Select 0 for SPI1.                                                                                                                                                                                                      |  |  |  |  |  |
| PIO1_16            | -       | 7      | [2]   | Z           | I/O  | PIO1_16 — General-purpose digital input/output pin.                                                                                                                                                                                        |  |  |  |  |  |
|                    |         |        |       |             | I    | R — Reserved.                                                                                                                                                                                                                              |  |  |  |  |  |
|                    |         |        |       |             | 0    | CT32B0_MAT0 — 32-bit timer0 match output 0.                                                                                                                                                                                                |  |  |  |  |  |
|                    |         |        |       |             | I    | CT32B0_CAP0 — 32-bit timer0 capture input 0.                                                                                                                                                                                               |  |  |  |  |  |
|                    |         |        |       |             | I/O  | SPI1_SSEL1 — Slave Select 1 for SPI1.                                                                                                                                                                                                      |  |  |  |  |  |
| PIO1_17            | -       | 10     | [2]   | Z           | I/O  | PIO1_17 — General-purpose digital input/output pin.                                                                                                                                                                                        |  |  |  |  |  |
| RESET              | G1      | 64     | [5]   | I; IA       | I    | External reset input: A LOW on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0. Wakes up the part from Deep power-down mode. Pull-up enabled. |  |  |  |  |  |
| RTCXIN             | A7      | 33     |       |             |      | RTC oscillator input.                                                                                                                                                                                                                      |  |  |  |  |  |
| RTCXOUT            | B7      | 35     |       |             |      | RTC oscillator output.                                                                                                                                                                                                                     |  |  |  |  |  |

#### Table 3. Pin description ...continued

Product data sheet

#### 32-bit ARM Cortex-M4F/M0+ microcontroller

| Symbol | WLCSP49   | QFP64                  |   | Reset state | Type | Description                                  |
|--------|-----------|------------------------|---|-------------|------|----------------------------------------------|
|        | -         | Lai                    | 1 | ₩ <u>Ξ</u>  | È    |                                              |
| VREFP  | B4        | 22                     | - | -           |      | ADC positive reference voltage.              |
| VREFN  | -         | 21                     | - | -           | -    | ADC negative reference voltage.              |
| VDDA   | A4        | 23                     | - | -           |      | Analog supply voltage 1.62 V to 3.6 V.       |
| VDD    | C4;<br>F4 | 8,<br>24,<br>56,<br>34 | - | -           | -    | Single digital 1.62 V to 3.6 V power supply. |
| VSS    | D4;<br>E4 | 9,<br>25,<br>55        | - | -           | -    | Ground.                                      |
| VSSA   | A3        | 20                     |   |             |      | Analog ground.                               |

#### Table 3. Pin description ...continued

[1] Z = high-impedance; pull-up/pull-down disabled (inputs can float); I = input, O = output, IA = inactive; PD = pull-down enabled, PU = pull-up enabled (weak pull-up resistor pulls up pin to V<sub>DD</sub>); Reset state reflects the pin state at reset without boot code operation.

[2] 5 V tolerant pad with 15 ns programmable glitch filter (5 V tolerant if V<sub>DD</sub> present; if V<sub>DD</sub> not present, do not exceed 3.6 V); provides digital I/O functions with TTL levels and hysteresis; normal drive strength (see Figure 11).

[3] Specialized I2C pads.

[4] Digital I/O pad with analog functionality.

[5] Reset pad.

## 7. Functional description

### 7.1 Architectural overview

The ARM Cortex-M4F includes three AHB-Lite buses: the system bus, the I-code bus, and the D-code bus. The I-code and D-code core buses allow for concurrent code and data accesses from different slave ports.

The LPC5410x uses a multi-layer AHB matrix to connect the ARM Cortex-M4 buses and other bus masters to peripherals in a flexible manner that optimizes performance by allowing peripherals that are on different slave ports of the matrix to be accessed simultaneously by different bus masters.

## 7.2 ARM Cortex-M4F processor

The ARM Cortex-M4F is a general purpose, 32-bit microprocessor, which offers high performance and very low power consumption. The ARM Cortex-M4F offers many new features, including a Thumb-2 instruction set, low interrupt latency, hardware multiply and divide, interruptable/continuable multiple load and store instructions, automatic state save and restore for interrupts, tightly integrated interrupt controller with wake-up interrupt controller, and multiple core buses capable of simultaneous accesses.

Pipeline techniques are employed so that all parts of the processing and memory systems can operate continuously. Typically, while one instruction is being executed, its successor is being decoded, and a third instruction is being fetched from memory.

## 7.3 ARM Cortex-M4 integrated Floating Point Unit (FPU)

The FPU fully supports single-precision add, subtract, multiply, divide, multiply and accumulate, and square root operations. It also provides conversions between fixed-point and floating-point data formats, and floating-point constant instructions.

The FPU provides floating-point computation functionality that is compliant with the ANSI/IEEE Std 754-2008, IEEE Standard for Binary Floating-Point Arithmetic, referred to as the IEEE 754 standard.

## 7.4 ARM Cortex-M0+ co-processor

The ARM Cortex-M0+ co-processor offers high performance and very low power consumption. This processor uses a 2-stage pipeline von Neumann architecture and a small but powerful instruction set providing high-end processing hardware. The processor includes a single-cycle multiplier, an NVIC with 32 interrupts and a separate system tick timer.

## 7.5 Memory Protection Unit (MPU)

The Cortex-M4F includes a Memory Protection Unit (MPU) which can be used to improve the reliability of an embedded system by protecting critical data within the user application.

The MPU allows separating processing tasks by disallowing access to each other's data, disabling access to memory regions, allowing memory regions to be defined as read-only and detecting unexpected memory accesses that could potentially break the system.

The MPU separates the memory into distinct regions and implements protection by preventing disallowed accesses. The MPU supports up to eight regions each of which can be divided into eight subregions. Accesses to memory locations that are not defined in the MPU regions, or not permitted by the region setting, will cause the Memory Management Fault exception to take place.

## 7.6 Nested Vectored Interrupt Controller (NVIC) for Cortex-M4F

The NVIC is an integral part of the Cortex-M4F. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

#### 7.6.1 Features

- Controls system exceptions and peripheral interrupts.
- Eight programmable interrupt priority levels, with hardware priority level masking.
- Relocatable vector table.
- Non-Maskable Interrupt (NMI).
- Software interrupt generation.

#### 7.6.2 Interrupt sources

Each peripheral device has one interrupt line connected to the NVIC but may have several interrupt flags.

## 7.7 Nested Vectored Interrupt Controller (NVIC) for Cortex-M0+

The NVIC is an integral part of the Cortex-M0+. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

#### 7.7.1 Features

- Controls system exceptions and peripheral interrupts.
- Four programmable interrupt priority levels, with hardware priority level masking.
- Relocatable vector table.
- Non-Maskable Interrupt (NMI).
- Software interrupt generation.

### 7.7.2 Interrupt sources

Each peripheral device has one interrupt line connected to the NVIC but may have several interrupt flags.

## 7.8 System Tick timer (SysTick)

The ARM Cortex-M4F includes a system tick timer (SysTick) that is intended to generate a dedicated SYSTICK exception. The clock source for the SysTick can be the IRC or the Cortex-M4F core clock.

## 7.9 On-chip static RAM

The LPC5410x support 104 KB SRAM with separate bus master access for higher throughput and individual power control for low-power operation.

## 7.10 On-chip flash

The LPC5410x supports 512 KB of on-chip flash memory.

## 7.11 On-chip ROM

The 64 kB on-chip ROM contains the boot loader and the following Application Programming Interfaces (API):

- In-System Programming (ISP) and In-Application Programming (IAP) support for flash programming.
- Power control API for configuring power consumption and PLL settings.

20 of 60

## 7.12 Memory mapping

The LPC5410x incorporates several distinct memory regions. The APB peripheral area is 512 kB in size and is divided to allow for up to 32 peripherals.Each peripheral is allocated 16 kB of space simplifying the address decoding. The registers incorporated into the CPU, such as NVIC, SysTick, and sleep mode control, are located on the private peripheral bus.

Figure 6 shows the overall map of the entire address space from the user program viewpoint following reset.

|                |                                       |                                       |     | API    | B1 peripherals                      |                            |
|----------------|---------------------------------------|---------------------------------------|-----|--------|-------------------------------------|----------------------------|
|                | Memory space                          |                                       | ſ   | 31-15  | (reserved)                          | 0x400F FFFF                |
| 4 GB           |                                       | ן 0xFFFF FFFF                         |     | 14     | Timer 1                             | 0x400B C000                |
|                | (reserved)                            | 0xE010 0000                           |     | 13     | Timer 0                             | 0x400B 8000                |
|                | private peripheral bus                | 0xE000 0000                           |     | 12     | (reserved)                          | 0x400B 4000                |
|                | (reserved)                            | 0x4400 0000                           | _ { | 11     | (reserved)                          | 0x400B 0000                |
|                | APB peripheral<br>bit-band addressing |                                       |     | 10     | SPI 1                               | 0x400A C000<br>0x400A 8000 |
|                | (reserved)                            | 0x4200 0000                           |     | 9<br>8 | SPI 0                               | 0x400A 4000                |
|                | APB peripheral group 1                | 0x4010 0000                           |     | 0<br>7 | (reserved)                          | 0x400A 0000                |
|                | APB peripheral group 0                | 0x4008 0000                           |     | 6      | I2C 1                               | 0x4009 C000                |
|                | (reserved)                            | 0x4000 0000                           |     | 5      | I2C 0                               | 0x4009 8000                |
|                | Peripheral FIFOs (VFIFO)              | 0x1C03 C000                           |     | 4      | USART 3                             | 0x4009 4000                |
|                | ADC0                                  | 0x1C03 8000                           |     | 3      | USART 2                             | 0x4009 0000                |
|                | (reserved)                            | 0x1C03 4000                           |     | 2      | USART 1                             | 0x4008 C000<br>0x4008 8000 |
|                | Mailbox                               | 0x1C03 0000                           |     | 1      | USART 0                             | 0x4008 4000                |
|                |                                       | 0x1C02 C000                           |     | 0      | ASYNCHSYSCON                        | 0x4008 0000                |
|                | (reserved)                            | 0x1C01 C000                           |     | API    | B0 peripherals                      |                            |
|                | SCT0                                  | 0x1C01 8000                           | ſ   | 31-30  | (reserved)                          | 0x4007 FFFF                |
|                | reserved                              | 0x1C01 4000                           |     | 29     | MRT                                 | 0x4007 8000                |
|                | CRC Engine                            | 0x1C01 0000                           |     | 28     | RIT                                 | 0x4007 4000                |
|                | (reserved)                            | 0x1C00 8000                           |     | 27-21  | (reserved)                          | 0x4007 0000                |
|                | DMA registers                         | 0x1C00 4000                           |     | 20     | Input Mux                           | 0x4005 4000<br>0x4005 0000 |
|                | GPIO                                  |                                       |     | 19:16  | (reserved)                          | 0x4004 0000                |
|                | reserved                              | 0x1C00 0000                           |     | 15     | RTC                                 | 0x4003 C000                |
|                | SRAM2 (8 kB)                          | 0x0340 2000                           |     | 14     | Watchdog Timer                      | 0x4003 8000                |
|                |                                       | 0x0340 0000                           |     | 13:12  | (reserved)                          |                            |
|                | (reserved)                            | 0x0301 0000                           |     | 11     | ADVSYSCON                           | 0x4002 C000                |
|                | Boot and Driver ROM                   | 0x0300 0000                           | - { | 10     | reserved                            | 0x4002 8000                |
|                | (reserved)                            | 0x0201 8000                           |     | 9<br>8 | Flash controller<br>MicroTick Timer | 0x4002 4000                |
|                | SRAM1 (up to 32 kB)                   |                                       |     | 7      | IOCON                               | 0x4002 0000                |
|                |                                       | 0x0201 0000                           |     | 6      | PINT                                | 0x4001 C000                |
|                | SRAM0 (up to 64 kB)                   |                                       |     | 5      | GINT 1                              | 0x4001 8000                |
|                | reserved                              | 0x0200 0000                           |     | 4      | GINT 0                              | 0x4001 4000                |
|                |                                       | 0x0008 0000                           |     | 3      | Timer 4                             | 0x4001 0000                |
|                | 512 kB flash memory                   |                                       |     | 2      | Timer 3                             | 0x4000 C000                |
|                | ` <b>↑</b>                            | <sup>_</sup> 0x0000 0000 <sup>_</sup> |     | 1      | Timer 2                             | 0x4000 8000<br>0x4000 4000 |
|                | L                                     |                                       |     | 0      | Syscon                              | 0x4000 4000<br>0x4000 0000 |
|                | active inter                          | 0x0000 00C0<br>0x0000 0000            |     |        |                                     | aaa-015472                 |
|                |                                       |                                       |     |        |                                     | uuu 010772                 |
| Fig 6. LPC5410 | x Memory mapping                      |                                       |     |        |                                     |                            |

· · · · ·

## 7.13 General Purpose I/O (GPIO)

The LPC5410x provides two GPIO ports with a total of 50 GPIO pins.

Device pins that are not connected to a specific peripheral function are controlled by the GPIO registers. Pins may be dynamically configured as inputs or outputs. Separate registers allow setting or clearing any number of outputs simultaneously. The current level of a port pin can be read back no matter what peripheral is selected for that pin.

See <u>Table 3</u> for the default state on reset.

## 7.13.1 Features

- Accelerated GPIO functions:
  - GPIO registers are located on the AHB so that the fastest possible I/O timing can be achieved.
  - Mask registers allow treating sets of port bits as a group, leaving other bits unchanged.
  - All GPIO registers are byte and half-word addressable.
  - Entire port value can be written in one instruction.
- Bit-level set and clear registers allow a single instruction set or clear of any number of bits in one port.
- Direction control of individual bits.
- All I/O default to inputs after reset.
- All GPIO pins can be selected to create an edge- or level-sensitive GPIO interrupt request.
- One GPIO group interrupt can be triggered by a combination of any pin or pins.

## 7.14 AHB peripherals

#### 7.14.1 DMA controller

The DMA controller allows peripheral-to memory, memory-to-peripheral, and memory-to-memory transactions. Each DMA stream provides unidirectional DMA transfers for a single source and destination.

#### 7.14.1.1 Features

- One channel per on-chip peripheral direction: typically one for input and one for output for most peripherals.
- DMA operations can optionally be triggered by on- or off-chip events.
- Priority is user selectable for each channel.
- Continuous priority arbitration.
- Address cache.
- Efficient use of data bus.
- Supports single transfers up to 1,024 words.
- Address increment options allow packing and/or unpacking data.

## 7.15 Digital serial peripherals

### 7.15.1 USART

### 7.15.1.1 Features

- Maximum bit rates of 1.875 Mbit/s in asynchronous mode and 10 Mbit/s in synchronous mode for USART functions.
- 7, 8, or 9 data bits and 1 or 2 stop bits.
- Synchronous mode with master or slave operation. Includes data phase selection and continuous clock option.
- Multiprocessor/multidrop (9-bit) mode with software address compare.
- RS-485 transceiver output enable.
- Autobaud mode for automatic baud rate detection
- Parity generation and checking: odd, even, or none.
- Software selectable oversampling from 5 to 16 clocks in asynchronous mode.
- One transmit and one receive data buffer.
- RTS/CTS for hardware signaling for automatic flow control. Software flow control can be performed using Delta CTS detect, Transmit Disable control, and any GPIO as an RTS output.
- · Received data and status can optionally be read from a single register
- Break generation and detection.
- Receive data is 2 of 3 sample "voting". Status flag set when one sample differs.
- Built-in Baud Rate Generator with auto-baud function.
- A fractional rate divider is shared among all USARTs.
- Interrupts available for Receiver Ready, Transmitter Ready, Receiver Idle, change in receiver break detect, Framing error, Parity error, Overrun, Underrun, Delta CTS detect, and receiver sample noise detected.
- Loopback mode for testing of data and flow control.
- In synchronous slave mode, wakes up the part from deep-sleep and power-down modes.
- Special operating mode allows operation at up to 9600 baud using the 32 kHz RTC oscillator as the UART clock. This mode can be used while the device is in Deep-sleep or Power-down mode and can wake-up the device when a character is received.
- USART transmit and receive functions work with the system DMA controller.

### 7.15.2 SPI serial I/O controller

#### 7.15.2.1 Features

- Data frames of 1 to 16 bits supported directly. Larger frames supported by software or DMA set-up.
- Master and slave operation.
- Data can be transmitted to a slave without the need to read incoming data. This can be useful while setting up an SPI memory.

LPC5410x

© NXP Semiconductors N.V. 2014. All rights reserved.

- Control information can optionally be written along with data. This allows very versatile operation, including "any length" frames.
- Four Slave Select input/outputs with selectable polarity and flexible usage.
- Activity on the SPI in slave mode allows wake-up from Deep-sleep and Power-down modes on any enabled interrupt.

## 7.16 I2C-bus interface

The I<sup>2</sup>C-bus is bidirectional for inter-IC control using only two wires: a serial clock line (SCL) and a serial data line (SDA). Each device is recognized by a unique address and can operate as either a receiver-only device (e.g., an LCD driver) or a transmitter with the capability to both receive and send information (such as memory). Transmitters and/or receivers can operate in either master or slave mode, depending on whether the chip has to initiate a data transfer or is only addressed. The I<sup>2</sup>C is a multi-master bus and can be controlled by more than one bus master connected to it.

### 7.16.1 Features

- All I2Cs support standard, fast mode, and Fast-mode Plus with data rates of up to 1 Mbit/s.
- All I2Cs support high-speed slave mode with data rates of up to 3.4 Mbit/s.
- Independent Master, Slave, and Monitor functions.
- Supports both Multi-master and Multi-master with Slave functions.
- Multiple I<sup>2</sup>C slave addresses supported in hardware.
- One slave address can be selectively qualified with a bit mask or an address range in order to respond to multiple I<sup>2</sup>C-bus addresses.
- 10-bit addressing supported with software assist.
- Supports SMBus.
- Activity on the I2C in slave mode allows wake-up from Deep-sleep and Power-down modes on any enabled interrupt.

## 7.17 Counter/timers

#### 7.17.1 General-purpose 32-bit timers/external event counter

The LPC5410x includes five general-purpose 32-bit timer/counters.

The timer/counter is designed to count cycles of the system derived clock or an externally-supplied clock. It can optionally generate interrupts, generate timed DMA requests, or perform other actions at specified timer values, based on four match registers. Each timer/counter also includes two capture inputs to trap the timer value when an input signal transitions, optionally generating an interrupt.

#### 7.17.1.1 Features

- A 32-bit timer/counter with a programmable 32-bit prescaler.
- Counter or timer operation.

- Up to three 32-bit capture channels per timer, that can take a snapshot of the timer value when an input signal transitions. A capture event may also generate an interrupt.
- Four 32-bit match registers that allow:
  - Continuous operation with optional interrupt generation on match.
  - Stop timer on match with optional interrupt generation.
  - Reset timer on match with optional interrupt generation.
- Up to two external outputs corresponding to match registers, with the following capabilities:
  - Set LOW on match.
  - Set HIGH on match.
  - Toggle on match.
  - Do nothing on match.
- Up to two match registers can be used to generate timed DMA requests.
- The timer and prescaler may be configured to be cleared on a designated capture event. This feature permits easy pulse width measurement by clearing the timer on the leading edge of an input pulse and capturing the timer value on the trailing edge.
- PWM mode using up to two match channels for PWM output.

### 7.17.2 State Configurable Timer/PWM (SCTimer/PWM) subsystem

The SCTimer/PWM (SCT0) allows a wide variety of timing, counting, output modulation, and input capture operations. The inputs and outputs of the SCTimer/PWM are shared with the capture and match inputs/outputs of the 32-bit general-purpose counter/timers.

The SCTimer/PWM can be configured as two 16-bit counters or a unified 32-bit counter. In the two-counter case, in addition to the counter value the following operational elements are independent for each half:

- State variable
- Limit, halt, stop, and start conditions
- Values of Match/Capture registers, plus reload or capture control values

In the two-counter case, the following operational elements are global to the SCT, but the last three can use match conditions from either counter:

- Clock selection
- Inputs
- Events
- Outputs
- Interrupts

#### 7.17.2.1 Features

- Two 16-bit counters or one 32-bit counter.
- Counter(s) clocked by bus clock or selected input.
- Up counter(s) or up-down counter(s).

#### 32-bit ARM Cortex-M4F/M0+ microcontroller

- State variable allows sequencing across multiple counter cycles.
- Event combines input or output condition and/or counter match in a specified state.
- Events control outputs, interrupts, and the SCT states.
  - Match register 0 can be used as an automatic limit.
  - In bi-directional mode, events can be enabled based on the count direction.
  - Match events can be held until another qualifying event occurs.
- Selected event(s) can limit, halt, start, or stop a counter.
- Supports:
  - 6 inputs
  - up to 8 outputs
  - 13 match/capture registers
  - 13 events
  - 13 states
- PWM capabilities including dead time and emergency abort functions

## 7.17.3 Windowed WatchDog Timer (WWDT)

The purpose of the watchdog is to reset the controller if software fails to periodically service it within a programmable time window.

### 7.17.3.1 Features

- Internally resets chip if not periodically reloaded during the programmable time-out period.
- Optional windowed operation requires reload to occur between a minimum and maximum time period, both programmable.
- Optional warning interrupt can be generated at a programmable time prior to watchdog time-out.
- Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled.
- Incorrect feed sequence causes reset or interrupt if enabled.
- Flag to indicate watchdog reset.
- Programmable 24-bit timer with internal prescaler.
- Selectable time period from  $(T_{cy(WDCLK)} \times 256 \times 4)$  to  $(T_{cy(WDCLK)} \times 2^{24} \times 4)$  in multiples of  $T_{cy(WDCLK)} \times 4$ .
- The Watchdog Clock (WDCLK) uses the WDOSC as the clock source.

### 7.17.4 RTC timer

The RTC timer is a 32-bit timer which counts down from a preset value to zero. At zero, the preset value is reloaded and the counter continues. The RTC timer uses the 32 kHz clock input to create a 1 Hz or 1 kHz clock.

### 7.17.5 Multi-Rate Timer (MRT)

The Multi-Rate Timer (MRT) provides a repetitive interrupt timer with four channels. Each channel can be programmed with an independent time interval, and each channel operates independently from the other channels.

#### 7.17.5.1 Features

- 24-bit interrupt timer.
- Four channels independently counting down from individually set values.
- Repeat and one-shot interrupt modes.

## 7.18 12-bit Analog-to-Digital Converter (ADC)

The ADC supports a resolution of 12-bit and fast conversion rates of up to 4.8 Msamples/s. Sequences of analog-to-digital conversions can be triggered by multiple sources. Possible trigger sources are the SCT, external pins, and the ARM TXEV interrupt.

The ADC supports a variable clocking scheme with clocking synchronous to the system clock or independent, asynchronous clocking for high-speed conversions

The ADC includes a hardware threshold compare function with zero-crossing detection. The threshold crossing interrupt is connected internally to the SCT inputs for tight timing control between the ADC and the SCT.

## 7.19 Features

- 12-bit successive approximation analog to digital converter.
- Input multiplexing among up to 12 pins.
- Two configurable conversion sequences with independent triggers.
- Optional automatic high/low threshold comparison and "zero crossing" detection.
- Measurement range VREFN to VREFP (typically 3 V; not to exceed VDDA voltage level).
- 12-bit conversion rate of 4.8 MHz. Options for reduced resolution at higher conversion rates.
- Burst conversion mode for single or multiple inputs.
- Synchronous or asynchronous operation. Asynchronous operation maximizes flexibility in choosing the ADC clock frequency, Synchronous mode minimizes trigger latency and can eliminate uncertainty and jitter in response to a trigger

## 7.20 System control

## 7.20.1 Clock sources

The LPC5410x supports one external and two internal clock sources:

- The Internal RC (IRC).
- Watchdog oscillator (WDOSC).
- External clock source from the digital I/O pin CLKIN.

#### 7.20.1.1 Internal RC oscillator (IRC)

The IRC can be used as the clock that drives the system PLL and subsequently the CPU. The nominal IRC frequency is 12 MHz.

Upon power-up or any chip reset, the LPC5410x uses the IRC as the clock source. Software may later switch to one of the other available clock sources.

#### 7.20.1.2 Watchdog oscillator (WDOSC)

The watchdog oscillator is a low-power internal oscillator. The WDOSC can be used to provide a clock to the WWDT and to the entire chip. The nominal output frequency is 500 kHz.

#### 7.20.1.3 Clock input

An external square-wave clock source can be supplied on the digital I/O pin CLKIN.

## 7.20.2 System PLL

The system PLL accepts an input clock frequency in the range of 32 kHz to 12 MHz. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO).

The PLL can be enabled or disabled by software.

#### 32-bit ARM Cortex-M4F/M0+ microcontroller



## 7.20.3 Clock Generation

7.20.4 Power control

The LPC5410x supports four reduced power modes: Sleep, Deep-sleep, Power-down, and Deep power-down modes.

#### 7.20.4.1 Sleep mode

When Sleep mode is entered, the clock to the core is stopped along with any unused peripherals. Waking up from the Sleep mode does not need any special sequence other than re-enabling the clock to the ARM core.

In Sleep mode, execution of instructions is suspended until either a reset or interrupt occurs. Peripheral functions continue operation during Sleep mode and may generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, memory systems and related controllers, internal buses, and unused peripherals.

#### 7.20.4.2 Deep-sleep mode

In Deep-sleep mode, all peripheral clocks and all clock sources are off with the option of keeping the IRC, the 32 kHz clock, and the WDOSC running. In addition, all analog blocks are shut down and the flash is put in stand-by mode. In Deep-sleep mode, the application can keep some of the internal clocks and the BOD circuit running for self-timed wake-up and BOD protection.

The LPC5410x can wake up from Deep-sleep mode via a reset, digital pins selected as inputs to the pin interrupt block, RTC alarm, Micro-tick, a watchdog timer interrupt, or an interrupt from the USART (in 32 kHz mode or synchronous slave mode), the SPI, or any of the I2C peripherals. For wake-up from Deep-sleep mode, the SPI and I2C peripherals must be configured in slave mode.

Any interrupt used for waking up from Deep-sleep mode must be enabled in one of the SYSCON wake-up enable registers and the NVIC.

In Deep-sleep mode, the state of the LPC5410x is retained. Deep-sleep mode allows for very low quiescent power and fast wake-up options.

#### 7.20.4.3 Power-down mode

In Power-down mode, all peripheral clocks and all clock sources are off with the option of keeping the 32 kHz clock, and the WDOSC running. In addition, all analog blocks and the flash are shut down. In Power-down mode, the application can keep the BOD circuit running for BOD protection.

The LPC5410x can wake up from Power-down mode via a reset, digital pins selected as inputs to the pin interrupt block, RTC alarm, Micro-tick, a watchdog timer interrupt, or an interrupt from the USART (in 32 kHz mode or synchronous slave mode), the SPI, or any of the I2C peripherals.

In power-down mode, the state of the LPC5410x is retained. Power-down mode reduces power consumption compared to Deep-sleep mode at the expense of longer wake-up times.

#### 7.20.4.4 Deep power-down mode

In Deep power-down mode, power is shut off to the entire chip except for the RTC power domain, the RESET pin, and the Micro-tick timer if enabled. The LPC5410x can wake up from Deep power-down mode via the RESET pin, the RTC alarm, or, without an external signal, by using the time-out of the Micro-tick timer.

30 of 60

#### 7.20.5 Brownout detection

The LPC5410x includes a monitor for the voltage level on the  $V_{DD}$  pin. If this voltage falls below a fixed level, the BOD sets a flag that can be polled or cause an interrupt. In addition, a separate threshold level can be selected to cause chip reset.

#### 7.20.6 Safety

The LPC5410x includes a Windowed WatchDog Timer (WWDT), which can be enabled by software after reset. Once enabled, the WWDT remains locked and cannot be modified in any way until a reset occurs.

## 7.21 Code security (Code Read Protection - CRP)

This feature of the LPC5410x allows user to enable different levels of security in the system so that access to the on-chip flash and use of the Serial Wire Debugger (SWD) and In-System Programming (ISP) can be restricted. When needed, CRP is invoked by programming a specific pattern into a dedicated flash location. IAP commands are not affected by the CRP.

In addition, ISP entry can be invoked by pulling a pin on the LPC5410x LOW on reset. This pin is called the ISP entry pin.

There are three levels of Code Read Protection:

- 1. CRP1 disables access to the chip via the SWD and allows partial flash update (excluding flash sector 0) using a limited set of the ISP commands. This mode is useful when CRP is required and flash field updates are needed but all sectors cannot be erased.
- 2. CRP2 disables access to the chip via the SWD and only allows full flash erase and update using a reduced set of the ISP commands.
- 3. CRP3 fully disables any access to the chip via SWD and ISP. It is up to the user's application to provide (if needed) flash update mechanism using IAP calls or a call to reinvoke ISP command to enable a flash update via USART.

#### CAUTION



If level three Code Read Protection (CRP3) is selected, no future factory testing can be performed on the device.

31 of 60

## 7.22 Emulation and debugging

Debug and trace functions are integrated into the ARM Cortex-M4F and ARM Cortex-M0+. Serial wire debug and trace functions are supported. The ARM Cortex-M4F is configured to support up to eight breakpoints and four watch points. The ARM Cortex-M0+ is configured to support up to four breakpoints and two watch points. In addition, a boundary scan mode is provided.

The ARM SYSREQ reset is supported and causes the processor to reset the peripherals, execute the boot code, restart from address 0x0000 0000, and break at the user entry point.

The SWD pins are multiplexed with other digital I/O pins. On reset, the pins assume the SWD functions by default.

## 8. Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).[1]

| Symbol               | Parameter                               | Conditions                                                                                  |               | Min  | Max             | Unit |
|----------------------|-----------------------------------------|---------------------------------------------------------------------------------------------|---------------|------|-----------------|------|
| V <sub>DD</sub>      | supply voltage (core and external rail) | on pin VDD                                                                                  | [2]           | -0.5 | +4.6            | V    |
| V <sub>DDA</sub>     | analog supply voltage                   | on pin VDDA                                                                                 |               | -0.5 | +4.6            | V    |
| V <sub>ref</sub>     | reference voltage                       | on pin VREFP                                                                                | -             | -0.5 | +4.6            | V    |
| VI                   | input voltage                           | only valid when the V <sub>DD</sub> > 1.8 V;<br>5 V tolerant I/O pins                       | <u>[6][7]</u> | -0.5 | 5.0             | V    |
| VI                   | input voltage                           | on I2C open-drain pins                                                                      | [5]           | -0.5 | +5.0            | V    |
| V <sub>IA</sub>      | analog input voltage                    | on digital pins configured for an analog function                                           | [8][9]        | -0.5 | V <sub>DD</sub> | V    |
| I <sub>DD</sub>      | supply current                          | per supply pin                                                                              | [3]           | -    | 100             | mA   |
| I <sub>SS</sub>      | ground current                          | per ground pin                                                                              | [3]           | -    | 100             | mA   |
| l <sub>latch</sub>   | I/O latch-up current                    | –(0.5V <sub>DD</sub> ) < V <sub>I</sub> < (1.5V <sub>DD</sub> );<br>T <sub>j</sub> < 125 °C |               | -    | 100             | mA   |
| V <sub>i(rtcx)</sub> | 32 kHz oscillator input voltage         |                                                                                             | [2]           | -0.5 | +4.6            | V    |
| T <sub>stg</sub>     | storage temperature                     |                                                                                             | [10]          | -65  | +150            | °C   |
| T <sub>j(max)</sub>  | maximum junction<br>temperature         |                                                                                             |               | -    | +150            | °C   |

[1] The following applies to the limiting values:

- a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.
- b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted.
- c) The limiting values are stress ratings only and operating the part at these values is not recommended and proper operation is not guaranteed. The conditions for functional operation are specified in <u>Table 11</u>.
- [2] Maximum/minimum voltage above the maximum operating voltage (see <u>Table 11</u>) and below ground that can be applied for a short time (< 10 ms) to a device without leading to irrecoverable failure. Failure includes the loss of reliability and shorter lifetime of the device.
- [3] The peak current is limited to 25 times the corresponding maximum current.
- [4] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 kΩ series resistor.
- [5]  $V_{DD}$  present or not present. Compliant with the I<sup>2</sup>C-bus standard. 5.5 V can be applied to this pin when  $V_{DD}$  is powered down.
- [6] Applies to all 5 V tolerant I/O pins except true open-drain pins.
- [7] Including the voltage on outputs in 3-state mode.
- [8] An ADC input voltage above 3.6 V can be applied for a short time without leading to immediate, unrecoverable failure. Accumulated exposure to elevated voltages at 4.6 V must be less than 10<sup>6</sup> s total over the lifetime of the device. Applying an elevated voltage to the ADC inputs for a long time affects the reliability of the device and reduces its lifetime.
- [9] It is recommended to connect an overvoltage protection diode between the analog input pin and the voltage supply pin.
- [10] Dependent on package type.

## 32-bit ARM Cortex-M4F/M0+ microcontroller

## 9. Thermal characteristics

The average chip junction temperature,  $T_j\,(^\circ C),$  can be calculated using the following equation:

$$T_j = T_{amb} + (P_D \times R_{th(j-a)}) \tag{1}$$

- T<sub>amb</sub> = ambient temperature (°C),
- R<sub>th(j-a)</sub> = the package junction-to-ambient thermal resistance (°C/W)
- P<sub>D</sub> = sum of internal and I/O power dissipation

The internal power dissipation is the product of  $I_{DD}$  and  $V_{DD}$ . The I/O power dissipation of the I/O pins is often small and many times can be negligible. However it can be significant in some applications.

| Parameter                                   | Conditions                                                                                                                                                    | Max/Min                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Unit                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Package                                     |                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| thermal resistance from                     | JEDEC (4.5 in $\times$ 4 in); still air                                                                                                                       | $58\pm15~\%$                                                                                                                                                                                                                                                                                                                                                                                                                                                     | °C/W                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| junction to ambient                         | Single-layer (4.5 in $\times$ 3 in); still air                                                                                                                | $81\pm15~\%$                                                                                                                                                                                                                                                                                                                                                                                                                                                     | °C/W                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| thermal resistance from junction to case    |                                                                                                                                                               | $18\pm15~\%$                                                                                                                                                                                                                                                                                                                                                                                                                                                     | °C/W                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 49 Package                                  |                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| thermal resistance from junction to ambient | JEDEC (4.5 in $\times$ 4 in); still air                                                                                                                       | 41 ± 15 %                                                                                                                                                                                                                                                                                                                                                                                                                                                        | °C/W                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| thermal resistance from junction to case    |                                                                                                                                                               | $0.3\pm15~\%$                                                                                                                                                                                                                                                                                                                                                                                                                                                    | °C/W                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                             | junction to ambient<br>thermal resistance from<br>junction to case<br>49 Package<br>thermal resistance from<br>junction to ambient<br>thermal resistance from | Package       JEDEC (4.5 in × 4 in); still air         junction to ambient       JEDEC (4.5 in × 4 in); still air         thermal resistance from junction to case       Single-layer (4.5 in × 3 in); still air         49 Package       JEDEC (4.5 in × 4 in); still air         thermal resistance from junction to ambient       JEDEC (4.5 in × 4 in); still air         thermal resistance from junction to ambient       JEDEC (4.5 in × 4 in); still air | PackageJEDEC (4.5 in × 4 in); still air $58 \pm 15 \%$ thermal resistance from<br>junction to ambientJEDEC (4.5 in × 4 in); still air $81 \pm 15 \%$ thermal resistance from<br>junction to case $18 \pm 15 \%$ 49 Packagethermal resistance from<br>junction to ambientJEDEC (4.5 in × 4 in); still airthermal resistance from<br>junction to ambient $41 \pm 15 \%$ thermal resistance from<br>junction to ambient $0.3 \pm 15 \%$ |

## **10. Static characteristics**

## **10.1 General operating conditions**

#### Table 6.General operating conditions

 $T_{amb} = -40$  °C to +105 °C, unless otherwise specified.

| Symbol               | Parameter                               | Conditions                | Min  | Typ[1] | Max  | Unit |
|----------------------|-----------------------------------------|---------------------------|------|--------|------|------|
| f <sub>clk</sub>     | clock frequency                         | internal CPU/system clock | -    | -      | 100  | MHz  |
| V <sub>DD</sub>      | supply voltage (core and external rail) |                           | 1.62 | 3.3    | 3.6  | V    |
| V <sub>DDA</sub>     | analog supply voltage                   |                           | 1.62 | 3.3    | 3.6  | V    |
| RTC osci             | llator pins                             |                           |      |        |      |      |
| V <sub>i(rtcx)</sub> | 32 kHz oscillator input voltage         | on pin RTCXIN             | -0.5 | -      | +3.6 | V    |
| V <sub>o(rtcx)</sub> | 32 kHz oscillator output voltage        | on pin RTCXOUT            | -0.5 | -      | +3.6 | V    |

[1] Typical ratings are not guaranteed. The values listed are for room temperature (25 °C), nominal supply voltages.

[2] Excluding bonding pad capacitance. Based on simulation, not tested in production.

## 10.2 CoreMark score

#### Table 7. CoreMark score

| Tamb | = 25°C, | Vnn | = 3.3V |
|------|---------|-----|--------|
|      |         |     |        |

| Parameter      | Conditions                                             |             | Тур | Unit                    |
|----------------|--------------------------------------------------------|-------------|-----|-------------------------|
| ARM Cortex-M4F | in active mode; ARM Cortex-M0+                         | in sleep me | ode |                         |
| CoreMark score | CoreMark code executed from<br>SRAM;<br>CCLK = 12 MHz  | [1][3][4]   | 2.5 | (Iterations/s) /<br>MHz |
|                | CCLK = 84 MHz                                          | [2][3][4]   | 2.6 | (Iterations/s) /<br>MHz |
|                | CCLK = 96 MHz                                          | [2][3][4]   | 2.6 | (Iterations/s) /<br>MHz |
| CoreMark score | CoreMark code executed from<br>flash;<br>CCLK = 12 MHz | [1][3][4]   | 2.5 | (Iterations/s) /<br>MHz |
|                | CCLK = 84 MHz                                          | [2][3][4]   | 2.2 | (Iterations/s) /<br>MHz |
|                | CCLK = 96 MHz                                          | [2][3][4]   | 2.2 | (Iterations/s) /<br>MHz |

[1] Clock source 12 MHz IRC. PLL disabled.

[2] Clock source 12 MHz IRC. PLL enabled.

[3] Characterized through bench measurements using typical samples.

[4] Compiler settings: Keil  $\mu$ Vision v.5.1.0, optimization level 3, optimized for time on.

## **10.3 Power consumption**

Power measurements in Active, Sleep, Deep-sleep, and Power-down modes were performed under the following conditions:

- Configure all pins as GPIO with pull-up resistor disabled in the IOCON block.
- Configure GPIO pins as outputs using the GPIO DIR register.
- Write 1 to the GPIO CLR register to drive the outputs LOW.
- All peripherals disabled.

#### **Table 8.** Static characteristics: Power consumption in active and sleep modes $T_{omb} = -40$ °C to $\pm 105$ °C upless otherwise specified 1.62 V <= V\_{DD} <= 3.6 V

| Symbol          | Parameter            | Conditions                                         |                  | Min | Typ <mark>[1]</mark> | Max | Unit |
|-----------------|----------------------|----------------------------------------------------|------------------|-----|----------------------|-----|------|
| ARM Corte       | x-M0+ in active mode | ; ARM Cortex-M4F in sleep mode                     | 1                |     |                      |     |      |
| I <sub>DD</sub> | supply current       | CoreMark code executed from SRAM;                  |                  |     |                      |     |      |
|                 |                      | CCLK = 12 MHz                                      | [2][4]           | -   | 1.4                  | -   | mA   |
|                 |                      | CCLK = 84 MHz                                      | <u>[3][4]</u>    | -   | 4.6                  | -   | mA   |
|                 |                      | CCLK = 96 MHz                                      | <u>[3][4]</u>    | -   | 5.2                  | -   | mA   |
| I <sub>DD</sub> | supply current       | CoreMark code executed from flash;                 |                  |     |                      |     |      |
|                 |                      | CCLK = 12 MHz                                      | <u>[2][4]</u>    | -   | 1.6                  | -   | mA   |
|                 |                      | CCLK = 84 MHz                                      | <u>[3][4]</u>    | -   | 5.4                  | -   | mA   |
|                 |                      | CCLK = 96 MHz                                      | <u>[3][4]</u>    | -   | 6.0                  | -   | mA   |
| I <sub>DD</sub> | supply current       | Calculating Fibonacci numbers executed from flash; |                  |     |                      |     |      |
|                 |                      | CCLK = 12 MHz                                      | <u>[2][4][5]</u> | -   | 1.5                  | -   | mA   |
|                 |                      | CCLK = 84 MHz                                      | <u>[3][4][5]</u> | -   | 6.2                  | -   | mA   |
|                 |                      | CCLK = 96 MHz                                      | [3][4][5]        | -   | 7.2                  | -   | mA   |

36 of 60
#### 32-bit ARM Cortex-M4F/M0+ microcontroller

### Table 8. Static characteristics: Power consumption in active and sleep modes

 $T_{amb} = -40 \text{ }^{\circ}\text{C}$  to +105  $\text{ }^{\circ}\text{C}$ , unless otherwise specified 1.62 V <= V<sub>DD</sub> <= 3.6 V. Parameter Conditions Typ[1] Symbol Min Max Unit ARM Cortex-M4F in active mode; ARM Cortex-M0+ in sleep mode CoreMark code executed from supply current  $I_{DD}$ SRAM: CCLK = 12 MHz [2][4][6] 1.5 mΑ 7.9 CCLK = 84 MHz [3][4][6] mΑ [3][4][6] CCLK = 96 MHz 9.2 mΑ Calculating Fibonacci numbers supply current  $I_{DD}$ executed from SRAM; [2][4][5] 1.7 CCLK = 12 MHz mΑ [3][4][5] CCLK = 84 MHz 8.0 mΑ [3][4][5] CCLK = 96 MHz 9.4 mΑ supply current CoreMark code executed from  $I_{DD}$ flash: CCLK = 12 MHz [2][4][6] 2.1 mΑ [3][4][6] CCLK = 84 MHz9.0 mΑ [3][4][6] CCLK = 96 MHz 10.4 mΑ Calculating Fibonacci numbers supply current  $I_{DD}$ executed from flash; CCLK = 12 MHz [2][4][5] 1.7 mΑ CCLK = 84 MHz [3][4][5] 8.0 mΑ \_ CCLK = 96 MHz [3][4][5] 9.4 mΑ

[1] Typical ratings are not guaranteed. Typical values listed are at room temperature (25 °C), 3.3V.

[2] Clock source 12 MHz IRC. PLL disabled.

[3] Clock source 12 MHz IRC. PLL enabled.

[4] Characterized through bench measurements using typical samples.

[5] Compiler settings: Keil µVision v.5.10, optimization level 0, optimized for time off.

[6] Compiler settings: Keil µVision v.5.12, optimization level 0, optimized for time off.

37 of 60

### 32-bit ARM Cortex-M4F/M0+ microcontroller

| Symbol          | Parameter      | Conditions                                                    |     | Min | Typ <mark>[1]</mark> | Max | Unit |
|-----------------|----------------|---------------------------------------------------------------|-----|-----|----------------------|-----|------|
| I <sub>DD</sub> | supply current | deep-sleep mode; all SRAM on                                  | [2] | -   | 317                  | -   | μA   |
|                 |                | power-down mode;<br>first 8 KB in SRAM0<br>powered            | [2] | -   | 3.5                  | -   | μΑ   |
|                 |                | SRAM0 (64 KB) powered                                         |     | -   | 5                    | -   | μA   |
|                 |                | SRAM0 (64 KB), SRAM1<br>(32 KB) powered                       |     | -   | 6                    | -   | μΑ   |
|                 |                | SRAM0 (64 KB), SRAM1<br>(32 KB), SRAM2 (8 KB)<br>powered      |     | -   | 6.2                  | -   | μΑ   |
|                 |                | deep power-down mode;                                         | [2] | -   | 135                  | -   | nA   |
|                 |                | RTC oscillator input<br>grounded (RTC oscillator<br>disabled) |     |     |                      |     |      |
|                 |                | RTC oscillator running with external crystal                  |     | -   | 280                  | -   | nA   |

# Table 9.Static characteristics: Power consumption in deep-sleep, power-down, and deep power-down modes $T_{amb} = -40$ °C to +105 °C, unless otherwise specified. $V_{DD} = 3.3$ V.

[1] Typical ratings are not guaranteed. Typical values listed are at room temperature (25 °C), nominal supply voltages.

[2] Characterized through bench measurements using typical samples.

| Table 10.       | Static characteristics: Power consumption in deep-sleep, power-down, and deep power-down modes |
|-----------------|------------------------------------------------------------------------------------------------|
| $T_{amb} = -40$ | $^{\circ}$ C to +105 $^{\circ}$ C, unless otherwise specified.V <sub>DD</sub> = 1.62 V.        |

| Symbol          | Parameter      | Conditions                                                    |     | Min | Typ <mark>[1]</mark> | Max | Unit |
|-----------------|----------------|---------------------------------------------------------------|-----|-----|----------------------|-----|------|
| I <sub>DD</sub> | supply current | deep-sleep mode; all SRAM on                                  | [2] | -   | 238                  | -   | μΑ   |
|                 |                | power-down mode;<br>first 8 KB in SRAM0<br>powered            | [2] | -   | 3                    | -   | μΑ   |
|                 |                | SRAM0 (64 KB) powered                                         |     | -   | 4                    | -   | μA   |
|                 |                | SRAM0 (64 KB), SRAM1<br>(32 KB) powered                       |     | -   | 5                    | -   | μΑ   |
|                 |                | SRAM0 (64 KB), SRAM1<br>(32 KB), SRAM2 (8 KB)<br>powered      |     | -   | 5.3                  | -   | μΑ   |
|                 |                | deep power-down mode;                                         | [2] | -   | 84                   | -   | nA   |
|                 |                | RTC oscillator input<br>grounded (RTC oscillator<br>disabled) |     |     |                      |     |      |
|                 |                | RTC oscillator running with external crystal                  |     | -   | 114                  | -   | nA   |

[1] Typical ratings are not guaranteed. Typical values listed are at room temperature (25 °C), nominal supply voltages.

[2] Characterized through bench measurements using typical samples.

## **10.4 Pin characteristics**

### Table 11. Static characteristics: pin characteristics

 $T_{amb} = 25 \,^{\circ}$ C, 1.62 V <= V<sub>DD</sub> <= 3.6 V unless otherwise specified.

| Symbol           | Parameter                                  | Conditions                                                                  |            | Min                    | Typ <mark>[1]</mark> | Max                   | Unit |
|------------------|--------------------------------------------|-----------------------------------------------------------------------------|------------|------------------------|----------------------|-----------------------|------|
| RESET p          | bin                                        | 1                                                                           |            |                        |                      |                       |      |
| V <sub>IH</sub>  | HIGH-level input voltage                   |                                                                             |            | $0.8 	imes (V_{DD})$   | -                    | 5.0                   | V    |
| VIL              | LOW-level input voltage                    |                                                                             |            | -0.5                   | -                    | $0.3 \times (V_{DD})$ | V    |
| V <sub>hys</sub> | hysteresis voltage                         |                                                                             |            | $0.05 \times (V_{DD})$ | -                    | -                     | V    |
| Standard         | d I/O pins                                 | 1                                                                           |            |                        |                      |                       |      |
| Input cha        | aracteristics                              |                                                                             |            |                        |                      |                       |      |
| IIL              | LOW-level input current                    | V <sub>I</sub> = 0 V; on-chip pull-up resistor disabled                     |            | -                      | -                    | 10 <mark>[2]</mark>   | nA   |
| I <sub>IH</sub>  | HIGH-level input<br>current                | $V_I = V_{DD}$ ; on-chip pull-down resistor disabled                        |            | -                      | -                    | 10 <mark>[2]</mark>   | nA   |
| VI               | input voltage                              | pin configured to provide a digital function;                               | <u>[5]</u> |                        |                      |                       |      |
|                  |                                            | $V_{DD} > 1.8 \text{ V}$                                                    |            | 0                      | -                    | 5.0                   | V    |
|                  |                                            | $V_{DD} = 0 V$                                                              |            | 0                      | -                    | 3.6                   | V    |
| V <sub>IH</sub>  | HIGH-level input                           | 1.62 V <= V <sub>DD</sub> < 2.7 V                                           |            | 1.5                    | -                    | 5.0                   | V    |
|                  | voltage                                    | 2.7 V <= V <sub>DD</sub> <= 3.6 V                                           |            | 2.0                    | -                    | 5.0                   | V    |
| VIL              | LOW-level input voltage                    | 1.62 V <= V <sub>DD</sub> < 2.7 V                                           |            | -0.5                   | -                    | +0.4                  | V    |
|                  |                                            | 2.7 V <= V <sub>DD</sub> <= 3.6 V                                           |            | -0.5                   | -                    | +0.8                  | V    |
| V <sub>hys</sub> | hysteresis voltage                         |                                                                             |            | $0.1 \times V_{DD}$    | -                    | -                     | V    |
| Output cl        | haracteristics                             |                                                                             |            |                        |                      |                       |      |
| Vo               | output voltage                             | output active                                                               |            | 0                      | -                    | V <sub>DD</sub>       | V    |
| l <sub>oz</sub>  | OFF-state output<br>current                | $V_O = 0 V$ ; $V_O = V_{DD}$ ; on-chip pull-up/pull-down resistors disabled |            | -                      | -                    | 10 <mark>[2]</mark>   | nA   |
| V <sub>ОН</sub>  | HIGH-level output                          | $I_{OH}$ = 4 mA; 1.62 V <= V <sub>DD</sub> < 2.7 V                          |            | $V_{DD}-0.4$           | -                    | -                     | V    |
|                  | voltage                                    | I <sub>OH</sub> = 6 mA; 2.7 V <= V <sub>DD</sub> <= 3.6 V                   |            | $V_{DD}-0.4$           |                      |                       |      |
| V <sub>OL</sub>  | LOW-level output                           | $I_{OL}$ = 4 mA; 1.62 V <= V <sub>DD</sub> < 2.7 V                          |            | -                      | -                    | 0.4                   | V    |
|                  | voltage                                    | $I_{OL}$ = 6 mA; 2.7 V <= V <sub>DD</sub> <= 3.6 V                          |            | -                      | -                    | 0.4                   | V    |
| I <sub>OH</sub>  | HIGH-level output<br>current               | $V_{OH} = V_{DD} - 0.4 \text{ V}; 1.62$<br>V <= V <sub>DD</sub> < 2.7 V     |            | 4                      | -                    | -                     | mA   |
|                  |                                            | $V_{OH} = V_{DD} - 0.4 V; 2.7$<br>V <= V <sub>DD</sub> <= 3.6 V             |            | 6                      | -                    | -                     | mA   |
| l <sub>OL</sub>  | LOW-level output                           | $V_{OL}$ = 0.4 V; 1.62 V <= $V_{DD}$ < 2.7 V                                |            | 4                      | -                    | -                     | mΑ   |
|                  | current                                    | $V_{OL} = 0.4 \text{ V}; 2.7 \text{ V} \le V_{DD} \le 3.6 \text{ V}$        |            | 6                      | -                    | -                     | mA   |
| I <sub>OHS</sub> | HIGH-level short-circuit<br>output current | drive HIGH; connected to ground;<br>2.7 V <= $V_{DD}$ <= 3.6 V              | [6]        | -                      | -                    | 87                    | mA   |
|                  |                                            | 1.62 V <= V <sub>DD</sub> <= 1.98 V                                         |            | -                      | -                    | 35                    | mA   |
| I <sub>OLS</sub> | LOW-level short-circuit output current     | drive LOW; connected to $V_{DD}$ ;<br>2.7 V <= $V_{DD}$ <= 3.6 V            | <u>[6]</u> | -                      | -                    | 77                    | mA   |
|                  |                                            | 1.62 V <= V <sub>DD</sub> <= 1.98 V                                         |            | -                      | -                    | 30                    | mA   |
|                  |                                            |                                                                             |            | L                      | 1                    |                       |      |

### 32-bit ARM Cortex-M4F/M0+ microcontroller

| Symbol           | Parameter                 | Conditions                                                             |     | Min                 | Typ <mark>[1]</mark> | Max                | Unit |
|------------------|---------------------------|------------------------------------------------------------------------|-----|---------------------|----------------------|--------------------|------|
| Open-dr          | ain I <sup>2</sup> C pins | ·                                                                      |     | 1                   |                      |                    |      |
| V <sub>IH</sub>  | HIGH-level input voltage  |                                                                        |     | $0.7\times V_{DD}$  | -                    | -                  | V    |
| V <sub>IL</sub>  | LOW-level input voltage   |                                                                        |     | 0                   | -                    | $0.3\times V_{DD}$ | V    |
| V <sub>hys</sub> | hysteresis voltage        |                                                                        |     | $0.1 \times V_{DD}$ | -                    | -                  | V    |
| I <sub>LI</sub>  | input leakage current     | $V_{I} = V_{DD}$                                                       | [7] | -                   | 4.5                  | -                  | μA   |
|                  |                           | V <sub>1</sub> = 5 V                                                   |     | -                   | -                    | 10                 | μA   |
| I <sub>OL</sub>  | LOW-level output          | V <sub>OL</sub> = 0.4 V; pin configured for standard mode or fast mode |     | 4.0                 | -                    | -                  | mA   |
|                  |                           | V <sub>OL</sub> = 0.4 V; pin configured for<br>Fast-mode Plus          |     | 20.0                | -                    | -                  | mA   |
| Pin capa         | citance                   |                                                                        |     |                     |                      |                    |      |
| C <sub>io</sub>  | input/output              | I <sup>2</sup> C-bus pins                                              | [8] | -                   | -                    | 6.0                | pF   |
|                  | capacitance               | pins with digital functions only                                       | [8] | -                   | -                    | 2.0                | pF   |

### Table 11. Static characteristics: pin characteristics ... continued

 $T_{amb} = 25 \,^{\circ}C$ , 1.62 V <= V<sub>DD</sub> <= 3.6 V unless otherwise specified.

[1] Typical ratings are not guaranteed.

[2] Based on characterization. Not tested in production.

[3] Not characterized on samples or in production.

[4] Characterized on the bench for typical samples.

[5] With respect to ground.

[6] Allowed as long as the current limit does not exceed the maximum current allowed by the device.

[8] Excluding bonding capacitance. Simulated values.



40 of 60

## **11. Dynamic characteristics**

### 11.1 Flash memory

### Table 12. Flash characteristics

 $T_{amb} = -40 \text{ }^{\circ}\text{C}$  to +105  $^{\circ}\text{C}$ , unless otherwise specified.  $V_{DD} = 1.62 \text{ V}$  to 3.6 V for read operations;  $V_{DD} = 2.7 \text{V}$  to 3.6 V for rease/program operations.

| Symbol            | Parameter           | Conditions                                    |            | Min   | Тур | Max | Unit   |
|-------------------|---------------------|-----------------------------------------------|------------|-------|-----|-----|--------|
| N <sub>endu</sub> | endurance           | sector erase/program                          | <u>[1]</u> | 10000 | -   | -   | cycles |
|                   |                     | page erase/program; page<br>in large sector   |            | 1000  | -   | -   | cycles |
|                   |                     | page erase/program; page<br>in small sector   |            | 10000 | -   | -   | cycles |
| t <sub>ret</sub>  | retention time      | powered                                       |            | 10    | -   | -   | years  |
|                   |                     | unpowered                                     |            | 10    | -   | -   | years  |
| t <sub>er</sub>   | erase time          | page, sector, or multiple consecutive sectors |            | -     | 100 | -   | ms     |
| t <sub>prog</sub> | programming<br>time |                                               | [2]        | -     | 1   | -   | ms     |

[1] Number of erase/program cycles.

[2] Programming times are given for writing 512 bytes from RAM to the flash. Data must be written to the flash in blocks of 512 bytes.  $T_{amb} = 25 \degree C$ .

## 11.2 I/O pins

#### Table 13. Dynamic characteristic: I/O pins<sup>[1]</sup>

 $T_{amb} = -40 \text{ °C to } +85 \text{ °C}; 1.62 \text{ V} \le V_{DD(IO)} \le 3.6 \text{ V}$ 

| Symbol         | Parameter      | Conditions                                             |               | Min | Тур | Max | Unit |
|----------------|----------------|--------------------------------------------------------|---------------|-----|-----|-----|------|
| Standard       | I I/O pins - n | ormal drive strength                                   |               |     |     |     |      |
| t <sub>r</sub> | rise time      | pin configured as output; SLEW = 1 (fast mode);        | [2][3]        |     |     |     |      |
|                |                | 2.7 V <= V <sub>DD</sub> <= 3.6 V                      |               | 1.0 | -   | 2.5 | ns   |
|                |                | 1.62 V <= V <sub>DD</sub> <= 1.98 V                    |               | 1.6 | -   | 3.8 | ns   |
| t <sub>f</sub> | fall time      | pin configured as output; SLEW = 1 (fast mode);        | <u>[2][3]</u> |     |     |     |      |
|                |                | 2.7 V <= V <sub>DD</sub> <= 3.6 V                      |               | 0.9 | -   | 2.5 | ns   |
|                |                | 1.62 V <= V <sub>DD</sub> <= 1.98 V                    |               | 1.7 | -   | 4.1 | ns   |
| t <sub>r</sub> | rise time      | pin configured as output; SLEW = 0<br>(standard mode); | <u>[2][3]</u> |     |     |     |      |
|                |                | 2.7 V <= V <sub>DD</sub> <= 3.6 V                      |               | 1.9 | -   | 4.3 | ns   |
|                |                | 1.62 V <= V <sub>DD</sub> <= 1.98 V                    |               | 2.9 | -   | 7.8 | ns   |
| t <sub>f</sub> | fall time      | pin configured as output; SLEW = 0<br>(standard mode); | [2][3]        |     |     |     |      |
|                |                | 2.7 V <= V <sub>DD</sub> <= 3.6 V                      |               | 1.9 | -   | 4.0 | ns   |
|                |                | 1.62 V <= V <sub>DD</sub> <= 1.98 V                    |               | 2.7 | -   | 6.7 | ns   |
| t <sub>r</sub> | rise time      | pin configured as input                                | <u>[4]</u>    | 0.3 | -   | 1.3 | ns   |
| t <sub>f</sub> | fall time      | pin configured as input                                | [4]           | 0.2 | -   | 1.2 | ns   |

LPC5410x

- [1] Simulated data.
- [2] Simulated using 10 cm of 50  $\Omega$  PCB trace with 5 pF receiver input. Rise and fall times measured between 80 % and 20 % of the full output signal level.
- [3] The slew rate is configured in the IOCON block the SLEW bit. See the LPC54xxx user manual.
- [4]  $C_L = 20 \text{ pF}$ . Rise and fall times measured between 90 % and 10 % of the full input signal level.

### 11.3 Wake-up process

| Table 14.        | Dynamic characteristic: Typical wake-up times from low power modes |
|------------------|--------------------------------------------------------------------|
| $V_{DD} = 3.3$ V | /; $T_{amb} = 25 \ ^{\circ}C$ ; using IRC as the system clock.     |

| Symbol            | Parameter | Conditions                                                   |            | Min | Typ <mark>[1]</mark> | Max | Unit |
|-------------------|-----------|--------------------------------------------------------------|------------|-----|----------------------|-----|------|
| t <sub>wake</sub> | wake-up   | from Sleep mode                                              | [2][3]     | -   | 1.6                  | -   | μs   |
|                   | time      | from Deep-sleep mode with full SRAM retention:               | [2]        |     |                      |     |      |
|                   |           | to code executing in flash                                   |            | -   | 18                   | -   | μs   |
|                   |           | to code executing in SRAM                                    | [2]        | -   |                      | -   | μs   |
|                   |           | from Power-down mode                                         | [2]        |     |                      |     |      |
|                   |           | to code executing in flash                                   |            | -   | 70                   | -   | μS   |
|                   |           | to code executing in SRAM                                    | [2]        |     | 18                   | -   | μs   |
|                   |           | from deep power-down,mode;<br>RTC disabled; using RESET pin. | <u>[4]</u> | -   | 200                  | -   | μS   |

- [1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.
- [2] The wake-up time measured is the time between when a GPIO input pin is triggered to wake the device up from the low power modes and from when a GPIO output pin is set in the interrupt service routine (ISR) wake-up handler.
- [3] IRC enabled, all peripherals off.
- [4] RTC disabled. Wake-up from deep power-down causes the part to go through entire reset process. The wake-up time measured is the time between when the RESET pin is triggered to wake the device up and when a GPIO output pin is set in the reset handler.

### 11.4 IRC

#### Table 15. Dynamic characteristic: IRC oscillator

 $T_{amb} = 25 \ ^{\circ}C; \ 1.62 \ V \le V_{DD} \le 3.6 \ V.[1]$ 

| Symbol               | Parameter                           | Conditions | Min   | Typ <mark>[2]</mark> | Мах   | Unit |
|----------------------|-------------------------------------|------------|-------|----------------------|-------|------|
| f <sub>osc(RC)</sub> | internal RC oscillator<br>frequency | -          | 11.88 | 12                   | 12.12 | MHz  |

[1] Parameters are valid over operating temperature range unless otherwise specified.

[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

## 11.5 RTC oscillator

See Section 13.3 for connecting the RTC oscillator to an external clock source.

### Table 16. Dynamic characteristic: RTC oscillator

 $1.62 \le V_{DD} \le 3.6^{[1]}$ 

| Symbol         | Parameter       | Conditions | Min | Typ <mark>[2]</mark> | Max | Unit |
|----------------|-----------------|------------|-----|----------------------|-----|------|
| f <sub>i</sub> | input frequency | -          | -   | 32.768               | -   | kHz  |

© NXP Semiconductors N.V. 2014. All rights reserved.

### 32-bit ARM Cortex-M4F/M0+ microcontroller

- [1] Parameters are valid over operating temperature range unless otherwise specified.
- [2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

## 11.6 Watchdog oscillator

| Symbol                | Parameter                        | Conditions |               | Min | Typ <mark>[1]</mark> | Max | Unit |  |  |  |
|-----------------------|----------------------------------|------------|---------------|-----|----------------------|-----|------|--|--|--|
| f <sub>osc(int)</sub> | internal oscillator<br>frequency |            | [2]           | -   | 500                  | -   | kHz  |  |  |  |
| D <sub>clkout</sub>   | clkout duty cycle                |            |               | 48  | -                    | 52  | %    |  |  |  |
| J <sub>PP-CC</sub>    | peak-peak period<br>jitter       |            | <u>[3][4]</u> | -   | 1                    | 20  | ns   |  |  |  |
| t <sub>start</sub>    | start-up time                    |            | <u>[4]</u>    | -   | 4                    | -   | μs   |  |  |  |

#### Table 17. Dynamic characteristics: Watchdog oscillator

[1] Typical ratings are not guaranteed. The values listed are at nominal supply voltages.

[2] The typical frequency spread over processing and temperature (T<sub>amb</sub> = -40 °C to +105 °C) is  $\pm$ 40 %.

[3] Actual jitter dependent on amplitude and spectrum of substrate noise.

[4] Guaranteed by design. Not tested in production samples.

## 11.7 I<sup>2</sup>C-bus

### Table 18. Dynamic characteristic: I<sup>2</sup>C-bus pins<sup>[1]</sup>

 $T_{amb} = -40 \text{ °C to } +105 \text{ °C}; 1.62 \text{ V} \le V_{DD} \le 3.6 \text{ V}.^{[2]}$ 

| Symbol              | Parameter                    |                  | Conditions                  | Min                   | Max | Unit |
|---------------------|------------------------------|------------------|-----------------------------|-----------------------|-----|------|
| f <sub>SCL</sub>    | SCL clock frequency          |                  | Standard-mode               | 0                     | 100 | kHz  |
|                     |                              |                  | Fast-mode                   | 0                     | 400 | kHz  |
|                     |                              |                  | Fast-mode Plus              | 0                     | 1   | MHz  |
| t <sub>f</sub>      | fall time                    | [4][5][6][7]     | of both SDA and SCL signals | -                     | 300 | ns   |
|                     |                              |                  | Standard-mode               |                       |     |      |
|                     |                              |                  | Fast-mode                   | $20 + 0.1 \times C_b$ | 300 | ns   |
|                     |                              |                  | Fast-mode Plus              | -                     | 120 | ns   |
| t <sub>LOW</sub>    | LOW period of the SCL clock  |                  | Standard-mode               | 4.7                   | -   | μS   |
|                     |                              |                  | Fast-mode                   | 1.3                   | -   | μS   |
|                     |                              |                  | Fast-mode Plus              | 0.5                   | -   | μS   |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock |                  | Standard-mode               | 4.0                   | -   | μS   |
|                     |                              |                  | Fast-mode                   | 0.6                   | -   | μS   |
|                     |                              |                  | Fast-mode Plus              | 0.26                  | -   | μS   |
| t <sub>HD;DAT</sub> | data hold time               | <u>[3][4][8]</u> | Standard-mode               | 0                     | -   | μS   |
|                     |                              |                  | Fast-mode                   | 0                     | -   | μS   |
|                     |                              |                  | Fast-mode Plus              | 0                     | -   | μS   |
| t <sub>SU;DAT</sub> | data set-up time             | <u>[9][10]</u>   | Standard-mode               | 250                   | -   | ns   |
|                     |                              |                  | Fast-mode                   | 100                   | -   | ns   |
|                     |                              |                  | Fast-mode Plus              | 50                    | -   | ns   |

[1] Guaranteed by design. Not tested in production.

[2] Parameters are valid over operating temperature range unless otherwise specified. See the I<sup>2</sup>C-bus specification UM10204 for details.

[3] tHD;DAT is the data hold time that is measured from the falling edge of SCL; applies to data in transmission and the acknowledge.

Product data sheet

© NXP Semiconductors N.V. 2014. All rights reserved.

# LPC5410x

### 32-bit ARM Cortex-M4F/M0+ microcontroller

- [4] A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the V<sub>IH</sub>(min) of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- [5] C<sub>b</sub> = total capacitance of one bus line in pF. If mixed with Hs-mode devices, faster fall times are allowed.
- [6] The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage t<sub>f</sub> is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>f</sub>.
- [7] In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should allow for this when considering bus timing.
- [8] The maximum t<sub>HD;DAT</sub> could be 3.45 μs and 0.9 μs for Standard-mode and Fast-mode but must be less than the maximum of t<sub>VD;DAT</sub> or t<sub>VD;ACK</sub> by a transition time. This maximum must only be met if the device does not stretch the LOW period (t<sub>LOW</sub>) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock.
- [9] tSU;DAT is the data set-up time that is measured with respect to the rising edge of SCL; applies to data in transmission and the acknowledge.
- [10] A Fast-mode l<sup>2</sup>C-bus device can be used in a Standard-mode l<sup>2</sup>C-bus system but the requirement  $t_{SU;DAT} = 250$  ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{r(max)} + t_{SU;DAT} = 1000 + 250 = 1250$  ns (according to the Standard-mode l<sup>2</sup>C-bus specification) before the SCL line is released. Also the acknowledge timing must meet this set-up time.



## 12. Analog characteristics

### 12.1 12-bit ADC characteristics

### Table 19. 12-bit ADC static characteristics

 $T_{amb} = 25 \text{ °C}; V_{DD} = 3.3 \text{ V}; \text{ VREFP} = V_{DDA}; V_{SSA} = 0; \text{ VREFN} = V_{SSA}. \text{ ADC calibrated at } T = 25 \text{ °C}.$ 

| Symbol                | Parameter                       | Conditions          |               | Min | Тур<br>[2] | Мах              | Unit       |
|-----------------------|---------------------------------|---------------------|---------------|-----|------------|------------------|------------|
| V <sub>IA</sub>       | analog input<br>voltage         |                     |               | 0   | -          | V <sub>DDA</sub> | V          |
| f <sub>clk(ADC)</sub> | ADC clock<br>frequency          |                     |               |     |            | 72               | MHz        |
| f <sub>s</sub>        | sampling<br>frequency           |                     |               | -   | -          | 4.8              | Msamples/s |
| E <sub>D</sub>        | differential<br>linearity error |                     | <u>[1][3]</u> | -   | ± 0.8      |                  | LSB        |
| E <sub>L(adj)</sub>   | integral<br>non-linearity       |                     | <u>[1][4]</u> | -   | ± 1.4      |                  | LSB        |
| Eo                    | offset error                    | calibration enabled | [1][5]        | -   | ± 1.3      |                  | LSB        |
| V <sub>err(FS)</sub>  | full-scale error<br>voltage     |                     | <u>[1][6]</u> | -   | ± 0.06     |                  | %          |

[1] Based on characterization; not tested in production.

[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

- [4] The integral non-linearity (E<sub>L(adj)</sub>) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See Figure 10.
- [5] The offset error ( $E_O$ ) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See Figure 10.
- [6] The full-scale error voltage or gain error ( $E_G$ ) is the difference between the straight-line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See <u>Figure 10</u>.

# LPC5410x

### 32-bit ARM Cortex-M4F/M0+ microcontroller



### 32-bit ARM Cortex-M4F/M0+ microcontroller

| Symbol         | Parameter       | Conditions                                            |            | Min     | Тур | Max | Unit |
|----------------|-----------------|-------------------------------------------------------|------------|---------|-----|-----|------|
| ADC inp        | uts ADC_5 to AD | <pre>&gt;     C_0 (fast channels); ADC res</pre>      | olution    | = 12 bi | t   |     |      |
| t <sub>s</sub> | sampling time   | Z <sub>o</sub> < 0.05 kΩ                              | <u>[3]</u> | 20      | -   | -   | ns   |
|                |                 | $0.05 \text{ k}\Omega \leq Z_0 < 0.1 \text{ k}\Omega$ |            | 23      | -   | -   | ns   |
|                |                 | $0.1 \text{ k}\Omega \leq Z_0 < 0.2 \text{ k}\Omega$  |            | 26      | -   | -   | ns   |
|                |                 | $0.2 \text{ k}\Omega \leq Z_0 < 0.5 \text{ k}\Omega$  |            | 31      | -   | -   | ns   |
|                |                 | $0.5 \text{ k}\Omega \le Z_0 \le 1 \text{ k}\Omega$   |            | 47      | -   | -   | ns   |
|                |                 | 1 kΩ <= $Z_0$ < 5 kΩ                                  |            | 75      | -   | -   | ns   |
| ADC inp        | uts ADC_5 to AD | C_0 (fast channels); ADC res                          | olution    | = 10 bi | t   |     |      |
| t <sub>s</sub> | sampling time   |                                                       |            | -       | ns  |     |      |
|                |                 | $0.05 \text{ k}\Omega \leq Z_0 < 0.1 \text{ k}\Omega$ |            | 18      | -   | -   | ns   |
|                |                 | $0.1 \text{ k}\Omega \leq Z_0 < 0.2 \text{ k}\Omega$  |            | 20      | -   | -   | ns   |
|                |                 | $0.2 \text{ k}\Omega \leq Z_0 < 0.5 \text{ k}\Omega$  |            | 24      | -   | -   | ns   |
|                |                 | $0.5 \text{ k}\Omega \le Z_0 \le 1 \text{ k}\Omega$   |            | 38      | -   | -   | ns   |
|                |                 | 1 kΩ <= $Z_0$ < 5 kΩ                                  |            | 62      | -   | -   | ns   |
| ADC inp        | uts ADC_5 to AD | C_0 (fast channels); ADC res                          | olution    | = 8 bit |     |     |      |
| t <sub>s</sub> | sampling time   | Z <sub>o</sub> < 0.05 kΩ                              | [3]        | 12      | -   | -   | ns   |
|                |                 | $0.05 \text{ k}\Omega \leq Z_0 < 0.1 \text{ k}\Omega$ |            | 13      | -   | -   | ns   |
|                |                 | $0.1 \text{ k}\Omega \leq Z_0 < 0.2 \text{ k}\Omega$  |            | 15      | -   | -   | ns   |
|                |                 | $0.2 \text{ k}\Omega \leq Z_0 < 0.5 \text{ k}\Omega$  |            | 19      | -   | -   | ns   |
|                |                 | $0.5 \text{ k}\Omega \le Z_0 \le 1 \text{ k}\Omega$   |            | 30      | -   | -   | ns   |
|                |                 | 1 kΩ <= $Z_0$ < 5 kΩ                                  |            | 48      | -   | -   | ns   |
| ADC inp        | uts ADC_5 to AD | C_0 (fast channels); ADC res                          | olution    | = 6 bit |     |     |      |
| t <sub>s</sub> | sampling time   | $Z_o < 0.05 \text{ k}\Omega$                          | [3]        | 9       | -   | -   | ns   |
|                |                 | $0.05 \text{ k}\Omega \leq Z_0 < 0.1 \text{ k}\Omega$ |            | 10      | -   | -   | ns   |
|                |                 | 0.1 kΩ <= $Z_0$ < 0.2 kΩ                              |            | 11      | -   | -   | ns   |
|                |                 | $0.2 \text{ k}\Omega \leq Z_0 < 0.5 \text{ k}\Omega$  |            | 13      | -   | -   | ns   |
|                |                 | $0.5 \text{ k}\Omega \leq Z_0 < 1 \text{ k}\Omega$    |            | 22      | -   | -   | ns   |
|                |                 | 1 kΩ <= $Z_0$ < 5 kΩ                                  |            | 36      | -   | -   | ns   |
| ADC inp        | uts ADC_11 to A | DC_6 (slow channels); ADC r                           | esolutio   | n = 12  | bit |     |      |
| t <sub>s</sub> | sampling time   | Z <sub>o</sub> < 0.05 kΩ                              | [3]        | 43      | -   | -   | ns   |
|                | _               | $0.05 \text{ k}\Omega \leq Z_0 < 0.1 \text{ k}\Omega$ |            | 46      | -   | -   | ns   |
|                |                 | $0.1 \text{ k}\Omega \leq Z_0 < 0.2 \text{ k}\Omega$  |            | 50      | -   | -   | ns   |
|                |                 | $0.2 \text{ k}\Omega \leq Z_0 < 0.5 \text{ k}\Omega$  |            | 56      | -   | -   | ns   |
|                |                 | $0.5 \text{ k}\Omega \leq Z_0 < 1 \text{ k}\Omega$    |            | 74      | -   | -   | ns   |
|                |                 | 1 kΩ <= Z <sub>o</sub> < 5 kΩ                         |            | 105     | -   | -   | ns   |

### Table 20. ADC sampling times<sup>[1]</sup>

LPC5410x

### 32-bit ARM Cortex-M4F/M0+ microcontroller

| Symbol         | Parameter       | Conditions                                            |            | Min     | Тур | Max | Unit |
|----------------|-----------------|-------------------------------------------------------|------------|---------|-----|-----|------|
| ADC inp        | uts ADC_11 to A | DC_6 (slow channels); ADC r                           | esolutio   | n = 10  | bit |     |      |
| t <sub>s</sub> | sampling time   | Z <sub>o</sub> < 0.05 kΩ                              | <u>[3]</u> | 35      | -   | -   | ns   |
|                |                 | $0.05 \text{ k}\Omega \leq Z_0 < 0.1 \text{ k}\Omega$ |            | 38      | -   | -   | ns   |
|                |                 | $0.1 \text{ k}\Omega \le Z_0 \le 0.2 \text{ k}\Omega$ |            | 40      | -   | -   | ns   |
|                |                 | $0.2 \text{ k}\Omega \leq Z_0 < 0.5 \text{ k}\Omega$  |            | 46      | -   | -   | ns   |
|                |                 | $0.5 \text{ k}\Omega \le Z_0 \le 1 \text{ k}\Omega$   |            | 61      | -   | -   | ns   |
|                |                 | 1 kΩ <= $Z_0$ < 5 kΩ                                  |            | 86      | -   | -   | ns   |
| ADC inp        | uts ADC_11 to A | DC_6 (slow channels); ADC r                           | esolutio   | n = 8 b | it  |     |      |
| t <sub>s</sub> | sampling time   | Z <sub>o</sub> < 0.05 kΩ                              | [3]        | 27      | -   | -   | ns   |
|                |                 | $0.05 \text{ k}\Omega \leq Z_0 < 0.1 \text{ k}\Omega$ |            | 29      | -   | -   | ns   |
|                |                 | $0.1 \text{ k}\Omega \leq Z_0 < 0.2 \text{ k}\Omega$  |            | 32      | -   | -   | ns   |
|                |                 | $0.2 \text{ k}\Omega \le Z_0 \le 0.5 \text{ k}\Omega$ |            | 36      | -   | -   | ns   |
|                |                 | $0.5 \text{ k}\Omega \le Z_0 \le 1 \text{ k}\Omega$   |            | 48      | -   | -   | ns   |
|                |                 | 1 kΩ <= $Z_0$ < 5 kΩ                                  |            | 69      | -   | -   | ns   |
| ADC inp        | uts ADC_11 to A | DC_6 (slow channels); ADC r                           | esolutio   | n = 6 b | it  | ·   |      |
| t <sub>s</sub> | sampling time   | Z <sub>o</sub> < 0.05 kΩ                              | <u>[3]</u> | 20      | -   | -   | ns   |
|                |                 | $0.05 \text{ k}\Omega \leq Z_0 < 0.1 \text{ k}\Omega$ |            | 22      | -   | -   | ns   |
|                |                 | $0.1 \text{ k}\Omega \leq Z_0 < 0.2 \text{ k}\Omega$  |            | 23      | -   | -   | ns   |
|                |                 | $0.2 \text{ k}\Omega \leq Z_0 < 0.5 \text{ k}\Omega$  |            | 26      | -   | -   | ns   |
|                |                 | $0.5 \text{ k}\Omega \leq Z_0 < 1 \text{ k}\Omega$    |            | 36      | -   | -   | ns   |
|                |                 | 1 kΩ <= $Z_0$ < 5 kΩ                                  |            | 51      | -   | -   | ns   |

# Table 20. ADC sampling times<sup>[1]</sup> ... continued

[1] Characterized through simulation. Not tested in production.

[2] The ADC default sampling time is 2.5 ADC clock cycles. To match a given analog source output impedance, the sampling time can be extended by adding up to seven ADC clock cycles for a maximum sampling time of 9.5 ADC clock cycles. See the TSAMP bits in the ADC CTRL register.

[3]  $Z_o =$  analog source output impedance.

32-bit ARM Cortex-M4F/M0+ microcontroller

## **13. Application information**

## 13.1 Standard I/O pin configuration

Figure 11 shows the possible pin modes for standard I/O pins:

- Digital output driver: enabled/disabled.
- Digital input: Pull-up enabled/disabled.
- Digital input: Pull-down enabled/disabled.
- Digital input: Repeater mode enabled/disabled.
- Z mode; High impedance (no cross-bar currents for floating inputs).

The default configuration for standard I/O pins is Z mode. The weak MOS devices provide a drive capability equivalent to pull-up and pull-down resistors.



### 13.2 I/O power consumption

I/O pins are contributing to the overall dynamic and static power consumption of the part. If pins are configured as digital inputs, a static current can flow depending on the voltage level at the pin and the setting of the internal pull-up and pull-down resistors. This current can be calculated using the parameters  $R_{pu}$  and  $R_{pd}$  given in <u>Table 11</u> for a given input voltage V<sub>I</sub>. For pins set to output, the current drive strength is given by parameters  $I_{OH}$  and  $I_{OL}$  in <u>Table 11</u>, but for calculating the total static current, you also need to consider any external loads connected to the pin.

I/O pins also contribute to the dynamic power consumption when the pins are switching because the  $V_{DD}$  supply provides the current to charge and discharge all internal and external capacitive loads connected to the pin in addition to powering the I/O circuitry.

The contribution from the I/O switching current  $I_{sw}$  can be calculated as follows for any given switching frequency  $f_{sw}$  if the external capacitive load ( $C_{ext}$ ) is known (see <u>Table 11</u> for the internal I/O capacitance):

 $I_{sw} = V_{DD} \times f_{sw} \times (C_{io} + C_{ext})$ 

### 13.3 RTC oscillator

In the RTC oscillator circuit, only the crystal (XTAL) and the capacitances  $C_{RTCX1}$  and  $C_{RTCX2}$  need to be connected externally. Typical capacitance values for  $C_{RTCX1}$  and  $C_{RTCX2}$  are  $C_{RTCX1/2} = 20$  (typical)  $\pm 4$  pF.

An external clock can be connected to RTCX1 if RTCX2 is left open. The recommended amplitude of the clock signal is  $V_{i(RMS)}$  = 100 mV to 200 mV with a coupling capacitance of 5 pF to 10 pF.



50 of 60

### 32-bit ARM Cortex-M4F/M0+ microcontroller

## 14. Package outline



All information provided in this document is subject to legal disclaimers.

# LPC5410x

### 32-bit ARM Cortex-M4F/M0+ microcontroller



32-bit ARM Cortex-M4F/M0+ microcontroller

## **15. Soldering**





LPC5410x

# LPC5410x

32-bit ARM Cortex-M4F/M0+ microcontroller



32-bit ARM Cortex-M4F/M0+ microcontroller

# 16. Abbreviations

| Table 21. Abbreviations |                                                 |  |  |  |  |
|-------------------------|-------------------------------------------------|--|--|--|--|
| Acronym                 | Description                                     |  |  |  |  |
| AHB                     | Advanced High-performance Bus                   |  |  |  |  |
| APB                     | Advanced Peripheral Bus                         |  |  |  |  |
| API                     | Application Programming Interface               |  |  |  |  |
| DMA                     | Direct Memory Access                            |  |  |  |  |
| GPIO                    | General Purpose Input/Output                    |  |  |  |  |
| IRC                     | Internal RC                                     |  |  |  |  |
| LSB                     | Least Significant Bit                           |  |  |  |  |
| MCU                     | MicroController Unit                            |  |  |  |  |
| PLL                     | Phase-Locked Loop                               |  |  |  |  |
| SPI                     | Serial Peripheral Interface                     |  |  |  |  |
| TCP/IP                  | Transmission Control Protocol/Internet Protocol |  |  |  |  |
| TTL                     | Transistor-Transistor Logic                     |  |  |  |  |
| USART                   | Universal Asynchronous Receiver/Transmitter     |  |  |  |  |

# **17. Revision history**

### Table 22.Revision history

| Document ID   | Release date                                   | Data sheet status  | Change notice | Supersedes    |  |
|---------------|------------------------------------------------|--------------------|---------------|---------------|--|
| LPC5410x v1.1 | 20141118                                       | Product data sheet | -             | LPC5410x v1.0 |  |
| Modification: | • Minor editorial update in <u>Section 1</u> . |                    |               |               |  |
| LPC5410x v1.0 | 20141106                                       | Product data sheet | -             | -             |  |

## **18. Legal information**

### 18.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 18.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 18.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

© NXP Semiconductors N.V. 2014. All rights reserved.

LPC5410x

### 32-bit ARM Cortex-M4F/M0+ microcontroller

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b)

## **19. Contact information**

whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

## 18.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP Semiconductors N.V.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

### 32-bit ARM Cortex-M4F/M0+ microcontroller

# 20. Contents

| 1         | General description 1                       |
|-----------|---------------------------------------------|
| 2         | Features and benefits 1                     |
| 3         | Ordering information 4                      |
| 3.1       | Ordering options 4                          |
| 4         | Marking 5                                   |
| 5         | Block diagram 6                             |
| 6         | Pinning information7                        |
| 6.1       | Pinning                                     |
| 6.2       | Pin description                             |
| 7         | Functional description                      |
| 7.1       | Architectural overview                      |
| 7.2       | ARM Cortex-M4F processor                    |
| 7.3       | ARM Cortex-M4 integrated Floating Point     |
|           | Unit (FPU) 18                               |
| 7.4       | ARM Cortex-M0+ co-processor                 |
| 7.5       | Memory Protection Unit (MPU) 18             |
| 7.6       | Nested Vectored Interrupt Controller (NVIC) |
|           | for Cortex-M4F 19                           |
| 7.6.1     | Features                                    |
| 7.6.2     | Interrupt sources 19                        |
| 7.7       | Nested Vectored Interrupt Controller (NVIC) |
|           | for Cortex-M0+                              |
| 7.7.1     | Features                                    |
| 7.7.2     | Interrupt sources 19                        |
| 7.8       | System Tick timer (SysTick) 19              |
| 7.9       | On-chip static RAM 19                       |
| 7.10      | On-chip flash 20                            |
| 7.11      | On-chip ROM                                 |
| 7.12      | Memory mapping 21                           |
| 7.13      | General Purpose I/O (GPIO) 22               |
| 7.13.1    | Features 22                                 |
| 7.14      | AHB peripherals                             |
| 7.14.1    | DMA controller 22                           |
| 7.14.1.1  |                                             |
| 7.15      | Digital serial peripherals 23               |
| 7.15.1    | USART                                       |
| 7.15.1.1  |                                             |
| 7.15.2    | SPI serial I/O controller                   |
| 7.15.2.1  |                                             |
| 7.16      | I2C-bus interface 24                        |
| 7.16.1    | Features                                    |
| 7.17      | Counter/timers 24                           |
| 7.17.1    | General-purpose 32-bit timers/external      |
| 7 4 7 4 4 | event counter                               |
| 7.17.1.1  | Features                                    |
| 7.17.2    | State Configurable Timer/PWM (SCTimer/      |
|           | PWM) subsystem 25                           |

| 7.17.2.1                                                                                                                                                                                                                                   | Features                                                                                                                                                                                                                                                                                                                                                                                                                                | 25                                                                                                                                                                                                         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7.17.3                                                                                                                                                                                                                                     | Windowed WatchDog Timer (WWDT)                                                                                                                                                                                                                                                                                                                                                                                                          | 26                                                                                                                                                                                                         |
| 7.17.3.1                                                                                                                                                                                                                                   | Features                                                                                                                                                                                                                                                                                                                                                                                                                                | 26                                                                                                                                                                                                         |
| 7.17.4                                                                                                                                                                                                                                     | RTC timer                                                                                                                                                                                                                                                                                                                                                                                                                               | 26                                                                                                                                                                                                         |
| 7.17.5                                                                                                                                                                                                                                     | Multi-Rate Timer (MRT)                                                                                                                                                                                                                                                                                                                                                                                                                  | 27                                                                                                                                                                                                         |
| 7.17.5.1                                                                                                                                                                                                                                   | Features                                                                                                                                                                                                                                                                                                                                                                                                                                | 27                                                                                                                                                                                                         |
| 7.18                                                                                                                                                                                                                                       | 12-bit Analog-to-Digital Converter (ADC)                                                                                                                                                                                                                                                                                                                                                                                                | 27                                                                                                                                                                                                         |
| 7.19                                                                                                                                                                                                                                       | Features                                                                                                                                                                                                                                                                                                                                                                                                                                | 27                                                                                                                                                                                                         |
| 7.20                                                                                                                                                                                                                                       | System control                                                                                                                                                                                                                                                                                                                                                                                                                          | 27                                                                                                                                                                                                         |
| 7.20.1                                                                                                                                                                                                                                     | Clock sources                                                                                                                                                                                                                                                                                                                                                                                                                           | 27                                                                                                                                                                                                         |
| 7.20.1.1                                                                                                                                                                                                                                   | Internal RC oscillator (IRC)                                                                                                                                                                                                                                                                                                                                                                                                            | 28                                                                                                                                                                                                         |
| 7.20.1.2                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                         | 28                                                                                                                                                                                                         |
| 7.20.1.3                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                         | 28                                                                                                                                                                                                         |
| 7.20.2                                                                                                                                                                                                                                     | System PLL                                                                                                                                                                                                                                                                                                                                                                                                                              | 28                                                                                                                                                                                                         |
| 7.20.3                                                                                                                                                                                                                                     | Clock Generation                                                                                                                                                                                                                                                                                                                                                                                                                        | 29                                                                                                                                                                                                         |
| 7.20.4                                                                                                                                                                                                                                     | Power control                                                                                                                                                                                                                                                                                                                                                                                                                           | 29                                                                                                                                                                                                         |
| 7.20.4.1                                                                                                                                                                                                                                   | Sleep mode                                                                                                                                                                                                                                                                                                                                                                                                                              | 30                                                                                                                                                                                                         |
| 7.20.4.2                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                         | 30                                                                                                                                                                                                         |
| 7.20.4.3                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                         | 30                                                                                                                                                                                                         |
| 7.20.4.4                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                         | 30                                                                                                                                                                                                         |
| 7.20.5                                                                                                                                                                                                                                     | Brownout detection                                                                                                                                                                                                                                                                                                                                                                                                                      | 31                                                                                                                                                                                                         |
| 7.20.6                                                                                                                                                                                                                                     | Safety                                                                                                                                                                                                                                                                                                                                                                                                                                  | 31                                                                                                                                                                                                         |
| 7.21                                                                                                                                                                                                                                       | Code security (Code Read Protection - CRP)                                                                                                                                                                                                                                                                                                                                                                                              | 31                                                                                                                                                                                                         |
| 7.22                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                         | 32                                                                                                                                                                                                         |
| 1.22                                                                                                                                                                                                                                       | Emulation and debugging                                                                                                                                                                                                                                                                                                                                                                                                                 | 32                                                                                                                                                                                                         |
| 8                                                                                                                                                                                                                                          | Emulation and debugging                                                                                                                                                                                                                                                                                                                                                                                                                 | 32<br>33                                                                                                                                                                                                   |
| 8                                                                                                                                                                                                                                          | Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                         | 33                                                                                                                                                                                                         |
| 8<br>9                                                                                                                                                                                                                                     | Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                         | 33<br>34                                                                                                                                                                                                   |
| 8<br>9<br>10                                                                                                                                                                                                                               | Limiting values<br>Thermal characteristics<br>Static characteristics                                                                                                                                                                                                                                                                                                                                                                    | 33<br>34<br>35                                                                                                                                                                                             |
| <b>8</b><br>9<br>10<br>10.1                                                                                                                                                                                                                | Limiting values<br>Thermal characteristics<br>Static characteristics<br>General operating conditions                                                                                                                                                                                                                                                                                                                                    | <b>33</b><br>34<br>35<br>35                                                                                                                                                                                |
| <b>8</b><br>9<br>10<br>10.1<br>10.2                                                                                                                                                                                                        | Limiting values<br>Thermal characteristics<br>Static characteristics<br>General operating conditions<br>CoreMark score                                                                                                                                                                                                                                                                                                                  | <ul> <li>33</li> <li>34</li> <li>35</li> <li>35</li> <li>35</li> </ul>                                                                                                                                     |
| <b>8</b><br><b>9</b><br><b>10</b><br>10.1<br>10.2<br>10.3                                                                                                                                                                                  | Limiting values<br>Thermal characteristics<br>Static characteristics<br>General operating conditions<br>CoreMark score<br>Power consumption                                                                                                                                                                                                                                                                                             | <ul> <li>33</li> <li>34</li> <li>35</li> <li>35</li> <li>36</li> </ul>                                                                                                                                     |
| <b>8</b><br><b>9</b><br><b>10</b><br>10.1<br>10.2<br>10.3<br>10.4                                                                                                                                                                          | Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                         | <ul> <li>33</li> <li>34</li> <li>35</li> <li>35</li> <li>36</li> <li>39</li> </ul>                                                                                                                         |
| 8<br>9<br>10<br>10.1<br>10.2<br>10.3<br>10.4<br><b>11</b>                                                                                                                                                                                  | Limiting values<br>Thermal characteristics<br>Static characteristics<br>General operating conditions<br>CoreMark score<br>Power consumption<br>Pin characteristics<br>Dynamic characteristics                                                                                                                                                                                                                                           | <ul> <li>33</li> <li>34</li> <li>35</li> <li>35</li> <li>36</li> <li>39</li> <li>41</li> </ul>                                                                                                             |
| 8<br>9<br>10<br>10.1<br>10.2<br>10.3<br>10.4<br>11<br>11.1                                                                                                                                                                                 | Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                         | <ul> <li>33</li> <li>34</li> <li>35</li> <li>35</li> <li>36</li> <li>39</li> <li>41</li> <li>41</li> </ul>                                                                                                 |
| 8<br>9<br>10<br>10.1<br>10.2<br>10.3<br>10.4<br><b>11</b><br>11.1<br>11.2                                                                                                                                                                  | Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                         | <ul> <li>33</li> <li>34</li> <li>35</li> <li>35</li> <li>36</li> <li>39</li> <li>41</li> <li>41</li> </ul>                                                                                                 |
| 8<br>9<br>10<br>10.1<br>10.2<br>10.3<br>10.4<br>11<br>11.1<br>11.2<br>11.3                                                                                                                                                                 | Limiting values<br>Thermal characteristics<br>Static characteristics<br>General operating conditions<br>CoreMark score<br>Power consumption<br>Pin characteristics<br>Dynamic characteristics<br>Flash memory<br>I/O pins<br>Wake-up process                                                                                                                                                                                            | <ul> <li>33</li> <li>34</li> <li>35</li> <li>35</li> <li>36</li> <li>39</li> <li>41</li> <li>41</li> <li>41</li> <li>42</li> </ul>                                                                         |
| 8<br>9<br>10<br>10.1<br>10.2<br>10.3<br>10.4<br>11<br>11.1<br>11.2<br>11.3<br>11.4                                                                                                                                                         | Limiting values<br>Thermal characteristics<br>Static characteristics<br>General operating conditions<br>CoreMark score<br>Power consumption<br>Pin characteristics<br>Dynamic characteristics<br>Flash memory<br>I/O pins<br>Wake-up process<br>IRC                                                                                                                                                                                     | <ul> <li>33</li> <li>34</li> <li>35</li> <li>35</li> <li>35</li> <li>36</li> <li>39</li> <li>41</li> <li>41</li> <li>42</li> <li>42</li> </ul>                                                             |
| 8<br>9<br>10<br>10.1<br>10.2<br>10.3<br>10.4<br>11<br>11.1<br>11.2<br>11.3<br>11.4<br>11.5                                                                                                                                                 | Limiting values<br>Thermal characteristics<br>Static characteristics<br>General operating conditions<br>CoreMark score<br>Power consumption<br>Pin characteristics<br>Dynamic characteristics<br>Flash memory<br>I/O pins<br>Wake-up process<br>IRC<br>RTC oscillator                                                                                                                                                                   | <ul> <li>33</li> <li>34</li> <li>35</li> <li>35</li> <li>36</li> <li>39</li> <li>41</li> <li>41</li> <li>42</li> <li>42</li> <li>42</li> <li>42</li> </ul>                                                 |
| 8<br>9<br>10<br>10.1<br>10.2<br>10.3<br>10.4<br>11<br>11.1<br>11.2<br>11.3<br>11.4<br>11.5<br>11.6                                                                                                                                         | Limiting values<br>Thermal characteristics<br>Static characteristics<br>General operating conditions<br>CoreMark score<br>Power consumption<br>Pin characteristics<br>Dynamic characteristics<br>Flash memory<br>I/O pins<br>Wake-up process<br>IRC<br>RTC oscillator<br>Watchdog oscillator                                                                                                                                            | <ul> <li>33</li> <li>34</li> <li>35</li> <li>35</li> <li>36</li> <li>39</li> <li>41</li> <li>41</li> <li>42</li> <li>42</li> <li>42</li> <li>43</li> </ul>                                                 |
| 8<br>9<br>10<br>10.1<br>10.2<br>10.3<br>10.4<br>11<br>11.1<br>11.2<br>11.3<br>11.4<br>11.5<br>11.6<br>11.7                                                                                                                                 | Limiting values<br>Thermal characteristics<br>Static characteristics<br>General operating conditions<br>CoreMark score<br>Power consumption<br>Pin characteristics<br>Dynamic characteristics<br>Flash memory<br>I/O pins<br>Wake-up process<br>IRC<br>RTC oscillator<br>Watchdog oscillator<br>I <sup>2</sup> C-bus                                                                                                                    | <ul> <li>33</li> <li>34</li> <li>35</li> <li>35</li> <li>36</li> <li>39</li> <li>41</li> <li>41</li> <li>42</li> <li>42</li> <li>42</li> <li>42</li> <li>43</li> <li>43</li> </ul>                         |
| 8<br>9<br>10<br>10.1<br>10.2<br>10.3<br>10.4<br>11<br>11.1<br>11.2<br>11.3<br>11.4<br>11.5<br>11.6                                                                                                                                         | Limiting values<br>Thermal characteristics<br>Static characteristics<br>General operating conditions<br>CoreMark score<br>Power consumption<br>Pin characteristics<br>Dynamic characteristics<br>Flash memory<br>I/O pins<br>Wake-up process<br>IRC<br>RTC oscillator<br>Watchdog oscillator                                                                                                                                            | <ul> <li>33</li> <li>34</li> <li>35</li> <li>35</li> <li>36</li> <li>39</li> <li>41</li> <li>41</li> <li>42</li> <li>42</li> <li>42</li> <li>43</li> </ul>                                                 |
| 8<br>9<br>10<br>10.1<br>10.2<br>10.3<br>10.4<br>11<br>11.1<br>11.2<br>11.3<br>11.4<br>11.5<br>11.6<br>11.7                                                                                                                                 | Limiting values<br>Thermal characteristics<br>Static characteristics<br>General operating conditions<br>CoreMark score<br>Power consumption<br>Pin characteristics<br>Dynamic characteristics<br>Flash memory<br>I/O pins<br>Wake-up process<br>IRC<br>RTC oscillator<br>Watchdog oscillator<br>I <sup>2</sup> C-bus                                                                                                                    | <ul> <li>33</li> <li>34</li> <li>35</li> <li>35</li> <li>36</li> <li>39</li> <li>41</li> <li>41</li> <li>42</li> <li>42</li> <li>42</li> <li>42</li> <li>43</li> <li>43</li> </ul>                         |
| <ul> <li>8</li> <li>9</li> <li>10.1</li> <li>10.2</li> <li>10.3</li> <li>10.4</li> <li>11</li> <li>11.2</li> <li>11.3</li> <li>11.4</li> <li>11.5</li> <li>11.6</li> <li>11.7</li> <li>12</li> </ul>                                       | Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                         | <ul> <li>33</li> <li>34</li> <li>35</li> <li>35</li> <li>36</li> <li>39</li> <li>41</li> <li>41</li> <li>42</li> <li>42</li> <li>42</li> <li>43</li> <li>43</li> <li>45</li> </ul>                         |
| 8<br>9<br>10<br>10.1<br>10.2<br>10.3<br>10.4<br>11<br>11.1<br>11.2<br>11.3<br>11.4<br>11.5<br>11.6<br>11.7<br><b>12</b><br>12.1                                                                                                            | Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                         | <ul> <li>33</li> <li>34</li> <li>35</li> <li>35</li> <li>36</li> <li>39</li> <li>41</li> <li>41</li> <li>42</li> <li>42</li> <li>42</li> <li>43</li> <li>43</li> <li>45</li> </ul>                         |
| <ul> <li>8</li> <li>9</li> <li>10</li> <li>10.1</li> <li>10.2</li> <li>10.3</li> <li>10.4</li> <li>11</li> <li>11.2</li> <li>11.3</li> <li>11.4</li> <li>11.5</li> <li>11.6</li> <li>11.7</li> <li>12</li> <li>12.1</li> <li>13</li> </ul> | Limiting values<br>Thermal characteristics<br>Static characteristics<br>General operating conditions<br>CoreMark score<br>Power consumption<br>Power consumption<br>Pin characteristics<br>Dynamic characteristics<br>Flash memory<br>I/O pins<br>Wake-up process<br>IRC<br>RTC oscillator<br>Watchdog oscillator<br>I <sup>2</sup> C-bus<br>12-bit ADC characteristics<br>Application information                                      | <ul> <li>33</li> <li>34</li> <li>35</li> <li>35</li> <li>36</li> <li>39</li> <li>41</li> <li>41</li> <li>42</li> <li>42</li> <li>43</li> <li>43</li> <li>45</li> <li>49</li> </ul>                         |
| 8<br>9<br>10<br>10.1<br>10.2<br>10.3<br>10.4<br>11<br>11.1<br>11.2<br>11.3<br>11.4<br>11.5<br>11.6<br>11.7<br>12<br>12.1<br>13<br>13.1                                                                                                     | Limiting values<br>Thermal characteristics<br>Static characteristics<br>General operating conditions<br>CoreMark score<br>Power consumption<br>Pin characteristics<br>Dynamic characteristics<br>Flash memory<br>I/O pins<br>Wake-up process<br>IRC<br>RTC oscillator<br>Watchdog oscillator<br>I <sup>2</sup> C-bus<br>Analog characteristics<br>12-bit ADC characteristics<br>Standard I/O pin configuration                          | <ul> <li>33</li> <li>34</li> <li>35</li> <li>35</li> <li>36</li> <li>39</li> <li>41</li> <li>41</li> <li>42</li> <li>42</li> <li>43</li> <li>43</li> <li>45</li> <li>49</li> <li>49</li> </ul>             |
| 8<br>9<br>10<br>10.1<br>10.2<br>10.3<br>10.4<br>11<br>11.1<br>11.2<br>11.3<br>11.4<br>11.5<br>11.6<br>11.7<br>12.1<br>12.1<br>13<br>13.1<br>13.2                                                                                           | Limiting values<br>Thermal characteristics<br>Static characteristics<br>General operating conditions<br>CoreMark score<br>Power consumption<br>Pin characteristics<br>Dynamic characteristics<br>Flash memory<br>I/O pins<br>Wake-up process<br>IRC<br>RTC oscillator<br>Watchdog oscillator<br>I <sup>2</sup> C-bus<br>Analog characteristics<br>12-bit ADC characteristics<br>Standard I/O pin configuration<br>I/O power consumption | <ul> <li>33</li> <li>34</li> <li>35</li> <li>35</li> <li>36</li> <li>39</li> <li>41</li> <li>41</li> <li>42</li> <li>42</li> <li>43</li> <li>43</li> <li>45</li> <li>49</li> <li>49</li> <li>49</li> </ul> |

### continued >>

# LPC5410x

### 32-bit ARM Cortex-M4F/M0+ microcontroller

| 15   | Soldering           | 53 |
|------|---------------------|----|
| 16   | Abbreviations       | 55 |
| 17   | Revision history    | 56 |
| 18   | Legal information   | 57 |
| 18.1 | Data sheet status 5 | 57 |
| 18.2 | Definitions         | 57 |
| 18.3 | Disclaimers 5       | 57 |
| 18.4 | Trademarks          | 58 |
| 19   | Contact information | 58 |
| 20   | Contents §          | 59 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP Semiconductors N.V. 2014.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 18 November 2014 Document identifier: LPC5410x



Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов;
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.



#### Как с нами связаться

**Телефон:** 8 (812) 309 58 32 (многоканальный) **Факс:** 8 (812) 320-02-42 **Электронная почта:** <u>org@eplast1.ru</u> **Адрес:** 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.