# **GENERAL DESCRIPTION**

The 830584I is a low skew, general purpose PCI-X 1-to-4 Fanout Buffer and a member of the family of High Performance Clock Solutions from IDT. Guaranteed output and part-to-part skew characteristics make the 830584I ideal for those clock distribution applications demanding well defined performance and repeatablility. The 830584I is designed and characterized from -40°C to 85°C for industrial applications and is packaged in an 8 TSSOP package.

## **F**EATURES

- General purpose and PCI-X 1:4 clock buffer
- Four single-ended LVCMOS/LVTTL clock outputs
- One single-ended LVCMOS/LVTTL clock input
- Maximum output frequency: 140MHz
- Output enable control (outputs disabled in logic low state)
- Output skew: 100ps (maximum)
- Part-to-part skew: 400ps (maximum)
- Additive phase jitter, RMS: 0.15ps (typical)
- Space-saving 8 lead TSSOP package
- Full 3.3V operating supply mode
- -40°C to 85°C ambient operating temperature
- Available in lead-free (RoHS 6) packages

# BLOCK DIAGRAM



## **PIN ASSIGNMENT**



#### 830584I 8-Lead TSSOP 4.40mm x 3.0mm x 0.925mm package body G Package Top View



## TABLE 1. PIN DESCRIPTIONS

| Number    | Name           | Ту     | ре | Description                                                                                       |
|-----------|----------------|--------|----|---------------------------------------------------------------------------------------------------|
| 1         | CLKIN          | Input  |    | Single-ended clock input reference signal.<br>LVCMOS/LVTTL interface levels.                      |
| 2         | OE             | Input  |    | Output enable control input pin. See Table 3, Function Table.<br>LVCMOS / LVTTL interface levels. |
| 3, 5, 7.8 | Q0, Q1, Q2, Q3 | Output |    | Single-ended clock outputs. LVCMOS/LVTTL interface levels.                                        |
| 4         | GND            | Power  |    | Power supply ground.                                                                              |
| 6         |                | Power  |    | Positive supply pin.                                                                              |

### TABLE 2. PIN CHARACTERISTICS

| Symbol           | Parameter         | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-------------------|-----------------|---------|---------|---------|-------|
| C                | Input Capacitance |                 |         | 4       |         | pF    |
| R <sub>out</sub> | Output Impedance  |                 |         | 15      |         | Ω     |

## TABLE 3. FUNCTION TABLE

| Inp | Outputs |       |
|-----|---------|-------|
| OE  | CLKIN   | Q0:Q3 |
| 0   | 0       | 0     |
| 0   | 1       | 0     |
| 1   | 0       | 0     |
| 1   | 1       | 1     |



### ABSOLUTE MAXIMUM RATINGS

| Supply Voltage, V                                                                                                      | 4.6V                        |
|------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| Inputs, V                                                                                                              | -0.5V to $V_{DD}$ + 0.5 V   |
| Outputs, $V_{o}$                                                                                                       | -0.5V to $V_{_{DD}}$ + 0.5V |
| Package Thermal Impedance, $\boldsymbol{\theta}_{_{\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ | 121.5°C/W (0 mps)           |
| Storage Temperature, T                                                                                                 | -65°C to 150°C              |

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

### TABLE 4A. Recommended Operating Conditions, $V_{DD} = 3.3V \pm 0.3V$ , TA = -40°C to 85°C

| Symbol          | Parameter                      | Test Conditions | Minimum | Typical | Maximum         | Units |
|-----------------|--------------------------------|-----------------|---------|---------|-----------------|-------|
| V               | Positive Supply Voltage        |                 | 3.0     | 3.3     | 3.6             | V     |
| V <sub>IH</sub> | High Level Input Voltage       |                 | 0.7*V   |         |                 | V     |
| V               | Low Level Input Voltage        |                 |         |         | 0.3*V           | V     |
| V               | Input Voltage                  |                 | 0       |         | V <sub>DD</sub> | V     |
| I <sub>oh</sub> | High-Level Output Current      |                 |         |         | -24             | mA    |
| I <sub>ol</sub> | Low-Level Output Current       |                 |         |         | 24              | mA    |
| T               | Operating Free-Air Temperature |                 | -40     |         | 85              | °C    |

## TABLE 4B. DC CHARACTERISTICS, $V_{_{DD}} = 3.3V \pm 0.3V$ , TA = -40°C to 85°C

| Symbol          | Parameter           | Test Conditions                 | Minimum               | Typical† | Maximum | Units |
|-----------------|---------------------|---------------------------------|-----------------------|----------|---------|-------|
| V               | Input Voltage       | I <sub>.</sub> = -18mA          |                       |          | -1.2    | V     |
|                 |                     | I <sub>он</sub> = -1mА          | V <sub>DD</sub> - 0.2 |          |         | V     |
| V <sub>oh</sub> | Output High Voltage | I <sub>он</sub> = -24mA         | 2                     |          |         | V     |
|                 |                     | I <sub>он</sub> = -12mA         | 2.4                   |          |         | V     |
|                 |                     | I <sub>oL</sub> = 1mA           |                       |          | 0.2     | V     |
| V <sub>ol</sub> | Output Low Voltage  | I <sub>oL</sub> = 24mA          |                       |          | 0.8     | V     |
|                 | Ī                   | I <sub>oL</sub> = 12mA          |                       |          | 0.55    | V     |
|                 |                     | $V_{o} = 1V$                    | -50                   |          |         | mA    |
| он              | Output High Current | V <sub>o</sub> = 1.65V          |                       | -55      |         | mA    |
|                 | Output Low Current  | $V_{o} = 2V$                    | 60                    |          |         | mA    |
| OL              |                     | V <sub>o</sub> = 1.65V          |                       | 70       |         | mA    |
| I,              | Input Current       | $V_{I} = 0V \text{ or } V_{DD}$ |                       |          | ±150    | μA    |
|                 | Dynamic Current     | f = 67MHz                       |                       |          | 37      | mA    |
| C               | Input Capacitance   | $V_{I} = 0V \text{ or } V_{DD}$ |                       | 3        |         | pF    |
| C               | Output Capacitance  | $V = 0V \text{ or } V_{DD}$     |                       | 3.2      |         | pF    |

<sup>†</sup>All typical values are at respective nominal  $V_{_{DD}}$  and 25°C.

| Symbol            | Parameter                                                                 | Test Conditions                             | Minimum | Typical | Maximum | Units |
|-------------------|---------------------------------------------------------------------------|---------------------------------------------|---------|---------|---------|-------|
| f <sub>clk</sub>  | Clock Frequency; NOTE 1                                                   |                                             | 0       |         | 140     | MHz   |
| tp                | Propagation Delay, Low to High;<br>NOTE 2                                 |                                             | 1.8     | 2.5     | 3       | ns    |
| tp <sub>н∟</sub>  | Propagation Delay, High to Low;<br>NOTE 2                                 |                                             | 1.8     | 2.4     | 3       | ns    |
| <i>t</i> sk(o)    | Output Skew; NOTE 3, 4                                                    |                                             |         | 50      | 100     | ps    |
| <i>t</i> sk(p)    | Pulse Skew                                                                | 140MHz                                      |         |         | 170     | ps    |
| <i>t</i> sk(pr)   | Process Skew                                                              |                                             |         | 200     | 300     | ps    |
| <i>t</i> sk(pp)   | Part-to-Part Skew; NOTE 4, 5                                              |                                             |         | 250     | 400     | ps    |
| <i>t</i> jit      | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter section | 140MHz, Integration Range:<br>10kHz – 20MHz |         | 0.15    |         | ps    |
| -                 |                                                                           | 66MHz                                       | 6       |         |         | ns    |
| T <sub>high</sub> | CLK High Time                                                             | 140MHz                                      | 3       |         |         | ns    |
| -                 |                                                                           | 66MHz                                       | 6       |         |         | ns    |
| low               | CLK Low Time                                                              | 140MHz                                      | 3       |         |         | ns    |
| t <sub>B</sub>    | Output Rise Slew Rate <sup>‡</sup>                                        | 0.2V <sub>DD</sub> to 0.6V <sub>DD</sub>    | 1.5     | 2.7     | 4       | V/ns  |
| t                 | Output Fall Slew Rate <sup>‡</sup>                                        | 0.6V <sub>DD</sub> to 0.2V <sub>DD</sub>    | 1.5     | 2.7     | 4       | V/ns  |

Table 5. AC Characteristics,  $V_{_{DD}} = 3.3V \pm 0.3V$ , Ta = -40°C to 85°C

<sup>†</sup>All typical values are at respective nominal V<sub>DD</sub>. <sup>†</sup>All typical values are at respective nominal V<sub>DD</sub>. <sup>†</sup>This symbol is according to PCI-X terminology. NOTE 1: Switching characteristics over recommended ranges of supply voltages and operating free-air temperature, C<sub>1</sub> = 10pF, V<sub>DD</sub> = 3.3V ± 0.3V. NOTE 2: Measured from V<sub>DD</sub>/2 of the input to V<sub>DD</sub>/2 of the output. NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DD</sub>/2. NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 5: Defined as skew between outputs on different devices operating a the same supply voltages and

with equal load conditions. Using the same type of input on each device, the output is measured at  $V_{pp}/2$ .

## Additive Phase Jitter

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels

(dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



OFFSET FROM CARRIER FREQUENCY (HZ)

As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment.



# **PARAMETER MEASUREMENT INFORMATION**





# **PARAMETER MEASUREMENT INFORMATION, CONTINUED**



# **APPLICATION** INFORMATION

### **RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS**

**INPUTS:** 

**OE INPUT** The OE pin must be tied either HIGH or LOW. Do not leave floating.

## **O**UTPUTS:

LVCMOS OUTPUTS All unused LVCMOS outputs can be left floating. We recommend that there is no trace attached.

# **Reliability Information**

## TABLE 6. $\boldsymbol{\theta}_{_{JA}} \text{vs.}$ Air Flow Table for 8 Lead TSSOP

| θ <sub>JA</sub> by Velocity (Meters per Second) |                       |                       |                         |  |  |
|-------------------------------------------------|-----------------------|-----------------------|-------------------------|--|--|
| Multi-Layer PCB, JEDEC Standard Test Boards     | <b>0</b><br>121.5°C/W | <b>1</b><br>117.3°C/W | <b>2.5</b><br>115.3°C/W |  |  |

#### TRANSISTOR COUNT

The transistor count for 830584I is: 307



### PACKAGE OUTLINE - G SUFFIX FOR 8 LEAD TSSOP



TABLE 7. PACKAGE DIMENSIONS

| SYMBOL | Millin  | neters  |
|--------|---------|---------|
| SYMBOL | Minimum | Maximum |
| N      | ٤       | 8       |
| A      |         | 1.20    |
| A1     | 0.05    | 0.15    |
| A2     | 0.80    | 1.05    |
| b      | 0.19    | 0.30    |
| с      | 0.09    | 0.20    |
| D      | 2.90    | 3.10    |
| E      | 6.40 E  | BASIC   |
| E1     | 4.30    | 4.50    |
| е      | 0.65 E  | BASIC   |
| L      | 0.45    | 0.75    |
| α      | 0°      | 8°      |
| aaa    |         | 0.10    |

Reference Document: JEDEC Publication 95, MO-153

©2015 Integrated Device Technology, Inc



### TABLE 8. ORDERING INFORMATION

| Part/Order Number | Marking | Package                  | Shipping Packaging | Temperature   |
|-------------------|---------|--------------------------|--------------------|---------------|
| 830584AGILF       | 84AIL   | 8 lead "Lead-Free" TSSOP | tube               | -40°C to 85°C |
| 830584AGILFT      | 84AIL   | 8 lead "Lead-Free" TSSOP | tape & reel        | -40°C to 85°C |



|     | REVISION HISTORY SHEET |         |                                                                                                                                                                                                                    |          |  |  |
|-----|------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|
| Rev | Table                  | Page    | Description of Change                                                                                                                                                                                              | Date     |  |  |
| В   | T4B                    | 3       | DC Characteristics Table - corrected Input Current typo from ±5µA max. to ±150µA max.                                                                                                                              | 3/18/08  |  |  |
| В   | Т8                     | 1<br>10 | General Description - removed ICS Chip and HiPerClockS.<br>Ordering Information - removed ICS under Part/Order Number. Removed 2500<br>for Tape & Reel. Removed LF Note below table.<br>Updated Header and Footer. | 12/16/15 |  |  |



**Corporate Headquarters** 6024 Silver Creek Valley Road San Jose, CA 95138 USA www.IDT.com

Sales 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.IDT.com/go/sales

#### Tech Support www.idt.com/go/support

DISCLAIMER Integrated Device Technology, Inc. (IDT) reserves the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of IDT or their respective third party owners.

For datasheet type definitions and a glossary of common terms, visit www.idt.com/go/glossary.



Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов;
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.



#### Как с нами связаться

**Телефон:** 8 (812) 309 58 32 (многоканальный) **Факс:** 8 (812) 320-02-42 **Электронная почта:** <u>org@eplast1.ru</u> **Адрес:** 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.