

**Preliminary Datasheet**  9A Voltage Mode Synchronous Buck PWM DC-DC Converter with Integrated Inductor

EN2390QI

## 2Description

The EN2390QI is a Power System on a Chip (PowerSoC) DC-DC converter. It integrates MOSFET switches, small-signal control circuits, compensation and an integrated inductor in an advanced 11x10x3mm QFN module. It offers high efficiency, excellent line and load regulation over temperature. The EN2390QI operates over a wide input voltage range and is specifically designed to meet the precise voltage and fast transient requirements of highperformance products. The EN2390 features frequency synchronization to an external clock, power OK output voltage monitor, programmable soft-start along with thermal and over current protection. The device's advanced circuit design, ultra high switching frequency and proprietary integrated inductor technology delivers high-quality, ultra compact, nonisolated DC-DC conversion.

The Enpirion solution significantly helps in system design and productivity by offering greatly simplified board design, layout and manufacturing requirements. In addition, overall system level reliability is improved given the small number of components required with the Enpirion solution.

All Enpirion products are RoHS compliant and leadfree manufacturing environment compatible.

## Features

- Integrated Inductor, MOSFETS, Controller
- Total Solution Size Estimate:  $235$ mm<sup>2</sup>
- Wide Input Voltage Range: 4.5V 14V
- 2%  $V_{\text{OUT}}$  Accuracy (Over Line/Load/Temperature)
- Frequency Synchronization (External Clock)
- Output Enable Pin and Power OK Signal
- Programmable Soft-Start Time
- Under Voltage Lockout Protection (UVLO)
- Programmable Over Current Protection
- Thermal Shutdown and Short Circuit Protection
- RoHS compliant, MSL level 3, 260 $\degree$ C reflow

#### Applications

- Space Constrained Applications
- Distributed Power Architectures
- Output Voltage Ripple Sensitive Applications
- Beat Frequency Sensitive Applications
- Servers, Embedded Computing Systems, LAN/SAN Adapter Cards, RAID Storage Systems, Industrial Automation, Test and Measurement, and Telecommunications



**Figure 1.** Simplified Applications Circuit (Footprint Optimized) **Figure 2.** Highest Efficiency in Smallest Solution Size

100  $90$ 80 70 EFFICIENCY (%) EFFICIENCY (%) 60 50 40 **CONDITIONS** 30  $VOUT = 3.3V$  $V_{IN}$  = 12.0V  $VOIIT = 1.8V$ 20  $AVIN = 3.3V$  $VOUT = 1.2V$ 10 Dual Supply0 0 1 2 3 4 5 6 7 8 9 OUTPUT CURRENT (A)

**Sim Efficiency vs. Output Current**

## Ordering Information



**Packing and Marking Information**: http://www.enpirion.com/resource-center-packing-and-marking-information.htm

# Pin Assignments (Top View)



**Figure 3:** Pin Out Diagram (Top View)

**NOTE A**: NC pins are not to be electrically connected to each other or to any external signal, ground, or voltage. However, they must be soldered to the PCB. Failure to follow this guideline may result in part malfunction or damage.

**NOTE B**: Shaded area highlights exposed metal below the package that is not to be mechanically or electrically connected to the PCB. Refer to Figure 10 for details.

**NOTE C**: White 'dot' on top left is pin 1 indicator on top of the device package.





## Absolute Maximum Ratings

**CAUTION**: Absolute Maximum ratings are stress ratings only. Functional operation beyond the recommended operating conditions is not implied. Stress beyond the absolute maximum ratings may impair device life. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.



## Recommended Operating Conditions



## Thermal Characteristics



**Note 1**: RCLX resistor value may need to be raised for  $V_{OUT} > V_{IN} - 2.5V$  to increase current limit threshold.

**Note 2**: Based on 2oz. external copper layers and proper thermal design in line with EIJ/JEDEC JESD51-7 standard for high thermal conductivity boards.

# Electrical Characteristics

NOTE: V<sub>IN</sub>=12V, Minimum and Maximum values are over operating ambient temperature range unless otherwise noted. Typical values are at  $T_A = 25 \degree C$ .



©Enpirion 2012 all rights reserved, E&OE Enpirion Confidential Www.enpirion.com, Page 5

**EN2390QI**



**Note 3**: Parameter not production tested but is guaranteed by design.

**Note 4**: Rise time calculation begins when  $AVIN > V<sub>UVLO</sub>$  and  $ENABLE = HIGH$ .

**Note 5:** V<sub>OUT</sub> Rise Time Accuracy does not include soft-start capacitor tolerance.

## Typical Performance Curves



**Output Current De-rating**





**Sim Efficiency vs. Output Current** 100 90 80 70  $(%)$ EFFICIENCY (%) EFFICIENCY 60 50 40  $VOUT = 3.3V$ **CONDITIONS** 30  $V_{IN} = 10.0V$  $\text{-}$ VOUT = 1.8V 20  $AVIN = 3.3V$  $VOUT = 1.2V$ 10 Dual Supply 0 0 0.5 1 1.5 2 2.5 3 3.5 4 4.5 5 5.5 6 OUTPUT CURRENT (A)

**Output Current De-rating**

![](_page_6_Figure_8.jpeg)

![](_page_6_Figure_9.jpeg)

![](_page_6_Figure_10.jpeg)

## Typical Performance Curves

![](_page_7_Figure_2.jpeg)

**Output Current De-rating with Heat Sink and Air Flow**

9.0

![](_page_7_Figure_4.jpeg)

**Output Current De-rating with Heat Sink and Air Flow**

![](_page_7_Figure_6.jpeg)

## Typical Performance Characteristics

![](_page_8_Figure_2.jpeg)

**Load Transient from 0 to 9A**

![](_page_8_Figure_4.jpeg)

![](_page_8_Figure_5.jpeg)

**Load Transient from 0 to 4.5A**

![](_page_8_Figure_7.jpeg)

#### Functional Block Diagram

![](_page_9_Figure_2.jpeg)

![](_page_9_Figure_3.jpeg)

## Functional Description

#### **Synchronous Buck Converter**

The EN2390QI is a highly integrated synchronous, buck converter with integrated controller, power MOSFET switches and integrated inductor. The nominal input voltage (PVIN) range is 4.5V to 14V and can support up to 9A of continuous output current. The output voltage is programmed using an external resistor divider network. The control loop utilizes a Type IV Voltage-Mode compensation network and maximizes on a low-noise PWM topology. Much of the compensation circuitry is internal to the device. However, a phase lead capacitor is required along with the output voltage feedback resistor divider to complete the Type IV compensation network.. The high switching frequency of the EN2390QI enables the use of

small size input and output capacitors, as well as a wide loop bandwidth within a small foot print.

#### **Protection Features:**

The power supply has the following protection features:

- Programmable Over-Current Protection
- Thermal Shutdown with Hysteresis.
- Under-Voltage Lockout Protection

#### **Additional Features:**

- Switching Frequency Synchronization.
- Programmable Soft-Start
- Power OK Output Monitoring

#### **Power Up Sequence**

The EN2390QI is designed to be powered by either a single input supply (PVIN) or two separate supplies: one for PVIN and the other for AVIN.

#### Single Input Supply Application (PVIN):

The EN2390QI has an internal linear regulator that converts PVIN to 3.3V. The output of the linear regulator is provided on the AVINO pin. AVINO should be connected to AVIN on the EN2390QI. In this application, the following external components are required: Place a 1µF, X5R, capacitor between AVINO and AGND as close as possible to AVINO. Place a 0.1µF, X5R, capacitor between AVIN and AGND as close as possible to AVIN. In addition, place a resistor  $(R_{VB})$  between VDDB and AVIN, as shown in Figure 1. Enpirion recommends  $R<sub>VB</sub>=4.75kΩ$ . In this application, ENABLE cannot be asserted before PVIN. If no external enable signal is used, tying ENABLE to AVIN meets this requirement.

#### Dual Input Supply Application (PVIN and AVIN):

In this application, place a 0.1µF, X5R, capacitor between AVIN and AGND as close as possible to AVIN. Refer to Figure 5 for a recommended schematic for a dual input supply application.

For dual input supply applications, the sequencing of the two input supplies, PVIN and AVIN, is very important. During power up, neither ENABLE nor PVIN should be asserted before AVIN. There are two common acceptable turn-on/off sequences for the device. ENABLE can be tied to AVIN and come up with it, and PVIN can be ramped up and down as needed. Alternatively, PVIN can be brought high after AVIN is asserted, and the device can be turned on and off by toggling the ENABLE pin.

#### **Enable Operation**

The ENABLE pin provides a means to enable normal operation or to shut down the device. A logic high will enable the converter into normal operation. When the ENABLE pin is asserted (high) the device will undergo a normal soft-start. A logic low will disable the converter. A logic low will power down the device in a controlled manner and the device is subsequently shut down. The ENABLE signal has to be low for at least the ENABLE Lockout Time (8ms) in order for the device to be reenabled.

#### **Pre-Bias Operation**

The EN2390QI is not designed to be turned on into a pre-biased output voltage.

![](_page_10_Figure_12.jpeg)

 **Figure 5:** Dual Input Supply (PVIN and AVIN) Recommended Schematic

#### **Frequency Synchronization**

The switching frequency of the EN2390QI can be phase-locked to an external clock source to move unwanted beat frequencies out of band. The internal switching clock of the EN2390QI can be phase locked to a clock signal applied to the S\_IN pin. An activity detector recognizes the presence of an external clock signal and automatically phaselocks the internal oscillator to this external clock. Phase-lock will occur as long as the input clock frequency is in the range of 0.8MHz to 1.6MHz. When no clock is present, the device reverts to the free running frequency of the internal oscillator. Adding a resistor  $(R_{FS})$  to the FADJ pin will adjust the frequency lower. If a  $3KΩ$  resistor is placed on FADJ the nominal switching frequency of the EN2390QI is 1MHz. The efficiency performance of the EN2390QI for various PVIN/VOUT combinations can be optimized by adjusting the switching frequency. Table 1 shows recommended  $R_{FS}$  values for various PVIN/VOUT combinations in order to optimize performance of the EN2390QI.

![](_page_10_Picture_357.jpeg)

![](_page_10_Picture_358.jpeg)

#### **Spread Spectrum Mode**

The external clock frequency may be swept between 0.8MHz and 1.6MHz at repetition rates of up to 10 kHz in order to reduce EMI frequency components.

#### **Soft-Start Operation**

Soft start is a means to ramp the output voltage gradually upon start-up. The output voltage rise time is controlled by the choice of soft-start capacitor, which is placed between the SS pin (pin 78) and the AGND pin (pin 74).

Rise Time (ms):  $T_R \approx C_{ss}$  [nF] x 0.067

During start-up of the converter, the reference voltage to the error amplifier is linearly increased to its final level by an internal current source of approximately 10µA. Typical soft-start rise time is ~3.2ms with SS capacitor value of 47nF. The rise time is measured from when  $V_{IN} > V_{UVLOR}$  and ENABLE pin voltage crosses its logic high threshold to when  $V_{OUT}$  reaches its programmed value.

#### **POK Operation**

The POK signal is an open drain signal (requires a pull up resistor to AVIN or similar voltage) from the converter indicating the output voltage is within the specified range. Typically, a 100kΩ or lower resistance is used as the pull-up resistor. The POK signal will be logic high (AVIN) when the output voltage is above 90% of the programmed  $V_{\text{OUT}}$ . If the output voltage goes outside of this range, the POK signal will be a logic low.

#### **Over-Current Protection (OCP)**

The current limit function is achieved by sensing the current flowing through a sense PFET. When the sensed current exceeds the current limit, both power FETs are turned off for the rest of the switching cycle. If the over-current condition is removed, the over-current protection circuit will reenable PWM operation. If the over-current condition persists, the circuit will continue to protect the load. The OCP trip point is nominally set as specified in the Electrical Characteristics table. In the event the

OCP circuit trips consistently in normal operation, the device enters a hiccup mode. While in hiccup mode, the device is disabled for a short while and restarted with a normal soft-start. The hiccup time is approximately 32ms. This cycle can continue indefinitely as long as the over current condition persists.

The OCP trip point can be programmed to trip at a lower level via the RCLX pin. The value of the resistor connected between RCLX and ground will determine the OCP trip point. Generally, the higher the RCLX value, the higher the current limit threshold. Note that if RCLX pin is left open the output current will be unlimited and the device will not have current limit protection. Reference Table 2 for a list of recommended resistor values on RCLX that will set the OCP trip point at the typical value of 13.5A, also specified in the Electrical Characteristics table. This table assumes  $V_{\text{OUT}} < V_{\text{IN}}$ – 2.5V. Contact techsupport@enpirion.com for specific RCLX values to be use for special cases.

![](_page_11_Picture_336.jpeg)

![](_page_11_Picture_337.jpeg)

## **Thermal Overload Protection**

Thermal shutdown circuit will disable device operation when the junction temperature exceeds approximately 150ºC. After a thermal shutdown event, when the junction temperature drops by approx 20ºC, the converter will re-start with a normal soft-start.

#### **Input Under-Voltage Lock-Out (UVLO)**

Internal circuits ensure that the converter will not start switching until the input voltage is above the specified minimum voltage. Hysteresis, input deglitch and output leading edge blanking ensures high noise immunity and prevents false UVLO triggers.

## Application Information

#### **Output Voltage Programming and Loop Compensation**

The EN2390QI output voltage is programmed using a simple resistor divider network. A phase lead capacitor  $(C_A)$  plus a resistor  $(R_{CA})$  are required for stabilizing the loop. Figure 6 shows the required components and the equations to calculate their The EN2390QI output voltage is determined by the voltage presented at the VFB pin. This voltage is set by way of a resistor divider between VOUT and AGND with the midpoint going to VFB.

The EN2390QI uses a Type IV compensation network. Most of this network is integrated. However a phase lead capacitor and a resistor are required in parallel with the upper resistor of the external feedback network (see Figure 6). Total compensation is optimized for either low output ripple or small solution size, and will result in a wide loop bandwidth and excellent load transient performance for most applications. See Table 5 for compensation values for both options based on input and output voltage conditions.

In some cases modifications to the compensation may be required. The EN2390QI provides the capability to modify the control loop response to allow for customization for specific applications. For more information, contact Enpirion Applications Engineering support (techsupport@enpirion.com).

![](_page_12_Figure_6.jpeg)

**Figure 6:**  $V_{OUT}$  Resistor Divider & Compensation Components. RA equation is only valid for Best Performance option. For Small Solution Size option, see Table 5.

## **Input Capacitor Selection**

The EN2390QI requires two 22µF/1206 input capacitor. Low-cost, low-ESR ceramic capacitors should be used as input capacitors for this converter. The dielectric must be X5R or X7R values. The values recommended for  $C_A$  and  $R_{CA}$ will vary with each PVIN and VOUT combination. The EN2390 solution can be optimized for either smallest size or highest performance. Please see Table 5 for a list of recommended  $C_A$  and  $R_{CA}$ values for each solution option.

rated. **Y5V or equivalent dielectric formulations must not be used as these lose too much capacitance with frequency, temperature and bias voltage.** In some applications, lower value capacitors are needed in parallel with the larger, capacitors in order to provide high frequency decoupling. Table 3 contains a list of recommended input capacitors.

#### **Recommended Input Capacitors**

![](_page_12_Picture_365.jpeg)

![](_page_12_Picture_366.jpeg)

#### **Output Capacitor Selection**

As seen from Table 5, the EN2390QI has been optimized for use with two 47µF/0805 and two 22µF/0805 output capacitors for best performance. For smallest solution size, various combinations of output capacitance may be used. See Table 5 for details. Low ESR ceramic capacitors are required with X5R or X7R rated dielectric formulation. **Y5V or equivalent dielectric formulations must not be used as these lose too much capacitance with frequency, temperature and bias voltage.**  Table 4 contains a list of recommended output capacitors

Output ripple voltage is determined by the aggregate output capacitor impedance. Capacitor impedance, denoted as Z, is comprised of capacitive reactance, effective series resistance, ESR, and effective series inductance, ESL reactance.

Placing output capacitors in parallel reduces the impedance and will hence result in lower ripple voltage.

$$
\frac{1}{Z_{\text{Total}}} = \frac{1}{Z_1} + \frac{1}{Z_2} + \dots + \frac{1}{Z_n}
$$

# **Recommended Output Capacitors**

![](_page_13_Picture_84.jpeg)

**Table 4:** Recommended Output Capacitors

#### **EN2390QI**

![](_page_14_Picture_397.jpeg)

Table 5: R<sub>A</sub>, C<sub>A</sub>, and R<sub>CA</sub> Values for Various PVIN/VOUT Combinations: Low V<sub>OUT</sub> Ripple vs. Smallest Solution Size. Use the equations in Figure 6 to calculate  $R_A$  (for low  $V_{OUT}$  ripple option) and  $R_B$ .

**Note 6**: Nominal Deviation is for a 9A load transient step.

**Note 7**: For compensation values of output voltage in between the specified output voltages, choose compensation values of the lower output voltage setting.

# Thermal Considerations

Thermal considerations are important power supply design facts that cannot be avoided in the real world. Whenever there are power losses in a system, the heat that is generated by the power dissipation needs to be accounted for. The Enpirion PowerSoC helps alleviate some of those concerns.

The Enpirion EN2390QI DC-DC converter is packaged in an 8x11x3mm 68-pin QFN package. The QFN package is constructed with copper lead frames that have exposed thermal pads. The exposed thermal pad on the package should be soldered directly on to a copper ground pad on the printed circuit board (PCB) to act as a heat sink. The recommended maximum junction temperature for continuous operation is 125°C. Continuous operation above 125°C may reduce long-term reliability. The device has a thermal overload protection circuit designed to turn off the device at an approximate junction temperature value of 150°C.

The EN2390QI is guaranteed to support the full 4A output current up to 85°C ambient temperature. The following example and calculations illustrate the thermal performance of the EN2390QI.

Example:

 $V_{IN} = 12V$ 

 $V_{\text{OUT}} = 1.2V$ 

 $I_{\text{OUT}} = 9A$ 

First calculate the output power.

 $P_{OUT} = 1.2V \times 9A = 10.8W$ 

Next, determine the input power based on the efficiency (η) shown in Figure 7.

**Sim Efficiency vs. Output Current**

![](_page_15_Figure_12.jpeg)

**Figure 7:** Efficiency vs. Output Current

For  $V_{IN}$  = 12V,  $V_{OUT}$  = 1.2V at 9A,  $\eta \approx 80\%$ 

 $\eta = P_{OUT} / P_{IN} = 80\% = 0.8$ 

 $P_{IN} = P_{OUT} / n$ 

 $P_{IN} \approx 10.8W / 0.8 \approx 13.5W$ 

The power dissipation  $(P_D)$  is the power loss in the system and can be calculated by subtracting the output power from the input power.

$$
P_D = P_{IN} - P_{OUT}
$$

 $≈ 13.5W - 10.8W ≈ 2.7W$ 

With the power dissipation known, the temperature rise in the device may be estimated based on the theta JA value ( $θ_{JA}$ ). The  $θ_{JA}$  parameter estimates how much the temperature will rise in the device for every watt of power dissipation. The EN2390QI has a  $\theta_{JA}$  value of 16 °C/W without airflow.

Determine the change in temperature (∆T) based on  $P_D$  and  $\theta_{JA}$ .

$$
\Delta T = P_D \times \theta_{JA}
$$

∆T ≈ 2.7W x 16°C/W = 43.2°C ≈ 43°C

The junction temperature  $(T_{J})$  of the device is approximately the ambient temperature  $(T_A)$  plus the change in temperature. We assume the initial ambient temperature to be 25°C.

 $T_{\rm J} = T_{\rm A} + \Delta T$ 

 $T \approx 25^{\circ}C + 43^{\circ}C \approx 67^{\circ}C$ 

The maximum operating junction temperature  $(T_{JMAX})$  of the device is 125°C, so the device can operate at a higher ambient temperature. The maximum ambient temperature  $(T<sub>AMAX</sub>)$  allowed can be calculated.

 $T_{AMAX} = T_{JMAX} - P_{D} \times \theta_{JA}$ 

≈ 125°C – 43°C ≈ 82°C

The maximum ambient temperature the device can reach is 82°C given the input and output conditions. Note that the efficiency will be slightly lower at higher temperatures and this calculation is an estimate.

## **TBD**

**Figure 8:** Engineering Schematic with Engineering Notes

## Layout Recommendation

# TBD

**Figure 9:** Top Layer Layout with Critical Components (Top View). See Figure 8 for corresponding schematic.

This layout only shows the critical components and top layer traces for minimum footprint in singlesupply mode with ENABLE tied to AVIN. Alternate circuit configurations & other low-power pins need to be connected and routed according to customer application. Please see the Gerber files at www.enpirion.com for details on all layers.

**Recommendation 1:** Input and output filter capacitors should be placed on the same side of the PCB, and as close to the EN2390QI package as possible. They should be connected to the device with very short and wide traces. Do not use thermal reliefs or spokes when connecting the capacitor pads to the respective nodes. The +V and GND traces between the capacitors and the EN2390QI should be as close to each other as possible so that the gap between the two nodes is minimized, even under the capacitors.

**Recommendation 2:** The PGND connections for the input and output capacitors on layer 1 need to have a slit between them in order to provide some separation between input and output current loops.

**Recommendation 3:** The system ground plane should be the first layer immediately below the surface layer. This ground plane should be continuous and un-interrupted below the converter and the input/output capacitors.

**Recommendation 4**: The thermal pad underneath the component must be connected to the system ground plane through as many vias as possible. The drill diameter of the vias should be 0.33mm, and the vias must have at least 1 oz. copper plating on the inside wall, making the finished hole size around 0.20-0.26mm. Do not use thermal reliefs or

spokes to connect the vias to the ground plane. This connection provides the path for heat dissipation from the converter.

**Recommendation 5**: Multiple small vias (the same size as the thermal vias discussed in recommendation 4) should be used to connect ground terminal of the input capacitor and output capacitors to the system ground plane. It is preferred to put these vias along the edge of the GND copper closest to the +V copper. These vias connect the input/output filter capacitors to the GND plane, and help reduce parasitic inductances in the input and output current loops. If vias cannot be placed under the capacitors, then place them on both sides of the slit in the top layer PGND copper.

**Recommendation 6**: AVIN is the power supply for the small-signal control circuits. It should be connected to the input voltage at a quiet point. In Figure 9 this connection is made at the input capacitor.

**Recommendation 7**: The layer 1 metal under the device must not be more than shown in Figure 9. Refer to the section regarding Exposed Metal on Bottom of Package. As with any switch-mode DC/DC converter, try not to run sensitive signal or control lines underneath the converter package on other layers.

**Recommendation 8:** The V<sub>OUT</sub> sense point should be just after the last output filter capacitor. Keep the sense trace short in order to avoid noise coupling into the node. Contact Enpirion Technical Support for any remote sensing applications.

**Recommendation 9:** Keep R<sub>A</sub>, C<sub>A</sub>, R<sub>B</sub>, and R<sub>CA</sub> close to the VFB pin (Refer to Figure 9). The VFB pin is a high-impedance, sensitive node. Keep the trace to this pin as short as possible. Whenever possible, connect  $R<sub>B</sub>$  directly to the AGND pins 52 and 53 instead of going through the GND plane.

**Recommendation 10**: Follow all the layout recommendations as close as possible to optimize performance. Enpirion provides schematic and layout reviews for all customer designs. Contact Enpirion Applications Engineering for detailed support (techsupport@enpirion.com).

## Design Considerations for Lead-Frame Based Modules

#### **Exposed Metal on Bottom of Package**

Lead-frames offer many advantages in thermal performance, in reduced electrical lead resistance, and in overall foot print. However, they do require some special considerations.

In the assembly process lead frame construction requires that, for mechanical support, some of the lead-frame cantilevers be exposed at the point where wire-bond or internal passives are attached. This results in several small pads being exposed on the bottom of the package, as shown in Figure 10.

Only the thermal pad and the perimeter pads are to be mechanically or electrically connected to the PC board. The PCB top layer under the EN2390QI should be clear of any metal (copper pours, traces, or vias) except for the thermal pad. The "shaded-out" area in Figure 10 represents the area that should be clear of any metal on the top layer of the PCB. Any layer 1 metal under the shaded-out area runs the risk of undesirable shorted connections even if it is covered by soldermask.

The solder stencil aperture should be smaller than the PCB ground pad. This will prevent excess solder from causing bridging between adjacent pins or other exposed metal under the package. Please consult the Enpirion Manufacturing Application Note for more details and recommendations.

![](_page_18_Figure_7.jpeg)

**Figure 10:** Lead-Frame exposed metal (Bottom View)

Shaded area highlights exposed metal that is not to be mechanically or electrically connected to the PCB.

![](_page_19_Figure_1.jpeg)

**Figure 11:** EN2390QI PCB Footprint (Top View)

## Package and Mechanical

![](_page_20_Figure_2.jpeg)

**Figure 12:** EN2390QI Package Dimensions (Bottom View)

**Packing and Marking Information**: http://www.enpirion.com/resource-center-packing-and-marking-information.htm

## Contact Information

Enpirion, Inc. Perryville III Corporate Park 53 Frontage Road - Suite 210 Hampton, NJ 08827 USA Phone: 1.908.894.6000 Fax: 1.908.894.6090

Enpirion reserves the right to make changes in circuit design and/or specifications at any time without notice. Information furnished by Enpirion is believed to be accurate and reliable. Enpirion assumes no responsibility for its use or for infringement of patents or other third party rights, which may result from its use. Enpirion products are not authorized for use in nuclear control systems, as critical components in life support systems or equipment used in hazardous environment without the express written authority from Enpirion

![](_page_21_Picture_0.jpeg)

Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов;
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits,General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.

![](_page_21_Picture_19.jpeg)

#### **Как с нами связаться**

**Телефон:** 8 (812) 309 58 32 (многоканальный) **Факс:** 8 (812) 320-02-42 **Электронная почта:** [org@eplast1.ru](mailto:org@eplast1.ru) **Адрес:** 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.