# 512K Words x 16 Bits x 2 Banks 16Mb SYNCHRONOUS DYNAMIC RAM **DECEMBER 2015** #### **FEATURES** - Clock frequency: 200, 166, 143 MHz - Fully synchronous; all signals referenced to a positive clock edge - Two banks can be operated simultaneously and independently - Dual internal bank controlled by A11 (bank select) - Single 3.3V power supply - · LVTTL interface - Programmable burst length (1, 2, 4, 8, full page) - Programmable burst sequence: Sequential/Interleave - 2048 refresh cycles every 32ms (Com, Ind, A1 grade) or 16ms (A2 grade) - Random column address every clock cycle - Programmable CAS latency (2, 3 clocks) - Burst read/write and burst read/single write operations capability - Burst termination by burst stop and precharge command - Byte controlled by LDQM and UDQM - Packages: 400-mil 50-pin TSOP-II and 60-ball TF-BGA - Temperature Grades: Commercial (0°C to +70°C) Industrial (-40°C to +85°C) Automotive A1 (-40°C to +85°C) Automotive A2 (-40°C to +105°C) #### DESCRIPTION *ISSI*'s 16Mb Synchronous DRAM IS42/4516100H is organized as a 524,288-word x 16-bit x 2-bank for improved performance. The synchronous DRAMs achieve high-speed data transfer using pipeline architecture. All inputs and outputs signals refer to the rising edge of the clock input. Copyright © 2015 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products. Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that: a.) the risk of injury or damage has been minimized; - b.) the user assume all such risks; and - c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances ## PIN CONFIGURATIONS 50-Pin TSOP (Type II) ## **PIN DESCRIPTIONS** | A0-A10 | Row Address Input | |-------------|----------------------------| | A11 | Bank Select Address | | A0-A7 | Column Address Input | | DQ0 to DQ15 | Data DQ | | CLK | System Clock Input | | CKE | Clock Enable | | CS | Chip Select | | RAS | Row Address Strobe Command | | CAS | Column Address Strobe Command | |------|-------------------------------| | WE | Write Enable | | LDQM | Lower Bye, Input/Output Mask | | UDQM | Upper Bye, Input/Output Mask | | VDD | Power | | GND | Ground | | VDDQ | Power Supply for DQ Pin | | GNDQ | Ground for DQ Pin | | NC | No Connection | #### **PIN CONFIGURATION** PACKAGE CODE: B 60 BALL TF-BGA (Top View) (10.1 mm x 6.4 mm Body, 0.65 mm Ball Pitch) ## **PIN DESCRIPTIONS** | A0-A10 | Row Address Input | |-------------|-------------------------------| | A0-A7 | Column Address Input | | A11 | Bank Select Address | | DQ0 to DQ15 | Data I/O | | CLK | System Clock Input | | CKE | Clock Enable | | CS | Chip Select | | RAS | Row Address Strobe Command | | CAS | Column Address Strobe Command | | WE | Write Enable | |------------|--------------------------| | LDQM, UDQM | x16 Input/Output Mask | | VDD | Power | | GND | Ground | | VDDQ | Power Supply for I/O Pin | | GNDQ | Ground for I/O Pin | | NC | No Connection | ## **PIN FUNCTIONS** | TSOP Pin No. | Symbol | Туре | Function (In Detail) | |---------------------------------------|---------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 20 to 24<br>27 to 32 | A0-A10 | Input Pin | A0 to A10 are address inputs. A0-A10 are used as row address inputs during active command input and A0-A7 as column address inputs during read or write command input. A10 is also used to determine the precharge mode during other commands. If A10 is LOW during precharge command, the bank selected by A11 is precharged, but if A10 is HIGH, both banks will be precharged. When A10 is HIGH in read or write command cycle, the precharge starts automatically after the burst access. These signals become part of the OP CODE during mode register set command input. | | 19 | A11 | Input Pin | A11 is the bank selection signal. When A11 is LOW, bank 0 is selected and when high, bank 1 is selected. This signal becomes part of the OP CODE during mode register set command input. | | 16 | CAS | Input Pin | $\overline{\text{CAS}}$ , in conjunction with the $\overline{\text{RAS}}$ and $\overline{\text{WE}}$ , forms the device command. See the "Command Truth Table" item for details on device commands. | | 34 | CKE | Input Pin | The CKE input determines whether the CLK input is enabled within the device. When is CKE HIGH, the next rising edge of the CLK signal will be valid, and when LOW, invalid. When CKE is LOW, the device will be in either the power-down mode, the clock suspend mode, or the self refresh mode. The CKE is an asynchronous input. | | 35 | CLK | Input Pin | CLK is the master clock input for this device. Except for CKE, all inputs to this device are acquired in synchronization with the rising edge of this pin. | | 18 | <u>CS</u> | Input Pin | The $\overline{\text{CS}}$ input determines whether command input is enabled within the device. Command input is enabled when $\overline{\text{CS}}$ is LOW, and disabled with $\overline{\text{CS}}$ is HIGH. The device remains in the previous state when $\overline{\text{CS}}$ is HIGH. | | 2, 3, 5, 6, 8, 9, 11 | DQ0 to | DQ Pin | DQ0 to DQ15 are DQ pins. DQ through these pins can be controlled in byte units | | 12, 39, 40, 42, 43,<br>45, 46, 48, 49 | DQ15 | | using the LDQM and UDQM pins. | | 14, 36 | LDQM,<br>UDQM | Input Pin | LDQM and UDQM control the lower and upper bytes of the DQ buffers. In read mode, LDQM and UDQM control the output buffer. When LDQM or UDQM is LOW, the corresponding buffer byte is enabled, and when HIGH, disabled. The outputs go to the HIGH impedance state when LDQM/UDQM is HIGH. This function corresponds to $\overline{\text{OE}}$ in conventional DRAMs. In write mode, LDQM and UDQM control the input buffer. When LDQM or UDQM is LOW, the corresponding buffer byte is enabled, and data can be written to the device. When LDQM or UDQM is HIGH, input data is masked and cannot be written to the device. | | 17 | RAS | Input Pin | $\overline{\text{RAS}}$ , in conjunction with $\overline{\text{CAS}}$ and $\overline{\text{WE}}$ , forms the device command. See the "Command Truth Table" item for details on device commands. | | 15 | WE | Input Pin | $\overline{\text{WE}}$ , in conjunction with $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ , forms the device command. See the "Command Truth Table" item for details on device commands. | | 7, 13, 38, 44 | VDDQ | Power Supply Pin | VDDQ is the output buffer power supply. | | 1, 25 | VDD | Power Supply Pin | VDD is the device internal power supply. | | 4, 10, 41, 47 | GNDQ | Power Supply Pin | GNDQ is the output buffer ground. | | 26, 50 | GND | Power Supply Pin | GND is the device internal ground. | #### **FUNCTIONAL BLOCK DIAGRAM** #### **ABSOLUTE MAXIMUM RATINGS**(1) | Symbol | Parameters | | Rating | Unit | |----------|------------------------------------------|------------|--------------|------| | VDD MAX | Maximum Supply Voltage | | -1.0 to +4.6 | V | | VDDQ MAX | Maximum Supply Voltage for Output Buffer | | -1.0 to +4.6 | V | | VIN | Input Voltage | | -1.0 to +4.6 | V | | Vout | Output Voltage | | -1.0 to +4.6 | V | | PD MAX | Allowable Power Dissipation | | 1 | W | | Ics | Output Shorted Current | | 50 | mA | | Topr | Operating Temperature | Commerical | 0 to +70 | °C | | | | Industrial | -40 to +85 | °C | | | | A1 | -40 to +85 | °C | | | | A2 | -40 to +105 | °C | | Тѕтс | Storage Temperature | | -55 to +150 | °C | #### DC RECOMMENDED OPERATING CONDITION(2) (At TA = 0°C to +70°C for Commercial temperature, TA = -40°C to +85°C for Industrial and A1 temperature, TA = -40°C to +105°C for A2 temperature) | Symbol | Parameter | Min. | Тур. | Max. | Unit | | |-----------|-----------------------|------|------|-----------------------|------|--| | Vdd, Vddq | Supply Voltage | 3.0 | 3.3 | 3.6 | V | | | VIH | Input High Voltage(3) | 2.0 | _ | V <sub>DD</sub> + 0.3 | V | | | VIL | Input Low Voltage(4) | -0.3 | _ | +0.8 | V | | #### **CAPACITANCE CHARACTERISTICS**(1,2) (At TA = 0 to $\pm 25^{\circ}$ C, VDD = VDDQ = $\pm 3.3 \pm 0.3$ V, f = 1 MHz) | Symbol | Parameter | Тур. | Max. | Unit | |--------|-------------------------------------------------------------|------|------|------| | CIN1 | Input Capacitance: A0-A11 | _ | 4 | pF | | CIN2 | Input Capacitance: (CLK, CKE, CS, RAS, CAS, WE, LDQM, UDQM) | _ | 4 | pF | | CI/O | Data Input/Output Capacitance: DQ0-DQ15 | _ | 5 | pF | - Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. All voltages are referenced to GND. - 3. ViH (max) = VDDQ + 1.2V with a pulse width $\leq$ 3 ns. - 4. VIL (min) = $V_{DDQ}$ 1.2V with a pulse width $\leq 3$ ns. ## DC ELECTRICAL CHARACTERISTICS (Recommended Operation Conditions unless otherwise noted.) | Symbol | Parameter | Test Condition | | | Speed | Min. | Max. | Unit | |--------|---------------------------|----------------------------------|-------------------------|----------|-------|------------|------|------| | lı∟ | Input Leakage Current | $0V \le V_{IN} \le VDD$ , with p | oins other than | | | <b>-</b> 5 | 5 | μΑ | | | | the tested pin at 0V | | | | | | | | lol | Output Leakage Current | Output is disabled, 0V | $' \le V$ OUT $\le VDD$ | | | -5 | 5 | μΑ | | Vон | Output High Voltage Level | Iou⊤ = −2 mA | | | | 2.4 | | V | | Vol | Output Low Voltage Level | Io∪T = +2 mA | | | | | 0.4 | V | | ICC1 | Operating Current(1,2) | One Bank Operation, | CAS latency : | = 3 Com. | -5 | _ | 60 | mA | | | | Burst Length=1 | | Com. | -6 | | 55 | | | | | trc ≥ trc (min.) | | Com. | -7 | _ | 50 | | | | | Iout = 0mA | | Ind, A1 | -6 | _ | 60 | | | | | | | A2 | -6 | | 65 | | | | | | | Ind, A1 | -7 | _ | 55 | | | | | | | A2 | -7 | _ | 60 | | | ICC2P | Precharge Standby Curren | tCKE ≤ VIL (MAX) | tcк = 15ns | Com | | | 3 | mA | | | | | | Ind, A1 | _ | _ | 4 | | | ICC2PS | (In Power-Down Mode) | | $tc\kappa = \infty$ | Com | _ | _ | 2 | mA | | | | | | Ind, A1 | _ | _ | 3.5 | | | | | | | A2 | | | 3.5 | | | Іссзи | Active Standby Current | CKE ≥ VIH (MIN) | tcк = 15ns | | _ | _ | 40 | mA | | Іссзиѕ | (In Non Power-Down Mode | e) | $tc\kappa = \infty$ | Com | _ | _ | 30 | mA | | | • | , | | Ind, A1 | | | 30 | | | | | | | A2 | _ | _ | 30 | | | ICC4 | Operating Current | tck = tck (MIN) | CAS latency : | = 3 Com | -5 | _ | 80 | mA | | | (In Burst Mode)(1) | IOUT = 0mA | · | Com | -6 | _ | 70 | | | | | | | Ind, A1 | -6 | _ | 80 | | | | | | | A2 | -6 | | 90 | | | | | | | Com | -7 | _ | 60 | | | | | | | Ind, A1 | -7 | | 70 | | | | | | | A2 | -7 | | 80 | | | | | | CAS latency : | | -5 | | 80 | mA | | | | | | Com | -6 | _ | 70 | | | | | | | Ind, A1 | -6 | _ | 80 | | | | | | | A2 | -6 | _ | 90 | | | | | | | Com | -7 | _ | 60 | | | | | | | Ind, A1 | -7 | _ | 70 | | | | | | | A2 | -7 | | 80 | | <sup>1.</sup> These are the values at the minimum cycle time. Since the currents are transient, these values decrease as the cycle time increases. Also note that a bypass capacitor of at least 0.01 µF should be inserted between VDD and GND for each memory chip to suppress power supply voltage noise (voltage drops) due to these transient currents. <sup>2.</sup> lcc1 and lcc4 depend on the output load. The maximum values for lcc1 and lcc4 are obtained with the output open state. ## DC ELECTRICAL CHARACTERISTICS (Recommended Operation Conditions unless otherwise noted.) | Symbol | Parameter | <b>Test Condition</b> | | Speed | Min. | Max. | Unit | |--------|----------------------|-------------------------------|-----------------------------------|-------|------|------|------| | ICC5 | Auto-Refresh Current | trc = trc (MIN) | $\overline{CAS}$ latency = 3 Com. | -5 | _ | 50 | mA | | | | | Com. | -6 | _ | 45 | | | | | | Ind, A1 | -6 | _ | 50 | | | | | | A2 | -6 | _ | 55 | | | | | | Com | -7 | _ | 40 | | | | | | Ind, A1 | -7 | _ | 45 | | | | | _ | A2 | -7 | _ | 50 | | | | | | CAS latency = 2 Com | -5 | _ | 50 | mA | | | | | Com | -6 | _ | 45 | | | | | | Ind, A1 | -6 | _ | 50 | | | | | | A2 | -6 | | 55 | | | | | | Com | -7 | | 40 | | | | | | Ind, A1 | -7 | _ | 45 | | | | | | A2 | -7 | | 50 | | | Icc6 | Self-Refresh Current | $\text{CKE} \leq 0.2\text{V}$ | | _ | _ | 2 | mA | <sup>1.</sup> These are the values at the minimum cycle time. Since the currents are transient, these values decrease as the cycle time increases. Also note that a bypass capacitor of at least 0.01 µF should be inserted between VDD and GND for each memory chip to suppress power supply voltage noise (voltage drops) due to these transient currents. <sup>2.</sup> lcc1 and lcc4 depend on the output load. The maximum values for lcc1 and lcc4 are obtained with the output open state. ## **AC CHARACTERISTICS**(1,2,3) | | | | -5 | | -6 | <b>;</b> | -7 | | | |--------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------|---------|------------|----------|------------|----------|----------| | Symbol | Parameter | | Min. | Max. | Min. | Max. | Min. | Max. | Units | | tck3<br>tck2 | Clock Cycle Time | $\frac{\overline{CAS}}{\overline{CAS}} \text{ Latency} = 3$ $\overline{CAS} \text{ Latency} = 2$ | 5<br>8 | _ | 6<br>8 | _ | 7<br>8 | _ | ns<br>ns | | tac3<br>tac2 | Access Time From CLK <sup>(4)</sup> | $\overline{CAS}$ Latency = 3 $\overline{CAS}$ Latency = 2 | _ | 5<br>6 | _ | 5.5<br>6 | _ | 5.5<br>6 | ns<br>ns | | tсні | CLK HIGH Level Width | | 2 | _ | 2.5 | _ | 2.5 | _ | ns | | tcL | CLK LOW Level Width | | 2 | _ | 2.5 | _ | 2.5 | _ | ns | | toн3<br>toн2 | Output Data Hold Time | $\overline{\text{CAS}}$ Latency = 3 $\overline{\text{CAS}}$ Latency = 2 | 2<br>2.5 | _ | 2.0<br>2.5 | _ | 2.0<br>2.5 | _ | ns<br>ns | | tız | Output LOW Impedance Time | | 0 | _ | 0 | _ | 0 | _ | ns | | tHz3<br>tHz2 | Output HIGH Impedance Time(5) | CAS Latency = 3<br>CAS Latency = 2 | _ | 5<br>6 | _ | 5.5<br>6 | _ | 5.5<br>6 | ns<br>ns | | tos | Input Data Setup Time | | 2 | _ | 2 | _ | 2 | _ | ns | | tон | Input Data Hold Time | | 1 | _ | 1 | _ | 1 | _ | ns | | tas | Address Setup Time | | 2 | _ | 2 | _ | 2 | _ | ns | | tah | Address Hold Time | | 1 | _ | 1 | _ | 1 | _ | ns | | tcks | CKE Setup Time | | 2 | _ | 2 | _ | 2 | _ | ns | | tckн | CKE Hold Time | | 1 | _ | 1 | _ | 1 | _ | ns | | tcka | CKE to CLK Recovery Delay Time | | 1CLK+3 | _ | 1CLK+3 | _ | 1CLK+3 | _ | ns | | tcs | Command Setup Time ( $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , $\overline{\text{WE}}$ , D | QM) | 2 | _ | 2 | _ | 2 | _ | ns | | tсн | Command Hold Time ( $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , $\overline{\text{WE}}$ , DQ | M) | 1 | _ | 1 | _ | 1 | _ | ns | | trc | Command Period (REF to REF / ACT to ACT) | | 50 | _ | 54 | _ | 63 | _ | ns | | tras | Command Period (ACT to PRE) | | 35 1 | 100,000 | 36 | 100,000 | 42 1 | 00,000 | ns | | trp | Command Period (PRE to ACT) | | 15 | _ | 18 | _ | 21 | _ | ns | | trcd | Active Command To Read / Write Command De | elay Time | 15 | _ | 18 | _ | 21 | _ | ns | | trrd | Command Period (ACT [0] to ACT[1]) | | 10 | _ | 12 | _ | 14 | _ | ns | | tDPL3 | Input Data To Precharge<br>Command Delay time | CAS Latency = 3 | 2CLK | _ | 2CLK | _ | 2CLK | _ | ns | | tdpl2 | · | CAS Latency = 2 | 2CLK | _ | 2CLK | _ | 2CLK | _ | ns | | tdal3 | Input Data To Active / Refresh<br>Command Delay time (During Auto-Precharge) | CAS Latency = 3 | 2CLK+tri | | 2CLK+trp | | 2CLK+trp | _ | ns | | tDAL2 | | CAS Latency = 2 | 2CLK+tri | · — | 2CLK+trp | | 2CLK+trp | | ns | | txsr | Exit Self-Refresh to Active Time | | 55 | _ | 60 | _ | 70 | _ | ns | | <u>t</u> T | Transition Time | | 0.3 | 1.2 | 0.3 | 1.2 | 0.3 | 1.2 | ns | | tref | Refresh Cycle Time (2048) for temperature Ta S | € 85°C | | 32 | | 32 | | 32 | ms | | tref | Refresh Cycle Time (2048) for temperature Ta | → 85°C (A2 only) <sup>6</sup> | | _ | | _ | | 16 | ms | <sup>1.</sup> When power is first applied, memory operation should be started 100 µs after VDD and VDDQ reach their stipulated voltages. Also note that the power-on sequence must be executed before starting memory operation. <sup>2.</sup> Measured with $t\tau = 1$ ns. If clock rising time is longer than 1ns, $(t\tau/2 - 0.5)$ ns should be added to the parameter. <sup>3.</sup> The reference level is 1.4 V when measuring input signal timing. Rise and fall times are measured between VIH (min.) and VIL (max.). 4. Access time is measured at 1.4V with the load shown in the figure below. <sup>5.</sup> The time thz (max.) is defined as the time required for the output voltage to transition by ± 200 mV from VoH (min.) or VoL (max.) when the output is in the high impedance state. <sup>6.</sup> Self-Refresh Mode is not supported for A2 grade with TA > 85°C. ## **OPERATING FREQUENCY / LATENCY RELATIONSHIPS** (CAS Latency = 3) | SYMBOL | PARAMETER | -5 | -6 | -7 | UNITS | |--------|-------------------------------------------------------------------------|-----|-----|-----|-------| | _ | Clock Cycle Time | 5 | 6 | 7 | ns | | _ | Operating Frequency | 200 | 166 | 143 | MHz | | tcac | CAS Latency | 3 | 3 | 3 | cycle | | trcd | Active Command To Read/Write Command Delay Time | 3 | 3 | 3 | cycle | | trac | RAS Latency (trcd + tcac) | 6 | 6 | 6 | cycle | | trc | Command Period (REF to REF / ACT to ACT) | 10 | 9 | 9 | cycle | | tras | Command Period (ACT to PRE) | 7 | 6 | 6 | cycle | | trp | Command Period (PRE to ACT) | 3 | 3 | 3 | cycle | | trrd | Command Period (ACT[0] to ACT [1]) | 2 | 2 | 2 | cycle | | tccd | Column Command Delay Time<br>(RE AD, READA, WRIT, WRITA) | 1 | 1 | 1 | cycle | | topl | Input Data To Precharge Command Delay Time | 2 | 2 | 2 | cycle | | tdal | Input Data To Active/Refresh Command Delay Time (During Auto-Precharge) | 5 | 5 | 5 | cycle | | trbd | Burst Stop Command To Output in HIGH-Z Delay Time (Read) | 3 | 3 | 3 | cycle | | twbD | Burst Stop Command To Input in Invalid Delay Time (Write) | 0 | 0 | 0 | cycle | | trqL | Precharge Command To Output in HIGH-Z Delay Time (Read) | 3 | 3 | 3 | cycle | | twdl | Precharge Command To Input in Invalid Delay Time (Write) | 0 | 0 | 0 | cycle | | tpqL | Last Output To Auto-Precharge Start Time (Read) | -2 | -2 | -2 | cycle | | tqmd | DQM To Output Delay Time (Read) | 2 | 2 | 2 | cycle | | tomo | DQM To Input Delay Time (Write) | 0 | 0 | 0 | cycle | | tmcD | Mode Register Set To Command Delay Time | 2 | 2 | 2 | cycle | ## ACTEST CONDITIONS (Input/Output Reference Level: 1.4V) #### COMMANDS #### Notes: 1. A8-A9 = Don't Care. ## **COMMANDS** (cont.) ## **COMMANDS** (cont.) ### Mode Register Set Command $(\overline{CS}, \overline{RAS}, \overline{CAS}, \overline{WE} = LOW)$ The IS42/4516100H product incorporates a register that defines the device operating mode. This command functions as a data input pin that loads this register from the pins A0 to A11. When power is first applied, the stipulated power-on sequence should be executed and then the IS42/4516100H should be initialized by executing a mode register set command. Note that the mode register set command can be executed only when both banks are in the idle state (i.e. deactivated). Another command cannot be executed after a mode register set command until after the passage of the period tMCD, which is the period required for mode register set command execution. #### **Active Command** $(\overline{CS}, \overline{RAS} = LOW, \overline{CAS}, \overline{WE} = HIGH)$ The IS42/4516100H includes two banks of 2048 rows each. This command selects one of the two banks according to the A11 pin and activates the row selected by the pins A0 to A10. This command corresponds to the fall of the RAS signal from HIGH to LOW in conventional DRAMs. ## **Precharge Command** $(\overline{CS}, \overline{RAS}, \overline{WE} = LOW, \overline{CAS} = HIGH)$ This command starts precharging the bank selected by pins A10 and A11. When A10 is HIGH, both banks are precharged at the same time. When A10 is LOW, the bank selected by A11 is precharged. After executing this command, the next command for the selected bank(s) is executed after passage of the period tap, which is the period required for bank precharging. This command corresponds to the RAS signal from LOW to HIGH in conventional DRAMs #### **Read Command** $(\overline{CS}, \overline{CAS} = LOW, \overline{RAS}, \overline{WE} = HIGH)$ This command selects the bank specified by the A11 pin and starts a burst read operation at the start address specified by pins A0 to A9. Data is output following CAS latency. The selected bank must be activated before executing this command. When the A10 pin is HIGH, this command functions as a read with auto-precharge command. After the burst read completes, the bank selected by pin A11 is precharged. When the A10 pin is LOW, the bank selected by the A11 pin remains in the activated state after the burst read completes. #### **Write Command** $(\overline{CS}, \overline{CAS}, \overline{WE} = LOW, \overline{RAS} = HIGH)$ When burst write mode has been selected with the mode register set command, this command selects the bank specified by the A11 pin and starts a burst write operation at the start address specified by pins A0 to A9. This first data must be input to the DQ pins in the cycle in which this command. The selected bank must be activated before executing this command. When A10 pin is HIGH, this command functions as a write with auto-precharge command. After the burst write completes, the bank selected by pin A11 is precharged. When the A10 pin is low, the bank selected by the A11 pin remains in the activated state after the burst write completes. After the input of the last burst write data, the application must wait for the write recovery period (tdPL, tdAL) to elapse according to $\overline{CAS}$ latency. #### **Auto-Refresh Command** $(\overline{CS}, \overline{RAS}, \overline{CAS} = LOW, \overline{WE}, CKE = HIGH)$ This command executes the auto-refresh operation. The row address and bank to be refreshed are automatically generated during this operation. Both banks must be placed in the idle state before executing this command. The stipulated period (tRc) is required for a single refresh operation, and no other commands can be executed during this period. The device goes to the idle state after the internal refresh operation completes. This command must be executed periodically according to tree specification (AC Characteristics). This command corresponds to CBR auto-refresh in conventional DRAMs. #### **Self-Refresh Command** $(\overline{CS}, \overline{RAS}, \overline{CAS}, CKE = LOW, \overline{WE} = HIGH)$ This command executes the self-refresh operation. The row address to be refreshed, the bank, and the refresh interval are generated automatically internally during this operation. The self-refresh operation is started by dropping the CKE pin from HIGH to LOW. The self-refresh operation continues as long as the CKE pin remains LOW and there is no need for external control of any other pins. The self-refresh operation is terminated by raising the CKE pin from LOW to HIGH. The next command cannot be executed until the device internal recovery period (txsr) has elapsed. After the self-refresh, since it is impossible to determine the address of the last row to be refreshed, an auto-refresh should immediately be performed for all addresses (4096 cycles). Both banks must be placed in the idle state before executing this command. #### **Burst Stop Command** $(\overline{CS}, \overline{WE}, = LOW, \overline{RAS}, \overline{CAS} = HIGH)$ The command forcibly terminates burst read and write operations. When this command is executed during a burst read operation, data output stops after the $\overline{\text{CAS}}$ latency period has elapsed. #### No Operation $(\overline{CS}, = LOW, \overline{RAS}, \overline{CAS}, \overline{WE} = HIGH)$ This command has no effect on the device. #### **Device Deselect Command** $(\overline{CS} = HIGH)$ This command does not select the device for an object of operation. In other words, it performs no operation with respect to the device. #### **Power-Down Command** (CKE = LOW) When both banks are in the idle (inactive) state, or when at least one of the banks is not in the idle (inactive) state, this command can be used to suppress device power dissipation by reducing device internal operations to the absolute minimum. Power-down mode is started by dropping the CKE pin from HIGH to LOW. Power-down mode continues as long as the CKE pin is held low. All pins other than the CKE pin are invalid and none of the other commands can be executed in this mode. The power-down operation is terminated by raising the CKE pin from LOW to HIGH. The next command cannot be executed until the recovery period (tcka) has elapsed. Since this command differs from the self-refresh command described above in that the refresh operation is not performed automatically internally, the refresh operation must be performed within the refresh period (tref). Thus the maximum time that power-down mode can be held is just under the refresh cycle time. #### **Clock Suspend** (CKE = LOW) This command can be used to stop the device internal clock temporarily during a read or write cycle. Clock suspend mode is started by dropping the CKE pin from HIGH to LOW. Clock suspend mode continues as long as the CKE pin is held LOW. All input pins other than the CKE pin are invalid and none of the other commands can be executed in this mode. Also note that the device internal state is maintained. Clock suspend mode is terminated by raising the CKE pin from LOW to HIGH, at which point device operation restarts. The next command cannot be executed until the recovery period (tcka) has elapsed. Since this command differs from the self-refresh command described above in that the refresh operation is not performed automatically internally, the refresh operation must be performed within the refresh period (treef). Thus the maximum time that clock suspend mode can be held is just under the refresh cycle time. ## **COMMAND TRUTH TABLE**(1,2) | | | | <b>/</b> F | | | | | | | | | | |----------|-----------------------------------------|------|------------|----|-----|-----|-----|-------|-----|--------|--------|--------------| | Symbol | Command | n-1 | KE<br>n | CS | DVC | CAS | ₩. | DQM | Λ11 | A10 | A9-A0 | I/On | | Syllibol | Command | 11-1 | - !! | 03 | nAo | CAS | VVL | DQIVI | AII | AIU | A3-AU | 1/011 | | MRS | Mode Register Set(3,4) | Н | Х | L | L | L | L | Х | ( | OP COI | DE | X | | REF | Auto-Refresh(5) | Н | Н | L | L | L | Н | Χ | Χ | Χ | Χ | HIGH-Z | | SREF | Self-Refresh(5,6) | Н | L | L | L | L | Н | Χ | Χ | Χ | Χ | HIGH-Z | | PRE | Precharge Selected Bank | Н | Χ | L | L | Н | L | Χ | BS | L | Χ | Χ | | PALL | Precharge Both Banks | Н | Χ | L | L | Н | L | Χ | Χ | Н | Χ | Χ | | ACT | Bank Activate <sup>(7)</sup> | Н | Χ | L | L | Н | Н | Χ | BS | Row | Row | X | | WRIT | Write | Н | Χ | L | Н | L | L | Χ | BS | L C | Column | 18) X | | WRITA | Write With Auto-Precharge(8) | Н | Χ | L | Н | L | L | Χ | BS | НС | Column | 18) X | | READ | Read <sup>(8)</sup> | Н | Χ | L | Н | L | Н | Χ | BS | LC | Column | 18) X | | READA | Read With Auto-Precharge <sup>(8)</sup> | Н | Χ | L | Н | L | Н | Χ | BS | Н | Column | 18) <b>X</b> | | BST | Burst Stop <sup>(9)</sup> | Н | Χ | L | Н | Н | L | Χ | Χ | Χ | Χ | Χ | | NOP | No Operation | Н | Χ | L | Н | Н | Н | Χ | Χ | Χ | Χ | X | | DESL | Device Deselect | Н | Х | Н | Х | Х | Х | Х | Х | Х | Х | X | | SBY | Clock Suspend / Standby Mode | L | Χ | Х | Х | Χ | Χ | Χ | Х | Χ | Х | Х | | ENB | Data Write / Output Enable | Н | Χ | Х | Х | Χ | Χ | L | Х | Χ | Х | Active | | MASK | Data Mask / Output Disable | Н | Х | Х | Х | Х | Х | Н | Х | Х | Х | HIGH-Z | ## **DQM TRUTH TABLE**(1,2) | | | CK | Œ | DQ | М | |--------|---------------------------------------|-----|---|-------|-------| | Symbol | Command | n-1 | n | UPPER | LOWER | | ENB | Data Write / Output Enable | Н | Χ | L | L | | MASK | Data Mask / Output Disable | Н | Χ | Н | Н | | ENBU | Upper Byte Data Write / Output Enable | Н | Χ | L | Χ | | ENBL | Lower Byte Data Write / Output Enable | Н | Χ | Χ | L | | MASKU | Upper Byte Data Mask / Output Disable | Н | Χ | Н | Χ | | MASKL | Lower Byte Data Mask / Output Disable | Н | Х | Х | Н | ## **CKE TRUTH TABLE**(1,2) | | | | CI | KE | | | | | | | | |--------|------------------------------|---------------|-----|----|----|-----|-----|----|-----|-----|-------| | Symbol | Command | Current State | n-1 | n | CS | RAS | CAS | WE | A11 | A10 | A9-A0 | | SPND | Start Clock Suspend Mode | Active | Н | L | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | _ | Clock Suspend | Other States | L | L | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | _ | Terminate Clock Suspend Mode | Clock Suspend | L | Н | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | REF | Auto-Refresh | Idle | Н | Н | L | L | L | Н | Χ | Χ | Χ | | SELF | Start Self-Refresh Mode | Idle | Н | L | L | L | L | Н | Χ | Χ | Χ | | SELFX | Terminate Self-Refresh Mode | Self-Refresh | L | Н | L | Н | Н | Н | Χ | Χ | Χ | | | | | L | Н | Н | Χ | Χ | Χ | Χ | Χ | Χ | | PDWN | Start Power-Down Mode | Idle | Н | Ĺ | L | Н | Н | Н | Χ | Χ | Χ | | | | | Н | L | Н | Χ | Χ | Χ | Χ | Χ | Χ | | _ | Terminate Power-Down Mode | Power-Down | L | Н | Χ | Χ | Χ | Χ | Χ | Χ | Χ | ## **OPERATION COMMAND TABLE**(1,2) | Current State | Command | Operation | CS | RAS | CAS | WE | <u>A1</u> 1 | <u>A</u> 10 | A9-A0 | |---------------|--------------|------------------------------------------------------------|----|-----|-----|----|-------------|-------------|---------------| | Idle | DESL | No Operation or Power-Down <sup>(12)</sup> | Н | Χ | Χ | Χ | Χ | Χ | Χ | | | NOP | No Operation or Power-Down <sup>(12)</sup> | L | Н | Н | Н | Χ | Χ | Χ | | | BST | No Operation or Power-Down | L | Н | Н | L | Χ | Χ | Χ | | | READ / READA | Illegal | L | Н | L | Н | V | ٧ | <b>V</b> (18) | | | WRIT/WRITA | Illegal | L | Н | L | L | V | ٧ | <b>V</b> (18) | | | ACT | Row Active | L | L | Н | Н | V | ٧ | <b>V</b> (18) | | | PRE/PALL | No Operation | L | L | Н | L | V | ٧ | Χ | | | REF/SELF | Auto-Refresh or Self-Refresh(13) | L | L | L | Н | Χ | Χ | Χ | | | MRS | Mode Register Set | L | L | L | L | 0 | P COI | DE | | Row Active | DESL | No Operation | Н | Χ | Χ | Χ | Χ | Χ | Χ | | | NOP | No Operation | L | Н | Н | Н | Χ | Χ | Χ | | | BST | No Operation | L | Н | Н | L | Χ | Χ | Χ | | | READ/READA | Read Start <sup>(17)</sup> | L | Н | L | Н | V | V | <b>V</b> (18) | | | WRIT/WRITA | Write Start(17) | L | Н | L | L | V | V | <b>V</b> (18) | | | ACT | Illegal <sup>(10)</sup> | L | L | Н | Н | V | ٧ | <b>V</b> (18) | | | PRE/PALL | Precharge <sup>(15)</sup> | L | L | Н | L | V | ٧ | Χ | | | REF/SELF | Illegal | L | L | L | Н | Χ | Χ | Χ | | | MRS | Illegal | L | L | L | L | 0 | P COI | DE | | Read | DESL | Burst Read Continues, Row Active When Done | Н | Χ | Χ | Χ | Х | Х | Χ | | | NOP | Burst Read Continues, Row Active When Done | L | Н | Н | Н | Χ | Χ | Χ | | | BST | Burst Interrupted, Row Active After Interrupt | L | Н | Н | L | Χ | Χ | Χ | | | READ/READA | Burst Interrupted, Read Restart After Interrupt(16) | L | Н | L | Н | V | V | <b>V</b> (18) | | | WRIT/WRITA | Burst Interrupted Write Start After Interrupt(11,16) | L | Н | L | L | V | ٧ | <b>V</b> (18) | | | ACT | Illegal <sup>(10)</sup> | L | L | Н | Н | V | V | <b>V</b> (18) | | | PRE/PALL | Burst Read Interrupted, Precharge After Interrupt | L | L | Н | L | V | ٧ | Χ | | | REF/SELF | Illegal | L | L | L | Н | Χ | Χ | Χ | | | MRS | Illegal | L | L | L | L | | P COI | | | Write | DESL | Burst Write Continues, Write Recovery When Done | Н | Χ | Χ | Χ | Χ | Χ | Χ | | | NOP | Burst Write Continues, Write Recovery When Done | L | Н | Н | Н | Χ | Χ | Χ | | | BST | Burst Write Interrupted, Row Active After Interrupt | L | Н | Н | L | Χ | Χ | Χ | | | READ/READA | Burst Write Interrupted, Read Start After Interrupt(11,16) | L | Н | L | Н | V | ٧ | <b>V</b> (18) | | | WRIT/WRITA | Burst Write Interrupted, Write Restart After Interrupt(16) | L | Н | L | L | V | ٧ | <b>V</b> (18) | | | ACT | Illegal <sup>(10)</sup> | L | L | Н | Н | V | V | <b>V</b> (18) | | | PRE/PALL | Burst Write Interrupted, Precharge After Interrupt | L | L | Н | L | V | V | Χ | | | REF/SELF | Illegal | L | L | L | Н | Χ | Χ | Χ | | | MRS | Illegal | L | L | L | L | | P COI | | | Read With | DESL | Burst Read Continues, Precharge When Done | Н | X | X | X | Х | Х | Х | | Auto- | NOP | Burst Read Continues, Precharge When Done | L | Н | Н | Н | Χ | Χ | Χ | | Precharge | BST | Illegal | L | Н | Н | L | Χ | Χ | Χ | | • | READ/READA | Illegal | L | Н | L | Н | V | ٧ | <b>V</b> (18) | | | WRIT/WRITA | Illegal | L | Н | L | L | V | ٧ | <b>V</b> (18) | | | ACT | Illegal <sup>(10)</sup> | L | L | Н | Н | V | ٧ | <b>V</b> (18) | | | PRE/PALL | Illegal <sup>(10)</sup> | L | L | Н | L | V | V | Χ | | | REF/SELF | Illegal | L | L | L | Н | Χ | Χ | Χ | | | MRS | Illegal | L | L | L | L | Ω | P COI | | ## **OPERATION COMMAND TABLE**(1,2) | <b>Current State</b> | Command | Operation | CS | RAS | CAS | $\overline{\text{WE}}$ | <u>A</u> 11 | A10 | A9-A0 | |------------------------------|-------------|-------------------------------------------------------------------------------------------------|----|--------|--------|------------------------|-------------|------|--------| | Write With<br>Auto-Precharge | DESL | Burst Write Continues, Write Recovery And Precharge<br>When Done | Н | Х | Χ | Х | Х | Х | Х | | | NOP | Burst Write Continues, Write Recovery And Precharge | L | Н | Н | Н | Χ | Χ | Χ | | | BST | Illegal | L | Н | Н | L | Χ | Χ | Χ | | | READ/READA | Illegal | L | Н | L | Н | V | ٧ | V(18) | | | WRIT/WRITA | Illegal | L | Н | L | L | V | ٧ | V(18) | | | ACT | Illegal(10) | L | L | Н | Н | V | ٧ | V(18) | | | PRE/PALL | Illegal <sup>(10)</sup> | L | L | Н | L | V | ٧ | Χ | | | REF/SELF | Illegal | L | L | L | Н | Χ | Χ | Χ | | | MRS | Illegal | L | L | L | L | C | PCO | DE | | Row Precharge | DESL | No Operation, Idle State After the Has Elapsed | Н | Χ | Χ | Χ | Χ | Χ | Χ | | | NOP | No Operation, Idle State After the Has Elapsed | L | Н | Н | Н | Χ | Χ | Χ | | | BST | No Operation, Idle State After tRP Has Elapsed | L | Н | Н | L | Χ | Χ | Х | | | READ/READA | Illegal(10) | L | Н | L | Н | V | ٧ | V(18) | | | WRIT/WRITA | Illegal <sup>(10)</sup> | L | Н | L | L | V | ٧ | V(18) | | | ACT | Illegal <sup>(10)</sup> | L | L | Н | Н | ٧ | ٧ | V(18) | | | PRE/PALL | No Operation, Idle State After tRP Has Elapsed <sup>(10)</sup> | L | L | Н | L | V | ٧ | Χ | | | REF/SELF | Illegal | L | L | L | Н | Χ | Χ | Χ | | | MRS | Illegal | L | L | L | L | 0 | P CO | DE | | Immediately | DESL | No Operation, Row Active After tRCD Has Elapsed | Н | Χ | Χ | Χ | Χ | Χ | Χ | | Following | NOP | No Operation, Row Active After tRCD Has Elapsed | L | Н | Н | Н | Χ | Χ | Χ | | Row Active | BST | No Operation, Row Active After tRCD Has Elapsed | L | Н | Н | L | Χ | Χ | X | | | READ/READA | Illegal(10) | L | Н | L | Н | V | ٧ | V(18) | | | WRIT/WRITA | Illegal <sup>(10)</sup> | L | Н | L | L | V | V | V(18) | | | ACT | Illegal <sup>(10,14)</sup> | L | L | Н | Н | V | V | V(18) | | | PRE/PALL | Illegal <sup>(10)</sup> | L | L | Н | L | V | V | X | | | REF/SELF | Illegal | L | L | L | Н | Χ | Χ | Χ | | | MRS | Illegal | L | L | L | L | 0 | P CC | DE | | Write<br>Recovery | DESL<br>NOP | No Operation, Row Active After tDPL Has Elapsed No Operation, Row Active After tDPL Has Elapsed | | X<br>H | X<br>H | X<br>H | X<br>X | X | X<br>X | | | BST | No Operation, Row Active After topl Has Elapsed | L | Н | Н | L | Χ | Χ | X | | | READ/READA | Read Start | L | Н | L | Н | V | V | V(18) | | | WRIT/WRITA | Write Restart | L | Н | L | L | V | ٧ | V(18) | | | ACT | Illegal <sup>(10)</sup> | L | L | Н | Н | V | ٧ | (40) | | | PRE/PALL | Illegal(10) | L | L | Н | L | V | ٧ | Χ | | | REF/SELF | Illegal | L | L | L | Н | Χ | Χ | Χ | | | MRS | Illegal | L | L | L | L | | o CC | | #### **OPERATION COMMAND TABLE**(1,2) | <b>Current State</b> | Command | Operation | CS | RAS | CAS | WE | A11 | A10 | A9-A0 | |----------------------|------------|-------------------------------------------------|----|-----|-----|----|-----|------|---------------| | Write Recovery | DESL | No Operation, Idle State After tDAL Has Elapsed | Н | Χ | Χ | Χ | Χ | Χ | Χ | | With Auto- | NOP | No Operation, Idle State After tDAL Has Elapsed | L | Н | Н | Н | Χ | Χ | Χ | | Precharge | BST | No Operation, Idle State After toal Has Elapsed | L | Н | Н | L | Χ | Χ | Χ | | | READ/READA | Illegal <sup>(10)</sup> | L | Н | L | Н | V | V | <b>V</b> (18) | | | WRIT/WRITA | Illegal <sup>(10)</sup> | L | Н | L | L | V | V | <b>V</b> (18) | | | ACT | Illegal <sup>(10)</sup> | L | L | Н | Н | V | ٧ | <b>V</b> (18) | | | PRE/PALL | Illegal <sup>(10)</sup> | L | L | Н | L | V | V | Χ | | | REF/SELF | Illegal | L | L | L | Н | Χ | Χ | Χ | | | MRS | Illegal | L | L | L | L | 0 | P CO | ÞΕ | | Refresh | DESL | No Operation, Idle State After the Has Elapsed | Н | Χ | Χ | Χ | Χ | Χ | Χ | | | NOP | No Operation, Idle State After tRP Has Elapsed | L | Н | Н | Н | Χ | Χ | Χ | | | BST | No Operation, Idle State After tRP Has Elapsed | L | Н | Н | L | Χ | Χ | Χ | | | READ/READA | Illegal | L | Н | L | Н | ٧ | V | <b>V</b> (18) | | | WRIT/WRITA | Illegal | L | Н | L | L | V | V | <b>V</b> (18) | | | ACT | Illegal | L | L | Н | Н | ٧ | V | <b>V</b> (18) | | | PRE/PALL | Illegal | L | L | Н | L | ٧ | V | Χ | | | REF/SELF | Illegal | L | L | L | Н | Χ | Χ | Χ | | | MRS | Illegal | L | L | L | L | 0 | P CO | DΕ | | Mode Register | DESL | No Operation, Idle State After tMcD Has Elapsed | Н | Χ | Χ | Χ | Χ | Χ | Χ | | Set | NOP | No Operation, Idle State After tmcD Has Elapsed | L | Н | Н | Н | Χ | Χ | Χ | | | BST | No Operation, Idle State After tmcD Has Elapsed | L | Н | Н | L | Χ | Χ | Χ | | | READ/READA | Illegal | L | Н | L | Н | V | V | <b>V</b> (18) | | | WRIT/WRITA | Illegal | L | Н | L | L | V | ٧ | <b>V</b> (18) | | | ACT | Illegal | L | L | Н | Н | V | ٧ | <b>V</b> (18) | | | PRE/PALL | Illegal | L | L | Н | L | V | V | Χ | | | REF/SELF | Illegal | L | L | L | Н | Χ | Χ | Χ | | | MRS | Illegal | L | L | L | L | 0 | P CO | DΕ | - 1. H: HIGH level input, L: LOW level input, X: "Don't Care" input, V: Valid data input - 2. All input signals are latched on the rising edge of the CLK signal. - 3. Both banks must be placed in the inactive (idle) state in advance. - 4. The state of the A0 to A11 pins is loaded into the mode register as an OP code. - 5. The row address is generated automatically internally at this time. The DQ pin and the address pin data is ignored. - 6. During a self-refresh operation, all pin data (states) other than CKE is ignored. - 7. The selected bank must be placed in the inactive (idle) state in advance. - 8. The selected bank must be placed in the active state in advance. - 9. This command is valid only when the burst length set to full page. - 10. This is possible depending on the state of the bank selected by the A11 pin. - 11. Time to switch internal busses is required. - 12. The DRAM can be switched to power-down mode by dropping the CKE pin LOW when both banks in the idle state. Input pins other than CKE are ignored at this time. - 13. The DRAM can be switched to self-refresh mode by dropping the CKE pin LOW when both banks in the idle state. Input pins other than CKE are ignored at this time. - 14. Possible if trand is satisfied. - 15. Illegal if tras is not satisfied. - 16. The conditions for burst interruption must be observed. Also note that the DRAM will enter the precharged state immediately after the burst operation completes if auto-precharge is selected. - 17. Command input becomes possible after the period trace has elapsed. Also note that the DRAM will enter the precharged state immediately after the burst operation completes if auto-precharge is selected. - 18. A8,A9 = don't care. ## **CKE RELATED COMMAND TRUTH TABLE(1)** | | | Ck | Œ | | | | | | | | |-----------------------|-------------------------------------------------------------------------|------------|---|----|-----|-----|----|-----|-------|------| | Current State | Operation | n-1 | n | CS | RAS | CAS | WE | A11 | A10 | A9-A | | Self-Refresh | Undefined | Н | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | | Self-Refresh Recovery <sup>(2)</sup> | L | Н | Н | Χ | Χ | Χ | Χ | Χ | Χ | | | Self-Refresh Recovery <sup>(2)</sup> | L | Н | L | Н | Н | Χ | Χ | Χ | Χ | | | Illegal <sup>(2)</sup> | L | Н | L | Н | L | Χ | Χ | Χ | Χ | | | Illegal <sup>(2)</sup> | L | Н | L | L | Χ | Χ | Χ | Χ | Χ | | | Self-Refresh | L | L | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | Self-Refresh Recovery | Idle State After tac Has Elapsed | Н | Н | Н | Χ | Χ | Χ | Χ | Χ | Χ | | | Idle State After tac Has Elapsed | Н | Н | L | Н | Н | Χ | Χ | Χ | Χ | | | Illegal | Н | Н | L | Н | L | Χ | Χ | Χ | Χ | | | Illegal | Н | Н | L | L | Χ | Χ | Χ | Χ | Χ | | | Power-Down on the Next Cycle | Н | L | Н | Χ | Χ | Χ | Χ | Χ | Χ | | | Power-Down on the Next Cycle | Н | L | L | Н | Н | Χ | Χ | Χ | Χ | | | Illegal | Н | L | L | Н | L | Χ | Χ | Χ | Χ | | | Illegal | Н | L | L | L | Χ | Χ | Χ | Χ | Χ | | | Clock Suspend Termination on the Next Cycle (2) | L | Н | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | | Clock Suspend | L | L | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | Power-Down | Undefined | Н | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | | Power-Down Mode Termination, Idle After That Termination <sup>(2)</sup> | L | Н | Χ | Χ | Χ | Χ | Χ | Χ | Х | | | Power-Down Mode | L | L | Χ | Χ | Χ | Χ | Χ | Χ | Х | | Both Banks Idle | No Operation | Н | Н | Н | Χ | Χ | Χ | Χ | Χ | Х | | | See the Operation Command Table | Н | Н | L | Н | Χ | Χ | Χ | Χ | Х | | | Bank Active Or Precharge | Н | Н | L | L | Н | Χ | Χ | Χ | Χ | | | Auto-Refresh | Н | Н | L | L | L | Н | Χ | Χ | Х | | | Mode Register Set | Н | Н | L | L | L | L | С | P COI | DE | | | See the Operation Command Table | Н | L | Н | X | X | X | Χ | Х | X | | | See the Operation Command Table | Н | L | L | Н | Χ | Χ | Χ | Χ | Χ | | | See the Operation Command Table | Н | L | L | L | Н | Χ | Χ | Χ | Х | | | Self-Refresh <sup>(3)</sup> | Н | L | L | L | L | Н | Χ | Χ | Х | | | See the Operation Command Table | Н | L | L | L | L | L | | P COI | | | | Power-Down Mode <sup>(3)</sup> | L | X | X | X | Χ | Χ | Χ | Χ | X | | Other States | See the Operation Command Table | <br>H | H | X | X | X | X | X | X | X | | | Clock Suspend on the Next Cycle <sup>(4)</sup> | Н | L | Χ | Χ | Χ | Χ | Χ | Х | Х | | | Clock Suspend Termination on the Next Cycle | L | Н | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | | Clock Suspend Termination on the Next C | -<br>vclel | L | X | X | X | Χ | X | Χ | X | - 1. H: HIGH level input, L: LOW level input, X: "Don't Care" input - 2. The CLK pin and the other input are reactivated asynchronously by the transition of the CKE level from LOW to HIGH. The minimum setup time (tcka) required before all commands other than mode termination must be satisfied. - 3. Both banks must be set to the inactive (idle) state in advance to switch to power-down mode or self-refresh mode. - 4. The input must be command defined in the operation command table. ## TWO BANKS OPERATION COMMAND TRUTH TABLE(1,2) | | _ | | | | | | | | | us State | Next S | State | |------------|----|-----|-----|----|-----|-----|-------------------|---------|---------|----------|---------|----------| | Operation | CS | RAS | CAS | WE | A11 | A10 | A9-A0 | BANK ( | BANK 1 | BANK ( | DBANK 1 | | | DESL | Н | Χ | Χ | Χ | Χ | Χ | Χ | Any | Any | Any | Any | | | NOP | L | Н | Н | Н | Х | Х | Х | Any | Any | Any | Any | | | BST | L | Н | Н | L | Х | Х | Х | R/W/A | I/A | A | I/A | | | | | | | | | | | I | I/A | 1 | I/A | | | | | | | | | | | I/A | R/W/A | I/A | Α | | | | | | | | | | | I/A | I | I/A | 1 | | | READ/READA | L | Н | L | Н | Н | Н | CA <sup>(3)</sup> | I/A | R/W/A | I/A | RP | | | | | | | | Н | Н | CA <sup>(3)</sup> | R/W | Α | Α | RP | | | | | | | | Н | L | CA <sup>(3)</sup> | I/A | R/W/A | I/A | R | | | | | | | | Н | L | CA <sup>(3)</sup> | R/W | Α | Α | R | | | | | | | | L | Н | CA <sup>(3)</sup> | R/W/A | I/A | RP | I/A | | | | | | | | L | Н | CA <sup>(3)</sup> | Α | R/W | RP | Α | | | | | | | | L | L | CA <sup>(3)</sup> | R/W/A | | R | I/A | | | | | | | | L | L | CA <sup>(3)</sup> | Α | R/W | R | Α | | | WRIT/WRITA | L | Н | L | L | Н | Н | CA <sup>(3)</sup> | I/A | R/W/A | I/A | WP | | | | | | | | Н | Н | CA <sup>(3)</sup> | R/W | Α | Α | WP | | | | | | | | Н | L | CA <sup>(3)</sup> | I/A | R/W/A | I/A | W | | | | | | | | Н | L | CA <sup>(3)</sup> | R/W | Α | Α | W | | | | | | | | L | Н | CA <sup>(3)</sup> | R/W/A | | WP | I/A | | | | | | | | L | Н | CA <sup>(3)</sup> | Α | R/W | WP | Α | | | | | | | | L | L | CA <sup>(3)</sup> | R/W/A | I/A | W | I/A | | | | | | | | L | L | CA <sup>(3)</sup> | Α | R/W | W | Α | | | ACT | L | L | Н | Н | Н | RA | RA | Any | 1 | Any | Α | | | | | | | | L | RA | RA | | Any | Α | Any | | | PRE/PALL | L | L | Н | L | Χ | Н | Χ | R/W/A/I | I/A | I | 1 | | | | | | | | Χ | Н | Χ | I/A | R/W/A/I | I | 1 | | | | | | | | Н | L | Χ | I/A | R/W/A/I | I/A | 1 | | | | | | | | Н | L | Χ | R/W/A/ | | R/W/A/ | l I | | | | | | | | L | L | Χ | R/W/A/I | | I | I/A | | | | | | | | L | L | Χ | I/A | R/W/A/I | <u> </u> | R/W/A/I | | | REF | L | L | L | Н | Х | Х | Х | | I | I | ļ | <u> </u> | | MRS | L | L | L | L | | PCO | DE . | 1 | I | 1 | | | - 1. H: HIGH level input, L: LOW level input, X: HIGH or LOW level input, RA: Row Address, CA: Column Address - 2. The device state symbols are interpreted as follows: - I Idle (inactive state) - A Row Active State - R Read - W Write - RP Read With Auto-Precharge - WP Write With Auto-Precharge - Any Any State - 3. CA: A8,A9 = don't care. ## SIMPLIFIED STATE TRANSITION DIAGRAM (One Bank Operation) #### **Device Initialization At Power-On** (Power-On Sequence) As is the case with conventional DRAMs, the DRAM product must be initialized by executing a stipulated power-on sequence after power is applied. After power is applied and VDD and VDDQ reach their stipulated voltages, set and hold the CKE and DQM pins HIGH for 100 $\mu$ s. Then, execute the precharge command to precharge both bank. Next, execute the auto-refresh command twice or more and define the device operation mode by executing a mode register set command. The mode register set command can be also set before auto-refresh command. ## **Mode Register Settings** The mode register set command sets the mode register. When this command is executed, pins A0 to A9, A10, and A11 function as data input pins for setting the register, and this data becomes the device internal OP code. This OP code has four fields as listed in the table below. | Input Pin | Field | | |----------------------|--------------|--| | A11, A10, A9, A8, A7 | Mode Options | | | A6, A5, A4 | CAS Latency | | | A3 | Burst Type | | | A2, A1, A0 | Burst Length | | Note that the mode register set command can be executed only when both banks are in the idle (inactive) state. If the Mode Register Set command is executed, the next command (except NOP or Deselect) cannot be executed until at least two clock cycles later, in order to avoid violating tMCD. ## **CAS** Latency During a read operation, the between the execution of the read command and data output is stipulated as the $\overline{\text{CAS}}$ latency. This period can be set using the mode register set command. The optimal $\overline{\text{CAS}}$ latency is determined by the clock frequency and device speed grade. See the "Operating Frequency / Latency Relationships" item for details on the relationship between the clock frequency and the $\overline{\text{CAS}}$ latency. See the table on the next page for details on setting the mode register. ## **Burst Length** When writing or reading, data can be input or output data continuously. In these operations, an address is input only once and that address is taken as the starting address internally by the device. The device then automatically generates the following address. The burst length field in the mode register stipulates the number of data items input or output in sequence. In the DRAM product, a burst length of 1, 2, 4, 8, or full page can be specified. See the table on the next page for details on setting the mode register. ### **Burst Type** The burst data order during a read or write operation is stipulated by the burst type, which can be set by the mode register set command. The DRAM product supports sequential mode and interleaved mode burst type settings. See the table on the next page for details on setting the mode register. See the "Burst Length and Column Address Sequence" item for details on DQ data orders in these modes. #### **Write Mode** Burst write or single write mode is selected by the OP code (A11, A10, A9) of the mode register. A burst write operation is enabled by setting the OP code (A11, A10, A9) to (0,0,0). A burst write starts on the same cycle as a write command set. The write start address is specified by the column address and bank select address at the write command set cycle. A single write operation is enabled by setting OP code (A11, A10, A9) to (0, 0,1). In a single write operation, data is only written to the column address and bank select address specified by the write command set cycle without regard to the bust length setting. ## **MODE REGISTER** | A11 A1 | 0 A9 | <b>A8</b> | <b>A7</b> | <b>A6</b> | <b>A</b> 5 | <b>A</b> 4 | А3 | <b>A2</b> | <b>A</b> 1 | Α0 | | | | | (Ax) | | | |--------|------|-----------|-----------|-----------|------------|------------|----|-----------|------------|---------------|------------|------|------|-------|--------|--------------------|-------------| | WRITE | MODE | | LT M | ODE<br>I | | BT<br>I | | BL<br>I | | | -<br>- | VIOG | e ne | egisi | er (M | х) | | | | | | | | | | | | | | | | M2 | M1 | МО | Sequential | Interleave | | | | | | | | | | | | — | Burst Len | | 0 | 0 | 0 | 1 | 1 | | | | | | | | | | | | | | 3 | 0 | 0 | 1 | 2 | 2 | | | | | | | | | | | | | | | 0 | 1 | 0 | 4 | 4 | | | | | | | | | | | | | | | 0 | 1 | 1 | 8 | 8 | | | | | | | | | | <u> </u> | | - | | | 1 | 0 | 0 | Reserved | Reserved | | | | | | | | | | | | | | | 1 | 0 | 1 | Reserved | Reserved | | | | | | | | | | | | | | | 1 | 1 | 0 | Reserved | Reserved | | | | | | | | | | | | | | | 1 | 1 | 1 | Full Page | Reserved | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | М3 | | Туре | • | | | | | | | | | | | | | _ E | Burst Typ | е | 0 | S | equen | itial | | | | | | | | | | | | | | | | 1 | In | terlea | ved | | | | | | | | | | | | | | | | M6 | M5 | M4 | CAS <b>Latency</b> | | | | | | | | | | | | | $\overline{}$ | atency N | | | 0 | 0 | Reserved | <del></del> | | | | | | | | | | | | | | | 0 | 0 | 1 | Reserved | | | | | | | | | | | | | | | | 0 | 1 | 0 | 2 | | | | | | | | | | | | | | | | 0 | 1 | 1 | 3 | | | | | | | | | | | | | | | | 1 | 0 | 0 | Reserved | | | | | | | | | | | | | | | | 1 | 0 | 1 | Reserved | | | | | | | | | | | | | | | | 1 | 1 | 0 | Reserved | | | | | | | | | | | | | | | | 1 | 1 | 1 | Reserved | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | M11 | M10 | М | 9 | M8 | M | 7 | W | rite N | /lode | | | | | | | | | | 0 | 0 | 1 | | 0 | ( | | | | | | ngle Writ | e | | | | | | | 0 | 0 | 0 | | 0 | ( | | | | | | urst Write | | | | | | | | 0 | 0 | 0 | ) | 0 | C | ) | Ві | ırst F | Read | & Bu | ırst Write | ) | | | | | | Note: Other values for these bits are reserved. ## **BURST LENGTH AND COLUMN ADDRESS SEQUENCE** | | Colun | nn A | ddress | Address | Sequence | | |---------------------|-----------|------------|------------|-----------------|-----------------|--| | <b>Burst Length</b> | <b>A2</b> | <b>A</b> 1 | <b>A</b> 0 | Sequential | Interleaved | | | 2 | Х | Χ | 0 | 0-1 | 0-1 | | | | Χ | Χ | 1 | 1-0 | 1-0 | | | 4 | Х | 0 | 0 | 0-1-2-3 | 0-1-2-3 | | | | Χ | 0 | 1 | 1-2-3-0 | 1-0-3-2 | | | | Χ | 1 | 0 | 2-3-0-1 | 2-3-0-1 | | | | Χ | 1 | 1 | 3-0-1-2 | 3-2-1-0 | | | 8 | 0 | 0 | 0 | 0-1-2-3-4-5-6-7 | 0-1-2-3-4-5-6-7 | | | | 0 | 0 | 1 | 1-2-3-4-5-6-7-0 | 1-0-3-2-5-4-7-6 | | | | 0 | 1 | 0 | 2-3-4-5-6-7-0-1 | 2-3-0-1-6-7-4-5 | | | | 0 | 1 | 1 | 3-4-5-6-7-0-1-2 | 3-2-1-0-7-6-5-4 | | | | 1 | 0 | 0 | 4-5-6-7-0-1-2-3 | 4-5-6-7-0-1-2-3 | | | | 1 | 0 | 1 | 5-6-7-0-1-2-3-4 | 5-4-7-6-1-0-3-2 | | | | 1 | 1 | 0 | 6-7-0-1-2-3-4-5 | 6-7-4-5-2-3-0-1 | | | | 1 | 1 | 1 | 7-0-1-2-3-4-5-6 | 7-6-5-4-3-2-1-0 | | | Full Page | n | n | n | Cn, Cn+1, Cn+2 | None | | | (256) | | | | Cn+3, Cn+4 | | | | . , | | | | Cn-1(Cn+255), | | | | | | | | Cn(Cn+256) | | | <sup>1.</sup> The burst length in full page mode is 256. ## BANK SELECT AND PRECHARGE ADDRESS ALLOCATION | Row | X0 | _ | Row Address | |--------|-----|--------------|----------------------------------------------------| | | X1 | _ | Row Address | | | X2 | _ | Row Address | | | X3 | _ | Row Address | | | X4 | _ | Row Address | | | X5 | _ | Row Address | | | X6 | _ | Row Address | | | X7 | _ | Row Address | | | X8 | _ | Row Address | | | X9 | _ | Row Address | | | X10 | _ | Row Address (Active Command) | | | | 0 | Precharge of the Selected Bank (Precharge Command) | | | | 1 | Precharge of Both Banks (Precharge Command) | | | X11 | 0 | Bank 0 Selected (Precharge and Active Commands) | | | | 1 | Bank 1 Selected (Precharge and Active Commands) | | Column | Y0 | _ | Column Address | | | Y1 | <del>_</del> | Column Address | | | Y2 | <del>_</del> | Column Address | | | Y3 | _ | Column Address | | | Y4 | _ | Column Address | | | Y5 | _ | Column Address | | | Y6 | _ | Column Address | | | Y7 | | Column Address | | | Y8 | | Don't Care | | | Y9 | _ | Don't Care | | | Y10 | 0 | Auto-Precharge - Disabled | | | | 1 | Auto-Precharge - Enables | | | Y11 | 0 | Bank 0 Selected (Read and Write Commands) | | | | 1 | Bank 1 Selected (Read and Write Commands) | #### **Burst Read** The read cycle is started by executing the read command. The address provided during read command execution is used as the starting address. First, the data corresponding to this address is output in synchronization with the clock signal after the $\overline{CAS}$ latency period. Next, data corresponding to an address generated automatically by the device is output in synchronization with the clock signal. The output buffers go to the LOW impedance state $\overline{\text{CAS}}$ latency minus one cycle after the read command, and go to the HIGH impedance state automatically after the last data is output. However, the case where the burst length is a full page is an exception. In this case the output buffers must be set to the high impedance state by executing a burst stop command. Note that upper byte and lower byte output data can be masked independently under control of the signals applied to the U/LDQM pins. The delay period ( $t_{QMD}$ ) is fixed at two, regardless of the $\overline{CAS}$ latency setting, when this function is used. The selected bank must be set to the active state before executing this command. #### **Burst Write** The write cycle is started by executing the command. The address provided during write command execution is used as the starting address, and at the same time, data for this address is input in synchronization with the clock signal. Next, data is input in other in synchronization with the clock signal. During this operation, data is written to address generated automatically by the device. This cycle terminates automatically after a number of clock cycles determined by the stipulated burst length. However, the case where the burst length is a full page is an exception. In this case the write cycle must be terminated by executing a burst stop command. The latency for DQ pin data input is zero, regardless of the $\overline{CAS}$ latency setting. However, a wait period (write recovery: tdpl) after the last data input is required for the device to complete the write operation. Note that the upper byte and lower byte input data can be masked independently under control of the signals applied to the U/LDQM pins. The delay period (tDMD) is fixed at zero, regardless of the CAS latency setting, when this function is used. ## Read With Auto-Precharge The read with auto-precharge command first executes a burst read operation and then puts the selected bank in the precharged state automatically. After the precharge completes, the bank goes to the idle state. Thus this command performs a read command and a precharge command in a single operation. During this operation, the delay period (tPQL) between the last burst data output and the start of the precharge operation differs depending on the $\overline{CAS}$ latency setting. When the $\overline{\text{CAS}}$ latency setting is two, the precharge operation starts on one clock cycle before the last burst data is output (tPQL = -1). When the $\overline{\text{CAS}}$ latency setting is three, the precharge operation starts on two clock cycles before the last burst data is output ( $t_{PQL} = -2$ ). Therefore, the selected bank can be made active after a delay of $t_{RP}$ from the start position of this precharge operation. The selected bank must be set to the active state before executing this command. The auto-precharge function is invalid if the burst length is set to full page. | CAS Latency | 3 | 2 | | |-------------|----|----|--| | tpQL | -2 | -1 | | ### Write With Auto-Precharge The write with auto-precharge command first executes a burst write operation and then puts the selected bank in the precharged state automatically. After the precharge completes the bank goes to the idle state. Thus this command performs a write command and a precharge command in a single operation. During this operation, the delay period (tDAL) between the last burst data input and the completion of the precharge operation differs depending on the $\overline{\text{CAS}}$ latency setting. The delay (tDAL) is trp plus two CLK periods. That is, the precharge operation starts two clock periods after the last burst data input. Therefore, the selected bank can be made active after a delay of tDAL. The selected bank must be set to the active state before executing this command. The auto-precharge function is invalid if the burst length is set to full page. | CAS Latency | 3 | 2 | | |-------------|------------------|------------------|--| | tdal | 2CLK | 2CLK | | | | +t <sub>RP</sub> | +t <sub>RP</sub> | | #### **Interval Between Read Command** A new command can be executed while a read cycle is in progress, i.e., before that cycle completes. When the second read command is executed, after the $\overline{\text{CAS}}$ latency has elapsed, data corresponding to the new read command is output in place of the data due to the previous read command. The interval between two read command (tccd) must be at least one clock cycle. The selected bank must be set to the active state before executing this command. #### **Interval Between Write Command** A new command can be executed while a write cycle is in progress, i.e., before that cycle completes. At the point the second write command is executed, data corresponding to the new write command can be input in place of the data for the previous write command. The interval between two write commands (tccd) must be at least one clock cycle. #### Interval Between Write and Read Commands A new read command can be executed while a write cycle is in progress, i.e., before that cycle completes. Data corresponding to the new read command is output after the $\overline{\text{CAS}}$ latency has elapsed from the point the new read command was executed. The I/On pins must be placed in the HIGH impedance state at least one cycle before data is output during this operation. The interval (tccd) between command must be at least one clock cycle. #### **Interval Between Read and Write Commands** A read command can be interrupted and a new write command executed while the read cycle is in progress, i.e., before that cycle completes. Data corresponding to the new write command can be input at the point new write command is executed. To prevent collision between input and output data at the DQn pins during this operation, the output data must be masked using the U/LDQM pins. The interval (tccd) between these commands must be at least one clock cycle. ## **Precharge** The precharge command sets the bank selected by pin A11 to the precharged state. This command can be executed at a time tras following the execution of an active command to the same bank. The selected bank goes to the idle state at a time trap following the execution of the precharge command, and an active command can be executed again for that bank. If pin A10 is low when this command is executed, the bank selected by pin A11 will be precharged, and if pin A10 is HIGH, both banks will be precharged at the same time. This input to pin A11 is ignored in the latter case. ## **Read Cycle Interruption** ## **Using the Precharge Command** A read cycle can be interrupted by the execution of the precharge command before that cycle completes. The delay time (trol) from the execution of the precharge command to the completion of the burst output is the clock cycle of $\overline{\text{CAS}}$ latency. | CAS Latency | 3 | 2 | | |-------------|---|---|--| | tral | 3 | 2 | | ## Write Cycle Interruption Using the Precharge Command A write cycle can be interrupted by the execution of the precharge command before that cycle completes. The delay time (twdl) from the precharge command to the point where burst input is invalid, i.e., the point where input data is no longer written to device internal memory is zero clock cycles regardless of the $\overline{CAS}$ . To inhibit invalid write, the DQM signal must be asserted HIGH with the precharge command. This precharge command and burst write command must be of the same bank, otherwise it is not precharge interrupt but only another bank precharge of dual bank operation. Inversely, to write all the burst data to the device, the precharge command must be executed after the write data recovery period (tdpl) has elapsed. Therefore, the precharge command must be executed two clock cycles after the input of the last burst data item. | CAS Latency | 3 | 2 | | |-------------|---|---|--| | twdl | 0 | 0 | | | topl | 2 | 2 | | ## Read Cycle (Full Page) Interruption Using the Burst Stop Command The IS42/4516100H can output data continuously from the burst start address (a) to location a+255 during a read cycle in which the burst length is set to full page. The IS42/4516100H repeats the operation starting at the 256th cycle with the data output returning to location (a) and continuing with a+1, a+2, a+3, etc. A burst stop command must be executed to terminate this cycle. A precharge command must be executed within the ACT to PRE command period (tras max.) following the burst stop command. After the period (trbd) required for burst data output to stop following the execution of the burst stop command has elapsed, the outputs go to the HIGH impedance state. This period (trbd) is two clock cycle when the $\overline{\text{CAS}}$ latency is two and three clock cycle when the $\overline{\text{CAS}}$ latency is three. | CAS Latency | 3 | 2 | | |-------------|---|---|--| | trbd | 3 | 2 | | ## Write Cycle (Full Page) Interruption Using the Burst Stop Command The DRAM can input data continuously from the burst start address (a) to location a+255 during a write cycle in which the burst length is set to full page. The DRAM repeats the operation starting at the 256th cycle with data input returning to location (a) and continuing with a+1, a+2, a+3, etc. A burst stop command must be executed to terminate this cycle. A precharge command must be executed within the ACT to PRE command period (tras max.) following the burst stop command. After the period (twbd) required for burst data input to stop following the execution of the burst stop command has elapsed, the write cycle terminates. This period (twbd) is zero clock cycles, regardless of the CAS latency. ## Burst Data Interruption Using the U/LDQM Pins (Read Cycle) Burst data output can be temporarily interrupted (masked) during a read cycle using the U/LDQM pins. Regardless of the CAS latency, two clock cycles (tQMD) after one of the U/LDQM pins goes HIGH, the corresponding outputs go to the HIGH impedance state. Subsequently, the outputs are maintained in the high impedance state as long as that U/LDQM pin remains HIGH. When the U/LDQM pin goes LOW, output is resumed at a time tQMD later. This output control operates independently on a byte basis with the UDQM pin controlling upper byte output (pins DQ8-DQ15) and the LDQM pin controlling lower byte output (pins DQ0 to DQ7). Since the U/LDQM pins control the device output buffers only, the read cycle continues internally and, in particular, incrementing of the internal burst counter continues. # Burst Data Interruption U/LDQM Pins (Write Cycle) Burst data input can be temporarily interrupted (muted) during a write cycle using the U/LDQM pins. Regardless of the CAS latency, as soon as one of the U/LDQM pins goes HIGH, the corresponding externally applied input data will no longer be written to the device internal circuits. Subsequently, the corresponding input continues to be muted as long as that U/LDQM pin remains HIGH. The DRAM will revert to accepting input as soon as that pin is dropped to LOW and data will be written to the device. This input control operates independently on a byte basis with the UDQM pin controlling upper byte input (pin DQ8 to DQ15) and the LDQM pin controlling the lower byte input (pins DQ0 to DQ7). Since the U/LDQM pins control the device input buffers only, the cycle continues internally and, in particular, incrementing of the internal burst counter continues. #### **Burst Read and Single Write** The burst read and single write mode is set up using the mode register set command. During this operation, the burst read cycle operates normally, but the write cycle only writes a single data item for each write cycle. The $\overline{\text{CAS}}$ latency and DQM latency are the same as in normal mode. #### **Bank Active Command Interval** When the selected bank is precharged, the period trp has elapsed and the bank has entered the idle state, the bank can be activated by executing the active command. If the other bank is in the idle state at that time, the active command can be executed for that bank after the period trad has elapsed. At that point both banks will be in the active state. When a bank active command has been executed, a precharge command must be executed for that bank within the ACT to PRE command period (tras max). Also note that a precharge command cannot be executed for an active bank before tras (min) has elapsed. After a bank active command has been executed and the trcd period has elapsed, read write (including autoprecharge) commands can be executed for that bank. #### **Clock Suspend** When the CKE pin is dropped from HIGH to LOW during a read or write cycle, the DRAM enters clock suspend mode on the next CLK rising edge. This command reduces the device power dissipation by stopping the device internal clock. Clock suspend mode continues as long as the CKE pin remains low. In this state, all inputs other than CKE pin are invalid and no other commands can be executed. Also, the device internal states are maintained. When the CKE pin goes from LOW to HIGH clock suspend mode is terminated on the next CLK rising edge and device operation resumes. The next command cannot be executed until the recovery period (tcka) has elapsed. Since this command differs from the self-refresh command described previously in that the refresh operation is not performed automatically internally, the refresh operation must be performed within the refresh period (tref). Thus the maximum time that clock suspend mode can be held is just under the refresh cycle time. #### **OPERATION TIMING EXAMPLE** # Power-On Sequence, Mode Register Set Cycle # **Power-Down Mode Cycle** # **Auto-Refresh Cycle** # Self-Refresh Cycle Note: 1: A8, A9 = Don't Care. 2. Self-Refresh Mode is not supported for A2 grade with $T_A > 85$ °C. # **Read Cycle** Note 1: A8,A9 = Don't Care. # Read Cycle / Auto-Precharge Note 1: A8,A9 = Don't Care. ## Read Cycle / Full Page Note 1: A8,A9 = Don't Care. ## Read Cycle / Ping-Pong Operation (Bank Switching) Note 1: A8,A9 = Don't Care. # **Write Cycle** Note 1: A8,A9 = Don't Care. # Write Cycle / Auto-Precharge Note 1: A8,A9 = Don't Care. # Write Cycle / Full Page Note 1: A8,A9 = Don't Care. ## Write Cycle / Ping-Pong Operation Note 1: A8,A9 = Don't Care. # Read Cycle / Page Mode Note 1: A8,A9 = Don't Care. # Read Cycle / Page Mode; Data Masking Note 1: A8,A9 = Don't Care. # Write Cycle / Page Mode Note 1: A8,A9 = Don't Care. # Write Cycle / Page Mode; Data Masking Note 1: A8,A9 = Don't Care. # Read Cycle / Clock Suspend Note 1: A8,A9 = Don't Care. ### Write Cycle / Clock Suspend Note 1: A8,A9 = Don't Care. # **Read Cycle / Precharge Termination** Note 1: A8,A9 = Don't Care. # Write Cycle / Precharge Termination Note 1: A8,A9 = Don't Care. # **Read Cycle / Byte Operation** Note 1: A8,A9 = Don't Care. # **Write Cycle / Byte Operation** Note 1: A8,A9 = Don't Care. # Read Cycle, Write Cycle / Burst Read, Single Write Note 1: A8,A9 = Don't Care. # **Read Cycle** Note 1: A8,A9 = Don't Care. # Read Cycle / Auto-Precharge Note 1: A8,A9 = Don't Care. # Read Cycle / Full Page Note 1: A8,A9 = Don't Care. ## Read Cycle / Ping Pong Operation (Bank Switching) Note 1: A8,A9 = Don't Care. # **Write Cycle** Note 1: A8,A9 = Don't Care. # Write Cycle / Auto-Precharge Note 1: A8,A9 = Don't Care. # Write Cycle / Full Page Note 1: A8,A9 = Don't Care. # **Write Cycle / Ping-Pong Operation (Bank Switching)** Note 1: A8,A9 = Don't Care. # Read Cycle / Page Mode Note 1: A8,A9 = Don't Care. # Read Cycle / Page Mode; Data Masking Note 1: A8,A9 = Don't Care. # Write Cycle / Page Mode Note 1: A8,A9 = Don't Care. ### Write Cycle / Page Mode; Data Masking Note 1: A8,A9 = Don't Care. # Read Cycle / Clock Suspend Note 1: A8,A9 = Don't Care. ### Write Cycle / Clock Suspend Note 1: A8,A9 = Don't Care. ### **Read Cycle / Precharge Termination** Note 1: A8,A9 = Don't Care. # Write Cycle / Precharge Termination Note 1: A8,A9 = Don't Care. ### **Read Cycle / Byte Operation** Note 1: A8,A9 = Don't Care. ### **Write Cycle / Byte Operation** Note 1: A8,A9 = Don't Care. ### Read Cycle, Write Cycle / Burst Read, Single Write Note 1: A8,A9 = Don't Care. #### **ORDERING INFORMATION** Commercial Range: 0°C to 70°C | Frequency | Speed (ns) | Order Part No. | Package | |-----------|------------|-----------------|----------------------------| | 200 MHz | 5 | IS42S16100H-5T | 400-mil TSOP II | | | | IS42S16100H-5TL | 400-mil TSOP II, Lead-free | | | | IS42S16100H-5BL | 60-ball BGA, Lead-free | | 166 MHz | 6 | IS42S16100H-6T | 400-mil TSOP II | | | | IS42S16100H-6TL | 400-mil TSOP II, Lead-free | | | | IS42S16100H-6BL | 60-ball BGA, Lead-free | | 143MHz | 7 | IS42S16100H-7T | 400-mil TSOP II | | | | IS42S16100H-7TL | 400-mil TSOP II, Lead-free | | | | IS42S16100H-7BL | 60-ball BGA, Lead-free | Industrial Range: -40°C to +85°C | Frequency | Speed (ns) | Order Part No. | Package | |-----------|------------|------------------|----------------------------| | 166 MHz | 6 | IS42S16100H-6TLI | 400-mil TSOP II, Lead-free | | | | IS42S16100H-6BLI | 60-ball BGA, Lead-free | | 143MHz | , | IS42S16100H-7TLI | 400-mil TSOP II, Lead-free | | | | IS42S16100H-7BLI | 60-ball BGA, Lead-free | Please contact ISSI for leaded parts support. Automotive Range: -40°C to +85°C | Frequency | Speed (ns) | Order Part No. | Package | |-----------|------------|-------------------|----------------------------| | 166 MHz | 6 | IS45S16100H-6TLA1 | 400-mil TSOP II, Lead-free | | 143MHz | 7 | IS45S16100H-7TLA1 | 400-mil TSOP II, Lead-free | | | | IS45S16100H-7BLA1 | 60-ball BGA, Lead-free | Automotive Range: -40°C to +105°C | Frequency | Speed (ns) | Order Part No. | Package | |-----------|------------|-------------------|----------------------------| | 143MHz | 7 | IS45S16100H-7TLA2 | 400-mil TSOP II, Lead-free | | | | IS45S16100H-7BLA2 | 60-ball BGA, Lead-free | Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! #### Наши преимущества: - Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов: - Поставка более 17-ти миллионов наименований электронных компонентов; - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001: - Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну; - Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела: - Подбор оптимального решения, техническое обоснование при выборе компонента; - Подбор аналогов; - Консультации по применению компонента; - Поставка образцов и прототипов; - Техническая поддержка проекта; - Защита от снятия компонента с производства. #### Как с нами связаться **Телефон:** 8 (812) 309 58 32 (многоканальный) Факс: 8 (812) 320-02-42 Электронная почта: org@eplast1.ru Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.