

# **LPC15xx**

**32-bit ARM Cortex-M3 microcontroller; up to 256 kB flash and 36 kB SRAM; FS USB, CAN, RTC, SPI, USART, I2C**

**Rev. 1.1 — 29 April 2015 Product data sheet**

## **1. General description**

The LPC15xx are ARM Cortex-M3 based microcontrollers for embedded applications featuring a rich peripheral set with very low power consumption. The ARM Cortex-M3 is a next generation core that offers system enhancements such as enhanced debug features and a higher level of support block integration.

The LPC15xx operate at CPU frequencies of up to 72 MHz. The ARM Cortex-M3 CPU incorporates a 3-stage pipeline and uses a Harvard architecture with separate local instruction and data buses as well as a third bus for peripherals. The ARM Cortex-M3 CPU also includes an internal prefetch unit that supports speculative branching.

The LPC15xx includes up to 256 kB of flash memory, 32 kB of ROM, a 4 kB EEPROM, and up to 36 kB of SRAM. The peripheral complement includes one full-speed USB 2.0 device, two SPI interfaces, three USARTs, one Fast-mode Plus I2C-bus interface, one C\_CAN module, PWM/timer subsystem with four configurable, multi-purpose State Configurable Timers (SCTimer/PWM) with input pre-processing unit, a Real-time clock module with independent power supply and a dedicated oscillator, two 12-channel/12-bit, 2 Msamples/s ADCs, one 12-bit, 500 kSamples/s DAC, four voltage comparators with internal voltage reference, and a temperature sensor. A DMA engine can service most peripherals.

For additional documentation related to the LPC15xx parts, see [Section 17 "References"](#page-101-0).

### **2. Features and benefits**

- System:
	- ARM Cortex-M3 processor (version r2p1), running at frequencies of up to 72 MHz.
	- ARM Cortex-M3 built-in Nested Vectored Interrupt Controller (NVIC).
	- ◆ System tick timer.
	- ◆ Serial Wire Debug (SWD) with four breakpoints and two watchpoints.
	- ◆ Single-cycle multiplier supported.
	- Memory Protection Unit (MPU) included.
- **Memory:** 
	- Up to 256 kB on-chip flash programming memory with 256 Byte page write and erase.
	- ◆ Up to 36 kB SRAM.
	- ◆ 4 kB EEPROM.



- ROM API support:
	- ◆ Boot loader with boot options from flash or external source via USART, C\_CAN, or USB
	- ◆ USB drivers
	- ◆ ADC drivers
	- ◆ SPI drivers
	- ◆ USART drivers
	- ◆ I2C drivers
	- Power profiles and power mode configuration with low-power mode configuration option
	- ◆ DMA drivers
	- ◆ C\_CAN drivers
	- ◆ Flash In-Application Programming (IAP) and In-System Programming (ISP).
- Digital peripherals:
	- Simple DMA engine with 18 channels and 20 programmable input triggers.
	- High-speed GPIO interface with up to 76 General-Purpose I/O (GPIO) pins with configurable pull-up/pull-down resistors, open-drain mode, input inverter, and programmable digital glitch filter.
	- GPIO interrupt generation capability with boolean pattern-matching feature on eight external inputs.
	- ◆ Two GPIO grouped port interrupts.
	- ◆ Switch matrix for flexible configuration of each I/O pin function.
	- ◆ CRC engine.
	- ◆ Quadrature Encoder Interface (QEI).
- Configurable PWM/timer/motor control subsystem:
	- Up to four 32-bit counter/timers or up to eight 16-bit counter/timers or combinations of 16-bit and 32-bit timers.
	- $\bullet$  Up to 28 match outputs and 22 configurable capture inputs with input multiplexer.
	- ◆ Up to 28 PWM outputs total.
	- ◆ Dither engine for improved average resolution of pulse edges.
	- Four State Configurable Timers (SCTimers) for highly flexible, event-driven timing and PWM applications.
	- ◆ SCT Input Pre-processor Unit (SCTIPU) for processing timer inputs and immediate handling of abort situations.
	- $\blacklozenge$  Integrated with ADC threshold compare interrupts, temperature sensor, and analog comparator outputs for motor control feedback using analog signals.
- Special-application and simple timers:
	- ◆ 24-bit, four-channel, multi-rate timer (MRT) for repetitive interrupt generation at up to four programmable, fixed rates.
	- ◆ Repetitive interrupt timer for general purpose use.
	- ◆ Windowed Watchdog timer (WWDT).
	- ◆ High-resolution 32-bit Real-time clock (RTC) with selectable 1 s or 1 ms time resolution running in the always-on power domain. RTC can be used for wake-up from all low power modes including Deep power-down.

- Analog peripherals:
	- ◆ Two 12-bit ADC with up to 12 input channels per ADC and with multiple internal and external trigger inputs and sample rates of up to 2 Msamples/s. Each ADC supports two independent conversion sequences. ADC conversion clock can be the system clock or an asynchronous clock derived from one of the three PLLs.
	- ◆ One 12-bit DAC.
	- $\blacklozenge$  Integrated temperature sensor and band gap internal reference voltage.
	- ◆ Four comparators with external and internal voltage references (ACMP0 to 3). Comparator outputs are internally connected to the SCTimer/PWMs and ADCs and externally to pins. Each comparator output contains a programmable glitch filter.
- Serial interfaces:
	- ◆ Three USART interfaces with DMA, RS-485 support, autobaud, and with synchronous mode and 32 kHz mode for wake-up from Deep-sleep and Power-down modes. The USARTs share a fractional baud-rate generator.
	- ◆ Two SPI controllers.
	- ◆ One I<sup>2</sup>C-bus interface supporting fast mode and Fast-mode Plus with data rates of up to 1Mbit/s and with multiple address recognition and monitor mode.
	- ◆ One C\_CAN controller.
	- ◆ One USB 2.0 full-speed device controller with on-chip PHY.
- Clock generation:
	- ♦ 12 MHz internal RC oscillator trimmed to 1 % accuracy for  $-25 \text{ °C} \leq T_{amb} \leq +85 \text{ °C}$ that can optionally be used as a system clock.
	- ◆ Crystal oscillator with an operating range of 1 MHz to 25 MHz.
	- ◆ Watchdog oscillator with a frequency range of 503 kHz.
	- ◆ 32 kHz low-power RTC oscillator with 32 kHz, 1 kHz, and 1 Hz outputs.
	- ◆ System PLL allows CPU operation up to the maximum CPU rate without the need for a high-frequency crystal. May be run from the system oscillator or the internal RC oscillator.
	- ◆ Two additional PLLs for generating the USB and SCTimer/PWM clocks.
	- Clock output function with divider that can reflect the crystal oscillator, the main clock, the IRC, or the watchdog oscillator.
- **Power control:** 
	- ◆ Integrated PMU (Power Management Unit) to minimize power consumption.
	- Reduced power modes: Sleep mode, Deep-sleep mode, Power-down mode, and Deep power-down mode.
	- APIs provided for optimizing power consumption in active and sleep modes and for configuring Deep-sleep, Power-down, and Deep power-down modes.
	- Wake-up from Deep-sleep and Power-down modes on activity on USB, USART, SPI, and I2C peripherals.
	- ◆ Wake-up from Sleep, Deep-sleep, Power-down, and Deep power-down modes from the RTC alarm or wake-up interrupts.
	- ◆ Timer-controlled self wake-up from Deep power-down mode using the RTC high-resolution/wake-up 1 kHz timer.
	- ◆ Power-On Reset (POR).
	- ◆ BrownOut Detect BOD).
- **JTAG boundary scan modes supported.**
- **Unique device serial number for identification.**

- Single power supply 2.4 V to 3.6 V.
- Temperature range  $-40$  °C to  $+105$  °C.
- Available as LQFP100, LQFP64, and LQFP48 packages.

## **3. Applications**

- Motor control Solar inverters
- 
- 
- **Industrial and medical**
- 
- Motion drives **Home appliances**
- Digital power supplies Building and factory automation

# **4. Ordering information**

#### **Table 1. Ordering information**



## **4.1 Ordering options**





### **5. Marking**



The LPC15xx devices typically have the following top-side marking for LQFP100 packages:

LPC15xxJxxx

Xxxxxx xx

xxxyywwxxx

The LPC15xx devices typically have the following top-side marking for LQFP64 packages:

LPC15xxJ

Xxxxxx xx

xxxyywwxxx

The LPC15xx devices typically have the following top-side marking for LQFP48 packages:

- LPC15xxJ
- Xxxxxx

Xxxyy

wwxxx

Field 'yy' states the year the device was manufactured. Field 'ww' states the week the device was manufactured during that year.

**32-bit ARM Cortex-M3 microcontroller**

### **6. Block diagram**



**32-bit ARM Cortex-M3 microcontroller**

# **7. Pinning information**

### **7.1 Pinning**



#### **32-bit ARM Cortex-M3 microcontroller**



**Fig 5. LQFP48 pin configuration (without USB)**

#### **32-bit ARM Cortex-M3 microcontroller**



#### **32-bit ARM Cortex-M3 microcontroller**





**Product data sheet Rev. 1.1 — 29 April 2015 Rev. 1.1 — 29 April 2015 11 of 107** 

LPC15XX All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2015. All rights reserved.

### **7.2 Pin description**

Most pins are configurable for multiple functions, which can be analog or digital. Digital inputs can be connected to several peripherals at once, however only one digital output or one analog function can be assigned to any on pin. The pin's connections to internal peripheral blocks are configured by the switch matrix (SWM), the input multiplexer (INPUT MUX), and the SCT Input Pre-processor Unit (SCTIPU).

The switch matrix enables certain fixed-pin functions that can only reside on specific pins (see [Table 3\)](#page-11-0) and assigns all other pin functions (movable functions) to any available pin (see [Table 4\)](#page-17-0), so that the pinout can be optimized for a given application.

The input multiplexer provides many choices (pins and internal signals) for selecting the inputs of the SCTimer/PWMs and the frequency measure block. Pins that are connected to the input multiplexer are listed in [Table 5.](#page-19-0) If a pin is selected in the input multiplexer, it is directly connected to the peripheral input without being routed through the switch matrix. Independently of being selected in the input multiplexer, the same pin can also be assigned by the switch matrix to another peripheral input.

Four pins can also be connected directly to the SCTIPU and at the same time be inputs to the input multiplexer and the switch matrix (see [Table 5](#page-19-0)).

| <b>Symbol</b>                | LQFP48         | LQFP64         | LQFP100        |       | <b>Reset</b><br>state <sup>[1]</sup> | <b>Type</b> | <b>Description</b>                                                                                    |
|------------------------------|----------------|----------------|----------------|-------|--------------------------------------|-------------|-------------------------------------------------------------------------------------------------------|
| PIO0_0/ADC0_10/<br>SCT0_OUT3 | 1              | $\overline{2}$ | $\overline{2}$ | $[2]$ | I; PU                                | IO          | PIO0_0 - General purpose port 0 input/output 0.                                                       |
|                              |                |                |                |       |                                      | A           | $ADC0_10 - ADC0$ input 10.                                                                            |
|                              |                |                |                |       |                                      | O           | SCT0_OUT3 - SCTimer0/PWM output 3.                                                                    |
| PIO0_1/ADC0_7/<br>SCT0_OUT4  | $\overline{2}$ | 5              | 6              | $[2]$ | I; PU                                | IO          | <b>PIO0_1</b> — General purpose port 0 input/output 1.                                                |
|                              |                |                |                |       |                                      | A           | $ADC0$ $7 - ADC0$ input 7.                                                                            |
|                              |                |                |                |       |                                      | O           | SCT0_OUT4 - SCTimer0/PWM output 4.                                                                    |
| PIO0 2/ADC0 6/<br>SCT1_OUT3  | 3              | 6              | 8              | $[2]$ | I; PU                                | IO          | <b>PIO0_2</b> — General purpose port 0 input/output 2.                                                |
|                              |                |                |                |       |                                      |             | ADC0_6 - ADC0 input 6.                                                                                |
|                              |                |                |                |       |                                      | $\Omega$    | SCT1_OUT3 - SCTimer1/PWM output 3.                                                                    |
| PIO0_3/ADC0_5/<br>SCT1_OUT4  | 4              | 7              | 10             | $[2]$ | I; PU                                | IO          | PIO0_3 - General purpose port 0 input/output 3.                                                       |
|                              |                |                |                |       |                                      | Α           | $ADC0$ 5 $-$ ADC0 input 5.                                                                            |
|                              |                |                |                |       |                                      | $\circ$     | SCT1_OUT4 - SCTimer1/PWM output 4.                                                                    |
| PIO0_4/ADC0_4                | 5              | 8              | 13             | $[2]$ | I; PU                                | IO          | PIO0_4 — General purpose port 0 input/output 4. This is<br>the ISP_0 boot pin for the LQFP48 package. |
|                              |                |                |                |       |                                      | A           | ADC0_4 - ADC0 input 4.                                                                                |
| PIO0_5/ADC0_3                | 6              | 9              | 14             | $[2]$ | I; PU                                | IO          | PIO0_5 - General purpose port 0 input/output 5.                                                       |
|                              |                |                |                |       |                                      | A           | $ADC0_3 - ADC0 input 3.$                                                                              |
| PIO0_6/ADC0_2/<br>SCT2_OUT3  | 7              | 10             | 16             | $[2]$ | I; PU                                | IO          | PIO0 6 – General purpose port 0 input/output 6.                                                       |
|                              |                |                |                |       |                                      | A           | $ADC0_2 - ADC0 input 2.$                                                                              |
|                              |                |                |                |       |                                      | $\circ$     | SCT2_OUT3 - SCTimer2/PWM output 3.                                                                    |
| PIO0 7/ADC0 1                | 8              | 11             | 17             | $[2]$ | I; PU                                | IO          | PIO0_7 — General purpose port 0 input/output 7.                                                       |
|                              |                |                |                |       |                                      | A           | $ADCO_1$ - ADC0 input 1.                                                                              |

<span id="page-11-0"></span>**Table 3. Pin description with fixed-pin functions**













#### **Table 3. Pin description with fixed-pin functions**

<span id="page-17-1"></span>[1] Pin state at reset for default function:  $I =$  Input:  $O =$  Output: PU = internal pull-up enabled:  $IA =$  inactive, no pull-up/down enabled; F = floating; If the pins are not used, tie floating pins to ground or power to minimize power consumption.

- <span id="page-17-2"></span>[2] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input. When configured as analog input, digital section of the pad is disabled and the pin is not 5 V tolerant. This pin includes a 10 ns on/off glitch filter. By default, the glitch filter is turned on.
- <span id="page-17-3"></span>[3] This pin is not 5 V tolerant due to special analog functionality. When configured for a digital function, this pin is 3 V tolerant and provides standard digital I/O functions with configurable internal pull-up and pull-down resistors and hysteresis. When configured for DAC\_OUT, the digital section of the pin is disabled and this pin is a 3 V tolerant analog output. This pin includes a 10 ns on/off glitch filter. By default, the glitch filter is turned on.
- <span id="page-17-4"></span>[4] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors, and configurable hysteresis. This pin includes a 10 ns on/off glitch filter. By default, the glitch filter is turned on. This pin is powered in deep power-down mode and can wake up the part. The wake-up pin function can be disabled and the pin can be used for other purposes, if the RTC is enabled for waking up the part from Deep power-down mode.
- <span id="page-17-5"></span>[5] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis.
- <span id="page-17-6"></span>[6] 5 V tolerant pad. RESET functionality is not available in Deep power-down mode. Use the WAKEUP pin to reset the chip and wake up from Deep power-down mode. An external pull-up resistor is required on this pin for the Deep power-down mode.
- <span id="page-17-7"></span>[7] I<sup>2</sup>C-bus pin compliant with the I<sup>2</sup>C-bus specification for I<sup>2</sup>C standard mode, I<sup>2</sup>C Fast-mode, and I<sup>2</sup>C Fast-mode Plus. The pin requires an external pull-up to provide output functionality. When power is switched off, this pin is floating and does not disturb the I2C lines. Open-drain configuration applies to all functions on this pin.
- <span id="page-17-8"></span>[8] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis; includes high-current output driver.
- <span id="page-17-10"></span>[9] Special analog pin.
- <span id="page-17-9"></span>[10] Pad provides USB functions. It is designed in accordance with the USB specification, revision 2.0 (Full-speed and Low-speed mode only). This pad is not 5 V tolerant.
- <span id="page-17-11"></span>[11] When the main oscillator is not used, connect XTALIN and XTALOUT as follows: XTALIN can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). XTALOUT should be left floating.



#### <span id="page-17-0"></span>**Table 4. Movable functions**



# **Table 4. Movable functions** *…continued*



#### **Table 4. Movable functions** *…continued*

#### <span id="page-19-0"></span>**Table 5. Pins connected to the INPUT multiplexer and SCT IPU**



| <b>Symbol</b>   |        |        |                 | <b>Description</b>        |
|-----------------|--------|--------|-----------------|---------------------------|
|                 | LQFP48 | LQFP64 | LQFP100         |                           |
| PIO1_7/ACMP3_I4 |        | 51     | 81              | SCT0 input multiplexer    |
| PIO1 11         |        | 38     | 58              | SCT3 input multiplexer    |
|                 |        |        |                 | SCTIPU input SAMPLE_IN_A2 |
| PIO1_12         |        |        | 9               | SCT0 input multiplexer    |
| PIO1 13         |        |        | 11              | SCT0 input multiplexer    |
| PIO1_15         |        |        | 12 <sup>2</sup> | SCT1 input multiplexer    |
| PIO1 16         |        |        | 18              | SCT1 input multiplexer    |
| PIO1_18         |        |        | 25              | SCT2 input multiplexer    |
| PIO1 19         |        | ۰      | 29              | SCT2 input multiplexer    |
| PIO1 21         |        |        | 37              | SCT3 input multiplexer    |
| PIO1_22         |        |        | 38              | SCT3 input multiplexer    |
| PIO1_26         |        |        | 48              | SCTIPU input SAMPLE_IN_A3 |
| PIO1_27         |        |        | 50              | <b>FREQMEAS</b>           |

**Table 5. Pins connected to the INPUT multiplexer and SCT IPU**

### **8. Functional description**

#### **8.1 ARM Cortex-M3 processor**

The ARM Cortex-M3 is a general purpose, 32-bit microprocessor, which offers high performance and very low power consumption. The ARM Cortex-M3 offers many new features, including a Thumb-2 instruction set, low interrupt latency, hardware division, hardware single-cycle multiply, interruptible/continuable multiple load and store instructions, automatic state save and restore for interrupts, tightly integrated interrupt controller, and multiple core buses capable of simultaneous accesses.

Pipeline techniques are employed so that all parts of the processing and memory systems can operate continuously. Typically, while one instruction is being executed, its successor is being decoded, and a third instruction is being fetched from memory.

The ARM Cortex-M3 processor is described in detail in the *Cortex-M3 Technical Reference Manual*, which is available on the official ARM website.

#### **8.2 Memory Protection Unit (MPU)**

The LPC15xx have a Memory Protection Unit (MPU) which can be used to improve the reliability of an embedded system by protecting critical data within the user application.

The MPU allows separating processing tasks by disallowing access to each other's data, disabling access to memory regions, allowing memory regions to be defined as read-only and detecting unexpected memory accesses that could potentially break the system.

The MPU separates the memory into distinct regions and implements protection by preventing disallowed accesses. The MPU supports up to eight regions each of which can be divided into eight subregions. Accesses to memory locations that are not defined in the MPU regions, or not permitted by the region setting, will cause the Memory Management Fault exception to take place.

#### **8.3 On-chip flash programming memory**

The LPC15xx contain up to 256 kB on-chip flash program memory. The flash can be programmed using In-System Programming (ISP) or In-Application Programming (IAP) via the on-chip boot loader software. Flash updates via USB are supported as well.

The flash memory is divided into 4 kB sectors with each sector consisting of 16 pages. Individual pages of 256 byte each can be erased using the IAP erase page command.

#### **8.3.1 ISP pin configuration**

The LPC15xx supports ISP via the USART0, C\_CAN, or USB interfaces. The ISP mode is determined by the state of two pins (ISP\_0 and ISP\_1) at boot time:



**Table 6. ISP modes**

The ISP pin assignment is different for each package, so that the fewest functions possible are blocked. No more than four pins must be set aside for entering ISP in any ISP mode. The boot code assigns two ISP pins for each package, which are probed when the part boots to determine whether or not to enter ISP mode. Once the ISP mode has been determined, the boot loader configures the necessary serial pins for each package.

Pins which are not configured by the boot loader for the selected boot mode (for example CAN0\_RD and CAN0\_TD in USART mode) can be assigned to any function through the switch matrix.



#### **Table 7. Pin assignments for ISP modes**

#### **8.4 EEPROM**

The LPC15xx contain 4 kB of on-chip byte-erasable and byte-programmable EEPROM data memory. The EEPROM can be programmed using In-Application Programming (IAP) via the on-chip boot loader software.

#### <span id="page-22-0"></span>**8.5 SRAM**

The LPC15xx contain a total 36 kB, 20 kB or 12 kB of contiguous, on-chip static RAM memory. For each SRAM configuration, the SRAM is divided into three blocks: 2 x 16 kB + 4 kB for 36 kB SRAM, 2 x 8 kB + 4 kB for 20 kB SRAM, and 2 x 4 kB + 4 kB for 12 kB SRAM. The bottom 16 kB, 8 kB, or 4 kB are enabled by the bootloader and cannot be disabled. The next two SRAM blocks in each configuration can be disabled or enabled individually in the SYSCON block to save power.



#### **Table 8. LPC15xx SRAM configurations**

### **8.6 On-chip ROM**

The on-chip ROM contains the boot loader and the following Application Programming Interfaces (APIs):

- **•** In-System Programming (ISP) and In-Application Programming (IAP) support for flash including IAP erase page command.
- **•** IAP support for EEPROM.
- **•** Flash updates via USB and C\_CAN supported.
- **•** USB API (HID, CDC, and MSC drivers).
- **•** DMA, I2C, USART, SPI, and C\_CAN drivers.
- **•** Power profiles for configuring power consumption and PLL settings.

- **•** Power mode configuration for configuring deep-sleep, power-down, and deep power-down modes.
- **•** ADC drivers for analog-to-digital conversion and ADC calibration.

**32-bit ARM Cortex-M3 microcontroller**



### **8.7 AHB multilayer matrix**

**32-bit ARM Cortex-M3 microcontroller**

#### **8.8 Memory map**



#### **8.9 Nested Vectored Interrupt controller (NVIC)**

The Nested Vectored Interrupt Controller (NVIC) is part of the Cortex-M3. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

#### **8.9.1 Features**

- **•** Nested Vectored Interrupt Controller that is an integral part of the ARM Cortex-M3.
- **•** Tightly coupled interrupt controller provides low interrupt latency.
- **•** Controls system exceptions and peripheral interrupts.
- **•** The NVIC supports 47 vectored interrupts.
- **•** Eight programmable interrupt priority levels with hardware priority level masking.
- **•** Software interrupt generation using the ARM exceptions SVCall and PendSV.
- **•** Support for NMI.
- **•** ARM Cortex-M3 Vector table offset register VTOR implemented.

#### **8.9.2 Interrupt sources**

Typically, each peripheral device has one interrupt line connected to the NVIC but can have several interrupt flags. Individual interrupt flags can also represent more than one interrupt source.

#### **8.10 IOCON block**

The IOCON block configures the electrical properties of the pins such as pull-up and pull-down resistors, hysteresis, open-drain modes and input filters.

**Remark:** The pin function and whether the pin operates in digital or analog mode are entirely under the control of the switch matrix.

Enabling an analog function through the switch matrix disables the digital pad. However, the internal pull-up and pull-down resistors as well as the pin hysteresis must be disabled to obtain an accurate reading of the analog input.

#### **8.10.1 Features**

- **•** Programmable pull-up, pull-down, or repeater mode.
- All pins (except PIO0\_22 and PIO0\_23) are pulled up to 3.3 V ( $V_{DD}$  = 3.3 V) if their pull-up resistor is enabled.
- **•** Programmable pseudo open-drain mode.
- **•** Programmable (on/off) 10 ns glitch filter on 36 pins (PIO0\_0 to PIO0\_17, PIO0\_25 to PIO0\_31, PIO1\_0 to PIO1\_10). The glitch filter is turned on by default.
- **•** Programmable hysteresis.
- **•** Programmable input inverter.
- **•** Digital filter with programmable filter constant on all pins.

#### **8.10.2 Standard I/O pad configuration**

[Figure 11](#page-27-0) shows the possible pin modes for standard I/O pins with analog input function:

- **•** Digital output driver with configurable open-drain output
- **•** Digital input: Weak pull-up resistor (PMOS device) enabled/disabled
- **•** Digital input: Weak pull-down resistor (NMOS device) enabled/disabled
- **•** Digital input: Repeater mode enabled/disabled
- **•** Digital input: Input digital filter configurable on all pins
- **•** Digital input: Input glitch filter enabled/disabled on select pins
- **•** Analog input



### <span id="page-27-0"></span>**8.11 Switch Matrix (SWM)**

The switch matrix controls the function of each digital or mixed analog/digital pin in a highly flexible way by allowing to connect many functions like the USART, SPI, SCT, and I2C functions to any pin that is not power or ground. These functions are called movable functions and are listed in [Table 4](#page-17-0).

Functions that need specialized pads like the ADC or analog comparator inputs can be enabled or disabled through the switch matrix. These functions are called fixed-pin functions and cannot move to other pins. The fixed-pin functions are listed in [Table 3](#page-11-0). If a fixed-pin function is disabled, any other movable function can be assigned to this pin.

#### **8.12 Fast General-Purpose parallel I/O (GPIO)**

Device pins that are not connected to a specific peripheral function through the switch matrix are controlled by the GPIO registers. Pins may be dynamically configured as inputs or outputs. Multiple outputs can be set or cleared in one write operation.

LPC15xx use accelerated GPIO functions.

- **•** An entire port value can be written in one instruction.
- **•** Mask, set, and clear operations are supported for the entire port.

#### **8.12.1 Features**

- **•** Bit level port registers allow a single instruction to set and clear any number of bits in one write operation.
- **•** Direction control of individual bits.

#### **8.13 Pin interrupt/pattern match engine (PINT)**

The pin interrupt block configures up to eight pins from the digital pins on ports 1 and 2 for providing eight external interrupts connected to the NVIC. The input multiplexer block is used to select the pins.

The pattern match engine can be used, in conjunction with software, to create complex state machines based on pin inputs.

Any digital pin on ports 0 and 1 can be configured through the SYSCON block as input to the pin interrupt or pattern match engine. The registers that control the pin interrupt or pattern match engine are located on the IO+ bus for fast single-cycle access.

#### **8.13.1 Features**

- **•** Pin interrupts
	- **–** Up to eight pins can be selected from all digital pins on ports 0 and 1 as edge- or level-sensitive interrupt requests. Each request creates a separate interrupt in the NVIC.
	- **–** Edge-sensitive interrupt pins can interrupt on rising or falling edges or both.
	- **–** Level-sensitive interrupt pins can be HIGH- or LOW-active.
	- **–** Pin interrupts can wake up the part from sleep mode, deep-sleep mode, and power-down mode.
- **•** Pin interrupt pattern match engine
	- **–** Up to 8 pins can be selected from all digital pins on ports 0 and 1 to contribute to a boolean expression. The boolean expression consists of specified levels and/or transitions on various combinations of these pins.
	- **–** Each minterm (product term) comprising the specified boolean expression can generate its own, dedicated interrupt request.
	- **–** Any occurrence of a pattern match can be programmed to also generate an RXEV notification to the ARM CPU.
	- **–** The pattern match engine does not facilitate wake-up.

### **8.14 GPIO group interrupts (GINT0/1)**

The GPIO pins can be used in several ways to set pins as inputs or outputs and use the inputs as combinations of level and edge sensitive interrupts. For each port/pin connected to one of the two the GPIO Grouped Interrupt blocks (GINT0 and GINT1), the GPIO grouped interrupt registers determine which pins are enabled to generate interrupts and what the active polarities of each of those inputs are.

The GPIO grouped interrupt registers also select whether the interrupt output will be level or edge triggered and whether it will be based on the OR or the AND of all of the enabled inputs.

When the designated pattern is detected on the selected input pins, the GPIO grouped interrupt block generates an interrupt. If the part is in a power-savings mode, it first asynchronously wakes the part up prior to asserting the interrupt request. The interrupt request line can be cleared by writing a one to the interrupt status bit in the control register.

#### **8.14.1 Features**

- **•** Two group interrupts are supported to reflect two distinct interrupt patterns.
- **•** The inputs from any number of digital pins can be enabled to contribute to a combined group interrupt.
- **•** The polarity of each input enabled for the group interrupt can be configured HIGH or LOW.
- **•** Enabled interrupts can be logically combined through an OR or AND operation.
- **•** The grouped interrupts can wake up the part from sleep, deep-sleep or power-down modes.

#### **8.15 DMA controller**

The DMA controller can access all memories and the USART, SPI, I2C, and DAC peripherals using DMA requests. DMA transfers can also be triggered by internal events like the ADC interrupts, the SCT DMA request signals, or the analog comparator outputs.

#### **8.15.1 Features**

- **•** 18 channels with 14 channels connected to peripheral request inputs.
- **•** DMA operations can be triggered by on-chip events. Each DMA channel can select one trigger input from 24 sources through the input multiplexer.
- **•** Priority is user selectable for each channel.
- **•** Continuous priority arbitration.
- **•** Address cache with four entries.
- **•** Efficient use of data bus.
- **•** Supports single transfers up to 1,024 words.
- **•** Address increment options allow packing and/or unpacking data.

#### **8.16 Input multiplexing (Input mux)**

The input multiplexer allows to select from multiple external and internal sources for the SCT inputs, DMA trigger inputs, and the frequency measure block. The input multiplexer is implemented as a register interface with one source selection register for each input. The input multiplexer can for example connect SCT outputs, the ADC interrupts, or the comparator outputs to the SCT inputs and thus enables the SCT to use a large variety of events to control the timing operation.

The ADCs and analog comparators also support input multiplexing using source selection registers as part of their configuration registers.

#### **8.17 USB interface**

**Remark:** The USB interface is available on parts LPC1549/48/47 only.

The Universal Serial Bus (USB) is a 4-wire bus that supports communication between a host and one or more (up to 127) peripherals. The host controller allocates the USB bandwidth to attached devices through a token-based protocol. The bus supports hot-plugging and dynamic configuration of the devices. All transactions are initiated by the host controller.

The USB interface consists of a full-speed device controller with on-chip PHY (PHYsical layer) for device functions.

**Remark:** Configure the part in default power mode with the power profiles before using the USB (see [Section 8.40.1](#page-47-0)). Do not use the USB when the part runs in performance, efficiency, or low-power mode.

#### **8.17.1 Full-speed USB device controller**

The device controller enables 12 Mbit/s data exchange with a USB Host controller. It consists of a register interface, serial interface engine, and endpoint buffer memory. The serial interface engine decodes the USB data stream and writes data to the appropriate endpoint buffer. The status of a completed USB transfer or error condition is indicated via status registers. An interrupt is also generated if enabled.

#### **8.17.1.1 Features**

- **•** Dedicated USB PLL available.
- **•** Fully compliant with *USB 2.0 specification (full speed)*.
- **•** Supports 10 physical (5 logical) endpoints including one control endpoint.
- **•** Single and double buffering supported.
- **•** Each non-control endpoint supports bulk, interrupt, or isochronous endpoint types.
- **•** Supports wake-up from Deep-sleep mode and Power-down mode on USB activity and remote wake-up.
- **•** Supports SoftConnect functionality through internal pull-up resistor.
- **•** Internal 33 Ω series termination resistors on USB\_DP and USB\_DM lines eliminate the need for external series resistors.
- **•** Supports Link Power Management (LPM).

#### **8.18 USART0/1/2**

**Remark:** All USART functions are movable functions and are assigned to pins through the switch matrix. Do not connect USART functions to the open-drain pins PIO0\_22 and PIO0\_23.

Interrupts generated by the USART peripherals can wake up the part from Deep-sleep and power-down modes if the USART is in synchronous mode, the 32 kHz mode is enabled, or the CTS interrupt is enabled.

#### **8.18.1 Features**

- **•** Maximum bit rates of 4.5 Mbit/s in asynchronous mode, 15 Mbit/s in synchronous mode master mode, and 18 Mbit/s in synchronous slave mode.
- **•** 7, 8, or 9 data bits and 1 or 2 stop bits.
- **•** Synchronous mode with master or slave operation. Includes data phase selection and continuous clock option.
- **•** Multiprocessor/multidrop (9-bit) mode with software address compare.
- **•** RS-485 transceiver output enable.
- **•** Autobaud mode for automatic baud rate detection
- **•** Parity generation and checking: odd, even, or none.
- **•** Software selectable oversampling from 5 to 16 clocks in asynchronous mode.
- **•** One transmit and one receive data buffer.
- **•** RTS/CTS for hardware signaling for automatic flow control. Software flow control can be performed using Delta CTS detect, Transmit Disable control, and any GPIO as an RTS output.
- **•** Received data and status can optionally be read from a single register
- **•** Break generation and detection.
- **•** Receive data is 2 of 3 sample "voting". Status flag set when one sample differs.
- **•** Built-in Baud Rate Generator with auto-baud function.
- **•** A fractional rate divider is shared among all USARTs.
- **•** Interrupts available for Receiver Ready, Transmitter Ready, Receiver Idle, change in receiver break detect, Framing error, Parity error, Overrun, Underrun, Delta CTS detect, and receiver sample noise detected.
- **•** Loopback mode for testing of data and flow control.
- **•** In synchronous slave mode, wakes up the part from deep-sleep and power-down modes.
- **•** Special operating mode allows operation at up to 9600 baud using the 32 kHz RTC oscillator as the UART clock. This mode can be used while the device is in Deep-sleep or Power-down mode and can wake-up the device when a character is received.
- **•** USART transmit and receive functions work with the system DMA controller.

#### **8.19 SPI0/1**

All SPI functions are movable functions and are assigned to pins through the switch matrix. Do not connect SPI functions to the open-drain pins PIO0\_22 and PIO0\_23.

#### **8.19.1 Features**

- **•** Maximum data rates of 17 Mbit/s in master mode and slave mode for SPI functions connected to all digital pins except PIO0\_22 and PIO0\_23.
- **•** Data transmits of 1 to 16 bits supported directly. Larger frames supported by software.
- **•** Master and slave operation.
- **•** Data can be transmitted to a slave without the need to read incoming data. This can be useful while setting up an SPI memory.
- **•** Control information can optionally be written along with data. This allows very versatile operation, including "any length" frames.
- **•** Up to four Slave Select input/outputs with selectable polarity and flexible usage.
- **•** Supports DMA transfers: SPIn transmit and receive functions work with the system DMA controller.

**Remark:** Texas Instruments SSI and National Microwire modes are not supported.

#### **8.20 I2C-bus interface**

The I<sup>2</sup>C-bus is bidirectional for inter-IC control using only two wires: a serial clock line (SCL) and a serial data line (SDA). Each device is recognized by a unique address and can operate as either a receiver-only device (e.g., an LCD driver) or a transmitter with the capability to both receive and send information (such as memory). Transmitters and/or receivers can operate in either master or slave mode, depending on whether the chip has to initiate a data transfer or is only addressed. The  $I<sup>2</sup>C$  is a multi-master bus and can be controlled by more than one bus master connected to it.

The I2C-bus functions are fixed-pin functions and must be enabled through the switch matrix on the open-drain pins PIO0 22 and PIO0 23.

#### **8.20.1 Features**

- **•** Supports standard and fast mode with data rates of up to 400 kbit/s.
- **•** Supports Fast-mode Plus with bit rates up to 1 Mbit/s.
- **•** Fail-safe operation: When the power to an I2C-bus device is switched off, the SDA and SCL pins connected to the  $1^2C$ -bus are floating and do not disturb the bus.
- **•** Independent Master, Slave, and Monitor functions.
- **•** Supports both Multi-master and Multi-master with Slave functions.
- **•** Multiple I2C slave addresses supported in hardware.
- **•** One slave address can be selectively qualified with a bit mask or an address range in order to respond to multiple I2C bus addresses.
- **•** 10-bit addressing supported with software assist.
- **•** Supports SMBus.
- **•** Supported by on-chip ROM API.

#### **8.21 C\_CAN**

Controller Area Network (CAN) is the definition of a high performance communication protocol for serial data communication. The C\_CAN controller is designed to provide a full implementation of the CAN protocol according to the CAN Specification Version 2.0B. The C\_CAN controller can build powerful local networks with low-cost multiplex wiring by supporting distributed real-time control with a high level of reliability.

The C\_CAN functions are movable functions and are assigned to pins through the switch matrix. Do not connect C\_CAN functions to the open-drain pins PIO0\_22 and PIO0\_23.

#### **8.21.1 Features**

- **•** Conforms to protocol version 2.0 parts A and B.
- **•** Supports bit rate of up to 1 Mbit/s.
- **•** Supports 32 Message Objects.
- **•** Each Message Object has its own identifier mask.
- **•** Provides programmable FIFO mode (concatenation of Message Objects).
- **•** Provides maskable interrupts.
- **•** Supports Disabled Automatic Retransmission (DAR) mode for time-triggered CAN applications.
- **•** Provides programmable loop-back mode for self-test operation.

#### **8.22 PWM/timer/motor control subsystem**

The SCTimer/PWMs (State Configurable Timer/Pulse Width Modulators) and the analog peripherals support multiple ways of interconnecting their inputs and outputs and of interfacing to the pins and the DMA controller. Using the highly flexible and programmable connection scheme makes it easy to configure various subsystems for motor control and complex timing and tracking applications. Specifically, the inputs to the SCTs and the trigger inputs of the ADCs and DMA are selected through the input multiplexer which offers a choice of many possible sources for each input or trigger. SCT outputs are assigned to pins through the switch matrix allowing for many pinout solutions.

#### **8.22.1 SCtimer/PWM subsystem**

The SCTimer/PWMs can be configured to build a PWM controller with multiple outputs by programming the MATCH and MATCHRELOAD registers to control the base frequency and the duty cycle of each SCTimer/PWM output. More complex waveforms that span multiple counter cycles or change behavior across or within counter cycles can be generated using the state capability built into the SCTimer/PWMs.

Combining the PWM functions with the analog functions, the PWM output can react to control signals like comparator outputs or the ADC interrupts. The SCT IPU adds emergency shut-down functions and pre-processing of controlling events. For an overview of the PWM subsystem, see [Figure 12 "PWM-Analog subsystem"](#page-34-0).

For high-speed PWM functionality, use only outputs that are fixed-pin functions to minimize pin-to-pin differences in output skew. See also [Table 22 "SCTimer/PWM output](#page-76-0)  [dynamic characteristics"](#page-76-0). This reduces the number of PWM outputs to five for each large SCT.

#### **32-bit ARM Cortex-M3 microcontroller**



#### <span id="page-34-0"></span>**8.22.2 Timer controlled subsystem**

The timers, the analog components, and the DMA can be configured to form a subsystem that can run independently of the main processor under the control of the SCTs and any events that are generated by the A/D converters, the comparators, the SCT output themselves, or the external pins. A/D conversions can be triggered by the timer outputs, the comparator outputs or by events from external pins. Data can be transferred from the ADCs to memory using the DMA controller, and the DMA transfers can be triggered by the ADCs, the comparator outputs, or by the timer outputs.

For an overview of the subsystem, see [Figure 13 "Subsystem with timers, switch matrix,](#page-35-0)  [DMA, and analog components".](#page-35-0)

#### **32-bit ARM Cortex-M3 microcontroller**



#### <span id="page-35-0"></span>**8.22.3 SCTimer/PWM in the large configuration (SCT0/1)**

**Remark:** For applications that require exact timing of the SCT outputs (for example PWM), assign the outputs only to fixed-pin functions to ensure that the output skew is nearly the same for all outputs.

#### **8.22.3.1 Features**

The following feature list summarizes the configuration for the two large SCTs. Each large SCT has a companion small SCT (see [Section 8.22.4\)](#page-37-0) with fewer inputs and outputs and a reduced feature set.

- **•** Each SCT supports:
	- **–** 16 match/capture registers
	- **–** 16 events
	- **–** 16 states
	- **–** Match register 0 to 5 support a fractional component for the dither engine
- **–** 8 inputs and 10 outputs
- **–** DMA support
- **•** Counter/timer features:
	- **–** Configurable as two 16-bit counters or one 32-bit counter.
	- **–** Counters clocked by system clock or selected input.
	- **–** Configurable as up counters or up-down counters.
	- **–** Configurable number of match and capture registers. Up to 16 match and capture registers total.
	- **–** Upon match create the following events: stop, halt, limit counter or change counter direction; toggle outputs; create an interrupt; change the state.
	- **–** Counter value can be loaded into capture register triggered by match or input/output toggle.
- **•** PWM features:
	- **–** Counters can be used in conjunction with match registers to toggle outputs and create time-proportioned PWM signals.
	- **–** Up to eight single-edge or dual-edge controlled PWM outputs with up to eight independent duty cycles when configured as 32-bit timers.
- **•** Event creation features:
	- **–** The following conditions define an event: a counter match condition, an input (or output) condition such as an rising or falling edge or level, a combination of match and/or input/output condition.
	- **–** Events can only have an effect while the counter is running.
	- **–** Selected events can limit, halt, start, or stop a counter or change its direction.
	- **–** Events trigger state changes, output toggles, interrupts, and DMA transactions.
	- **–** Match register 0 can be used as an automatic limit.
	- **–** In bi-directional mode, events can be enabled based on the count direction.
	- **–** Match events can be held until another qualifying event occurs.
- **•** State control features:
	- **–** A state is defined by the set of events that are allowed to happen in the state.
	- **–** A state changes into another state as result of an event.
	- **–** Each event can be assigned to one or more states.
	- **–** State variable allows sequencing across multiple counter cycles.
- **•** Dither engine.
- **•** Integrated with an input pre-processing unit (SCTIPU) to combine or delay input events.

Inputs and outputs on the SCTimer0/PWM and SCTimer1/PWM are configured as follows:

- **•** 8 inputs
	- **–** 7 inputs. Each input except input 7 can select one of 23 sources from an input multiplexer.
	- **–** One input connected directly to the SCT PLL for a high-speed dedicated clock input.

- **•** 10 outputs (some outputs are connected to multiple locations)
	- **–** Three outputs connected to external pins through the switch matrix as movable functions.
	- **–** Five outputs connected to external pins through the switch matrix as fixed-pin functions.
	- **–** Two outputs connected to the SCTIPU to sample or latch input events.
	- **–** One output connected to the other large SCT
	- **–** Four outputs connected to one small SCT
	- **–** Two outputs connected to each ADC trigger input

## **8.22.4 State-Configurable Timers in the small configuration (SCT2/3)**

**Remark:** For applications that require exact timing of the SCT outputs (for example PWM), assign the outputs only to fixed-pin functions to ensure that the output skew is nearly the same for all outputs.

### **8.22.4.1 Features**

The following feature list summarizes the configuration for the two small SCTs. Each small SCT has a companion large SCT (see [Section 8.22.3](#page-35-0)) with more inputs and outputs and a dither engine.

- **•** Each SCT supports:
	- **–** 8 match/capture registers
	- **–** 10 events
	- **–** 10 states
	- **–** 3 inputs and 6 outputs
	- **–** DMA support
- **•** Counter/timer features:
	- **–** Configurable as two 16-bit counters or one 32-bit counter.
	- **–** Counters clocked by bus clock or selected input.
	- **–** Up counters or up-down counters.
	- **–** Configurable number of match and capture registers. Up to 16 match and capture registers total.
	- **–** Upon match create the following events: interrupt, stop, limit timer or change direction; toggle outputs; change state.
	- **–** Counter value can be loaded into capture register triggered by match or input/output toggle.
- **•** PWM features:
	- **–** Counters can be used in conjunction with match registers to toggle outputs and create time-proportioned PWM signals.
	- **–** Up to six single-edge or dual-edge controlled PWM outputs with independent duty cycles if configured as 32-bit timers.
- **•** Event creation features:

- **–** The following conditions define an event: a counter match condition, an input (or output) condition, a combination of a match and/or and input/output condition in a specified state.
- **–** Selected events can limit, halt, start, or stop a counter.
- **–** Events control state changes, outputs, interrupts, and DMA requests.
- **–** Match register 0 can be used as an automatic limit.
- **–** In bi-directional mode, events can be enabled based on the count direction.
- **–** Match events can be held until another qualifying event occurs.
- **•** State control features:
	- **–** A state is defined by events that can take place in the state while the counter is running.
	- **–** A state changes into another state as result of an event.
	- **–** Each event can be assigned to one or more states.
	- **–** State variable allows sequencing across multiple counter cycles.
- **•** Integrated with an input pre-processing unit (SCTIPU) to combine or delay input events.

Inputs and outputs on the SCTimer2/PWM and SCTimer3/PWM are configured as follows:

- **•** 3 inputs. Each input selects one of 21 sources from a pin multiplexer.
- **•** 6 outputs (some outputs are connected to multiple locations)
	- **–** Three outputs connected to external pins through the switch matrix as movable functions.
	- **–** Three outputs connected to external pins through the switch matrix as fixed-pin functions.
	- **–** Two outputs connected to the SCT IPU to sample or latch input events.
	- **–** Four outputs connected to the accompanying large SCT
	- **–** Two outputs connected to each ADC trigger input

## **8.22.5 SCT Input processing unit (SCTIPU)**

The SCTIPU allows to block or propagate signals to inputs of the SCT under the control of an SCT output. Using the SCTIPU in this way, allows signals to be blocked from entering the SCT inputs for a certain amount of time, for example while they are known to be invalid.

In addition, the SCTIPU can generate a common signal from several combined input sources that can be selected on all SCT inputs. Such a mechanism can be useful to create an abort signal that stops all timers.

## **8.22.5.1 Features**

The SCTIPU pre-processes inputs to the State-Configurable Timers (SCT).

**•** Four outputs created from a selection of input transitions. Each output can be used as abort input to the SCTs or for any other application which requires a collection of multiple SCT inputs to trigger an identical SCT response.

- **•** Four registers to indicate which specific input sources caused the abort input to the SCTs.
- **•** Four additional outputs which can be sampled at certain times and latched at others before being routed to SCT inputs.
- **•** Nine abort inputs. Any combination of the abort inputs can trigger the dedicated abort input of each SCT.

# **8.23 Quadrature Encoder Interface (QEI)**

A quadrature encoder, also known as a 2-channel incremental encoder, converts angular displacement into two pulse signals. By monitoring both the number of pulses and the relative phase of the two signals, the user code can track the position, direction of rotation, and velocity. In addition, a third channel, or index signal, can be used to reset the position counter. The quadrature encoder interface decodes the digital pulses from a quadrature encoder wheel to integrate position over time and determine direction of rotation. In addition, the QEI can capture the velocity of the encoder wheel.

# **8.23.1 Features**

- **•** Tracks encoder position.
- **•** Increments/decrements depending on direction.
- Programmable for 2x or 4x position counting.
- **•** Velocity capture using built-in timer.
- **•** Velocity compare function with "less than" interrupt.
- **•** Uses 32-bit registers for position and velocity.
- **•** Three position-compare registers with interrupts.
- **•** Index counter for revolution counting.
- **•** Index compare register with interrupts.
- **•** Can combine index and position interrupts to produce an interrupt for whole and partial revolution displacement.
- **•** Digital filter with programmable delays for encoder input signals.
- **•** Can accept decoded signal inputs (clock and direction).

# **8.24 Analog-to-Digital Converter (ADC)**

The ADC supports a resolution of 12 bit and fast conversion rates of up to 2 Msamples/s. Sequences of analog-to-digital conversions can be triggered by multiple sources. Possible trigger sources are internal connections to other on-chip peripherals such as the SCT and analog comparator outputs, external pins, and the ARM TXEV interrupt.

The ADC supports a variable clocking scheme with clocking synchronous to the system clock or independent, asynchronous clocking for high-speed conversions.

The ADC includes a hardware threshold compare function with zero-crossing detection. The threshold crossing interrupt is connected internally to the SCT inputs for tight timing control between the ADC and the SCTs.

## **8.24.1 Features**

- **•** 12-bit successive approximation analog-to-digital converter.
- **•** 12-bit conversion rate of 2 MHz.
- **•** Input multiplexing among 12 pins and up to 4 internal sources.
- **•** Internal sources are the temperature sensor voltage, internal reference voltage, core voltage regulator output, and VDDA/2.
- **•** Two configurable conversion sequences with independent triggers.
- **•** Optional automatic high/low threshold comparison and zero-crossing detection.
- **•** Power-down mode and low-power operating mode.
- **•** Measurement range VREFN to VREFP (typically 3 V; not to exceed VDDA voltage level).
- **•** Burst conversion mode for single or multiple inputs.
- **•** Synchronous or asynchronous operation. Asynchronous operation maximizes flexibility in choosing the ADC clock frequency, Synchronous mode minimizes trigger latency and can eliminate uncertainty and jitter in response to a trigger.

# **8.25 Digital-to-Analog Converter (DAC)**

The DAC supports a resolution of 12 bits. Conversions can be triggered by an external pin input or an internal timer.

The DAC includes an optional automatic hardware shut-off feature which forces the DAC output voltage to zero while a HIGH level on the external DAC\_SHUTOFF pin is detected.

### **8.25.1 Features**

- **•** 12-bit digital-to-analog converter.
- **•** Supports DMA.
- **•** Internal timer or pin external trigger for staged, jitter-free DAC conversion sequencing.
- **•** Automatic hardware shut-off triggered by an external pin.

## **8.26 Analog comparator (ACMP)**

The LPC15xx include four analog comparators with seven selectable inputs each for each positive or negative input channel. Two analog inputs are common to all four comparators. Internal voltage inputs include a voltage ladder reference with selectable voltage supply source, the temperature sensor or the internal voltage reference.

The analog inputs to the comparators are fixed-pin functions and must be enabled through the switch matrix.

The outputs of each analog comparator are internally connected to the ADC trigger inputs and to the SCT inputs, so that the result of a voltage comparison can trigger a timer operation or an analog-to-digital conversion.

## **8.26.1 Features**

- **•** Seven selectable inputs. Fully configurable on either the positive side or the negative input channel.
- **•** 32-stage voltage ladder internal reference for selectable voltages on each comparator; configurable on either positive or negative comparator input.
- **•** Voltage ladder source voltage is selectable from an external pin or the 3.3 V analog voltage supply.
- **•** 0.9 V internal band gap reference voltage selectable as either positive or negative input on each comparator.
- **•** Temperature sensor voltage selectable as either positive or negative input on each comparator.
- **•** Voltage ladder can be separately powered down for applications only requiring the comparator function.
- **•** Individual comparator outputs can be connected internally to the SCT and ADC trigger inputs or the external pins.
- **•** Separate interrupt for each comparator.
- **•** Pin filter included on each comparator output.
- **•** Three propagation delay values are programmable to optimize between speed and power consumption.
- **•** Relaxation oscillator circuitry output for a 555 style timer operation using comparator blocks 0 and 1.

## **8.27 Temperature sensor**

The temperature sensor transducer uses an intrinsic pn-junction diode reference and outputs a CTAT voltage (Complement To Absolute Temperature). The output voltage varies inversely with device temperature with an absolute accuracy of better than  $\pm$ 5 °C over the full temperature range  $(-40 \degree C \text{ to } +105 \degree C)$ . The temperature sensor is only approximately linear with a slight curvature. The output voltage is measured over different ranges of temperatures and fit with linear-least-square lines.

After power-up, the temperature sensor output must be allowed to settle to its stable value before it can be used as an accurate ADC input.

For an accurate measurement of the temperature sensor by the ADC, the ADC must be configured in single-channel burst mode. The last value of a nine-conversion (or more) burst provides an accurate result.

# **8.28 Internal voltage reference**

The internal voltage reference is an accurate 0.9 V and is the output of a low voltage band gap circuit. A typical value at  $T_{amb} = 25 \degree C$  is 0.905 V. The internal voltage reference can be used in the following applications:

• When the supply voltage V<sub>DD</sub> is known accurately, the internal voltage reference can be used to reduce the offset error  $E_{\Omega}$  of the ADC code output. The ADC error correction then increases the accuracy of temperature sensor voltage output measurements.

**•** When the ADC is accurately calibrated, the internal voltage reference can be used to measure the power supply voltage. This requires calibration by recording the ADC code of the internal voltage reference at different power supply levels yielding a different ADC code value for each supply voltage level. In a particular application, the internal voltage reference can be measured and the actual power supply voltage can be determined from the stored calibration values. The calibration values can be stored in the EEPROM for easy access.

After power-up, the internal voltage reference must be allowed to settle to its stable value before it can be used as an ADC reference voltage input.

For an accurate measurement of the internal voltage reference by the ADC, the ADC must be configured in single-channel burst mode. The last value of a nine-conversion (or more) burst provides an accurate result.

# **8.29 Multi-Rate Timer (MRT)**

The Multi-Rate Timer (MRT) provides a repetitive interrupt timer with four channels. Each channel can be programmed with an independent time interval, and each channel operates independently from the other channels.

## **8.29.1 Features**

- **•** 24-bit interrupt timer
- **•** Four channels independently counting down from individually set values
- **•** Repeat and one-shot interrupt modes

# **8.30 Windowed WatchDog Timer (WWDT)**

The watchdog timer resets the controller if software fails to periodically service it within a programmable time window.

## **8.30.1 Features**

- **•** Internally resets chip if not periodically reloaded during the programmable time-out period.
- **•** Optional windowed operation requires reload to occur between a minimum and maximum time period, both programmable.
- **•** Optional warning interrupt can be generated at a programmable time prior to watchdog time-out.
- **•** Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled.
- **•** Incorrect feed sequence causes reset or interrupt if enabled.
- **•** Flag to indicate watchdog reset.
- **•** Programmable 24-bit timer with internal prescaler.
- Selectable time period from  $(T_{cv(WDCLK)} \times 256 \times 4)$  to  $(T_{cv(WDCLK)} \times 2^{24} \times 4)$  in multiples of  $T_{\text{cv(WDCLK)}} \times 4$ .
- **•** The WWDT is clocked by the dedicated watchdog oscillator (WDOsc) running at a fixed frequency.

# **8.31 Repetitive Interrupt (RI) timer**

The repetitive interrupt timer provides a free-running 48-bit counter which is compared to a selectable value, generating an interrupt when a match occurs. Any bits of the timer/compare can be masked such that they do not contribute to the match detection. The repetitive interrupt timer can be used to create an interrupt that repeats at predetermined intervals.

## **8.31.1 Features**

- **•** 48-bit counter running from the main clock. Counter can be free-running or can be reset when an RIT interrupt is generated.
- **•** 48-bit compare value.
- **•** 48-bit compare mask. An interrupt is generated when the counter value equals the compare value, after masking. This allows for combinations not possible with a simple compare.

# **8.32 System tick timer**

The ARM Cortex-M3 includes a system tick timer (SYSTICK) that is intended to generate a dedicated SYSTICK exception at a fixed time interval (typically 10 ms).

# **8.33 Real-Time Clock (RTC)**

The RTC resides in a separate, always-on voltage domain with battery back-up. The RTC uses an independent 32 kHz oscillator, also located in the always-on voltage domain.

## **8.33.1 Features**

- **•** 32-bit, 1 Hz RTC counter and associated match register for alarm generation.
- **•** Separate 16-bit high-resolution/wake-up timer clocked at 1 kHz for 1 ms resolution with a more that one minute maximum time-out period.
- **•** RTC alarm and high-resolution/wake-up timer time-out each generate independent interrupt requests. Either time-out can wake up the part from any of the low power modes, including Deep power-down.



# **8.34 Clock generation**

<span id="page-44-0"></span>

## **8.35 Power domains**

The LPC15xx provide two independent power domains that allow the bulk of the device to have power removed while maintaining operation of the RTC and the backup Registers.

The VBAT pin supplies power only to the RTC domain. The RTC requires a minimum of power to operate, which can be supplied by an external battery. The device core power  $(V_{DD})$  is used to operate the RTC whenever  $V_{DD}$  is present. Therefore, there is no power drain from the RTC battery when  $V_{DD}$  is and  $V_{DD}$  >= VBAT + 0.3 V.



# **8.36 Integrated oscillators**

The LPC15xx include the following independent oscillators: the system oscillator, the Internal RC oscillator (IRC), the watchdog oscillator, and the 32 kHz RTC oscillator. Each oscillator can be used for multiple purposes.

Following reset, the LPC15xx operates from the internal RC oscillator until software switches to a different clock source. The IRC allows the system to operate without any external crystal and the bootloader code to operate at a known frequency.

See [Figure 14](#page-44-0) for an overview of the LPC15xx clock generation.

## **8.36.1 Internal RC oscillator**

The IRC can be used as the clock that drives the system PLL and then the CPU. In addition, the IRC can be selected as input to various clock dividers and as the clock source for the USB PLL and the SCT PLL (see [Figure 14\)](#page-44-0). The nominal IRC frequency is 12 MHz.

Upon power-up, any chip reset, or wake-up from Deep power-down mode, the LPC15xx use the IRC as the clock source. Software can later switch to one of the other available clock sources.

## **8.36.2 System oscillator**

The system oscillator can be used as a stable and accurate clock source for the CPU, with or without using the PLL. For USB applications, use the system oscillator to provide the clock source to USB PLL.

The system oscillator operates at frequencies of 1 MHz to 25 MHz. This frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the system PLL.

The system oscillator has a wake-up time of approximately 500 μs.

## **8.36.3 Watchdog oscillator**

The low-power watchdog oscillator can be used as a clock source that directly drives the CPU, the watchdog timer, or the CLKOUT pin. The watchdog oscillator nominal frequency is fixed at 503 kHz. The frequency spread over processing and temperature is  $\pm 40$  %.

# **8.36.4 RTC oscillator**

The low-power RTC oscillator provides a 1 Hz clock and a 1 kHz clock to the RTC and a 32 kHz clock output that can be used to obtain the main clock (see [Figure 14\)](#page-44-0).The 32 kHz oscillator output can be observed on the CLKOUT pin to allow trimming the RTC oscillator without interference from a probe.

# **8.37 System PLL, USB PLL, and SCT PLL**

The LPC15xx contain a three identical PLLs for generating the system clock, the 48 MHz USB clock, and an asynchronous clock for the ADCs and SCTs. The system PLL is used to create the main clock. The SCT and USB PLLs create dedicated clocks for the asynchronous ADC, the asynchronous SCT clock input, and the USB.

**Remark:** The USB PLL is available on parts LPC1549/48/47 only.

The PLL accepts an input clock frequency in the range of 10 MHz to 25 MHz. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO). The multiplier can be an integer value from 1 to 32. The CCO operates in the range of 156 MHz to 320 MHz. To support this frequency range, an additional divider keeps the CCO within its frequency range while the PLL is providing the desired output frequency. The output divider can be set to divide by 2, 4, 8, or 16 to produce the output clock. The PLL output frequency must be lower than 100 MHz. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. The PLL is turned off and bypassed following a chip reset. Software can enable the PLL later. The program must configure and activate the PLL, wait for the PLL to lock, and then connect to the PLL as a clock source. The PLL settling time is 100  $\mu$ s.

## **8.38 Clock output**

The LPC15xx feature a clock output function that routes the internal oscillator outputs, the PLL outputs, or the main clock an output pin where they can be observed directly.

## **8.39 Wake-up process**

The LPC15xx begin operation by using the 12 MHz IRC oscillator as the clock source at power-up and when awakened from Deep power-down mode. This mechanism allows chip operation to resume quickly. If the application uses the system oscillator or the PLL, software must enable these components and wait for them to stabilize. Only then can the system use the PLL and system oscillator as a clock source.

## **8.40 Power control**

The LPC15xx support various power control features. There are four special modes of processor power reduction: Sleep mode, Deep-sleep mode, Power-down mode, and Deep power-down mode. The CPU clock rate can also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This power control mechanism allows a trade-off of power versus processing speed based on application requirements. In addition, a register is provided for shutting down the clocks to individual on-chip peripherals. This register allows fine-tuning of power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Selected peripherals have their own clock divider which provides additional power control.

## **8.40.1 Power profiles**

The power consumption in Active and Sleep modes can be optimized for the application through simple calls to the power profile. The power configuration routine configures the LPC15xx for one of the following power modes:

- **•** Default mode corresponding to power configuration after reset.
- **•** CPU performance mode corresponding to optimized processing capability.
- **•** Efficiency mode corresponding to optimized balance of current consumption and CPU performance.
- **•** Low-current mode corresponding to lowest power consumption.

In addition, the power profile includes routines to select the optimal PLL settings for a given system clock and PLL input clock and to easily set the configuration options for Deep-sleep and power-down modes.

**Remark:** When using the USB, configure the LPC15xx in Default mode.

## **8.40.2 Sleep mode**

When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core.

In Sleep mode, execution of instructions is suspended until either a reset or interrupt occurs. Peripheral functions continue operation during Sleep mode and can generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, by memory systems and related controllers, and by internal buses.

## **8.40.3 Deep-sleep mode**

In Deep-sleep mode, the LPC15xx is in Sleep-mode and all peripheral clocks and all clock sources are off except for the IRC. The IRC output is disabled unless the IRC is selected as input to the watchdog timer. In addition all analog blocks are shut down and the flash is in stand-by mode. In Deep-sleep mode, the application can keep the watchdog oscillator and the BOD circuit running for self-timed wake-up and BOD protection.

The LPC15xx can wake up from Deep-sleep mode via reset, selected GPIO pins, a watchdog timer interrupt, an interrupt generating USB port activity, an RTC interrupt, or any interrupts that the USART, SPI, or I2C interfaces can create in Deep-sleep mode. The USART wake-up requires the 32 kHz mode, the synchronous mode, or the CTS interrupt to be set up.

Deep-sleep mode saves power and allows for short wake-up times.

#### **8.40.4 Power-down mode**

In Power-down mode, the LPC15xx is in Sleep-mode and all peripheral clocks and all clock sources are off except for watchdog oscillator if selected. In addition all analog blocks and the flash are shut down. In Power-down mode, the application can keep the BOD circuit running for BOD protection.

The LPC15xx can wake up from Power-down mode via reset, selected GPIO pins, a watchdog timer interrupt, an interrupt generating USB port activity, an RTC interrupt, or any interrupts that the USART, SPI, or I2C interfaces can create in Power-down mode. The USART wake-up requires the 32 kHz mode, the synchronous mode, or the CTS interrupt to be set up.

Power-down mode reduces power consumption compared to Deep-sleep mode at the expense of longer wake-up times.

## **8.40.5 Deep power-down mode**

In Deep power-down mode, power is shut off to the entire chip except for the WAKEUP pin and the always-on RTC power-domain. The LPC15xx can wake up from Deep power-down mode via the WAKEUP pin or a wake-up signal generated by the RTC interrupt.

The LPC15xx can be blocked from entering Deep power-down mode by setting a lock bit in the PMU block. Blocking the Deep power-down mode enables the application to keep the watchdog timer or the BOD running at all times.

If the WAKEUP pin is used in the application, an external pull-up resistor is required on the WAKEUP pin to hold it HIGH while the part is in deep power-down mode. Pulling the WAKEUP pin LOW wakes up the part from deep power-down mode. In addition, pull the RESET pin HIGH to prevent it from floating while in Deep power-down mode.

# **8.41 System control**

## **8.41.1 Reset**

Reset has four sources on the LPC15xx: the RESET pin, the Watchdog reset, power-on reset (POR), and the BrownOut Detection (BOD) circuit. The RESET pin is a Schmitt trigger input pin. Assertion of chip reset by any source, once the operating voltage attains a usable level, starts the IRC and initializes the flash controller.

When the internal Reset is removed, the processor begins executing at address 0, which is initially the Reset vector mapped from the boot block. At that point, all of the processor and peripheral registers have been initialized to predetermined values.

In Deep power-down mode, an external pull-up resistor is required on the RESET pin.

The RESET pin is operational in active, sleep, deep-sleep, and power-down modes if the RESET function is selected through the switch matrix for pin PIO0\_21 (this is the default). A LOW-going pulse as short as 50 ns executes the reset and thereby wakes up the part to its active state. The RESET pin is not functional in Deep power-down mode and must be pulled HIGH externally while the part is in Deep power-down mode.



## **8.41.2 Brownout detection**

The LPC15xx includes brown-out detection (BOD) with two levels for monitoring the voltage on the  $V_{DD}$  pin. If this voltage falls below one of two selected levels, the BOD asserts an interrupt signal to the NVIC. This signal can be enabled for interrupt in the Interrupt Enable Register in the NVIC to cause a CPU interrupt. Alternatively, software can monitor the signal by reading a dedicated status register. Two threshold levels can be selected to cause a forced reset of the chip.

# **8.41.3 Code security (Code Read Protection - CRP)**

CRP provides different levels of security in the system so that access to the on-chip flash and use of the Serial Wire Debugger (SWD) and In-System Programming (ISP) can be restricted. Programming a specific pattern into a dedicated flash location invokes CRP. IAP commands are not affected by the CRP.

In addition, ISP entry the external pins can be disabled without enabling CRP. For details, see the LPC15xx *user manual*.

There are three levels of Code Read Protection:

- 1. CRP1 disables access to the chip via the SWD and allows partial flash update (excluding flash sector 0) using a limited set of the ISP commands. This mode is useful when CRP is required and flash field updates are needed but all sectors cannot be erased.
- 2. CRP2 disables access to the chip via the SWD and only allows full flash erase and update using a reduced set of the ISP commands.
- 3. Running an application with level CRP3 selected, fully disables any access to the chip via the SWD pins and the ISP. This mode effectively disables ISP override using ISP pin as well. If necessary, the application must provide a flash update mechanism using IAP calls or using a call to the reinvoke ISP command to enable flash update via the USART.

**CAUTION**



If level three Code Read Protection (CRP3) is selected, no future factory testing can be performed on the device.

In addition to the three CRP levels, sampling of the ISP pins for valid user code can be disabled. For details, see the LPC15xx *user manual*.

# **8.42 Emulation and debugging**

Debug functions are integrated into the ARM Cortex-M3. Serial wire debug functions are supported in addition to a standard JTAG boundary scan. The ARM Cortex-M3 is configured to support up to four breakpoints and two watch points.

The RESET pin selects between the JTAG boundary scan (RESET = LOW) and the ARM SWD debug ( $\overline{\text{RESET}}$  = HIGH). The ARM SWD debug port is disabled while the LPC15xx is in reset.

To perform boundary scan testing, follow these steps:

- 1. Erase any user code residing in flash.
- 2. Power up the part with the RESET pin pulled HIGH externally.
- 3. Wait for at least  $250$   $\mu$ s.
- 4. Pull the RESET pin LOW externally.
- 5. Perform boundary scan operations.
- 6. Once the boundary scan operations are completed, assert the  $\overline{\text{TRST}}$  pin to enable the SWD debug mode, and release the RESET pin (pull HIGH).

**Remark:** The JTAG interface cannot be used for debug purposes.

# **9. Limiting values**

### **Table 9. Limiting values**

*In accordance with the Absolute Maximum Rating System (IEC 60134)[.\[1\]](#page-52-0)*



#### **Table 9. Limiting values** *…continued*

*In accordance with the Absolute Maximum Rating System (IEC 60134).[1]*



<span id="page-52-0"></span>[1] The following applies to the limiting values:

a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.

b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to  $V_{SS}$  unless otherwise noted.

<span id="page-52-1"></span>[2] Maximum/minimum voltage above the maximum operating voltage (see [Table 11](#page-54-0)) and below ground that can be applied for a short time (< 10 ms) to a device without leading to irrecoverable failure. Failure includes the loss of reliability and shorter lifetime of the device.

<span id="page-52-2"></span>[3] Applies to all 5 V tolerant I/O pins except true open-drain pins PIO0\_22 and PIO0\_23 and except the 3 V tolerant pin PIO0\_12.

<span id="page-52-3"></span>[4] Including the voltage on outputs in 3-state mode.

<span id="page-52-4"></span>[5]  $V_{DD(10)}$  present or not present. Compliant with the I<sup>2</sup>C-bus standard. 5.5 V can be applied to this pin when V<sub>DD(IO)</sub> is powered down.

<span id="page-52-5"></span>[6] Applies to 3 V tolerant pin PIO0\_12.

<span id="page-52-6"></span>[7] An ADC input voltage above 3.6 V can be applied for a short time without leading to immediate, unrecoverable failure. Accumulated exposure to elevated voltages at 4.6 V must be less than  $10^6$  s total over the lifetime of the device. Applying an elevated voltage to the ADC inputs for a long time affects the reliability of the device and reduces its lifetime.

<span id="page-52-7"></span>[8] If the comparator is configured with the common mode input V<sub>IC</sub> = V<sub>DD</sub>, the other comparator input can be up to 0.2 V above or below  $V<sub>DD</sub>$  without affecting the hysteresis range of the comparator function.

<span id="page-52-8"></span>[9] It is recommended to connect an overvoltage protection diode between the analog input pin and the voltage supply pin.

<span id="page-52-9"></span>[10] Dependent on package type.

<span id="page-52-10"></span>[11] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor.

# **10. Thermal characteristics**

The average chip junction temperature,  $T_i$  (°C), can be calculated using the following equation:

$$
T_j = T_{amb} + (P_D \times R_{th(j-a)}) \tag{1}
$$

•  $T_{amb}$  = ambient temperature ( $°C$ ),

- $R_{th(i-a)}$  = the package junction-to-ambient thermal resistance ( $\degree$ C/W)
- $P_D$  = sum of internal and I/O power dissipation

# **32-bit ARM Cortex-M3 microcontroller**

| <b>Symbol</b>  | <b>Parameter</b>                        | <b>Conditions</b>                            | <b>Typ</b> | Unit          |
|----------------|-----------------------------------------|----------------------------------------------|------------|---------------|
| LQFP48         |                                         |                                              |            |               |
| $\theta$ ja    | thermal resistance                      |                                              |            |               |
|                | junction-to-ambient                     | JEDEC $(4.5 \text{ in} \times 4 \text{ in})$ |            |               |
|                |                                         | $0 \text{ m/s}$                              | 64         | °C/W          |
|                |                                         | $1 \text{ m/s}$                              | 55         | °C/W          |
|                |                                         | $2.5 \text{ m/s}$                            | 50         | °C/W          |
|                |                                         | 8-layer (4.5 in $\times$ 3 in)               |            |               |
|                |                                         | $0 \text{ m/s}$                              | 96         | °C/W          |
|                |                                         | 1 m/s                                        | 76         | °C/W          |
|                |                                         | $2.5 \text{ m/s}$                            | 67         | $\degree$ C/W |
| $\theta$ jc    | thermal resistance<br>junction-to-case  |                                              | 13         | °C/W          |
| $\theta$ jb    | thermal resistance<br>junction-to-board |                                              | 16         | $\degree$ C/W |
| LQFP64         |                                         |                                              |            |               |
| $\theta$ ja    | thermal resistance                      |                                              |            |               |
|                | junction-to-ambient                     | JEDEC $(4.5 \text{ in} \times 4 \text{ in})$ |            |               |
|                |                                         | $0 \text{ m/s}$                              | 51         | °C/W          |
|                |                                         | 1 $m/s$                                      | 45         | °C/W          |
|                |                                         | $2.5$ m/s                                    | 41         | °C/W          |
|                |                                         | 8-layer (4.5 in $\times$ 3 in)               |            |               |
|                |                                         | $0 \text{ m/s}$                              | 75         | $\degree$ C/W |
|                |                                         | 1 $m/s$                                      | 60         | °C/W          |
|                |                                         | $2.5$ m/s                                    | 54         | °C/W          |
| $\theta$ jc    | thermal resistance<br>junction-to-case  |                                              | 13         | °C/W          |
| $\theta$ jb    | thermal resistance<br>junction-to-board |                                              | 17         | °C/W          |
| <b>LQFP100</b> |                                         |                                              |            |               |
| $\theta$ ja    | thermal resistance                      |                                              |            |               |
|                | junction-to-ambient                     | JEDEC $(4.5 \text{ in} \times 4 \text{ in})$ |            |               |
|                |                                         | $0 \text{ m/s}$                              | 42         | °C/W          |
|                |                                         | 1 m/s                                        | 37         | $\degree$ C/W |
|                |                                         | $2.5 \text{ m/s}$                            | 34         | °C/W          |
|                |                                         | 8-layer (4.5 in $\times$ 3 in)               |            |               |
|                |                                         | $0 \text{ m/s}$                              | 59         | $\degree$ C/W |
|                |                                         | 1 m/s                                        | 48         | $\degree$ C/W |
|                |                                         | $2.5 \text{ m/s}$                            | 44         | $\degree$ C/W |
| $\theta$ jc    | thermal resistance<br>junction-to-case  |                                              | 12         | °C/W          |
| $\theta$ jb    | thermal resistance<br>junction-to-board |                                              | 17         | $\degree$ C/W |

**Table 10. Thermal resistance value (C/W): ±15 %**

**Product data sheet Rev. 1.1 — 29 April 2015 54 of 107**

LPC15XX All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2015. All rights reserved.

The internal power dissipation is the product of  $I_{DD}$  and  $V_{DD}$ . The I/O power dissipation of the I/O pins is often small and many times can be negligible. However it can be significant in some applications.

# **11. Static characteristics**

## <span id="page-54-0"></span>**Table 11. Static characteristics**

 $T_{amb} = -40$  <sup> $\degree$ </sup>C to +105  $\degree$ C, unless otherwise specified.





## **Table 11. Static characteristics** *…continued*

*Tamb = 40 C to +105 C, unless otherwise specified.* 



## **Table 11. Static characteristics** *…continued*

*Tamb = 40 C to +105 C, unless otherwise specified.* 



# **Table 11. Static characteristics** *…continued*

*Tamb = 40 C to +105 C, unless otherwise specified.* 

<span id="page-57-0"></span>[1] Typical ratings are not guaranteed. The values listed are for room temperature (25 °C), nominal supply voltages.

<span id="page-57-1"></span>[2] For USB operation:  $3.0 \text{ V} \leq V_{DD} \leq 3.6 \text{ V}$ .

<span id="page-57-2"></span>[3]  $T_{amb} = 25 °C$ .

<span id="page-57-3"></span>[4] I<sub>DD</sub> measurements were performed with all pins configured as GPIO outputs driven LOW and pull-up resistors disabled.

- <span id="page-58-0"></span>[5] IRC enabled; system oscillator disabled; system PLL disabled.
- [6] System oscillator enabled; IRC disabled; system PLL disabled.
- <span id="page-58-1"></span>[7] BOD disabled.
- <span id="page-58-2"></span>[8] All peripherals disabled in the SYSAHBCLKCTRL0/1 registers. Peripheral clocks to USART, CLKOUT, and IOCON disabled in system configuration block.
- [9] IRC enabled; system oscillator disabled; system PLL enabled.
- <span id="page-58-3"></span>[10] IRC disabled; system oscillator enabled; system PLL enabled.
- <span id="page-58-4"></span>[11] All oscillators and analog blocks turned off: Use API power\_mode\_configure() with mode parameter set to DEEP\_SLEEP or POWER\_DOWN and peripheral parameter set to 0xFF.
- <span id="page-58-5"></span>[12] WAKEUP pin pulled HIGH externally.
- <span id="page-58-6"></span>[13] RTC running or not running.
- <span id="page-58-7"></span>[14] Characterized on samples. Not tested in production.
- [15] Low-current mode PWR\_LOW\_CURRENT selected when running the set\_power routine in the power profiles.
- <span id="page-58-9"></span>[16] Including voltage on outputs in tri-state mode.
- [17]  $V_{DD}$  supply voltage must be present.
- <span id="page-58-10"></span>[18] Tri-state outputs go into tri-state mode in Deep power-down mode.
- <span id="page-58-11"></span>[19] Allowed as long as the current limit does not exceed the maximum current allowed by the device.
- <span id="page-58-12"></span>[20] Pull-up and pull-down currents are measured across the weak internal pull-up/pull-down resistors. See [Figure 17.](#page-58-8)
- <span id="page-58-13"></span>[21] To  $V_{SS}$ .
- <span id="page-58-14"></span>[22] The parameter values specified are simulated and absolute values.
- <span id="page-58-15"></span>[23] The input voltage of the RTC oscillator is limited as follows:  $V_{i(rtcx)}$ ,  $V_{o(rtcx)}$  < max(VBAT,  $V_{DD}$ ).
- <span id="page-58-16"></span>[24] Including bonding pad capacitance.



<span id="page-58-8"></span>

# **11.1 Power consumption**

Power measurements in Active, Sleep, Deep-sleep, and Power-down modes were performed under the following conditions:

- **•** Configure all pins as GPIO with pull-up resistor disabled in the IOCON block.
- **•** Configure GPIO pins as outputs using the GPIO DIR register.
- **•** Write 1 to the GPIO CLR register to drive the outputs LOW.















**32-bit ARM Cortex-M3 microcontroller**



# **11.2 CoreMark data**

the SYSAHBCLKCTRL0/1 register; internal pull-up resistors enabled; BOD disabled. Measured with Keil uVision v.4.73.0.0, C compiler v.5.03.0.76.







# **11.3 Peripheral power consumption**

The supply current per peripheral is measured as the difference in supply current between the peripheral block enabled and the peripheral block disabled in the SYSAHBCLKCFG and PDRUNCFG (for analog blocks) registers. All other blocks are disabled in both registers and no code accessing the peripheral is executed. Measured on a typical sample at  $T_{amb}$  = 25 °C. Unless noted otherwise, the system oscillator and PLL are running in both measurements.

The supply currents are shown for system clock frequencies of 12 MHz and 72 MHz.

| Peripheral                            | Typical supply current in mA |        |        | <b>Notes</b>                                                                                                                                          |  |  |
|---------------------------------------|------------------------------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                       | n/a                          | 12 MHz | 72 MHz |                                                                                                                                                       |  |  |
| <b>IRC</b>                            | 0.008                        |        |        | System oscillator running; PLL off; independent<br>of main clock frequency.                                                                           |  |  |
| System oscillator at 12 MHz           | 0.220                        |        |        | IRC running; PLL off; independent of main clock<br>frequency.                                                                                         |  |  |
| Watchdog oscillator                   | 0.002                        |        |        | System oscillator running; PLL off; independent<br>of main clock frequency.                                                                           |  |  |
| <b>BOD</b>                            | 0.045                        |        |        | Independent of main clock frequency.                                                                                                                  |  |  |
| Main PLL                              |                              | 0.085  |        |                                                                                                                                                       |  |  |
| USB PLL                               |                              | 0.100  |        |                                                                                                                                                       |  |  |
| <b>SCT PLL</b>                        |                              | 0.110  |        |                                                                                                                                                       |  |  |
| <b>CLKOUT</b>                         |                              | 0.005  | 0.01   | Main clock divided by 4 in the CLKOUTDIV<br>register.                                                                                                 |  |  |
| <b>ROM</b>                            |                              | 0.015  | 0.02   |                                                                                                                                                       |  |  |
| GPIO + pin interrupt/pattern<br>match |                              | 0.55   | 0.60   | GPIO pins configured as outputs and set to<br>LOW. Direction and pin state are maintained if<br>the GPIO is disabled in the SYSAHBCLKCFG<br>register. |  |  |
| <b>SWM</b>                            |                              | 0.04   | 0.29   |                                                                                                                                                       |  |  |
| <b>INPUT MUX</b>                      |                              | 0.05   | 0.30   |                                                                                                                                                       |  |  |
| <b>IOCON</b>                          |                              | 0.06   | 0.40   |                                                                                                                                                       |  |  |
| SCTimer0/PWM                          |                              | 0.18   | 1.10   |                                                                                                                                                       |  |  |
| SCTimer1/PWM                          |                              | 0.19   | 1.10   |                                                                                                                                                       |  |  |
| SCTimer2/PWM                          |                              | 0.13   | 0.70   |                                                                                                                                                       |  |  |
| SCTimer3/PWM                          |                              | 0.16   | 0.90   |                                                                                                                                                       |  |  |
| <b>SCT IPU</b>                        |                              | 0.02   | 0.1    |                                                                                                                                                       |  |  |
| <b>RTC</b>                            |                              | 0.01   | 0.05   |                                                                                                                                                       |  |  |
| <b>MRT</b>                            |                              | 0.03   | 0.10   |                                                                                                                                                       |  |  |
| <b>WWDT</b>                           |                              | 0.01   | 0.10   | Main clock selected as clock source for the<br>WDT.                                                                                                   |  |  |
| <b>RIT</b>                            |                              | 0.07   | 0.20   |                                                                                                                                                       |  |  |
| QEI                                   |                              | 0.12   | 0.80   |                                                                                                                                                       |  |  |
| <b>I2C0</b>                           |                              | 0.02   | 0.12   |                                                                                                                                                       |  |  |
| SPI <sub>0</sub>                      |                              | 0.03   | 0.3    |                                                                                                                                                       |  |  |
| SPI1                                  |                              | 0.01   | 0.28   |                                                                                                                                                       |  |  |

**Table 12. Power consumption for individual analog and digital blocks**



## **Table 12. Power consumption for individual analog and digital blocks** *…continued*

# **11.4 Electrical pin characteristics**















# **12. Dynamic characteristics**

# **12.1 Flash/EEPROM memory**

#### **Table 13. Flash characteristics**

*Tamb = 40 C to +105 C. Based on JEDEC NVM qualification. Failure rate < 10 ppm for parts as specified below.*



<span id="page-69-0"></span>[1] Number of program/erase cycles.

<span id="page-69-1"></span>[2] Programming times are given for writing 256 bytes to the flash. T<sub>amb</sub>  $\leq$  +85 °C. Flash programming with IAP calls (see *LPC15xx user manual*).

#### **Table 14. EEPROM characteristics**

 $T_{amb} = -40$  °C to +85 °C;  $V_{DD} = 2.7$  V to 3.6 V. Based on JEDEC NVM qualification. Failure rate < *10 ppm for parts as specified below.*



# **12.2 External clock for the oscillator in slave mode**

**Remark:** The input voltage on the XTALIN and XTALOUT pins must be  $\leq$  1.95 V (see [Table 11](#page-54-0)). For connecting the oscillator to the XTAL pins, also see [Section 14.3](#page-87-0).

## **Table 15. Dynamic characteristic: external clock (XTALIN input)**

 $T_{amb} = -40$  °C to +105 °C; V<sub>DD</sub> over specified ranges.<sup>[\[1\]](#page-69-2)</sup>



<span id="page-69-2"></span>[1] Parameters are valid over operating temperature range unless otherwise specified.

Fig 33. External clock timing (with an amplitude of at least  $V_{i(RMS)} = 200$  mV)  $t_{CHCL} \rightarrow \left| \leftarrow \right| t_{CLCX}$ tehe: T<sub>CV(CIK)</sub> **tcLCH** aaa-004648

<span id="page-70-0"></span>[2] Typical ratings are not guaranteed. The values listed are for room temperature (25  $\degree$ C), nominal supply

# **12.3 Internal oscillators**

voltages.

### **Table 16. Dynamic characteristics: IRC**

 $T_{amb} = -40$  <sup>°</sup>C to +105 <sup>°</sup>C; 2.7  $V \leq V_{DD} \leq 3.6$  V<sup>[1]</sup>.



<span id="page-70-1"></span>[1] Parameters are valid over operating temperature range unless otherwise specified.

<span id="page-70-2"></span>[2] Typical ratings are not guaranteed. The values listed are for room temperature (25  $\degree$ C), nominal supply voltages.



**Table 17. Dynamic characteristics: Watchdog oscillator**

| Symbol                | <b>Parameter</b>                        | <b>Conditions</b> | Min | Typ <sup>[1]</sup> | Max | Unit |
|-----------------------|-----------------------------------------|-------------------|-----|--------------------|-----|------|
| I <sub>osc(int)</sub> | internal oscillator<br><b>trequency</b> | 101<br>۱F.        |     | 503                |     | kHz  |

<span id="page-71-0"></span>[1] Typical ratings are not guaranteed. The values listed are at nominal supply voltages.

<span id="page-71-1"></span>[2] The typical frequency spread over processing and temperature ( $T_{amb} = -40$  °C to +105 °C) is ±40 %.

# **12.4 I/O pins**

## **Table 18. Dynamic characteristics: I/O pin[s\[1\]](#page-71-2)**



<span id="page-71-2"></span>[1] Applies to standard port pins and RESET pin.

# **12.5 I2C-bus**

### **Table 19. Dynamic characteristic: I2C-bus pins[\[1\]](#page-72-0)**

 $T_{amb} = -40 \degree \text{C}$  to +105  $\degree \text{C}$ ; values guaranteed by design.<sup>[2]</sup>


| Symbol              | Parameter           |         | <b>Conditions</b>                                        | Min | <b>Max</b> | Unit |
|---------------------|---------------------|---------|----------------------------------------------------------|-----|------------|------|
| t <sub>SU:DAT</sub> | data set-up<br>time | [9][10] | Standard-mode                                            | 250 |            | ns   |
|                     |                     |         | Fast-mode                                                | 100 |            | ns   |
|                     |                     |         | Fast-mode Plus; on<br>pins PIO0 22 and<br><b>PIO0 23</b> | 50  |            | ns   |

Table 19. Dynamic characteristic: I<sup>2</sup>C-bus pins<sup>[1]</sup>

 $T_{\text{cm}} = -40$  <sup>o</sup>C to +105 <sup>o</sup>C; values guaranteed by design.<sup>[2]</sup>

- [1] See the I2C-bus specification *UM10204* for details.
- [2] Parameters are valid over operating temperature range unless otherwise specified.
- $[3]$  t<sub>HD:DAT</sub> is the data hold time that is measured from the falling edge of SCL; applies to data in transmission and the acknowledge.
- [4] A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the  $V<sub>IH</sub>(min)$  of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- [5]  $C_b$  = total capacitance of one bus line in pF.
- [6] The maximum  $t_f$  for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage  $t_f$  is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified to
- [7] In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should allow for this when considering bus timing.
- [8] The maximum t<sub>HD:DAT</sub> could be 3.45  $\mu$ s and 0.9  $\mu$ s for Standard-mode and Fast-mode but must be less than the maximum of t<sub>VD;DAT</sub> or t<sub>VD;ACK</sub> by a transition time (see *UM10204*). This maximum must only be met if the device does not stretch the LOW period  $(t_{LOW})$  of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock.
- <span id="page-72-0"></span>[9]  $t_{\text{SU:DAT}}$  is the data set-up time that is measured with respect to the rising edge of SCL; applies to data in transmission and the acknowledge.
- <span id="page-72-1"></span>[10] A Fast-mode I<sup>2</sup>C-bus device can be used in a Standard-mode I<sup>2</sup>C-bus system but the requirement  $t<sub>SU:DAT</sub> = 250$  ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{r(max)} + t_{SU;DAT} = 1000 + 250 = 1250$  ns (according to the Standard-mode I<sup>2</sup>C-bus specification) before the SCL line is released. Also the acknowledge timing must meet this set-up time.



#### <span id="page-73-0"></span>**12.6 SPI interfaces**

The maximum data bit rate is 17 Mbit/s in master mode and in slave mode.

**Remark:** SPI functions can be assigned to all digital pins. The characteristics are valid for all digital pins except the open-drain pins PIO0\_22 and PIO0\_23.

#### **Table 20. SPI dynamic characteristics**

 $T_{amb} = -40$  °C to 105 °C; 2.4 V <=  $V_{DD}$  <= 3.6 V; C<sub>L</sub> = 10 pF; input slew = 1 ns. Simulated *parameters sampled at the 50 % level of the rising or falling edge; values guaranteed by design.* 





#### **32-bit ARM Cortex-M3 microcontroller**



### <span id="page-75-0"></span>**12.7 USART interface**

The maximum USART bit rate is 15 Mbit/s in synchronous mode master mode and 18 Mbit/s in synchronous slave mode.

**Remark:** USART functions can be assigned to all digital pins. The characteristics are valid for all digital pins except the open-drain pins PIO0\_22 and PIO0\_23.

#### **Table 21. USART dynamic characteristics**

 $T_{amb} = -40$  °C to 105 °C; 2.4 V <=  $V_{DD}$  <= 3.6 V; C<sub>L</sub> = 10 pF; input slew = 10 ns. Simulated *parameters sampled at the 50 % level of the falling or rising edge; values guaranteed by design.* 





**Product data sheet Rev. 1.1 — 29 April 2015 76 of 107**

### <span id="page-76-1"></span>**12.8 SCTimer/PWM output timing**

#### **Table 22. SCTimer/PWM output dynamic characteristics**

 $T_{amb} = -40$  °C to 105 °C; 2.4 V <=  $V_{DD}$  <= 3.6 V C<sub>l</sub> = 10 pF. Simulated skew (over process, voltage, *and temperature) of any two SCT fixed-pin output signals; sampled at the 50 % level of the falling or rising edge; values guaranteed by design.*



## <span id="page-76-2"></span>**13. Characteristics of analog peripherals**



#### **Table 23. BOD static characteristics[\[1\]](#page-76-0)** *Tamb = 25 C.*

<span id="page-76-0"></span>[1] Interrupt levels are selected by writing the level value to the BOD control register BODCTRL, see *the*  LPC15xx *user manual*.



#### <span id="page-77-7"></span>**Table 24. 12-bit ADC static characteristics**

<span id="page-77-0"></span>[1] The input resistance of ADC channel 0 is higher than for all other channels.

<span id="page-77-1"></span>[2] The differential linearity error  $(E_D)$  is the difference between the actual step width and the ideal step width. See [Figure 40](#page-79-0).

<span id="page-77-2"></span>[3] The integral non-linearity ( $E_{L(adj)}$ ) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See [Figure 40.](#page-79-0)

<span id="page-77-3"></span>[4] The offset error  $(E_0)$  is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See [Figure 40.](#page-79-0)

<span id="page-77-4"></span>[5] The full-scale error voltage or gain error ( $E_G$ ) is the difference between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See [Figure 40.](#page-79-0)

- <span id="page-77-5"></span>[6] T<sub>amb</sub> = 25 °C; maximum sampling frequency  $f_s = 2$  Msamples/s and analog input capacitance C<sub>ia</sub> = 0.432pF.
- <span id="page-77-6"></span> $[7]$  Input impedance  $Z_i$  is inversely proportional to the sampling frequency and the total input capacity including  $C_{ia}$  and  $C_{io}$ :  $Z_i \propto 1$  / (f<sub>s</sub>  $\times$  C<sub>i</sub>). See  $\overline{\text{Table 11}}$  for  $C_{io}$ .

### **32-bit ARM Cortex-M3 microcontroller**



## **32-bit ARM Cortex-M3 microcontroller**

<span id="page-79-0"></span>



 $V_{DDA} = 2.4$  *V* to 3.6 *V*;  $T_{amb} = -40$  °C to +105 °C unless otherwise specified;  $C_L = 100$  pF;  $R_L = 10 k\Omega$ ..



<span id="page-80-0"></span>[1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.



#### **32-bit ARM Cortex-M3 microcontroller**

| Symbol      | <b>Parameter</b>          | <b>Conditions</b>                    | Min | <b>Typ</b> | Max | Unit |
|-------------|---------------------------|--------------------------------------|-----|------------|-----|------|
| Vo          | output voltage            | [1]<br>$T_{amb} = -40$ °C to +105 °C | 875 | ٠          | 925 | mV   |
|             |                           | $T_{amb}$ = 25 °C                    |     | 905        |     | ∣mV  |
| $I_{S(pu)}$ | power-up<br>settling time | to 99% of $V_{\Omega}$               | -   |            | 125 | μS   |

**Table 26. Internal voltage reference static and dynamic characteristics**

<span id="page-81-0"></span>[1] Maximum and minimum values are measured on samples from the corners of the process matrix lot.



#### **32-bit ARM Cortex-M3 microcontroller**

| Symbol            | Parameter                         | <b>Conditions</b>                            |         | Min | <b>Typ</b> | <b>Max</b> | <b>Unit</b> |
|-------------------|-----------------------------------|----------------------------------------------|---------|-----|------------|------------|-------------|
| DT <sub>sen</sub> | sensor<br>temperature<br>accuracy | $T_{amb} = -40$ °C to +105 °C                | $[1]$ . |     |            | 5          | $^{\circ}C$ |
| $E_L$             | linearity error                   | $T_{amb} = -40$ °C to +105 °C                |         |     |            | 5          | $^{\circ}C$ |
| $t_{S(pu)}$       | power-up<br>settling time         | to 99% of temperature<br>sensor output value | [2][3]  |     | 81         | 110        | $\mu$ S     |

**Table 27. Temperature sensor static and dynamic characteristics**  $V_{DDA} = 2.4$  V to 3.6 V

<span id="page-82-0"></span>[1] Absolute temperature accuracy.

- <span id="page-82-1"></span>[2] Typical values are derived from nominal simulation ( $V_{DDA} = 3.3 V$ ;  $T_{amb} = 27 °C$ ; nominal process models). Maximum values are derived from worst case simulation ( $V_{DDA}$  = 2.6 V; T<sub>amb</sub> = 105 °C; slow process models).
- <span id="page-82-2"></span>[3] Internal voltage reference must be powered before the temperature sensor can be turned on.
- [4] Settling time applies to switching between comparator and ADC channels.

#### **Table 28. Temperature sensor Linear-Least-Square (LLS) fit parameters** *VDDA = 2.4 V to 3.6 V*



<span id="page-82-3"></span>[1] Measured over matrix samples.

<span id="page-82-4"></span>[2] Measured for samples over process corners.



#### **Table 29. Comparator characteristics**

*V<sub>DDA</sub>* = 3.0 V. DLY = 0x0 in the analog comparator CTRL register for shortest propagation delay setting. See the LPC15xx *user manual UM10736.*



<span id="page-83-0"></span>[1]  $C_L = 10$  pF; results from measurements on silicon samples over process corners and over the full temperature range  $T_{amb} = -40$  °C to  $+105$  °C.

<span id="page-83-1"></span>[2] Input hysteresis is relative to the reference input channel and is software programmable.

**Table 30. Comparator voltage ladder dynamic characteristics** 

| Symbol      | <b>Parameter</b>           | <b>Conditions</b>                           | Min                      | Typ | Max | Unit |
|-------------|----------------------------|---------------------------------------------|--------------------------|-----|-----|------|
| $t_{s(pu)}$ | power-up settling<br>time  | to 99% of voltage<br>ladder output<br>value | $\overline{\phantom{0}}$ | ٠   | 30  | μS   |
| $t_{s(sw)}$ | switching settling<br>time | to 99% of voltage<br>ladder output<br>value | -                        |     | 20  | μS   |





<span id="page-84-0"></span>[1] Measured over a polyresistor matrix lot with a 2 kHz input signal and overdrive < 100  $\mu$ V.

[2] All peripherals except comparator, temperature sensor, and IRC turned off.

### <span id="page-85-1"></span><span id="page-85-0"></span>**14. Application information**

#### **14.1 ADC usage notes**

The following guidelines show how to increase the performance of the ADC in a noisy environment beyond the ADC specifications listed in [Table 24](#page-77-7):

- **•** The ADC input trace must be short and as close as possible to the LPC15xx chip.
- **•** The ADC input traces must be shielded from fast switching digital signals and noisy power supply lines.
- **•** If the ADC and the digital core share the same power supply, the power supply line must be adequately filtered.
- **•** To improve the ADC performance in a very noisy environment, put the device in Sleep mode during the ADC conversion.

#### <span id="page-85-2"></span>**14.2 Suggested USB interface solutions**

The USB device can be connected to the USB as self-powered device (see [Figure 44](#page-86-0)) or bus-powered device (see [Figure 45\)](#page-86-1).

On the LPC15xx, the PIO0 3/USB VBUS pin is 5 V tolerant only when  $V_{DD}$  is applied and at operating voltage level. Therefore, if the USB\_VBUS function is connected to the USB connector and the device is self-powered, the USB\_VBUS pin must be protected for situations when  $V_{DD} = 0$  V.

If  $V_{DD}$  is always greater than 0 V while VBUS = 5 V, the USB VBUS pin can be connected directly to the VBUS pin on the USB connector.

For systems where  $V_{DD}$  can be 0 V and VBUS is directly applied to the VBUS pin, precautions must be taken to reduce the voltage to below 3.6 V, which is the maximum allowable voltage on the USB\_VBUS pin in this case.

One method is to use a voltage divider to connect the USB\_VBUS pin to the VBUS on the USB connector. The voltage divider ratio should be such that the USB\_VBUS pin will be greater than  $0.7V_{DD}$  to indicate a logic HIGH while below the 3.6 V allowable maximum voltage.

For the following operating conditions

 $VBUS_{max} = 5.25 V$  $V_{DD} = 3.6 V$ ,

the voltage divider should provide a reduction of 3.6 V/5.25 V or ~0.686 V.

#### **32-bit ARM Cortex-M3 microcontroller**



For a bus-powered device, the VBUS signal does not need to be connected to the USB VBUS pin (see [Figure 45\)](#page-86-1). The USB CONNECT function can additionally be enabled internally by setting the DCON bit in the DEVCMDSTAT register to prevent the USB from timing out when there is a significant delay between power-up and handling USB traffic. External circuitry is not required for the USB\_CONNECT functionality.

<span id="page-86-0"></span>

**Remark:** When a bus-powered circuit as shown in [Figure 45](#page-86-1) is used or, for a self-powered device, when the VBUS pin is not connected, configure the PIO0\_3/USB\_VBUS pin for GPIO (PIO0 3) in the IOCON block. This ties the VBUS signal HIGH internally.

#### <span id="page-86-2"></span><span id="page-86-1"></span>**14.2.1 USB Low-speed operation**

The USB device controller can be used in low-speed mode supporting 1.5 Mbit/s data exchange with a USB host controller.

**Remark:** To operate in low-speed mode, change the board connections as follows:

- 1. Connect USB\_DP to the D- pin of the connector.
- 2. Connect USB\_DM to the D+ pin of the connector.

External 10 Ω resistors are recommended in low-speed mode to reduce over-shoots and accommodate for 5 m cable length required for USB-IF testing.

#### <span id="page-87-1"></span>**14.3 XTAL input and crystal oscillator component selection**

The input voltage to the on-chip oscillators is limited to 1.8 V. If the oscillator is driven by a clock in slave mode, it is recommended that the input be coupled through a capacitor with  $C_i$  = 100 pF. To limit the input voltage to the specified range, choose an additional capacitor to ground C<sub>g</sub> which attenuates the input voltage by a factor  $C_1/C_1 + C_9$ ). In slave mode, a minimum of 200 mV(RMS) is needed.



<span id="page-87-0"></span>In slave mode the input clock signal should be coupled by means of a capacitor of 100 pF [\(Figure 46\)](#page-87-0), with an amplitude between 200 mV (RMS) and 1000 mV (RMS). This corresponds to a square wave signal with a signal swing of between 280 mV and 1.4 V. The XTALOUT pin in this configuration can be left unconnected.

External components and models used in oscillation mode are shown in [Figure 47](#page-88-0) and in [Table 32](#page-88-1) and [Table 33.](#page-88-2) Since the feedback resistance is integrated on chip, only a crystal and the capacitances  $C_{X1}$  and  $C_{X2}$  need to be connected externally in case of fundamental mode oscillation (the fundamental frequency is represented by  $L, C<sub>L</sub>$  and  $R<sub>S</sub>$ ). Capacitance C<sub>P</sub> in [Figure 47](#page-88-0) represents the parallel package capacitance and should not be larger than 7 pF. Parameters  $F_{\text{OSC}}$ ,  $C_L$ ,  $R_S$  and  $C_P$  are supplied by the crystal manufacturer (see [Table 32\)](#page-88-1).

**Product data sheet Rev. 1.1 — 29 April 2015 88 of 107**

**32-bit ARM Cortex-M3 microcontroller**



<span id="page-88-1"></span><span id="page-88-0"></span>

| <b>Fundamental oscillation</b><br>frequency F <sub>osc</sub> | <b>Crystal load</b><br>capacitance $C_L$ | <b>Maximum crystal</b><br>series resistance $R_s$ | <b>External load</b><br>capacitors $C_{X1}$ , $C_{X2}$ |
|--------------------------------------------------------------|------------------------------------------|---------------------------------------------------|--------------------------------------------------------|
| 1 MHz to 5 MHz                                               | 10pF                                     | $<$ 300 $\Omega$                                  | 18 pF, 18 pF                                           |
|                                                              | 20pF                                     | $<$ 300 $\Omega$                                  | 39 pF, 39 pF                                           |
|                                                              | 30 pF                                    | $<$ 300 $\Omega$                                  | 57 pF, 57 pF                                           |
| 5 MHz to 10 MHz                                              | 10pF                                     | $<$ 300 $\Omega$                                  | 18 pF, 18 pF                                           |
|                                                              | 20pF                                     | $< 200 \Omega$                                    | 39 pF, 39 pF                                           |
|                                                              | 30 pF                                    | $< 100 \Omega$                                    | 57 pF, 57 pF                                           |
| 10 MHz to 15 MHz                                             | 10pF                                     | $< 160 \Omega$                                    | 18 pF, 18 pF                                           |
|                                                              | 20pF                                     | $< 60 \Omega$                                     | 39 pF, 39 pF                                           |
| 15 MHz to 20 MHz                                             | 10pF                                     | $< 80 \Omega$                                     | 18 pF, 18 pF                                           |

<span id="page-88-2"></span>Table 33. Recommended values for  $C_{X1}/C_{X2}$  in oscillation mode (crystal and external **components parameters) high frequency mode** 



### <span id="page-88-3"></span>**14.4 XTAL Printed-Circuit Board (PCB) layout guidelines**

The crystal should be connected on the PCB as close as possible to the oscillator input and output pins of the chip. Take care that the load capacitors  $C_{x1}$ ,  $C_{x2}$ , and  $C_{x3}$  in case of third overtone crystal usage have a common ground plane. The external components must also be connected to the ground plane. Loops must be made as small as possible in

order to keep the noise coupled in via the PCB as small as possible. Also parasitics should stay as small as possible. Smaller values of  $C_{x1}$  and  $C_{x2}$  should be chosen according to the increase in parasitics of the PCB layout.

#### <span id="page-90-1"></span>**14.5 RTC oscillator component selection**

The 32 kHz crystal must be connected to the part via the RTCXIN and RTCXOUT pins as shown in [Figure 48.](#page-90-0) If the RTC is not used, the RTCXIN pin can be grounded.



<span id="page-90-0"></span>Select  $C_{x1}$  and  $C_{x2}$  based on the external 32 kHz crystal used in the application circuitry. The pad capacitance  $C_P$  of the RTCXIN and RTCXOUT pad is 3 pF. If the external crystal's load capacitance is  $C_L$ , the optimal  $C_{x1}$  and  $C_{x2}$  can be selected as:

$$
C_{x1}=C_{x2}=2\times C_L-C_P
$$

### <span id="page-90-2"></span>**14.6 Connecting power, clocks, and debug functions**

[Figure 49](#page-91-0) shows the basic board connections used to power the LPC15xx, connect the external crystal and the 32 kHz oscillator for the RTC, and provide debug capabilities via the serial wire port.

#### **32-bit ARM Cortex-M3 microcontroller**



- (3) Position the decoupling capacitors of 0.1  $\mu$ F and 0.01  $\mu$ F as close as possible to the V<sub>DD</sub> pin. Add one set of decoupling capacitors to each  $V_{DD}$  pin.
- (4) Position the decoupling capacitors of 0.1  $\mu$ F as close as possible to the VREFN and V<sub>DDA</sub> pins. The 10  $\mu$ F bypass capacitor filters the power line. Tie V<sub>DDA</sub> and VREFP to V<sub>DD</sub> if the ADC is not used. Tie VREFN to V<sub>SS</sub> if ADC is not used.
- (5) Position the decoupling capacitor of 0.1  $\mu$ F as close as possible to the VBAT pin. Tie VBAT to V<sub>DD</sub> if not used.
- (6) Uses the ARM 10-pin interface for SWD.
- (7) When measuring signals of low frequency, use a low-pass filter to remove noise and to improve ADC performance. Also see [Ref. 3](#page-101-0).
- (8) ISP pin assignments is dependent on package type. See [Table 7 "Pin assignments for ISP modes"](#page-21-0).
- <span id="page-91-0"></span>**Fig 49. Power, clock, and debug connections**

### <span id="page-92-2"></span>**14.7 Termination of unused pins**

[Table 34](#page-92-0) shows how to terminate pins that are **not** used in the application. In many cases, unused pins may should be connected externally or configured correctly by software to minimize the overall power consumption of the part.

Unused pins with GPIO function should be configured as GPIO (switch matrix default) and setto outputs driving LOW with their internal pull-up disabled. To drive the output LOW, select output in the GPIO DIR register, and write a 0 to the GPIO PORT register for that pin. Disable the pull-up in the pin's IOCON register.

In addition, it is recommended to configure all GPIO pins that are not bonded out on smaller packages as outputs driven LOW with their internal pull-up disabled.

| Pin                            | <b>Default</b><br>state <sup>[1]</sup> | Recommended termination of unused pins                                                                                                                                                |
|--------------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET/PIO0_21                  | I; PU                                  | In an application that does not use the RESET pin or its GPIO function, the<br>termination of this pin depends on whether Deep power-down mode is used:                               |
|                                |                                        | Deep power-down used: Connect an external pull-up resistor and keep pin in<br>default state (input, pull-up enabled) during all other power modes.                                    |
|                                |                                        | Deep power-down not used and no external pull-up connected: can be left<br>unconnected if internal pull-up is disabled and pin is driven LOW and<br>configured as output by software. |
| all PIOn_m (not<br>open-drain) | I; PU                                  | Can be left unconnected if driven LOW and configured as GPIO output with pull-up<br>disabled by software.                                                                             |
| PIOn_m (I2C open-drain)        | IA                                     | Can be left unconnected if driven LOW and configured as GPIO output by software.                                                                                                      |
| USB_DP/USB_DM                  | F                                      | Can be left unconnected. When the USP PHY is disabled, the pins are LOW.                                                                                                              |
| <b>RTCXIN</b>                  |                                        | Connect to ground. When grounded, the RTC oscillator is disabled.                                                                                                                     |
| <b>RTCXOUT</b>                 |                                        | Can be left unconnected.                                                                                                                                                              |
| VREFP_DAC_VDDCMP               |                                        | Tie to VDD.                                                                                                                                                                           |
| VREFP_ADC                      |                                        | Tie to VDD.                                                                                                                                                                           |
| <b>VREFN</b>                   |                                        | Tie to VSS.                                                                                                                                                                           |
| <b>VDDA</b>                    |                                        | Tie to VDD.                                                                                                                                                                           |
| <b>VBAT</b>                    |                                        | Tie to VDD if no external battery connected.                                                                                                                                          |
| <b>VSSA</b>                    |                                        | Tie to VSS.                                                                                                                                                                           |

<span id="page-92-0"></span>**Table 34. Termination of unused pins**

<span id="page-92-1"></span>[1]  $I =$  Input,  $O =$  Output,  $IA =$  Inactive (no pull-up/pull-down enabled),  $F =$  floating,  $PU =$  Pull-Up.

### **14.8 Pin states in different power modes**

#### <span id="page-93-1"></span>**Table 35. Pin states in different power modes**



<span id="page-93-0"></span>[1] Default and programmed pin states are retained in sleep, deep-sleep, and power-down modes.

### **14.9 ElectroMagnetic Compatibility (EMC)**

Radiated emission measurements according to the IEC61967-2 standard using the TEM-cell method are shown for part LPC1549JBD100.

<span id="page-94-1"></span>**Table 36. ElectroMagnetic Compatibility (EMC) for part LPC1549 (TEM-cell method)**

 $V_{DD} = 3.3 \text{ V}; T_{amb} = 25 \text{ °C}.$ 



<span id="page-94-0"></span>[1] IEC levels refer to Appendix D in the IEC61967-2 Specification.

**32-bit ARM Cortex-M3 microcontroller**

### <span id="page-95-0"></span>**15. Package outline**



#### **Fig 50. Package outline LQFP48 (SOT313-2)**



#### **Fig 51. Package outline LQFP64 (SOT314-2)**

LPC15XX All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2015. All rights reserved.



**Fig 52. Package outline LQFP100 (SOT407-1)**

**32-bit ARM Cortex-M3 microcontroller**

## <span id="page-98-0"></span>**16. Soldering**



**32-bit ARM Cortex-M3 microcontroller**



#### **32-bit ARM Cortex-M3 microcontroller**



LPC15XX All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2015. All rights reserved.

#### **32-bit ARM Cortex-M3 microcontroller**

### <span id="page-101-1"></span>**17. References**

- [1] LPC15xx User manual UM10736: [http://www.nxp.com/documents/user\\_manual/UM10736.pdf](http://www.nxp.com/documents/user_manual/UM10736.pdf)
- [2] LPC15xx Errata sheet: [http://www.nxp.com/documents/errata\\_sheet/ES\\_LPC15XX.pdf](http://www.nxp.com/documents/errata_sheet/ES_LPC15XX.pdf)
- <span id="page-101-0"></span>[3] Technical note ADC design guidelines: [http://www.nxp.com/documents/technical\\_note/TN00009.pdf](http://www.nxp.com/documents/technical_note/TN00009.pdf)

## <span id="page-102-0"></span>**18. Revision history**

#### **Table 37. Revision history**



## <span id="page-103-3"></span>**19. Legal information**

#### <span id="page-103-4"></span>**19.1 Data sheet status**



<span id="page-103-0"></span>[1] Please consult the most recently issued document before initiating or completing a design.

<span id="page-103-1"></span>[2] The term 'short data sheet' is explained in section "Definitions".

<span id="page-103-2"></span>[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status<br>information is available on the Intern

#### <span id="page-103-5"></span>**19.2 Definitions**

**Draft —** The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

**Short data sheet —** A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification —** The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### <span id="page-103-6"></span>**19.3 Disclaimers**

**Limited warranty and liability —** Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes —** NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use —** NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications —** Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

**Limiting values —** Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

**Terms and conditions of commercial sale —** NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at<http://www.nxp.com/profile/terms>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license —** Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

LPC15XX All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2015. All rights reserved.

#### **32-bit ARM Cortex-M3 microcontroller**

**Export control —** This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Non-automotive qualified products —** Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b)

## <span id="page-104-1"></span>**20. Contact information**

whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

### <span id="page-104-0"></span>**19.4 Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

**I 2C-bus —** logo is a trademark of NXP Semiconductors N.V.

For more information, please visit: **http://www.nxp.com**

For sales office addresses, please send an email to: **salesaddresses@nxp.com**

#### **32-bit ARM Cortex-M3 microcontroller**

## <span id="page-105-0"></span>**21. Contents**





#### **continued >>**

#### **32-bit ARM Cortex-M3 microcontroller**



Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

**© NXP Semiconductors N.V. 2015. All rights reserved.**

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

**Date of release: 29 April 2015 Document identifier: LPC15XX**



Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов;
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits,General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.



#### **Как с нами связаться**

**Телефон:** 8 (812) 309 58 32 (многоканальный) **Факс:** 8 (812) 320-02-42 **Электронная почта:** [org@eplast1.ru](mailto:org@eplast1.ru) **Адрес:** 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.