DAC8562, DAC8563 DAC8162, DAC8163 DAC7562. DAC7563 SLAS719D - AUGUST 2010-REVISED AUGUST 2012 www.ti.com # DUAL 16-/14-/12-BIT, ULTRALOW-GLITCH, LOW-POWER, BUFFERED, VOLTAGE-OUTPUT DAC WITH 2.5-V, 4-PPM/°C INTERNAL REFERENCE IN SMALL 3-MM × 3-MM SON Check for Samples: DAC8562, DAC8563, DAC8162, DAC8163, DAC7562, DAC7563 #### **FEATURES** - Relative Accuracy: - DAC856x (16-Bit): 4 LSB INL - DAC816x (14-Bit): 1 LSB INL - DAC756x (12-Bit): 0.3 LSB INL - Glitch Energy: 0.1 nV-s - Bidirectional Reference: Input or 2.5-V Output - Output Disabled by Default - ±5-mV Initial Accuracy (Max) - 4-ppm/°C Temperature Drift (Typ) - 10-ppm/°C Temperature Drift (Max) - 20-mA Sink/Source Capability - Power-On Reset to Zero Scale or Mid-Scale - Low-Power: 4 mW (Typ, 5-V AV<sub>DD</sub>, Including Internal Reference Current) - Wide Power-Supply Range: 2.7 V to 5.5 V - 50-MHz SPI With Schmitt-Triggered Inputs - **LDAC** and **CLR** Functions - **Output Buffer With Rail-to-Rail Operation** - Packages: SON-10 (3x3 mm), MSOP-10 - Temperature Range: -40°C to 125°C ### **APPLICATIONS** - **Portable Instrumentation** - **Bipolar Outputs (reference design)** - PLC Analog Output Module (reference design) - **Closed-Loop Servo Control** - **Voltage Controlled Oscillator Tuning** - **Data Acquisition Systems** - **Programmable Gain and Offset Adjustment** #### DESCRIPTION The DAC856x, DAC816x, and DAC756x are lowpower, voltage-output, dual-channel, 16-, 14-, and 12bit digital-to-analog converters (DACs), respectively. These devices include a 2.5-V, 4-ppm/°C internal reference, giving a full-scale output voltage range of 2.5 V or 5 V. The internal reference has an initial accuracy of ±5 mV and can source or sink up to 20 mA at the V<sub>REFIN</sub>/V<sub>REFOUT</sub> pin. These devices are monotonic, providing excellent linearity and minimizing undesired code-to-code transient voltages (glitch). They use a versatile threewire serial interface that operates at clock rates up to 50 MHz. The interface is compatible with standard SPI™, QSPI™, Microwire™, and digital signal processor (DSP) interfaces. The DACxx62 devices incorporate a power-on-reset circuit that ensures the DAC output powers up at zero scale until a valid code is written to the device, whereas the DACxx63s similarly power up at mid-scale. These devices contain a power-down feature that reduces current consumption to typically 550 nA at 5 V. The low power consumption, internal reference, and small footprint make these devices ideal for portable, battery-operated equipment. The DACxx62 devices are drop-in and functioncompatible with each other, as are the DACxx63s. The entire family is available in MSOP-10 and SON-10 packages. **Table 1. RELATED DEVICES** | | 16-BIT | 14-BIT | 12-BIT | |--------------------|---------|---------|---------| | Reset to zero | DAC8562 | DAC8162 | DAC7562 | | Reset to mid-scale | DAC8563 | DAC8163 | DAC7563 | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SPI, QSPI are trademarks of Motorola, Inc. Microwire is a trademark of National Semiconductor. SLAS719D -AUGUST 2010-REVISED AUGUST 2012 www.ti.com This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### **DEVICE INFORMATION<sup>(1)</sup>** | PRODUCT | MAXIMUM<br>RELATIVE<br>ACCURACY<br>(LSB) | MAXIMUM<br>DIFFERENTIAL<br>NONLINEARITY<br>(LSB) | MAXIMUM<br>REFERENCE<br>DRIFT<br>(ppm/°C) | RESET<br>TO | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPER-<br>ATURE RANGE | PACKAGE<br>MARKING | | | | | | | | | | | | | | | | |---------|------------------------------------------|--------------------------------------------------|-------------------------------------------|-------------|------------------|-----------------------|-------------------------------------|--------------------|------|------|------|----|---|----|----|-------|--------|-----|----------------|---------|-----|----------------|------| | DAC8562 | | | | Zoro | SON-10 | DSC | | 8562 | | | | | | | | | | | | | | | | | DAC6562 | ±12 | ±1 | Zero | Zero | MSOP-10 | DGS | –40°C to 125°C | 8562 | | | | | | | | | | | | | | | | | DAC8563 | ±12 | ±12 ±1 | 10 | Mid-scale | SON-10 | DSC | -40°C to 125°C | 8563 | | | | | | | | | | | | | | | | | DAC6565 | | | | Mid-scale | MSOP-10 | DGS | | 0000 | | | | | | | | | | | | | | | | | DAC8162 | | | | Zero | SON-10 | DSC | | 8162 | | | | | | | | | | | | | | | | | DAC6162 | ±3 | ±0.5 | .0.5 | .0.5 | .0.5 | .0.5 | .0.5 | .0.5 | .0.5 | .0.5 | .0.5 | 10 | _ | 10 | 10 | 10 | 10 | 10 | Zeio | MSOP-10 | DGS | -40°C to 125°C | 0102 | | DAC8163 | ±S | | 10 | 10 | 10 | 10 <br> | 10 | 10 | 10 | 10 | 10 | | | | | MidI- | SON-10 | DSC | -40 C to 125 C | 8163 | | | | | DAC6163 | | | | Mid-scale | MSOP-10 | DGS | | 8163 | | | | | | | | | | | | | | | | | DAC7562 | | | | Zero | SON-10 | DSC | | 7562 | | | | | | | | | | | | | | | | | DAC7302 | .0.75 | .0.75 | | | | MSOP-10 | DGS | 40°C to 405°C | 7562 | | | | | | | | | | | | | | | | DAC7563 | ±0.75 | ±0.25 | 10 | Mid-scale | SON-10 | DSC | –40°C to 125°C | 7563 | | | | | | | | | | | | | | | | | DAC/563 | | | | wiiu-scale | MSOP-10 | DGS | | 1303 | | | | | | | | | | | | | | | | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this data sheet, or see the TI Web site at www.ti.com. ### **ABSOLUTE MAXIMUM RATINGS**(1) Over operating free-air temperature range (unless otherwise noted). | | VALUE | UNIT | |-----------------------------------------------------------------|--------------------------------|------| | AV <sub>DD</sub> to GND | -0.3 to 6 | V | | CLR, D <sub>IN</sub> , LDAC, SCLK and SYNC input voltage to GND | -0.3 to AV <sub>DD</sub> + 0.3 | V | | V <sub>OUT</sub> to GND | -0.3 to AV <sub>DD</sub> + 0.3 | V | | V <sub>REFIN</sub> /V <sub>REFOUT</sub> to GND | -0.3 to AV <sub>DD</sub> + 0.3 | V | | Operating temperature range | -40 to 125 | °C | | Junction temperature, maximum (T <sub>J max</sub> ) | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### THERMAL INFORMATION | | | DAC856x, DAC | DAC856x, DAC816x, DAC756x | | | |------------------|-------------------------------------------------------------|--------------|---------------------------|------|--| | | THERMAL METRIC | DSC | DGS | UNIT | | | | | 10 PINS | 10 PINS | | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance <sup>(1)</sup> | 62.8 | 173.8 | °C/W | | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance <sup>(2)</sup> | 44.3 | 48.5 | °C/W | | | $\theta_{JB}$ | Junction-to-board thermal resistance (3) | 26.5 | 79.9 | °C/W | | | Ψлт | Junction-to-top characterization parameter <sup>(4)</sup> | 0.4 | 1.7 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter <sup>(5)</sup> | 25.5 | 68.4 | °C/W | | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance (6) | 46.2 | N/A | °C/W | | - (1) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a. - (2) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. - (3) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8. - (4) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). - (5) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). - (6) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. ### **ELECTRICAL CHARACTERISTICS** At AV<sub>DD</sub> = 2.7 V to 5.5 V and $T_A = -40^{\circ}$ C to 125°C (unless otherwise noted). | ı | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|----------------------------------------------------------|---------------------------------------------------------------------|---------------------------|-------|-----------|--------------------| | STATIC PER | RFORMANCE <sup>(1)</sup> | | | | | | | | Resolution | | 16 | | | Bits | | DAC856x | Relative accuracy | Using line passing through codes 512 and 65,024 | | ±4 | ±12 | LSB | | | Differential nonlinearity | 16-bit monotonic | | ±0.2 | ±1 | LSB | | | Resolution | | 14 | | | Bits | | DAC816x | Relative accuracy | Using line passing through codes 128 and 16,256 | | ±1 | ±3 | LSB | | | Differential nonlinearity | 14-bit monotonic | | ±0.1 | ±0.5 | LSB | | | Resolution | | 12 | | | Bits | | DAC756x | Relative accuracy | Using line passing through codes 32 and 4,064 | | ±0.3 | ±0.75 | LSB | | | Differential nonlinearity | 12-bit monotonic | | ±0.05 | ±0.25 | LSB | | Offset error | | Extrapolated from two-point line (1), unloaded | | ±1 | ±4 | mV | | Offset error d | drift | | | ±2 | | μV/°C | | Full-scale err | or | DAC register loaded with all 1s | | ±0.03 | ±0.2 | % FSR | | Zero-code er | ror | DAC register loaded with all 0s | | 1 | 4 | mV | | Zero-code er | ror drift | | | ±2 | | μV/°C | | Gain error | | Extrapolated from two-point line (1), unloaded | | ±0.01 | ±0.15 | % FSR | | Gain temperature coefficient | | | | ±1 | | ppm<br>FSR/°C | | OUTPUT CH | ARACTERISTICS(2) | | | | L | | | Output voltag | ge range | | 0 | | $AV_{DD}$ | V | | . (2) | | DACs unloaded | | 7 | | | | Output voltag | ge settling time <sup>(3)</sup> | $R_L = 1 \text{ M}\Omega$ | | 10 | | μs | | Slew rate | | Measured between 20% - 80% of a full-scale transition | | 0.75 | | V/µs | | Canacitiva la | R <sub>L</sub> = ∞ | | | 1 | | F | | Capacitive lo | ad stability | $R_L = 2 k\Omega$ | | 3 | nF | | | Code-change | e glitch impulse | 1-LSB change around major carry | 0.1 | | | nV-s | | Digital feedth | rough | SCLK toggling, SYNC high | | 0.1 | | nV-s | | Power-on glit | tch impulse | $R_L = 2 k\Omega$ , $C_L = 470 pF$ , $AV_{DD} = 5.5 V$ | 40 | | | mV | | 01 11 | Full-scale swing on adjacent channel, External reference | | | 5 | | ., | | Channel-to-c | hannel dc crosstalk | Full-scale swing on adjacent channel,<br>Internal reference | | 15 | | μV | | DC output im | pedance | At mid-scale input | | 5 | | Ω | | Short-circuit | current | DAC outputs at full-scale, DAC outputs shorted to GND | | 40 | | mA | | Power-up tim | ne, including settling time | Coming out of power-down mode | | 50 | | μs | | AC PERFOR | | | | | | | | DAC output r | noise density | T <sub>A</sub> = 25°C, at mid-scale input, f <sub>OUT</sub> = 1 kHz | | 90 | | nV/√ <del>Hz</del> | | DAC output r | | T <sub>A</sub> = 25°C, at mid-scale input, 0.1 Hz to 10 Hz | | 2.6 | | μV <sub>PP</sub> | | LOGIC INPU | TS <sup>(2)</sup> | | | | | | | Input pin Lea | kage current | | -1 | ±0.1 | 1 | μA | | Logic input L | OW voltage V <sub>IN</sub> L | | 0 | | 0.8 | V | | Logic input H | IIGH voltage V <sub>IN</sub> H | | 0.7 ×<br>AV <sub>DD</sub> | | $AV_{DD}$ | V | | Pin capacitar | nce | | 00 | | 3 | pF | <sup>(1) 16-</sup>bit: codes 512 and 65,024; 14-bit: codes 128 and 16,256; 12-bit: codes 32 and 4,064 <sup>(2)</sup> Specified by design or characterization <sup>(3)</sup> Transition time between 1/4 scale and 3/4 scale including settling to within ±0.024% FSR ### **ELECTRICAL CHARACTERISTICS (continued)** At $AV_{DD} = 2.7 \text{ V}$ to 5.5 V and $T_A = -40^{\circ}\text{C}$ to 125°C (unless otherwise noted). | F | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------|------|-----------|--------------------|--| | REFERENCE | | | | | | | | | External refer | ence current | External V <sub>REF</sub> = 2.5 V (when internal reference is disabled), all channels active using gain = 1 | | 15 | | μΑ | | | V <sub>REFIN</sub> refere | nce input range | | 0 | | $AV_{DD}$ | V | | | Reference input impedance | | Internal reference disabled, gain = 1 | | 170 | | kΩ | | | | | Internal reference disabled, gain = 2 | | 85 | | N32 | | | REFERENCE | OUTPUT | | | | | | | | Output voltage | | $T_A = 25^{\circ}C$ | 2.495 | 2.5 | 2.505 | V | | | nitial accuracy | | $T_A = 25^{\circ}C$ | -5 | ±0.1 | 5 | mV | | | Output voltag | e temperature drift <sup>(4)</sup> | | | 4 | 10 | ppm/°C | | | Output voltage noise | | f = 0.1 Hz to 10 Hz | | 12 | | $\mu V_{PP}$ | | | | | $T_A = 25^{\circ}C$ , $f = 1$ kHz, $C_L = 0$ $\mu$ F | | 250 | | | | | Output voltag<br>frequency noi | e noise density (high- | $T_A = 25^{\circ}C, f = 1 \text{ MHz}, C_L = 0 \mu\text{F}$ | | 30 | | nV/√ <del>Hz</del> | | | irequeries fior | 30) | T <sub>A</sub> = 25°C, f = 1 MHz, C <sub>L</sub> = 4.7 μF | | 10 | | | | | Load regulation | on, sourcing <sup>(5)</sup> | T <sub>A</sub> = 25°C | | 20 | | μV/mA | | | Load regulation | on, sinking <sup>(5)</sup> | T <sub>A</sub> = 25°C | | 185 | | μV/mA | | | Output current load capability (6) | | | | ±20 | | mA | | | Line regulation | | T <sub>A</sub> = 25°C | 50 | | | μV/V | | | Long-term stability/drift (aging) (5) | | T <sub>A</sub> = 25°C, time = 0 to 1900 hours | | 100 | | ppm | | | Thermal hysteresis (5) | | First cycle | | 200 | | | | | | | Additional cycles | | 50 | | ppm | | | POWER REG | QUIREMENTS <sup>(7)</sup> | | | | | | | | Power supply | voltage | | 2.7 | | 5.5 | V | | | | | Normal mode, internal reference off | | 0.25 | 0.5 | | | | | | Normal mode, internal reference on | | 0.9 | 1.6 | mA | | | | $AV_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | Power-down modes <sup>(8)</sup> | | 0.55 | 2 | | | | | | Power-down modes <sup>(9)</sup> | | 0.55 | 4 | μΑ | | | I <sub>DD</sub> | | Normal mode, internal reference off | | 0.2 | 0.4 | | | | | | Normal mode, internal reference on | | 0.73 | 1.4 | mA | | | | $AV_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | Power-down modes <sup>(8)</sup> | | 0.35 | 2 | | | | | | Power-down modes <sup>(9)</sup> | | 0.35 | 3 | μA | | | | | Normal mode, internal reference off | | 0.9 | 2.75 | | | | | | Normal mode, internal reference on | | 3.2 | 8.8 | mW | | | | $AV_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | Power-down modes <sup>(8)</sup> | | 2 | 11 | | | | Power | | Power-down modes <sup>(9)</sup> | | 2 | 22 | μW | | | dissipation | | Normal mode, internal reference off | | 0.54 | 1.44 | | | | • | AV <sub>DD</sub> = 2.7 V to 3.6 V | Normal mode, internal reference on | | 1.97 | 5 | mW | | | | | Power-down modes <sup>(8)</sup> | | 0.95 | 7.2 | | | | | | Power-down modes <sup>(9)</sup> | | 0.95 | 10.8 | μW | | | TEMPERATU | JRE RANGE | | | 2.00 | . 0.0 | | | | | formance | | -40 | | | | | <sup>(4)</sup> Internal reference output voltage temperature drift is characterized from -40°C to 125°C. (5) Explained in more detail in the *Application Information* section of this data sheet. <sup>(6)</sup> Specified by design or characterization Input code = mid-scale, no load, $V_{IN}H = AV_{DD}$ , and $V_{IN}L = GND$ Temperature range -40°C to 105°C (7) Temperature range -40°C to 125°C ### **PIN CONFIGURATIONS** (1) It is recommended to connect the thermal pad to the ground plane for better thermal dissipation. #### **Table 2. PIN DESCRIPTIONS** | PIN | | DECODIDATION | |------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | DESCRIPTION | | $AV_{DD}$ | 9 | Power-supply input, 2.7 V to 5.5 V | | CLR | 5 | Asynchronous clear input. The $\overline{\text{CLR}}$ input is falling-edge sensitive. When $\overline{\text{CLR}}$ is activated, zero scale (DACxx62) or mid-scale (DACxx63) is loaded to all input and DAC registers. This sets the DAC output voltages accordingly. The part exits clear code mode on the 24 <sup>th</sup> falling edge of the next write to the part. If $\overline{\text{CLR}}$ is activated during a write sequence, the write is aborted. | | D <sub>IN</sub> | 8 | Serial data input. Data are clocked into the 24-bit input shift register on each falling edge of the serial clock input. Schmitt-trigger logic input | | GND | 3 | Ground reference point for all circuitry on the device | | LDAC | 4 | In <i>synchronous</i> mode, data are updated with the falling edge of the 24 <sup>th</sup> SCLK cycle, which follows a falling edge of SYNC. For such <i>synchronous</i> updates, the LDAC pin is not required, and it must be connected to GND permanently or asserted and held low before sending commands to the device. In <i>asynchronous</i> mode, the LDAC pin is used as a negative edge-triggered timing signal for simultaneous DAC updates. Multiple single-channel commands can be written in order to set different channel buffers to desired values and then make a falling edge on LDAC pin to simultaneously update the DAC output registers. | | SCLK | 7 | Serial clock input. Data can be transferred at rates up to 50 MHz. Schmitt-trigger logic input | | SYNC | 6 | Level-triggered control input (active-low). This input is the frame synchronization signal for the input data. When SYNC goes low, it enables the input shift register, and data are sampled on subsequent falling clock edges. The DAC output updates following the 24 <sup>th</sup> clock falling edge. If SYNC is taken high before the 23 <sup>rd</sup> clock edge, the rising edge of SYNC acts as an interrupt, and the write sequence is ignored by the DAC756x/DAC816x/DAC856x. Schmitt-trigger logic input | | V <sub>OUT</sub> A | 1 | Analog output voltage from DAC-A | | V <sub>OUT</sub> B | 2 | Analog output voltage from DAC-B | | V <sub>REFIN</sub> / V <sub>REFOUT</sub> | 10 | Bidirectional voltage reference pin. If internal reference is used, 2.5-V output. | ### **TIMING DIAGRAM** - (1) Asynchronous LDAC update mode. For more information, see the LDAC Functionality section. - (2) Synchronous $\overline{\text{LDAC}}$ update mode; $\overline{\text{LDAC}}$ remains low. For more information, see the *LDAC Functionality* section. Figure 1. Serial Write Operation ### TIMING REQUIREMENTS(1)(2) At $AV_{DD} = 2.7 \text{ V}$ to 5.5 V and over $-40^{\circ}\text{C}$ to 125°C (unless otherwise noted). | | DADAMETED | | AC816x/DA | C856x | LINUT | |--------------------|----------------------------------------------------------------------------------------|-----|-----------|-------|-------| | | PARAMETER | MIN | TYP | MAX | UNIT | | t <sub>1</sub> | SCLK falling edge to SYNC falling edge (for successful write operation) | 10 | | | ns | | t <sub>2</sub> (3) | SCLK cycle time | 20 | | | ns | | t <sub>3</sub> | SYNC rising edge to 23 <sup>rd</sup> SCLK falling edge (for successful SYNC interrupt) | 13 | | | ns | | t <sub>4</sub> | Minimum SYNC HIGH time | 80 | | | ns | | t <sub>5</sub> | SYNC to SCLK falling edge setup time | 13 | | | ns | | t <sub>6</sub> | SCLK LOW time | 8 | | | ns | | t <sub>7</sub> | SCLK HIGH time | 8 | | | ns | | t <sub>8</sub> | SCLK falling edge to SYNC rising edge | 10 | | | ns | | t <sub>9</sub> | Data setup time | 6 | | | ns | | t <sub>10</sub> | Data hold time | 5 | | | ns | | t <sub>11</sub> | SCLK falling edge to LDAC falling edge for asynchronous LDAC update mode | 5 | | | ns | | t <sub>12</sub> | LDAC pulse duration, LOW time | 10 | | | ns | | t <sub>13</sub> | CLR pulse duration, LOW time | 80 | | | ns | | t <sub>14</sub> | CLR falling edge to start of VOUT transition | | 100 | | ns | - (1) All input signals are specified with $t_R = t_F = 3$ ns (10% to 90% of AV<sub>DD</sub>) and timed from a voltage level of $(V_{IN}L + V_{IN}H)/2$ . - 2) See the Serial Write Operation timing diagram (Figure 1). - (3) Maximum SCLK frequency is 50 MHz at AV<sub>DD</sub> = 2.7 V to 5.5 V. ### **TABLES OF GRAPHS** ### **Table 3. Typical Characteristics: Internal Reference Performance** | MEASUREMENT | POWER-SUPPLY<br>VOLTAGE | FIGURE NUMBER | |--------------------------------------------------------|-------------------------|---------------| | Internal Reference Voltage vs Temperature | | Figure 2 | | Internal Reference Voltage Temperature Drift Histogram | | Figure 3 | | Internal Reference Voltage vs Load Current | 5.5 V | Figure 4 | | Internal Reference Voltage vs Time | | Figure 5 | | Internal Reference Noise Density vs Frequency | | Figure 6 | | Internal Reference Voltage vs Supply Voltage | 2.7 V – 5.5 V | Figure 7 | ### **Table 4. Typical Characteristics: DAC Static Performance** | MEASUREMENT | | POWER-SUPPLY<br>VOLTAGE | FIGURE NUMBER | |----------------------------------------------------|-----------|-------------------------|---------------| | FULL-SCALE, GAIN, OFFSET AND ZERO-CODE | ERRORS | | | | Full-Scale Error vs Temperature | | | Figure 16 | | Gain Error vs Temperature | 5.5.1/ | Figure 17 | | | Offset Error vs Temperature | | 5.5 V | Figure 18 | | Zero-Code Error vs Temperature | | | Figure 19 | | Full-Scale Error vs Temperature | | Figure 63 | | | Gain Error vs Temperature | | 271/ | Figure 64 | | Offset Error vs Temperature | | 2.7 V | Figure 65 | | Zero-Code Error vs Temperature | | | Figure 66 | | LOAD REGULATION | | | | | DAC Output Voltage vs Load Current | | 5.5 V | Figure 30 | | | | 2.7 V | Figure 74 | | DIFFERENTIAL NONLINEARITY ERROR | | | | | Differential Linearity Error vs Digital Input Code | T = -40°C | | Figure 9 | | | T = 25°C | 5.5.V | Figure 11 | | | T = 125°C | 5.5 V | Figure 13 | | Differential Linearity Error vs Temperature | | | Figure 15 | | | T = -40°C | | Figure 56 | | Differential Linearity Error vs Digital Input Code | T = 25°C | 2.7 V | Figure 58 | | | T = 125°C | 2.7 V | Figure 60 | | Differential Linearity Error vs Temperature | | | Figure 62 | | INTEGRAL NONLINEARITY ERROR (RELATIVE | ACCURACY) | | | | | T = -40°C | | Figure 8 | | Linearity Error vs Digital Input Code | T = 25°C | 5.5.V | Figure 10 | | | T = 125°C | 5.5 V | Figure 12 | | Linearity Error vs Temperature | | | Figure 14 | | | T = -40°C | | Figure 55 | | Linearity Error vs Digital Input Code | T = 25°C | 271/ | Figure 57 | | | T = 125°C | 2.7 V | Figure 59 | | Linearity Error vs Temperature | | | Figure 61 | ### Table 4. Typical Characteristics: DAC Static Performance (continued) | MEASUREMENT | POWER-SUPPLY<br>VOLTAGE | FIGURE NUMBER | |------------------------------------------------------------------------|-------------------------|---------------| | POWER-DOWN CURRENT | | | | Power-Down Current vs Temperature | 5.5 V | Figure 28 | | Power-Down Current vs Power-Supply Voltage | 2.7 V – 5.5 V | Figure 29 | | Power-Down Current vs Temperature | 2.7 V | Figure 73 | | POWER-SUPPLY CURRENT | | | | External V <sub>REF</sub> | | Figure 20 | | Power-Supply Current vs Temperature Internal V <sub>REF</sub> | | Figure 21 | | Power Supply Current to Digital Input Code External V <sub>REF</sub> | 5.5 V | Figure 22 | | Power-Supply Current vs Digital Input Code Internal V <sub>REF</sub> | 5.5 V | Figure 23 | | External V <sub>REF</sub> | | Figure 24 | | Power-Supply Current Histogram Internal V <sub>REF</sub> | | Figure 25 | | External V <sub>REF</sub> | 0.7.1/ 5.5.1/ | Figure 26 | | Power-Supply Current vs Power-Supply Voltage Internal V <sub>REF</sub> | 2.7 V – 5.5 V | Figure 27 | | External V <sub>REF</sub> | | Figure 49 | | Power-Supply Current vs Temperature Internal V <sub>REF</sub> | | Figure 50 | | External V <sub>REF</sub> | 201/ | Figure 51 | | Power-Supply Current vs Digital Input Code Internal V <sub>REF</sub> | 3.6 V | Figure 52 | | External V <sub>REF</sub> | | Figure 53 | | Power-Supply Current Histogram Internal V <sub>REF</sub> | | Figure 54 | | External V <sub>PEE</sub> | | Figure 67 | | Power-Supply Current vs Temperature Internal V <sub>REF</sub> | | Figure 68 | | External V <sub>REF</sub> | 271/ | Figure 69 | | Power-Supply Current vs Digital Input Code Internal V <sub>REF</sub> | 2.7 V | Figure 70 | | Power Supply Current Histogram External V <sub>REF</sub> | | Figure 71 | | Power-Supply Current Histogram Internal V <sub>REF</sub> | | Figure 72 | ### **Table 5. Typical Characteristics: DAC Dynamic Performance** | MEASUREMENT | | POWER-SUPPLY<br>VOLTAGE | FIGURE NUMBER | | |-----------------------------------------------------|-----------------------------------|-------------------------|---------------|--| | CHANNEL-TO-CHANNEL CROSST | ALK | | | | | Observation Observation | 5-V Rising Edge | 5.5.1/ | Figure 43 | | | Channel-to-Channel Crosstalk | 5-V Falling Edge | 5.5 V | Figure 44 | | | CLOCK FEEDTHROUGH | | | | | | Clash Faadh sanah | FOO Id In Midagala | 5.5 V | Figure 48 | | | Clock Feedthrough | 500 kHz, Midscale | 2.7 V | Figure 87 | | | GLITCH ENERGY | | | | | | Olitab Farance 4 LOB Olar | Rising Edge, Code 7FFFh to 8000h | | Figure 37 | | | Glitch Energy, 1-LSB Step | Falling Edge, Code 8000h to 7FFFh | | Figure 38 | | | Clitch Energy 4 LSB Step | Rising Edge, Code 7FFCh to 8000h | | Figure 39 | | | Glitch Energy, 4-LSB Step | Falling Edge, Code 8000h to 7FFCh | 5.5 V | Figure 40 | | | 0111 1 5 40 1 0 5 01 | Rising Edge, Code 7FF0h to 8000h | | Figure 41 | | | Glitch Energy, 16-LSB Step | Falling Edge, Code 8000h to 7FF0h | | Figure 42 | | | | Rising Edge, Code 7FFFh to 8000h | | Figure 79 | | | Glitch Energy, 1-LSB Step Glitch Energy, 4-LSB Step | Falling Edge, Code 8000h to 7FFFh | 0.71 | Figure 80 | | | | Rising Edge, Code 7FFCh to 8000h | | Figure 81 | | | | Falling Edge, Code 8000h to 7FFCh | 2.7 V | Figure 82 | | | 017.1.5 | Rising Edge, Code 7FF0h to 8000h | | Figure 83 | | | Glitch Energy, 16-LSB Step | Falling Edge, Code 8000h to 7FF0h | | Figure 84 | | | NOISE | | | | | | DAC Output Noise Density vs | External V <sub>REF</sub> | | Figure 45 | | | Frequency | Internal V <sub>REF</sub> | 5.5 V | Figure 46 | | | DAC Output Noise 0.1 Hz to 10 Hz | External V <sub>REF</sub> | | Figure 47 | | | POWER-ON GLITCH | | | | | | | Reset to Zero Scale | 5.5.1/ | Figure 35 | | | D 0111 1 | Reset to Midscale | 5.5 V | Figure 36 | | | Power-on Glitch | Reset to Zero Scale | 0.7.1/ | Figure 85 | | | | Reset to Midscale | 2.7 V | Figure 86 | | | SETTLING TIME | | | | | | 5 H O 1 O W T | Rising Edge, Code 0h to FFFFh | | Figure 31 | | | Full-Scale Settling Time | Falling Edge, Code FFFFh to 0h | 5.5.1/ | Figure 32 | | | Half Caala Cattling Time | Rising Edge, Code 4000h to C000h | 5.5 V | Figure 33 | | | Half-Scale Settling Time | Falling Edge, Code C000h to 4000h | | Figure 34 | | | Full Ocale Calling T | Rising Edge, Code 0h to FFFFh | | Figure 75 | | | Full-Scale Settling Time | Falling Edge, Code FFFFh to 0h | 0.71/ | Figure 76 | | | Half Caala Cattling Time | Rising Edge, Code 4000h to C000h | 2.7 V | Figure 77 | | | Half-Scale Settling Time | Falling Edge, Code C000h to 4000h | | Figure 78 | | #### **TYPICAL CHARACTERISTICS: Internal Reference** At $T_A = 25$ °C, $AV_{DD} = 5.5$ V, gain = 2 and $V_{REFOUT}$ , unloaded unless otherwise noted. Figure 2. Figure 3. Figure 4. INTERNAL REFERENCE NOISE DENSITY INTERNAL REFERENCE VOLTAGE Figure 6. Copyright © 2010-2012, Texas Instruments Incorporated At T<sub>A</sub> = 25°C, 5-V external reference used, gain = 1 and DAC output not loaded, unless otherwise noted. DNL Error (LSB) 0.0 -0.2 -0.4 -0.6 -0.8 -1.0 Typical channel shown 8192 16384 24576 32768 40960 49152 57344 65536 Digital Input Code Figure 9. DIFFERENTIAL LINEARITY ERROR VS. DIGITAL INPUT CODE (25°C) Digital Input Code **Figure 10.** 8192 16384 24576 32768 40960 49152 57344 65536 Figure 11. Figure 13. ## TYPICAL CHARACTERISTICS: DAC at AV<sub>DD</sub> = 5.5 V (continued) At T<sub>A</sub> = 25°C, 5-V external reference used, gain = 1 and DAC output not loaded, unless otherwise noted. Figure 14. Figure 15. Figure 16. Figure 17. Figure 19. At T<sub>A</sub> = 25°C, 5-V external reference used, gain = 1 and DAC output not loaded, unless otherwise noted. **POWER-SUPPLY CURRENT** vs TEMPERATURE 1.3 1.2 Power-Supply Current (mA) 1.1 1.0 0.9 8.0 0.7 0.6 Internal reference enabled DACs at midscale code, Gain = 2 0.5 -25 -10 20 35 50 65 95 Temperature (°C) Figure 20. Figure 21. Figure 22. Figure 23. Figure 25. At T<sub>A</sub> = 25°C, 5-V external reference used, gain = 1 and DAC output not loaded, unless otherwise noted. $AV_{DD}(V)$ Figure 27. At T<sub>A</sub> = 25°C, 5-V external reference used, gain = 1 and DAC output not loaded, unless otherwise noted. # **FULL-SCALE SETTLING TIME:** Figure 31. **FULL-SCALE SETTLING TIME: FALLING EDGE** Figure 32. ### HALF-SCALE SETTLING TIME: **RISING EDGE** Figure 33. ### HALF-SCALE SETTLING TIME: **FALLING EDGE** Figure 34. #### **POWER-ON GLITCH RESET TO ZERO SCALE** Figure 35. #### **POWER-ON GLITCH RESET TO MIDSCALE** Figure 36. At T<sub>A</sub> = 25°C, 5-V external reference used, gain = 1 and DAC output not loaded, unless otherwise noted. ### GLITCH ENERGY RISING EDGE, 1-LSB STEP Figure 37. ### GLITCH ENERGY FALLING EDGE, 1-LSB STEP Figure 38. GLITCH ENERGY RISING EDGE, 4-LSB STEP Figure 39. ### GLITCH ENERGY FALLING EDGE, 4-LSB STEP Figure 40. #### GLITCH ENERGY RISING EDGE, 16-LSB STEP Figure 41. #### GLITCH ENERGY FALLING EDGE, 16-LSB STEP Figure 42. At $T_A = 25$ °C, 5-V external reference used, gain = 1 and DAC output not loaded, unless otherwise noted. Figure 43. Figure 44. CLOCK FEEDTHROUGH 500 kHz, MIDSCALE SCLK (5 V/div) Vout (500 µV/di Clock Feedthrough Impulse ≈ 0.06 nV-s Figure 47. Figure 48. ### TYPICAL CHARACTERISTICS: DAC at AV<sub>DD</sub> = 3.6 V At T<sub>A</sub> = 25°C, 3.3-V external reference used, gain = 1 and DAC output not loaded, unless otherwise noted. **POWER-SUPPLY CURRENT** Power Supply Current (mA) **Figure 53.** 0.26 Figure 54. 0.18 5 ### TYPICAL CHARACTERISTICS: DAC at AV<sub>DD</sub> = 2.7 V At T<sub>A</sub> = 25°C, 2.5-V external reference used, gain = 1 and DAC output not loaded, unless otherwise noted. Figure 55. Figure 56. Figure 57. Figure 58. Figure 60. # TYPICAL CHARACTERISTICS: DAC at AV<sub>DD</sub> = 2.7 V (continued) At T<sub>A</sub> = 25°C, 2.5-V external reference used, gain = 1 and DAC output not loaded, unless otherwise noted. Figure 61. Figure 62. Figure 64. **ZERO-CODE ERROR** **vs TEMPERATURE** 4.0 Ch A 3.5 Ch B 3.0 Zero-Code Error (mV) 2.5 2.0 1.5 1.0 0.5 -40 -25 -10 35 50 5 65 80 95 110 125 Temperature (°C) Figure 66. At T<sub>A</sub> = 25°C, 2.5-V external reference used, gain = 1 and DAC output not loaded, unless otherwise noted. 8192 16384 24576 32768 40960 49152 57344 65536 Figure 70. 0.05 0.00 At T<sub>A</sub> = 25°C, 2.5-V external reference used, gain = 1 and DAC output not loaded, unless otherwise noted. DAC OUTPUT VOLTAGE **vs LOAD CURRENT** Typical channel shown Full scale Mid scale Zero scale 3 Output Voltage (V) 2 0 -20 -15 -10 0 20 I<sub>LOAD</sub> (mA) Figure 73. Figure 74. #### FULL-SCALE SETTLING TIME: RISING EDGE FULL-SCALE SETTLING TIME: FALLING EDGE Figure 75. Figure 76. # HALF-SCALE SETTLING TIME: RISING EDGE #### HALF-SCALE SETTLING TIME: FALLING EDGE Figure 78. At $T_A = 25$ °C, 2.5-V external reference used, gain = 1 and DAC output not loaded, unless otherwise noted. ### GLITCH ENERGY RISING EDGE, 1-LSB STEP Figure 79. GLITCH ENERGY FALLING EDGE, 1-LSB STEP Figure 80. GLITCH ENERGY Figure 81. GLITCH ENERGY FALLING EDGE, 4-LSB STEP Figure 82. ### GLITCH ENERGY RISING EDGE, 16-LSB STEP Figure 83. #### GLITCH ENERGY FALLING EDGE, 16-LSB STEP Figure 84. At $T_A = 25$ °C, 2.5-V external reference used, gain = 1 and DAC output not loaded, unless otherwise noted. Figure 85. Figure 86. Figure 87. #### THEORY OF OPERATION ### **DIGITAL-TO-ANALOG CONVERTER (DAC)** The DAC756x, DAC816x, and DAC856x architecture consists of two string DACs, each followed by an output buffer amplifier. The devices include an internal 2.5-V reference with 4-ppm/°C temperature drift performance. Figure 88 shows a principal block diagram of the DAC architecture. Figure 88. DAC Architecture The input coding to the DAC756x, DAC816x, and DAC856x is straight binary, so the ideal output voltage is given by Equation 1: $$V_{OUT} = \left(\frac{D_{IN}}{2^n}\right) \times V_{REF} \times Gain$$ (1) where: n = resolution in bits; either 12 (DAC756x), 14 (DAC816x) or 16 (DAC856x) $D_{IN}$ = decimal equivalent of the binary code that is loaded to the DAC register. $D_{IN}$ ranges from 0 to $2^n - 1$ . $V_{REF}$ = DAC reference voltage; either $V_{REFOUT}$ from the internal 2.5-V reference or $V_{REFIN}$ from an external reference. Gain = 1 by default when internal reference is disabled (using external reference), and gain = 2 by default when using internal reference. Gain can also be manually set to either 1 or 2 using the gain register. See the *GAIN REGISTERS* section for more information. #### Resistor String The resistor string section is shown in Figure 89. It is simply a string of resistors, each of value *R*. The code loaded into the DAC register determines at which node on the string the voltage is tapped off to be fed into the output amplifier by closing one of the switches connecting the string to the amplifier. The resistor string architecture guarantees monotonicity. The R<sub>DIVIDER</sub> switch is controlled by the gain registers (see the *GAIN REGISTERS* section). Because the output amplifier has a gain of two, R<sub>DIVIDER</sub> is not shorted when the DAC-n gain is set to one (default if internal reference is disabled), and is shorted when the DAC-n gain is set to two (default if internal reference is enabled). Figure 89. Resistor String #### **Output Amplifier** The output buffer amplifier is capable of generating rail-to-rail voltages on its output, giving a maximum output range of 0 V to $AV_{DD}$ . It is capable of driving a load of 2 k $\Omega$ in parallel with 3 nF to GND. The typical slew rate is 0.75 V/ $\mu$ s, with a typical full-scale settling time of 14 $\mu$ s as shown in Figure 31, Figure 32, Figure 75 and Figure 76. #### INTERNAL REFERENCE The DAC756x, DAC816x, and DAC856x include a 2.5-V internal reference that is disabled by default. The internal reference is externally available at the $V_{REFIN}/V_{REFOUT}$ pin. The internal reference output voltage is 2.5 V and can sink and source up to 20 mA. A minimum 150-nF capacitor is recommended between the reference output and GND for noise filtering. The internal reference of the DAC756x, DAC816x, and DAC856x is a bipolar transistor based precision bandgap voltage reference. Figure 90 shows the basic bandgap topology. Transistors $Q_1$ and $Q_2$ are biased such that the current density of $Q_1$ is greater than that of $Q_2$ . The difference of the two base-emitter voltages ( $V_{BE1} - V_{BE2}$ ) has a positive temperature coefficient and is forced across resistor $R_1$ . This voltage is amplified and added to the base-emitter voltage of $Q_2$ , which has a negative temperature coefficient. The resulting output voltage is virtually independent of temperature. The short-circuit current is limited by design to approximately 100 mA. Figure 90. Bandgap Reference Simplified Schematic #### POWER-ON RESET #### Power-On Reset to Zero-scale The DAC7562, DAC8162, and DAC8562 contain a power-on-reset circuit that controls the output voltage during power up. All device registers are reset as shown in Table 6. At power up all DAC registers are filled with zeros and the output voltages of all DAC channels are set to zero volts. Each DAC channel remains that way until a valid load command is written to it. The power-on reset is useful in applications where it is important to know the state of the output of each DAC while the device is in the process of powering up. No device pin should be brought high before power is applied to the device. The internal reference is disabled by default and remains that way until a valid reference-change command is executed. #### Power-On Reset to Mid-scale The DAC7563, DAC8163, and DAC8563 contain a power-on reset circuit that controls the output voltage during power up. At power up, all DAC registers are reset to mid-scale code and the output voltages of all DAC channels are set to $V_{REFIN}/2$ volts. Each DAC channel remains that way until a valid load command is written to it. The power-on reset is useful in applications where it is important to know the state of the output of each DAC while the device is in the process of powering up. No device pin should be brought high before power is applied to the device. The internal reference is powered off/down by default and remains that way until a valid reference-change command is executed. If using an external reference, it is acceptable to power on the $V_{REFIN}$ either at the same time as or after $AV_{DD}$ is applied. Table 6. DACxx62 and DACxx63 Power-On Reset Values | REGISTER | | DEFAULT SETTING | |-----------------------------|------------------|------------------------| | DAC and Innut registers | DACxx62 | Zero-scale | | DAC and Input registers | DACxx63 | Mid-scale | | LDAC registers | LDAC pin enab | oled for both channels | | Power-down registers | DACs powered | i up | | Internal reference register | Internal referer | nce disabled | | Gain registers | Gain = 1 for bo | oth channels | ### Power-On Reset (POR) Levels When the device powers up, a POR circuit sets the device in default mode as shown in Table 6. The POR circuit requires specific $AV_{DD}$ levels, as indicated in Figure 91, to ensure discharging of internal capacitors and to reset the device on power up. In order to ensure a power-on reset, $AV_{DD}$ must be below 0.7 V for at least 1 ms. When $AV_{DD}$ drops below 2.2 V but remains above 0.7 V (shown as the undefined region), the device may or may not reset under all specified temperature and power-supply conditions. In this case, TI recommends a power-on reset. When $AV_{DD}$ remains above 2.2 V, a power-on reset does not occur. Figure 91. Relevant Voltage Levels for POR Circuit ### **CLR FUNCTIONALITY** The edge-triggered $\overline{\text{CLR}}$ pin can be used to set the input and DAC registers immediately according to Table 7. When the $\overline{\text{CLR}}$ pin receives a falling edge signal the clear mode is activated and changes the DAC output voltages accordingly. The part exits clear mode on the 24<sup>th</sup> falling edge of the next write to the part. If the $\overline{\text{CLR}}$ pin receives a falling edge signal during a write sequence in normal operation, the clear mode is activated and changes the input and DAC registers immediately according to Table 7. **Table 7. Clear Mode Reset Values** | DEVICE | DAC Output Entering Clear Mode | |---------------------------|--------------------------------| | DAC8562, DAC8162, DAC7562 | Zero-scale | | DAC8563, DAC8163, DAC7563 | Mid-scale | #### **SERIAL INTERFACE** The DAC756x, DAC816x, and DAC856x have a 3-wire serial interface (SYNC, SCLK, and D<sub>IN</sub>; see the Pin Descriptions) compatible with SPI, QSPI, and Microwire interface standards, as well as most DSPs. See the Serial Write Operation timing diagram (Figure 1) for an example of a typical write sequence. The DAC756x, DAC816x, or DAC856x input shift register is 24-bits wide, consisting of two *don't care* bits (DB23 to DB22), three command bits (DB21 to DB19), three address bits (DB18 to DB16), and 16 data bits (DB15 to DB0). The 16 data bits comprise the 16-, 14-, or 12-bit input code. All 24 bits of data are loaded into the DAC under the control of the serial clock input, SCLK. DB23 (MSB) is the first bit that is loaded into the DAC shift register. It is followed by the rest of the 24-bit word pattern, left-aligned. This configuration means that the first 24 bits of data are latched into the shift register, and any further clocking of data is ignored. When the DAC registers are being written to, the DAC756x, DAC816x, and DAC856x receive all 24 bits of data, ignore DB23 and DB22, and decode the next three bits (DB21 to DB19) in order to determine the DAC operating/control mode (see Table 8 through Table 10). Bits DB18 to DB16 are used to address DAC channels. The next 16/14/12 bits of data that follow are decoded by the DAC to determine the equivalent analog output. For more details on these and other commands (such as write to LDAC register, power down DACs, etc.), see their respective sections. The data format is straight binary, with all 0s corresponding to 0-V output and all 1s corresponding to full-scale output. For all documentation purposes, the data format and representation used here is a true 16-bit pattern (that is, FFFFh data word for full scale) that the DAC756x, DAC816x, and DAC856x require. The write sequence begins by bringing the $\overline{\text{SYNC}}$ line low. Data from the $D_{\text{IN}}$ line are clocked into the 24-bit shift register on each falling edge of SCLK. The serial clock frequency can be as high as 50 MHz, making the DAC756x, DAC816x, and DAC856x compatible with high-speed DSPs. On the 24<sup>th</sup> falling edge of the serial clock, the last data bit is clocked into the shift register and the shift register locks. Further clocking does not change the shift register data. After receiving the 24<sup>th</sup> falling clock edge, the DAC756x, DAC816x, and DAC856x decode the three command bits and three address bits and 16/14/12 data bits to perform the required function, without waiting for a SYNC rising edge. After the 24<sup>th</sup> falling edge of SCLK is received, the SYNC line may be kept low or brought high. In either case, the minimum delay time from the 24<sup>th</sup> falling SCLK edge to the next falling SYNC edge must be met in order to begin the next cycle properly; see the Serial Write Operation timing diagram (Figure 1). A rising edge of SYNC before the 24-bit sequence is complete resets the SPI interface; no data transfer occurs. A new write sequence starts at the next falling edge of SYNC. To assure the lowest power consumption of the device, care should be taken that the levels are as close to each rail as possible. ### **SYNC** Interrupt In a normal write sequence, the SYNC line stays low for at least 24 falling edges of SCLK and the addressed DAC register updates on the 24<sup>th</sup> falling edge. However, if SYNC is brought high before the 23<sup>rd</sup> falling edge, it acts as an interrupt to the write sequence; the shift register resets and the write sequence is discarded. Neither an update of the data buffer contents, DAC register contents, nor a change in the operating mode occurs (as shown in Figure 92). Figure 92. SYNC Interrupt Facility ### Input Shift Register The input shift register (SR) of the DAC856x, DAC816x, and DAC756x is 24 bits wide (as shown in Table 8, Table 9, and Table 10, respectively), and consists of two *don't care* bits (DB23 to DB22), three command bits (DB21 to DB19), three address bits (DB18 to DB16), and 16 data bits (DB15 to DB0). The 16 data bits comprise the 16-, 14-, or 12-bit input code. ### Table 8. DAC856x Data Input Register Format | | Co | omma | nd | Д | ddres | ss | | | | | | | | Da | ata | | | | | |--------------------|----|------|----|----|-------|----|-------------------------------------------------------|--|--|--|--|--|--|----|-----|----|--|--|-----| | X <sup>(1)</sup> X | C2 | C1 | C0 | A2 | A1 | A0 | D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 | | | | | | | | | D0 | | | | | DB23 | | | | | | | | | | | | | | | | | | | DB0 | (1) X' denotes don't care bits. ### Table 9. DAC816x Data Input Register Format | | | Co | omma | nd | Α | ddres | ss | | | | | | | Da | ata | | | | | | | | |------|---|----|------|----|----|-------|----|-----|-----------------------------------------------|--|--|--|--|----|-----|--|--|--|---|---|--|-----| | Χ | Х | C2 | C1 | C0 | A2 | A1 | A0 | D13 | D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 | | | | | | | | | | Χ | Х | | | | DB23 | 3 | | | | | | | | | | | | | | | | | | | | | DB0 | ### Table 10. DAC756x Data Input Register Format | | | Co | omma | nd | Д | ddres | s | | | | | | Da | ata | | | | | | | | | | |------|---|----|------|----|----|-------|----|-----|-----|----|----|----|----|-----|----|----|----|----|----|---|---|---|-----| | Х | Х | C2 | C1 | C0 | A2 | A1 | A0 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Χ | Χ | Χ | Х | | DB23 | 3 | | | | | | | | | | | | | | | | | | | | | | DB0 | The DAC856x, DAC816x, and DAC756x support a number of different load commands. The load commands are summarized in Table 11 and Table 12, and fully exhausted in Table 13. Table 11. Commands for the DAC856x, DAC816x, and DAC756x | C2<br>(DB21) | C1<br>(DB20) | C0<br>(DB19) | Command | |--------------|--------------|--------------|-------------------------------------------------------------------| | 0 | 0 | 0 | Write to input register n (Table 12) | | 0 | 0 | 1 | Software LDAC, update DAC register n (Table 12) | | 0 | 1 | 0 | Write to input register n (Table 12) and update all DAC registers | | 0 | 1 | 1 | Write to input register n and update DAC register n (Table 12) | | 1 | 0 | 0 | Set DAC power up/down mode | | 1 | 0 | 1 | Software reset | | 1 | 1 | 0 | Set LDAC registers | | 1 | 1 | 1 | Enable/disable internal reference | ### Table 12. Address Select for the DAC856x, DAC816x, and DAC756x | A2<br>(DB18) | A1<br>(DB17) | A0<br>(DB16) | Channel (n) | |--------------|--------------|--------------|----------------------------------| | 0 | 0 | 0 | DAC-A | | 0 | 0 | 1 | DAC-B | | 0 | 1 | 0 | Gain (only use with command 000) | | 0 | 1 | 1 | Reserved | | 1 | 0 | 0 | Reserved | | 1 | 0 | 1 | Reserved | | 1 | 1 | 0 | Reserved | | 1 | 1 | 1 | DAC-A and DAC-B | ### Table 13. Command Matrix for the DAC856x, DAC816x, and DAC756x | | ( | Comman | d | | Address | | | | D | ata | | | | |------------------|----|--------|----|----|------------|----|--------------|-----|-----------|-------------|-----|-----|--------------------------------------------------------------------------------| | DB23-<br>DB22 | C2 | C1 | C0 | A2 | <b>A</b> 1 | A0 | DB15-<br>DB6 | DB5 | DB4 | DB3-<br>DB2 | DB1 | DB0 | DESCRIPTION | | | | | | 0 | 0 | 0 | | 10 | 6/14/12 b | it DAC da | ıta | I | Write to DAC-A input register | | X <sup>(1)</sup> | 0 | 0 | 0 | 0 | 0 | 1 | | 10 | 6/14/12 b | it DAC da | ıta | | Write to DAC-B input register | | | | | | 1 | 1 | 1 | | 10 | 6/14/12 b | it DAC da | ıta | | Write to DAC-A and DAC-B input registers | | | | | | 0 | 0 | 0 | | 10 | 6/14/12 b | it DAC da | ıta | | Write to DAC-A input register and update all DACs | | Х | 0 | 1 | 0 | 0 | 0 | 1 | | 10 | 6/14/12 b | it DAC da | ıta | | Write to DAC-B input register and update all DACs | | | | | | 1 | 1 | 1 | | 10 | 6/14/12 b | it DAC da | ıta | | Write to DAC-A and DAC-B input register and update all DACs | | | | | | 0 | 0 | 0 | | 10 | 6/14/12 b | it DAC da | ıta | | Write to DAC-A input register and update DAC-A | | Х | 0 | 1 | 1 | 0 | 0 | 1 | | 16 | 6/14/12 b | it DAC da | ıta | | Write to DAC-B input register and update DAC-B | | | | | | 1 | 1 | 1 | | 10 | 6/14/12 b | it DAC da | ıta | | Write to DAC-A and DAC-B input register and update all DACs | | | | | | 0 | 0 | 0 | | | | X | | | Update DAC-A | | Х | 0 | 0 | 1 | 0 | 0 | 1 | | | | X | | | Update DAC-B | | | | | | 1 | 1 | 1 | | | | X | | | Update all DACs | | | | | | | | | | | | | 0 | 0 | Gain: DAC-B gain = 2, DAC-A gain = 2 (default with internal V <sub>REF</sub> ) | | | | _ | _ | _ | | | | | | | 0 | 1 | Gain: DAC-B gain = 2, DAC-A gain = 1 | | Х | 0 | 0 | 0 | 0 | 1 | 0 | | | X | | 1 | 0 | Gain: DAC-B gain = 1, DAC-A gain = 2 | | | | | | | | | | | | | 1 | 1 | Gain: DAC-B gain = 1, DAC-A gain = 1 (power-on default) | | | | | | | 1 | l. | | | | | 0 | 1 | Power up DAC-A | | Х | 1 | 0 | 0 | | X | | X | 0 | 0 | X | 1 | 0 | Power up DAC-B | | | | | | | | | | | | | 1 | 1 | Power up DAC-A and DAC-B | | | | | | | | | | | | | 0 | 1 | Power down DAC-A; 1 kΩ to GND | | Х | 1 | 0 | 0 | | Χ | | X | 0 | 1 | Х | 1 | 0 | Power down DAC-B; 1 kΩ to GND | | | | | | | | | | | | | 1 | 1 | Power down DAC-A and DAC-B; 1 kΩ to GND | | | | | | | | | | | | | 0 | 1 | Power down DAC-A; 100 kΩ to GND | | Х | 1 | 0 | 0 | | Χ | | X | 1 | 0 | Х | 1 | 0 | Power down DAC-B; 100 kΩ to GND | | | | | | | | | | | | | 1 | 1 | Power down DAC-A and DAC-B; 100 kΩ to GND | | | | | | | | | | | | | 0 | 1 | Power down DAC-A; Hi-Z | | Х | 1 | 0 | 0 | | Χ | | X | 1 | 1 | Х | 1 | 0 | Power down DAC-B; Hi-Z | | | | | | | | | | | | | 1 | 1 | Power down DAC-A and DAC-B; Hi-Z | | ., | | | | | | | | | ., | | Х | 0 | Reset DAC-A and DAC-B input register and update all DACs | | Х | 1 | 0 | 1 | | Х | | | | X | | Х | 1 | Reset all registers and update all DACs (Power-on-reset update) | | | | | | | | | | | | | 0 | 0 | LDAC pin active for DAC-B and DAC-A | | , | | | | | V | | | | · · | | 0 | 1 | LDAC pin active for DAC-B; inactive for DAC-A | | Х | 1 | 1 | 0 | | Х | | | | X | | 1 | 0 | LDAC pin inactive for DAC-B; active for DAC-A | | | | | | | | | | | | | 1 | 1 | LDAC pin inactive for DAC-B and DAC-A | | ., | | | | | | | | | ., | | Х | 0 | Disable internal reference and reset DACs to gain = 1 | | Х | 1 | 1 | 1 | | Х | | | | X | | Х | 1 | Enable Internal Reference & reset DACs to gain = 2 | <sup>(1)</sup> X' denotes don't care bits. #### **GAIN REGISTERS** The gain register controls the GAIN setting in the DAC transfer function: $$V_{OUT} = \left(\frac{D_{IN}}{2^n}\right) \times V_{REF} \times Gain$$ (2) The DAC756x, DAC816x, and DAC856x have a gain register for each channel. The gain for each channel, in Equation 2, is either 1 or 2. This gain is automatically set to 2 when using the internal reference, and is automatically set to 1 when the internal reference is disabled (default). However, each channel can have either gain by setting the registers appropriately. The gain registers are accessible by using command bits = 000 and address bits = 010, and using DB1 for DAC-B and DB0 for DAC-A. See Table 13 or Table 14 and Table 15 for the full command structure. The gain registers are automatically reset to provide either gain of 1 or 2 when the internal reference is powered off or on, respectively. After the reference is powered off or on, the gain register is again accessible to change the gain. **Table 14. Gain Register Command Structure** | | | | Co | omma | nd | А | ddres | ss | | | | | | | | | Da | ata | | | | | | | |---|---|---|----|------|----|---|-------|----|---|---|---|---|---|---|---|---|----|-----|---|---|---|---|-------|-------| | X | ( | Χ | 0 | 0 | 0 | 0 | 1 | 0 | Х | Χ | Х | Х | Χ | Χ | Χ | Χ | Χ | Χ | Х | Х | Х | Χ | DAC-B | DAC-A | DB0 Table 15. DAC-n Selection for Gain Register Command | DB1/DB0 | Value | Gain | |---------|-------|-------------------------------------------------------| | DB0 | 0 | DAC-A uses gain = 2 (default with internal reference) | | | 1 | DAC-A uses gain = 1 (default with external reference) | | DB1 | 0 | DAC-B uses gain = 2 (default with internal reference) | | | 1 | DAC-B uses gain = 1 (default with external reference) | #### **POWER-DOWN MODES** The DAC756x, DAC816x, and DAC856x have two separate sets of power-down commands. One set is for the DAC channels and the other set is for the internal reference. The internal reference is forced to a powered down state while both DAC channels are powered down, and is only enabled if any DAC channel is also in normal mode of operation. For more information on the internal reference control, see the *INTERNAL REFERENCE ENABLE REGISTER* section. #### **DAC Power-Down Commands** The DAC756x, DAC816x, and DAC856x DACs use four modes of operation. These modes are accessed by setting command bits C2, C1, and C0, and power-down register bits DB5 and DB4. The command bits must be set to 100. Once the command bits are set correctly, the four different power down modes are software programmable by setting bits DB5 and DB4 in the shift register. Table 13 or Table 16 through Table 18 shows how to control the operating mode with data bits PD1 (DB5), PD0 (DB4), DB1, and DB0. Table 16. DAC Power Mode Register Command Structure | | | Co | mma | nd | Α | ddres | SS | | | | | | | | | | Data | | | | | | | |---|---|----|-----|----|---|-------|----|---|---|---|---|---|---|---|---|---|------|-----|-----|---|---|-------|-------| | Χ | Χ | 1 | 0 | 0 | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | PD1 | PD0 | Χ | Χ | DAC-B | DAC-A | DB23 DB0 Table 17. DAC-n Operating Modes | PD1 (DB5) | PD0 (DB4) | DAC OPERATING MODES | |-----------|-----------|-----------------------------------------------| | 0 | 0 | Power up selected DACs (normal mode, default) | | 0 | 1 | Power down selected DACs 1 kΩ to GND | | 1 | 0 | Power down selected DACs 100 kΩ to GND | | 1 | 1 | Power down selected DACs Hi-Z to GND | Table 18. DAC-n Selection for Operating Modes | DB1/DB0 | Operating Mode | |---------|--------------------------------------------------| | 0 | DAC-n does not change operating mode | | 1 | DAC-n operating mode set to value on PD1 and PD0 | It is possible to write to the DAC register/buffer of the DAC channel that is powered down. When the DAC channel is then powered up, it powers up to this new value. The advantage of the available power-down modes is that the output impedance of the device is known while it is in power-down mode. As described in Table 17, there are three different power-down options. $V_{OUT}$ can be connected internally to GND through a 1-k $\Omega$ resistor, a 100-k $\Omega$ resistor, or open-circuited (Hi-Z). The DAC powerdown circuitry is shown in Figure 93. Figure 93. Output Stage #### SOFTWARE RESET FUNCTION The DAC756x, DAC816x, and DAC856x contain a software reset feature. The software reset function uses command 101. The software reset command contains two reset modes which are software-programmable by setting bit DB0 in the shift register. Table 13 and/or Table 19 and Table 20 show the available software reset commands. #### **Table 19. Software Reset Command Structure** | | | C | omma | nand Address | | | | Data | | | | | | | | | | | | | | | | |------|---|---|------|--------------|---|---|---|------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|-----| | Χ | Х | 1 | 0 | 1 | Х | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Х | Х | Х | Χ | Χ | Х | Х | Х | RST | | DB23 | 1 | | | | | | | | | | | | | | | | | | | | | | DB0 | #### Table 20. Software Reset | RST (DB0) | Registers Reset to Default Values | |-----------|--------------------------------------------------------------------------------------------------------------| | 0 | DAC registers Input registers | | 1 | DAC registers Input registers LDAC registers Power-down registers Internal reference register Gain registers | ### **LDAC FUNCTIONALITY** The DAC756x, DAC816x, and DAC856x offer both a software and hardware simultaneous update and control function. The DAC double-buffered architecture has been designed so that new data can be entered for each DAC without disturbing the analog outputs. DAC756x, DAC816x, and DAC856x data updates can be performed either in *synchronous* or in *asynchronous* mode. In asynchronous mode, the $\overline{\text{LDAC}}$ pin is used as a negative edge-triggered timing signal for simultaneous DAC updates. Multiple single-channel writes can be done in order to set different channel buffers to desired values and then make a falling edge on $\overline{\text{LDAC}}$ pin to simultaneously update the DAC output registers. Data buffers of all channels must be loaded with desired data before an $\overline{\text{LDAC}}$ falling edge. After a high-to-low $\overline{\text{LDAC}}$ transition, all DACs are simultaneously updated with the last contents of the corresponding data buffers. If the content of a data buffer is not changed, the corresponding DAC output remains unchanged after the $\overline{\text{LDAC}}$ pin is triggered. $\overline{\text{LDAC}}$ must be returned high before the next serial command is initiated. In <u>synchronous</u> mode, data are updated with the <u>falling</u> edge of the 24<sup>th</sup> SCLK cycle, which follows a falling edge of <u>SYNC</u>. For such <u>synchronous</u> updates, the <u>LDAC</u> pin is not required, and it must be connected to GND permanently or asserted and held low before sending commands to the device. Alternatively, all DAC outputs can be updated simultaneously using the built-in software function of LDAC. The LDAC register offers additional flexibility and control by allowing the selection of which DAC channel(s) should be updated simultaneously when the $\overline{\text{LDAC}}$ pin is being brought low. The LDAC register is loaded with a 2-bit word (DB1 and DB0) using command bits C2, C1, and C0 (see Table 13 or Table 21). The default value for each bit, and therefore for each DAC channel, is zero. If the LDAC register bit is set to 1, it overrides the $\overline{\text{LDAC}}$ pin (the $\overline{\text{LDAC}}$ pin is internally tied low for that particular DAC channel) and this DAC channel updates synchronously after the falling edge of the 24<sup>th</sup> SCLK cycle. However, if the LDAC register bit is set to 0, the DAC channel is controlled by the $\overline{\text{LDAC}}$ pin. The combination of software and hardware simultaneous update functions is particularly useful in applications when updating a DAC channel, while keeping the other channel unaffected; see Table 13 or Table 21 and Table 22 for more information. # **Table 21. LDAC Register Command Structure** | | | C | omma | ind | А | ddres | SS | | | | | | | | | Da | ata | | | | | |-----|------|---|------|-----|---|-------|----|---|---|--|--|--|--|--|--|----|-------|--|--|--|-----| | Χ | Х | 1 | 1 | 0 | Х | Х | Х | Х | X | | | | | | | | DAC-A | | | | | | DB2 | DB23 | | | | | | | | | | | | | | | | | | | | DB0 | # Table 22. DAC-n Selection for LDAC Register Command | DB1/DB0 | Value | LDAC Pin Functionality | |---------|-------|------------------------------------| | DB0 | 0 | DAC-A uses LDAC pin | | | 1 | DAC-A operates in synchronous mode | | DB1 | 0 | DAC-B uses LDAC pin | | | 1 | DAC-B operates in synchronous mode | # INTERNAL REFERENCE ENABLE REGISTER The internal reference in the DAC756x, DAC816x, and DAC856x is disabled by default for debugging, evaluation purposes, or when using an external reference. The internal reference can be powered up and powered down using a serial command that requires a 24-bit write sequence, as shown in Table 23 and Table 24. The internal reference is forced to a powered down state while both DAC channels are powered down, and is only enabled if any DAC channel is in normal mode of operation in addition to using the command in Table 23. During the time that the internal reference is disabled, the DAC functions normally using an external reference. At this point, the internal reference is disconnected from the $V_{REFOUT}$ pin (Hi-Z output). # **Enabling Internal Reference** To enable the internal reference, write the 24-bit serial command shown in Table 23. When performing a power cycle to reset the device, the internal reference is switched off (default mode). In the default mode, the internal reference is powered down until a valid write sequence is applied to power up the internal reference. However, the internal reference is forced to a disabled state while both DAC channels are powered down, and remains disabled until either DAC channel is returned to the normal mode of operation. See DAC Power-Down Commands for more information on DAC channel modes of operation. # Table 23. Write Sequence for Enabling Internal Reference | | | Co | omma | nd | A | Addres | ss | | | | | | | | Da | ata | | | | | |------|---|----|------|----|---|--------|----|---|---|--|--|--|--|--|----|-----|---|--|--|-----| | Χ | Х | 1 | 1 | 1 | Х | Х | Х | Х | x | | | | | | | | 1 | | | | | DB23 | 3 | | | | | | | | | | | | | | | | | | | DB0 | # **Disabling Internal Reference** To disable the internal reference, write the 24-bit serial command shown in Table 24. When performing a power cycle to reset the device, the internal reference is disabled (default mode). Table 24. Write Sequence for Disabling Internal Reference | | | C | omma | nd | P | Addres | ss | | | | | | | | Da | ata | | | | | | | | |-----|---|---|------|----|---|--------|----|---|---|---|---|---|---|---|----|-----|---|---|---|---|---|---|-----| | Χ | Х | 1 | 1 | 1 | Х | Х | Χ | Х | Х | Х | Х | Х | Х | Х | Х | Х | Χ | Х | Χ | Χ | Χ | Χ | 0 | | DB2 | 3 | | | | | | | | | | | | | | | | | | | | | | DB0 | ## APPLICATION INFORMATION # INTERNAL REFERENCE The internal reference of the DAC756x, DAC816x, and DAC856x does not require an external load capacitor for stability because it is stable without any capacitive load. However, for improved noise performance, an external load capacitor of 150 nF or larger connected to the $V_{REFIN}/V_{REFOUT}$ output is recommended. Figure 94 shows the typical connections required for operation of the DAC756x, DAC816x, and DAC856x internal reference. A supply bypass capacitor at the $AV_{DD}$ input is also recommended. Figure 94. Typical Connections for Operating the DAC756x/DAC816x/DAC856x Internal Reference # **Supply Voltage** The internal reference features an extremely low dropout voltage. It can be operated with a supply of only 5 mV above the reference output voltage in an unloaded condition. For loaded conditions, refer to the *Load Regulation* section. The stability of the internal reference with variations in supply voltage (line regulation, DC PSRR) is also exceptional. Within the specified supply voltage range of 2.7 V to 5.5 V, the variation at $V_{REFIN}/V_{REFOUT}$ is typically 50 $\mu$ V/V; see Figure 7. #### **Temperature Drift** The internal reference is designed to exhibit minimal drift error, defined as the change in reference output voltage over varying temperature. The drift is calculated using the box method described by Equation 3: Drift Error = $$\left( \frac{V_{REF\_MAX} - V_{REF\_MIN}}{V_{REF} \times T_{RANGE}} \right) \times 10^{6} (ppm/^{\circ}C)$$ (3) where: V<sub>REF MAX</sub> = maximum reference voltage observed within temperature range T<sub>RANGE</sub>. V<sub>REF MIN</sub> = minimum reference voltage observed within temperature range T<sub>RANGE</sub>. $V_{REF} = 2.5 \text{ V}$ , target value for reference output voltage. $T_{RANGE}$ = the characterized range from -40°C to 125°C (165°C range) The internal reference features an exceptional typical drift coefficient of 4 ppm/°C from –40°C to 125°C. Characterizing a large number of units, a maximum drift coefficient of 10 ppm/°C is observed. Temperature drift results are summarized in Figure 3. ## **Noise Performance** Typical 0.1-Hz to 10-Hz voltage noise and noise spectral density performance are listed in the *Electrical Characteristics*. Additional filtering can be used to improve output noise levels, although care should be taken to ensure the output impedance does not degrade the AC performance. The output noise spectrum at the $V_{REFIN}/V_{REFOUT}$ pin, both unloaded and with an external 4.7- $\mu$ F load capacitor, is shown in Figure 6. Internal reference noise impacts the DAC output noise when the internal reference is used. # **Load Regulation** Load regulation is defined as the change in reference output voltage as a result of changes in load current. The load regulation of the internal reference is measured using force and sense contacts as shown in Figure 95. The force and sense lines reduce the impact of contact and trace resistance, resulting in accurate measurement of the load regulation contributed solely by the internal reference. Measurement results are shown in Figure 4. Force and sense lines should be used for applications that require improved load regulation. Figure 95. Accurate Load Regulation of the DAC756x/DAC816x/DAC856x Internal Reference # Long-Term Stability Long-term stability/aging refers to the change of the output voltage of a reference over a period of months or years. This effect lessens as time progresses. The typical drift value for the internal reference is listed in the *Electrical Charateristics* and measurement results are shown in Figure 5. This parameter is characterized by powering up multiple devices and measuring them at regular intervals. ## **Thermal Hysteresis** Thermal hysteresis for a reference is defined as the change in output voltage after operating the device at 25°C, cycling the device through the operating temperature range, and returning to 25°C. Hysteresis is expressed by Equation 4: $$V_{HYST} = \left[ \frac{V_{REF\_PRE} - V_{REF\_POST}}{V_{REF\_NOM}} \right] \times 10^{6} (ppm/^{\circ}C)$$ (4) #### Where: $V_{HYST}$ = thermal hysteresis. $V_{REF\ PRE}$ = output voltage measured at 25°C pre-temperature cycling. $V_{REF\_POST}$ = output voltage measured after the device cycles through the temperature range of -40°C to 125°C, and returns to 25°C. $V_{REF\ NOM} = 2.5\ V$ , target value for reference output voltage. # DAC NOISE PERFORMANCE Output noise spectral density at the $V_{OUT}$ -n pin versus frequency is depicted in Figure 45 and Figure 46 for full-scale, mid-scale, and zero-scale input codes. The typical noise density for mid-scale code is 90 nV/ $\sqrt{Hz}$ at 1 kHz. High-frequency noise can be improved by filtering the reference noise. Integrated output noise between 0.1 Hz and 10 Hz is close to 2.5 $\mu V_{PP}$ (mid-scale), as shown in Figure 47. ## UP TO ±15-V BIPOLAR OUTPUT USING THE DAC8562 The DAC8562 is designed to be operate from a single power supply providing a maximum output range of $AV_{DD}$ volts. However, the DAC can be placed in the configuration shown in Figure 96 in order to be designed into bipolar systems. Depending on the ratio of the resistor values, the output of the circuit can range anywhere from $\pm 5$ V to $\pm 15$ V. The design example below shows that the DAC is configured to have its internal reference enabled and the DAC8562 internal gain set to two, however, an external 2.5-V reference could also be used (with DAC8562 internal gain set to two). Figure 96. Bipolar Output Range Circuit Using DAC8562 The transfer function shown in Equation 5 can be used to calculate the output voltage as a function of the DAC code, reference voltage and resistor ratio: $$V_{OUT} = G \times V_{REFOUT} \left( 2 \times \frac{D_{IN}}{65,536} - 1 \right)$$ (5) where: $D_{IN}$ = decimal equivalent of the binary code that is loaded to the DAC register, ranging from 0 to 65,535 for DAC8562 (16 bit). $V_{REFOUT}$ = reference output voltage with the internal reference enabled from the DAC $V_{REFOUT}$ pin G = ratio of the resistors An example configuration to generate a $\pm 10$ -V output range is shown below in Equation 6 with G = 4 and $V_{REFOUT} = 2.5 \text{ V}$ : $$V_{OUT} = 20 \times \frac{D_{IN}}{65,536} - 10 \text{ V}$$ (6) In this example, the range is set to $\pm 10$ V by using a resistor ratio of four, $V_{REFOUT}$ of 2.5 V, and DAC8562 internal gain of two. The resistor sizes must be selected keeping in mind the current sink/source capability of the DAC8562 internal reference. Using larger resistor values, for example R = 10 k $\Omega$ or larger is recommended. The op amp is selectable depending on the requirements of the system. The DAC8562EVM and DAC7562EVM boards have the option to evaluate the bipolar output application by installing the components on the pre-placed footprints. For more information see either the DAC8562EVM or DAC7562EVM product folder. ## PLC ANALOG OUTPUT MODULE USING THE DAC8562 The DAC8562 can be mated with one of Tl's 0- to 20-mA voltage-to-current transmitters to create a low-cost, programmable current source for use in PLC applications. One specific example includes combining the DAC8562 with the XTR111 to create a voltage-to-current solution. The DAC output voltage generates a current, $I_{SET}$ , which is determined by the value of the external resistor, $R_{SET}$ . This current is internally amplified by 10 and output at the IS node. A p-channel MOSFET Q1 can be added in an application where a wide compliance voltage is required, for example, when using a high impedance load. The optional PNP transistor, Q2, along with the R4 resistor provides external current limiting in a case where the external FET is forced to low impedance. Additionally, resistors R2 and R3 can be used to scale the 3-V internal regulator to a desired voltage to power the DAC. Figure 97 shows a working 0- to 20-mA solution using one DAC8562 channel and a $\pm 10$ -V voltage output using the other DAC8562 channel. For more information on the $\pm 10$ -V voltage output circuit see the UP TO $\pm 15$ -V BIPOLAR OUTPUT USING THE DAC8562 application. Figure 97. 0- to 20-mA and ±10-V Outputs Using DAC8562 #### MICROPROCESSOR INTERFACING #### DAC756x/DAC816x/DAC856x to an MSP430 USI Interface Figure 98 shows a serial interface between the DAC756x, DAC816x, or DAC856x and a typical MSP430 USI port such as the one found on the MSP430F2013. The port is configured in SPI master mode by setting bits 3, 5, 6, and 7 in USICTL0. The USI counter interrupt is set in USICTL1 to provide an efficient means of SPI communication with minimal software overhead. The serial clock polarity, source, and speed are controlled by settings in the USI clock control register (USICKCTL). The SYNC signal is derived from a bit-programmable pin on port 1; in this case, port line P1.4 is used. When data are to be transmitted to the DAC756x, DAC816x, or DAC856x, P1.4 is taken low. The USI transmits data in 8-bit bytes; thus, only eight falling clock edges occur in the transmit cycle. To load data to the DAC, P1.4 is left low after the first eight bits are transmitted; then, a second write cycle is initiated to transmit the second byte of data. P1.4 is taken high following the completion of the third write cycle. NOTE: Additional pins omitted for clarity. Figure 98. DAC756x/DAC816x/DAC856x to MSP430 Interface #### DAC756x/DAC816x/DAC856x to a TMS320 McBSP Interface Figure 99 shows an interface between the DAC756x, DAC816x, or DAC856x and any TMS320 series DSP from Texas Instruments with a multi-channel buffered serial port (McBSP). Serial data are shifted out on the rising edge of the serial clock and are clocked into the DAC756x, DAC816x, or DAC856x on the falling edge of the SCLK signal. NOTE: Additional pins omitted for clarity. Figure 99. DAC756x/DAC816x/DAC856x to TMS320 McBSP Interface # DAC756x/DAC816x/DAC856x to an OMAP-L1x Processor Figure 100 shows a serial interface between the DAC756x/DAC816x/DAC856x and the OMAP-L138. The transmit clock CLKx0 of the L138 drives SCLK of the DAC756x, DAC816x, or DAC856x, and the data transmit (Dx0) output drives the serial data line of the DAC. The SYNC signal is derived from the frame sync transmit (FSx0) line, similar to the TMS320 interface. NOTE: Additional pins omitted for clarity. Figure 100. DAC756x/DAC816x/DAC856x to OMAP-L1x Processor www.ti.com #### **LAYOUT** A precision analog component requires careful layout, adequate bypassing, and clean, well-regulated power supplies. The DAC756x, DAC816x, and DAC856x offer single-supply operation, and are often used in close proximity with digital logic, microcontrollers, microprocessors, and digital signal processors. The more digital logic present in the design and the higher the switching speed, the more difficult it is to keep digital noise from appearing at the output. As a result of the single ground pin of the DAC756x, DAC816x, and DAC856x, all return currents (including digital and analog return currents for the DAC) must flow through a single point. Ideally, GND would be connected directly to an analog ground plane. This plane would be separate from the ground connection for the digital components until they were connected at the power-entry point of the system. The power applied to AV<sub>DD</sub> should be well-regulated and low noise. Switching power supplies and dc/dc converters often have high-frequency glitches or spikes riding on the output voltage. In addition, digital components can create similar high-frequency spikes as their internal logic switches states. This noise can easily couple into the DAC output voltage through various paths between the power connections and analog output. As with the GND connection, AV<sub>DD</sub> should be connected to a power-supply plane or trace that is separate from the connection for digital logic until they are connected at the power-entry point. In addition, a 1-µF to 10-µF capacitor and 0.1-µF bypass capacitor are strongly recommended. In some situations, additional bypassing may be required, such as a 100-uF electrolytic capacitor or even a pi filter made up of inductors and capacitors – all designed to essentially low-pass filter the supply and remove the high-frequency noise. SLAS719D - AUGUST 2010-REVISED AUGUST 2012 www.ti.com ## PARAMETER DEFINITIONS With the increased complexity of many different specifications listed in product data sheets, this section summarizes selected specifications related to digital-to-analog converters. #### STATIC PERFORMANCE Static performance parameters are specifications such as differential nonlinearity (DNL) or integral nonlinearity (INL). These are dc specifications and provide information on the accuracy of the DAC. They are most important in applications where the signal changes slowly and accuracy is required. # **Differential Nonlinearity (DNL)** Differential nonlinearity (DNL) is defined as the maximum deviation of the real LSB step from the ideal 1 LSB step. Ideally, any two adjacent digital codes correspond to output analog voltages that are exactly one LSB apart. If the DNL is less than 1 LSB, the DAC is said to be monotonic. #### **Full-Scale Error** Full-scale error is defined as the deviation of the real full-scale output voltage from the ideal output voltage while the DAC register is loaded with the full-scale code (0xFFFF). Ideally, the output should be V<sub>RFF</sub> - 1 LSB or 2 x V<sub>RFF</sub> - 1 LSB, depending on the DAC voltage gain. The full-scale error is expressed in percent of full-scale range (% FSR). ## **Full-Scale Error Drift** Full-scale error drift is defined as the change in full-scale error with a change in temperature. Full-scale error drift is expressed in units of ppm of FSR/°C. # **Full-Scale Range (FSR)** Full-scale range (FSR) is the difference between the maximum and minimum analog output values that the DAC is specified to provide; typically, the maximum and minimum values are also specified. For an n-bit DAC, these values are usually given as the values matching with code 0 and $2^{n} - 1$ . ## **Gain Error** Gain error is defined as the deviation in the slope of the real DAC transfer characteristic from the ideal transfer function. Gain error is expressed as a percentage of full-scale range (% FSR). #### **Gain Temperature Coefficient** The gain temperature coefficient is defined as the change in gain error with changes in temperature. The gain temperature coefficient is expressed in ppm of FSR/°C. # Least-Significant Bit (LSB) The least significant bit (LSB) is defined as the smallest value in a binary coded system. The value of the LSB can be calculated by dividing the full-scale output voltage by 2<sup>n</sup>, where n is the resolution of the converter. #### Monotonicity Monotonicity is defined as a slope whose sign does not change. If a DAC is monotonic, the output changes in the same direction or remains constant for each step increase (or decrease) in the input code. #### Most-Significant Bit (MSB) The most significant bit (MSB) is defined as the largest value in a binary coded system. The value of the MSB can be calculated by dividing the full-scale output voltage by 2. Its value is one-half of full-scale. #### Offset Error The offset error is defined as the difference between actual output voltage and the ideal output voltage in the linear region of the transfer function. This difference is calculated by using a straight line defined by two codes (code 512 and code 65,024). Because the offset error is defined by a straight line, it can have a negative or positive value. Offset error is measured in mV. #### Offset Error Drift Offset error drift is defined as the change in offset error with a change in temperature. Offset error drift is expressed in $\mu V/^{\circ}C$ . # Power-Supply Rejection Ratio (PSRR) Power-supply rejection ratio (PSRR) is defined as the ratio of change in output voltage to a change in supply voltage for a full-scale output of the DAC. The PSRR of a device indicates how the output of the DAC is affected by changes in the supply voltage. PSRR is measured in decibels (dB). Submit Documentation Feedback # Relative Accuracy or Integral Nonlinearity (INL) Relative accuracy or integral nonlinearity (INL) is defined as the maximum deviation between the real transfer function and a straight line passing through the endpoints of the ideal DAC transfer function. INL is measured in LSBs. # Resolution Generally, the DAC resolution can be expressed in different forms. Specifications such as IEC 60748-4 recognize the numerical, analog, and relative resolution. The numerical resolution is defined as the number of digits in the chosen numbering system necessary to express the total number of steps of the transfer characteristic, where a step represents both a digital input code and the corresponding discrete analogue output value. The most commonly-used definition of resolution provided in data sheets is the numerical resolution expressed in bits. #### **Zero-Code Error** The zero-code error is defined as the DAC output voltage, when all 0s are loaded into the DAC register. Zero-code error is a measure of the difference between actual output voltage and ideal output voltage (0 V). It is expressed in mV. It is primarily caused by offsets in the output amplifier. ## **Zero-Code Error Drift** Zero-code error drift is defined as the change in zero-code error with a change in temperature. Zero-code error drift is expressed in $\mu V/^{\circ}C$ . SLAS719D - AUGUST 2010-REVISED AUGUST 2012 www.ti.com #### DYNAMIC PERFORMANCE Dynamic performance parameters are specifications such as settling time or slew rate, which are important in applications where the signal rapidly changes and/or high frequency signals are present. #### **Channel-to-Channel Crosstalk** Crosstalk in a multi-channel DAC is defined as a glitch coupled onto the output of a channel (victim) when the output of an adjacent channel (agressor) has a full-scale transition. It is calculated as the total area under the measured glitch on the victim channel at mid-scale code. It is expressed in nV-s. #### Channel-to-Channel DC Crosstalk Channel-to-channel dc crosstalk is defined as the dc change in the output level of one DAC channel in response to a change in the output of another DAC channel. It is measured with a full-scale output change on one DAC channel while monitoring another DAC channel at mid-scale. It is expressed in LSB. # Code Change/Digital-to-Analog Glitch Impulse Digital-to-analog glitch impulse is the impulse injected into the analog output when the input code in the DAC register changes state. It is normally specified as the area of the glitch in nanovolt-seconds (nV-s), and is measured when the digital input code is changed by 1 LSB at the major carry transition. # **DAC Output Noise** DAC output noise is defined as any voltage deviation of DAC output from the desired value (within a particular frequency band). It is measured with a DAC channel kept at mid-scale while filtering the output voltage within a band of 0.1 Hz to 10 Hz and measuring its amplitude peaks. It is expressed in terms of peak-to-peak voltage $(V_{PP})$ . ## **DAC Output Noise Density** Output noise density is defined as internally-generated random noise. Random noise is characterized as a spectral density (nV/\(\sqrt{Hz}\)). It is measured by setting the DAC to mid-scale and measuring noise at the output. # **Digital Feedthrough** Digital feedthrough is defined as the impulse seen at the output of the DAC from the digital inputs of the DAC. It is measured when the DAC output is not updated. It is specified in nV-s, and measured with a full-scale code change on the data bus; that is, from all 0s to all 1s and vice versa. # **Output Voltage Settling Time** Settling time is the total time (including slew time) for the DAC output to settle within an error band around its final value after a change in input. Settling times are specified to within ±0.024% FSR (or whatever value is stated) of full-scale range. # Slew Rate The output slew rate (SR) of an amplifier or other electronic circuit is defined as the maximum rate of change of the output voltage for all possible input signals. $$SR = \max\left\{ \left| \frac{\Delta V_{OUT}(t)}{\Delta t} \right| \right\}$$ (7) Where $\Delta V_{OUT}(t)$ is the output produced by the amplifier as a function of time t. # **REVISION HISTORY** | CI | hanges from Revision C (June 2011, first official release) to Revision D | Page | |----|-------------------------------------------------------------------------------------------------|------| | • | Replaced text "QFN" with "SON" (name change only, package/orderable did not change) | 1 | | • | Typical power-down current consumption changed from 10 nA to 550 nA. | 1 | | • | Changed power requirements specifications | 5 | | • | Power-down current vs Temperature typical characteristic plot updated, AV <sub>DD</sub> = 5.5 V | 15 | | • | Power-down current vs Power-supply voltage typical characteristic plot updated | 15 | | • | Power-down current vs Temperature typical characteristic plot updated, AV <sub>DD</sub> = 2.7 V | 23 | | • | Added Power-On Reset (POR) Levels section | 30 | | | | | 6-Mar-2013 # **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|--------|--------------|--------------------|------|-------------|----------------------------|------------------|---------------------|--------------|-------------------|---------| | DAC7562SDGSR | ACTIVE | VSSOP | DGS | 10 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 7562 | Samples | | DAC7562SDGST | ACTIVE | VSSOP | DGS | 10 | 250 | TBD | Call TI | Call TI | -40 to 125 | 7562 | Samples | | DAC7562SDSCR | ACTIVE | WSON | DSC | 10 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 7562 | Samples | | DAC7562SDSCT | ACTIVE | WSON | DSC | 10 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 7562 | Samples | | DAC7563SDGSR | ACTIVE | VSSOP | DGS | 10 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 7563 | Samples | | DAC7563SDGST | ACTIVE | VSSOP | DGS | 10 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 7563 | Samples | | DAC7563SDSCR | ACTIVE | WSON | DSC | 10 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 7563 | Samples | | DAC7563SDSCT | ACTIVE | WSON | DSC | 10 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 7563 | Samples | | DAC8162SDGSR | ACTIVE | VSSOP | DGS | 10 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8162 | Samples | | DAC8162SDGST | ACTIVE | VSSOP | DGS | 10 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8162 | Samples | | DAC8162SDSCR | ACTIVE | WSON | DSC | 10 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8162 | Samples | | DAC8162SDSCT | ACTIVE | WSON | DSC | 10 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8162 | Samples | | DAC8163SDGSR | ACTIVE | VSSOP | DGS | 10 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8163 | Samples | | DAC8163SDGST | ACTIVE | VSSOP | DGS | 10 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8163 | Samples | | DAC8163SDSCR | ACTIVE | WSON | DSC | 10 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8163 | Samples | | DAC8163SDSCT | ACTIVE | WSON | DSC | 10 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8163 | Samples | | DAC8562SDGSR | ACTIVE | VSSOP | DGS | 10 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8562 | Samples | www.ti.com 6-Mar-2013 | Orderable Device | Status | Package Type | _ | | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|--------|--------------|---------|----|-------------|----------------------------|------------------|---------------------|--------------|-------------------|---------| | | (1) | | Drawing | | | (2) | | (3) | | (4) | | | DAC8562SDGST | ACTIVE | VSSOP | DGS | 10 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8562 | Samples | | DAC8562SDSCR | ACTIVE | WSON | DSC | 10 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8562 | Samples | | DAC8562SDSCT | ACTIVE | WSON | DSC | 10 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8562 | Samples | | DAC8563SDGSR | ACTIVE | VSSOP | DGS | 10 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8563 | Samples | | DAC8563SDGST | ACTIVE | VSSOP | DGS | 10 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8563 | Samples | | DAC8563SDSCR | ACTIVE | WSON | DSC | 10 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8563 | Samples | | DAC8563SDSCT | ACTIVE | WSON | DSC | 10 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8563 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and <sup>&</sup>lt;sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device. # **PACKAGE OPTION ADDENDUM** 6-Mar-2013 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 14-Mar-2013 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | # QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | DAC7562SDGSR | VSSOP | DGS | 10 | 2500 | 330.0 | 12.4 | 5.3 | 3.3 | 1.3 | 8.0 | 12.0 | Q1 | | DAC7562SDSCR | WSON | DSC | 10 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | DAC7562SDSCT | WSON | DSC | 10 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | DAC7563SDGSR | VSSOP | DGS | 10 | 2500 | 330.0 | 12.4 | 5.3 | 3.3 | 1.3 | 8.0 | 12.0 | Q1 | | DAC7563SDGST | VSSOP | DGS | 10 | 250 | 180.0 | 12.4 | 5.3 | 3.3 | 1.3 | 8.0 | 12.0 | Q1 | | DAC7563SDSCR | WSON | DSC | 10 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | DAC7563SDSCT | WSON | DSC | 10 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | DAC8162SDGSR | VSSOP | DGS | 10 | 2500 | 330.0 | 12.4 | 5.3 | 3.3 | 1.3 | 8.0 | 12.0 | Q1 | | DAC8162SDGST | VSSOP | DGS | 10 | 250 | 180.0 | 12.4 | 5.3 | 3.3 | 1.3 | 8.0 | 12.0 | Q1 | | DAC8162SDSCR | WSON | DSC | 10 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | DAC8162SDSCT | WSON | DSC | 10 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | DAC8163SDGSR | VSSOP | DGS | 10 | 2500 | 330.0 | 12.4 | 5.3 | 3.3 | 1.3 | 8.0 | 12.0 | Q1 | | DAC8163SDGST | VSSOP | DGS | 10 | 250 | 180.0 | 12.4 | 5.3 | 3.3 | 1.3 | 8.0 | 12.0 | Q1 | | DAC8163SDSCR | WSON | DSC | 10 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | DAC8163SDSCT | WSON | DSC | 10 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | DAC8562SDGSR | VSSOP | DGS | 10 | 2500 | 330.0 | 12.4 | 5.3 | 3.3 | 1.3 | 8.0 | 12.0 | Q1 | | DAC8562SDGST | VSSOP | DGS | 10 | 250 | 180.0 | 12.4 | 5.3 | 3.3 | 1.3 | 8.0 | 12.0 | Q1 | | DAC8562SDSCR | WSON | DSC | 10 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 14-Mar-2013 | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | DAC8562SDSCT | WSON | DSC | 10 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | DAC8563SDGSR | VSSOP | DGS | 10 | 2500 | 330.0 | 12.4 | 5.3 | 3.3 | 1.3 | 8.0 | 12.0 | Q1 | | DAC8563SDGST | VSSOP | DGS | 10 | 250 | 180.0 | 12.4 | 5.3 | 3.3 | 1.3 | 8.0 | 12.0 | Q1 | | DAC8563SDSCR | WSON | DSC | 10 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | DAC8563SDSCT | WSON | DSC | 10 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | DAC7562SDGSR | VSSOP | DGS | 10 | 2500 | 370.0 | 355.0 | 55.0 | | DAC7562SDSCR | WSON | DSC | 10 | 3000 | 367.0 | 367.0 | 35.0 | | DAC7562SDSCT | WSON | DSC | 10 | 250 | 210.0 | 185.0 | 35.0 | | DAC7563SDGSR | VSSOP | DGS | 10 | 2500 | 370.0 | 355.0 | 55.0 | | DAC7563SDGST | VSSOP | DGS | 10 | 250 | 220.0 | 205.0 | 50.0 | | DAC7563SDSCR | WSON | DSC | 10 | 3000 | 367.0 | 367.0 | 35.0 | | DAC7563SDSCT | WSON | DSC | 10 | 250 | 210.0 | 185.0 | 35.0 | | DAC8162SDGSR | VSSOP | DGS | 10 | 2500 | 370.0 | 355.0 | 55.0 | | DAC8162SDGST | VSSOP | DGS | 10 | 250 | 220.0 | 205.0 | 50.0 | | DAC8162SDSCR | WSON | DSC | 10 | 3000 | 367.0 | 367.0 | 35.0 | | DAC8162SDSCT | WSON | DSC | 10 | 250 | 210.0 | 185.0 | 35.0 | | DAC8163SDGSR | VSSOP | DGS | 10 | 2500 | 370.0 | 355.0 | 55.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 14-Mar-2013 | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | DAC8163SDGST | VSSOP | DGS | 10 | 250 | 220.0 | 205.0 | 50.0 | | DAC8163SDSCR | WSON | DSC | 10 | 3000 | 367.0 | 367.0 | 35.0 | | DAC8163SDSCT | WSON | DSC | 10 | 250 | 210.0 | 185.0 | 35.0 | | DAC8562SDGSR | VSSOP | DGS | 10 | 2500 | 370.0 | 355.0 | 55.0 | | DAC8562SDGST | VSSOP | DGS | 10 | 250 | 220.0 | 205.0 | 50.0 | | DAC8562SDSCR | WSON | DSC | 10 | 3000 | 367.0 | 367.0 | 35.0 | | DAC8562SDSCT | WSON | DSC | 10 | 250 | 210.0 | 185.0 | 35.0 | | DAC8563SDGSR | VSSOP | DGS | 10 | 2500 | 370.0 | 355.0 | 55.0 | | DAC8563SDGST | VSSOP | DGS | 10 | 250 | 220.0 | 205.0 | 50.0 | | DAC8563SDSCR | WSON | DSC | 10 | 3000 | 367.0 | 367.0 | 35.0 | | DAC8563SDSCT | WSON | DSC | 10 | 250 | 210.0 | 185.0 | 35.0 | # DGS (S-PDSO-G10) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. - D. Falls within JEDEC MO-187 variation BA. - NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. Small Outline No-Lead (SON) package configuration. - The package thermal pad must be soldered to the board for thermal and mechanical performance. - See the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. # DSC (S-PWSON-N10) # PLASTIC SMALL OUTLINE NO-LEAD # THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: A. All linear dimensions are in millimeters # DSC (S-PWSON-N10) # PLASTIC SMALL OUTLINE NO-LEAD - NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u> Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! # Наши преимущества: - Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов: - Поставка более 17-ти миллионов наименований электронных компонентов; - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001: - Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну; - Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела: - Подбор оптимального решения, техническое обоснование при выборе компонента; - Подбор аналогов; - Консультации по применению компонента; - Поставка образцов и прототипов; - Техническая поддержка проекта; - Защита от снятия компонента с производства. #### Как с нами связаться **Телефон:** 8 (812) 309 58 32 (многоканальный) Факс: 8 (812) 320-02-42 Электронная почта: org@eplast1.ru Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.