## PCA9544A 4-CHANNEL I<sup>2</sup>C AND SMBus MULTIPLEXER WITH INTERRUPT LOGIC SCPS146D-OCTOBER 2005-REVISED FEBRUARY 2008 #### **FEATURES** - 1-of-4 Bidirectional Translating Switches - I<sup>2</sup>C Bus and SMBus Compatible - Four Active-Low Interrupt Inputs - Active-Low Interrupt Output - Three Address Pins, Allowing up to Eight Devices on the I<sup>2</sup>C Bus - Channel Selection Via I<sup>2</sup>C Bus - Power Up With All Switch Channels Deselected - Low R<sub>ON</sub> Switches - Allows Voltage-Level Translation Between 1.8-V, 2.5-V, 3.3-V, and 5-V Buses - No Glitch on Power Up - Supports Hot Insertion - Low Standby Current - Operating Power-Supply Voltage Range of 2.3 V to 5.5 V - 5.5-V Tolerant Inputs - 0 to 400-kHz Clock Frequency - Latch-Up Performance Exceeds 100 mA Per JESD 78 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) #### **DESCRIPTION/ORDERING INFORMATION** The PCA9544A is a quad bidirectional translating switch controlled via the $I^2C$ bus. The SCL/SDA upstream pair fans out to four downstream pairs, or channels. One SCL/SDA pair can be selected at a time, and this is determined by the contents of the programmable control register. Four interrupt inputs ( $\overline{INT3}$ – $\overline{INT0}$ ), one for each of the downstream pairs, are provided. One interrupt output ( $\overline{INT}$ ) acts as an AND of the four interrupt inputs. A power-on reset function puts the registers in their default state and initializes the I<sup>2</sup>C state machine, with no channel selected. The pass gates of the switches are constructed such that the $V_{CC}$ pin can be used to limit the maximum high voltage, which will be passed by the PCA9544A. This allows the use of different bus voltages on each pair, so that 1.8-V, 2.5-V, or 3.3-V parts can communicate with 5-V parts, without any additional protection. External pullup resistors pull the bus up to the desired voltage level for each channel. All I/O pins are 5-V tolerant. #### **ORDERING INFORMATION** | T <sub>A</sub> | PACKAG | E <sup>(1)(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING | | |----------------|-----------------------|---------------------|-----------------------|------------------|--| | | QFN – RGW | Reel of 3000 | PCA9544ARGWR | PREVIEW | | | | QFN – RGY | Reel of 1000 | PCA9544ARGYR | PD544A | | | | SOIC - DW | Tube of 25 | PCA9544ADW | DCA0544A | | | –40°C to 85°C | 201C - DW | Reel of 2000 | PCA9544ADWR | PCA9544A | | | | | Tube of 70 | PCA9544APW | | | | -40 C to 65 C | TSSOP - PW | Reel of 2000 | PCA9544APWR | PD544A | | | | | Reel of 250 | PCA9544APWT | | | | | TVSOP - DGV | Reel of 2000 | PCA9544ADGVR | PD544A | | | | VFBGA – GQN | Reel of 1000 | PCA9544AGQNR | PD544A | | | | VFBGA – ZQN (Pb-free) | Reel of 1000 | PCA9544AZQNR | PD544A | | <sup>(1)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. <sup>(2)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com. #### **TERMINAL FUNCTIONS** | PIN NO | ٥. | | | |-------------------------|-----|-----------------|-------------------------------------------------------------------------------------| | DGV, DW, PW,<br>AND RGY | RGW | NAME | FUNCTION | | 1 | 19 | A0 | Address input 0. Connect directly to V <sub>CC</sub> or ground. | | 2 | 20 | A1 | Address input 1. Connect directly to V <sub>CC</sub> or ground. | | 3 | 1 | A2 | Address input 2. Connect directly to V <sub>CC</sub> or ground. | | 4 | 2 | ĪNT0 | Active-low interrupt input 0. Connect to V <sub>CC</sub> through a pullup resistor. | | 5 | 3 | SD0 | Serial data 0. Connect to V <sub>CC</sub> through a pullup resistor. | | 6 | 4 | SC0 | Serial clock 0. Connect to V <sub>CC</sub> through a pullup resistor. | | 7 | 5 | ĪNT1 | Active-low interrupt input 1. Connect to V <sub>CC</sub> through a pullup resistor. | | 8 | 6 | SD1 | Serial data 1. Connect to V <sub>CC</sub> through a pullup resistor. | | 9 | 7 | SC1 | Serial clock 1. Connect to V <sub>CC</sub> through a pullup resistor. | | 10 | 8 | GND | Ground | | 11 | 9 | ĪNT2 | Active-low interrupt input 2. Connect to V <sub>CC</sub> through a pullup resistor. | | 12 | 10 | SD2 | Serial data 2. Connect to V <sub>CC</sub> through a pullup resistor. | | 13 | 11 | SC2 | Serial clock 2. Connect to V <sub>CC</sub> through a pullup resistor. | | 14 | 12 | ĪNT3 | Active-low interrupt input 3. Connect to V <sub>CC</sub> through a pullup resistor. | | 15 | 13 | SD3 | Serial data 3. Connect to V <sub>CC</sub> through a pullup resistor. | | 16 | 14 | SC3 | Serial clock 3. Connect to V <sub>CC</sub> through a pullup resistor. | | 17 | 15 | ĪNT | Active-low interrupt output. Connect to V <sub>CC</sub> through a pullup resistor. | | 18 | 16 | SCL | Serial clock line. Connect to V <sub>CC</sub> through a pullup resistor. | | 19 | 17 | SDA | Serial data line. Connect to V <sub>CC</sub> through a pullup resistor. | | 20 | 18 | V <sub>CC</sub> | Supply power | #### GQN OR ZQN PACKAGE (TOP VIEW) #### **TERMINAL ASSIGNMENTS** | | 1 | 2 | 3 | 4 | |---|------|-----|-----------------|------| | Α | A1 | A0 | V <sub>CC</sub> | SDA | | В | ĪNT0 | ĪNT | A2 | SCL | | С | SC0 | SD0 | SD3 | SC3 | | D | SD1 | SC2 | ĪNT1 | ĪNT3 | | Е | GND | SC1 | ĪNT2 | SD2 | ## **BLOCK DIAGRAM** Pin numbers shown are for DGV, DW, PW, and RGY packages. #### **Device Address** Following a start condition, the bus master must output the address of the slave it is accessing. The address of the PCA9544A is shown in Figure 1. To conserve power, no internal pullup resistors are incorporated on the hardware-selectable address pins, and they must be pulled high or low. Figure 1. PCA9544A Address The last bit of the slave address defines the operation to be performed. When set to a logic 1, a read is selected, while a logic 0 selects a write operation. ### **Control Register** Following the successful acknowledgment of the slave address, the bus master sends a byte to the PCA9544A, which is stored in the control register. If multiple bytes are received by the PCA9544A, it saves the last byte received. This register can be written and read via the I<sup>2</sup>C bus. Figure 2. Control Register #### **Control Register Definition** One or several SCn/SDn downstream pairs, or channels, are selected by the contents of the control register (see Table 1). This register is written after the PCA9544A has been addressed. The three LSBs of the control byte are used to determine which channel (or channels) is to be selected. When a channel is selected, the channel becomes active after a stop condition has been placed on the I<sup>2</sup>C bus. This ensures that all SCn/SDn lines are in a high state when the channel is made active, so that no false conditions are generated at the time of connection. A stop condition always must occur right after the acknowledge cycle. Submit Documentation Feedback | Table 1. Control Register Write | (Channel Selection) | . Control Regist | er Read | (Channel Status)( | 1) | |---------------------------------|---------------------|------------------|---------|-------------------|----| | rabio il control regioto: vinto | (Onamico Coloculon) | , common mograt | ovoaa | (Onamic Status) | | | ĪNT3 | ĪNT2 | ĪNT1 | ĪNT0 | D3 | B2 | B1 | В0 | COMMAND | |------|------|------|------|----|----|----|----|---------------------------------------------| | Х | X | Х | Χ | Х | 0 | Х | Х | No channel selected | | Х | X | Х | Χ | Х | 1 | 0 | 0 | Channel 0 enabled | | Х | X | Х | Χ | Х | 1 | 0 | 1 | Channel 1 enabled | | Х | Х | Х | Χ | Х | 1 | 1 | 0 | Channel 2 enabled | | Х | Х | Х | Χ | Х | 1 | 1 | 1 | Channel 3 enabled | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | No channel selected, power-up default state | <sup>(1)</sup> Only one channel may be selected at a time. ### **Interrupt Handling** The PCA9544A provides four interrupt inputs (one for each channel) and one open-drain interrupt output. When an interrupt is generated by any device, it is detected by the PCA9544A, and the interrupt output is driven low. The channel does not need to be active for detection of the interrupt. A bit also is set in the control register (see Table 2). Bits 4–7 of the control register correspond to channels 0–3 of the PCA9544A, respectively. Therefore, if an interrupt is generated by any device connected to channel 1, the state of the interrupt inputs is loaded into the control register when a read is accomplished. Likewise, an interrupt on any device connected to channel 0 causes bit 4 of the control register to be set on the read. The master then can address the PCA9544A and read the contents of the control register to determine which channel contains the device generating the interrupt. The master can reconfigure the PCA9544A to select this channel and locate the device generating the interrupt and clear it. Once the device responsible for the interrupt clears, the interrupt clears. It should be noted that more than one device can provide an interrupt on a channel, so it is up to the master to ensure that all devices on a channel are interrogated for an interrupt. The interrupt inputs can be used as general-purpose inputs if the interrupt function is not required. If unused, interrupt input(s) must be connected to V<sub>CC</sub>. Table 2. Control Register Read (Interrupt)(1) | ĪNT3 | ĪNT2 | INT1 | INT0 | D3 | B2 | B1 | В0 | COMMAND | | | |------|------|------|------|-------------|-----|-------|----|---------------------------|---|---------------------------| | Х | X | V | 0 | <b>&gt;</b> | Х | Х | X | No interrupt on channel 0 | | | | ^ | ^ | Χ | 1 | Χ | ^ | ^ | ^ | Interrupt on channel 0 | | | | Х | | 0 | X | X | ~ | _ | | X | X | No interrupt on channel 1 | | ^ | ^ | 1 | ^ | ^ | ^ | ^ ^ | | Interrupt on channel 1 | | | | V | 0 | Х | X | <b>&gt;</b> | _ | V V | X | No interrupt on channel 2 | | | | X | 1 | ^ | ^ | Χ | X | X | ^ | Interrupt on channel 2 | | | | 0 | X | X | X | X | V | V | X | No interrupt on channel 3 | | | | 1 | ^ | ^ | ^ | ۸ | X X | | ^ | Interrupt on channel 3 | | | <sup>(1)</sup> Several interrupts can be active at the same time. For example, INT3 = 0, INT2 = 1, INT1 = 1, INT0 = 0 means that there is no interrupt on channels 0 and 3, and there is interrupt on channels 1 and 2. #### **Power-On Reset** When power is applied to $V_{CC}$ , an internal power-on reset holds the PCA9544A in a reset condition until $V_{CC}$ has reached $V_{POR}$ . At this point, the reset condition is released, and the PCA9544A registers and $I^2C$ state machine are initialized to their default states, all zeroes, causing all the channels to be deselected. Thereafter, $V_{CC}$ must be lowered below 0.2 V to reset the device. #### **Voltage Translation** The pass-gate transistors of the PCA9544A are constructed such that the $V_{CC}$ voltage can be used to limit the maximum voltage that is passed from one $I^2C$ bus to another. Figure 3 shows the voltage characteristics of the pass-gate transistors (note that the graph was generated using data specified in the electrical characteristics section of this data sheet). In order for the PCA9544A to act as a voltage translator, the $V_{pass}$ voltage must be equal to or lower than the lowest bus voltage. For example, if the main bus is running at 5 V and the downstream buses are 3.3 V and 2.7 V, $V_{pass}$ must be equal to or below 2.7 V to effectively clamp the downstream bus voltages. As shown in Figure 3, $V_{pass}$ (max) is at 2.7 V when the PCA9544A supply voltage is 3.5 V or lower, so the PCA9544A supply voltage could be set to 3.3 V. Pullup resistors then can be used to bring the bus voltages to their appropriate levels (see Figure 12). Figure 3. V<sub>pass</sub> Voltage vs V<sub>CC</sub> #### I<sup>2</sup>C Interface The I<sup>2</sup>C bus is for two-way two-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pullup resistor when connected to the output stages of a device. Data transfer can be initiated only when the bus is not busy. One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high period of the clock pulse, as changes in the data line at this time are interpreted as control signals (see Figure 4). Submit Documentation Feedback Figure 4. Bit Transfer Both data and clock lines remain high when the bus is not busy. A high-to-low transition of the data line while the clock is high is defined as the start condition (S). A low-to-high transition of the data line while the clock is high is defined as the stop condition (P) (see Figure 5). Figure 5. Definition of Start and Stop Conditions A device generating a message is a transmitter; a device receiving a message is the receiver. The device that controls the message is the master, and the devices that are controlled by the master are the slaves (see Figure 6). Figure 6. System Configuration The number of data bytes transferred between the start and the stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit. When a slave receiver is addressed, it must generate an acknowledge (ACK) after the reception of each byte. Also, a master must generate an ACK after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges must pull down the SDA line during the ACK clock pulse so that the SDA line is stable low during the high pulse of the ACK-related clock period (see Figure 7). Setup and hold times must be taken into account. Figure 7. Acknowledgment on the I<sup>2</sup>C Bus A master receiver must signal an end of data to the transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the slave. This is done by the master receiver by holding the SDA line high. In this event, the transmitter must release the data line to enable the master to generate a stop condition. Data is transmitted to the PCA9544A control register using the write mode shown in Figure 8. Figure 8. Write Control Register Data is read from the PCA9544A control register using the read mode shown in Figure 9. Figure 9. Read Control Register ## **Absolute Maximum Ratings**(1) over operating free-air temperature range (unless otherwise noted) | | | | | MIN | MAX | UNIT | |------------------|--------------------------------------------|----------------------------|--|------|------|------| | $V_{CC}$ | Supply voltage range | | | -0.5 | 7 | V | | VI | Input voltage range <sup>(2)</sup> | | | -0.5 | 7 | V | | I | Input current | | | | ±20 | mA | | Io | Output current | Output current | | | ±25 | mA | | | Continuous current through V <sub>CC</sub> | | | | ±100 | mA | | | Continuous current through GND | | | | ±100 | mA | | | | DGV package (3) | | | 92 | | | | | DW package <sup>(3)</sup> | | | 58 | | | 0 | Dooks so thermal impedance | GQN package <sup>(3)</sup> | | | 78 | | | $\theta_{JA}$ | Package thermal impedance | PW package <sup>(3)</sup> | | | 83 | °C/W | | | | RGW package <sup>(4)</sup> | | | TBD | | | | | RGY package <sup>(4)</sup> | | | 37 | | | P <sub>tot</sub> | Total power dissipation | | | | 400 | mW | | T <sub>stg</sub> | Storage temperature range | | | -65 | 150 | °C | | T <sub>A</sub> | Operating free-air temperature range | | | -40 | 85 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## Recommended Operating Conditions<sup>(1)</sup> | | | | MIN | MAX | UNIT | | |-----------------|--------------------------------|-------------------------|---------------------|-----------------------|------|--| | $V_{CC}$ | Supply voltage | | 2.3 | 5.5 | V | | | V | High-level input voltage | SCL, SDA | $0.7 \times V_{CC}$ | 6 | V | | | V <sub>IH</sub> | | A2–A0, <u>INT3–INT0</u> | $0.7 \times V_{CC}$ | V <sub>CC</sub> + 0.5 | V | | | \/ | Low level input veltage | SCL, SDA | -0.5 | $0.3\times V_{CC}$ | V | | | $V_{IL}$ | Low-level input voltage | A2–A0, <u>INT3–INT0</u> | -0.5 | $0.3\times V_{CC}$ | V | | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. <sup>2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(3)</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>(4)</sup> The package thermal impedance is calculated in accordance with JESD 51-5. #### **Electrical Characteristics** over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | | TEST CO | ONDITIONS | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | | |--------------------------|-------------------------|-----------------------------|----------------------------------------------------------------------|-----------------------------------------------------------|------------------|-----|--------------------|-----|------|--| | V <sub>POR</sub> | Power-on reset v | oltage <sup>(2)</sup> | No load, | $V_I = V_{CC}$ or GND | $V_{POR}$ | | 1.7 | 2.1 | V | | | | | | | | 5 V | | 3.6 | | | | | | | | | | 4.5 V to 5.5 V | 2.6 | | 4.5 | | | | ., | Conitals autout valtage | | | 3.3 V | | 1.9 | | ., | | | | $V_{pass}$ | Switch output vol | tage | $V_{SWin} = V_{CC}$ | $I_{SWout} = -100 \mu A$ | 3 V to 3.6 V | 1.6 | | 2.8 | V | | | | | | | | 2.5 V | | 1.5 | | | | | | | | | | 2.3 V to 2.7 V | 1.1 | | 2 | | | | I <sub>OH</sub> | ĪNT | | $V_O = V_{CC}$ | | 2.3 V to 5.5 V | | | 10 | μΑ | | | | CCL CDA | | V <sub>OL</sub> = 0.4 V | | | 3 | 7 | | | | | I <sub>OL</sub> | SCL, SDA | | V <sub>OL</sub> = 0.6 V | | 2.3 V to 5.5 V | 6 | 10 | | mA | | | | INT | | V <sub>OL</sub> = 0.4 V | | | 3 | 7 | | | | | | SCL, SDA | | | | | | | ±1 | | | | | SC3-SC0, SD3- | SD0 | \ \ \\ a= CND | | 227/4- 557/ | | | ±1 | ^ | | | Iı | A2-A0 | | V <sub>I</sub> = V <sub>CC</sub> or GND | | 2.3 V to 5.5 V | | | ±1 | μΑ | | | | INT3-INT0 | | | | | | | ±1 | | | | | | | | | 5.5 V | | 3 | 12 | | | | | Operating mode | $f_{SCL} = 100 \text{ kHz}$ | $V_I = V_{CC}$ or GND, | $I_O = 0$ | 3.6 V | | 3 | 11 | | | | | | | | | 2.7 V | | 3 | 10 | | | | | | Low inputs | | I <sub>O</sub> = 0 | 5.5 V | | 0.3 | 1 | | | | I <sub>CC</sub> | | | $V_I = GND$ , | | 3.6 V | | 0.1 | 1 | | | | | Ctoro dh | | | | 2.7 V | | 0.1 | 1 | | | | | Standby mode | | | | 5.5 V | | 0.3 | 1 | | | | | | High inputs | High inputs $V_I = V_{CC}$ , $I_O = 0$ | $I_O = 0$ | 3.6 V | | 0.1 | 1 | | | | | | | | | 2.7 V | | 0.1 | 1 | | | | | | INT3-INT0 | One INT3-INT0 in Other inputs at V <sub>0</sub> | iput at 0.6 V,<br>cc or GND | | | 8 | 15 | | | | A.I. | Supply-current | IINTS-INTO | One INT3-INT0 in Other inputs at V <sub>0</sub> | iput at V <sub>CC</sub> – 0.6 V,<br>c <sub>C</sub> or GND | 2274-557 | | 8 | 15 | 4 | | | ΔI <sub>CC</sub> | change | SCL, SDA | SCL or SDA input at 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND | | 2.3 V to 5.5 V | | 8 | 15 | μΑ | | | | | SCL, SDA | SCL or SDA input<br>Other inputs at V <sub>C</sub> | s at V <sub>CC</sub> – 0.6 V,<br><sub>C</sub> or GND | | | 8 | 15 | | | | _ | A2-A0 | | V V or CND | | 2.2.V/ to F.F.V/ | | 4.5 | 6 | ~ F | | | C <sub>i</sub> | INT3-INT0 | | $V_I = V_{CC}$ or GND | | 2.3 V to 5.5 V | | 4.5 | 6 | pF | | | <b>a</b> (3) | SCL, SDA | | $V_{I} = V_{CC}$ or GND, Switch OFF | | 001/1- 551/ | | 15 | 19 | | | | C <sub>io(OFF)</sub> (3) | SC3-SC0, SD3- | SD0 | $V_1 = V_{CC}$ or GND, | Switch OFF | 2.3 V to 5.5 V | | 6 | 8 | pF | | | | | | V 0.4.V | 1 15 ~ ^ | 4.5 V to 5.5 V | 4 | 9 | 16 | | | | R <sub>ON</sub> | Switch-on resista | nce | $V_{O} = 0.4 \text{ V},$ | I <sub>O</sub> = 15 mA | 3 V to 3.6 V | 5 | 11 | 20 | Ω | | | | | | $V_0 = 0.4 V$ , | I <sub>O</sub> = 10 mA | 2.3 V to 2.7 V | 7 | 16 | 45 | | | Submit Documentation Feedback <sup>(1)</sup> All typical values are at nominal supply voltage (2.5-V, 3.3-V, or 5-V V<sub>CC</sub>), T<sub>A</sub> = 25°C. (2) The power-on reset circuit resets the I<sup>2</sup>C bus logic with V<sub>CC</sub> < V<sub>POR</sub>. V<sub>CC</sub> must be lowered to 0.2 V to reset the device. (3) C<sub>io(ON)</sub> depends on internal capacitance and external capacitance added to the SCn lines when channels(s) are ON. ## I<sup>2</sup>C Interface Timing Requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 12) | | | | STANDARD<br>I <sup>2</sup> C BU | | | FAST-MODE<br>I <sup>2</sup> C BUS | | |------------------------|----------------------------------------------------|-------------------------------------------|---------------------------------|---------------------------------------|---------------------------------------|-----------------------------------|-----| | | | | MIN | MAX | MIN | MAX | | | f <sub>scl</sub> | I <sup>2</sup> C clock frequency | | 0 | 100 | 0 | 400 | kHz | | t <sub>sch</sub> | I <sup>2</sup> C clock high time | | 4 | | 0.6 | | μs | | t <sub>scl</sub> | I <sup>2</sup> C clock low time | | 4.7 | | 1.3 | | μs | | t <sub>sp</sub> | I <sup>2</sup> C spike time | | | 50 | | 50 | ns | | t <sub>sds</sub> | I <sup>2</sup> C serial-data setup time | 250 | | 100 | | ns | | | t <sub>sdh</sub> | I <sup>2</sup> C serial-data hold time | 0 <sup>(1)</sup> | | 0 <sup>(1)</sup> | | μs | | | t <sub>icr</sub> | I <sup>2</sup> C input rise time | | 1000 | 20 + 0.1C <sub>b</sub> <sup>(2)</sup> | 300 | ns | | | t <sub>icf</sub> | I <sup>2</sup> C input fall time | | 300 | 20 + 0.1C <sub>b</sub> <sup>(2)</sup> | 300 | ns | | | t <sub>ocf</sub> | I <sup>2</sup> C output fall time (10-pF to 400-p | F bus) | | 300 | 20 + 0.1C <sub>b</sub> <sup>(2)</sup> | 300 | ns | | t <sub>buf</sub> | I <sup>2</sup> C bus free time between stop an | d start | 4.7 | | 1.3 | | μs | | t <sub>sts</sub> | I <sup>2</sup> C start or repeated start condition | n setup | 4.7 | | 0.6 | | μs | | t <sub>sth</sub> | I <sup>2</sup> C start or repeated start condition | n hold | 4 | | 0.6 | | μs | | t <sub>sps</sub> | I <sup>2</sup> C stop condition setup | | 4 | | 0.6 | | μs | | t <sub>vdL(Data)</sub> | Valid-data time (high to low) (3) | SCL low to SDA output low valid | | 1 | | 1 | μs | | t <sub>vdH(Data)</sub> | Valid-data time (low to high) (3) | SCL low to SDA output high valid | | 0.6 | | 0.6 | μs | | t <sub>vd(ack)</sub> | Valid-data time of ACK condition | ACK signal from SCL low to SDA output low | | 1 | | 1 | μs | | C <sub>b</sub> | I <sup>2</sup> C bus capacitive load | | | 400 | | 400 | pF | <sup>(1)</sup> A device internally must provide a hold time of at least 300 ns for the SDA signal (referred to as the V<sub>IH</sub> min of the SCL signal), in order to bridge the undefined region of the falling edge of SCL. ### **Switching Characteristics** over recommended operating free-air temperature range, C<sub>L</sub> ≤ 100 pF (unless otherwise noted) (see Figure 10) | | PARAMET | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN MAX | UNIT | | | |-----------------------------------------------------|-------------------------------|-------------------------------------|-----------------|--------------|------|----|--| | t <sub>pd</sub> <sup>(1)</sup> Propagation delay ti | Dranagation dalay time | $R_{ON} = 20 \Omega, C_L = 15 pF$ | SDA or SCL | SDn or SCn | 0.3 | | | | | Propagation delay time | $R_{ON} = 20 \Omega, C_{L} = 50 pF$ | SDA OF SCL | 3011 01 3011 | 1 | ns | | | $t_{iv}$ | Interrupt valid time (2) | | <del>INTn</del> | ĪNT | 4 | μs | | | t <sub>ir</sub> | Interrupt reset delay time (2 | 2) | ĪNTn | ĪNT | 2 | μs | | <sup>(1)</sup> The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). ## **Interrupt Timing Requirements** over recommended operating free-air temperature range (unless otherwise noted) | | | | | UNIT | |-------------------|-------------------------------------------------------------------------------|-----|--|------| | t <sub>PWRL</sub> | Low-level pulse duration rejection of $\overline{INTn}$ inputs <sup>(1)</sup> | 1 | | μs | | t <sub>PWRH</sub> | High-level pulse duration rejection of INTn inputs (1) | 0.5 | | μs | (1) Data taken using a $4.7-k\Omega$ pullup resistor and 100-pF load (see Figure 11). <sup>(2)</sup> C<sub>b</sub> = total bus capacitance of one bus line in pF <sup>(3)</sup> Data taken using a 1-k $\Omega$ pullup resistor and 50-pF load (see Figure 10). <sup>(2)</sup> Data taken using a 4.7-kΩ pullup resistor and 100-pF load (see Figure 11). #### PARAMETER MEASUREMENT INFORMATION #### I<sup>2</sup>C-PORT LOAD CONFIGURATION | BYTE | DESCRIPTION | |------|--------------------------------| | 1 | I <sup>2</sup> C address + R/W | | 2 | Control register data | **VOLTAGE WAVEFORMS** NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50~\Omega$ , $t_r/t_f \leq$ 30 ns. - C. The outputs are measured one at a time, with one transition per measurement. Figure 10. I<sup>2</sup>C Interface Load Circuit, Byte Descriptions, and Voltage Waveforms ## PARAMETER MEASUREMENT INFORMATION (continued) #### INTERRUPT LOAD CONFIGURATION NOTES: A. $C_L$ includes probe and jig capacitance. B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_r/t_f \leq$ 30 ns. Figure 11. Interrupt Load Circuit and Voltage Waveforms #### **APPLICATION INFORMATION** - NOTES: A. If the device generating the interrupt has an open-drain output structure or can be 3-stated, a pullup resistor is required. If the device generating the interrupt has a totem-pole output structure and cannot be 3-stated, a pullup resistor is not required. The interrupt inputs should not be left floating. - B. Pin numbers shown are for DGV, DW, PW, and RGY packages. Figure 12. Typical Application Submit Documentation Feedback 24-Jan-2013 ## **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Sample | |------------------|----------|----------------------------|--------------------|------|-------------|----------------------------|------------------|--------------------|--------------|-------------------|--------| | PCA9544ADGVR | ACTIVE | TVSOP | DGV | 20 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD544A | Sample | | PCA9544ADGVRG4 | ACTIVE | TVSOP | DGV | 20 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD544A | Sample | | PCA9544ADW | ACTIVE | SOIC | DW | 20 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PCA9544A | Sample | | PCA9544ADWG4 | ACTIVE | SOIC | DW | 20 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PCA9544A | Sample | | PCA9544ADWR | ACTIVE | SOIC | DW | 20 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PCA9544A | Sample | | PCA9544ADWRG4 | ACTIVE | SOIC | DW | 20 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PCA9544A | Sample | | PCA9544AGQNR | OBSOLETE | BGA<br>MICROSTAR<br>JUNIOR | GQN | 20 | | TBD | Call TI | Call TI | -40 to 85 | PD544A | | | PCA9544APW | ACTIVE | TSSOP | PW | 20 | 70 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD544A | Sample | | PCA9544APWE4 | ACTIVE | TSSOP | PW | 20 | 70 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD544A | Sample | | PCA9544APWG4 | ACTIVE | TSSOP | PW | 20 | 70 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD544A | Sample | | PCA9544APWR | ACTIVE | TSSOP | PW | 20 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD544A | Sample | | PCA9544APWRE4 | ACTIVE | TSSOP | PW | 20 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD544A | Sample | | PCA9544APWRG4 | ACTIVE | TSSOP | PW | 20 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD544A | Sample | | PCA9544APWT | ACTIVE | TSSOP | PW | 20 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD544A | Sample | | PCA9544APWTE4 | ACTIVE | TSSOP | PW | 20 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD544A | Sample | | PCA9544APWTG4 | ACTIVE | TSSOP | PW | 20 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD544A | Sample | ## PACKAGE OPTION ADDENDUM 24-.lan-2013 | Orderable Device | Status | Package Type | Package | Pins | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|--------|----------------------------|---------|------|-------------|----------------------------|------------------|---------------------|--------------|-------------------|---------| | | (1) | | Drawing | | | (2) | | (3) | | (4) | | | PCA9544ARGYR | ACTIVE | VQFN | RGY | 20 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | PD544A | Samples | | PCA9544ARGYRG4 | ACTIVE | VQFN | RGY | 20 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | PD544A | Samples | | PCA9544AZQNR | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQN | 20 | 1000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | PD544A | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>&</sup>lt;sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device. # PACKAGE MATERIALS INFORMATION www.ti.com 5-Feb-2013 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | All difficults are nonlinal | | | | | | | | | | | | | |-----------------------------|----------------------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | PCA9544ADGVR | TVSOP | DGV | 20 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | PCA9544ADWR | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.0 | 2.7 | 12.0 | 24.0 | Q1 | | PCA9544APWR | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | PCA9544APWT | TSSOP | PW | 20 | 250 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | PCA9544ARGYR | VQFN | RGY | 20 | 3000 | 330.0 | 12.4 | 3.8 | 4.8 | 1.6 | 8.0 | 12.0 | Q1 | | PCA9544AZQNR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQN | 20 | 1000 | 330.0 | 12.4 | 3.3 | 4.3 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 5-Feb-2013 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|-------------------------|-----------------|------|------|-------------|------------|-------------| | PCA9544ADGVR | TVSOP | DGV | 20 | 2000 | 367.0 | 367.0 | 35.0 | | PCA9544ADWR | SOIC | DW | 20 | 2000 | 367.0 | 367.0 | 45.0 | | PCA9544APWR | TSSOP | PW | 20 | 2000 | 367.0 | 367.0 | 38.0 | | PCA9544APWT | TSSOP | PW | 20 | 250 | 367.0 | 367.0 | 38.0 | | PCA9544ARGYR | VQFN | RGY | 20 | 3000 | 367.0 | 367.0 | 35.0 | | PCA9544AZQNR | BGA MICROSTAR<br>JUNIOR | ZQN | 20 | 1000 | 338.1 | 338.1 | 20.6 | # GQN (R-PBGA-N20) # PLASTIC BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MO-285 variation BC-2. - D. This package is tin-lead (SnPb). Refer to the 20 ZQN package (drawing 4204492) for lead-free. # ZQN (R-PBGA-N20) # PLASTIC BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MO-285 variation BC-2. - D. This package is lead-free. Refer to the 20 GQN package (drawing 4200704) for tin-lead (SnPb). DW (R-PDSO-G20) ## PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AC. DW (R-PDSO-G20) PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Refer to IPC7351 for alternate board design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC—7525 - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G20) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G20) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. - G. Package complies to JEDEC MO-241 variation BA. # RGY (R-PVQFN-N20) ### PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206353-4/0 11/11 NOTE: All linear dimensions are in millimeters # RGY (R-PVQFN-N20) # PLASTIC QUAD FLATPACK NO-LEAD - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u> Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! ### Наши преимущества: - Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов: - Поставка более 17-ти миллионов наименований электронных компонентов; - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001: - Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну; - Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела: - Подбор оптимального решения, техническое обоснование при выборе компонента; - Подбор аналогов; - Консультации по применению компонента; - Поставка образцов и прототипов; - Техническая поддержка проекта; - Защита от снятия компонента с производства. #### Как с нами связаться **Телефон:** 8 (812) 309 58 32 (многоканальный) Факс: 8 (812) 320-02-42 Электронная почта: org@eplast1.ru Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.