# 256K x 16 SDRAM 128K x 16bit x 2 Banks Synchronous DRAM LVTTL > Version 0.0 Sep 2001 Samsung Electronics reserves the right to change products or specification without notice. ## **Revision History** Version 0.0 (Sep. 2001) **CMOS SDRAM** S8S3122X16 ## $SYS.LSI\_[Custom\ DRAM]\ \acute{\textbf{A}}\ \ \r{\boldsymbol{\zeta}}\ \ \r{\boldsymbol{2}}\ \ \r{\boldsymbol{A}}\ \ \r{\boldsymbol{\xi}}\ \ \r{\boldsymbol{\tilde{\boldsymbol{a}}}}\ \ \r{\boldsymbol{\mu}}\ \ \r{\boldsymbol{a}}\ \ \r{\boldsymbol{a}}\ \ \r{\boldsymbol{\mu}}\ \ \r{\boldsymbol{a}}\ \ \r{\boldsymbol{a}}\ \ \r{\boldsymbol{a}}$ #### New CDRAM Code Information $\frac{\cdot}{(3)}$ $\frac{\Lambda}{(4)}$ $\frac{X}{(5)}$ $\frac{X}{(6)}$ <u>X</u> (7) <u>X</u> <u>X</u> <u>X</u> <u>-</u> <u>X</u> <u>S</u> (8) (9) (10) (11) (12) (13) (14) (15)Å 6 ÕCode - (1) System LSI (S) - (2) CDRAM : 8 - (3) ¼ Ò Đ ù E : EDO S : SDRAM - (4) ~ (5) Density & Refresh 10: 1M, 1K/8ms 11 : 1 M, 1 K / 16 ms 20 : 2 M, 1 K/8 ms 30 : 4 M, 5 1 2 /8 ms 32 : 4 M, 2 K/3 2 ms 21 : 2 M, 1 K / 16 ms 31 : 4 M, 1 K / 16 ms $4\,0\ :\ 8\,M,\ 2\,K\,/\,3\,2\,ms$ 41 : 8 M, 1 K / 16 ms (6) Bank 1 : 1Bank 3 : 4Bank 5 : 16Bank 2:2Bank 4 : 8Bank 6 : 32Bank (7) Interface ( VDD, VDDQ ) 1 : TTL, 5.0V, 5.0V 3 : LVTTL, 3.0V, 3.0V 2 : LVTTL, 3.3V, 3.3V 4 : LVTTL, 2.5V, 2.5V 0 : NONE, NONE, NONE (8) Version X : 1st Generation B : 3rd Generation D : 5th Generation F : 7th Generation A : 2nd Generation C : 4th Generation E : 6th Generation (9) ~ (10) Organization 08 : x8 (11) " | " (12) Package (AG1000± Á ) T : TSOP2-400 C : CHIP BIZ W: WAFER (13) Temp & Power C: Commercial, Normal L: Commercial, Low I : Industrial, Normal P : Industrial, Low (14) Packing "Packing Type Reference" C: Chip Biz S : Tape & Reel Reverse W: WF Biz Draft Wafer X : WF Biz Full Cutting (15) Speed(Wafer/Chip Biz' ÂOÀ Ď i <u>ËDO</u> 1 : 100ns 3 : 60ns 4:50ns j BDRAM 1 : 10 ns 3 : 7 ns 2:8ns 4:6ns ## 128K x 16Bit x 2 Banks Synchronous DRAM #### **FEATURES** - 3.3V power supply - · LVTTL compatible with multiplexed address - · Dual banks operation - MRS cycle with address key programs - -. CAS Latency ( 2 & 3) - -. Burst Length (1, 2, 4, 8 & full page) - -. Burst Type (Sequential & Interleave) - All inputs are sampled at the positive going edge of the system clock - Burst Read Single-bit Write operation - · DQM for masking - · Auto & self refresh - 15.6us refresh duty cycle (1K/16ms) #### **GENERAL DESCRIPTION** The S8S3122X16 is 4,194,304 bits synchronous high data rate Dynamic RAM organized as 2 x131,072 words by 16 bits, fabricated with SAMSUNG's high performance CMOS technology. Synchronous design allows precise cycle control with the use of system clock I/O transactions are possible on every clock cycle. Range of operating frequencies, programmable burst length and programmable latencies allow the same device to be useful for a variety of high bandwidth, high performance memory system applications. #### **ORDERING INFORMATION** | Part NO. | MAX Freq. | Interface | Package | |-----------------|-------------|-----------|----------| | S8S3122X16-TCR2 | 100MHz(CL2) | I VTTI | 50 | | S8S3122X16-TCR1 | 100MHz(CL3) | LVIIL | TSOP(II) | #### **FUNCTIONAL BLOCK DIAGRAM** \* Samsung Electronics reserves the right to change products or specification without notice. ## **PIN CONFIGURATION** (TOP VIEW) ## **PIN FUNCTION DESCRIPTION** | Pin | Name | Input Function | |------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK | System Clock | Active on the positive going edge to sample all inputs. | | CS | Chip Select | Disables or enables device operation by masking or enabling all inputs except CLK, CKE and L(U)DQM | | CKE | Clock Enable | Masks system clock to freeze operation from the next clock cycle. CKE should be enabled at least one cycle prior to new command. Disable input buffers for power down in standby. | | A0 ~ A8/AP | Address | Row / column addresses are multiplexed on the same pins. Row address : RA0 ~ RA8, column address : CA0 ~ CA7 | | ВА | Bank Select Address | Selects bank to be activated during row address latch time. Selects bank for read/write during column address latch time. | | RAS | Row Address Strobe | Latches row addresses on the positive going edge of the CLK with RAS low. Enables row access & precharge. | | CAS | Column Address Strobe | Latches column addresses on the positive going edge of the CLK with CAS low. Enables column access. | | WE | Write Enable | Enables write operation and row precharge. Latches data in starting from CAS, WE active. | | L(U)DQM | Data Input/Output Mask | Makes data output Hi-Z, tsHz after the clock and masks the output. Blocks data input when L(U)DQM active. | | DQ0 ~ 15 | Data Input/Output | Data inputs/outputs are multiplexed on the same pins. | | VDD/VSS | Power Supply/Ground | Power and ground for the input buffers and the core logic. | | VDDQ/VSSQ | Data Output Power/Ground | Isolated power supply and ground for the output buffers to provide improved noise immunity. | | N.C/RFU | No Connection/<br>Reserved for Future Use | This pin is recommended to be left No Connection on the device. | #### **ABSOLUTE MAXIMUM RATINGS** | Parameter | Symbol | Value | Unit | |---------------------------------------|-----------|------------|------| | Voltage on any pin relative to Vss | Vin, Vout | -1.0 ~ 4.6 | V | | Voltage on VDD supply relative to Vss | VDD, VDDQ | -1.0 ~ 4.6 | V | | Storage temperature | Tstg | -55 ~ +150 | °C | | Power dissipation | PD | 1 | W | | Short circuit current | los | 50 | mA | Note: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to recommended operating condition. Exposure to higher than recommended voltage for extended periods of time could affect device reliability. #### DC OPERATING CONDITIONS Recommended operating conditions (Voltage referenced to Vss = 0V, TA = 0 to $70^{\circ}C$ ) | Parameter | Symbol | Min | Тур | Max | Unit | Note | |---------------------------|-----------|------|-----|----------|------|------------| | Supply voltage | VDD, VDDQ | 3.0 | 3.3 | 3.6 | V | | | Input logic high votlage | ViH | 2.0 | 3.0 | VDDQ+0.3 | V | 1 | | Input logic low voltage | VIL | -0.3 | 0 | 0.8 | V | 2 | | Output logic high voltage | Voн | 2.4 | - | - | V | Iон = -2mA | | Output logic low voltage | Vol | - | - | 0.4 | V | IoL = 2mA | | Input leakage current | lLi | -10 | - | 10 | uA | 3 | **Note :** 1. VIH (max) = 5.6V AC. The overshoot voltage duration is $\leq 3$ ns. - 2. VIL (min) = -2.0V AC. The undershoot voltage duration is $\leq$ 3ns. - 3. Any input $0V \le VIN \le VDDQ$ . Input leakage currents include HI-Z output leakage for all bi-directional buffers with Tri-State outputs. #### **CAPACITANCE** (VDD = 3.3V, TA = $23^{\circ}C$ , f = 1MHz, VREF = $1.4V \pm 200 \text{ mV}$ ) | Pin | Symbol | Min | Max | Unit | |--------------------------------|--------|-----|-----|------| | Clock | Cclk | 2 | 4 | pF | | RAS, CAS, WE, CS, CKE, L(U)DQM | CIN | 2 | 4 | pF | | Address | CADD | 2 | 4 | pF | | DQ0 ~ DQ15 | Соит | 3 | 5 | pF | #### **DECOUPLING CAPACITANCE GUIDE LINE** Recommended decoupling capacitance added to power line at board. | Parameter | Symbol | Value | Unit | |----------------------------------------------|--------|------------|------| | Decoupling Capacitance between VDD and Vss | CDC1 | 0.1 + 0.01 | uF | | Decoupling Capacitance between VDDQ and VSSQ | CDC2 | 0.1 + 0.01 | uF | Note: 1. VDD and VDDQ pins are separated each other. All VDD pins are connected in chip. All VDDQ pins are connected in chip. 2. Vss and Vssq pins are separated each other All Vss pins are connected in chip. All Vssq pins are connected in chip. ## **DC CHARACTERISTICS** (Recommended operating condition unless otherwise noted, TA = 0 to $70^{\circ}C$ ) | Parameter | Sym- | Test Condition | CAS | Vers | sion | Unit | Note | |-----------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------|-----------|-------|-------|------|------| | | DOI | | Latency | -TCR2 | -TCR1 | | | | Operating Current | Icc1 | Burst Length =1<br>trc≥trc(min) | 3 | 100 | 90 | mA | 2 | | (One Bank Active) | ICC1 | lo = 0 mA | 2 | 100 | 90 | IIIA | 2 | | Precharge Standby Cur- | ICC2P | CKE≤VIL(max), tcc = 15ns | | 2 | 2 | mA | | | rent in power-down mode | Icc2PS | CKE & CLK≤VIL(max), tcc = ∞ | | 2 | 2 | IIIA | | | Precharge Standby Current | ICC2N | CKE≥VIH(min), CS≥VIH(min), tcc = 15n<br>Input signals are changed one time dur | | 1 | 5 | mA | | | in non power-down mode | ICC2NS | CKE≥VIH(min), CLK≤VIL(max), tcc = ∞<br>Input signals are stable | į | 5 | IIIA | | | | Active Standby Current | ІссзР | CKE≤ViL(max), tcc = 15ns | | ( | 3 | mA | | | in power-down mode | Icc3PS | CKE & CLK≤VIL(max), tcc = ∞ | | ( | 3 | ША | | | Active Standby Current in non power-down mode | ICC3N | CKE≥VIH(min), CS≥VIH(min), tcc = 15n<br>Input signals are changed one time dur | | 2 | 5 | mA | | | (One Bank Active) | Icc3NS | CKE≥VIH(min), CLK≤VIL(max), tcc = ∞<br>Input signals are stable | | | 5 | mA | | | Operating Current | ICC4 | Io = 0 mA Page Burst 2Banks Activated | 3 | 100 | 100 | mA | 2 | | (Burst Mode) | 1004 | tccd = 2CLKs | | 95 | 95 | ША | | | Refresh Current | Refresh Current ICC5 tRC>tRC(min) | | - - - | | 90 | mA | 3 | | Refresh Current ICC5 tRC≥tRC(min) | | 2 100 | | 90 | IIIA | 3 | | | Self Refresh Current | ICC6 | CKE≤0.2V | | 2 | 2 | mA | | Note: 1. Unless otherwise notes, Input level is CMOS(VIH/VIL=VDDQ/VSSQ) in LVTTL. - 2. Measured with outputs open. Addresses are changed only one time during tcc(min). - 3. Refresh period is 16ms. Addresses are changed only one time during tcc(min). ## AC OPERATING TEST CONDITIONS (VDD = $3.3V\pm0.3V^{*2}$ , TA = 0 to $70^{\circ}$ C) | Parameter | Value | Unit | |-------------------------------------------|-----------------|------| | Input levels (Vih/Vil) | 2.4 / 0.4 | V | | Input timing measurement reference level | 1.4 | V | | Input rise and fall time | tr / tf = 1 / 1 | ns | | Output timing measurement reference level | 1.4 | V | | Output load condition | See Fig. 2 | | (Fig. 1) DC Output Load Circuit (Fig. 2) AC Output Load Circuit ### **OPERATING AC PARAMETER** (AC operating conditions unless otherwise noted) | Parameter | | Cumbal | | vers | sion | | Unit | Note | |---------------------------------|----------|-----------|-----|------|------|----|------|------| | Parameter | | Symbol | -TC | R2 | -TC | R1 | Unit | Note | | CAS Latency | | CL | 3 | 2 | 3 | 2 | CLK | | | CLK cycle time | | tCC(min) | 10 | 10 | 10 | 12 | ns | | | Row active to row active dela | у | tRRD(min) | | 2 | 2 | | CLK | 1 | | RAS to CAS delay | | tRCD(min) | 2 | 2 | 2 | 2 | CLK | 1 | | Row precharge time | | tRP(min) | 2 | 2 | 2 | 2 | CLK | 1 | | Row active time | | tRAS(min) | 5 | 5 | 5 | 4 | CLK | 1 | | Row active time | | tRAS(max) | 100 | | | | us | | | Row cycle time | | tRC(min) | 7 | 7 | 7 | 6 | CLK | 1 | | Last data in to row precharge | | tRDL(min) | 1 | | | | CLK | 2 | | Last data in to new col.addre | ss delay | tCDL(min) | 1 | | | | CLK | 2 | | Last data in to burst stop | | tBDL(min) | | , | 1 | | CLK | 2 | | Col. address to col. address of | delay | tCCD(min) | | , | 1 | | CLK | | | Mode Register Set cycle time | | tMRS(min) | | 2 | 2 | | CLK | | | Number of valid output data | CAS Lat | ency=3 | | 2 | 2 | | | 4 | | Number of valid output data | CAS Lat | ency=2 | | , | 1 | | ea | 4 | **Notes:** 1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time and then rounding off to the next higher integer. Refer to the following clock unit based AC conversion table | Parameter | Symbol | ver | Unit | | | |--------------------------------|-----------|-------|-------|-------|--| | Farameter | Syllibol | -TCR2 | -TCR1 | Oilit | | | CLK cycle time | tCC(min) | 10 | 10 | ns | | | Row active to row active delay | tRRD(min) | 20 | 20 | ns | | | RAS to CAS delay | tRCD(min) | 20 20 | | ns | | | Row precharge time | tRP(min) | 20 | 20 | ns | | | Row active time | tRAS(min) | 48 | 48 | ns | | | Now active time | tRAS(max) | 100 | | us | | | Row cycle time | tRC(min) | 70 | 70 70 | | | - 2. Minimum delay is required to complete write. - 3. All parts allow every cycle column address change. - 4. In case of row precharge interrupt, auto precharge and read burst stop. ## AC CHARACTERISTICS (AC operating conditions unless otherwise noted) | Param | otor | Symbol | -TC | R2 | -TC | R1 | Unit | Note | |------------------------|---------------|--------|-----|------|-----|------|------|------| | Farani | etei | Symbol | Min | Max | Min | Max | Oill | Note | | CLK cycle time | CAS Latency=3 | tcc | 10 | 1000 | 10 | 1000 | ns | 1 | | OLIX Cycle time | CAS Latency=2 | icc | 10 | 1000 | 12 | 1000 | 10 | ' | | CLK to valid | CAS Latency=3 | tsac | - | 6 | 1 | 6 | ns | 1, 2 | | output delay | CAS Latency=2 | ISAC | - | 6 | i | 8 | 20 | 1, 2 | | Output data | | tон | 2.5 | - | 2.5 | - | ns | 2 | | CLK high pulse width | CAS Latency=3 | tch | 3 | - | 3.5 | _ | ns | 3 | | CER High puise width | CAS Latency=2 | ich | 3 | | 3.5 | _ | | 3 | | CLK low pulse width | CAS Latency=3 | tCL | 3 | | 3.5 | | ns | 3 | | CLR low pulse width | CAS Latency=2 | ICL | 3 | - | 3.5 | - | 115 | 3 | | Input setup time | CAS Latency=3 | tss | 2 | | 2.5 | _ | ns | 3 | | input setup time | CAS Latency=2 | 133 | _ | | 2.5 | | 113 | 3 | | Input hold time | | tsH | 1 | - | 1 | - | ns | 3 | | CLK to output in Low-Z | | tslz | 1 | - | 1 | - | ns | 2 | | CLK to output | CAS Latency=3 | tshz | - | 6 | - | 6 | ns | | | in Hi-Z | CAS Latency=2 | ISHZ | - | 6 | - | 8 | 110 | | Note: 1. Parameters depend on programmed CAS latency. - 2. If clock rising time is longer than 1ns, (tr/2-0.5)ns should be added to the parameter. - 3. Assumed input rise and fall time (tr & tf)=1ns. If tr & tf is longer than 1ns, transient time compensation should be considered, i.e., [(tr + tf)/2-1]ns should be added to the parameter. ## SIMPLIFIED TRUTH TABLE | C | OMMAND | | CKEn-1 | CKEn | cs | RAS | CAS | WE | DQM | ВА | As/AP | A7~ A0 | Note | | | |--------------------------------------|-----------------|--------------|--------|---------------|----|-----|--------------|----|-----|----|-----------------------------------|-----------------------------------|------|-------------------|---| | Register | Mode Regis | ter Set | Н | Х | L | L | L | L | Х | | OP CODE | | | | | | | Auto Refres | h | Н | Н | L | L | L | Н | Х | | V | | 3 | | | | Refresh | | Entry | | L | _ | _ | <u> </u> | | ^ | X | | | 3 | | | | Kellesii | Self<br>Refresh | Exit | L | L H H H | | Х | | Х | | 3 | | | | | | | | | LXII | _ | 11 | Н | Х | Х | Х | ^ | | ^ | | 3 | | | | Bank Active & Roy | w Addr. | | Н | Х | L | L | Н | Н | Х | V | Row A | ddress | | | | | Read & | Auto Precha | arge Disable | Н | Х | L | Н | L | Н | Х | V | L | Column<br>Address | 4 | | | | Column Address | Auto Precha | arge Enable | " | ^ | _ | 11 | _ | '' | ^ | | (A <sub>0</sub> ~A <sub>7</sub> ) | 4, 5 | | | | | Write & | Auto Precha | arge Disable | Н | Х | L | | <sub>H</sub> | | | L | X V | V | L | Column<br>Address | 4 | | Column Address | Auto Precha | arge Enable | " | ^ | _ | 11 | _ | _ | ^ | V | Н | (A <sub>0</sub> ~A <sub>7</sub> ) | 4, 5 | | | | Burst Stop | | | Н | Х | L | Н | Н | L | Х | | Х | | 6 | | | | Precharge | Bank Select | tion | Н | Х | L | L | Н | L | Х | V | L | Х | | | | | i recharge | Both Banks | Both Banks | | | | _ | '' | _ | ^ | Х | н | | | | | | | | Entry | Н | H L H X X X X | | | | | | | | | | | | | Clock Suspend or<br>Active Power Dow | | Lilliy | " | _ | L | V | V | V | ^ | | X | | | | | | | | Exit | L | Н | Х | Х | Х | Х | Х | | | | | | | | | F. the | | L | Н | Х | Х | Х | Х | | | | | | | | | Precharge Power | Down Modo | Entry | Н | L | L | Н | Н | Н | ^ | | Х | | | | | | Frecharge Fower | Down Mode | Exit | L | Н | Н | Х | Х | Х | Х | | ^ | | | | | | | | EXIL | _ | '' | L | V | V | V | ^ | | | | | | | | DQM | | | Н | | | Х | | | V | | Х | | 7 | | | | No Operation Con | amand | | Н | Х | Н | Х | Х | Х | Х | | Х | | | | | | No Operation Con | iiiiaiiu | | | | L | Н | Н | Н | ^ | | Χ | | | | | (V=Valid, X=Don't Care, H=Logic High, L=Logic Low) Note: 1. OP Code: Operand Code Ao ~ A8/AP, BA: Program keys. (@MRS) 2. MRS can be issued only at both banks precharge state. A new command can be issued after 2 clock cycle of MRS. 3. Auto refresh functions are as same as CBR refresh of DRAM. The automatical precharge without row precharge command is meant by "Auto". Auto/self refresh can be issued only at both banks precharge state. 4. BA: Bank select address. If "Low" at read, write, row active and precharge, bank A is selected. If "High" at read, write, row active and precharge, bank B is selected. If A8/AP is "High" at row precharge, BA is ignored and both banks are selected. 5. During burst read or write with auto precharge, new read/write command can not be issued. Another bank read/write command can be issued after the end of burst. New row active of the assoiated bank can be issued at $\ensuremath{\mathsf{RP}}$ after the end of burst. - 6. Burst stop command is valid at every burst length. - 7. DQM sampled at positive going edge of a CLK masks the data-in at the very CLK (Write DQM latency is 0), but makes Hi-Z state the data-out of 2 CLK cycles after. (Read DQM latency is 2) ## MODE REGISTER FIELD TABLE TO PROGRAM MODES Register Programmed with MRS | Address | ВА | A8/AP | A7 | A6 | <b>A</b> 5 | A4 | Аз | A2 | A1 | Ao | |----------|-------|-------|----|----|------------|----|----|----|------------|----| | Function | W.B.L | IT | M | C | AS Laten | су | BT | В | urst Lengt | h | | | To | est Mode | CAS Latency | | | | Bu | Burst Length | | | | | | |-------|---------------------|-----------------------------|-------------|----|----------|----------|----|--------------|--------|--------|-----------|----------|----------| | A8/AP | A7 | A7 Type A6 A5 A4 Latency A3 | | Аз | Type | A2 | A1 | Ao | BT = 0 | BT = 1 | | | | | 0 | 0 Mode Register Set | | 0 | 0 | 0 | Reserved | 0 | Sequential | 0 | 0 | 0 | 1 | 1 | | 0 | 1 Reserved | | 0 | 0 | 1 | - | 1 | Interleave | 0 | 0 | 1 | 2 | 2 | | 1 | 0 Reserved | | 0 | 1 | 0 | 2 | | • | 0 | 1 | 0 | 4 | 4 | | 1 | 1 | Reserved | 0 | 1 | 1 | 3 | | | 0 | 1 | 1 | 8 | 8 | | | Write | Burst Length | 1 | 0 | 0 | Reserved | | | 1 | 0 | 0 | Reserved | Reserved | | BA | Length | | | 0 | 1 | Reserved | | | 1 | 0 | 1 | Reserved | Reserved | | 0 | Burst | | | 1 | 0 | Reserved | | | 1 | 1 | 0 | Reserved | Reserved | | 1 | | 1 | 1 | 1 | Reserved | | | 1 | 1 | 1 | Full Page | Reserved | | Full Page Length: x4 (512), x8 (256), x16 (256) ## **POWER UP SEQUENCE** SDRAMs must be powered up and initialized in a predefined manner to prevent undefined operations. - 1. Apply power and start clock. Must maintain CKE= "H", DQM= "H" and the other pins are NOP condition at the inputs. - 2. Maintain stable power, stable clock and NOP input condition for a minimum of 200us. - 3. Issue precharge commands for all banks of the devices. - 4. Issue 2 or more auto-refresh commands. - 5. Issue a mode register set command to initialize the mode register. - cf.) Sequence of 4 & 5 is regardless of the order. The device is now ready for normal operation. Note: 1. If BA is high during MRS cycle, "Burst Read Single Bit Write" function will be enabled. 2. RFU (Reserved for future use) should stay "0" during MRS cycle. ## **BURST SEQUENCE (BURST LENGTH = 4)** | Initial A | Address | | Sean | ential | | Interleave | | | | | | |-----------|----------------|---|------|---------|---|------------|-------|------|---|--|--| | A1 | A <sub>0</sub> | | Jequ | Cilliai | | | inten | cave | | | | | 0 | 0 | 0 | 1 | 2 | 3 | 0 | 1 | 2 | 3 | | | | 0 | 1 | 1 | 2 | 3 | 0 | 1 | 0 | 3 | 2 | | | | 1 | 0 | 2 | 3 | 0 | 1 | 2 | 3 | 0 | 1 | | | | 1 | 1 | 3 | 0 | 1 | 2 | 3 | 2 | 1 | 0 | | | ## **BURST SEQUENCE (BURST LENGTH = 8)** | Ini | tial Addre | ess | | Sequential | | | | | | | | | Interleave | | | | | | | |-----|------------|-----|---|------------|---|------|---------|---|---|---|---|---|------------|---------|------|---|---|---|--| | A2 | A1 | Ao | | | | Sequ | Cilliai | | | | | | | IIIICII | cave | | | | | | 0 | 0 | 0 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | 0 | 0 | 1 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 0 | 3 | 2 | 5 | 4 | 7 | 6 | | | 0 | 1 | 0 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 0 | 1 | 6 | 7 | 4 | 5 | | | 0 | 1 | 1 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | | | 1 | 0 | 0 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | | | 1 | 0 | 1 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 4 | 7 | 6 | 1 | 0 | 3 | 2 | | | 1 | 1 | 0 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 4 | 5 | 2 | 3 | 0 | 1 | | | 1 | 1 | 1 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | #### **DEVICE OPERATIONS** #### CLOCK (CLK) The clock input is used as the reference for all SDRAM operations. All operations are synchronized to the positive going edge of the clock. The clock transitions must be monotonic between VIL and VIH. During operation with CKE high all inputs are assumed to be in a valid state (low or high) for the duration of set-up and hold time around positive edge of the clock in order to function well Q perform and Icc specifications. #### **CLOCK ENABLE (CKE)** The clock enable(CKE) gates the clock onto SDRAM. If CKE goes low synchronously with clock (set-up and hold time are the same as other inputs), the internal clock is suspended from the next clock cycle and the state of output and burst address is frozen as long as the CKE remains low. All other inputs are ignored from the next clock cycle after CKE goes low. When all banks are in the idle state and CKE goes low synchronously with clock, the SDRAM enters the power down mode from the next clock cycle. The SDRAM remains in the power down mode ignoring the other inputs as long as CKE remains low. The power down exit is synchronous as the internal clock is suspended. When CKE goes high at least "1CLK + tss" before the high going edge of the clock, then the SDRAM becomes active from the same clock edge accepting all the input commands. #### BANK ADDRESS (BA) #### : In case x 4 This SDRAM is organized as two independent banks of 524,288 words x 4 bits memory arrays. The BA input is latched at the time of assertion of $\overline{RAS}$ and $\overline{CAS}$ to select the bank to be used for the operation. The bank select BA is latched at bank active, read, write, mode register set and precharge operations. #### : In case x 8 This SDRAM is organized as two independent banks of 262,144 words x 8 bits memory arrays. The BA input is latched at the time of assertion of $\overline{RAS}$ and $\overline{CAS}$ to select the bank to be used for the operation. The bank select BA is latched at bank active, read, write, mode register set and precharge operations. #### : In case x 16 This SDRAM is organized as two independent banks of 131,072 words x 16 bits memory arrays. The BA input is latched at the time of assertion of $\overline{RAS}$ and $\overline{CAS}$ to select the bank to be used for the operation. The bank select BA is latched at bank active, read, write, mode register set and precharge operations. #### ADDRESS INPUTS #### : In case x 4 (A0 ~ A9/AP) The 19 address bits are required to decode the 524,288 word locations are multiplexed into 10 address input pins (Ao $\sim$ A9/AP). The 10 bit row addresses are latched along with $\overline{RAS}$ and BA during bank activate command. The 9 bit column addresses are latched along with $\overline{CAS}$ , $\overline{WE}$ and BA during read or write command. #### : In case x 8 (A0 ~ A9/AP) The 18 address bits are required to decode the 262,144 word locations are multiplexed into 10 address input pins (A0 $\sim$ A9/AP). The 10 bit row addresses are latched along with $\overline{RAS}$ and BA during bank activate command. The 8 bit column addresses are latched along with $\overline{CAS}$ , $\overline{WE}$ and BA during read or write command. #### : In case x 16 (A0 ~ A8/AP) The 17 address bits are required to decode the 131,072 word locations are multiplexed into 9 address input pins (A0 $\sim$ A8/AP). The 9 bit row addresses are latched along with $\overline{RAS}$ and BA during bank activate command. The 8 bit column addresses are latched along with $\overline{CAS}$ , $\overline{WE}$ and BA during read or write command. #### NOP and DEVICE DESELECT When $\overline{RAS}$ , $\overline{CAS}$ and $\overline{WE}$ are high, the SDRAM performs no operation (NOP). NOP does not initiate any new operation, but is needed to complete operations which require more than single clock cycle like bank activate, burst read, auto refresh, etc. The device deselect is also a NOP and is entered by asserting $\overline{CS}$ high. $\overline{CS}$ high disables the command decoder so that $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ and all the address inputs are ignored. ### **POWER-UP** SDRAMs must be powered up and initialized in a predefined manner to prevent undefined operations. - 1. Apply power and start clock. Must maintain CKE= "H", DQM= "H" and the other pins are NOP condition at the inputs. - Maintain stable power, stable clock and NOP input condition for a minimum of 200us. - 3. Issue precharge commands for both banks of the devices. - 4. Issue 2 or more auto-refresh commands. - Issue a mode register set command to initialize the mode register. - cf.) Sequence of 4 & 5 is regardless of the order. The device is now ready for normal operation. ## **DEVICE OPERATIONS (Continued)** #### **MODE REGISTER SET (MRS)** The mode register stores the data for controlling the various operating modes of SDRAM. It programs the CAS latency, burst type, burst length, test mode and various vendor specific options to make SDRAM useful for variety of different applications. The default value of the mode register is not defined, therefore the mode register must be written after power up to operate the SDRAM. The mode register is written by asserting low on $\overline{CS}$ , RAS, CAS and WE (The SDRAM should be in active mode with CKE already high prior to writing the mode register). The state of address pins A<sub>0</sub> ~ A<sub>8</sub>/AP and BA in the same cycle as <del>CS</del>, <del>RAS</del>, CAS and WE going low is the data written in the mode register. Two clock cycles is required to complete the write in the mode register. The mode register contents can be changed using the same command and clock cycle requirements during operation as long as all banks are in the idle state. The mode register is divided into various fields depending on the fields of functions. The burst length field uses Ao ~ A2, burst type uses A3, CAS latency (read latency from column address) uses A4 ~ A6, vendor specific options or test mode use A7 ~ A8/AP. The write burst length is programmed using BA. A7 ~ A8/AP must be set to low for normal SDRAM operation, Refer to the table for specific codes for various burst length, burst type and CAS latencies. #### **BANK ACTIVATE** The bank activate command is used to select a random row in an idle bank. By asserting low on RAS and CS with desired row and bank address, a row access is initiated. The read or write operation can occur after a time delay of tRCD(min) from the time of bank activation. tRCD is an internal timing parameter of SDRAM, therefore it is dependent on operating clock frequency. The minimum number of clock cycles required between bank activate and read or write command should be calculated by dividing tRCD(min) with cycle time of the clock and then rounding off the result to the next higher integer. The SDRAM has two internal banks in the same chip and shares part of the internal circuitry to reduce chip area, therefore it restricts the activation of two banks simultaneously. Also the noise generated during sensing of each bank of SDRAM is high, requiring some time for power supplies to recover before the other bank can be sensed reliably. tRRD(min) specifies the minimum time required between activating different bank. The number of clock cycles required between different bank activation must be calculated similar to tRCD specification. The minimum time required for the bank to be active to initiate sensing and restoring the complete row of dynamic cells is determined by tras(min). Every SDRAM bank activate command must satisfy tras(min) specification before a precharge command to that active bank can be asserted. The maximum time any bank can be in the active state is determined by tras(max). The number of cycles for both tras(min) and tras(max) can be calculated similar to trace specification. #### **BURST READ** The burst read command is used to access burst of data on consecutive clock cycles from an active row in an active bank. The burst read command is issued by asserting low on $\overline{\text{CS}}$ and $\overline{\text{CAS}}$ with WE being high on the positive edge of the clock. The bank must be active for at least tRCD(min) before the burst read command is issued. The first output appears in CAS latency number of clock cycles after the issue of burst read command. The burst length, burst sequence and latency from the burst read command is determined by the mode register which is already programmed. The burst read can be initiated on any column address of the active row. The address wraps around if the initial address does not start from a boundary such that number of outputs from each I/O are equal to the burst length programmed in the mode register. The output goes into high-impedance at the end of the burst, unless a new burst read was initiated to keep the data output gapless. The burst read can be terminated by issuing another burst read or burst write in the same bank or the other active bank or a precharge command to the same bank. The burst stop command is valid at every page burst length. #### **BURST WRITE** The burst write command is similar to burst read command and is used to write data into the SDRAM on consecutive clock cycles in adjacent addresses depending on burst length and burst sequence. By asserting low on $\overline{CS}$ , $\overline{CAS}$ and $\overline{WE}$ with valid column address, a write burst is initiated. The data inputs are provided for the initial address in the same clock cycle as the burst write command. The input buffer is deselected at the end of the burst length, even though the internal writing can be completed yet. The writing can be completed by issuing a burst read and DQM for blocking data inputs or burst write in the same or another active bank. The burst stop command is valid at every burst length. The write burst can also be terminated by using DQM for blocking data and procreating the bank trdl after the last data input to be written into the active row. See DQM OPERATION also. ### **DEVICE OPERATIONS (Continued)** #### **DQM OPERATION** The DQM is used to mask input and output operations. It works similar to $\overline{\text{OE}}$ during read operation and inhibits writing during write operation. The read latency is two cycles from DQM and zero cycle for write, which means DQM masking occurs two cycles later in read cycle and occurs in the same cycle during write cycle. DQM operation is synchronous with the clock. The DQM signal is important during burst interruptions of write with read or precharge in the SDRAM. Due to asynchronous nature of the internal write, the DQM operation is critical to avoid unwanted or incomplete writes when the complete burst write is not required. Please refer to DQM timing diagram also. #### **PRECHARGE** The precharge operation is performed on an active bank by asserting low on $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{WE}}$ and As/AP with valid BA of the bank to be precharged. The precharge command can be asserted anytime after tras(min) is satisfied from the bank active command in the desired bank. trp is defined as the minimum number of clock cycles required to complete row precharge is calculated by dividing trp with clock cycle time and rounding up to the next higher integer. Care should be taken to make sure that burst write is completed or DQM is used to inhibit writing before precharge command is asserted. The maximum time any bank can be active is specified by tras(max). Therefore, each bank activate command. At the end of precharge, the bank enters the idle state and is ready to be activated again. Entry to Power down, Auto refresh, Self refresh and Mode register set etc. is possible only when both banks are in idle state. #### **AUTO PRECHARGE** The precharge operation can also be performed by using auto precharge. The SDRAM internally generates the timing to satisfy tras(min) and "trp" for the programmed burst length and $\overline{CAS}$ latency. The auto precharge command is issued at the same time as burst read or burst write by asserting high on A8/AP. If burst read or burst write by asserting high on A8/AP, the bank is left active until a new command is asserted. Once auto precahrge command is given, no new commands are possible to that particular bank until the bank achieves idle state. ### **BOTH BANKS PRECHARGE** Both banks can be precharged at the same time by using precharge all command. Asserting low on $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , and $\overline{\text{WE}}$ with high on A8/AP after both banks have satisfied tras(min) requirement, performs precharge on both banks. At the end of trp after performing precharge to all the banks, both banks are in idle state. #### **AUTO REFRESH** The storage cells of SDRAM need to be refreshed every 16ms to maintain data. An auto refresh cycle accomplishes refresh of a single row of storage cells. The internal counter increments automatically on every auto refresh cycle to refresh all the rows. An auto refresh command is issued by asserting low on $\overline{CS}$ , RAS and CAS with high on CKE and WE. The auto refresh command can only be asserted with both banks being in idle state and the device is not in power down mode (CKE is high in the previous cycle). The time required to complete the auto refresh operation is specified by tRFC(min). The minimum number of clock cycles required can be calculated by driving tRFC with clock cycle time and them rounding up to the next higher integer. The auto refresh command must be followed by NOP's until the auto refresh operation is completed. Both banks will be in the idle state at the end of auto refresh operation. The auto refresh is the preferred refresh mode when the SDRAM is being used for normal data transactions. The auto refresh cycle can be performed once in 15.6us or a burst of 1024 auto refresh cycles once in 16ms. #### SELF REFRESH The self refresh is another refresh mode available in the SDRAM. The self refresh is the preferred refresh mode for data retention and low power operation of SDRAM. In self refresh mode, the SDRAM disables the internal clock and all the input buffers except CKE. The refresh addressing and timing are internally generated to reduce power consumption. The self refresh mode is entered from both banks idle state by asserting low on $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ and CKE with high on $\overline{\text{WE}}$ . Once the self refresh mode is entered, only CKE state being low matters, all the other inputs including the clock are ignored in order to remain in the self refresh mode. The self refresh is exited by restarting the external clock and then asserting high on CKE. This must be followed by NOP's for a minimum time of tRFC before the SDRAM reaches idle state to begin normal operation. If the system uses burst auto refresh during normal operation, it is recommended to use burst 1024 auto refresh cycles immediately after exiting in self refresh mode. ## **BASIC FEATURE AND FUNCTION DESCRIPTIONS** ## 1. CLOCK Suspend ## 2. DQM Operation \*Note: 1. CKE to CLK disable/enable = 1CLK. 2. DQM makes data out Hi-Z after 2CLKs which should masked by CKE " L" 3. DQM masks both data-in and data-out. ## 3. CAS Interrupt (I) \*Note: 1. By " Interrupt", It is meant to stop burst read/write by external command before the end of burst. By "CAS Interrupt", to stop burst read/write by CAS access; read and write. 2. tccp : CAS to CAS delay. (=1CLK) 3. tcpl : Last data in to new column address delay. (=1CLK) ## 4. CAS Interrupt (II): Read Interrupted by Write & DQM \*Note: 1. To prevent bus contention, there should be at least one gap between data in and data out. ## 5. Write Interrupted by Precharge & DQM \*Note: 2. To inhibit invalid write, DQM should be issued. This precharge command and burst write command should be of the same bank, otherwise it is not precharge interrupt but only the other bank precharge of dual banks operation. ## 6. Precharge ## 7. Auto Precharge \*Note: 1. trdl: Last data in to row precharge delay - 2. Number of valid output data after row precharge: 1, 2 for CAS Latency =2, 3 respectively. - 3. The row active command of the precharge bank can be issued after tRP from this point. The new read/write command of the other activated bank can be issued from this point. At burst read/write with auto precharge, CAS interrupt of the same/other bank is illegal. ## 8. Burst Stop & Interrupted by Precharge #### 9. MRS \*Note: 1. tRDL: 1 CLK 2. tbdl : 1 CLK ; Last data in to burst stop delay. Read or write burst stop command is valid at every burst length. - 3. Number of valid output data after row precharge or burst stop: 1, 2 for CAS latency= 2, 3 respectively. - 4. PRE: Both banks precharge if necessary. MRS can be issued only at both banks precharge state. ## 10. Clock Suspend Exit & Power Down Exit #### 11. Auto Refresh & Self Refresh \*Note: 1. Active power down: one or both banks active state. - 2. Precharge power down: both banks precharge state. - 3. The auto refresh is the same as CBR refresh of conventional DRAM. No precharge commands are required after auto refresh command. During trace from auto refresh command, any other command can not be accepted. - 4. Before executing auto/self refresh command, both banks must be idle state. - 5. MRS, Bank Active, Auto/Self Refresh, Power Down Mode Entry. - 6. During self refresh mode, refresh interval and refresh operation are perfomed internally. After self refresh entry, self refresh mode is kept while CKE is low. During self refresh mode, all inputs expect CKE will be don't cared, and outputs will be in Hi-Z state. For the time interval of tRFC from self refresh exit command, any other command can not be accepted. Before/After self refresh mode, burst auto refresh cycle (1024 cycles) is recommended. ## 12. About Burst Type Control | Basic | Sequential Counting | At MRS A <sub>3</sub> = "0". See the BURST SEQUENCE TABLE. (BL=4,8) BL=1, 2, 4, 8 and full page.At Full page wrap-around. | |----------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MODE | Interleave Counting | At MRS A <sub>3</sub> = "1". See the BURST SEQUENCE TABLE. (BL=4,8)<br>BL=4, 8. At BL=1, 2 Interleave Counting = Sequential Counting | | Random<br>MODE | Random column Access<br>tccd = 1 CLK | Every cycle Read/Write Command with random column address can realize Random Column Access. That is similar to Extended Data Out (EDO) Operation of conventional DRAM. | ## 13. About Burst Length Control | | 1 | At MRS A <sub>2,1,0</sub> = "000". At auto precharge, tras should not be violated. | |-------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Basic | 2 | At MRS A <sub>2,1,0</sub> = "001". At auto precharge, tras should not be violated. | | MODE | 4 | At MRS A <sub>2,1,0</sub> = "010". | | | 8 | At MRS A <sub>2,1,0</sub> = "011". | | | Full Page | At MRS A <sub>2,1,0</sub> = "111". <u>Wrap</u> around mode(Infinite burst length)should be stopped by burst stop, RAS interrupt or CAS interrupt. | | Special<br>MODE | BRSW | At MRS BA = "1". Read burst=1,2,4,8,full page Write burst=1 At auto precharge of write, tRAS should not be violate | | Random<br>MODE | Burst Stop | tbdl= 1, Valid DQ after burst stop is 1, 2 for CAS latency 2, 3 respectively Using burst stop command, any burst length control is possible. | | Interrupt<br>MODE | RAS Interrupt<br>(Interrupted by Precharge) | Before the end of burst, Row precharge command of the same bank stops read/write burst with Row precharge. trdl= 1 with DQM, valid DQ after burst stop is 1, 2 for CAS latency 2, 3 respectively. During read/write burst with auto precharge, RAS interrupt can not be issued. | | | CAS Interrupt | Before the end of burst, new read/write stops read/write burst and starts new read/write burst. During read/write burst with auto precharge, CAS interrupt can not be issued. | ## **FUNCTION TRUTH TABLE (TABLE 1)** | Current<br>State | CS | RAS | CAS | WE | ВА | ADDR | ACTION | Note | |------------------|----------------|-----|-----|-----|---------|---------------------|-----------------------------------------|------| | | Н | Х | Х | Х | Х | Х | NOP | | | | L | Н | Н | Η | Х | X | NOP | | | | L | Н | Н | L | Χ | X | ILLEGAL | 2 | | IDLE | L | Н | L | Х | BA | CA, A8/AP | ILLEGAL | 2 | | IDEE | L | L | Н | Η | BA | RA | Row (& Bank) Active ; Latch RA | | | | L | L | Н | L | BA | A8/AP | NOP | 4 | | | L | L | L | Н | Х | X | Auto Refresh or Self Refresh | 5 | | | L | L | L | L | OP code | OP code | Mode Register Access | 5 | | | Н | Х | X | Х | Х | X | NOP | | | | L | Н | Н | Н | Х | X | NOP | | | | L | Н | Н | L | Х | X | ILLEGAL | 2 | | Row | L | Н | L | Η | BA | CA, A8/AP | Begin Read ; latch CA ; determine AP | | | Active | L | Н | L | L | BA | CA, A8/AP | Begin Write ; latch CA ; determine AP | | | | L | L | Н | Η | BA | RA | ILLEGAL | 2 | | | L | L | Н | L | ВА | A8/AP | Precharge | | | | L | L | L | Х | Х | Х | ILLEGAL | | | | Н | Х | Х | Х | Х | Х | NOP (Continue Burst to End> Row Active) | | | | L | Н | Н | Н | Х | Х | NOP (Continue Burst to End> Row Active) | | | | L | Н | Н | L | Х | Х | Term burst> Row active | | | Dood | L | Н | L | Н | BA | CA, A8/AP | Term burst, New Read, Determine AP | | | Read | L | Н | L | L | BA | CA, A8/AP | Term burst, New Write, Determine AP | 3 | | | L | L | Н | Н | BA | RA | ILLEGAL | 2 | | | L | L | Н | L | BA | A8/AP | Term burst, Precharge timing for Reads | | | | L | L | L | X | X | X | ILLEGAL | | | | Н | Х | Х | Х | Х | Х | NOP (Continue Burst to End> Row Active) | | | | L | Н | Н | Н | X | X | NOP (Continue Burst to End> Row Active) | | | | L | Н | Н | L | X | X | Term burst> Row active | | | | L | Н | L | Н | BA | CA, A8/AP | Term burst, New read, Determine AP | 3 | | Write | L | Н | L | L | BA | CA, A8/AP | Term burst, New Write, Determine AP | 3 | | | L | L | H | Н | BA | RA | ILLEGAL | 2 | | | L | L | Н | L | BA | A8/AP | Term burst, precharge timing for Writes | 3 | | | L | L | L | X | X | X | ILLEGAL | | | | Н | X | X | X | X | X | NOP (Continue Burst to End> Precharge) | | | | L | Н | Н | Н | X | X | NOP (Continue Burst to End> Precharge) | | | Read with | L | Н | Н | L | X | X | ILLEGAL | | | Auto | L | Н | L | X | BA | CA, A8/AP | ILLEGAL | | | Precharge _ | L | L | Н | X | BA | RA, RAs | ILLEGAL | 2 | | | L | L | L | X | X | X | ILLEGAL | | | | Н | X | X | X | X | X | NOP (Continue Burst to End> Precharge) | | | | L | Н | Н | H | X | X | NOP (Continue Burst to End> Precharge) | | | Write with | L | Н | Н | L | X | X | ILLEGAL | | | Auto | L | Н | L | X | BA | CA, A8/AP | ILLEGAL | | | Precharge | | | Н | X | | - | | 2 | | | L <sub>I</sub> | L | | | BA<br>X | RA, RA <sub>8</sub> | ILLEGAL | 2 | | | L | L | L | X | | X | | | | | H | X | X | Х | X | X | NOP> Idle after tap | | | Pre- | L | Н | H | Н - | X | X | NOP> Idle after tRP | | | charging | L | H | H | L | X | X | ILLEGAL | 2 | | - 3 .3 | L | H | L | X | BA | CA | ILLEGAL | 2 | | | L | L | Н | Н . | BA | RA | ILLEGAL | 2 | | | L | L | Н | L | BA | A8/AP | NOP> Idle after trp | 4 | ## **FUNCTION TRUTH TABLE (TABLE 1)** | Current<br>State | CS | RAS | CAS | WE | ВА | ADDR | ACTION | Note | |------------------|----|-----|-----|----|----|-------|----------------------------|------| | | L | L | L | Х | Х | Х | ILLEGAL | | | | Н | Х | Х | Х | Χ | Х | NOP> Row Active after tRCD | | | | L | Н | Н | Н | Χ | X | NOP> Row Active after tRCD | | | Row | L | Н | Н | L | Χ | X | ILLEGAL | 2 | | Activating | L | Н | L | X | BA | CA | ILLEGAL | 2 | | | L | L | Н | Н | BA | RA | ILLEGAL | 2 | | | L | L | Н | L | BA | A8/AP | ILLEGAL | 2 | | | L | L | L | Х | X | Χ | ILLEGAL | | | | Н | Х | X | Х | Х | Х | NOP> Idle after trec | | | | L | Н | Н | X | X | X | NOP> Idle after trec | | | Refreshing | L | Н | L | Х | Χ | X | ILLEGAL | | | | L | L | Н | Х | Х | Х | ILLEGAL | | | | L | L | L | Х | Х | Х | ILLEGAL | | | | Н | Х | X | Х | Х | Х | NOP> Idle after 2 clocks | | | Mode | L | Н | Н | Н | Χ | X | NOP> Idle after 2 clocks | | | Register | L | Н | Н | L | X | X | ILLEGAL | | | Accessing | L | Н | L | Х | Χ | X | ILLEGAL | | | | L | L | X | Х | Χ | Х | ILLEGAL | | Abbreviations : RA = Row Address NOP = No Operation Command BA = Bank Address CA = Column Address AP = Auto Precharge \*Note: 1. All entries assume the CKE was active (High) during the precharge clock and the current clock cycle. - 2. Illegal to bank in specified state; Function may be legal in the bank indicated by BA, depending on the state of that bank. - 3. Must satisfy bus contention, bus turn around, and/or write recovery requirements. - 4. NOP to bank precharging or in idle state. May precharge bank indicated by BA (and A8/AP). - 5. Illegal if any bank is not idle. ## **FUNCTION TRUTH TABLE (TABLE 2)** | Current<br>State | CKE<br>(n-1) | CKE<br>n | cs | RAS | CAS | WE | ADDR | ACTION | Note | |------------------|--------------|----------|----|-----|-----|----|---------|------------------------------------------|------| | | Н | Х | Х | Х | Х | Х | X | INVALID | | | | L | Н | Н | Х | Х | Х | X | Exit Self Refresh> Idle after trec (ABI) | 6 | | Self | L | Н | L | Н | Н | Н | X | Exit Self Refresh> Idle after trec (ABI) | 6 | | Refresh | L | Н | L | Н | Н | L | Χ | ILLEGAL | | | | L | Н | L | Н | L | X | X | ILLEGAL | | | | L | Н | L | L | Х | X | X | ILLEGAL | | | | L | L | Х | X | Х | Χ | Χ | NOP (Maintain Self Refresh) | | | | Н | Х | Х | Х | Х | Х | X | INVALID | | | All | L | Н | Н | X | Х | X | X | Exit Power Down> ABI | | | Banks | L | Н | L | Н | Н | Н | X | Exit Power Down> ABI | 7 | | Precharge | L | Н | L | Н | Н | L | X | ILLEGAL | 7 | | Power<br>Down | L | Н | L | Н | L | X | X | ILLEGAL | | | DOWII | L | Н | L | L | Х | X | X | ILLEGAL | | | | L | L | Х | Х | Х | Х | X | NOP (Maintain Low Power Mode) | | | | Н | Н | X | X | Х | Х | X | Refer to Table 1 | | | | Н | L | Н | X | Х | X | X | Enter Power Down | | | | Н | L | L | Н | Н | Н | X | Enter Power Down | 8 | | | Н | L | L | Н | Н | L | X | ILLEGAL | 8 | | All<br>Banks | Н | L | L | Н | L | Х | X | ILLEGAL | | | Idle | Н | L | L | L | Н | Н | RA | Row (& Bank) Active | | | | Н | L | L | L | L | Н | X | Enter Self Refresh | 8 | | | Н | L | L | L | L | L | OP Code | Mode Register Access | | | | L | L | Х | Х | Х | Х | X | NOP | | | Any State | Н | Н | Х | Х | Х | Х | Х | Refer to Operations in Table 1 | | | other than | Н | L | Х | Х | Х | Х | X | Begin Clock Suspend next cycle | 9 | | Listed | L | Н | Х | Х | Х | Х | X | Exit Clock Suspend next cycle | 9 | | above | L | L | Х | Х | X | Х | X | Maintain Clcok Suspend | | Abbreviations: ABI = All Banks Idle, RA = Row Address \*Note: 6. CKE low to high transition is asynchronous. 7. CKE low to high transition is asynchronous if restarts internal clock. A minimum setup time 1CLK + tss must be satisfied before any command other than exit. - $8.\ \mbox{Power down and self refresh can be entered only from the both banks idle state.}$ - 9. Must be a legal command. ## Single Bit Read-Write-Read Cycle(Same Page) @CAS Latency=3, Burst Length=1 : Don't care \*Note: 1. All inputs expect CKE & DQM can be don $\wp$ t care when $\overline{\text{CS}}$ is high at the CLK high going edge. 2. Bank active & read/write are controlled by BA. | BA | Active & Read/Write | |----|---------------------| | 0 | Bank A | | 1 | Bank B | 3. Enable and disable auto precharge function are controlled by As/AP in read/write command. | A8/AP | ВА | Operation | |-------|----|--------------------------------------------------------------| | 0 | 0 | Disable auto precharge, leave bank A active at end of burst. | | 0 | 1 | Disable auto precharge, leave bank B active at end of burst. | | 1 | 0 | Enable auto precharge, precharge bank A at end of burst. | | | 1 | Enable auto precharge, precharge bank B at end of burst. | 4. A8/AP and BA control bank precharge when precharge command is asserted. | A8/AP | ВА | Precharge | |-------|----|------------| | 0 | 0 | Bank A | | 0 | 1 | Bank B | | 1 | Χ | Both Banks | ## **Power Up Sequence** ## Read & Write Cycle at Same Bank @Burst Length=4 : Don't care \*Note: 1. Minimum row cycle times is required to complete internal DRAM operation. - 2. Row precharge can interrupt burst on any cycle. [CAS Latency 1] number of valid output data is available after Row precharge. Last valid output will be Hi-Z(tshz) after the clcok. - 3. Access time from Row active command. tcc $^*$ (trcd + CAS latency 1) + tsac - 4. Ouput will be Hi-Z after the end of burst. (1, 2, 4, 8 & Full page bit burst wrap-around). ## Page Read & Write Cycle at Same Bank @Burst Length=4 : Don't care \*Note: 1. To write data before burst read ends, DQM should be asserted three cycle prior to write command to avoid bus contention. - 2. Row precharge will interrupt writing. Last data input, tRDL before Row precharge, will be written. - 3. DQM should mask invalid input data on precharge command cycle when asserting precharge before end of burst. Input data after Row precharge cycle will be masked internally. ## Page Read Cycle at Different Bank @Burst Length=4 : Don't care \*Note: 1. $\overline{\text{CS}}$ can be don't cared when $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ and $\overline{\text{WE}}$ are high at the clock high going dege. 2. To interrupt a burst read by row precharge, both the read and the precharge banks must be the same. ## Page Write Cycle at Different Bank @Burst Length=4 : Don't care \*Note: 1. To interrupt burst write by Row precharge, DQM should be asserted to mask invalid input data. 2. To interrupt burst write by Row precharge, both the write and the precharge banks must be the same. ## Read & Write Cycle at Different Bank @Burst Length=4 : Don't care \*Note: 1. tcpL should be met to complete write. ## Read & Write Cycle with Auto Precharge I @Burst Length=4 \*Note: - \* When Read(Write) command with auto precharge is issued at A-Bank after A and B Bank activation. - if Read(Write) command without auto precharge is issued at B-Bank before A Bank auto precharge starts, A Bank auto precharge will start at B Bank read command input point. - any command can not be issued at A Bank during tRP after A Bank auto precharge starts. ## Read & Write Cycle with Auto Precharge II @Burst Length=4 \*Note: \* Any command to A-bank is not allowed in this period. tRP is determined from at auto precharge start point ## Clock Suspension & DQM Operation Cycle @CAS Latency=2, Burst Length=4 : Don't care \*Note: 1. DQM is needed to prevent bus contention. ## Read Interrupted by Precharge Command & Read Burst Stop Cycle @Burst Length=Full page : Don't care \*Note: 1. At full page mode, burst is wrap-around at the end of burst. So auto precharge is impossible. 2. About the valid DQs after burst stop, it is same as the case of RAS interrupt. Both cases are illustrated above timing diagram. See the label 0. 1, 2 on them. But at burst write, Burst stop and RAS interrupt should be compared carefully. Refer the timing diagram of "Full page write burst stop cycle". 3. Burst stop is valid at every burst length. ## Write Interrupted by Precharge Command & Write Burst Stop Cycle @ Burst Length=Full page : Don't care \*Note: 1. At full page mode, burst is wrap-around at the end of burst. So auto precharge is impossible. - Data-in at the cycle of interrupted by precharge can not be written into the corresponding memory cell. It is defined by AC parameter of trop. DQM at write interrupted by precharge command is needed to prevent invalid write. - DQM should mask invalid input data on precharge command cycle when asserting precharge before end of burst. Input data after Row precharge cycle will be masked internally. - 3. Burst stop is valid at every burst length. ## Burst Read Single bit Write Cycle @Burst Length=2 \*Note: 1. BRSW modes is enabled by setting BA "High" at MRS (Mode Register Set). At the BRSW Mode, the burst length at write is fixed to "1" regaredless of programmed burst length. When BRSW write command with auto precharge is executed, keep it in mind that tras should not be violated. Auto precharge is executed at the burst-end cycle, so in the case of BRSW write command, the next cycle starts the precharge. ## Active/Precharge Power Down Mode @CAS Latency=2, Burst Length=4 : Don't care \*Note: 1. Both banks should be in idle state prior to entering precharge power down mode. - 2. CKE should be set high at least 1CLK + tss prior to Row active command. - 3. Can not violate minimum refresh specification. (16ms) ## Self Refresh Entry & Exit Cycle : Don't care #### \*Note: TO ENTER SELF REFRESH MODE - 1. CS, RAS & CAS with CKE should be low at the same clcok cycle. - 2. After 1 clock cycle, all the inputs including the system clock can be don't care except for CKE. - 3. The device remains in self refresh mode as long as CKE stays "Low". - cf.) Once the device enters self refresh mode, minimum tras is required before exit from self refresh. #### TO EXIT SELF REFRESH MODE - 4. System colck restart and be stable before returning CKE high. - 5. $\overline{\text{CS}}$ starts from high. - $6.\ \mbox{Minimum}$ trc is required after CKE going high to complete self refresh exit. - 7.1K cycle of burst auto refresh is required before self refresh entry and after self refresh exit if the system uses burst refresh. : Don't care ## MODE REGISTER SET CYCLE \*Note: 1. $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , & $\overline{\text{WE}}$ activation at the same clock cycle with address key will set internal mode register. - 2. Minimum 2 clock cycles should be met before new RAS activation. - 3. Please refer to Mode Register Set table. <sup>\*</sup> Both banks precharge should be completed before Mode Register Set cycle and auto refresh cycle. ## **PACKAGE DIMENSIONS** #### 50-TSOP2-400CF Unit: Millimeters Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! #### Наши преимущества: - Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов: - Поставка более 17-ти миллионов наименований электронных компонентов; - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001: - Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну; - Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела: - Подбор оптимального решения, техническое обоснование при выборе компонента; - Подбор аналогов; - Консультации по применению компонента; - Поставка образцов и прототипов; - Техническая поддержка проекта; - Защита от снятия компонента с производства. #### Как с нами связаться **Телефон:** 8 (812) 309 58 32 (многоканальный) Факс: 8 (812) 320-02-42 Электронная почта: org@eplast1.ru Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.