<span id="page-0-0"></span>

# 18-Bit, 2.5 LSB INL, 570 kSPS SAR ADC

# AD7679

### **FEATURES**

**18-bit resolution with no missing codes No pipeline delay (SAR architecture)**  Differential input range: ±VREF (VREF up to 5 V) **Throughput: 570 kSPS INL: ±2.5 LSB max (±9.5 ppm of full scale)**  Dynamic range : 103 dB typ (V<sub>REF</sub> = 5 V) **S/(N+D): 100 dB typ @ 2 kHz (VREF = 5 V) Parallel (18-,16-, or 8-bit bus) and serial 5 V/3 V interface SPI®/QSPI™/MICROWIRE™/DSP compatible On-board reference buffer Single 5 V supply operation Power dissipation: 76 mW @ 500 kSPS 150 μW @ 1 kSPS 48-lead LQFP or 48-lead LFCSP package Pin-to-pin compatible upgrade of AD7674/AD7676/AD7678** 



Figure 1. Functional Block Diagram

#### **Table 1. PulSAR Selection**



### **High dynamic data acquisition**

**APPLICATIONS CT scanners** 

**Geophone and hydrophone sensors Σ-Δ replacement (low power, multichannel) Instrumentation Spectrum analysis Medical instruments** 

### **GENERAL DESCRIPTION**

**Rev. A** 

The AD7679 is an 18-bit, 570 kSPS, charge redistribution SAR, fully differential analog-to-digital converter that operates on a single 5 V power supply. The part contains a high speed 18-bit sampling ADC, an internal conversion clock, an internal reference buffer, error correction circuits, and both serial and parallel system interface ports.

The part is available in a 48-lead LQFP or 48-lead LFCSP with operation specified from –40°C to +85°C.

### **PRODUCT HGHLIGHTS**

- 1. High Resolution, Fast Throughput. The AD7679 is a 570 kSPS, charge redistribution, 18-bit SAR ADC (no latency).
- 2. Excellent Accuracy. The AD7679 has a maximum integral nonlinearity of 2.5 LSB with no missing 18-bit codes.
- 3. Serial or Parallel Interface. Versatile parallel (18-, 16-, or 8-bit bus) or 3-wire serial interface arrangement compatible with both 3 V and 5 V logic.

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.** 

# **TABLE OF CONTENTS**



### **REVISION HISTORY**

### $6/09$ —Rev. 0 to Rev. A





### <span id="page-2-0"></span>**SPECIFICATIONS**

–40°C to +85°C, VREF = 4.096 V, AVDD = DVDD= 5 V, OVDD = 2.7 V to 5.25 V, unless otherwise noted.

**Table 2.** 



<span id="page-3-0"></span>

<sup>1</sup> See [Analog Inputs](#page-16-1) section.

<sup>3</sup> See [Definition of Specifications s](#page-10-1)ection. The nominal gain error is not centered at zero and is −0.029% of FSR. This specification is the deviation from this nominal value. These specifications do not include the error contribution from the external reference, but do include the error contribution from the reference buffer if used. All specifications in dB are referred to a full-scale input, FS. Tested with an input signal at 0.5 dB below full scale unless otherwise specified.

5 Parallel or Serial 18-Bit.

 $^6$  Conversion results are available immediately after completed conversion.<br><sup>7</sup> The max should be the minimum of 5.25 V and DVDD + 0.3 V.<br><sup>8</sup> Tested in Parallel Reading mode.

<sup>9</sup> Contact factory for extended temperature range.

<sup>&</sup>lt;sup>2</sup> LSB means Least Significant Bit. With the  $\pm$ 4.096 V input range, 1 LSB is 31.25 μV.

### <span id="page-4-0"></span>TIMING SPECIFICATIONS

–40°C to +85°C, AVDD = DVDD = 5 V, OVDD = 2.7 V to 5.25 V, unless otherwise noted.

#### **Table 3.**



<sup>1</sup>In serial interface modes, the SYNC, SCLK, and SDOUT timings are defined with a maximum load C<sub>L</sub> of 10 pF; otherwise, the load is 60 pF maximum.<br><sup>2</sup>In Serial Master Bead during Convert mode. See Table 4 for Serial Mast

<sup>2</sup>In Serial Master Read during Convert mode. Se[e Table 4](#page-5-0) for Serial Master Read after Convert mode.

### **Table 4. Serial Clock Timings in Master Read after Convert**

<span id="page-5-0"></span>

### <span id="page-6-1"></span><span id="page-6-0"></span>ABSOLUTE MAXIMUM RATINGS



<sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause **1 Stresses above those listed under Absolute Maximum Ratings may cause** 1 Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

- <sup>2</sup> See Analog Inputs section.
- <sup>2</sup> See [Analog Inputs](#page-16-2) section.<br><sup>3</sup> Specification is for device in free air: 48-Lead LQFP: θ」<sub>A</sub> = 91°C/W,
- $\dot{\theta}_{\text{JC}} = 30^{\circ}$ C/W.
- <sup>3</sup> Specification is for device in free air: 48-Lead LFCSP: θ<sub>JA</sub> = 26°C/W.



**IN SERIAL INTERFACE MODES,THE SYNC, SCLK, AND SDOUT TIMINGS ARE DEFINED WITH A MAXIMUM LOAD 1 CL OF 10pF; OTHERWISE,THE LOAD IS 60pF MAXIMUM.** 03085–0–002

Figure 2. Load Circuit for Digital Interface Timing SDOUT, SYNC, SCLK Outputs,  $C_L = 10$  pF



#### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### <span id="page-7-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



03085-004

03085-004

### **Table 6. Pin Function Descriptions**





<span id="page-9-0"></span>

<sup>1</sup>Al = Analog Input; AO = Analog Output; Dl = Digital Input; Dl/O = Bidirectional Digital; DO = Digital Output; P = Power.

<span id="page-9-1"></span>

### **Table 7. Data Bus Interface Definitions**

R[0:17] is the 18-bit ADC value stored in its output register.

### <span id="page-10-1"></span><span id="page-10-0"></span>DEFINITION OF SPECIFICATIONS

### **Integral Nonlinearity Error (INL)**

Linearity error refers to the deviation of each individual code from a line drawn from negative full scale through positive full scale. The point used as negative full scale occurs ½ LSB before the first code transition. Positive full scale is defined as a level 1½ LSB beyond the last code transition. The deviation is measured from the middle of each code to the true straight line.

### **Differential Nonlinearity Error (DNL)**

In an ideal ADC, code transitions are 1 LSB apart. Differential nonlinearity is the maximum deviation from this ideal value. It is often specified in terms of resolution for which no missing codes are guaranteed.

### **Gain Error**

The first transition (from 000…00 to 000…01) should occur for an analog voltage ½ LSB above the nominal –full scale (–4.095991 V for the ±4.096 V range). The last transition (from 111…10 to 111…11) should occur for an analog voltage 1½ LSB below the nominal full scale (4.095977 V for the ±4.096 V range). The gain error is the deviation of the difference between the actual level of the last transition and the actual level of the first transition from the difference between the ideal levels.

### **Zero Error**

The zero error is the difference between the ideal midscale input voltage (0 V) from the actual voltage producing the midscale output code.

### **Spurious-Free Dynamic Range (SFDR)**

SFDR is the difference, in decibels (dB), between the rms amplitude of the input signal and the peak spurious signal.

### **Effective Number of Bits (ENOB)**

ENOB is a measurement of the resolution with a sine wave input, and is expressed in bits. It is related to S/(N+D) by the following formula:

*ENOB* = (*S*/[*N*+*D*]*dB* – 1.76)/6.02

### **Total Harmonic Distortion (THD)**

THD is the ratio of the rms sum of the first five harmonic components to the rms value of a full-scale input signal, and is expressed in decibels.

### **Dynamic Range**

Dynamic range is the ratio of the rms value of the full scale to the rms noise measured with the inputs shorted together. The value for dynamic range is expressed in decibels.

### **Signal-to-Noise Ratio (SNR)**

SNR is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the Nyquist frequency, excluding harmonics and dc. The value for SNR is expressed in decibels.

### **Signal-to-(Noise + Distortion) Ratio (S/[N+D])**

 $S/(N+D)$  is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. The value for S/(N+D) is expressed in decibels.

### **Aperture Delay**

Aperture delay is a measure of the acquisition performance and is measured from the falling edge of the CNVST input to when the input signal is held for a conversion.

### **Transient Response**

Transient response is the time required for the AD7679 to achieve its rated accuracy after a full-scale step function is applied to its input.

# <span id="page-11-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. Integral Nonlinearity vs. Code



Figure 6. Histogram of 131,072 Conversions of a DC Input at the Code Transition







Figure 8. Differential Nonlinearity vs. Code



Figure 9. Histogram of 131,072 Conversions of a DC Input at the Code Center



Figure 10. Typical Negative INL Distribution (424 Units)



Figure 11. Typical Positive DNL Distribution (424 Units)



Figure 12. Typical Negative DNL Distribution (424 Units)



Figure 13. FFT (10 kHz Tone)



Figure 14. SNR, S/(N+D), and ENOB vs. Frequency



Figure 15. THD, SFDR, and Harmonics vs. Frequency



Figure 16. SNR and S/(N+D) vs. Input Level







Figure 19. Operating Current vs. Sampling Rate  $C_L$  Figure 22. Typical Delay vs. Load Capacitance  $C_L$ 



Figure 17. SNR, S/(N+D), and ENOB vs. Temperature Figure 20. Power-Down Operating Currents vs. Temperature



Figure 18. THD and Harmonics vs. Temperature Figure 21. Zero Error Positive and Negative Full Scale vs. Temperature





### <span id="page-14-1"></span><span id="page-14-0"></span>CIRCUIT INFORMATION

The AD7679 is a very fast, low power, single-supply, precise 18-bit analog-to-digital converter (ADC) using successive approximation architecture.

The AD7679's linearity and dynamic range are similar or better than many  $\Sigma$ - $\Delta$  ADCs. With the advantages of its successive architecture, which ease multiplexing and reduce power with throughput, it can be advantageous in applications that normally use Σ-Δ ADCs.

The AD7679 provides the user with an on-chip track/hold, successive approximation ADC that does not exhibit any pipeline or latency, making it ideal for multiple multiplexed channel applications.

The AD7679 can be operated from a single 5 V supply and can be interfaced to either 5 V or 3 V digital logic. It is housed in a 48-lead LQFP, or a tiny 48-lead LFCSP that offers space savings and allows for flexible configurations as either a serial or parallel interface. The AD7679 is pin-to-pin compatible with the AD7674, AD7676, and AD7678.

### **CONVERTER OPERATION**

The AD7679 is a successive approximation ADC based on a charge redistribution DAC. Figure 23 shows the simplified schematic of the ADC. The capacitive DAC consists of two identical arrays of 18 binary weighted capacitors that are connected to the two comparator inputs.

During the acquisition phase, terminals of the array tied to the comparator's input are connected to AGND via SW+ and SW–. All independent switches are connected to the analog inputs. Thus, the capacitor arrays are used as sampling capacitors and acquire the analog signal on IN+ and IN– inputs. When the acquisition phase is complete and the  $\overline{\text{CNVST}}$  input goes low, a conversion phase is initiated. When the conversion phase begins, SW+ and SW– are opened first. The two capacitor arrays are then disconnected from the inputs and connected to the REFGND input. Therefore, the differential voltage between the IN+ and IN– inputs captured at the end of the acquisition phase is applied to the comparator inputs, causing the comparator to become unbalanced. By switching each element of the capacitor array between REFGND and REF, the comparator input varies by binary weighted voltage steps ( $V_{REF}/2$ ,  $V_{REF}/4...V_{REF}/262144$ ). The control logic toggles these switches, starting with the MSB first, to bring the comparator back into a balanced condition. After completing this process, the control logic generates the ADC output code and brings the BUSY output low.

### <span id="page-15-1"></span>**Transfer Functions**

Except in 18-bit interface mode, the AD7679 offers straight binary and twos complement output coding when using  $OB/\overline{2C}$ . See [Figure 24](#page-15-0) and [Table 8](#page-15-1) for the ideal transfer characteristic.



Figure 24. ADC Ideal Transfer Function



<sup>1</sup> This is also the code for overrange analog input  $(V_{IN+} - V_{IN-})$ 

above V $_{\sf REF}-$  V $_{\sf REF-GND}$ ).<br><sup>2</sup> This is also the code for underrange analog input (V $_{\sf NN}$  – V $_{\sf NN}$ below  $-V_{REF} + V_{REFGND}$ ).

<span id="page-15-0"></span>

<span id="page-15-2"></span>

### <span id="page-16-1"></span><span id="page-16-0"></span>**TYPICAL CONNECTION DIAGRAM**

[Figure 25](#page-15-2) shows a typical connection diagram for the AD7679. Different circuitry shown on this diagram is optional and is discussed later in this data sheet.

### <span id="page-16-2"></span>**Analog Inputs**

[Figure 26](#page-16-3) shows a simplified analog input section of the AD7679. The diodes shown in [Figure 26](#page-16-3) provide ESD protection for the inputs. Care must be taken to ensure that the analog input signal never exceeds the absolute ratings on these inputs. This will cause these diodes to become forward biased and start conducting current. These diodes can handle a forward-biased current of 120 mA max. This condition could eventually occur when the input buffer's U1 or U2 supplies are different from AVDD. In such a case, an input buffer with a short-circuit current limitation can be used to protect the part.



Figure 26. Simplified Analog Input

<span id="page-16-3"></span>This analog input structure is a true differential structure. By using these differential inputs, signals common to both inputs are rejected as shown in [Figure 27](#page-16-4), which represents typical CMRR over frequency.



<span id="page-16-4"></span>During the acquisition phase for ac signals, the AD7679 behaves like a 1-pole RC filter consisting of the equivalent resistance,  $R+$ ,  $R-$ , and  $C<sub>s</sub>$ . Resistors  $R+$  and  $R-$  are typically 102  $Ω$  and are lumped components made up of a serial resistor and the on resistance of the switches.  $C<sub>s</sub>$  is typically 60 pF and mainly consists of the ADC sampling capacitor. This 1-pole filter with a –3 dB cutoff frequency of 26 MHz typ reduces any

undesirable aliasing effect and limits the noise coming from the inputs.

Because the input impedance of the AD7679 is very high, the part can be driven directly by a low impedance source without gain error. This allows the user to put an external 1-pole RC filter between the amplifier output and the ADC analog inputs, as shown in [Figure 25](#page-15-2), to even further improve the noise filtering done by the AD7679 analog input circuit. However, the source impedance has to be kept low because it affects the ac performance, especially the total harmonic distortion (THD). The maximum source impedance depends on the amount of THD that can be tolerated. The THD degrades as a function of source impedance and the maximum input frequency, as shown in Figure 28.



Figure 28. THD vs. Analog Input Frequency and Source Resistance

### **Driver Amplifier Choice**

Although the AD7679 is easy to drive, the driver amplifier needs to meet the following requirements:

- The driver amplifier and the AD7679 analog input circuit have to be able to settle for a full-scale step of the capacitor array at an 18-bit level (0.0004%). In the amplifier's data sheet, settling at 0.1% or 0.01% is more commonly specified. This could differ significantly from the settling time at an 18-bit level and, therefore, should be verified prior to driver selection. The tiny op amp AD8021, which combines ultralow noise and high gain-bandwidth, meets this settling time requirement.
- The noise generated by the driver amplifier needs to be kept as low as possible in order to preserve the SNR and transition noise performance of the AD7679. The noise coming from the driver is filtered by the AD7679 analog input circuit 1-pole low-pass filter made by  $R+$ ,  $R-$ , and  $Cs$ .

The SNR degradation due to the amplifier is

$$
SNRLoss = 20 \log \left( \frac{25}{\sqrt{625 + \pi f_{-3dB} (New)^2}} \right)
$$

where:

*f*–*3dB* is the –3 dB input bandwidth in MHz of the AD7679 (26 MHz) or the cutoff frequency of the input filter, if used. *N* is the noise factor of the amplifiers (1 if in buffer configuration).

 $\overline{ }$  $\overline{\phantom{a}}$  $\overline{\phantom{a}}$  $\overline{\phantom{a}}$  $\overline{a}$ 

⎞

⎠

*eN* is the equivalent input noise voltage of each op amp in nV/√Hz.

For instance, for a driver with an equivalent input noise of  $2 \frac{\text{nV}}{\text{Hz}}$  (e.g., AD8021) configured as a buffer, thus with a noise gain of +1, the SNR degrades by only 0.34 dB with the filter in [Figure 25](#page-15-2), and by 1.8 dB without it.

The driver needs to have a THD performance suitable to that of the AD7679.

The AD8021 meets these requirements and is usually appropriate for almost all applications. The AD8021 needs a 10 pF external compensation capacitor, which should have good linearity as an NPO ceramic or mica type.

The AD8022 could be used if a dual version is needed and gain of 1 is present. The AD829 is an alternative in applications where high frequency (above 100 kHz) performance is not required. In gain of 1 applications, it requires an 82 pF compensation capacitor. The AD8610 is another option when low bias current is needed in low frequency applications.

### **Single-to-Differential Driver**

For applications using unipolar analog signals, a single-endedto-differential driver will allow for a differential input into the part. The schematic is shown in Figure 29. When provided an input signal of 0 to  $V_{REF}$ , this configuration will produce a differential  $\pm V_{REF}$  with midscale at  $V_{REF}/2$ .

If the application can tolerate more noise, the AD8138, differential driver can be used.



Figure 29. Single-Ended-to-Differential Driver Circuit (Internal Reference Buffer Used)

### **Voltage Reference**

The AD7679 allows the use of an external voltage reference either with or without the internal reference buffer.

Using the internal reference buffer is recommended when sharing a common reference voltage between multiple ADCs is desired.

However, the advantages of using the external reference voltage directly are

- The SNR and dynamic range improvement (about 1.7 dB) resulting from the use of a reference voltage very close to the supply (5 V) instead of a typical 4.096 V reference when the internal buffer is used.
- The power saving when the internal reference buffer is powered down (PDBUF high).

To use the internal reference buffer, PDBUF should be LOW. A 2.5 V reference voltage applied on the REFBUFIN input will result in a 4.096 V reference on the REF pin.

In both cases, the voltage reference input REF has a dynamic input impedance and therefore requires an efficient decoupling between REF and REFGND inputs. The decoupling consists of a low ESR 47 μF tantalum capacitor connected to the REF and REFGND inputs with minimum parasitic inductance.

Care should also be taken with the reference temperature coefficient of the voltage reference, which directly affects the full-scale accuracy if this parameter matters. For instance, a ±4 ppm/°C temperature coefficient of the reference changes the full scale by ±1 LSB/°C.

### <span id="page-18-0"></span>**Power Supply**

The AD7679 uses three sets of power supply pins: an analog 5 V supply (AVDD), a digital 5 V core supply (DVDD), and a digital output interface supply (OVDD). The OVDD supply defines the output logic level and allows direct interface with any logic working between 2.7 V and DVDD + 0.3 V. To reduce the number of supplies needed, the digital core (DVDD) can be supplied through a simple RC filter from the analog supply, as shown in [Figure 25](#page-15-2). The AD7679 is independent of power supply sequencing once OVDD does not exceed DVDD by more than 0.3 V, and is therefore free from supply voltage induced latch-up. Additionally, it is very insensitive to power supply variations over a wide frequency range (see Figure 30).



### **POWER DISSIPATION VERSUS THROUGHPUT**

The AD7679 automatically reduces its power consumption at the end of each conversion phase. During the acquisition phase, the operating currents are very low, which allows for a significant power savings when the conversion rate is reduced, as shown in Figure 31. This feature makes the AD7679 ideal for very low power battery applications.

It should be noted that the digital interface remains active even during the acquisition phase. To reduce the operating digital supply currents even further, the digital inputs need to be driven close to the power rails (DVDD and DGND), and OVDD should not exceed DVDD by more than 0.3 V.



Figure 31. Power Dissipation vs. Sample Rate

### **CONVERSION CONTROL**

Figure 32 shows the detailed timing diagrams of the conversion process. The AD7679 is controlled by the CNVST signal, which initiates conversion. Once initiated, it cannot be restarted or aborted, even by PD, until the conversion is complete. The  $\overline{\text{C}\text{N}\text{VST}}$  signal operates independently of  $\overline{\text{CS}}$  and  $\overline{\text{RD}}$ .



Figure 32. Basic Conversion Timing

Although  $\overline{\text{CNVST}}$  is a digital signal, it should be designed with special care with fast, clean edges and levels with minimum overshoot and undershoot or ringing.

For applications where SNR is critical, the CNVST signal should have very low jitter. This may be achieved by using a dedicated oscillator for CNVST generation, or to clock it with a high frequency low jitter clock, as shown in [Figure 25](#page-15-2).

For other applications, conversions can be automatically initiated. If CNVST is held low when BUSY is low, the AD7679 controls the acquisition phase and automatically initiates a new conversion. By keeping CNVST low, the AD7679 keeps the conversion process running by itself. It should be noted that the analog input has to be settled when BUSY goes low. Also, at power-up, CNVST should be brought low once to initiate the conversion process. In this mode, the AD7679 could sometimes run slightly faster than the guaranteed limits of 570 kSPS.

### <span id="page-19-1"></span><span id="page-19-0"></span>**DIGITAL INTERFACE**

The AD7679 has a versatile digital interface; it can be interfaced with the host system by using either a serial or parallel interface. The serial interface is multiplexed on the parallel data bus. The AD7679 digital interface also accommodates both 3 V and 5 V logic by simply connecting the AD7679's OVDD supply pin to the host system interface digital supply. Finally, by using the OB/2C input pin in any mode but 18-bit interface mode, both twos complement and straight binary coding can be used.

The two signals,  $\overline{\text{CS}}$  and  $\overline{\text{RD}}$ , control the interface. When at least one of these signals is high, the interface outputs are in high impedance. Usually, CS allows the selection of each AD7679 in multicircuit applications, and is held low in a single AD7679 design. RD is generally used to enable the conversion result on the data bus.



Figure 34. Master Parallel Data Timing for Reading (Continuous Read)

### **PARALLEL INTERFACE**

The AD7679 is configured to use the parallel interface with an 18-bit, a 16-bit, or an 8-bit bus width, according to Table 7. The data can be read either after each conversion, which is during the next acquisition phase, or during the following conversion, as shown in Figure 35 and Figure 36, respectively. When the data is read during the conversion, however, it is recommended that it is read only during the first half of the conversion phase. This avoids any potential feedthrough between voltage transients on the digital interface and the most critical analog

conversion circuitry. Refer to [Table 7](#page-9-1) for a detailed description of the different options available.



Figure 35. Slave Parallel Data Timing for Reading (Read after Convert)



Figure 36. Slave Parallel Data Timing for Reading (Read during Convert)



Figure 37. 8-Bit and 16-Bit Parallel Interface

### **SERIAL INTERFACE**

The AD7679 is configured to use the serial interface when MODE0 and MODE1 are held high. The AD7679 outputs 18 bits of data, MSB first, on the SDOUT pin. This data is synchronized with the 18 clock pulses provided on the SCLK pin. The output data is valid on both the rising and falling edge of the data clock.

### <span id="page-20-1"></span><span id="page-20-0"></span>**MASTER SERIAL INTERFACE**

### **Internal Clock**

The AD7679 is configured to generate and provide the serial data clock SCLK when the EXT/INT pin is held low. The AD7679 also generates a SYNC signal to indicate to the host when the serial data is valid. The serial clock SCLK and the SYNC signal can be inverted if desired. Depending on the RDC/SDIN input, the data can be read after each conversion or during the following conversion. Figure 38 and Figure 39 [s](#page-21-0)how the detailed timing diagrams of these two modes.

Usually, because the AD7679 is used with a fast throughput, the mode master read during conversion is the most recommended serial mode.

In Read during Conversion mode, the serial clock and data toggle at appropriate instants, minimizing potential feedthrough between digital activity and critical conversion decisions.

In Read after Conversion mode, it should be noted that unlike in other modes, the BUSY signal returns low after the 18 data bits are pulsed out and not at the end of the conversion phase, which results in a longer BUSY width.

To accommodate slow digital hosts, the serial clock can be slowed down by using DIVSCLK.



Figure 38. Master Serial Data Timing for Reading (Read after Convert)

<span id="page-21-0"></span>

Figure 39. Master Serial Data Timing for Reading (Read Previous Conversion during Convert)

### **SLAVE SERIAL INTERFACE**

### **External Clock**

The AD7679 is configured to accept an externally supplied serial data clock on the SCLK pin when the  $EXT/\overline{INT}$  pin is held high. In this mode, several methods can be used to read the data. The external serial clock is gated by  $\overline{CS}$ . When  $\overline{CS}$  and RD are both low, the data can be read after each conversion or during the following conversion. The external clock can be either a continuous or a discontinuous clock. A discontinuous clock can be either normally high or normally low when inactive. Figure 40 [a](#page-22-0)nd Figure 41 show the detailed timing diagrams of these methods.

While the AD7679 is performing a bit decision, it is important that voltage transients not occur on digital input/output pins or degradation of the conversion result could occur. This is particularly important during the second half of the conversion phase because the AD7679 provides error correction circuitry that can correct for an improper bit decision made during the first half of the conversion phase. For this reason, it is recommended that when an external clock is being provided, it is a discontinuous clock that toggles only when BUSY is low or, more importantly, that it does not transition during the latter half of BUSY high.

### **External Discontinuous Clock Data Read after Conversion**

This mode is the most recommended of the serial slave modes. [Figure 40 s](#page-22-0)hows the detailed timing diagrams of this method. After a conversion is complete, indicated by BUSY returning low, the result of this conversion can be read while both  $\overline{\text{CS}}$  and RD are low. Data is shifted out MSB first with 18 clock pulses, and is valid on the rising and falling edge of the clock.

Among the advantages of this method, the conversion performance is not degraded because there are no voltage transients on the digital interface during the conversion process. Also, data can be read at speeds up to 40 MHz, accommodating both slow digital host interface and the fastest serial reading.

Finally, in this mode only, the AD7679 provides a daisy-chain feature using the RDC/SDIN input pin to cascade multiple converters together. This feature is useful for reducing component count and wiring connections when desired (for instance, in isolated multiconverter applications).

An example of the concatenation of two devices is shown in [Figure 42. S](#page-23-1)imultaneous sampling is possible by using a common CNVST signal. It should be noted that the RDC/SDIN input is latched on the edge of SCLK opposite the one used to shift out data on SDOUT. Thus, the MSB of the upstream converter follows the LSB of the downstream converter on the next SCLK cycle.

<span id="page-22-0"></span>

Figure 41. Slave Serial Data Timing for Reading (Read Previous Conversion during Convert)

<span id="page-23-1"></span><span id="page-23-0"></span>

Figure 42. Two AD7679s in a Daisy-Chain Configuration

### **External Clock Data Read during Conversion**

[Figure 41 s](#page-22-0)hows the detailed timing diagrams of this method. During a conversion, while both  $\overline{CS}$  and  $\overline{RD}$  are low, the result of the previous conversion can be read. The data is shifted out MSB first with 18 clock pulses, and is valid on both the rising and falling edge of the clock. The 18 bits have to be read before the current conversion is complete. If that is not done, RDERROR is pulsed high and can be used to interrupt the host interface to prevent incomplete data reading. There is no daisychain feature in this mode, and the RDC/SDIN input should always be tied either high or low.

To reduce performance degradation due to digital activity, a fast discontinuous clock is recommended to ensure that all bits are read during the first half of the conversion phase. It is also possible to begin to read the data after conversion and continue to read the last bits even after a new conversion has been initiated.

### **MICROPROCESSOR INTERFACING**

The AD7679 is ideally suited for traditional dc measurement applications supporting a microprocessor, and for ac signal processing applications interfacing to a digital signal processor. The AD7679 is designed to interface either with a parallel 8-bit or 16-bit wide interface, or with a general-purpose serial port or I/O ports on a microcontroller. A variety of external buffers can be used with the AD7679 to prevent digital noise from coupling into the ADC. The following section illustrates the use of the AD7679 with an SPI equipped DSP, the ADSP-219x.

### **SPI Interface (ADSP-219x)**

Figure 43 shows an interface diagram between the AD7679 and the SPI equipped ADSP-219x. To accommodate the slower speed of the DSP, the AD7679 acts as a slave device, and data must be read after conversion. This mode also allows the daisychain feature. The convert command could be initiated in response to an internal timer interrupt. The 18-bit output data are read with 3-byte SPI access. The reading process could be initiated in response to the end-of-conversion signal (BUSY going low) using an interrupt line of the DSP. The serial interface (SPI) on the ADSP-219x is configured for master mode (MSTR) = 1, Clock Polarity Bit (CPOL) = 0, Clock Phase Bit (CPHA) = 1, and SPI interrupt enable (TIMOD) =  $00$ , by writing to the SPI Control register (SPICLTx). It should be noted that to meet all timing requirements, the SPI clock should be limited to 17 Mbits/s, which allow it to read an ADC result in about 1.1 μs. When a higher sampling rate is desired, use of one of the parallel interface modes is recommended.



Figure 43. Interfacing the AD7679 to an SPI Interface

### <span id="page-24-1"></span><span id="page-24-0"></span>APPLICATION HINTS **LAYOUT**

The AD7679 has very good immunity to noise on the power supplies. However, care should still be taken with regard to grounding layout.

The printed circuit board that houses the AD7679 should be designed so that the analog and digital sections are separated and confined to certain areas of the board. This facilitates the use of ground planes that can be easily separated. Digital and analog ground planes should be joined in only one place, preferably underneath the AD7679, or at least as close to the AD7679 as possible. If the AD7679 is in a system where multiple devices require analog-to-digital ground connections, the connection should still be made at one point only, a star ground point that should be established as close to the AD7679 as possible.

The user should avoid running digital lines under the device, as these will couple noise onto the die. The analog ground plane should be allowed to run under the AD7679 to avoid noise coupling. Fast switching signals like CNVST or clocks should be shielded with digital ground to avoid radiating noise to other sections of the board, and should never run near analog signal paths. Crossover of digital and analog signals should be avoided. Traces on different but close layers of the board should run at right angles to each other. This will reduce the effect of feedthrough through the board. The power supply lines to the AD7679 should use as large a trace as possible to provide low impedance paths and reduce the effect of glitches on the power supply lines. Good decoupling is also important to lower the supply's impedance presented to the AD7679 and to reduce the magnitude of the supply spikes. Decoupling ceramic capacitors, typically 100 nF, should be placed close to and ideally right up against each power supply pin (AVDD, DVDD, and OVDD) and their corresponding ground pins. Additionally, low ESR 10 μF capacitors should be located near the ADC to further reduce low frequency ripple.

The DVDD supply of the AD7679 can be a separate supply or can come from the analog supply, AVDD, or the digital interface supply, OVDD. When the system digital supply is noisy or when fast switching digital signals are present, and if no separate supply is available, the user should connect the DVDD digital supply to the analog supply AVDD through an RC filter, (see [Figure 25\)](#page-15-2), and connect the system supply to the interface digital supply OVDD and the remaining digital circuitry. When DVDD is powered from the system supply, it is useful to insert a bead to further reduce high frequency spikes.

The AD7679 has four different ground pins: REFGND, AGND, DGND, and OGND. REFGND senses the reference voltage and should be a low impedance return to the reference because it carries pulsed currents. AGND is the ground to which most internal ADC analog signals are referenced. This ground must be connected with the least resistance to the analog ground plane. DGND must be tied to the analog or digital ground plane depending on the configuration. OGND is connected to the digital system ground.

The layout of the decoupling of the reference voltage is important. The decoupling capacitor should be close to the ADC and should be connected with short and large traces to minimize parasitic inductances.

### **EVALUATING THE AD7679'S PERFORMANCE**

An evaluation board for the AD7679 allows a quick means to measure both dc (histograms and time domain) and ac (time and frequency domain) performances of the converter. The EVAL-AD7679CBZ is an evaluation board package that includes a fully assembled and tested evaluation board, documentation, and software. The accompanying software requires the use of a capture board, which must be ordered separately from the evaluation board (see the [Ordering Guide](#page-25-2) for information). The evaluation board can also be used in a standalone configuration and does not use the software when in this mode. Refer to the [EVAL-AD76XXEDZ](http://www.analog.com/pulsar_eval) and [EVAL-](http://www.analog.com/pulsar_eval)[AD76XXCBZ](http://www.analog.com/pulsar_eval) data sheets available from [www.analog.com](http://www.analog.com/) for evaluation board details.

Two types of data capture boards can be used with the EVAL-AD7679CBZ:

- USB based (EVAL-CED1Z recommended)
- Parallel port based (EVAL-CONTROL BRD3Z not recommended because many newer PCs do not include parallel ports any longer)

The recommended board layout for the AD7679 is outlined in the evaluation board data sheet.

### <span id="page-25-1"></span><span id="page-25-0"></span>OUTLINE DIMENSIONS



7 mm × 7 mm Body, Very Thin Quad (CP-48-1) Dimensions shown in millimeters

### **ORDERING GUIDE**

<span id="page-25-2"></span>

 $1 Z =$  RoHS Compliant Part.

<sup>2</sup>This board can be used as a standalone evaluation board or in conjunction with the EVAL-CONTROL BRD2 for evaluation/demonstration purposes.

<sup>2</sup>This board can be used as a standalone evaluation board or in conjunction with the EVAL-CONTROL BRD2 for evaluation/demonstration purposes.<br><sup>3</sup>These capture boards allow a PC to control and communicate with all Analog D  $BRDxZ$  ( $x = 2, 3$ ).

# **NOTES**

# **NOTES**



www.analog.com

**©2003–2009 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D03085-0-6/09(A)** 

Rev. A | Page 28 of 28



Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов;
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits,General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.



### **Как с нами связаться**

**Телефон:** 8 (812) 309 58 32 (многоканальный) **Факс:** 8 (812) 320-02-42 **Электронная почта:** [org@eplast1.ru](mailto:org@eplast1.ru) **Адрес:** 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.