## STM32F051xx # ARM-based 32-bit MCU, 16 to 64-KB Flash, timers, ADC, DAC and communication interfaces, 2.0-3.6 V Datasheet - production data #### **Features** - Core: ARM<sup>®</sup> 32-bit Cortex<sup>™</sup>-M0 CPU, frequency up to 48 MHz - Memories - 16 to 64 Kbytes of Flash memory - 8 Kbytes of SRAM with HW parity checking - CRC calculation unit - · Reset and power management - Voltage range: 2.0 V to 3.6 V - Power-on/Power down reset (POR/PDR) - Programmable voltage detector (PVD) - Low power modes: Sleep, Stop, Standby - V<sub>BAT</sub> supply for RTC and backup registers - Clock management - 4 to 32 MHz crystal oscillator - 32 kHz oscillator for RTC with calibration - Internal 8 MHz RC with x6 PLL option - Internal 40 kHz RC oscillator - Up to 55 fast I/Os - All mappable on external interrupt vectors - Up to 36 I/Os with 5 V tolerant capability - 5-channel DMA controller - 1 x 12-bit, 1.0 μs ADC (up to 16 channels) - Conversion range: 0 to 3.6 V - Separate analog supply from 2.4 up to 3.6 - One 12-bit D/A converter - Two fast low-power analog comparators with programmable input and output - Up to 18 capacitive sensing channels supporting touchkey, linear and rotary touch sensors - Up to 11 timers - One 16-bit 7-channel advanced-control timer for 6 channels PWM output, with deadtime generation and emergency stop - One 32-bit and one 16-bit timer, with up to 4 IC/OC, usable for IR control decoding - One 16-bit timer, with 2 IC/OC, 1 OCN, deadtime generation and emergency stop - Two 16-bit timers, each with IC/OC and OCN, deadtime generation, emergency stop and modulator gate for IR control - One 16-bit timer with 1 IC/OC - Independent and system watchdog timers - SysTick timer: 24-bit downcounter - One 16-bit basic timer to drive the DAC - Calendar RTC with alarm and periodic wakeup from Stop/Standby - Communication interfaces - Up to 2 I<sup>2</sup>C interfaces; one supporting Fast Mode Plus (1 Mbit/s) with 20 mA current sink, SMBus/PMBus and wakeup from STOP - Up to two USARTs supporting master synchronous SPI and modem control; one with ISO7816 interface, LIN, IrDA capability, auto baud rate detection and wakeup feature - Up to two SPIs (18 Mbit/s) with 4 to 16 programmable bit frame, 1 with I<sup>2</sup>S interface multiplexed - HDMI CEC interface, wakeup on header reception - Serial wire debug (SWD) - 96-bit unique ID - All packages ECOPACK<sup>®</sup>2 #### Table 1. Device summary | Reference | Part number | |-------------|-------------------------------------------------------------------------------------------------------------------------| | STM32F051xx | STM32F051K4, STM32F051C4, STM32F051R4<br>STM32F051K6, STM32F051C6, STM32F051R6<br>STM32F051C8, STM32F051R8, STM32F051K8 | Contents STM32F051xx ## **Contents** | 1 | Intro | duction | | 8 | |---|-------|-----------|---------------------------------------------------|----| | 2 | Desc | ription . | | 9 | | 3 | Fund | tional o | verview | 12 | | | 3.1 | ARM® ( | CortexTM-M0 core with embedded Flash and SRAM | 12 | | | 3.2 | Memori | es | 12 | | | 3.3 | Boot mo | odes | 12 | | | 3.4 | Cyclic r | edundancy check calculation unit (CRC) | 13 | | | 3.5 | Power r | management | 13 | | | | 3.5.1 | Power supply schemes | 13 | | | | 3.5.2 | Power supply supervisors | 13 | | | | 3.5.3 | Voltage regulator | 13 | | | | 3.5.4 | Low-power modes | 14 | | | 3.6 | Clocks | and startup | 15 | | | 3.7 | Genera | I-purpose inputs/outputs (GPIOs) | 16 | | | 3.8 | Direct n | nemory access controller (DMA) | 16 | | | 3.9 | Interrup | ots and events | 16 | | | | 3.9.1 | Nested vectored interrupt controller (NVIC) | 16 | | | | 3.9.2 | Extended interrupt/event controller (EXTI) | 16 | | | 3.10 | Analog | to digital converter (ADC) | 17 | | | | 3.10.1 | Temperature sensor | 17 | | | | 3.10.2 | Internal voltage reference (V <sub>REFINT</sub> ) | 17 | | | | 3.10.3 | V <sub>BAT</sub> battery voltage monitoring | 18 | | | 3.11 | Digital-t | to-analog converter (DAC) | 18 | | | 3.12 | Compa | rators (COMP) | 18 | | | 3.13 | Touch s | sensing controller (TSC) | 18 | | | 3.14 | Timers | and watchdogs | 20 | | | | 3.14.1 | Advanced-control timer (TIM1) | 21 | | | | 3.14.2 | General-purpose timers (TIM23, TIM1417) | 21 | | | | 3.14.3 | Basic timer TIM6 | 22 | | | | 3.14.4 | Independent watchdog (IWDG) | | | | | 3.14.5 | System window watchdog (WWDG) | 22 | | | | 3.14.6 | SysTick timer | 22 | |---|-------|----------|---------------------------------------------------------------------------------|------| | | 3.15 | Real-tir | ne clock (RTC) and backup registers | . 22 | | | 3.16 | Inter-in | tegrated circuit interfaces (I <sup>2</sup> C) | . 23 | | | 3.17 | Univers | sal synchronous/asynchronous receiver transmitters (USART) . | . 24 | | | 3.18 | | peripheral interface (SPI)/Inter-integrated sound interfaces (I <sup>2</sup> S) | | | | 3.19 | High-de | efinition multimedia interface (HDMI) - consumer nics control (CEC) | | | | 3.20 | Serial v | vire debug port (SW-DP) | . 26 | | 4 | Pino | uts and | pin descriptions | . 27 | | 5 | Mem | ory map | pping | . 39 | | 6 | Elect | rical ch | aracteristics | . 42 | | | 6.1 | Parame | eter conditions | . 42 | | | | 6.1.1 | Minimum and maximum values | 42 | | | | 6.1.2 | Typical values | 42 | | | | 6.1.3 | Typical curves | 42 | | | | 6.1.4 | Loading capacitor | 42 | | | | 6.1.5 | Pin input voltage | 42 | | | | 6.1.6 | Power supply scheme | 43 | | | | 6.1.7 | Current consumption measurement | 44 | | | 6.2 | Absolut | e maximum ratings | . 44 | | | 6.3 | Operati | ng conditions | . 46 | | | | 6.3.1 | General operating conditions | 46 | | | | 6.3.2 | Operating conditions at power-up / power-down | 47 | | | | 6.3.3 | Embedded reset and power control block characteristics | 47 | | | | 6.3.4 | Embedded reference voltage | 48 | | | | 6.3.5 | Supply current characteristics | 49 | | | | 6.3.6 | Wakeup time from low-power mode | 60 | | | | 6.3.7 | External clock source characteristics | 61 | | | | 6.3.8 | Internal clock source characteristics | 67 | | | | 6.3.9 | PLL characteristics | 69 | | | | 6.3.10 | Memory characteristics | 70 | | | | 6.3.11 | EMC characteristics | 70 | | | | 6.3.12 | Electrical sensitivity characteristics | 72 | | | | 6.3.13 | I/O current injection characteristics | 72 | | _ | | | | | Contents STM32F051xx | | | 6.3.14 | I/O port characteristics | |---|------|----------|---------------------------------------------| | | | 6.3.15 | NRST pin characteristics | | | | 6.3.16 | 12-bit ADC characteristics | | | | 6.3.17 | DAC electrical specifications | | | | 6.3.18 | Comparator characteristics85 | | | | 6.3.19 | Temperature sensor characteristics | | | | 6.3.20 | V <sub>BAT</sub> monitoring characteristics | | | | 6.3.21 | Timer characteristics | | | | 6.3.22 | Communication interfaces | | 7 | Pack | kage cha | aracteristics | | | 7.1 | Packag | ge mechanical data95 | | | 7.2 | Therma | al characteristics | | | | 7.2.1 | Reference document | | | | 7.2.2 | Selecting the product temperature range | | 8 | Part | numbei | ring 111 | | 9 | Revi | sion his | story | STM32F051xx List of tables ## List of tables | Table 1. | Device summary | 1 | |-----------|------------------------------------------------------------------------------------------|----| | Table 2. | STM32F051xx family device features and peripheral counts | 10 | | Table 3. | Temperature sensor calibration values | 17 | | Table 4. | Internal voltage reference calibration values | | | Table 5. | Capacitive sensing GPIOs available on STM32F051xx devices | 19 | | Table 6. | No. of capacitive sensing channels available on STM32F051xx devices | 19 | | Table 7. | Timer feature comparison | 20 | | Table 8. | Comparison of I2C analog and digital filters | | | Table 9. | STM32F051xx I <sup>2</sup> C implementation | 24 | | Table 10. | STM32F051xx USART implementation | 24 | | Table 11. | STM32F051xx SPI/I2S implementation | 25 | | Table 12. | Legend/abbreviations used in the pinout table | 31 | | Table 13. | Pin definitions | 31 | | Table 14. | Alternate functions selected through GPIOA_AFR registers for port A | 37 | | Table 15. | Alternate functions selected through GPIOB_AFR registers for port B | 38 | | Table 16. | STM32F051xx peripheral register boundary addresses | 40 | | Table 17. | Voltage characteristics | | | Table 18. | Current characteristics | | | Table 19. | Thermal characteristics | | | Table 20. | General operating conditions | 46 | | Table 21. | Operating conditions at power-up / power-down | 47 | | Table 22. | Embedded reset and power control block characteristics | | | Table 23. | Programmable voltage detector characteristics | | | Table 24. | Embedded internal reference voltage | | | Table 25. | Typical and maximum current consumption from the $V_{DD}$ supply at $V_{DD} = 3.6 \dots$ | | | Table 26. | Typical and maximum current consumption from the V <sub>DDA</sub> supply | | | Table 27. | Typical and maximum current consumption in Stop and Standby modes | | | Table 28. | Typical and maximum current consumption from the V <sub>BAT</sub> supply | 53 | | Table 29. | Typical current consumption in Run mode, code with data processing | | | | running from Flash | | | Table 30. | Typical current consumption in Sleep mode, code running from Flash or RAM | | | Table 31. | Switching output I/O current consumption | | | Table 32. | Peripheral current consumption | | | Table 33. | Low-power mode wakeup timings | | | Table 34. | High-speed external user clock characteristics | | | Table 35. | Low-speed external user clock characteristics | | | Table 36. | HSE oscillator characteristics | | | Table 37. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | | | Table 38. | HSI oscillator characteristics | | | Table 39. | HSI14 oscillator characteristics | | | Table 40. | LSI oscillator characteristics | | | Table 41. | PLL characteristics | | | Table 42. | Flash memory characteristics | | | Table 43. | Flash memory endurance and data retention | | | Table 44. | EMS characteristics | | | Table 45. | EMI characteristics | | | Table 46. | ESD absolute maximum ratings | | | Table 47. | Electrical sensitivities | 72 | List of tables STM32F051xx | Table 48. | I/O current injection susceptibility | 73 | |-----------|-----------------------------------------------------------------------------|-------| | Table 49. | I/O static characteristics | 73 | | Table 50. | Output voltage characteristics | 76 | | Table 51. | I/O AC characteristics | 77 | | Table 52. | NRST pin characteristics | 78 | | Table 53. | ADC characteristics | | | Table 54. | $R_{AIN}$ max for $f_{ADC}$ = 14 MHz | 80 | | Table 55. | ADC accuracy | | | Table 56. | DAC characteristics | 83 | | Table 57. | Comparator characteristics | 85 | | Table 58. | TS characteristics | | | Table 59. | V <sub>BAT</sub> monitoring characteristics | 86 | | Table 60. | TIMx characteristics | 87 | | Table 61. | IWDG min/max timeout period at 40 kHz (LSI) | 87 | | Table 62. | WWDG min/max timeout value at 48 MHz (PCLK) | 88 | | Table 63. | I2C characteristics | 88 | | Table 64. | I2C analog filter characteristics | 89 | | Table 65. | SPI characteristics | 90 | | Table 66. | I <sup>2</sup> S characteristics | | | Table 67. | LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package mechanical data | 96 | | Table 68. | LQFP48 – 7 x 7 mm, 48-pin low-profile quad flat package mechanical data | 98 | | Table 69. | LQFP32 – 7 x 7mm 32-pin low-profile quad flat package mechanical data | . 100 | | Table 70. | UFBGA64 – 5 x 5 mm, 0.5 mm pitch, package mechanical data | . 103 | | Table 71. | UFQFPN48 – 7 x 7 mm, 0.5 mm pitch, package mechanical data | . 105 | | Table 72. | UFQFPN32 – 32-lead ultra thin fine pitch quad flat no-lead package (5 x 5), | | | | package mechanical data | | | Table 73. | Package thermal characteristics | . 108 | | Table 74. | Ordering information scheme | . 111 | | Table 75. | Document revision history | . 112 | STM32F051xx List of figures # List of figures | Figure 1. | Block diagram | 11 | |------------|------------------------------------------------------------------------------------|-----| | Figure 2. | Clock tree | 15 | | Figure 3. | LQFP64 64-pin package pinout (top view) | 27 | | Figure 4. | UFBGA64 64-pin package ball-out (top view) | 28 | | Figure 5. | LQFP48 48-pin package pinout (top view) | 29 | | Figure 6. | UFQFPN48 48-pin package pinout (top view) | 29 | | Figure 7. | LQFP32 32-pin package pinout (top view) | 30 | | Figure 8. | UFQFPN32 32-pin package pinout (top view) | 30 | | Figure 9. | STM32F051xx memory map | 39 | | Figure 10. | Pin loading conditions | 42 | | Figure 11. | Pin input voltage | 42 | | Figure 12. | Power supply scheme | 43 | | Figure 13. | Current consumption measurement scheme | 44 | | Figure 14. | High-speed external clock source AC timing diagram | 61 | | Figure 15. | Low-speed external clock source AC timing diagram | 62 | | Figure 16. | Typical application with an 8 MHz crystal | 64 | | Figure 17. | Typical application with a 32.768 kHz crystal | 66 | | Figure 18. | HSI oscillator accuracy characterization results | 67 | | Figure 19. | HSI14 oscillator accuracy characterization results | 68 | | Figure 20. | TC and TTa I/O input characteristics | 75 | | Figure 21. | Five volt tolerant (FT and FTf) I/O input characteristics | 75 | | Figure 22. | I/O AC characteristics definition | 78 | | Figure 23. | Recommended NRST pin protection | 79 | | Figure 24. | ADC accuracy characteristics | 82 | | Figure 25. | Typical connection diagram using the ADC | 82 | | Figure 26. | 12-bit buffered / non-buffered DAC | 84 | | Figure 27. | I <sup>2</sup> C bus AC waveforms and measurement circuit | | | Figure 28. | SPI timing diagram - slave mode and CPHA = 0 | | | Figure 29. | SPI timing diagram - slave mode and CPHA = 1 | | | Figure 30. | SPI timing diagram - master mode | 92 | | Figure 31. | I2S slave timing diagram (Philips protocol) | | | Figure 32. | I2S master timing diagram (Philips protocol) | 94 | | Figure 33. | LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package outline | 96 | | Figure 34. | LQFP64 recommended footprint | | | Figure 35. | LQFP48 – 7 x 7 mm, 48 pin low-profile quad flat package outline | | | Figure 36. | LQFP48 recommended footprint | 99 | | Figure 37. | LQFP32 – 7 x 7mm 32-pin low-profile quad flat package outline | | | Figure 38. | LQFP32 recommended footprint | 101 | | Figure 39. | UFBGA64 - 5 x 5 mm, 0.5 mm pitch, package outline | 102 | | Figure 40. | UFQFPN48 – 7 x 7 mm, 0.5 mm pitch, package outline | 104 | | Figure 41. | UFQFPN48 recommended footprint | | | Figure 42. | UFQFPN32 – 32-lead ultra thin fine pitch quad flat no-lead package outline (5 x 5) | 106 | | Figure 43. | UFQFPN32 recommended footprint | | | Figure 44. | LQFP64 P <sub>D</sub> max vs. T <sub>A</sub> | 110 | | | | | Introduction STM32F051xx ## 1 Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32F051xx microcontrollers. This document should be read in conjunction with the STM32F0xxxx reference manual (RM0091). The reference manual is available from the STMicroelectronics website www.st.com. For information on the ARM Cortex<sup>™</sup>-M0 core, please refer to the Cortex<sup>™</sup>-M0 Technical Reference Manual, available from the www.arm.com website at the following address: http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ddi0432c/index.html. STM32F051xx Description ## 2 Description The STM32F051xx microcontrollers incorporate the high-performance ARM Cortex™-M0 32-bit RISC core operating at a 48 MHz frequency, high-speed embedded memories (up to 64 Kbytes of Flash memory and 8 Kbytes of SRAM), and an extensive range of enhanced peripherals and I/Os. All devices offer standard communication interfaces (up to two I<sup>2</sup>Cs, two SPIs, one I2S, one HDMI CEC and up to two USARTs), one 12-bit ADC, one 12-bit DAC, up to six general-purpose 16-bit timers, a 32-bit timer and an advanced-control PWM timer. The STM32F051xx microcontrollers operate in the -40 to +85 °C and -40 to +105 °C temperature ranges from a 2.0 to 3.6 V power supply. A comprehensive set of power-saving modes allows the design of low-power applications. The STM32F051xx microcontrollers include devices in six different packages ranging from 32 pins to 64 pins. Depending on the device chosen, different sets of peripherals are included. The description below provides an overview of the complete range of STM32F051xx peripherals proposed. These features make the STM32F051xx microcontrollers suitable for a wide range of applications such as application control and user interfaces, handheld equipment, A/V receivers and digital TV, PC peripherals, gaming and GPS platforms, industrial applications, PLCs, inverters, printers, scanners, alarm systems, video intercoms, and HVACs. Description STM32F051xx Table 2. STM32F051xx family device features and peripheral counts | Peripheral | | ST | STM32F051Kx | | ST | M32F05 | 1Cx | STM32F051Rx | | | |----------------------------|--------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------|------------------|-------------------------|----------|------------------|-------------------|-------| | Flash (Kbyte | es) | 16 | 32 | 64 | 16 | 32 | 64 | 16 | 32 | 64 | | SRAM (Kby | tes) | | | 1 | | 8 | | | | • | | | Advanced control | 1 (16-bit) | | | | | | | | | | Timers | General purpose | | 5 (16-bit)<br>1 (32-bit) | | | | | | | | | | Basic | | | | | 1 (16-l | bit) | | | | | | SPI [I2S] <sup>(1)</sup> | | 1 [1] <sup>(2)</sup> | | 1 [′ | 1] <sup>(2)</sup> | 2 [1] | 1 [1 | ] <sup>(2)</sup> | 2 [1] | | Comm. | I <sup>2</sup> C | | 1 <sup>(3)</sup> | | 1 | (3) | 2 | 1( | (3) | 2 | | interfaces | USART | 1 <sup>(4)</sup> | | 2 | 1 <sup>(4)</sup> | | 2 | 1 <sup>(4)</sup> | | 2 | | | CEC | | | | 1 | 1 | <u> </u> | | | | | 12-bit ADC<br>(number of | channels) | 1<br>(10 ext. + 3 int.) | | | | 1<br>(16 ext. + 3 int.) | | | | | | GPIOs | | 25 (on LQFP32)<br>27 (on UFQFPN32) | | | | 55 | | | | | | Capacitive s | sensing | | on LQFF<br>UFQFF | QFP32)<br>QFPN32) 17 18 | | | | | | | | 12-bit ADC<br>(number of o | channels) | 1<br>16 ext. + 3 int. | | | | | | | | | | Analog com | parator | 2 | | | | | | | | | | Max. CPU fr | requency | 48 MHz | | | | | | | | | | Operating voltage | | 2.0 to 3.6 V | | | | | | | | | | Operating te | emperature | | Ambient operating temperature: -40 °C to 85 °C / -40 °C to 105 °C Junction temperature: -40 °C to 125 °C | | | | | ; | | | | Packages | | ι | LQFP32<br>JFQFPN3 | | L | LQFP48<br>JFQFPN4 | | | LQFP64<br>UFBGA64 | ļ | <sup>1.</sup> The SPI1 interface can be used either in SPI mode or in I2S audio mode. <sup>2.</sup> SPI2 is not present. <sup>3.</sup> I2C2 is not present. <sup>4.</sup> USART2 is not present. STM32F051xx Description POWER Serial V<sub>DD18</sub> SWCLK VOLT.REG 3.3 V TO 1.8 V Wire $V_{DD} = 2 \text{ to } 3.6 \text{ V}$ SWDIO Debug ldO as AF Flash OF interface 64 KB CORTEX-M0 CPU SUPPLY SUPERVISION 32 POR ◀ Reset ◀ f<sub>HCLK</sub> = 48 MHz bits NRST V<sub>DDA</sub> controller SRAM POR/PDR @ V<sub>DDA</sub> 8 KB NVIC RC HS 14 MHz PVD RC HS 8 MHz GP DMA RC LS OSC\_IN (PF0) OSC\_OUT (PF1) 5 channels PLL 4-32 MHz **IWDG** AHBPCLK → AHBPCLK → APBPCLK → ADCCLK → CECCLK → USARTCLK → HCLK → FCLK Controller V<sub>BAT</sub> = 1.65 to 3.6 V RESET & @ VSW CLOCK CONTROL OSC32\_IN (PC14) XTAL32 kHz GPIO port A OSC32\_OUT (PC15) PA[15:0]< Backup RTC TAMPER-RTC GPIO port B PB[15:0] reg decoder (ALARM OUT) RTC interface PC[15:0] GPIO port C CRC AHB ( 4 channels GPIO port D TIMER 1 3 compl. channels BRK, ETR input as AF PF[1:0] < PF[7:4] GPIO port F 4 ch., ETR as AF TIMER 2 6 groups of Analog Touch TIMER 3 4 ch., ETR as AF switches Sensing Controller AHB TIMER 14 1 channel as AF SYNC APB 2 channels 1 compl, BRK as AF TIMER 15 EXT. IT 1 channel 1 compl, BRK as AF TIMER 16 55 AF [ WKUP WWDG MOSI/SD, TIMER 17 1 channel 1 compl, BRK as AF MISO/MCK SCK/CK, ► IR\_OUT as AF SPI1/I2S1 DBGMCU NSS/WS as AF RX, TX,CTS, RTS, USART1 CK as AF RX, TX,CTS, RTS, MOSI/MISO, SPI2 SCK/NSS, as AF USART2 CK as AF SYSCFG IF SCL, SDA, SMBA I2C 1 √ (20 mA for FM+) as AF GP comparator 1 INPUT+. SCL, SDA GP comparator 2 I2C2 OUTPUT as AF as AF CEC Temp. HDMI-CEC as AF 16 12-bit IF AD inputs ADC1 12-bit DAC1 TIMER 6 $V_{DDA}$ $V_{SSA}$ DAC1\_OUT as AF @ V<sub>DDA</sub> @ V<sub>DDA</sub> MSv19315V6 Figure 1. Block diagram ## 3 Functional overview ## 3.1 ARM® Cortex<sup>TM</sup>-M0 core with embedded Flash and SRAM The ARM Cortex<sup>™</sup>-M0 processor is the latest generation of ARM processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts. The ARM Cortex<sup>™</sup>-M0 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. The STM32F0xx family has an embedded ARM core and is therefore compatible with all ARM tools and software. Figure 1 shows the general block diagram of the device family. #### 3.2 Memories The device has the following features: - 8 Kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states and featuring embedded parity checking with exception generation for fail-critical applications. - The non-volatile memory is divided into two arrays: - 16 to 64 Kbytes of embedded Flash memory for programs and data - Option bytes The option bytes are used to write-protect the memory (with 4 KB granularity) and/or readout-protect the whole memory with the following options: - Level 0: no readout protection - Level 1: memory readout protection, the Flash memory cannot be read from or written to if either debug features are connected or boot in RAM is selected - Level 2: chip readout protection, debug features (Cortex-M0 serial wire) and boot in RAM selection disabled #### 3.3 Boot modes At startup, the boot pin and boot selector option bit are used to select one of three boot options: - Boot from User Flash - Boot from System Memory - Boot from embedded SRAM The boot loader is located in System Memory. It is used to reprogram the Flash memory by using USART on pins PA14/PA15 or PA9/PA10. 12/115 DocID022265 Rev 4 ## 3.4 Cyclic redundancy check calculation unit (CRC) The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit data word and a CRC-32 (Ethernet) polynomial. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location. ## 3.5 Power management #### 3.5.1 Power supply schemes - $V_{DD}$ = 2.0 to 3.6 V: external power supply for I/Os and the internal regulator. Provided externally through $V_{DD}$ pins. - V<sub>DDA</sub> = 2.0 to 3.6 V: external analog power supply for ADC, Reset blocks, RCs and PLL (minimum voltage to be applied to V<sub>DDA</sub> is 2.4 V when the ADC and DAC are used). The V<sub>DDA</sub> voltage level must be always greater or equal to the V<sub>DD</sub> voltage level and must be provided first. - V<sub>BAT</sub> = 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present. For more details on how to connect power pins, refer to Figure 12: Power supply scheme. ## 3.5.2 Power supply supervisors The device has integrated power-on reset (POR) and power-down reset (PDR) circuits. They are always active, and ensure proper operation above a threshold of 2 V. The device remains in reset mode when the monitored supply voltage is below a specified threshold, $V_{POR/PDR}$ , without the need for an external reset circuit. - The POR monitors only the V<sub>DD</sub> supply voltage. During the startup phase it is required that V<sub>DDA</sub> should arrive first and be greater than or equal to V<sub>DD</sub>. - The PDR monitors both the V<sub>DD</sub> and V<sub>DDA</sub> supply voltages, however the V<sub>DDA</sub> power supply supervisor can be disabled (by programming a dedicated Option bit) to reduce the power consumption if the application design ensures that V<sub>DDA</sub> is higher than or equal to V<sub>DD</sub>. The device features an embedded programmable voltage detector (PVD) that monitors the $V_{DD}$ power supply and compares it to the $V_{PVD}$ threshold. An interrupt can be generated when $V_{DD}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. #### 3.5.3 Voltage regulator The regulator has two operating modes and it is always enabled after reset. - Main (MR) is used in normal operating mode (Run). - Low power (LPR) can be used in Stop mode where the power demand is reduced. > In Standby mode, it is put in power down mode. In this mode, the regulator output is in high impedance and the kernel circuitry is powered down, inducing zero consumption (but the contents of the registers and SRAM are lost). #### 3.5.4 Low-power modes The STM32F051xx microcontrollers support three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. #### Stop mode Stop mode achieves very low power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low power mode. The device can be woken up from Stop mode by any of the EXTI lines. The EXTI line source can be one of the 16 external lines, the PVD output, RTC alarm, COMPx, I2C1, USART1 or the CEC. The I2C1, USART1 and the CEC can be configured to enable the HSI RC oscillator for processing incoming data. If this is used when the voltage regulator is put in low power mode, the regulator is first switched to normal mode before the clock is provided to the given peripheral. #### Standby mode The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the RTC domain and Standby circuitry. The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pins, or an RTC event occurs. Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode. 14/115 DocID022265 Rev 4 ## 3.6 Clocks and startup System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-32 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example on failure of an indirectly used external crystal, resonator or oscillator). Several prescalers allow the application to configure the frequency of the AHB and the APB domains. The maximum frequency of the AHB and the APB domains is 48 MHz. ## 3.7 General-purpose inputs/outputs (GPIOs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. The I/O configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. ## 3.8 Direct memory access controller (DMA) The 5-channel general-purpose DMAs manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA supports circular buffer management, removing the need for user code intervention when the controller reaches the end of the buffer. Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent. DMA can be used with the main peripherals: SPI, I2S, I2C, USART, all TIMx timers (except TIM14), DAC and ADC. ## 3.9 Interrupts and events #### 3.9.1 Nested vectored interrupt controller (NVIC) The STM32F0xx family embeds a nested vectored interrupt controller able to handle up to 32 maskable interrupt channels (not including the 16 interrupt lines of Cortex<sup>™</sup>-M0) and 4 priority levels. - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - Closely coupled NVIC core interface - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail-chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead This hardware block provides flexible interrupt management features with minimal interrupt latency. ## 3.9.2 Extended interrupt/event controller (EXTI) The extended interrupt/event controller consists of 24 edge detector lines used to generate interrupt/event requests and wake-up the system. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the internal clock period. Up to 55 GPIOs can be connected to the 16 external interrupt lines. 16/115 DocID022265 Rev 4 ## 3.10 Analog to digital converter (ADC) The 12-bit analog to digital converter has up to 16 external and 3 internal (temperature sensor, voltage reference, VBAT voltage measurement) channels and performs conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs. The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. ### 3.10.1 Temperature sensor The temperature sensor (TS) generates a voltage $V_{SENSE}$ that varies linearly with temperature. The temperature sensor is internally connected to the ADC\_IN16 input channel which is used to convert the sensor output voltage into a digital value. The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only. To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode. | Calibration value name | Description | Memory address | | | |------------------------|-----------------------------------------------------------------------------------------------------------|---------------------------|--|--| | TS_CAL1 | TS ADC raw data acquired at a temperature of 30 °C ( $\pm$ 5 °C), V <sub>DDA</sub> = 3.3 V ( $\pm$ 10 mV) | 0x1FFF F7B8 - 0x1FFF F7B9 | | | | TS_CAL2 | TS ADC raw data acquired at a temperature of 110 °C (± 5 °C), V <sub>DDA</sub> = 3.3 V (± 10 mV) | 0x1FFF F7C2 - 0x1FFF F7C3 | | | Table 3. Temperature sensor calibration values ## 3.10.2 Internal voltage reference (V<sub>REFINT</sub>) The internal voltage reference ( $V_{REFINT}$ ) provides a stable (bandgap) voltage output for the ADC and Comparators. $V_{REFINT}$ is internally connected to the ADC\_IN17 input channel. The precise voltage of $V_{REFINT}$ is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode. Table 4. Internal voltage reference calibration values | Calibration value name | Description | Memory address | | | |------------------------|------------------------------------------------------------------------------------------|---------------------------|--|--| | VREFINT_CAL | Raw data acquired at a temperature of 30 °C (± 5 °C), V <sub>DDA</sub> = 3.3 V (± 10 mV) | 0x1FFF F7BA - 0x1FFF F7BB | | | ## 3.10.3 V<sub>BAT</sub> battery voltage monitoring This embedded hardware feature allows the application to measure the $V_{BAT}$ battery voltage using the internal ADC channel ADC\_IN18. As the $V_{BAT}$ voltage may be higher than $V_{DDA}$ , and thus outside the ADC input range, the $V_{BAT}$ pin is internally connected to a bridge divider by 2. As a consequence, the converted digital value is half the $V_{BAT}$ voltage. ## 3.11 Digital-to-analog converter (DAC) The 12-bit buffered DAC channel can be used to convert digital signals into analog voltage signal outputs. The chosen design structure is composed of integrated resistor strings and an amplifier in non-inverting configuration. This digital Interface supports the following features: - Left or right data alignment in 12-bit mode - Synchronized update capability - DMA capability - External triggers for conversion Five DAC trigger inputs are used in the device. The DAC is triggered through the timer trigger outputs and the DAC interface is generating its own DMA requests. ## 3.12 Comparators (COMP) The device embeds two fast rail-to-rail low-power comparators with programmable reference voltage (internal or external), hysteresis and speed (low speed for low power) and with selectable output polarity. The reference voltage can be one of the following: - External I/O - DAC output pins - Internal reference voltage or submultiple (1/4, 1/2, 3/4). Refer to *Table 24: Embedded internal reference voltage* for the value and precision of the internal reference voltage. Both comparators can wake up from STOP mode, generate interrupts and breaks for the timers and can be also combined into a window comparator. ## 3.13 Touch sensing controller (TSC) The STM32F051xx devices provide a simple solution for adding capacitive sensing functionality to any application. These devices offer up to 18 capacitive sensing channels distributed over 6 analog I/O groups. Capacitive sensing technology is able to detect the presence of a finger near a sensor which is protected from direct touch by a dielectric (glass, plastic...). The capacitive variation introduced by the finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle. It consists of charging the sensor capacitance and then transferring a part of the accumulated charges into a sampling capacitor until the voltage across this capacitor has reached a specific 18/115 DocID022265 Rev 4 threshold. To limit the CPU bandwidth usage, this acquisition is directly managed by the hardware touch sensing controller and only requires few external components to operate. The touch sensing controller is fully supported by the STMTouch touch sensing firmware library, which is free to use and allows touch sensing functionality to be implemented reliably in the end application. Table 5. Capacitive sensing GPIOs available on STM32F051xx devices | Group | Capacitive sensing signal name | Pin<br>name | Group | Capacitive sensing signal name | Pin<br>name | |-------|--------------------------------|-------------|-------|--------------------------------|-------------| | | TSC_G1_IO1 | PA0 | | TSC_G4_IO1 | PA9 | | 1 | TSC_G1_IO2 | PA1 | 4 | TSC_G4_IO2 | PA10 | | ' | TSC_G1_IO3 | PA2 | 4 | TSC_G4_IO3 | PA11 | | | TSC_G1_IO4 | PA3 | | TSC_G4_IO4 | PA12 | | | TSC_G2_IO1 | PA4 | | TSC_G5_IO1 | PB3 | | 2 | TSC_G2_IO2 | PA5 | 5 | TSC_G5_IO2 | PB4 | | 2 | TSC_G2_IO3 | PA6 | | TSC_G5_IO3 | PB6 | | | TSC_G2_IO4 | PA7 | | TSC_G5_IO4 | PB7 | | | TSC_G3_IO1 | PC5 | | TSC_G6_IO1 | PB11 | | 3 | TSC_G3_IO2 | PB0 | 6 | TSC_G6_IO2 | PB12 | | | TSC_G3_IO3 | PB1 | | TSC_G6_IO3 | PB13 | | | TSC_G3_IO4 | PB2 | | TSC_G6_IO4 | PB14 | Table 6. No. of capacitive sensing channels available on STM32F051xx devices | | Number of capacitive sensing channels | | | | | | | | |---------------------------------------|---------------------------------------|-------------|---------------------------|-------------------------|--|--|--|--| | Analog I/O group | STM32F051Rx | STM32F051Cx | STM32F051Kx<br>(UFQFPN32) | STM32F051Kx<br>(LQFP32) | | | | | | G1 | 3 | 3 | 3 | 3 | | | | | | G2 | 3 | 3 | 3 | 3 | | | | | | G3 | 3 | 2 | 2 | 1 | | | | | | G4 | 3 | 3 | 3 | 3 | | | | | | G5 | 3 | 3 | 3 | 3 | | | | | | G6 | 3 | 3 | 0 | 0 | | | | | | Number of capacitive sensing channels | 18 | 17 | 14 | 13 | | | | | ## 3.14 Timers and watchdogs The STM32F051xx devices include up to six general-purpose timers, one basic timer and an advanced control timer. *Table 7* compares the features of the advanced-control, general-purpose and basic timers. Table 7. Timer feature comparison | Timer<br>type | Timer | Counter resolution | Counter<br>type | Prescaler<br>factor | DMA request generation | Capture/compare channels | Complementary outputs | |--------------------|--------------------------|--------------------|---------------------------------------|---------------------------------------|------------------------|--------------------------|-----------------------| | Advanced control | TIM1 | 16-bit | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes | 4 | Yes | | | TIM2 | 32-bit | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes | 4 | No | | | TIM3 16-bit | | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes | 4 | No | | General<br>purpose | TIM14 16-bit | | Up | Any integer<br>between 1<br>and 65536 | No | 1 | No | | | TIM15 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 2 | Yes | | | TIM16, 16-bit Up between | | Any integer<br>between 1<br>and 65536 | Yes | 1 | Yes | | | Basic | TIM6 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 0 | No | ### 3.14.1 Advanced-control timer (TIM1) The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on six channels. It has complementary PWM outputs with programmable inserted dead times. It can also be seen as a complete general-purpose timer. The four independent channels can be used for: - Input capture - Output compare - PWM generation (edge or center-aligned modes) - One-pulse mode output If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%). The counter can be frozen in debug mode. Many features are shared with those of the standard timers which have the same architecture. The advanced control timer can therefore work together with the other timers via the Timer Link feature for synchronization or event chaining. #### 3.14.2 General-purpose timers (TIM2..3, TIM14..17) There are six synchronizable general-purpose timers embedded in the STM32F051xx devices (see *Table 7* for differences). Each general-purpose timer can be used to generate PWM outputs, or as simple time base. #### TIM2, TIM3 STM32F051xx devices feature two synchronizable 4-channel general-purpose timers. TIM2 is based on a 32-bit auto-reload up/downcounter and a 16-bit prescaler. TIM3 is based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. They feature 4 independent channels each for input capture/output compare, PWM or one-pulse mode output. This gives up to 12 input captures/output compares/PWMs on the largest packages. The TIM2 and TIM3 general-purpose timers can work together or with the TIM1 advanced-control timer via the Timer Link feature for synchronization or event chaining. TIM2 and TIM3 both have independent DMA request generation. These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors. Their counters can be frozen in debug mode. #### **TIM14** This timer is based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM14 features one single channel for input capture/output compare, PWM or one-pulse mode output. Its counter can be frozen in debug mode. #### TIM15, TIM16 and TIM17 These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM15 has two independent channels, whereas TIM16 and TIM17 feature one single channel for input capture/output compare, PWM or one-pulse mode output. The TIM15, TIM16 and TIM17 timers can work together, and TIM15 can also operate with TIM1 via the Timer Link feature for synchronization or event chaining. TIM15 can be synchronized with TIM16 and TIM17. TIM15, TIM16 and TIM17 have a complementary output with dead-time generation and independent DMA request generation. Their counters can be frozen in debug mode. #### 3.14.3 Basic timer TIM6 This timer is mainly used for DAC trigger generation. It can also be used as a generic 16-bit time base. ## 3.14.4 Independent watchdog (IWDG) The independent watchdog is based on an 8-bit prescaler and 12-bit downcounter with user-defined refresh window. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. ### 3.14.5 System window watchdog (WWDG) The system window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the APB clock (PCLK). It has an early warning interrupt capability and the counter can be frozen in debug mode. #### 3.14.6 SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features: - A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0 - Programmable clock source (HCLK or HCLK/8) ## 3.15 Real-time clock (RTC) and backup registers The RTC and the 5 backup registers are supplied through a switch that takes power either on $V_{DD}$ supply when present or through the $V_{BAT}$ pin. The backup registers are five 32-bit registers used to store 20 bytes of user application data when $V_{DD}$ power is not present. They are not reset by a system or power reset, or when the device wakes up from Standby mode. 22/115 DocID022265 Rev 4 The RTC is an independent BCD timer/counter. Its main features are the following: Calendar with subseconds, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format. - Automatically correction for 28, 29 (leap year), 30, and 31 day of the month. - Programmable alarm with wake up from Stop and Standby mode capability. - On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock. - Digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy. - 2 anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop and Standby modes on tamper event detection. - Timestamp feature which can be used to save the calendar content. This function can triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby modes on timestamp event detection. - Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision. The RTC clock sources can be: - A 32.768 kHz external crystal - A resonator or oscillator - The internal low-power RC oscillator (typical frequency of 40 kHz) - The high-speed external clock divided by 32 #### Inter-integrated circuit interfaces (I<sup>2</sup>C) 3.16 Up to two I<sup>2</sup>C interfaces (I2C1 and I2C2) can operate in multimaster or slave modes. Both can support Standard mode (up to 100 kbit/s) or Fast mode (up to 400 kbit/s) and I2C1 supports also Fast Mode Plus (up to 1 Mbit/s) with 20 mA output drive. Both support 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (2 addresses, 1 with configurable mask). They also include programmable analog and digital noise filters. Table 8. Comparison of I2C analog and digital filters | | Analog filter | Digital f | |----------------|---------------|--------------------| | Pulse width of | | Programmable lengt | | | Analog filter | Digital filter | |----------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------| | Pulse width of suppressed spikes | ≥ 50 ns | Programmable length from 1 to 15 I2C peripheral clocks | | Benefits | Available in Stop mode | Extra filtering capability vs. standard requirements. Stable length | | Drawbacks | Variations depending on temperature, voltage, process | Wakeup from Stop on address match is not available when digital filter is enabled. | In addition, I2C1 provides hardware support for SMBUS 2.0 and PMBUS 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeouts verifications and ALERT protocol management. I2C1 also has a clock domain independent from the CPU clock, allowing the I2C1 to wake up the MCU from Stop mode on address match The I2C interfaces can be served by the DMA controller. Refer to Table 9 for the differences between I2C1 and I2C2. Table 9. STM32F051xx I<sup>2</sup>C implementation | I2C features <sup>(1)</sup> | I2C1 | I2C2 | |-------------------------------------------------------------|------|------| | 7-bit addressing mode | Х | Х | | 10-bit addressing mode | Х | Х | | Standard mode (up to 100 kbit/s) | Х | Х | | Fast mode (up to 400 kbit/s) | Х | Х | | Fast Mode Plus with 20mA output drive I/Os (up to 1 Mbit/s) | Х | | | Independent clock | Х | | | SMBus | Х | | | Wakeup from STOP | Х | | <sup>1.</sup> X = supported. # 3.17 Universal synchronous/asynchronous receiver transmitters (USART) The device embeds up to two universal synchronous/asynchronous receiver transmitters (USART1 and USART2), which communicate at speeds of up to 6 Mbit/s. They provide hardware management of the CTS, RTS and RS485 DE signals, multiprocessor communication mode, master synchronous communication and single-wire half-duplex communication mode. USART1 supports also SmartCard communication (ISO 7816), IrDA SIR ENDEC, LIN Master/Slave capability and auto baud rate feature, and has a clock domain independent from the CPU clock, allowing USART1 to wake up the MCU from Stop mode. The USART interfaces can be served by the DMA controller. Refer to *Table 10* for the differences between USART1 and USART2. Table 10. STM32F051xx USART implementation | USART modes/features <sup>(1)</sup> | USART1 | USART2 | |---------------------------------------|--------|--------| | Hardware flow control for modem | X | Х | | Continuous communication using DMA | X | Х | | Multiprocessor communication | X | Х | | Synchronous mode | X | Х | | Smartcard mode | X | | | Single-wire half-duplex communication | X | Х | USART modes/features<sup>(1)</sup> **USART1 USART2** IrDA SIR ENDEC block Χ LIN mode Χ Dual clock domain and wakeup from Stop mode Χ Χ Receiver timeout interrupt Χ Modbus communication Х Auto baud rate detection **Driver Enable** Χ Χ Table 10. STM32F051xx USART implementation (continued) # 3.18 Serial peripheral interface (SPI)/Inter-integrated sound interfaces (I<sup>2</sup>S) Up to two SPIs are able to communicate up to 18 Mbits/s in slave and master modes in full-duplex and half-duplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits. One standard I<sup>2</sup>S interface (multiplexed with SPI1) supporting four different audio standards can operate as master or slave at half-duplex communication mode. It can be configured to transfer 16 and 24 or 32 bits with 16-bit or 32-bit data resolution and synchronized by a specific signal. Audio sampling frequency from 8 kHz up to 192 kHz can be set by an 8-bit programmable linear prescaler. When operating in master mode, it can output a clock for an external audio component at 256 times the sampling frequency. Refer to Table 11 for the differences between SPI1 and SPI2. Table 11. STM32F051xx SPI/I2S implementation | SPI features <sup>(1)</sup> | SPI1 | SPI2 | |-----------------------------|------|------| | Hardware CRC calculation | X | Х | | Rx/Tx FIFO | Х | Х | | NSS pulse mode | Х | Х | | I2S mode | Х | | | TI mode | Х | Х | <sup>1.</sup> X = supported. <sup>1.</sup> X = supported. # 3.19 High-definition multimedia interface (HDMI) - consumer electronics control (CEC) The device embeds a HDMI-CEC controller that provides hardware support for the Consumer Electronics Control (CEC) protocol (Supplement 1 to the HDMI standard). This protocol provides high-level control functions between all audiovisual products in an environment. It is specified to operate at low speeds with minimum processing and memory overhead. It has a clock domain independent from the CPU clock, allowing the HDMI\_CEC controller to wakeup the MCU from Stop mode on data reception. ## 3.20 Serial wire debug port (SW-DP) An ARM SW-DP interface is provided to allow a serial wire debugging tool to be connected to the MCU. #### Pinouts and pin descriptions 4 Figure 3. LQFP64 64-pin package pinout (top view) Figure 4. UFBGA64 64-pin package ball-out (top view) 1 2 3 4 5 6 8 Α PB9 PB4 PB3 В PB8 ВООТО; PD2 ÝPFO-С D PB6 Ε V<sub>DD</sub> V<sub>DD</sub> , PB0 F G PA6 Н MS32134V1 Figure 5. LQFP48 48-pin package pinout (top view) VSS BOOTO PB7 PB6 PB5 PB4 PB3 32 31 30 29 28 27 26 25 24 🗖 PA14 VDD 🗖 1 23 PA13 PF0/OSC\_IN □ PF1/OSC\_OUT **3** 22 PA12 21 PA11 NRST 🗖 4 LQFP32 VDDA 🗖 5 20 PA10 19 🗖 PA9 PA0 ☐ 6 18 PA8 PA1 🗖 7 PA2 🗖 8 17 🗖 VDD 9 10 11 12 13 14 15 16 \_\_\_\_\_ PA3 PA4 PA5 PA6 PA7 PB0 PB1 MS30475V1 Figure 7. LQFP32 32-pin package pinout (top view) 30/115 DocID022265 Rev 4 Table 12. Legend/abbreviations used in the pinout table | Na | me | Abbreviation | Definition | | | | |-----------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--|--|--| | Pin n | name | Unless otherwise specified in brackets below the pin name, the pin function during and after reset is the same as the actual pin name | | | | | | | | S | Supply pin | | | | | Pin | type | I | Input only pin | | | | | | | I/O | Input / output pin | | | | | | | FT | 5 V tolerant I/O | | | | | | | FTf 5 V tolerant I/O, FM+ capable | | | | | | I/O str | uoturo | TTa | 3.3 V tolerant I/O directly connected to ADC | | | | | 1/0 811 | ucture | TC Standard 3.3 V I/O | | | | | | | | В | Dedicated BOOT0 pin | | | | | | | RST | Bidirectional reset pin with embedded weak pull-up resistor | | | | | No | tes | Unless otherwise specified by a note, all I/Os are set as floating inputs during and after reset. | | | | | | Pin | Alternate functions | Functions selected through GPIOx_AFR registers | | | | | | functions | Additional functions | Functions directly | selected/enabled through peripheral registers | | | | Table 13. Pin definitions | | Pin number | | | | | | | | Pin functions | | | |--------|------------|-----------------|--------|----------|---------------------------------------|----------|---------------|--------|---------------------|--------------------------------------------|--| | LQFP64 | UFBGA64 | LQFP48/UFQFPN48 | LQFP32 | UFQFPN32 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | | 1 | B2 | 1 | - | - | VBAT | S | | | Backup pov | wer supply | | | 2 | A2 | 2 | - | - | PC13 | I/O | TC | (1)(2) | - | RTC_TAMP1,<br>RTC_TS,<br>RTC_OUT,<br>WKUP2 | | | 3 | A1 | 3 | - | - | PC14-OSC32_IN<br>(PC14) | I/O | TC | (1)(2) | - | OSC32_IN | | | 4 | B1 | 4 | ı | - | PC15-OSC32_OUT<br>(PC15) | I/O | TC | (1)(2) | - | OSC32_OUT | | | 5 | C1 | 5 | 2 | 2 | PF0-OSC_IN<br>(PF0) | I/O | FT | | - | OSC_IN | | | 6 | D1 | 6 | 3 | 3 | PF1-OSC_OUT<br>(PF1) | I/O | FT | | - | OSC_OUT | | Table 13. Pin definitions (continued) | | Pin number | | | | | | | Pin fur | ections | | |--------|------------|-----------------|--------|----------|---------------------------------------|----------|---------------|---------|-------------------------------------------------------------------|----------------------------------------------------| | LQFP64 | UFBGA64 | LQFP48/UFQFPN48 | LQFP32 | UFQFPN32 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 7 | E1 | 7 | 4 | 4 | NRST | I/O | RST | | Device reset input / i | | | 8 | E3 | - | - | - | PC0 | I/O | TTa | | EVENTOUT | ADC_IN10 | | 9 | E2 | - | - | - | PC1 | I/O | TTa | | EVENTOUT | ADC_IN11 | | 10 | F2 | - | - | - | PC2 | I/O | TTa | | EVENTOUT | ADC_IN12 | | 11 | A2 | - | - | - | PC3 | I/O | TTa | | EVENTOUT | ADC_IN13 | | 12 | F1 | 8 | - | 0 | VSSA | S | | | Analog | ground | | 13 | H1 | 9 | 5 | 5 | VDDA | S | | | Analog pov | ver supply | | 14 | G2 | 10 | 6 | 6 | PA0 | I/O | ТТа | | USART2_CTS,<br>TIM2_CH1_ETR,<br>COMP1_OUT,<br>TSC_G1_IO1 | ADC_IN0,<br>COMP1_INM6,<br>RTC_TAMP2,<br>WKUP1 | | 15 | H2 | 11 | 7 | 7 | PA1 | I/O | ТТа | | USART2_RTS,<br>TIM2_CH2,<br>TSC_G1_IO2,<br>EVENTOUT | ADC_IN1,<br>COMP1_INP | | 16 | F3 | 12 | 8 | 8 | PA2 | I/O | ТТа | | USART2_TX,<br>TIM2_CH3,<br>TIM15_CH1,<br>COMP2_OUT,<br>TSC_G1_IO3 | ADC_IN2,<br>COMP2_INM6 | | 17 | G3 | 13 | 9 | 9 | PA3 | I/O | ТТа | | USART2_RX,<br>TIM2_CH4,<br>TIM15_CH2,<br>TSC_G1_IO4 | ADC_IN3,<br>COMP2_INP | | 18 | C2 | - | - | - | PF4 | I/O | FT | | EVENTOUT | - | | 19 | D2 | - | - | - | PF5 | I/O | FT | | EVENTOUT | - | | 20 | Н3 | 14 | 10 | 10 | PA4 | I/O | ТТа | | SPI1_NSS,<br>I2S1_WS,<br>USART2_CK,<br>TIM14_CH1,<br>TSC_G2_IO1 | ADC_IN4,<br>COMP1_INM4,<br>COMP2_INM4,<br>DAC1_OUT | | 21 | F4 | 15 | 11 | 11 | PA5 | I/O | ТТа | | SPI1_SCK,<br>I2S1_CK, CEC,<br>TIM2_CH1_ETR,<br>TSC_G2_IO2 | ADC_IN5,<br>COMP1_INM5,<br>COMP2_INM5 | 32/115 DocID022265 Rev 4 Table 13. Pin definitions (continued) | | Pin number | | | | | | , | Pin fun | nctions | | |--------|------------|-----------------|--------|----------|---------------------------------------|----------|---------------|---------|------------------------------------------------------------------------------------------------|----------------------| | LQFP64 | UFBGA64 | LQFP48/UFQFPN48 | LQFP32 | UFQFPN32 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 22 | G4 | 16 | 12 | 12 | PA6 | I/O | ТТа | | SPI1_MISO, I2S1_MCK, TIM3_CH1, TIM1_BKIN, TIM16_CH1, COMP1_OUT, TSC_G2_IO3, EVENTOUT | ADC_IN6 | | 23 | H4 | 17 | 13 | 13 | PA7 | I/O | ТТа | | SPI1_MOSI, I2S1_SD, TIM3_CH2, TIM14_CH1, TIM1_CH1N, TIM17_CH1, COMP2_OUT, TSC_G2_IO4, EVENTOUT | ADC_IN7 | | 24 | H5 | - | - | - | PC4 | I/O | TTa | | EVENTOUT | ADC_IN14 | | 25 | H6 | - | - | - | PC5 | I/O | TTa | | TSC_G3_IO1 | ADC_IN15 | | 26 | F5 | 18 | 14 | 14 | PB0 | I/O | ТТа | | TIM3_CH3,<br>TIM1_CH2N,<br>TSC_G3_IO2,<br>EVENTOUT | ADC_IN8 | | 27 | G5 | 19 | 15 | 15 | PB1 | I/O | ТТа | | TIM3_CH4,<br>TIM14_CH1,<br>TIM1_CH3N,<br>TSC_G3_IO3 | ADC_IN9 | | 28 | G6 | 20 | - | 16 | PB2 | I/O | FT | (3) | TSC_G3_IO4 | - | | 29 | G7 | 21 | - | - | PB10 | I/O | FT | | I2C2_SCL,<br>CEC,<br>TIM2_CH3,<br>TSC_SYNC | - | | 30 | H7 | 22 | - | ı | PB11 | I/O | FT | | I2C2_SDA,<br>TIM2_CH4,<br>TSC_G6_IO1,<br>EVENTOUT | - | | 31 | D4 | 23 | 16 | 0 | VSS | S | | | Grou | und | | 32 | E4 | 24 | 17 | 17 | VDD | S | | | Digital pow | ver supply | **Table 13. Pin definitions (continued)** | | Pin | num | ıber | | | | | | Pin fur | nctions | |--------|---------|-----------------|--------|----------|---------------------------------------|----------|---------------|-------|-------------------------------------------------------------------|----------------------| | LQFP64 | UFBGA64 | LQFP48/UFQFPN48 | LQFP32 | UFQFPN32 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 33 | Н8 | 25 | - | - | PB12 | I/O | FT | | SPI2_NSS,<br>TIM1_BKIN,<br>TSC_G6_IO2,<br>EVENTOUT | - | | 34 | G8 | 26 | - | - | PB13 | I/O | FT | | SPI2_SCK,<br>TIM1_CH1N,<br>TSC_G6_IO3 | - | | 35 | F8 | 27 | - | - | PB14 | I/O | FT | | SPI2_MISO,<br>TIM1_CH2N,<br>TIM15_CH1,<br>TSC_G6_IO4 | - | | 36 | F7 | 28 | - | - | PB15 | I/O | FT | | SPI2_MOSI,<br>TIM1_CH3N,<br>TIM15_CH1N,<br>TIM15_CH2 | RTC_REFIN | | 37 | F6 | - | - | - | PC6 | I/O | FT | | TIM3_CH1 | - | | 38 | E7 | - | - | - | PC7 | I/O | FT | | TIM3_CH2 | - | | 39 | E8 | - | - | - | PC8 | I/O | FT | | TIM3_CH3 | - | | 40 | D8 | - | - | - | PC9 | I/O | FT | | TIM3_CH4 | - | | 41 | D7 | 29 | 18 | 18 | PA8 | I/O | FT | | USART1_CK,<br>TIM1_CH1,<br>EVENTOUT,<br>MCO | - | | 42 | C7 | 30 | 19 | 19 | PA9 | I/O | FT | | USART1_TX,<br>TIM1_CH2,<br>TIM15_BKIN,<br>TSC_G4_IO1 | - | | 43 | C6 | 31 | 20 | 20 | PA10 | I/O | FT | | USART1_RX,<br>TIM1_CH3,<br>TIM17_BKIN,<br>TSC_G4_IO2 | - | | 44 | C8 | 32 | 21 | 21 | PA11 | I/O | FT | | USART1_CTS,<br>TIM1_CH4,<br>COMP1_OUT,<br>TSC_G4_IO3,<br>EVENTOUT | - | Table 13. Pin definitions (continued) | Pin number | | | ber | | | | | | Pin fur | nctions | |------------|---------|-----------------|--------|----------|---------------------------------------|----------|---------------|-------|-------------------------------------------------------------------|----------------------| | LQFP64 | UFBGA64 | LQFP48/UFQFPN48 | LQFP32 | UFQFPN32 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 45 | B8 | 33 | 22 | 22 | PA12 | I/O | FT | | USART1_RTS,<br>TIM1_ETR,<br>COMP2_OUT,<br>TSC_G4_IO4,<br>EVENTOUT | - | | 46 | A8 | 34 | 23 | 23 | PA13<br>(SWDIO) | 1/0 | FT | (4) | IR_OUT,<br>SWDIO | - | | 47 | D6 | 35 | - | - | PF6 | I/O | FTf | | I2C2_SCL | - | | 48 | E6 | 36 | - | - | PF7 | I/O | FTf | | I2C2_SDA | - | | 49 | A7 | 37 | 24 | 24 | PA14<br>(SWCLK) | I/O | FT | (4) | USART2_TX,<br>SWCLK | - | | 50 | A6 | 38 | 25 | 25 | PA15 | 1/0 | FT | | SPI1_NSS,<br>I2S1_WS,<br>USART2_RX,<br>TIM2_CH1_ETR,<br>EVENTOUT | - | | 51 | В7 | - | - | - | PC10 | I/O | FT | | | - | | 52 | В6 | - | - | - | PC11 | I/O | FT | | | - | | 53 | C5 | - | - | - | PC12 | I/O | FT | | | - | | 54 | B5 | - | - | - | PD2 | I/O | FT | | TIM3_ETR | - | | 55 | A5 | 39 | 26 | 26 | PB3 | I/O | FT | | SPI1_SCK,<br>I2S1_CK,<br>TIM2_CH2,<br>TSC_G5_IO1,<br>EVENTOUT | - | | 56 | A4 | 40 | 27 | 27 | PB4 | I/O | FT | | SPI1_MISO,<br>I2S1_MCK,<br>TIM3_CH1,<br>TSC_G5_IO2,<br>EVENTOUT | - | | 57 | C4 | 41 | 28 | 28 | PB5 | I/O | FT | | SPI1_MOSI,<br>I2S1_SD,<br>I2C1_SMBA,<br>TIM16_BKIN,<br>TIM3_CH2 | - | Table 13. Pin definitions (continued) | | Pin | num | ber | | | | I/O structure | , | Pin functions | | |--------|---------|-----------------|--------|----------|---------------------------------------|----------|---------------|-------|------------------------------------------------------|----------------------| | LQFP64 | UFBGA64 | LQFP48/UFQFPN48 | LQFP32 | UFQFPN32 | Pin name<br>(function after<br>reset) | Pin type | | Notes | Alternate functions | Additional functions | | 58 | D3 | 42 | 29 | 29 | PB6 | I/O | FTf | | I2C1_SCL,<br>USART1_TX,<br>TIM16_CH1N,<br>TSC_G5_IO3 | - | | 59 | C3 | 43 | 30 | 30 | PB7 | I/O | FTf | | I2C1_SDA,<br>USART1_RX,<br>TIM17_CH1N,<br>TSC_G5_IO4 | - | | 60 | В4 | 44 | 31 | 31 | воото | ı | В | | Boot memory selection | | | 61 | В3 | 45 | - | 32 | PB8 | I/O | FTf | (4) | I2C1_SCL,<br>CEC,<br>TIM16_CH1,<br>TSC_SYNC | - | | 62 | A3 | 46 | - | - | PB9 | I/O | FTf | | I2C1_SDA,<br>IR_OUT,<br>TIM17_CH1,<br>EVENTOUT | - | | 63 | D5 | 47 | 32 | 0 | VSS | S | | | Ground | | | 64 | E5 | 48 | 1 | 1 | VDD | S | | | Digital power supply | | - PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is limited: The speed should not exceed 2 MHz with a maximum load of 30 pF. These GPIOs must not be used as current sources (e.g. to drive an LED). - 2. After the first RTC domain power-up, PC13, PC14 and PC15 operate as GPIOs. Their function then depends on the content of the RTC registers which are not reset by the main reset. For details on how to manage these GPIOs, refer to the RTC domain and RTC register descriptions in the reference manual. - 3. On the LQFP32 package, PB2 and PB8 should be treated as unconnected pins (even when they are not available on the package, they are not forced to a defined level by hardware). - 4. After reset, these pins are configured as SWDIO and SWCLK alternate functions, and the internal pull-up on the SWDIO pin and the internal pull-down on the SWCLK pin are activated. DocID022265 Rev 4 36/115 Table 14. Alternate functions selected through GPIOA\_AFR registers for port A | Pin name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |----------|---------------------|------------|--------------|------------|-----------|-----------|----------|-----------| | PA0 | | USART2_CTS | TIM2_CH1_ETR | TSC_G1_IO1 | | | | COMP1_OUT | | PA1 | EVENTOUT | USART2_RTS | TIM2_CH2 | TSC_G1_IO2 | | | | | | PA2 | TIM15_CH1 | USART2_TX | TIM2_CH3 | TSC_G1_IO3 | | | | COMP2_OUT | | PA3 | TIM15_CH2 | USART2_RX | TIM2_CH4 | TSC_G1_IO4 | | | | | | PA4 | SPI1_NSS, I2S1_WS | USART2_CK | | TSC_G2_IO1 | TIM14_CH1 | | | | | PA5 | SPI1_SCK, I2S1_CK | CEC | TIM2_CH1_ETR | TSC_G2_IO2 | | | | | | PA6 | SPI1_MISO, I2S1_MCK | TIM3_CH1 | TIM1_BKIN | TSC_G2_IO3 | | TIM16_CH1 | EVENTOUT | COMP1_OUT | | PA7 | SPI1_MOSI, I2S1_SD | TIM3_CH2 | TIM1_CH1N | TSC_G2_IO4 | TIM14_CH1 | TIM17_CH1 | EVENTOUT | COMP2_OUT | | PA8 | MCO | USART1_CK | TIM1_CH1 | EVENTOUT | | | | | | PA9 | TIM15_BKIN | USART1_TX | TIM1_CH2 | TSC_G4_IO1 | | | | | | PA10 | TIM17_BKIN | USART1_RX | TIM1_CH3 | TSC_G4_IO2 | | | | | | PA11 | EVENTOUT | USART1_CTS | TIM1_CH4 | TSC_G4_IO3 | | | | COMP1_OUT | | PA12 | EVENTOUT | USART1_RTS | TIM1_ETR | TSC_G4_IO4 | | | | COMP2_OUT | | PA13 | SWDIO | IR_OUT | | | | | | | | PA14 | SWCLK | USART2_TX | | | | | | | | PA15 | SPI1_NSS, I2S1_WS | USART2_RX | TIM2_CH1_ETR | EVENTOUT | | | | | Table 15. Alternate functions selected through GPIOB\_AFR registers for port B | Pin<br>name | AF0 | AF1 | AF2 | AF3 | |-------------|---------------------|-----------|------------|------------| | PB0 | EVENTOUT | TIM3_CH3 | TIM1_CH2N | TSC_G3_IO2 | | PB1 | TIM14_CH1 | TIM3_CH4 | TIM1_CH3N | TSC_G3_IO3 | | PB2 | | | | TSC_G3_IO4 | | PB3 | SPI1_SCK, I2S1_CK | EVENTOUT | TIM2_CH2 | TSC_G5_IO1 | | PB4 | SPI1_MISO, I2S1_MCK | TIM3_CH1 | EVENTOUT | TSC_G5_IO2 | | PB5 | SPI1_MOSI, I2S1_SD | TIM3_CH2 | TIM16_BKIN | I2C1_SMBA | | PB6 | USART1_TX | I2C1_SCL | TIM16_CH1N | TSC_G5_IO3 | | PB7 | USART1_RX | I2C1_SDA | TIM17_CH1N | TSC_G5_IO4 | | PB8 | CEC | I2C1_SCL | TIM16_CH1 | TSC_SYNC | | PB9 | IR_OUT | I2C1_SDA | TIM17_CH1 | EVENTOUT | | PB10 | CEC | I2C2_SCL | TIM2_CH3 | TSC_SYNC | | PB11 | EVENTOUT | I2C2_SDA | TIM2_CH4 | TSC_G6_IO1 | | PB12 | SPI2_NSS | EVENTOUT | TIM1_BKIN | TSC_G6_IO2 | | PB13 | SPI2_SCK | | TIM1_CH1N | TSC_G6_IO3 | | PB14 | SPI2_MISO | TIM15_CH1 | TIM1_CH2N | TSC_G6_IO4 | | PB15 | SPI2_MOSI | TIM15_CH2 | TIM1_CH3N | TIM15_CH1N | STM32F051xx Memory mapping # 5 Memory mapping Figure 9. STM32F051xx memory map Memory mapping STM32F051xx Table 16. STM32F051xx peripheral register boundary addresses | Bus | Boundary address | Size | Peripheral | |------|---------------------------|---------|-----------------| | | 0x4800 1800 - 0x5FFF FFFF | ~384 MB | Reserved | | | 0x4800 1400 - 0x4800 17FF | 1 KB | GPIOF | | | 0x4800 1000 - 0x4800 13FF | 1 KB | Reserved | | AHB2 | 0x4800 0C00 - 0x4800 0FFF | 1 KB | GPIOD | | AUDZ | 0x4800 0800 - 0x4800 0BFF | 1 KB | GPIOC | | | 0x4800 0400 - 0x4800 07FF | 1 KB | GPIOB | | | 0x4800 0000 - 0x4800 03FF | 1 KB | GPIOA | | | 0x4002 4400 - 0x47FF FFFF | ~128 MB | Reserved | | | 0x4002 4000 - 0x4002 43FF | 1 KB | TSC | | | 0x4002 3400 - 0x4002 3FFF | 3 KB | Reserved | | | 0x4002 3000 - 0x4002 33FF | 1 KB | CRC | | | 0x4002 2400 - 0x4002 2FFF | 3 KB | Reserved | | AHB1 | 0x4002 2000 - 0x4002 23FF | 1 KB | FLASH Interface | | | 0x4002 1400 - 0x4002 1FFF | 3 KB | Reserved | | | 0x4002 1000 - 0x4002 13FF | 1 KB | RCC | | | 0x4002 0400 - 0x4002 0FFF | 3 KB | Reserved | | | 0x4002 0000 - 0x4002 03FF | 1 KB | DMA | | | 0x4001 8000 - 0x4001 FFFF | 32 KB | Reserved | | | 0x4001 5C00 - 0x4001 7FFF | 9 KB | Reserved | | | 0x4001 5800 - 0x4001 5BFF | 1 KB | DBGMCU | | | 0x4001 4C00 - 0x4001 57FF | 3 KB | Reserved | | | 0x4001 4800 - 0x4001 4BFF | 1 KB | TIM17 | | | 0x4001 4400 - 0x4001 47FF | 1 KB | TIM16 | | | 0x4001 4000 - 0x4001 43FF | 1 KB | TIM15 | | | 0x4001 3C00 - 0x4001 3FFF | 1 KB | Reserved | | APB | 0x4001 3800 - 0x4001 3BFF | 1 KB | USART1 | | AFD | 0x4001 3400 - 0x4001 37FF | 1 KB | Reserved | | | 0x4001 3000 - 0x4001 33FF | 1 KB | SPI1/I2S1 | | | 0x4001 2C00 - 0x4001 2FFF | 1 KB | TIM1 | | | 0x4001 2800 - 0x4001 2BFF | 1 KB | Reserved | | | 0x4001 2400 - 0x4001 27FF | 1 KB | ADC | | | 0x4001 0800 - 0x4001 23FF | 7 KB | Reserved | | | 0x4001 0400 - 0x4001 07FF | 1 KB | EXTI | | | 0x4001 0000 - 0x4001 03FF | 1 KB | SYSCFG + COMP | | | 0x4000 8000 - 0x4000 FFFF | 32 KB | Reserved | STM32F051xx Memory mapping Table 16. STM32F051xx peripheral register boundary addresses (continued) | Bus | Boundary address | Size | Peripheral | |-------|---------------------------|------|------------| | | 0x4000 7C00 - 0x4000 7FFF | 1 KB | Reserved | | | 0x4000 7800 - 0x4000 7BFF | 1 KB | CEC | | | 0x4000 7400 - 0x4000 77FF | 1 KB | DAC | | | 0x4000 7000 - 0x4000 73FF | 1 KB | PWR | | | 0x4000 5C00 - 0x4000 6FFF | 5 KB | Reserved | | | 0x4000 5800 - 0x4000 5BFF | 1 KB | I2C2 | | | 0x4000 5400 - 0x4000 57FF | 1 KB | I2C1 | | | 0x4000 4800 - 0x4000 53FF | 3 KB | Reserved | | | 0x4000 4400 - 0x4000 47FF | 1 KB | USART2 | | | 0x4000 3C00 - 0x4000 43FF | 2 KB | Reserved | | APB | 0x4000 3800 - 0x4000 3BFF | 1 KB | SPI2 | | AFB - | 0x4000 3400 - 0x4000 37FF | 1 KB | Reserved | | | 0x4000 3000 - 0x4000 33FF | 1 KB | IWDG | | | 0x4000 2C00 - 0x4000 2FFF | 1 KB | WWDG | | | 0x4000 2800 - 0x4000 2BFF | 1 KB | RTC | | | 0x4000 2400 - 0x4000 27FF | 1 KB | Reserved | | | 0x4000 2000 - 0x4000 23FF | 1 KB | TIM14 | | | 0x4000 1400 - 0x4000 1FFF | 3 KB | Reserved | | | 0x4000 1000 - 0x4000 13FF | 1 KB | TIM6 | | | 0x4000 0800 - 0x4000 0FFF | 2 KB | Reserved | | | 0x4000 0400 - 0x4000 07FF | 1 KB | TIM3 | | | 0x4000 0000 - 0x4000 03FF | 1 KB | TIM2 | ### 6 Electrical characteristics #### 6.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 6.1.1 Minimum and maximum values Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\sigma$ ). ### 6.1.2 Typical values Unless otherwise specified, typical data are based on $T_A$ = 25 °C, $V_{DD}$ = $V_{DDA}$ = 3.3 V. They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\sigma$ ). ### 6.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. ### 6.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 10. #### 6.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in Figure 11. ### 6.1.6 Power supply scheme Figure 12. Power supply scheme Caution: Each power supply pair ( $V_{DD}/V_{SS}$ , $V_{DDA}/V_{SSA}$ etc.) must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible to, or below, the appropriate pins on the underside of the PCB to ensure the good functionality of the device. ### 6.1.7 Current consumption measurement DD\_VBAT DD\_VBAT VDD VDD VDD MS19213V1 Figure 13. Current consumption measurement scheme ### 6.2 Absolute maximum ratings Stresses above the absolute maximum ratings listed in *Table 17: Voltage characteristics*, *Table 18: Current characteristics*, and *Table 19: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. | Symbol | Ratings | Min | Max | Unit | |------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------|------| | V <sub>DDx</sub> -V <sub>SS</sub> | External main supply voltage (including $V_{DDA}$ , $V_{DD}$ and $V_{BAT}$ ) | -0.3 | 4.0 | V | | V <sub>DD</sub> –V <sub>DDA</sub> | Allowed voltage difference for V <sub>DD</sub> > V <sub>DDA</sub> | - | 0.4 | V | | V <sub>IN</sub> <sup>(2)</sup> | Input voltage on FT and FTf pins | V <sub>SS</sub> – 0.3 | V <sub>DDIOx</sub> + 4.0 | V | | | Input voltage on TTa pins | V <sub>SS</sub> - 0.3 | 4.0 | V | | | Input voltage on any other pin | V <sub>SS</sub> - 0.3 | 4.0 | V | | ∆V <sub>DDx</sub> | Variations between different V <sub>DD</sub> power pins | - | 50 | mV | | V <sub>SSx</sub> - V <sub>SS</sub> | Variations between all the different ground pins | - | 50 | mV | | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | see Section 6.3.12: Electrical sensitivity characteristics | | | Table 17. Voltage characteristics<sup>(1)</sup> All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. <sup>2.</sup> V<sub>IN</sub> maximum must always be respected. Refer to *Table 18: Current characteristics* for the maximum allowed injected current values. **Table 18. Current characteristics** | Symbol | Ratings | Max. | Unit | |------------------------------|--------------------------------------------------------------------------------|----------------------|------| | $\Sigma I_{VDD}$ | Total current into sum of all VDD power lines (source) <sup>(1)</sup> | 120 | mA | | Σl <sub>VSS</sub> | Total current out of sum of all VSS ground lines (sink) <sup>(1)</sup> | -120 | | | I <sub>VDD(PIN)</sub> | Maximum current into each VDD power pin (source) <sup>(1)</sup> | 100 | | | I <sub>VSS(PIN)</sub> | Maximum current out of each VSS ground pin (sink) <sup>(1)</sup> | -100 | | | 1 | Output current sunk by any I/O and control pin | 25 | | | I <sub>IO(PIN)</sub> | Output current source by any I/O and control pin | -25 | | | Σİ | Total output current sunk by sum of all IOs and control pins <sup>(2)</sup> | 80 | | | $\Sigma I_{IO(PIN)}$ | Total output current sourced by sum of all IOs and control pins <sup>(2)</sup> | -80 | | | | Injected current on FT, FTf and B pins | -5/+0 <sup>(4)</sup> | | | $I_{\rm INJ(PIN)}^{(3)}$ | Injected current on TC and RST pin | ± 5 | | | | Injected current on TTa pins <sup>(5)</sup> | ± 5 | | | $\Sigma I_{\text{INJ(PIN)}}$ | Total injected current (sum of all I/O and control pins) <sup>(6)</sup> | ± 25 | | - All main power (VDD, VDDA) and ground (VSS, VSSA) pins must always be connected to the external power supply, in the permitted range. - 2. This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count QFP packages. - A positive injection is induced by V<sub>IN</sub> > V<sub>DDIOx</sub> while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 17: Voltage characteristics* for the maximum allowed input voltage values. - 4. Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value. - On these I/Os, a positive injection is induced by V<sub>IN</sub> > V<sub>DDA</sub>. Negative injection disturbs the analog performance of the device. See note <sup>(2)</sup> below *Table 55: ADC accuracy*. - When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). **Table 19. Thermal characteristics** | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>J</sub> | Maximum junction temperature | 150 | °C | ## 6.3 Operating conditions ### 6.3.1 General operating conditions Table 20. General operating conditions | Symbol | Parameter | Conditions | Min | Max | Unit | | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------|-------------------------|------|--| | f <sub>HCLK</sub> | Internal AHB clock frequency | | 0 | 48 | MUz | | | f <sub>PCLK</sub> | Internal APB clock frequency | | 0 | 48 | MHz | | | V <sub>DD</sub> | Standard operating voltage | | 2 | 3.6 | V | | | V | Analog operating voltage (ADC and DAC not used) | Must have a potential equal | 2 | 3.6 | V | | | $V_{DDA}$ | Analog operating voltage (ADC and DAC used) | to or higher than V <sub>DD</sub> | 2.4 | 3.6 | V | | | V <sub>BAT</sub> | Backup operating voltage | | 1.65 | 3.6 | V | | | | | TC and RST I/O | -0.3 | V <sub>DDIOx</sub> +0.3 | | | | \ | I/O input voltage | TTa I/O | -0.3 | V <sub>DDA</sub> +0.3 | ., | | | $V_{IN}$ | | FT and FTf I/O | -0.3 | 5.5 <sup>(1)</sup> | V | | | | | BOOT0 | 0 | 9.0 | | | | | | LQFP64 | - | 444 | | | | | Power dissipation at $T_A = 85$ °C for suffix 6 or $T_A = 105$ °C for suffix | LQFP48 | - | 364 | | | | Б | | LQFP32 | - | 357 | mW | | | $P_D$ | | UFQFPN32 | - | 526 | | | | | | UFQFPN48 | - | 625 | | | | | | UFBGA64 | - | 308 | | | | | Ambient temperature for the | Maximum power dissipation | -40 | 85 | °C | | | TA | suffix 6 version | Low power dissipation <sup>(3)</sup> | <del>-4</del> 0 | 105 | C | | | IA | Ambient temperature for the | Maximum power dissipation | -40 | 105 | °C | | | | suffix 7 version | Low power dissipation <sup>(3)</sup> | <del>-4</del> 0 | 125 | - °C | | | т. | lunction temperature resea | Suffix 6 version | <del>-4</del> 0 | 105 | °C | | | TJ | Junction temperature range | Suffix 7 version | -40 | 125 | C | | <sup>1.</sup> To sustain a voltage higher than $V_{DDIOx}$ +0.3 V, the internal pull-up/pull-down resistors must be disabled. <sup>2.</sup> If $T_A$ is lower, higher $P_D$ values are allowed as long as $T_J$ does not exceed $T_{Jmax}$ . In low power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>Jmax</sub> (see Section 7.2: Thermal characteristics). ### 6.3.2 Operating conditions at power-up / power-down The parameters given in *Table 21* are derived from tests performed under the ambient temperature condition summarized in *Table 20*. Table 21. Operating conditions at power-up / power-down | Symbol | Parameter | Conditions | Min | Max | Unit | |-------------------|---------------------------------|------------|-----|----------|-------| | | V <sub>DD</sub> rise time rate | | 0 | ∞ | | | t <sub>VDD</sub> | V <sub>DD</sub> fall time rate | | 20 | $\infty$ | μs/V | | + | V <sub>DDA</sub> rise time rate | | 0 | $\infty$ | μ5/ ν | | t <sub>VDDA</sub> | V <sub>DDA</sub> fall time rate | | 20 | $\infty$ | | ### 6.3.3 Embedded reset and power control block characteristics The parameters given in *Table 22* are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 20: General operating conditions*. Table 22. Embedded reset and power control block characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|---------------------|-----------------------------|---------------------|------|---------------------|------| | V <sub>POR/PDR</sub> <sup>(1)</sup> | reset threshold | Falling edge <sup>(2)</sup> | 1.80 | 1.88 | 1.96 <sup>(3)</sup> | V | | *POR/PDR | | Rising edge | 1.84 <sup>(3)</sup> | 1.92 | 2.00 | V | | V <sub>PDRhyst</sub> | PDR hysteresis | | - | 40 | - | mV | | t <sub>RSTTEMPO</sub> <sup>(4)</sup> | Reset temporization | | 1.50 | 2.50 | 4.50 | ms | The PDR detector monitors V<sub>DD</sub> and also V<sub>DDA</sub> (if kept enabled in the option bytes). The POR detector monitors only V<sub>DD</sub>. Table 23. Programmable voltage detector characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|-----------------|--------------|------|------|------|------| | V | PVD threshold 0 | Rising edge | 2.1 | 2.18 | 2.26 | V | | V <sub>PVD0</sub> | PVD threshold 0 | Falling edge | 2 | 2.08 | 2.16 | V | | V | PVD threshold 1 | Rising edge | 2.19 | 2.28 | 2.37 | V | | V <sub>PVD1</sub> | | Falling edge | 2.09 | 2.18 | 2.27 | V | | V | PVD threshold 2 | Rising edge | 2.28 | 2.38 | 2.48 | V | | V <sub>PVD2</sub> | | Falling edge | 2.18 | 2.28 | 2.38 | V | | V | PVD threshold 3 | Rising edge | 2.38 | 2.48 | 2.58 | V | | $V_{PVD3}$ | | Falling edge | 2.28 | 2.38 | 2.48 | V | <sup>2.</sup> The product behavior is guaranteed by design down to the minimum $V_{POR/PDR}$ value. <sup>3.</sup> Data based on characterization results, not tested in production. <sup>4.</sup> Guaranteed by design, not tested in production. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|-------------------------|--------------|------|------|---------------------|------| | V | PVD threshold 4 | Rising edge | 2.47 | 2.58 | 2.69 | V | | V <sub>PVD4</sub> | F VD tillesiloid 4 | Falling edge | 2.37 | 2.48 | 2.59 | V | | V <sub>PVD5</sub> | PVD threshold 5 | Rising edge | 2.57 | 2.68 | 2.79 | V | | | PVD (fileshold 5 | Falling edge | 2.47 | 2.58 | 2.69 | V | | V | PVD threshold 6 | Rising edge | 2.66 | 2.78 | 2.9 | V | | V <sub>PVD6</sub> | | Falling edge | 2.56 | 2.68 | 2.8 | V | | V | PVD threshold 7 | Rising edge | 2.76 | 2.88 | 3 | V | | V <sub>PVD7</sub> | | Falling edge | 2.66 | 2.78 | 2.9 | V | | V <sub>PVDhyst</sub> <sup>(1)</sup> | PVD hysteresis | | - | 100 | - | mV | | I <sub>DD(PVD)</sub> | PVD current consumption | | - | 0.15 | 0.26 <sup>(1)</sup> | μA | Table 23. Programmable voltage detector characteristics (continued) ### 6.3.4 Embedded reference voltage The parameters given in *Table 24* are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 20: General operating conditions*. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------|---------------------------------------------------------------|-----------------------------------|---------------------|-----|---------------------|--------| | V | Internal reference voltage | -40 °C < T <sub>A</sub> < +105 °C | 1.16 | 1.2 | 1.25 | V | | V <sub>REFINT</sub> | Internal reference voltage | -40 °C < T <sub>A</sub> < +85 °C | 1.16 | 1.2 | 1.24 <sup>(1)</sup> | V | | T <sub>S_vrefint</sub> (2) | ADC sampling time when reading the internal reference voltage | | 17.1 <sup>(3)</sup> | - | - | μs | | $\Delta V_{REFINT}$ | Internal reference voltage spread over the temperature range | V <sub>DDA</sub> = 3 V | - | - | 10 <sup>(3)</sup> | mV | | T <sub>Coeff</sub> | Temperature coefficient | | - | - | 100 <sup>(3)</sup> | ppm/°C | Table 24. Embedded internal reference voltage <sup>1.</sup> Guaranteed by design, not tested in production. <sup>1.</sup> Data based on characterization results, not tested in production. <sup>2.</sup> The shortest sampling time can be determined in the application by multiple iterations. <sup>3.</sup> Guaranteed by design, not tested in production. ### 6.3.5 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Figure 13: Current consumption measurement scheme*. All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code. #### Typical and maximum current consumption The MCU is placed under the following conditions: - All I/O pins are in analog input mode - · All peripherals are disabled except when explicitly mentioned - The Flash memory access time is adjusted to the f<sub>HCLK</sub> frequency: - 0 wait state and Prefetch OFF from 0 to 24 MHz - 1 wait state and Prefetch ON above 24 MHz - When the peripherals are enabled f<sub>PCLK</sub> = f<sub>HCLK</sub> The parameters given in *Table 25* to *Table 28* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 20: General operating conditions*. Table 25. Typical and maximum current consumption from the $V_{DD}$ supply at $V_{DD}$ = 3.6 | | , | cai and ma | | | periph | | | _ | periphe | | | | |-----------------|-----------------------|-----------------------|-------------------|---------------------|---------------------|---------------------|---------------------|---------------------|--------------------|---------------------|--------------------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | Time | M | ax @ T | A <sup>(1)</sup> | Time | M | lax @ T | A <sup>(1)</sup> | Unit | | | | | | Тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | | HSE | 48 MHz | 22.0 | 22.8 | 22.8 | 23.8 | 11.8 | 12.7 | 12.7 | 13.3 | | | | | bypass, | 32 MHz | 15.0 | 15.5 | 15.5 | 16.0 | 7.6 | 8.7 | 8.7 | 9.0 | | | | | PLL on | 24 MHz | 12.2 | 13.2 | 13.2 | 13.6 | 7.2 | 7.9 | 7.9 | 8.1 | | | | Supply current in | HSE | 8 MHz | 4.4 | 5.2 | 5.2 | 5.4 | 2.7 | 2.9 | 2.9 | 3.0 | | | | Run mode, | bypass,<br>PLL off | 1 MHz | 1.0 | 1.3 | 1.3 | 1.4 | 0.7 | 0.9 | 0.9 | 0.9 | | | | executing | | 48 MHz | 22.0 | 22.8 | 22.8 | 23.8 | 11.8 | 12.7 | 12.7 | 13.3 | | | | from Flash | HSI clock,<br>PLL on | 32 MHz | 15.0 | 15.5 | 15.5 | 16.0 | 7.6 | 8.7 | 8.7 | 9.0 | | | | | | 24 MHz | 12.2 | 13.2 | 13.2 | 13.6 | 7.2 | 7.9 | 7.9 | 8.1 | | | | | HSI clock,<br>PLL off | 8 MHz | 4.4 | 5.2 | 5.2 | 5.4 | 2.7 | 2.9 | 2.9 | 3.0 | | | | HSE | 48 MHz | 22.2 | 23.2 <sup>(2)</sup> | 23.2 | 24.4 <sup>(2)</sup> | 12.0 | 12.7 <sup>(2)</sup> | 12.7 | 13.3 <sup>(2)</sup> | | | | | Supply HSE | bypass,<br>PLL on | 32 MHz | 15.4 | 16.3 | 16.3 | 16.8 | 7.8 | 8.7 | 8.7 | 9.0 | | | | | | 24 MHz | 11.2 | 12.2 | 12.2 | 12.8 | 6.2 | 7.9 | 7.9 | 8.1 | | | | | HSE | 8 MHz | 4.0 | 4.5 | 4.5 | 4.7 | 1.9 | 2.9 | 2.9 | 3.0 | | | I <sub>DD</sub> | Run mode, | bypass,<br>PLL off | 1 MHz | 0.6 | 0.8 | 8.0 | 0.9 | 0.3 | 0.6 | 0.6 | 0.7 | mA | | | code<br>executing | | 48 MHz | 22.2 | 23.2 | 23.2 | 24.4 | 12.0 | 12.7 | 12.7 | 13.3 | | | | from RAM | HSI clock,<br>PLL on | 32 MHz | 15.4 | 16.3 | 16.3 | 16.8 | 7.8 | 8.7 | 8.7 | 9.0 | | | | | | 24 MHz | 11.2 | 12.2 | 12.2 | 12.8 | 6.2 | 7.9 | 7.9 | 8.1 | | | | | HSI clock,<br>PLL off | 8 MHz | 4.0 | 4.5 | 4.5 | 4.7 | 1.9 | 2.9 | 2.9 | 3.0 | | | | | HSE | 48 MHz | 14.0 | 15.3 <sup>(2)</sup> | 15.3 | 16.0 <sup>(2)</sup> | 2.8 | 3.0 <sup>(2)</sup> | 3.0 | 3.2 <sup>(2)</sup> | | | | | bypass, | 32 MHz | 9.5 | 10.2 | 10.2 | 10.7 | 2.0 | 2.1 | 2.1 | 2.3 | | | | PLL on Supply | 24 MHz | 7.3 | 7.8 | 7.8 | 8.3 | 1.5 | 1.7 | 1.7 | 1.9 | | | | | current in HSE | 8 MHz | 2.6 | 2.9 | 2.9 | 3.0 | 0.6 | 0.8 | 0.8 | 0.8 | | | | | mode, PLL off code | 1 MHz | 0.4 | 0.6 | 0.6 | 0.6 | 0.2 | 0.4 | 0.4 | 0.4 | | | | | executing | | 48 MHz | 14.0 | 15.3 | 15.3 | 16.0 | 3.8 | 4.0 | 4.1 | 4.2 | | | | from Flash HSI clock, | 32 MHz | 9.5 | 10.2 | 10.2 | 10.7 | 2.6 | 2.7 | .7 2.8 2 | 2.8 | 1 | | | | OI I CAIVI | or RAM PLL on | 24 MHz | 7.3 | 7.8 | 7.8 | 8.3 | 2.0 | 2.1 | 2.1 | 2.1 | | | | | HSI clock,<br>PLL off | 8 MHz | 2.6 | 2.9 | 2.9 | 3.0 | 0.6 | 0.8 | 0.8 | 0.8 | | <sup>1.</sup> Data based on characterization results, not tested in production unless otherwise specified. <sup>2.</sup> Data based on characterization results and tested in production (using one common test limit for sum of $I_{DD}$ and $I_{DDA}$ ). Table 26. Typical and maximum current consumption from the $V_{\text{DDA}}$ supply | | | | | | V <sub>DDA</sub> | = 2.4 V | | V <sub>DDA</sub> = 3.6 V | | | | | |-------------------|--------------------------|---------------------------|-------------------|-----|--------------------|---------------------|--------------------|--------------------------|--------------------|-------------------------------------|--------------------|------| | Symbol | Symbol Parameter | Conditions (1) | f <sub>HCLK</sub> | Tvn | М | ax @ T <sub>A</sub> | (2) | Тур | М | lax @ T <sub>A</sub> <sup>(2)</sup> | | Unit | | | | | | Тур | 25 °C | 85 °C | 105 °C | יאָטי | 25 °C | 85 °C | 105 °C | | | | | HSE | 48 MHz | 150 | 170 <sup>(3)</sup> | 178 | 182 <sup>(3)</sup> | 164 | 183 <sup>(3)</sup> | 195 | 198 <sup>(3)</sup> | | | | | bypass, | 32 MHz | 104 | 121 | 126 | 128 | 113 | 129 | 135 | 138 | | | Supply current in | PLL on | 24 MHz | 82 | 96 | 100 | 103 | 88 | 102 | 106 | 108 | | | | | Run or | HSE<br>bypass,<br>PLL off | 8 MHz | 2.0 | 2.7 | 3.1 | 3.3 | 3.5 | 3.8 | 4.1 | 4.4 | | | I <sub>DDA</sub> | Sleep<br>mode, | | 1 MHz | 2.0 | 2.7 | 3.1 | 3.3 | 3.5 | 3.8 | 4.1 | 4.4 | μΑ | | | code executing HSI clock | | 48 MHz | 220 | 240 | 248 | 252 | 244 | 263 | 275 | 278 | | | | from Flash<br>or RAM | HSI clock,<br>PLL on | 32 MHz | 174 | 191 | 196 | 198 | 193 | 209 | 215 | 218 | | | | | | 24 MHz | 152 | 167 | 173 | 174 | 168 | 183 | 190 | 192 | | | | | HSI clock,<br>PLL off | 8 MHz | 72 | 79 | 82 | 83 | 83.5 | 91 | 94 | 95 | | Current consumption from the V<sub>DDA</sub> supply is independent of whether the digital peripherals are enabled or disabled, being in Run or Sleep mode or executing from Flash or RAM. Furthermore, when the PLL is off, I<sub>DDA</sub> is independent from the frequency. <sup>2.</sup> Data based on characterization results, not tested in production unless otherwise specified. <sup>3.</sup> Data based on characterization results and tested in production (using one common test limit for sum of $I_{DD}$ and $I_{DDA}$ ). Table 27. Typical and maximum current consumption in Stop and Standby modes | Sym- | Para- | | | | Тур | @V <sub>DD</sub> ( | V <sub>DD</sub> = V | <sub>DDA</sub> ) | | | Max <sup>(1)</sup> | ) | | | |------------------|-----------------------------|---------------------|---------------------------------------------------------|---------------------------------------------------------|-------|--------------------|---------------------|------------------|-------|------------------------|------------------------|----------------------------|--------------------|----| | bol | meter | | Conditions | 2.0 V | 2.4 V | 2.7 V | 3.0 V | 3.3 V | 3.6 V | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> =<br>105 °C | Unit | | | | Supply current | | gulator in run<br>de, all oscillators<br>F | 15 | 15.1 | 15.25 | 15.45 | 15.7 | 16 | 22 <sup>(2)</sup> | 48 | 64 <sup>(2)</sup> | | | | I <sub>DD</sub> | in Stop<br>mode | pov | gulator in low-<br>ver mode, all<br>sillators OFF | 3.15 | 3.25 | 3.35 | 3.45 | 3.7 | 4 | (2) | 32 | 45 <sup>(2)</sup> | | | | | Supply current | LSI<br>ON | ON and IWDG | 0.8 | 0.95 | 1.05 | 1.2 | 1.35 | 1.5 | - | - | - | | | | | in<br>Standby<br>mode | LSI<br>OF | OFF and IWDG<br>F | 0.65 | 0.75 | 0.85 | 0.95 | 1.1 | 1.3 | 2 <sup>(2)</sup> | 2.5 | 3 <sup>(2)</sup> | | | | | Supply current in Stop mode | current | NO | Regulator in run<br>mode, all<br>oscillators OFF | 1.85 | 2 | 2.15 | 2.3 | 2.45 | 2.6 | 3.5 <sup>(2)</sup> | 3.5 | 4.5 <sup>(2)</sup> | | | | | | monitoring C | Regulator in low-<br>power mode, all<br>oscillators OFF | 1.85 | 2 | 2.15 | 2.3 | 2.45 | 2.6 | 3.5 <sup>(2)</sup> | 3.5 | 4.5 <sup>(2)</sup> | μА | | | Supply | PDA M | LSI ON and<br>IWDG ON | 2.25 | 2.5 | 2.65 | 2.85 | 3.05 | 3.3 | - | - | 1 | | | | | in<br>Standby<br>mode | | LSI OFF and<br>IWDG OFF | 1.75 | 1.9 | 2 | 2.15 | 2.3 | 2.5 | 3.5 <sup>(2)</sup> | 3.5 | 4.5 <sup>(2)</sup> | | | | I <sub>DDA</sub> | Supply current | OFF | Regulator in run<br>mode, all<br>oscillators OFF | 1.11 | 1.15 | 1.18 | 1.22 | 1.27 | 1.35 | - | - | - | | | | | in Stop<br>mode | monitoring O | Regulator in low-<br>power mode, all<br>oscillators OFF | 1.11 | 1.15 | 1.18 | 1.22 | 1.27 | 1.35 | - | - | 1 | | | | | Supply current | V <sub>DDA</sub> mc | LSI ON and<br>IWDG ON | 1.5 | 1.58 | 1.65 | 1.78 | 1.91 | 2.04 | - | - | 1 | | | | | in<br>Standby<br>mode | > | LSI OFF and<br>IWDG OFF | 1 | 1.02 | 1.05 | 1.05 | 1.15 | 1.22 | - | - | - | | | <sup>1.</sup> Data based on characterization results, not tested in production unless otherwise specified. <sup>2.</sup> Data based on characterization results and tested in production (using one common test limit for sum of $I_{DD}$ and $I_{DDA}$ ). Max<sup>(1)</sup> Typ @ V<sub>BAT</sub> = 1.8 V **Symbol Conditions** = 1.65 V = 2.4 V 3.3 V 3.6 V Unit **Parameter** T<sub>A</sub> = 105 °C T<sub>A</sub> = 85 °C T<sub>A</sub> = 2.7 25°C LSE & RTC ON; "Xtal mode": lower driving 0.41 0.43 0.85 0.53 0.58 0.71 0.80 1.1 1.5 capability; **RTC** LSEDRV[1:0] = '00' domain μΑ I<sub>DD\_VBAT</sub> supply LSE & RTC ON; "Xtal current mode" higher driving 0.71 0.75 0.85 0.91 1.06 1.16 1.25 1.55 2 capability; LSEDRV[1:0] = '11' Table 28. Typical and maximum current consumption from the V<sub>BAT</sub> supply #### **Typical current consumption** The MCU is placed under the following conditions: - V<sub>DD</sub>=V<sub>DDA</sub>=3.3 V - All I/O pins are in analog input configuration - The Flash access time is adjusted to f<sub>HCLK</sub> frequency: - 0 wait state and Prefetch OFF from 0 to 24 MHz - 1 wait state and Prefetch ON above 24 MHz - When the peripherals are enabled, f<sub>PCLK</sub> = f<sub>HCLK</sub> - PLL is used for frequencies greater than 8 MHz - AHB prescaler of 2, 4, 8 and 16 is used for the frequencies 4 MHz, 2 MHz, 1 MHz and 500 kHz respectively <sup>1.</sup> Data based on characterization results, not tested in production. Table 29. Typical current consumption in Run mode, code with data processing running from Flash | | | | | Ту | /p | | | | | | | | | | | | | | | | | | | | | |------------------|---------------------------------------------------------------|-----------------------------|-------------------|------------------------|-------------------------|------|-------|------|------|--|--|--|--|--|--|--|-------|------|------|--------|-------|-------|------|------|--| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | Peripherals<br>enabled | Peripherals<br>disabled | Unit | | | | | | | | | | | | | | | | | | | | | | | | 48 MHz | 23.3 | 11.5 | | | | | | | | | | | | | | | | | | | | | | | | | 36 MHz | 17.6 | 9.0 | | | | | | | | | | | | | | | | | | | | | | | | | 32 MHz | 15.9 | 8.0 | | | | | | | | | | | | | | | | | | | | | | | Supply current in Run mode from V <sub>DD</sub> supply | | 24 MHz | 12.4 | 7.5 | | | | | | | | | | | | | | | | | | | | | | , | | | 16 MHz | 8.5 | 5.2 | mA | | | | | | | | | | | | | | | | | | | | | 'DD | | | 8 MHz | 4.5 | 3.0 | ША | | | | | | | | | | | | | | | | | | | | | | | | 4 MHz | 2.8 | 1.9 | | | | | | | | | | | | | | | | | | | | | | | | Running from<br>HSE crystal | 2 MHz | 1.7 | 1.3 | | | | | | | | | | | | | | | | | | | | | | | | | 1 MHz | 1.3 | 1.0 | | | | | | | | | | | | | | | | | | | | | | | | clock 8 MHz, | 500 kHz | 1.0 | 0.9 | | | | | | | | | | | | | | | | | | | | | | | | code | code<br>executing | 48 MHz | 158 | 158 | | | | | | | | | | | | | | | | | | | | | | | from Flash | 36 MHz | 120 | 120 | | | | | | | | | | | | | | | | | | | | | | | | | 32 MHz | 108 | 108 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 24 MHz | 83 | 83 | | | | | | Supply current in Run<br>mode from V <sub>DDA</sub><br>supply | | 16 MHz | 60 | 60 | μA | | | | | | | | | | | | | | | | | | | | | I <sub>DDA</sub> | | | | | | - | | | - | | | | | | | | | | | | 8 MHz | 2.43 | 2.43 | μΑ | | | | | Supply | | | | | 4 MHz | 2.43 | 2.43 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 2 MHz | 2.43 | 2.43 | | | | | | | | | | | | | | | | | | | | 1 MHz | 2.43 | 2.43 | | | | | | | | | | | 500 kHz | 2.43 | 2.43 | | | | | | | | | | | | | | | | | | | | | Table 30. Typical current consumption in Sleep mode, code running from Flash or ${\rm RAM}$ | | | | | Ту | /p | | | |------------------|---------------------------------|------------------------------|-------------------|---------------------|----------------------|------|--| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | Peripherals enabled | Peripherals disabled | Unit | | | | | | 48 MHz | 13.9 | 2.98 | | | | | | | 36 MHz | 10.55 | 2.84 | | | | | | | 32 MHz | 9.6 | 2.6 | | | | | Supply current in | | 24 MHz | 7.23 | 2.09 | | | | | | | 16 MHz | 5.01 | 1.58 | | | | I <sub>DD</sub> | Sleep mode from V <sub>DD</sub> | | 8 MHz | | 0.99 | mA | | | | supply | | 4 MHz | 1.81 | 0.85 | | | | | | | 2 MHz | 1.27 | 0.77 | | | | | | | 1 MHz | 1.03 | 0.73 | | | | | | Running from | 500 kHz | 0.9 | 0.71 | | | | | | HSE crystal clock 8 MHz, | 125 kHz | 0.78 | 0.69 | | | | | | code executing from Flash or | 48 MHz | 158 | 157 | | | | | | RAM | 36 MHz | 119 | 119 | | | | | | | 32 MHz | 108 | 107 | | | | | | | 24 MHz | 83 | 83 | | | | | Supply current in | | 16 MHz | 60 | 60 | | | | I <sub>DDA</sub> | Sleep mode from | | 8 MHz | 2.36 | 2.38 | μΑ | | | | V <sub>DDA</sub> supply | | 4 MHz | 2.36 | 2.38 | | | | | | | 2 MHz | 2.36 | 2.38 | | | | | | | | 1 MHz | 2.36 | 2.38 | | | | | | 500 kHz | 2.36 | 2.38 | | | | | | | 125 kHz | 2.36 | 2.38 | | | #### I/O system current consumption The current consumption of the I/O system has two components: static and dynamic. #### I/O static current consumption All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 49: I/O static characteristics*. For the output pins, any external pull-down or external load must also be considered to estimate the current consumption. Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs. Caution: Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode. #### I/O dynamic current consumption In addition to the internal peripheral current consumption measured previously (see *Table 32: Peripheral current consumption*), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the I/O supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin: $$I_{SW} = V_{DDIOx} \times f_{SW} \times C$$ where $I_{SW}$ is the current sunk by a switching I/O to charge/discharge the capacitive load $V_{DDIOx}$ is the I/O supply voltage f<sub>SW</sub> is the I/O switching frequency C is the total capacitance seen by the I/O pin: $C = C_{INT} + C_{EXT} + C_{S}$ C<sub>S</sub> is the PCB board capacitance including the pad pin. The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency. Table 31. Switching output I/O current consumption | Symbol | Parameter | Conditions <sup>(1)</sup> | I/O toggling frequency (f <sub>SW</sub> ) | Тур | Unit | | |-----------------|-------------|--------------------------------------------------------------|-------------------------------------------|--------|------|--| | | | | 4 MHz | 0.07 | | | | | | V <sub>DDIOx</sub> = 3.3 V | 8 MHz | 0.15 | | | | | | C =C <sub>INT</sub> | 16 MHz | 0.31 | | | | | | | | 24 MHz | 0.53 | | | | | | 48 MHz | 0.92 | | | | | | | 4 MHz | 0.18 | | | | | | V <sub>DDIOx</sub> = 3.3 V | 8 MHz | 0.37 | | | | | | C <sub>EXT</sub> = 0 pF | 16 MHz | 0.76 | | | | | | $C = C_{INT} + C_{EXT} + C_{S}$ | 24 MHz | 1.39 | | | | | | | 48 MHz | 2.188 | | | | | | | 4 MHz | 0.32 | | | | | | V <sub>DDIOx</sub> = 3.3 V | 8 MHz | 0.64 | mA | | | | | C <sub>EXT</sub> = 10 pF | 16 MHz | 1.25 | | | | | | $C = C_{INT} + C_{EXT} + C_{S}$ | 24 MHz | 2.23 | | | | I <sub>SW</sub> | I/O current | | 48 MHz | 4.442 | | | | .300 | consumption | | 4 MHz | 0.49 | | | | | | $V_{DDIOx} = 3.3 V$ $C_{EXT} = 22 pF$ | 8 MHz | 0.94 | | | | | | $C = C_{INT} + C_{EXT} + C_{S}$ | 16 MHz | 2.38 | | | | | | IIII EXI O | 24 MHz | 3.99 | | | | | | | 4 MHz | 0.64 | | | | | | $V_{DDIOx} = 3.3 V$ $C_{EXT} = 33 pF$ | 8 MHz | 1.25 | | | | | | $C = C_{INT} + C_{EXT} + C_{S}$ | 16 MHz | 3.24 | | | | | | 2 3 | 24 MHz | 5.02 | | | | | | V <sub>DDIOx</sub> = 3.3 V | 4 MHz | 0.81 | | | | | | $C_{EXT} = 47 \text{ pF}$<br>$C = C_{INT} + C_{EXT} + C_{S}$ | 8 MHz | 1.7 | | | | | | $C = C_{\text{int}}$ | 16 MHz | 3.67 | | | | | | V <sub>DDIOX</sub> = 2.4 V 4 MHz | | | | | | | | $C_{EXT} = 47 \text{ pF}$ | 8 MHz | 1.43 | | | | | | $C = C_{INT} + C_{EXT} + C_{S}$ | 16 MHz | 2.45 | | | | | | C = C <sub>int</sub> | 24 MHz | 4.97 | | | <sup>1.</sup> $C_S = 7 pF$ (estimated value). ### On-chip peripheral current consumption The current consumption of the on-chip peripherals is given in *Table 32*. The MCU is placed under the following conditions: - All I/O pins are in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load) - All peripherals are disabled unless otherwise mentioned - The given value is calculated by measuring the current consumption - with all peripherals clocked off - with only one peripheral clocked on - Ambient operating temperature and supply voltage conditions summarized in Table 17: Voltage characteristics - The peripheral clock used is 48 MHz. Table 32. Peripheral current consumption | Dowinhors | Typical consu | mption at 25 °C | 11:4 | |--------------------|-----------------|------------------|------| | Peripheral | I <sub>DD</sub> | I <sub>DDA</sub> | Unit | | ADC <sup>(1)</sup> | 0.53 | 0.964 | | | CEC | 0.24 | - | 1 | | CRC | 0.10 | - | 1 | | DAC <sup>(2)</sup> | 0.27 | 0.408 | | | DBGMCU | 0.18 | - | | | DMA | 0.35 | - | | | GPIOA | 0.48 | - | | | GPIOB | 0.58 | - | | | GPIOC | 0.12 | - | 1 | | GPIOD | 0.04 | - | 1 | | GPIOF | 0.06 | - | | | I2C1 | 0.43 | - | mA | | 12C2 | 0.42 | - | | | PWR | 0.22 | - | | | SPI1/I2S1 | 0.63 | - | | | SPI2 | 0.53 | - | | | SYSCFG & COMP | 0.28 | See note (3) | | | TIM1 | 1.01 | - | | | TIM2 | 1.00 | - | | | TIM3 | 0.78 | - | | | TIM6 | 0.32 | - | | | TIM14 | 0.45 | - | | | TIM15 | 0.66 | - | 1 | | TIM16 | 0.57 | - | 1 | | TIM17 | 0.59 | - | 1 | | TSC | 0.28 | - | 1 | | USART1 | 1.07 | - | 1 | | USART2 | 0.48 | - | 1 | | WWDG | 0.22 | - | 1 | <sup>1.</sup> ADC is in ready state after setting the ADEN bit in the ADC\_CR register (ADRDY bit in ADC\_ISR is high). <sup>2.</sup> DAC channel 1 enabled by setting EN1 bit in DAC\_CR. <sup>3.</sup> COMP $I_{DDA}$ is specified as $I_{DD(COMP)}$ in Table 57: Comparator characteristics. ### 6.3.6 Wakeup time from low-power mode The wakeup times given in *Table 33* are the latency between the event and the execution of the first user instruction. The device goes in low-power mode after the WFE (Wait For Event) instruction, in the case of a WFI (Wait For Interruption) instruction, 16 CPU cycles must be added to the following timings due to the interrupt latency in the Cortex M0 architecture. The SYSCLK clock source setting is kept unchanged after wakeup from Sleep mode. After wakeup from Stop or Standby mode, SYSCLK takes the default setting: HSI 8 MHz. The wakeup source from Sleep and Stop mode is an EXTI Line configured in event mode. The wakeup source from Standby mode is the WKUP1 pin (PA0). All timings are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 20: General operating conditions* except when explicitly mentioned Typ @VDD **Conditions Symbol Parameter** Unit Max = 2.4 V= 2.7 V= 2.0 V= 3 V= 3.3 VRegulator in run 4.20 4.20 4.20 4.20 4.20 5 mode Wakeup from Stop twustop mode Regulator in low 8.05 7.05 6.60 6.27 6.05 9 power mode μs Wakeup from 60.35 55.60 53.50 52.02 50.96 twustandby Standby mode Wakeup from Sleep t<sub>WUSLEEP</sub> 4 SYSCLK cycles mode Table 33. Low-power mode wakeup timings #### 6.3.7 **External clock source characteristics** ### High-speed external user clock generated from an external source In bypass mode the HSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in Section 6.3.14. However, the recommended clock input waveform is shown in Figure 14: High-speed external clock source AC timing diagram. Table 34. High-speed external user clock characteristics | Symbol | Parameter <sup>(1)</sup> | Conditions | Min | Тур | Max | Unit | |----------------------|--------------------------------------|------------|---------------------|-----|---------------------|------| | f <sub>HSE_ext</sub> | User external clock source frequency | | 1 | 8 | 32 | MHz | | V <sub>HSEH</sub> | OSC_IN input pin high level voltage | | 0.7 V <sub>DD</sub> | ı | $V_{DD}$ | V | | V <sub>HSEL</sub> | OSC_IN input pin low level voltage | | V <sub>SS</sub> | ı | 0.3 V <sub>DD</sub> | V | | t <sub>w(HSEH)</sub> | OSC_IN high or low time | | 15 | - | - | ne | | t <sub>r(HSE)</sub> | OSC_IN rise or fall time | | - | - | 20 | ns | <sup>1.</sup> Guaranteed by design, not tested in production. Figure 14. High-speed external clock source AC timing diagram ### Low-speed external user clock generated from an external source In bypass mode the LSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in *Section 6.3.14*. However, the recommended clock input waveform is shown in *Figure 15*. Table 35. Low-speed external user clock characteristics | Symbol | Parameter <sup>(1)</sup> | Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------------------|---------------------------------------|------------|---------------------|--------|---------------------|------| | f <sub>LSE_ext</sub> | User external clock source frequency | | - | 32.768 | 1000 | kHz | | V <sub>LSEH</sub> | OSC32_IN input pin high level voltage | | 0.7 V <sub>DD</sub> | i | $V_{DD}$ | V | | V <sub>LSEL</sub> | OSC32_IN input pin low level voltage | | V <sub>SS</sub> | i | 0.3 V <sub>DD</sub> | V | | $\begin{matrix} t_{\text{W(LSEH)}} \\ t_{\text{W(LSEL)}} \end{matrix}$ | OSC32_IN high or low time | | 450 | ı | ı | ns | | $t_{r(LSE)}$ $t_{f(LSE)}$ | OSC32_IN rise or fall time | | - | - | 50 | 113 | <sup>1.</sup> Guaranteed by design, not tested in production. #### High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 4 to 32 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 36*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Symbol | Parameter | Conditions <sup>(1)</sup> | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit | |-------------------------------------|-----------------------------|--------------------------------------------------------------|--------------------|-----|--------------------|------| | f <sub>OSC_IN</sub> | Oscillator frequency | | 4 | 8 | 32 | MHz | | R <sub>F</sub> | Feedback resistor | | - | 200 | - | kΩ | | | | During startup <sup>(3)</sup> | - | | 8.5 | | | | | $V_{DD}$ = 3.3 V,<br>Rm = 30 $\Omega$ ,<br>CL = 10 pF@8 MHz | - | 0.4 | - | | | | | $V_{DD}$ = 3.3 V,<br>Rm = 45 $\Omega$ ,<br>CL = 10 pF@8 MHz | - | 0.5 | - | | | I <sub>DD</sub> | HSE current consumption | $V_{DD}$ = 3.3 V,<br>Rm = 30 $\Omega$ ,<br>CL = 5 pF@32 MHz | - | 0.8 | - | mA | | | | $V_{DD}$ = 3.3 V,<br>Rm = 30 $\Omega$ ,<br>CL = 10 pF@32 MHz | - | 1 | - | | | | | $V_{DD}$ = 3.3 V,<br>Rm = 30 $\Omega$ ,<br>CL = 20 pF@32 MHz | - | 1.5 | - | | | 9 <sub>m</sub> | Oscillator transconductance | Startup | 10 | - | - | mA/V | | t <sub>SU(HSE)</sub> <sup>(4)</sup> | Startup time | V <sub>DD</sub> is stabilized | - | 2 | - | ms | Table 36. HSE oscillator characteristics For $C_{L1}$ and $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 20 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 16*). $C_{L1}$ and $C_{L2}$ are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L1}$ and $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing $C_{L1}$ and $C_{L2}$ . Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. <sup>1.</sup> Resonator characteristics given by the crystal/ceramic resonator manufacturer. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> This consumption level occurs during the first 2/3 of the $t_{\text{SU(HSE)}}$ startup time <sup>4.</sup> t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer Resonator with integrated capacitors CL1 8 MHz resonator REXT<sup>(1)</sup> OSC\_OUT Bias controlled gain MS19876V1 Figure 16. Typical application with an 8 MHz crystal 1. $R_{\mbox{\scriptsize EXT}}$ value depends on the crystal characteristics. #### Low-speed external clock generated from a crystal resonator The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 37*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Table 37. LSE oscillato | r characteristics | $(f_{LSF} = 32.768 \text{ kHz})$ | |-------------------------|-------------------|----------------------------------| |-------------------------|-------------------|----------------------------------| | Symbol | Parameter Conditions <sup>(1)</sup> | | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit | |-------------------------------------|-------------------------------------|-------------------------------------------------|--------------------|-----|--------------------|------| | | | LSEDRV[1:0]=00 lower driving capability | - | 0.5 | 0.9 | | | | LSE ourrent consumption | LSEDRV[1:0]= 01 medium low driving capability | - | - | 1 | | | I <sub>DD</sub> | LSE current consumption | LSEDRV[1:0] = 10 medium high driving capability | - | - | 1.3 | μA | | | | LSEDRV[1:0]=11 higher driving capability | - | - | 1.6 | | | 9 <sub>m</sub> | | LSEDRV[1:0]=00<br>lower driving capability | 5 | - | - | | | | Oscillator | LSEDRV[1:0]= 01 medium low driving capability | 8 | - | - | μΑ/V | | | transconductance | LSEDRV[1:0] = 10 medium high driving capability | 15 | - | - | μΑνν | | | | LSEDRV[1:0]=11 higher driving capability | 25 | - | - | | | t <sub>SU(LSE)</sub> <sup>(3)</sup> | Startup time | V <sub>DD</sub> is stabilized | - | 2 | - | s | Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers". Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer Figure 17. Typical application with a 32.768 kHz crystal Note: An external resistor is not required between OSC32\_IN and OSC32\_OUT and it is forbidden to add one. #### 6.3.8 Internal clock source characteristics The parameters given in *Table 38* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 20: General operating conditions*. The provided curves are characterization results, not tested in production. ### High-speed internal (HSI) RC oscillator Table 38. HSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|-----------------------------------------------------|--------------------------------|---------------------|-----|--------------------|------| | f <sub>HSI</sub> | Frequency | | - | 8 | - | MHz | | TRIM | HSI user trimming step | | - | - | 1 <sup>(2)</sup> | % | | DuCy <sub>(HSI)</sub> | Duty cycle | | 45 <sup>(2)</sup> | - | 55 <sup>(2)</sup> | % | | | Accuracy of the HSI oscillator (factory calibrated) | T <sub>A</sub> = -40 to 105 °C | -3.8 <sup>(3)</sup> | - | 4.6 <sup>(3)</sup> | % | | 400 | | T <sub>A</sub> = -10 to 85 °C | -2.9 <sup>(3)</sup> | - | 2.9 <sup>(3)</sup> | % | | ACC <sub>HSI</sub> | | T <sub>A</sub> = 0 to 70 °C | -1.3 <sup>(3)</sup> | - | 2.2 <sup>(3)</sup> | % | | | | T <sub>A</sub> = 25 °C | -1 | - | 1 | % | | t <sub>su(HSI)</sub> | HSI oscillator startup time | | 1 <sup>(2)</sup> | - | 2 <sup>(2)</sup> | μs | | I <sub>DDA(HSI)</sub> | HSI oscillator power consumption | | - | 80 | 100 <sup>(2)</sup> | μΑ | - 1. $V_{DDA}$ = 3.3 V, $T_{A}$ = -40 to 105 °C unless otherwise specified. - 2. Guaranteed by design, not tested in production. - 3. Data based on characterization results, not tested in production. Figure 18. HSI oscillator accuracy characterization results MAX - MIN $T_A[^{\circ}C]$ 100 120 40 -20 0 20 40 60 80 -2% -3% -4% MS30985V3 ### High-speed internal 14 MHz (HSI14) RC oscillator (dedicated to ADC) Table 39. HSI14 oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------|------------------------------------|----------------------------------------------|---------------------|-----|--------------------|------| | f <sub>HSI14</sub> | Frequency | | - | 14 | - | MHz | | TRIM | HSI14 user-trimming step | | - | - | 1 <sup>(2)</sup> | % | | DuCy <sub>(HSI14)</sub> | Duty cycle | | 45 <sup>(2)</sup> | - | 55 <sup>(2)</sup> | % | | | | $T_A = -40 \text{ to } 105 ^{\circ}\text{C}$ | -4.2 <sup>(3)</sup> | - | 5.1 <sup>(3)</sup> | % | | ACC | Accuracy of the HSI14 | T <sub>A</sub> = -10 to 85 °C | -3.2 <sup>(3)</sup> | - | 3.1 <sup>(3)</sup> | % | | ACC <sub>HSI14</sub> | oscillator (factory calibrated) | T <sub>A</sub> = 0 to 70 °C | -1.3 <sup>(3)</sup> | - | 2.2 <sup>(3)</sup> | % | | | | T <sub>A</sub> = 25 °C | -1 | - | 1 | % | | t <sub>su(HSI14)</sub> | HSI14 oscillator startup time | | 1 <sup>(2)</sup> | - | 2 <sup>(2)</sup> | μs | | I <sub>DDA(HSI14)</sub> | HSI14 oscillator power consumption | | - | 100 | 150 <sup>(2)</sup> | μА | - 1. $V_{DDA}$ = 3.3 V, $T_{A}$ = -40 to 105 °C unless otherwise specified. - 2. Guaranteed by design, not tested in production. - 3. Data based on characterization results, not tested in production. Figure 19. HSI14 oscillator accuracy characterization results ### Low-speed internal (LSI) RC oscillator Table 40. LSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Unit | |--------------------------------------|----------------------------------|-----|------|-----|------| | f <sub>LSI</sub> | Frequency | 30 | 40 | 50 | kHz | | t <sub>su(LSI)</sub> <sup>(2)</sup> | LSI oscillator startup time | - | - | 85 | μs | | I <sub>DDA(LSI)</sub> <sup>(2)</sup> | LSI oscillator power consumption | - | 0.75 | 1.2 | μΑ | <sup>1.</sup> $V_{DDA}$ = 3.3 V, $T_{A}$ = -40 to 105 °C unless otherwise specified. ### 6.3.9 PLL characteristics The parameters given in *Table 41* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 20: General operating conditions*. **Table 41. PLL characteristics** | Symbol | Parameter | | Value | | Unit | |-----------------------|--------------------------------|-------------------|-------|--------------------|-------| | | Farameter | Min | Тур | Max | Offic | | f <sub>PLL_IN</sub> | PLL input clock <sup>(1)</sup> | 1 <sup>(2)</sup> | 8.0 | 24 <sup>(2)</sup> | MHz | | | PLL input clock duty cycle | 40 <sup>(2)</sup> | - | 60 <sup>(2)</sup> | % | | f <sub>PLL_OUT</sub> | PLL multiplier output clock | 16 <sup>(2)</sup> | - | 48 | MHz | | t <sub>LOCK</sub> | PLL lock time | - | - | 200 <sup>(2)</sup> | μs | | Jitter <sub>PLL</sub> | Cycle-to-cycle jitter | - | - | 300 <sup>(2)</sup> | ps | <sup>1.</sup> Take care to use the appropriate multiplier factors to obtain PLL input clock values compatible with the range defined by $f_{\text{PLL OUT}}$ . <sup>2.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> Guaranteed by design, not tested in production. ### 6.3.10 Memory characteristics #### Flash memory The characteristics are given at $T_A = -40$ to 105 °C unless otherwise specified. Table 42. Flash memory characteristics | Symbol | Parameter | Conditions | Min | Тур | Max <sup>(1)</sup> | Unit | |--------------------|-------------------------|-----------------------------------------------|-----|------|--------------------|------| | t <sub>prog</sub> | 16-bit programming time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 40 | 53.5 | 60 | μs | | t <sub>ERASE</sub> | Page (1 KB) erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20 | - | 40 | ms | | t <sub>ME</sub> | Mass erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20 | - | 40 | ms | | I <sub>DD</sub> | Supply ourrent | Write mode | - | - | 10 | mA | | | Supply current | Erase mode | - | - | 12 | mA | | V <sub>prog</sub> | Programming voltage | | 2 | - | 3.6 | V | <sup>1.</sup> Guaranteed by design, not tested in production. Table 43. Flash memory endurance and data retention | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Unit | |------------------|----------------|-----------------------------------------------------|--------------------|---------| | N <sub>END</sub> | Endurance | T <sub>A</sub> = -40 to +105 °C | 10 | kcycles | | t <sub>RET</sub> | | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C | 30 | | | | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 10 | Years | | | | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 55 °C | 20 | | <sup>1.</sup> Data based on characterization results, not tested in production. #### 6.3.11 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. #### Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - **Electrostatic discharge (ESD)** (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in *Table 44*. They are based on the EMS levels and classes defined in application note AN1709. <sup>2.</sup> Cycling performed over the whole temperature range. | Symbol | Parameter | Conditions | Level/<br>Class | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------| | V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | $V_{DD}$ = 3.3 V, LQFP64, $T_A$ = +25 °C, $f_{HCLK}$ = 48 MHz, conforming to IEC 61000-4-2 | 2B | | V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | $V_{DD}$ = 3.3 V, LQFP64, $T_A$ = +25 °C, $f_{HCLK}$ = 48 MHz, conforming to IEC 61000-4-4 | 3B | **Table 44. EMS characteristics** #### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. #### Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (control registers...) #### **Prequalification trials** Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). #### Electromagnetic Interference (EMI) The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading. Table 45. EMI characteristics | Symbol | Parameter | Conditions | Monitored | Max vs. [f <sub>HSE</sub> /f <sub>HCLK</sub> ] | Unit | |------------------|------------|--------------------------------------------------------------------|-----------------|------------------------------------------------|------| | Symbol | raiametei | frequency ba | | 8/48 MHz | | | | | V 26VT 25°C | 0.1 to 30 MHz | -3 | | | | Peak level | V <sub>DD</sub> = 3.6 V, T <sub>A</sub> = 25 °C,<br>LQFP64 package | 30 to 130 MHz | 28 | dΒμV | | S <sub>EMI</sub> | reak level | compliant with IEC 61967-2 | 130 MHz to 1GHz | 23 | | | | | 01907-2 | SAE EMI Level | 4 | ı | ### 6.3.12 Electrical sensitivity characteristics Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. #### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard. **Maximum Symbol Conditions** Class Unit **Ratings** value<sup>(1)</sup> $T_A = +25 \, ^{\circ}C$ , conforming Electrostatic discharge 2 2000 $V_{ESD(HBM)}$ voltage (human body model) to JESD22-A114 V Electrostatic discharge T<sub>A</sub> = +25 °C, conforming voltage (charge device Ш 500 V<sub>ESD(CDM)</sub> to ANSI/ESD STM5.3.1 model) Table 46. ESD absolute maximum ratings #### Static latch-up **Symbol** LU Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin. - A current injection is applied to each input, output and configurable I/O pin. These tests are compliant with EIA/JESD 78A IC latch-up standard. Parameter Conditions Class $T_A = +105$ °C conforming to JESD78A **Table 47. Electrical sensitivities** ## 6.3.13 I/O current injection characteristics Static latch-up class As a general rule, current injection to the I/O pins, due to external voltage below $V_{SS}$ or above $V_{DDIOx}$ (for standard, 3.3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. 72/115 DocID022265 Rev 4 II level A <sup>1.</sup> Data based on characterization results, not tested in production. ## Functional susceptibility to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of the -5 $\mu$ A/+0 $\mu$ A range) or other functional failure (for example reset occurrence or oscillator frequency deviation). The characterization results are given in Table 48. Negative induced leakage current is caused by negative injection and positive induced leakage current is caused by positive injection. | | <u>. </u> | | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|------| | Symbol | Decembries | Fund<br>susce | Unit | | | | Description | Negative injection | Positive injection | Unit | | | Injected current on BOOT0 | -0 | NA | | | I <sub>INJ</sub> | Injected current on PA10, PA12, PB4, PB5, PB10, PB15 and PD2 pins with induced leakage current on adjacent pins less than –10 µA | -5 | NA | mA | | INJ | Injected current on all other FT and FTf pins | <b>-</b> 5 | NA | \ | | | Injected current on PA6 and PC0 | -0 | +5 | | | | Injected current on all other TTa, TC and RST pins | -5 | +5 | | Table 48. I/O current injection susceptibility # 6.3.14 I/O port characteristics #### General input/output characteristics Unless otherwise specified, the parameters given in *Table 49* are derived from tests performed under the conditions summarized in *Table 20: General operating conditions*. All I/Os are designed as CMOS- and TTL-compliant (except BOOT0). | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------------------|----------------|------------------------------|-----|----------------------------------------------|---------------------------------------------|------| | V <sub>IL</sub> Low level input voltage | | TC and TTa I/O | - | - | 0.3 V <sub>DDIOx</sub> +0.07 <sup>(1)</sup> | | | | FT and FTf I/O | - | - | 0.475 V <sub>DDIOx</sub> -0.2 <sup>(1)</sup> | | | | | | воото | - | - | 0.3 V <sub>DDIOx</sub> -0.3 <sup>(1)</sup> | V | | | | All I/Os except<br>BOOT0 pin | - | - | 0.3 V <sub>DDIOx</sub> | | Table 49. I/O static characteristics Table 49. I/O static characteristics (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------|--------------------|-------|------| | | | TC and TTa I/O | 0.445 V <sub>DDIOx</sub> +0.398 <sup>(1)</sup> | - | - | | | | Lligh lovel input | FT and FTf I/O | 0.5 V <sub>DDIOx</sub> +0.2 <sup>(1)</sup> | - | - | | | V <sub>IH</sub> | High level input voltage | воото | 0.2 V <sub>DDIOx</sub> +0.95 <sup>(1)</sup> | - | - | V | | | | All I/Os except<br>BOOT0 pin | 0.7 V <sub>DDIOx</sub> | - | - | | | | | TC and TTa I/O | - | 200 <sup>(1)</sup> | - | | | V <sub>hys</sub> | Schmitt trigger hysteresis | FT and FTf I/O | - | 100 <sup>(1)</sup> | - | mV | | | , injector conc | воото | - | 300 <sup>(1)</sup> | - | | | | TC, FT and FTf I/O TTa in digital mode $V_{SS} \le V_{IN} \le V_{DDIOx}$ | - | - | ± 0.1 | | | | I <sub>lkg</sub> | Input leakage current <sup>(2)</sup> | | - | - | 1 | μΑ | | - | | $\begin{tabular}{lll} TTa in analog mode \\ V_{SS} \le V_{IN} \le V_{DDA} \end{tabular}$ | - | - | ± 0.2 | | | | | FT and FTf I/O $^{(3)}$ $V_{DDIOx} \le V_{IN} \le 5 \text{ V}$ | - | - | 10 | | | R <sub>PU</sub> | Weak pull-up<br>equivalent resistor<br>(4) | $V_{IN} = V_{SS}$ | 25 | 40 | 55 | kΩ | | R <sub>PD</sub> | Weak pull-down<br>equivalent<br>resistor <sup>(4)</sup> | $V_{IN} = V_{DDIOx}$ | 25 | 40 | 55 | kΩ | | C <sub>IO</sub> | I/O pin capacitance | | - | 5 | - | pF | <sup>1.</sup> Data based on design simulation only. Not tested in production. <sup>2.</sup> The leakage could be higher than the maximum value, if negative current is injected on adjacent pins. Refer to *Table 48:* I/O current injection susceptibility. <sup>3.</sup> To sustain a voltage higher than $V_{DDIOX}$ +0.3 V, the internal pull-up/pull-down resistors must be disabled. <sup>4.</sup> Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This PMOS/NMOS contribution to the series resistance is minimal (~10% order). All I/Os are CMOS- and TTL-compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements is shown in Figure 20 for standard I/Os, and in Figure 21 for 5 V tolerant I/Os. Figure 20. TC and TTa I/O input characteristics ## **Output driving current** The GPIOs (general purpose input/outputs) can sink or source up to +/-8 mA, and sink or source up to +/- 20 mA (with a relaxed $V_{OL}/V_{OH}$ ). In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 6.2*: - The sum of the currents sourced by all the I/Os on V<sub>DDIOX</sub>, plus the maximum consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating ΣI<sub>VDD</sub> (see *Table 18: Current characteristics*). - The sum of the currents sunk by all the I/Os on V<sub>SS</sub>, plus the maximum consumption of the MCU sunk on V<sub>SS</sub>, cannot exceed the absolute maximum rating ΣI<sub>VSS</sub> (see Table 18: Current characteristics). ### **Output voltage levels** Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 20: General operating conditions*. All I/Os are CMOS- and TTL-compliant (FT, TTa or TC unless otherwise specified). Table 50. Output voltage characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | | |-----------------------------------|---------------------------------------------------------|-------------------------------------------------------------|-------------------------|-----|------|--| | V <sub>OL</sub> | Output low level voltage for an I/O pin | CMOS port <sup>(2)</sup> | - | 0.4 | | | | V <sub>OH</sub> | Output high level voltage for an I/O pin | $ I_{IO} = 8 \text{ mA}$ $V_{DDIOx} \ge 2.7 \text{ V}$ | V <sub>DDIOx</sub> -0.4 | - | V | | | V <sub>OL</sub> | Output low level voltage for an I/O pin | TTL port <sup>(2)</sup> | - | 0.4 | ., | | | V <sub>OH</sub> | Output high level voltage for an I/O pin | $ I_{IO} = 8 \text{ mA}$<br>$V_{DDIOx} \ge 2.7 \text{ V}$ | 2.4 | - | V | | | V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = 20 mA | - | 1.3 | V | | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin | $V_{\rm DDIOx} \ge 2.7 \text{ V}$ | V <sub>DDIOx</sub> -1.3 | - | | | | V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = 6 mA | - | 0.4 | V | | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin | IIIOI – O IIIA | V <sub>DDIOx</sub> -0.4 | - | | | | V <sub>OLFM+</sub> <sup>(4)</sup> | Output low level voltage for an FTf I/O pin in FM+ mode | $ I_{IO} = 20 \text{ mA}$<br>$V_{DDIOx} \ge 2.7 \text{ V}$ | - | 0.4 | V | | | <b>02</b> | FINIT Mode | I <sub>IO</sub> = 10 mA | - | 0.4 | V | | The I<sub>IO</sub> current sourced or sunk by the device must always respect the absolute maximum rating specified in *Table 18:* Current characteristics, and the sum of the currents sourced or sunk by all the I/Os (I/O ports and control pins) must always respect the absolute maximum ratings ΣI<sub>IO</sub>. <sup>2.</sup> TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52. <sup>3.</sup> Data based on characterization results. Not tested in production. <sup>4.</sup> Data based on design simulation only. Not tested in production. ### Input/output AC characteristics The definition and values of input/output AC characteristics are given in *Figure 22* and *Table 51*, respectively. Unless otherwise specified, the parameters given are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 20: General operating conditions*. Table 51. I/O AC characteristics<sup>(1)(2)</sup> | OSPEEDRy<br>[1:0]<br>value <sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | | |-------------------------------------------|---------------------------|-----------------------------------------------------------------|------------------------------------------------------|-----|-----|------|--| | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | | - | 2 | MHz | | | x0 | t <sub>f(IO)out</sub> | Output fall time | C <sub>L</sub> = 50 pF | - | 125 | ns | | | | t <sub>r(IO)out</sub> | Output rise time | | - | 125 | | | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | | - | 10 | MHz | | | 01 | t <sub>f(IO)out</sub> | Output fall time | C <sub>L</sub> = 50 pF | - | 25 | | | | | t <sub>r(IO)out</sub> | Output rise time | | - | 25 | ns | | | | | | $C_L = 30 \text{ pF}, V_{DDIOX} \ge 2.7 \text{ V}$ | - | 50 | | | | | f <sub>max(IO)out</sub> N | Maximum frequency <sup>(3)</sup> | $C_L$ = 50 pF, $V_{DDIOx} \ge 2.7 \text{ V}$ | - | 30 | MHz | | | | | | C <sub>L</sub> = 50 pF, V <sub>DDIOx</sub> < 2.7 V | - | 20 | | | | | | | $C_L = 30 \text{ pF}, V_{DDIOx} \ge 2.7 \text{ V}$ | - | 5 | | | | 11 | t <sub>f(IO)out</sub> | Output fall time | $C_L$ = 50 pF, $V_{DDIOx} \ge 2.7 \text{ V}$ | - | 8 | | | | | | | C <sub>L</sub> = 50 pF, V <sub>DDIOx</sub> < 2.7 V - | | 12 | 1 | | | | | | $C_L = 30 \text{ pF}, V_{DDIOx} \ge 2.7 \text{ V}$ | - | 5 | ns | | | | t <sub>r(IO)out</sub> | Output rise time | $C_L$ = 50 pF, $V_{DDIOx} \ge 2.7 \text{ V}$ | - | 8 | | | | | | | C <sub>L</sub> = 50 pF, V <sub>DDIOx</sub> < 2.7 V | - | 12 | | | | FM+ | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | | - | 2 | MHz | | | configuration | t <sub>f(IO)out</sub> | Output fall time | C <sub>L</sub> = 50 pF | | 12 | | | | (4) | t <sub>r(IO)out</sub> | Output rise time | | - | 34 | ns | | | | t <sub>EXTIpw</sub> | Pulse width of external signals detected by the EXTI controller | | 10 | - | ns | | The I/O speed is configured using the OSPEEDRx[1:0] bits. Refer to the STM32F0xxxx RM0091 reference manual for a description of GPIO Port configuration register. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> The maximum frequency is defined in Figure 22. <sup>4.</sup> When FM+ configuration is set, the I/O speed control is bypassed. Refer to the STM32F0xxxx reference manual RM0091 for a detailed description of FM+ I/O configuration. Figure 22. I/O AC characteristics definition # 6.3.15 NRST pin characteristics The NRST pin input driver uses the CMOS technology. It is connected to a permanent pull-up resistor, $R_{\text{PU}}$ . Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 20: General operating conditions*. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|-------------------------------------------------|-----------------------------|---------------------------------------------|-----|------------------------------------------|------| | V <sub>IL(NRST)</sub> | NRST input low level voltage | | - | - | 0.3 V <sub>DD</sub> +0.07 <sup>(1)</sup> | V | | V <sub>IH(NRST)</sub> | NRST input high level voltage | | 0.445 V <sub>DD</sub> +0.398 <sup>(1)</sup> | - | - | v | | V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis | | - | 200 | - | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 25 | 40 | 55 | kΩ | | V <sub>F(NRST)</sub> | NRST input filtered pulse | | - | - | 100 <sup>(1)</sup> | ns | | V <sub>NF(NRST)</sub> | NRST input not filtered pulse | 2.7 < V <sub>DD</sub> < 3.6 | 300 <sup>(1)</sup> | - | - | ns | | | TWING I Input flot lillered pulse | 2.0 < V <sub>DD</sub> < 3.6 | 500 <sup>(1)</sup> | - | - | 115 | Table 52. NRST pin characteristics **577** <sup>1.</sup> Data based on design simulation only. Not tested in production. The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimal (~10% order). Figure 23. Recommended NRST pin protection - 1. The external capacitor protects the device against parasitic resets. - The user must ensure that the level on the NRST pin can go below the $V_{IL(NRST)}$ max level specified in *Table 52: NRST pin characteristics*. Otherwise the reset will not be taken into account by the device. #### 6.3.16 12-bit ADC characteristics resistance capacitor Calibration time Internal sample and hold Unless otherwise specified, the parameters given in Table 53 are preliminary values derived from tests performed under ambient temperature, $f_{PCLK}$ frequency and $V_{DDA}$ supply voltage conditions summarized in Table 20: General operating conditions. Note: It is recommended to perform a calibration after each power-up. **Symbol Parameter Conditions** Min Typ Max Unit Analog supply voltage for V 2.4 3.6 $V_{DDA}$ ADC ON Current consumption of I<sub>DDA</sub> (ADC) $V_{DD} = V_{DDA} = 3.3 \text{ V}$ 0.9 mΑ the ADC(1) ADC clock frequency 0.6 $f_{ADC}$ 14 MHz $f_{S}^{(2)}$ Sampling rate 0.05 1 $\mathsf{MHz}$ $f_{ADC} = 14 \text{ MHz}$ 823 kHz $f_{TRIG}^{\phantom{T}(2)}$ External trigger frequency 17 1/f<sub>ADC</sub> Conversion voltage range 0 ٧ $V_{AIN}$ $V_{DDA}$ See Equation 1 and $R_{AIN}^{(2)}$ 50 $k\Omega$ External input impedance Table 54 for details Sampling switch $R_{ADC}^{(2)}$ kΩ 1 Table 53. ADC characteristics $C_{ADC}^{(2)}$ $t_{\text{CAL}}^{\,(2)}$ $f_{ADC} = 14 \text{ MHz}$ pF μs 1/f<sub>ADC</sub> 8 5.9 83 | Table 53. ADC characteristics (continued) | | | | | | | |-------------------------------------------|----------------------------------|--------------------------------------------------|----------------------------------------------------------------------------|-------|---------------------------------------------------|----------------------------| | Symbol | Parameter | Conditions | Min Typ Max | | Max | Unit | | | | ADC clock = HSI14 | 1.5 ADC<br>cycles + 2<br>f <sub>PCLK</sub> cycles | - | 1.5 ADC<br>cycles + 3<br>f <sub>PCLK</sub> cycles | | | W <sub>LATENCY</sub> <sup>(2)</sup> | ADC_DR register write latency | ADC clock = PCLK/2 | - | 4.5 | - | f <sub>PCLK</sub><br>cycle | | | | ADC clock = PCLK/4 | - | 8.5 | - | f <sub>PCLK</sub><br>cycle | | | | $f_{ADC} = f_{PCLK}/2 = 14 \text{ MHz}$ | | 0.196 | | | | | Trigger conversion latency | f <sub>ADC</sub> = f <sub>PCLK</sub> /2 | 5.5 | | 1/f <sub>PCLK</sub> | | | t <sub>latr</sub> (2) | | f <sub>ADC</sub> = f <sub>PCLK</sub> /4 = 12 MHz | 0.219 | | | μs | | | | f <sub>ADC</sub> = f <sub>PCLK</sub> /4 | 10.5 | | 1/f <sub>PCLK</sub> | | | | | f <sub>ADC</sub> = f <sub>HSI14</sub> = 14 MHz | 0.188 | - | 0.259 | μs | | Jitter <sub>ADC</sub> | ADC jitter on trigger conversion | f <sub>ADC</sub> = f <sub>HSI14</sub> | - | 1 | - | 1/f <sub>HSI14</sub> | | t <sub>S</sub> <sup>(2)</sup> | Sampling time | f <sub>ADC</sub> = 14 MHz | 0.107 | - | 17.1 | μs | | l r2, , | Sampling time | | 1.5 | - | 239.5 | 1/f <sub>ADC</sub> | | t <sub>STAB</sub> <sup>(2)</sup> | Power-up time | 0 0 | | 1 | μs | | | | Total conversion time | f <sub>ADC</sub> = 14 MHz | 1 | - | 18 | μs | | t <sub>CONV</sub> <sup>(2)</sup> | (including sampling time) | | 14 to 252 (t <sub>S</sub> for sampling +12.5 for successive approximation) | | | 1/f <sub>ADC</sub> | Table 53. ADC characteristics (continued) $$\begin{aligned} & \textbf{Equation 1: R_{AIN} } \underset{T_{S}}{\text{max formula}} \\ & R_{AIN} < \underset{f_{ADC} \times C_{ADC} \times In(2^{N+2})}{T_{S}} - R_{ADC} \end{aligned}$$ The formula above (Equation 1) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution). Table 54. $R_{AIN}$ max for $f_{ADC}$ = 14 MHz | T <sub>s</sub> (cycles) | t <sub>S</sub> (µs) | $R_{AIN}$ max $(k\Omega)^{(1)}$ | |-------------------------|---------------------|---------------------------------| | 1.5 | 0.11 | 0.4 | | 7.5 | 0.54 | 5.9 | | 13.5 | 0.96 | 11.4 | | 28.5 | 2.04 | 25.2 | | 41.5 | 2.96 | 37.2 | | 55.5 | 3.96 | 50 | During conversion of the sampled value (12.5 x ADC clock period), an additional consumption of 100 μA on I<sub>DD</sub> and 60 μA on I<sub>DD</sub> should be taken into account. <sup>2.</sup> Guaranteed by design, not tested in production. Table 54. R<sub>AIN</sub> max for f<sub>ADC</sub> = 14 MHz (continued) | T <sub>s</sub> (cycles) | t <sub>S</sub> (µs) | R <sub>AIN</sub> max (kΩ) <sup>(1)</sup> | |-------------------------|---------------------|------------------------------------------| | 71.5 | 5.11 | NA | | 239.5 | 17.1 | NA | <sup>1.</sup> Guaranteed by design, not tested in production. Table 55. ADC accuracy<sup>(1)(2)(3)</sup> | Symbol | Parameter | Test conditions | Тур | Max <sup>(4)</sup> | Unit | |--------|------------------------------|-------------------------------------------------------------------------------------------------------------------------|------|--------------------|------| | ET | Total unadjusted error | | ±1.3 | ±2 | | | EO | Offset error | f <sub>PCLK</sub> = 48 MHz, | ±1 | ±1.5 | | | EG | Gain error | $f_{ADC}$ = 14 MHz, R <sub>AIN</sub> < 10 kΩ<br>V <sub>DDA</sub> = 3 V to 3.6 V | ±0.5 | ±1.5 | LSB | | ED | Differential linearity error | T <sub>A</sub> = 25 °C | ±0.7 | ±1 | | | EL | Integral linearity error | | ±0.8 | ±1.5 | | | ET | Total unadjusted error | f <sub>PCLK</sub> = 48 MHz,<br>f <sub>ADC</sub> = 14 MHz, R <sub>AIN</sub> < 10 kΩ<br>V <sub>DDA</sub> = 2.7 V to 3.6 V | ±3.3 | ±4 | | | EO | Offset error | | ±1.9 | ±2.8 | | | EG | Gain error | | ±2.8 | ±3 | LSB | | ED | Differential linearity error | $T_A = -40 \text{ to } 105 \text{ °C}$ | ±0.7 | ±1.3 | | | EL | Integral linearity error | | ±1.2 | ±1.7 | | | ET | Total unadjusted error | | ±3.3 | ±4 | | | EO | Offset error | f <sub>PCLK</sub> = 48 MHz, | ±1.9 | ±2.8 | | | EG | Gain error | $f_{ADC}$ = 14 MHz, $R_{AIN}$ < 10 k $\Omega$<br>$V_{DDA}$ = 2.4 V to 3.6 V | ±2.8 | ±3 | LSB | | ED | Differential linearity error | T <sub>A</sub> = 25 °C | ±0.7 | ±1.3 | | | EL | Integral linearity error | | ±1.2 | ±1.7 | | - 1. ADC DC accuracy values are measured after internal calibration. - 2. ADC Accuracy vs. Negative Injection Current: Injecting negative current on any of the standard (non-robust) analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 6.3.14 does not affect the ADC accuracy. - 3. Better performance may be achieved in restricted $V_{\text{DDA}}$ , frequency and temperature ranges. - 4. Data based on characterization results, not tested in production. Figure 24. ADC accuracy characteristics - Refer to Table 53: ADC characteristics for the values of RAIN, RADC and CADC. - $C_{parasitic}$ represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high $C_{parasitic}$ value will downgrade conversion accuracy. To remedy this, $f_{ADC}$ should be reduced. #### General PCB design guidelines Power supply decoupling should be performed as shown in Figure 12: Power supply scheme. The 10 nF capacitor should be ceramic (good quality) and it should be placed as close as possible to the chip. DocID022265 Rev 4 82/115 # 6.3.17 DAC electrical specifications Table 56. DAC characteristics | Symbol | Parameter | Min | Тур | Max | Unit | Comments | |----------------------------------|--------------------------------------------------------------------------------------------------------------|-----|-----|-------------------------|------|------------------------------------------------------------------------------------------------------------------------| | V <sub>DDA</sub> | Analog supply voltage for DAC ON | 2.4 | - | 3.6 | V | | | R <sub>LOAD</sub> <sup>(1)</sup> | Resistive load with buffer ON | 5 | - | - | kΩ | Load is referred to ground | | R <sub>0</sub> <sup>(1)</sup> | Impedance output with buffer OFF | - | - | 15 | kΩ | When the buffer is OFF, the Minimum resistive load between DAC_OUT and $V_{SS}$ to have a 1% accuracy is 1.5 $M\Omega$ | | C <sub>LOAD</sub> <sup>(1)</sup> | Capacitive load | - | - | 50 | pF | Maximum capacitive load at DAC_OUT pin (when the buffer is ON). | | DAC_OUT min <sup>(1)</sup> | Lower DAC_OUT voltage with buffer ON | 0.2 | - | - | V | It gives the maximum output excursion of the DAC. It corresponds to 12-bit input | | DAC_OUT max <sup>(1)</sup> | Higher DAC_OUT voltage with buffer ON | - | - | V <sub>DDA</sub> – 0.2 | V | code (0x0E0) to (0xF1C) at $V_{DDA}$ = 3.6 V and (0x155) and (0xEAB) at $V_{DDA}$ = 2.4 V | | DAC_OUT min <sup>(1)</sup> | Lower DAC_OUT voltage with buffer OFF | - | 0.5 | - | mV | It gives the maximum output | | DAC_OUT max <sup>(1)</sup> | Higher DAC_OUT voltage with buffer OFF | - | - | V <sub>DDA</sub> – 1LSB | ٧ | excursion of the DAC. | | I <sub>DDA</sub> <sup>(1)</sup> | DAC DC current | - | - | 380 | μA | With no load, middle code (0x800) on the input | | DDA' | consumption in quiescent mode <sup>(2)</sup> | - | - | 480 | μA | With no load, worst code (0xF1C) on the input | | DNL <sup>(3)</sup> | Differential non linearity Difference between two | - | - | ±0.5 | LSB | Given for the DAC in 10-bit configuration | | | consecutive code-1LSB) | - | - | ±2 | LSB | Given for the DAC in 12-bit configuration | | | Integral non linearity<br>(difference between | - | - | ±1 | LSB | Given for the DAC in 10-bit configuration | | INL <sup>(3)</sup> | measured value at Code i<br>and the value at Code i on a<br>line drawn between Code 0<br>and last Code 1023) | - | - | ±4 | LSB | Given for the DAC in 12-bit configuration | | | Offset error | ı | 1 | ±10 | mV | | | Offset <sup>(3)</sup> | (difference between measured value at Code | - | - | ±3 | LSB | Given for the DAC in 10-bit at V <sub>DDA</sub> = 3.6 V | | | (0x800) and the ideal value<br>= V <sub>DDA</sub> /2) | ı | - | ±12 | LSB | Given for the DAC in 12-bit at V <sub>DDA</sub> = 3.6 V | | Gain error <sup>(3)</sup> | Gain error | - | - | ±0.5 | % | Given for the DAC in 12-bit configuration | | Symbol | Parameter | Min | Тур | Max | Unit | Comments | |----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | t <sub>SETTLING</sub> (3) | Settling time (full scale: for a 10-bit input code transition between the lowest and the highest input codes when DAC_OUT reaches final value ±1LSB | - | 3 | 4 | μs | $C_{LOAD} \le 50$ pF, $R_{LOAD} \ge 5 \text{ k}\Omega$ | | Update rate <sup>(3)</sup> | Max frequency for a correct DAC_OUT change when small variation in the input code (from code i to i+1LSB) | - | - | 1 | MS/s | $C_{LOAD} \leq 50$ pF, $R_{LOAD} \geq 5 \text{ k}\Omega$ | | t <sub>WAKEUP</sub> (3) | Wakeup time from off state<br>(Setting the ENx bit in the<br>DAC Control register) | - | 6.5 | 10 | μs | $\begin{split} C_{LOAD} \leq & \ 50 \ \text{pF, } R_{LOAD} \geq 5 \ \text{k}\Omega \\ \text{input code between lowest and} \\ \text{highest possible ones.} \end{split}$ | | PSRR+ (1) | Power supply rejection ratio (to V <sub>DDA</sub> ) (static DC measurement | - | -67 | -40 | dB | No R <sub>LOAD</sub> , C <sub>LOAD</sub> = 50 pF | - 1. Guaranteed by design, not tested in production. - 2. The DAC is in "quiescent mode" when it keeps the value steady on the output so no dynamic consumption is involved. - 3. Data based on characterization results, not tested in production. Figure 26. 12-bit buffered / non-buffered DAC The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register. # 6.3.18 Comparator characteristics **Table 57. Comparator characteristics** | Symbol | Parameter | Conditi | ons | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit | | |--------------------------|--------------------------------------|----------------------------------------|-----------------------------|-----------------------------|-----|--------------------|-------|----| | $V_{DDA}$ | Analog supply voltage | | | 2 | - | 3.6 | | | | V <sub>IN</sub> | Comparator input voltage range | | | 0 | - | V <sub>DDA</sub> | V | | | V <sub>BG</sub> | Scaler input voltage | | | - | 1.2 | - | | | | V <sub>SC</sub> | Scaler offset voltage | | | - | ±5 | ±10 | mV | | | t <sub>s_sc</sub> | Scaler startup time from power down | | | - | - | 0.1 | ms | | | t <sub>START</sub> | Comparator startup time | Startup time to reach pr specification | opagation delay | - | - | 60 | μs | | | | | Ultra-low power mode | | - | 2 | 4.5 | | | | | Propagation delay for | Low power mode | | - | 0.7 | 1.5 µs | | | | | 200 mV step with | Medium power mode | - | 0.3 | 0.6 | | | | | | 100 mV overdrive | 100 mV overdrive | High speed mode | $V_{DDA} \ge 2.7 \text{ V}$ | - | 50 | 100 | ns | | <b>.</b> | | V <sub>DDA</sub> < 2.7 V | V <sub>DDA</sub> < 2.7 V | - | 100 | 240 | 115 | | | t <sub>D</sub> | | Ultra-low power mode | | - | 2 | 7 | | | | | Propagation delay for | Low power mode | | - | 0.7 | 2.1 | μs | | | | full range step with | Medium power mode | | - | 0.3 | 1.2 | | | | | 100 mV overdrive | High speed mode | $V_{DDA} \ge 2.7 \text{ V}$ | - | 90 | 180 | ns | | | | | Trigit speed mode | $V_{DDA} < 2.7 V$ | - | 110 | 300 | 110 | | | V <sub>offset</sub> | Comparator offset error | | | - | ±4 | ±10 | mV | | | dV <sub>offset</sub> /dT | Offset error temperature coefficient | | | - | 18 | - | μV/°C | | | | | Ultra-low power mode | | - | 1.2 | 1.5 | | | | | COMP current | Low power mode | | - | 3 | 5 | | | | I <sub>DD(COMP)</sub> | consumption | Medium power mode | | - | 10 | 15 | μA | | | | | High speed mode | | - | 75 | 100 | | | | Symbol | Parameter | Conditions | | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit | |-----------|-----------------------|------------------------------------------|-----------------------|--------------------|-----|--------------------|------| | | | No hysteresis<br>(COMPxHYST[1:0]=00) | | - | 0 | - | | | | | Low byotoropic | High speed mode | 3 | | 13 | | | | | [(OOM ATTOTETIO] OT/ | All other power modes | 5 | 8 | 10 | | | $V_{hys}$ | Comparator hysteresis | Mark and a standard | High speed mode | 7 | | 26 | mV | | | | Medium hysteresis<br>(COMPxHYST[1:0]=10) | All other power modes | 9 | 15 | 19 | | | | | High bystorogic | High speed mode | 18 | | 49 | | | | | High hysteresis (COMPxHYST[1:0]=11) | All other power modes | 19 | 31 | 40 | | Table 57. Comparator characteristics (continued) # 6.3.19 Temperature sensor characteristics **Symbol Parameter** Min Max Unit Тур T<sub>I</sub> (1) V<sub>SENSE</sub> linearity with temperature $\pm \, 1$ $\pm\,2$ °C Avg\_Slope(1) mV/°C Average slope 4.0 4.3 4.6 $V_{30}$ Voltage at 30 °C ( $\pm$ 5 °C)<sup>(2)</sup> 1.34 1.43 1.52 t<sub>START</sub><sup>(1)</sup> Startup time 4 10 μs ADC sampling time when reading the $T_{S\_temp}^{(1)(3)}$ 17.1 μs temperature Table 58. TS characteristics - 1. Guaranteed by design, not tested in production. - 2. Measured at $V_{DDA}$ = 3.3 V $\pm$ 10 mV. The $V_{30}$ ADC conversion result is stored in the TS\_CAL1 byte. Refer to Table 3: Temperature sensor calibration values. - 3. The shortest sampling time can be determined in the application by multiple iterations. # 6.3.20 V<sub>BAT</sub> monitoring characteristics Table 59. V<sub>BAT</sub> monitoring characteristics | Symbol | Parameter | | Тур | Max | Unit | |---------------------------------------|-------------------------------------------------------------------------|----|-----|-----|------| | R | Resistor bridge for V <sub>BAT</sub> | | 50 | - | kΩ | | Q | Ratio on V <sub>BAT</sub> measurement | | 2 | - | | | Er <sup>(1)</sup> | Error on Q | -1 | - | +1 | % | | T <sub>S_vbat</sub> <sup>(1)(2)</sup> | ADC sampling time when reading the V <sub>BAT</sub> (for 1 mV accuracy) | 5 | - | - | μs | <sup>1.</sup> Guaranteed by design, not tested in production. <sup>1.</sup> Data based on characterization results, not tested in production. <sup>2.</sup> The shortest sampling time can be determined in the application by multiple iterations. #### 6.3.21 Timer characteristics The parameters given in the following tables are guaranteed by design. Refer to Section 6.3.14: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). Table 60. TIMx<sup>(1)</sup> characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------|-------------------------|-------------------------------|--------|-------------------------|----------------------| | t(TIM) | Timer resolution time | | 1 | - | t <sub>TIMxCLK</sub> | | t <sub>res(TIM)</sub> | Time resolution time | f <sub>TIMxCLK</sub> = 48 MHz | 20.8 | - | ns | | f <sub>EXT</sub> | Timer external clock | | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | 'EXI | frequency on CH1 to CH4 | f <sub>TIMxCLK</sub> = 48 MHz | 0 | 24 | MHz | | Res <sub>TIM</sub> | Timer resolution | TIMx (except TIM2) | - | 16 | bit | | | | TIM2 | - | 32 | | | t | 16-bit counter clock | | 1 | 65536 | t <sub>TIMxCLK</sub> | | tCOUNTER | period | f <sub>TIMxCLK</sub> = 48 MHz | 0.0208 | 1365 | μs | | tway ooung | Maximum possible count | | - | 65536 × 65536 | t <sub>TIMxCLK</sub> | | <sup>t</sup> MAX_COUNT | with 32-bit counter | f <sub>TIMxCLK</sub> = 48 MHz | - | 89.48 | s | TIMx is used as a general term to refer to the TIM1, TIM2, TIM3, TIM6, TIM14, TIM15, TIM16 and TIM17 timers. Table 61. IWDG min/max timeout period at 40 kHz (LSI)<sup>(1)</sup> | Prescaler divider | PR[2:0] bits | Min timeout RL[11:0]=<br>0x000 | Max timeout RL[11:0]=<br>0xFFF | Unit | |-------------------|--------------|--------------------------------|--------------------------------|------| | /4 | 0 | 0.1 | 409.6 | | | /8 | 1 | 0.2 | 819.2 | | | /16 | 2 | 0.4 | 1638.4 | | | /32 | 3 | 0.8 | 3276.8 | ms | | /64 | 4 | 1.6 | 6553.6 | | | /128 | 5 | 3.2 | 13107.2 | | | /256 | 6 or 7 | 6.4 | 26214.4 | | These timings are given for a 40 kHz clock but the microcontroller's internal RC frequency can vary from 30 to 60 kHz. Moreover, given an exact RC oscillator frequency, the exact timings still depend on the phasing of the APB interface clock versus the LSI clock so that there is always a full RC period of uncertainty. | • | ubio 02. 1111B | J IIIIIIIIII III AX CIIIII OOGE VAI | ao at 40 milit (i ozit) | | |-----------|----------------|-------------------------------------|-------------------------|------| | Prescaler | WDGTB | Min timeout value | Max timeout value | Unit | | 1 | 0 | 0.0853 | 5.4613 | | | 2 | 1 | 0.1706 | 10.9226 | mo | | 4 | 2 | 0.3413 | 21.8453 | ms | | 8 | 3 | 0.6826 | 43.6906 | | Table 62. WWDG min/max timeout value at 48 MHz (PCLK) ## 6.3.22 Communication interfaces # I<sup>2</sup>C interface characteristics The I $^2$ C interface meets the requirements of the standard I $^2$ C communication protocol with the following restrictions: the I/O pins SDA and SCL are mapped to are not "true" opendrain. When configured as open-drain, the PMOS connected between the I/O pin and $V_{DDIOx}$ is disabled, but is still present. The I<sup>2</sup>C characteristics are described in *Table 63*. Refer also to *Section 6.3.14: I/O port characteristics* for more details on the input/output alternate function characteristics (SDA and SCL). | | Table 03. 120 Characteristics | | | | | | | | |---------------------|--------------------------------------------------|------|---------------------|--------|--------------------|--------|---------------------|-------| | Cymah al | Parameter | Star | idard | Fast n | node | Fast n | node + | Unit | | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Oilit | | f <sub>SCL</sub> | SCL clock frequency | 0 | 100 | 0 | 400 | 0 | 1000 | KHz | | t <sub>LOW</sub> | Low period of the SCL clock | 4.7 | - | 1.3 | - | 0.5 | - | μs | | t <sub>HIGH</sub> | High Period of the SCL clock | 4 | | 0.6 | - | 0.26 | - | μs | | tr | Rise time of both SDA and SCL signals | - | 1000 | - | 300 | - | 120 | ns | | tf | Fall time of both SDA and SCL signals | - | 300 | - | 300 | - | 120 | ns | | t <sub>HD;DAT</sub> | Data hold time | 0 | - | 0 | - | 0 | - | μs | | t <sub>VD;DAT</sub> | Data valid time | - | 3.45 <sup>(2)</sup> | - | 0.9 <sup>(2)</sup> | - | 0.45 <sup>(2)</sup> | μs | | t <sub>VD;ACK</sub> | Data valid acknowledge time | - | 3.45 <sup>(2)</sup> | - | 0.9 <sup>(2)</sup> | - | 0.45 <sup>(2)</sup> | μs | | t <sub>SU;DAT</sub> | Data setup time | 250 | - | 100 | - | 50 | - | ns | | t <sub>HD;STA</sub> | Hold time (repeated) START condition | 4.0 | - | 0.6 | - | 0.26 | - | μs | | t <sub>SU;STA</sub> | Set-up time for a repeated START condition | 4.7 | - | 0.6 | - | 0.26 | - | μs | | t <sub>SU;STO</sub> | Set-up time for STOP condition | 4.0 | - | 0.6 | - | 0.26 | - | μs | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | 4.7 | - | 1.3 | - | 0.5 | - | μs | Table 63. I2C characteristics<sup>(1)</sup> | Table 63. I2C characteristics <sup>(1)</sup> (co | |--------------------------------------------------| |--------------------------------------------------| | Symbol | Parameter | Standard | | Fast mode | | Fast mode + | | Unit | |-----------------|----------------------------------------------------------------|----------|-------------------|-----------|-------------------|-------------|-------------------|-------| | Symbol | raiailletei | Min | Max | Min | Max | Min | Max | Oilit | | C <sub>b</sub> | Capacitive load for each bus line | - | 400 | - | 400 | - | 550 | pF | | t <sub>SP</sub> | Pulse width of spikes that are suppressed by the analog filter | 0 | 50 <sup>(3)</sup> | 0 | 50 <sup>(3)</sup> | 0 | 50 <sup>(3)</sup> | ns | - The I2C characteristics are the requirements from the I2C bus specification rev03. They are guaranteed by design when the I2Cx\_TIMING register is correctly programmed (refer to reference manual). These characteristics are not tested in production. - 2. The maximum $t_{\text{HD;DAT}}$ could be 3.45 $\mu s$ , 0.9 $\mu s$ and 0.45 $\mu s$ for standard mode, fast mode and fast mode plus, but must be less than the maximum of $t_{\text{VD;DAT}}$ or $t_{\text{VD;ACK}}$ by a transition time. - 3. The minimum width of the spikes filtered by the analog filter is above $t_{SP(max)}$ . Table 64. I2C analog filter characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |-----------------|------------------------------------------------------------------------|-------------------|--------------------|------| | t <sub>AF</sub> | Maximum pulse width of spikes that are suppressed by the analog filter | 50 <sup>(2)</sup> | 260 <sup>(3)</sup> | ns | - 1. Guaranteed by design, not tested in production. - 2. Spikes with widths below $t_{AF(min)}$ are filtered. - 3. Spikes with widths above $t_{\text{AF}(\text{max})}$ are not filtered Figure 27. I<sup>2</sup>C bus AC waveforms and measurement circuit Legend: Rs: Series protection resistors. Rp: Pull-up resistors. $V_{DD\_12C}$ : $I^2C$ bus supply. # SPI/I<sup>2</sup>S characteristics Unless otherwise specified, the parameters given in *Table 65* for SPI or in *Table 66* for I<sup>2</sup>S are derived from tests performed under the ambient temperature, f<sub>PCLKx</sub> frequency and supply voltage conditions summarized in *Table 20: General operating conditions*. Refer to Section 6.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI and WS, CK, SD for $I^2S$ ). | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------------------------|------------------------------|----------------------------|-----|-----|-------| | f <sub>SCK</sub> | SPI clock frequency | Master mode | - | 18 | MHz | | 1/t <sub>c(SCK)</sub> | SFI Clock frequency | Slave mode | - | 18 | IVITZ | | t <sub>r(SCK)</sub><br>t <sub>f(SCK)</sub> | SPI clock rise and fall time | Capacitive load: C = 15 pF | - | 6 | ns | Table 65. SPI characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------------------|----------------------------------|-------------------------------------------------------|-------------|-------------|------| | t <sub>su(NSS)</sub> | NSS setup time | Slave mode | 4Tpclk | - | | | t <sub>h(NSS)</sub> | NSS hold time | Slave mode | 2Tpclk + 10 | - | | | t <sub>w(SCKH)</sub> | SCK high and low time | Master mode, f <sub>PCLK</sub> = 36 MHz,<br>presc = 4 | Tpclk/2 -2 | Tpclk/2 + 1 | | | t <sub>su(MI)</sub> | Data input setup time | Master mode | 4 | - | | | t <sub>su(SI)</sub> | Data input setup time | Slave mode | 5 | - | | | t <sub>h(MI)</sub> | Data input hold time | Master mode | 4 | - | | | t <sub>h(SI)</sub> | Data input hold time | Slave mode | 5 | - | ns | | t <sub>a(SO)</sub> <sup>(2)</sup> | Data output access time | Slave mode, f <sub>PCLK</sub> = 20 MHz | 0 | 3Tpclk | | | t <sub>dis(SO)</sub> (3) | Data output disable time | Slave mode | 0 | 18 | | | t <sub>v(SO)</sub> | Data output valid time | Slave mode (after enable edge) | - | 22.5 | | | t <sub>v(MO)</sub> | Data output valid time | Master mode (after enable edge) | - | 6 | | | t <sub>h(SO)</sub> | Data output hold time | Slave mode (after enable edge) | 11.5 | - | | | t <sub>h(MO)</sub> | Data output hold time | Master mode (after enable edge) | 2 | - | | | DuCy(SCK) | SPI slave input clock duty cycle | Slave mode | 25 | 75 | % | Table 65. SPI characteristics<sup>(1)</sup> (continued) - 1. Data based on characterization results, not tested in production. - 2. Min time is for the minimum time to drive the output and the max time is for the maximum time to validate the data. - 3. Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put the data in Hi-Z Figure 28. SPI timing diagram - slave mode and CPHA = 0 Figure 29. SPI timing diagram - slave mode and CPHA = 1 1. Measurement points are done at CMOS levels: 0.3 $V_{\rm DD}$ and 0.7 $V_{\rm DD}$ . 1. Measurement points are done at CMOS levels: 0.3 $V_{DD}$ and 0.7 $V_{DD}$ . Table 66. I<sup>2</sup>S characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------------------|----------------------------------|----------------------------------------------------------------|-------|-------|------| | f <sub>CK</sub> | I <sup>2</sup> S clock frequency | Master mode (data: 16 bits, Audio frequency = 48 kHz) | 1.597 | 1.601 | MHz | | 1/t <sub>c(CK)</sub> | | Slave mode | 0 | 6.5 | | | t <sub>r(CK)</sub> | I <sup>2</sup> S clock rise time | Capacitive load C <sub>L</sub> = 15 pF | - | 10 | | | t <sub>f(CK)</sub> | I <sup>2</sup> S clock fall time | | - | 12 | | | t <sub>w(CKH)</sub> | I2S clock high time | Master f <sub>PCLK</sub> = 16 MHz, audio<br>frequency = 48 kHz | 306 | - | | | t <sub>w(CKL)</sub> | I2S clock low time | | 312 | - | ns | | t <sub>v(WS)</sub> | WS valid time | Master mode | 2 | - | | | t <sub>h(WS)</sub> | WS hold time | Master mode | 2 | - | | | t <sub>su(WS)</sub> | WS setup time | Slave mode | 7 | - | | | t <sub>h(WS)</sub> | WS hold time | Slave mode | 0 | - | | | DuCy(SCK) | I2S slave input clock duty cycle | Slave mode | 25 | 75 | % | | t <sub>su(SD_MR)</sub> | Data input setup time | Master receiver | 6 | - | | | t <sub>su(SD_SR)</sub> | Data input setup time | Slave receiver | 2 | - | | | t <sub>h(SD_MR)</sub> <sup>(2)</sup> | - Data input hold time | Master receiver | 4 | - | | | t <sub>h(SD_SR)</sub> (2) | - Data iriput riolu time | Slave receiver | 0.5 | - | ] | | t <sub>v(SD_ST)</sub> <sup>(2)</sup> | Data output valid time | Slave transmitter (after enable edge) | - | 20 | ns | | t <sub>h(SD_ST)</sub> | Data output hold time | Slave transmitter (after enable edge) | 13 | - | | | t <sub>v(SD_MT)</sub> <sup>(2)</sup> | Data output valid time | Master transmitter (after enable edge) | - | 4 | | | t <sub>h(SD_MT)</sub> | Data output hold time | Master transmitter (after enable edge) | 0 | - | | <sup>1.</sup> Data based on design simulation and/or characterization results, not tested in production. <sup>2.</sup> Depends on $f_{PCLK}$ . For example, if $f_{PCLK}$ = 8 MHz, then $T_{PCLK}$ = 1/ $f_{PLCLK}$ = 125 ns. Figure 31. I2S slave timing diagram (Philips protocol) - 1. Measurement points are done at CMOS levels: $0.3 \times V_{DDIOx}$ and $0.7 \times V_{DDIOx}$ . - LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte. Figure 32. I2S master timing diagram (Philips protocol) - 1. Data based on characterization results, not tested in production. - 2. LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte. # 7 Package characteristics # 7.1 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark. Figure 33. LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package outline 1. Drawing is not to scale. Table 67. LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package mechanical data | Cumbal | | millimeters | | | inches <sup>(1)</sup> | | |--------|--------|-------------|--------|--------|-----------------------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | А | - | - | 1.600 | - | - | 0.0630 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | D | 11.800 | 12.000 | 12.200 | 0.4646 | 0.4724 | 0.4803 | | D1 | 9.800 | 10.000 | 10.200 | 0.3858 | 0.3937 | 0.4016 | | D. | - | 7.500 | - | - | - | - | Table 67. LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package mechanical data (continued) | Symbol | | millimeters | | | inches <sup>(1)</sup> | | |--------|--------|-------------|--------|--------|-----------------------|--------| | | Min | Тур | Max | Min | Тур | Max | | E | 11.800 | 12.000 | 12.200 | 0.4646 | 0.4724 | 0.4803 | | E1 | 9.800 | 10.000 | 10.200 | 0.3858 | 0.3937 | 0.4016 | | е | - | 0.500 | - | - | 0.0197 | - | | k | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | - | 1.000 | - | - | 0.0394 | - | | ccc | | 0.080 | | | 0.0031 | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. 1. Drawing is not to scale. <sup>2.</sup> Dimensions are in millimeters. Figure 35. LQFP48 – 7 x 7 mm, 48 pin low-profile quad flat package outline 1. Drawing is not to scale. Table 68. LQFP48 - 7 x 7 mm, 48-pin low-profile quad flat package mechanical data | Cymhal | | millimeters | | | inches <sup>(1)</sup> | | |--------|-------|-------------|-------|--------|-----------------------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | - | - | 1.600 | - | - | 0.0630 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | D | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | D1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | D3 | - | 5.500 | - | - | 0.2165 | - | | E | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | E1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | E3 | - | 5.500 | - | - | 0.2165 | - | | е | - | 0.500 | - | - | 0.0197 | - | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | Table 68. LQFP48 – 7 x 7 mm, 48-pin low-profile quad flat package mechanical data (continued) | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-----|-----------------------|--------|-----| | Symbol | Min | Тур | Max | Min | Тур | Max | | L1 | - | 1.000 | - | - | 0.0394 | - | | k | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | ccc | 0.080 | | | 0.0031 | | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. 9.70 ai14911d Figure 36. LQFP48 recommended footprint ► ← 0.50 - 1. Drawing is not to scale. - 2. Dimensions are in millimeters. Figure 37. LQFP32 - 7 x 7mm 32-pin low-profile quad flat package outline 1. Drawing is not to scale. Table 69. LQFP32 - 7 x 7mm 32-pin low-profile quad flat package mechanical data | Symbol | | millimeters | | inches <sup>(1)</sup> | | | |--------|-------|-------------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | - | - | 1.600 | - | - | 0.0630 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.300 | 0.370 | 0.450 | 0.0118 | 0.0146 | 0.0177 | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | D | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | 577 100/115 Table 69. LQFP32 – 7 x 7mm 32-pin low-profile quad flat package mechanical data (continued) | Compleal | | millimeters | | | inches <sup>(1)</sup> | | |----------|-------|-------------|-------|--------|-----------------------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | D1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | D3 | - | 5.600 | - | - | 0.2205 | - | | E | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | E1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | E3 | - | 5.600 | - | - | 0.2205 | - | | е | - | 0.800 | - | - | 0.0315 | - | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | - | 1.000 | - | - | 0.0394 | - | | k | 0.0° | 3.5° | 7.0° | 0.0° | 3.5° | 7.0° | | ccc | - | - | 0.100 | - | - | 0.0039 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. - 1. Drawing is not to scale. - 2. Dimensions are in millimeters. Figure 39. UFBGA64 - 5 x 5 mm, 0.5 mm pitch, package outline 1. Drawing is not to scale. Table 70. UFBGA64 – 5 x 5 mm, 0.5 mm pitch, package mechanical data<sup>(1)</sup> | Symbol | | millimeters | | | inches <sup>(2)</sup> | | |--------|-------|-------------|-------|--------|-----------------------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | А | 0.460 | 0.530 | 0.600 | 0.0181 | 0.0209 | 0.0236 | | A1 | 0.050 | 0.080 | 0.110 | 0.0020 | 0.0031 | 0.0043 | | A2 | 0.400 | 0.450 | 0.500 | 0.0157 | 0.0177 | 0.0197 | | A3 | 0.080 | 0.130 | 0.180 | 0.0031 | 0.0051 | 0.0071 | | A4 | 0.270 | 0.320 | 0.370 | 0.0106 | 0.0126 | 0.0146 | | b | 0.170 | 0.280 | 0.330 | 0.0067 | 0.0110 | 0.0130 | | D | 4.850 | 5.000 | 5.150 | 0.1909 | 0.1969 | 0.2028 | | D1 | 3.450 | 3.500 | 3.550 | 0.1358 | 0.1378 | 0.1398 | | Е | 4.850 | 5.000 | 5.150 | 0.1909 | 0.1969 | 0.2028 | | E1 | 3.450 | 3.500 | 3.550 | 0.1358 | 0.1378 | 0.1398 | | е | - | 0.500 | - | - | 0.0197 | - | | F | 0.700 | 0.750 | 0.800 | 0.0276 | 0.0295 | 0.0315 | | ddd | - | - | 0.080 | - | - | 0.0031 | | eee | - | - | 0.150 | - | - | 0.0059 | | fff | - | - | 0.050 | - | - | 0.0020 | <sup>1.</sup> Preliminary data. <sup>2.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 40. UFQFPN48 - 7 x 7 mm, 0.5 mm pitch, package outline - 1. Drawing is not to scale. - 2. All leads/pads should also be soldered to the PCB to improve the lead/pad solder joint life. - 3. There is an exposed die pad on the underside of the UFQFPN package. It is recommended to connect and solder this back-side pad to PCB ground. 577 | | | millimeters | • | 7. 5 | inches <sup>(1)</sup> | | |--------|-------|-------------|-------|--------|-----------------------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | A | 0.500 | 0.550 | 0.600 | 0.0197 | 0.0217 | 0.0236 | | A1 | 0.000 | 0.020 | 0.050 | 0.0000 | 0.0008 | 0.0020 | | D | 6.900 | 7.000 | 7.100 | 0.2717 | 0.2756 | 0.2795 | | Е | 6.900 | 7.000 | 7.100 | 0.2717 | 0.2756 | 0.2795 | | D2 | 5.500 | 5.600 | 5.700 | 0.2165 | 0.2205 | 0.2244 | | E2 | 5.500 | 5.600 | 5.700 | 0.2165 | 0.2205 | 0.2244 | | L | 0.300 | 0.400 | 0.500 | 0.0118 | 0.0157 | 0.0197 | | Т | - | 0.152 | - | - | 0.0060 | - | | b | 0.200 | 0.250 | 0.300 | 0.0079 | 0.0098 | 0.0118 | | е | - | 0.500 | - | - | 0.0197 | - | Table 71. UFQFPN48 - 7 x 7 mm, 0.5 mm pitch, package mechanical data Values in inches are converted from mm and rounded to 4 decimal digits. Figure 41. UFQFPN48 recommended footprint 1. Dimensions are in millimeters. Figure 42. UFQFPN32 – 32-lead ultra thin fine pitch quad flat no-lead package outline (5 x 5) - 1. Drawing is not to scale. - 2. All leads/pads should also be soldered to the PCB to improve the lead/pad solder joint life. - There is an exposed die pad on the underside of the UFQFPN package. This pad is used for the device ground and must be connected. It is referred to as Pin 0 in Table 13: Pin definitions. Table 72. UFQFPN32 – 32-lead ultra thin fine pitch quad flat no-lead package (5 x 5), package mechanical data | Dim | | mm | | | inches <sup>(1)</sup> | | |------|-------|--------|-------|--------|-----------------------|--------| | Dim. | Min | Тур | Max | Min | Тур | Max | | Α | 0.500 | 0.550 | 0.600 | 0.0197 | 0.0217 | 0.0236 | | A1 | 0 | 0.020 | 0.050 | 0 | 0.0008 | 0.0020 | | A3 | - | 0.152 | - | - | 0.006 | - | | b | 0.180 | 0.230 | 0.280 | 0.0071 | 0.0091 | 0.0110 | | D | 4.900 | 5.000 | 5.100 | 0.1929 | 0.1969 | 0.2008 | | D2 | - | 3.500 | - | - | 0.1378 | - | | E | 4.900 | 5.000 | 5.100 | 0.1929 | 0.1969 | 0.2008 | | E2 | 3.400 | 3.500 | 3.600 | 0.1339 | 0.1378 | 0.1417 | | е | - | 0.500 | - | - | 0.0197 | - | | L | 0.300 | 0.400 | 0.500 | 0.0118 | 0.0157 | 0.0197 | | ddd | | 0.0800 | • | | 0.0031 | • | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. 5.30 5.30 3.80 3.45 0.50 0.75 A0B8\_FP\_V2 Figure 43. UFQFPN32 recommended footprint - 1. Drawing is not to scale. - 2. Dimensions are in millimeters. ### 7.2 Thermal characteristics The maximum chip junction temperature (T<sub>J</sub>max) must never exceed the values given in *Table 20: General operating conditions*. The maximum chip-junction temperature, $T_J$ max, in degrees Celsius, may be calculated using the following equation: $$T_J \max = T_A \max + (P_D \max x \Theta_{JA})$$ #### Where: - T<sub>A</sub> max is the maximum ambient temperature in °C, - Θ<sub>JA</sub> is the package junction-to-ambient thermal resistance, in °C/W, - $P_D$ max is the sum of $P_{INT}$ max and $P_{I/O}$ max ( $P_D$ max = $P_{INT}$ max + $P_{I/O}$ max), - P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power. P<sub>I/O</sub> max represents the maximum power dissipation on output pins where: $$P_{I/O}$$ max = $\Sigma (V_{OL} \times I_{OL}) + \Sigma ((V_{DDIOx} - V_{OH}) \times I_{OH})$ , taking into account the actual $V_{OL}$ / $I_{OL}$ and $V_{OH}$ / $I_{OH}$ of the I/Os at low and high level in the application. | Symbol | Parameter | Value | Unit | |---------------|---------------------------------------------------------------------------|-------|------| | | Thermal resistance junction-ambient<br>LQFP64 - 10 × 10 mm / 0.5 mm pitch | 45 | | | | Thermal resistance junction-ambient LQFP48 - 7 × 7 mm | 55 | | | | Thermal resistance junction-ambient LQFP32 - 7 × 7 mm | 56 | °C/W | | $\Theta_{JA}$ | Thermal resistance junction-ambient<br>UFBGA64 - 5 × 5 mm | 65 | C/VV | | | Thermal resistance junction-ambient UFQFPN48 - 7 × 7 mm | 32 | | | | Thermal resistance junction-ambient UFQFPN32 - 5 × 5 mm | 38 | | Table 73. Package thermal characteristics #### 7.2.1 Reference document JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org ## 7.2.2 Selecting the product temperature range When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Section 8: Part numbering*. Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature. As applications do not commonly use the STM32F0xx at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range will be best suited to the application. The following examples show how to calculate the temperature range needed for a given application. #### **Example 1: High-performance application** Assuming the following application conditions: Maximum ambient temperature $T_{Amax}$ = 82 °C (measured according to JESD51-2), $I_{DDmax}$ = 50 mA, $V_{DD}$ = 3.5 V, maximum 20 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V and maximum 8 I/Os used at the same time in output at low level with $I_{OL}$ = 20 mA, $V_{OL}$ = 1.3 V $P_{INTmax} = 50 \text{ mA} \times 3.5 \text{ V} = 175 \text{ mW}$ $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} + 8 \times 20 \text{ mA} \times 1.3 \text{ V} = 272 \text{ mW}$ This gives: $P_{INTmax} = 175 \text{ mW}$ and $P_{IOmax} = 272 \text{ mW}$ : $P_{Dmax} = 175 + 272 = 447 \text{ mW}$ Using the values obtained in *Table 73* $T_{Jmax}$ is calculated as follows: For LQFP64, 45 °C/W $T_{\text{-lmax}}$ = 82 °C + (45 °C/W × 447 mW) = 82 °C + 20.115 °C = 102.115 °C This is within the range of the suffix 6 version parts ( $-40 < T_J < 105$ °C) see *Table 20:* General operating conditions. In this case, parts must be ordered at least with the temperature range suffix 6 (see Section 8: Part numbering). Note: With this given $P_{Dmax}$ we can find the $T_{Amax}$ allowed for a given device temperature range (order code suffix 6 or 7). Suffix 6: $$T_{Amax} = T_{Jmax}$$ - $(45^{\circ}\text{C/W} \times 447 \text{ mW}) = 105\text{-}20.115 = 84.885 ^{\circ}\text{C}$ Suffix 7: $T_{Amax} = T_{Jmax}$ - $(45^{\circ}\text{C/W} \times 447 \text{ mW}) = 125\text{-}20.115 = 104.885 ^{\circ}\text{C}$ ### **Example 2: High-temperature application** Using the same rules, it is possible to address applications that run at high ambient temperatures with a low dissipation, as long as junction temperature $T_J$ remains within the specified range. Assuming the following application conditions: Maximum ambient temperature $T_{Amax}$ = 100 °C (measured according to JESD51-2), $I_{DDmax}$ = 20 mA, $V_{DD}$ = 3.5 V, maximum 20 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V $P_{INTmax} = 20 \text{ mA} \times 3.5 \text{ V} = 70 \text{ mW}$ $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} = 64 \text{ mW}$ This gives: P<sub>INTmax</sub> = 70 mW and P<sub>IOmax</sub> = 64 mW: $P_{Dmax} = 70 + 64 = 134 \text{ mW}$ Thus: P<sub>Dmax</sub> = 134 mW Using the values obtained in Table 73 $T_{\textit{Jmax}}$ is calculated as follows: For LQFP64, 45 °C/W $$T_{Jmax}$$ = 100 °C + (45 °C/W × 134 mW) = 100 °C + 6.03 °C = 106.03 °C This is above the range of the suffix 6 version parts ( $-40 < T_J < 105$ °C). In this case, parts must be ordered at least with the temperature range suffix 7 (see *Section 8: Part numbering*) unless we reduce the power dissipation in order to be able to use suffix 6 parts. Refer to *Figure 44* to select the required temperature range (suffix 6 or 7) according to your ambient temperature or power requirements. STM32F051xx Part numbering # 8 Part numbering For a list of available options (memory, package, and so on) or for further information on any aspect of this device, please contact your nearest ST sales office. Revision history STM32F051xx # 9 Revision history **Table 75. Document revision history** | Date | Revision | Changes | |-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 05-Apr-2012 | 1 | Initial release | | 25-Apr-2012 | 2 | Updated Table 2: STM32F051xx family device features and peripheral counts for 1 SPI and 1 I2C in 32-pin package Corrected Group 3 pin order in Table 5: Capacitive sensing GPIOs available on STM32F051xx devices. Updated current consumptionTable 25 to Table 28. Updated Table 39: HSI14 oscillator characteristics | | 23-Jul-2012 | 3 | Features reorganized and Section Figure 1.: Block diagram structure changed. Added LQFP32 package. Updated Section 3.4: Cyclic redundancy check calculation unit (CRC). Modified number of priority levels in Section 3.9.1: Nested vectored interrupt controller (NVIC). Added note 3. for PB2 and PB8, changed TIM2_CH_ETR into TIM2_CH1_ETR in Table 13: Pin definitions and Table 14: Alternate functions selected through GPIOA_AFR registers for port A. Added Table 15: Alternate functions selected through GPIOB_AFR registers for port B. Updated I <sub>VDD</sub> , I <sub>VSS</sub> , and I <sub>INJ(PIN)</sub> in Table 18: Current characteristics. Updated ACC <sub>HSI</sub> in Table 38: HSI oscillator characteristics and Table 39: HSI14 oscillator characteristics. Updated Table 48: I/O current injection susceptibility. Added BOOT0 input low and high level voltage in Table 49: I/O static characteristics. Modified number of pins in V <sub>OL</sub> and V <sub>OH</sub> description, and changed condition for V <sub>OLFM+</sub> in Table 50: Output voltage characteristics. Changed V <sub>DD</sub> to V <sub>DDA</sub> in Figure 37: Typical connection diagram using the ADC. Updated Figure 27: I2C bus AC waveforms and measurement circuit. | STM32F051xx Revision history Table 75. Document revision history (continued) | Revision | Changes | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | Modified datasheet title. | | | Added packages UFQFPN48 and UFBGA64. Replaced "backup domain with "RTC domain" throughout the document. | | | Changed SRAM value from "4 to 8 Kbytes" to "8 Kbytes" Replaced IWWDG with IWDG in <i>Figure 1: Block diagram</i> . Added inputs LSI and LSE to the multiplexer in <i>Figure 2:</i> | | | Clock tree. Added feature "Reference clock detection" in Section 3.15: Real-time clock (RTC) and backup registers. | | | Modified junction temperature in <i>Table 2: STM32F051xx</i> family device features and peripheral counts. | | | Renamed Table 4: Internal voltage reference calibration values. | | | Replaced $V_{DD}$ with $V_{DDA}$ and $V_{RERINT}$ with $\Delta V_{REFINT}$ in Table 24: Embedded internal reference voltage. | | | Rephrased introduction of Section 3.13: Touch sensing controller (TSC). | | | Rephrased Section 3.5.3: Voltage regulator. | | | Added sentence "If this is used when the voltage regulator is put in low power mode" under "Stop mode" in Section 3.5.4: Low-power modes. | | | Removed sentence "The internal voltage reference is also connected to ADC_IN17 input channel of the ADC." in Section 3.12: Comparators (COMP). | | | Removed feature "Periodic wakeup from Stop/Standby" in Section 3.15: Real-time clock (RTC) and backup registers. | | | Replaced I <sub>DD</sub> with I <sub>DDA</sub> in <i>Table 38: HSI oscillator</i> characteristics, <i>Table 39: HSI14 oscillator characteristics</i> and <i>Table 40: LSI oscillator characteristics</i> . | | | Moved section "Wakeup time from low-power mode" to Section 6.3.6 and rephrased the section. | | | Added lines D2 and E2 in <i>Table 71: UFQFPN48 – 7 x 7 mm, 0.5 mm pitch, package mechanical data.</i> | | | Added "The peripheral clock used is 48 MHz." in Section <i>On-chip peripheral current consumption</i> . | | | | Revision history STM32F051xx Table 75. Document revision history (continued) | Date | Revision | Changes | |------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Date 13-Jan-2014 | Revision 4 (continued) | Changes Added "Negative induced leakage current is caused by negative injection and positive induced leakage current is caused by positive injection" in Section Functional susceptibility to I/O current injection. Replaced reference "JESD22-C101" with "ANSI/ESD STM5.3.1" in Table 46: ESD absolute maximum ratings. Merged Table 27: Typical and maximum V <sub>DD</sub> consumption in Stop and Standby modes and Table 28: Typical and maximum V <sub>DDA</sub> consumption in Stop and Standby modes into Table 27: Typical and maximum current consumption in Stop and Standby modes. Updated: Table 3: Temperature sensor calibration values Table 4: Internal voltage reference calibration values Table 18: Current characteristics Table 20: General operating conditions Table 26: Typical and maximum current consumption from | | | | the VDDA supply Table 33: Low-power mode wakeup timings Table 48: I/O current injection susceptibility Table 49: I/O static characteristics Table 50: Output voltage characteristics Table 52: NRST pin characteristics Table 63: I2C characteristics Figure 12: Power supply scheme Figure 20: TC and TTa I/O input characteristics Figure 21: Five volt tolerant (FT and FTf) I/O input characteristics Figure 22: I/O AC characteristics definition Figure 27: I2C bus AC waveforms and measurement circuit Figure 25: Typical connection diagram using the ADC Figure 33: LQFP64 – 10 x 10 mm 64 pin low-profile quad | | | | <ul> <li>Figure 33: LQFP64 – 10 x 10 mm 64 pm low-profile quad flat package outline</li> <li>Figure 34: LQFP64 recommended footprint</li> <li>Figure 35: LQFP48 – 7 x 7 mm, 48 pin low-profile quad flat package outline</li> <li>Figure 36: LQFP48 recommended footprint</li> <li>Figure 37: LQFP32 – 7 x 7mm 32-pin low-profile quad flat package outline</li> <li>Figure 38: LQFP32 recommended footprint</li> <li>Figure 40: UFQFPN48 – 7 x 7 mm, 0.5 mm pitch, package outline</li> </ul> | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2014 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! #### Наши преимущества: - Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов: - Поставка более 17-ти миллионов наименований электронных компонентов; - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001: - Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну; - Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела: - Подбор оптимального решения, техническое обоснование при выборе компонента; - Подбор аналогов; - Консультации по применению компонента; - Поставка образцов и прототипов; - Техническая поддержка проекта; - Защита от снятия компонента с производства. #### Как с нами связаться **Телефон:** 8 (812) 309 58 32 (многоканальный) Факс: 8 (812) 320-02-42 Электронная почта: org@eplast1.ru Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.