# 8-Kb Microwire Serial EEPROM

## Description

The CAV93C76 is an 8–Kb Serial EEPROM memory device which is configured as either registers of 16 bits (ORG pin at  $V_{\rm CC}$  or Not Connected) or 8 bits (ORG pin at GND). Each register can be written (or read) serially by using the DI (or DO) pin. The CAV93C76 is manufactured using ON Semiconductor's advanced CMOS EEPROM floating gate technology. The device is designed to endure 1,000,000 program/erase cycles and has a data retention of 100 years. The device is available in 8–pin SOIC and TSSOP packages.

#### **Features**

- Automotive Temperature Grade 1 (-40°C to +125°C)
- High Speed Operation: 2 MHz
- 2.5 V to 5.5 V Supply Voltage Range
- Selectable x8 or x16 Memory Organization
- Self-timed Write Cycle with Auto-clear
- Software Write Protection
- Power-up Inadvertant Write Protection
- Low Power CMOS Technology
- 1,000,000 Program/Erase Cycles
- 100 Year Data Retention
- Sequential Read
- 8-pin SOIC and TSSOP Packages
- This Device is Pb–Free, Halogen Free/BFR Free and RoHS Compliant<sup>†</sup>



Figure 1. Functional Symbol

†For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.



# ON Semiconductor®

http://onsemi.com



SOIC-8 V SUFFIX CASE 751BD



TSSOP-8 Y SUFFIX CASE 948AL

#### **PIN CONFIGURATION**



## **PIN FUNCTION**

| Pin Name        | Function            |  |  |
|-----------------|---------------------|--|--|
| CS              | Chip Select         |  |  |
| SK              | Serial Clock Input  |  |  |
| DI              | Serial Data Input   |  |  |
| DO              | Serial Data Output  |  |  |
| V <sub>CC</sub> | Power Supply        |  |  |
| GND             | Ground              |  |  |
| ORG             | Memory Organization |  |  |
| NC              | No Connection       |  |  |

**NOTE:** When the ORG pin is connected to  $V_{CC}$ , the x16 organization is selected. When it is connected to ground, the x8 organization is selected. If the ORG pin is left unconnected, then an internal pull–up device will select the x16 organization.

## **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet.

**Table 1. ABSOLUTE MAXIMUM RATINGS** 

| Parameters                                         | Ratings      | Units |
|----------------------------------------------------|--------------|-------|
| Storage Temperature                                | −65 to +150  | °C    |
| Voltage on any Pin with Respect to Ground (Note 1) | -0.5 to +6.5 | V     |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. The minimum DC input voltage is -0.5 V. During transitions, inputs may undershoot to -2.0 V for periods of less than 20 ns. Maximum DC voltage on output pins is V<sub>CC</sub> +0.5 V, which may overshoot to V<sub>CC</sub> +2.0 V for periods of less than 20 ns.

Table 2. RELIABILITY CHARACTERISTICS (Note 2)

| Symbol                    | Parameter      | Min       | Units                  |
|---------------------------|----------------|-----------|------------------------|
| N <sub>END</sub> (Note 3) | Endurance      | 1,000,000 | Program / Erase Cycles |
| T <sub>DR</sub>           | Data Retention | 100       | Years                  |

These parameters are tested initially and after a design or process change that affects the parameter according to appropriate AEC-Q100 and JEDEC test methods.

# **Table 3. D.C. OPERATING CHARACTERISTICS**

(V<sub>CC</sub> = +2.5 V to +5.5 V,  $T_A$  = -40°C to +125°C, unless otherwise specified.)

| Symbol           | Parameter                     | Test Conditions                                                                       | Min                   | Max                   | Units |
|------------------|-------------------------------|---------------------------------------------------------------------------------------|-----------------------|-----------------------|-------|
| I <sub>CC1</sub> | Supply Current (Write)        | Write, V <sub>CC</sub> = 5.0 V                                                        | 2                     | mA                    |       |
| I <sub>CC2</sub> | Supply Current (Read)         | Read, DO open, f <sub>SK</sub> = 2 MHz, V <sub>CC</sub> = 5.0 V                       |                       | 500                   | μΑ    |
| I <sub>SB1</sub> | Standby Current<br>(x8 Mode)  | V <sub>IN</sub> = GND or V <sub>CC</sub><br>CS = GND, ORG = GND                       |                       | 5                     | μΑ    |
| I <sub>SB2</sub> | Standby Current<br>(x16 Mode) | $V_{IN}$ = GND or $V_{CC}$<br>CS = GND,<br>ORG = Float or $V_{CC}$                    |                       | 3                     | μΑ    |
| lLl              | Input Leakage Current         | V <sub>IN</sub> = GND to V <sub>CC</sub>                                              |                       | 2                     | μΑ    |
| I <sub>LO</sub>  | Output Leakage<br>Current     | V <sub>OUT</sub> = GND to V <sub>CC</sub><br>CS = GND                                 |                       | 2                     | μΑ    |
| V <sub>IL1</sub> | Input Low Voltage             | 4.5 V ≤ V <sub>CC</sub> < 5.5 V                                                       | -0.1                  | 0.8                   | V     |
| V <sub>IH1</sub> | Input High Voltage            | 4.5 V ≤ V <sub>CC</sub> < 5.5 V                                                       | 2                     | V <sub>CC</sub> + 1   | V     |
| V <sub>IL2</sub> | Input Low Voltage             | 2.5 V ≤ V <sub>CC</sub> < 4.5 V                                                       | 0                     | V <sub>CC</sub> x 0.2 | V     |
| V <sub>IH2</sub> | Input High Voltage            | 2.5 V ≤ V <sub>CC</sub> < 4.5 V                                                       | V <sub>CC</sub> x 0.7 | V <sub>CC</sub> + 1   | V     |
| V <sub>OL1</sub> | Output Low Voltage            | $4.5 \text{ V} \le \text{V}_{CC} < 5.5 \text{ V}, \text{ I}_{OL} = 3 \text{ mA}$      |                       | 0.4                   | V     |
| V <sub>OH1</sub> | Output High Voltage           | $4.5 \text{ V} \le \text{V}_{CC} < 5.5 \text{ V}, \text{ I}_{OH} = -400 \mu\text{A}$  | 2.4                   |                       | V     |
| V <sub>OL2</sub> | Output Low Voltage            | $2.5 \text{ V} \le \text{V}_{CC} < 4.5 \text{ V}, \text{ I}_{OL} = 1 \text{ mA}$      |                       | 0.2                   | V     |
| V <sub>OH2</sub> | Output High Voltage           | $2.5 \text{ V} \leq \text{V}_{CC} < 4.5 \text{ V}, \text{ I}_{OH} = -100 \mu\text{A}$ | V <sub>CC</sub> - 0.2 |                       | V     |

#### Table 4. PIN CAPACITANCE (Note 4)

| Symbol           | Test                                | Conditions             | Min | Тур | Max | Units |
|------------------|-------------------------------------|------------------------|-----|-----|-----|-------|
| C <sub>OUT</sub> | Output Capacitance (DO)             | V <sub>OUT</sub> = 0 V |     |     | 5   | pF    |
| C <sub>IN</sub>  | Input Capacitance (CS, SK, DI, ORG) | V <sub>IN</sub> = 0 V  |     |     | 5   | pF    |

<sup>4.</sup> These parameters are tested initially and after a design or process change that affects the parameter.

<sup>3.</sup> Block Mode, V<sub>CC</sub> = 5 V, 25°C

Table 5. POWER-UP TIMING (Notes 6, 5)

| Symbol           | Parameter                   | Max | Units |
|------------------|-----------------------------|-----|-------|
| t <sub>PUR</sub> | Power-up to Read Operation  | 1   | ms    |
| t <sub>PUW</sub> | Power-up to Write Operation | 1   | ms    |

<sup>5.</sup>  $t_{PUR}$  and  $t_{PUW}$  are the delays required from the time  $V_{CC}$  is stable until the specified operation can be initiated.

## **Table 6. A.C. TEST CONDITIONS**

| Input Rise and Fall Times                   | ≤ 50 ns                                                             |                                                              |  |
|---------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------|--|
| Input Pulse Voltages 0.4 V to 2.4 V 4.5 V ≤ |                                                                     | $4.5 \text{ V} \leq \text{V}_{\text{CC}} \leq 5.5 \text{ V}$ |  |
| Timing Reference Voltages                   | 0.8 V, 2.0 V                                                        | $4.5 \text{ V} \leq \text{V}_{\text{CC}} \leq 5.5 \text{ V}$ |  |
| Input Pulse Voltages                        | 0.2 $V_{CC}$ to 0.7 $V_{CC}$                                        | $2.5 \text{ V} \leq \text{V}_{\text{CC}} \leq 4.5 \text{ V}$ |  |
| Timing Reference Voltages                   | 0.5 V <sub>CC</sub>                                                 | $2.5 \text{ V} \leq \text{V}_{\text{CC}} \leq 4.5 \text{ V}$ |  |
| Output Load                                 | Current Source I <sub>OLmax</sub> /I <sub>OHmax</sub> ; CL = 100 pF |                                                              |  |

# Table 7. A.C. CHARACTERISTICS

(V<sub>CC</sub> = +2.5 V to +5.5 V,  $T_A$  = -40°C to +125°C, unless otherwise specified.)

| Symbol                   | Parameter                    | Min  | Max  | Units |
|--------------------------|------------------------------|------|------|-------|
| t <sub>CSS</sub>         | CS Setup Time                | 50   |      | ns    |
| tcsH                     | CS Hold Time                 | 0    |      | ns    |
| t <sub>DIS</sub>         | DI Setup Time                | 100  |      | ns    |
| t <sub>DIH</sub>         | DI Hold Time                 | 100  |      | ns    |
| t <sub>PD1</sub>         | Output Delay to 1            |      | 0.25 | μs    |
| t <sub>PD0</sub>         | Output Delay to 0            |      | 0.25 | μs    |
| t <sub>HZ</sub> (Note 6) | Output Delay to High-Z       |      | 100  | ns    |
| t <sub>EW</sub>          | Program/Erase Pulse Width    |      | 5    | ms    |
| t <sub>CSMIN</sub>       | Minimum CS Low Time          | 0.25 |      | μs    |
| t <sub>SKHI</sub>        | Minimum SK High Time         | 0.25 |      | μs    |
| t <sub>SKLOW</sub>       | Minimum SK Low Time          | 0.25 |      | μs    |
| t <sub>SV</sub>          | Output Delay to Status Valid |      | 0.25 | μs    |
| SK <sub>MAX</sub>        | Maximum Clock Frequency      | DC   | 2000 | kHz   |

<sup>6.</sup> This parameter is tested initially and after a design or process change that affects the parameter.

# Table 8. INSTRUCTION SET (Note 7)

| (table of morning that the first of |       |        |              |            |       |        |                      |
|-------------------------------------|-------|--------|--------------|------------|-------|--------|----------------------|
|                                     | Start |        | Address      |            | Data  |        |                      |
| Instruction                         | Bit   | Opcode | х8           | x16        | x8    | x16    | Comments             |
| READ                                | 1     | 10     | A10-A0       | A9-A0      |       |        | Read Address AN- A0  |
| ERASE                               | 1     | 11     | A10-A0       | A9-A0      |       |        | Clear Address AN- A0 |
| WRITE                               | 1     | 01     | A10-A0       | A9-A0      | D7-D0 | D15-D0 | Write Address AN- A0 |
| EWEN                                | 1     | 00     | 11XXXXXXXXXX | 11XXXXXXXX |       |        | Write Enable         |
| EWDS                                | 1     | 00     | 00XXXXXXXX   | 00XXXXXXXX |       |        | Write Disable        |
| ERAL                                | 1     | 00     | 10XXXXXXXXX  | 10XXXXXXXX |       |        | Clear All Addresses  |
| WRAL                                | 1     | 00     | 01XXXXXXXXX  | 01XXXXXXXX | D7-D0 | D15-D0 | Write All Addresses  |

<sup>7.</sup> Address bit A10 for the 1,024x8 org. and A9 for the 512x16 org. are "don't care" bits, but must be kept at either a "1" or "0" for READ, WRITE and ERASE commands.

# **Device Operation**

The CAV93C76 is a 8192-bit nonvolatile memory intended for use with industry standard microprocessors. The CAV93C76 can be organized as either registers of 16 bits or 8 bits. When organized as X16, seven 13-bit instructions control the read, write and erase operations of the device. When organized as X8, seven 14-bit instructions control the read, write and erase operations of the device. The CAV93C76 operates on a single power supply and will generate on chip, the high voltage required during any write operation.

Instructions, addresses, and write data are clocked into the DI pin on the rising edge of the clock (SK). The DO pin is normally in a high impedance state except when reading data from the device, or when checking the ready/busy status after a write operation.

The ready/busy status can be determined after the start of a write operation by selecting the device (CS high) and polling the DO pin; DO low indicates that the write operation is not completed, while DO high indicates that the device is ready for the next instruction. If necessary, the DO pin may be placed back into a high impedance state during chip select by shifting a dummy "1" into the DI pin. The DO pin will enter the high impedance state on the falling edge of the clock (SK). Placing the DO pin into the high impedance state is recommended in applications where the DI pin and the DO pin are to be tied together to form a common DI/O pin.

The format for all instructions sent to the device is a logical "1" start bit, a 2-bit (or 4-bit) opcode, 10-bit address (an additional bit when organized X8) and for write operations a 16-bit data field (8-bit for X8 organizations). The most significant bit of the address is "don't care" but it must be present.

#### Read

Upon receiving a READ command and an address (clocked into the DI pin), the DO pin of the CAV93C76 will come out of the high impedance state and, after sending an initial dummy zero bit, will begin shifting out the data addressed (MSB first). The output data bits will toggle on the rising edge of the SK clock and are stable after the specified time delay (tpD0 or tpD1).

For the CAV93C76, after the initial data word has been shifted out and CS remains asserted with the SK clock continuing to toggle, the device will automatically increment to the next address and shift out the next data word in a sequential READ mode. As long as CS is continuously asserted and SK continues to toggle, the device will keep incrementing to the next address automatically until it reaches the end of the address space, then loops back to address 0. In the sequential READ mode, only the initial data word is preceeded by a dummy zero bit. All subsequent data words will follow without a dummy zero bit.

#### Write

After receiving a WRITE command, address and the data, the CS (Chip Select) pin must be deselected for a minimum of t<sub>CSMIN</sub>. The falling edge of CS will start the self clocking clear and data store cycle of the memory location specified in the instruction. The clocking of the SK pin is not necessary after the device has entered the self clocking mode. The ready/busy status of the CAV93C76 can be determined by selecting the device and polling the DO pin. Since this device features Auto–Clear before write, it is NOT necessary to erase a memory location before it is written into.



Figure 2. Synchronous Data Timing



**Figure 3. READ Instruction Timing** 



**Figure 4. WRITE Instruction Timing** 

#### **Erase**

Upon receiving an ERASE command and address, the CS (Chip Select) pin must be deasserted for a minimum of  $t_{\rm CSMIN}$ . The falling edge of CS will start the self clocking clear cycle of the selected memory location. The clocking of the SK pin is not necessary after the device has entered the self clocking mode. The ready/busy status of the CAV93C76 can be determined by selecting the device and polling the DO pin. Once cleared, the content of a cleared location returns to a logical "1" state.

#### **Erase/Write Enable and Disable**

The CAV93C76 powers up in the write disable state. Any writing after power–up or after an EWDS (write disable) instruction must first be preceded by the EWEN (write enable) instruction. Once the write instruction is enabled, it will remain enabled until power to the device is removed, or the EWDS instruction is sent. The EWDS instruction can be used to disable all CAV93C76 write and clear instructions, and will prevent any accidental writing or clearing of the device. Data can be read normally from the device regardless of the write enable/disable status.

#### **Erase All**

Upon receiving an ERAL command, the CS (Chip Select) pin must be deselected for a minimum of  $t_{CSMIN}$ . The falling edge of CS will start the self clocking clear cycle of all memory locations in the device. The clocking of the SK pin is not necessary after the device has entered the self clocking mode. The ready/busy status of the CAV93C76 can be

determined by selecting the device and polling the DO pin. Once cleared, the contents of all memory bits return to a logical "1" state.

#### Write All

Upon receiving a WRAL command and data, the CS (Chip Select) pin must be deselected for a minimum of  $t_{\rm CSMIN}$ . The falling edge of CS will start the self clocking data write to all memory locations in the device. The clocking of the SK pin is not necessary after the device has entered the self clocking mode. The ready/busy status of the CAV93C76 can be determined by selecting the device and polling the DO pin. It is not necessary for all memory locations to be cleared before the WRAL command is executed.

Note 1: After the last data bit has been sampled, Chip Select (CS) must be brought Low before the next rising edge of the clock (SK) in order to start the self–timed high voltage cycle. This is important because if CS is brought low before or after this specific frame window, the addressed location will not be programmed or erased.

## Power-On Reset (POR)

The CAV93C76 incorporates Power–On Reset (POR) circuitry which protects the device against malfunctioning while  $V_{CC}$  is lower than the recommended operating voltage.

The device will power up into a read-only state and will power-down into a reset state when  $V_{CC}$  crosses the POR level of ~1.3 V.



**Figure 5. ERASE Instruction Timing** 



Figure 6. EWEN/EWDS Instruction Timing



Figure 7. ERAL Instruction Timing



Figure 8. WRAL Instruction Timing

# **PACKAGE DIMENSIONS**

**SOIC 8, 150 mils** CASE 751BD-01 ISSUE O



| SYMBOL | MIN  | NOM      | MAX  |
|--------|------|----------|------|
| Α      | 1.35 |          | 1.75 |
| A1     | 0.10 |          | 0.25 |
| b      | 0.33 |          | 0.51 |
| С      | 0.19 |          | 0.25 |
| D      | 4.80 |          | 5.00 |
| Е      | 5.80 |          | 6.20 |
| E1     | 3.80 |          | 4.00 |
| е      |      | 1.27 BSC |      |
| h      | 0.25 |          | 0.50 |
| L      | 0.40 |          | 1.27 |
| θ      | 0°   |          | 8°   |

**TOP VIEW** 



SIDE VIEW



**END VIEW** 

# Notes:

- (1) All dimensions are in millimeters. Angles in degrees.(2) Complies with JEDEC MS-012.

# **PACKAGE DIMENSIONS**

TSSOP8, 4.4x3 CASE 948AL-01 ISSUE O



| SYMBOL | MIN      | NOM      | MAX  |  |
|--------|----------|----------|------|--|
| Α      |          |          | 1.20 |  |
| A1     | 0.05     |          | 0.15 |  |
| A2     | 0.80     | 0.90     | 1.05 |  |
| b      | 0.19     |          | 0.30 |  |
| С      | 0.09     |          | 0.20 |  |
| D      | 2.90     | 3.00     | 3.10 |  |
| E      | 6.30     | 6.40     | 6.50 |  |
| E1     | 4.30     | 4.40     | 4.50 |  |
| е      |          | 0.65 BSC |      |  |
| L      | 1.00 REF |          |      |  |
| L1     | 0.50     | 0.60     | 0.75 |  |
| θ      | 0°       |          | 8°   |  |

## **TOP VIEW**







## Notes:

- (1) All dimensions are in millimeters. Angles in degrees.(2) Complies with JEDEC MO-153.

#### **ORDERING INFORMATION**

| Device Order Number | Specific<br>Device<br>Marking | Package Type  | Temperature Range | Lead<br>Finish | Shipping                           |
|---------------------|-------------------------------|---------------|-------------------|----------------|------------------------------------|
| CAV93C76VE-GT3      | 93C76D                        | SOIC-8, JEDEC | -40°C to +125°C   | NiPdAu         | Tape & Reel,<br>3,000 Units / Reel |
| CAV93C76YE-GT3      | M76D                          | TSSOP-8       | −40°C to +125°C   | NiPdAu         | Tape & Reel,<br>3,000 Units / Reel |

- 8. All packages are RoHS-compliant (Lead-free, Halogen-free).
- 9. The standard lead finish is NiPdAu.
- 10. For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
- 11. For additional package and temperature options, please contact your nearest ON Semiconductor sales office.
- 12. For detailed information and a breakdown of device nomenclature and numbering systems, please see the ON Semiconductor Device Nomenclature document, TND310/D, available at www.onsemi.com

ON Semiconductor and war registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implications to be below or other applications. surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative



Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

# Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов:
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001:
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.



#### Как с нами связаться

**Телефон:** 8 (812) 309 58 32 (многоканальный)

Факс: 8 (812) 320-02-42

Электронная почта: <u>org@eplast1.ru</u>

Адрес: 198099, г. Санкт-Петербург, ул. Калинина,

дом 2, корпус 4, литера А.