

# 800mA, Single Cell Li-Ion and Li-Pol Battery Charger With Automatic Adaptor and USB Detection

Check for Samples: bq24050, bq24052, bq24055

#### **FEATURES**

- CHARGING
  - 1% Charge Voltage Accuracy
  - 10% Charge Current Accuracy
  - Pin Selectable USB 100mA and 500mA Maximum Input Current Limit
  - Programmable Termination and Precharge Threshold
- PROTECTION
  - 30V Input Rating; with 6.6V Input Overvoltage Protection
  - Input Voltage Dynamic Power Management
  - 125°C Thermal Regulation; 150°C Thermal Shutdown Protection
  - OUT Short-Circuit Protection and ISET short detection
  - Operation over JEITA Range via Battery NTC - ½ Fast-Charge-Current at Cold, 4.06V at Hot

- Fixed 10 Hour Safety Timer
- SYSTEM
  - Auto Input Source Detection (D+,D- Pins)
    - No Device Transceiver Required
    - USB Friendly
  - Automatic Termination and Timer Disable Mode (TTDM) for Absent Battery Pack With Thermistor
  - Status Indication Charging/Done
  - Available in Small 2×2mm<sup>2</sup> DFN-10 or 2×3mm<sup>2</sup> DFN-12 Packages

#### **APPLICATIONS**

- Smart Phones
- PDAs
- MP3 Players
- Low-Power Handheld Devices

#### **DESCRIPTION**

The bq2405x series of devices are highly integrated Li-Ion and Li-Pol linear chargers devices targeted at space-limited portable applications. The devices operate from either a USB port or AC adapter. The high input voltage range with input overvoltage protection supports low-cost unregulated adapters.

The bq2405x has a single power output that charges the battery. A system load can be placed in parallel with the battery as long as the average system load does not keep the battery from charging fully during the 10 hour safety timer.

The battery is charged in three phases: conditioning, constant current and constant voltage. In all charge phases, an internal control loop monitors the IC junction temperature and reduces the charge current if an internal temperature threshold is exceeded. (Description continued on next page)





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **DESCRIPTION**

The charger power stage and charge current sense functions are fully integrated. The charger function has high accuracy current and voltage regulation loops, charge status display, and charge termination. The precharge current and termination current threshold are programmed via an external resistor. The fast charge current value is also programmable via an external resistor.

#### **AVAILABLE OPTIONS**

| V <sub>O(REG)</sub> | V <sub>OVP</sub> | R <sub>NTC</sub> | PG  | PACKAGE                                | DEVICES | MARKING |
|---------------------|------------------|------------------|-----|----------------------------------------|---------|---------|
| 4.2 V               | 6.6 V            | 10 kΩ            | No  | 10 PIN 2 × 2mm <sup>2</sup> DFN        | bq24050 | CVC     |
| 4.2 V               | 6.6 V            | 100 kΩ           | No  | 10 PIN 2 $\times$ 2mm <sup>2</sup> DFN | bq24052 | CGT     |
| 4.2 V               | 6.6 V            | 10 kΩ            | Yes | 12 PIN 2 $\times$ 3mm <sup>2</sup> DFN | bq24055 | CGU     |

### **ABSOLUTE MAXIMUM RATINGS(1)**

over operating free-air temperature range (unless otherwise noted)

|                  |                                                       |                        |                                                                                                             | VALUE               | UNIT |
|------------------|-------------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------|---------------------|------|
|                  |                                                       | IN (with respect to VS | SS)                                                                                                         | -0.3 to 30          | V    |
|                  | Input Voltage                                         | OUT (with respect to   | VSS)                                                                                                        | -0.3 to 7           | V    |
|                  | PRE-TERM, ISET, ISET2, TS (with respect to VSS)       |                        |                                                                                                             | -0.3 to 7           | V    |
|                  | Input Current                                         | IN                     |                                                                                                             | 1.25                | Α    |
|                  | Output Current (Continuous)                           | OUT                    |                                                                                                             | 1.25                | Α    |
|                  | Output Sink Current                                   | CHG                    |                                                                                                             | 15                  | mA   |
| ESD              | Electrostatic discharge (IEC61000-4-2) <sup>(2)</sup> | IN, OUT, TS            | 1μF between IN and GND,<br>1μF between TS and GND,<br>2μF between OUT and GND,<br>x5R Ceramic or equivalent | 8 contact<br>15 Air | kV   |
| $T_{J}$          | Junction temperature                                  |                        |                                                                                                             | -40 to 150          | °C   |
| T <sub>STG</sub> | Storage temperature -6                                |                        |                                                                                                             |                     | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to the network ground terminal unless otherwise noted.

### PACKAGE DISSIPATION RATINGS(1) (2)

| PACKAGE               | R <sub>0JA</sub> | R <sub>θJC</sub> | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>T <sub>A</sub> > 25°C |
|-----------------------|------------------|------------------|---------------------------------------|------------------------------------------|
| 2 × 2 mm <sup>2</sup> | 60°C/W           | 8.8°C/W          | 1.66W                                 | 16.6mW/°C                                |
| 2 × 3 mm <sup>2</sup> | 58°C/W           | 5.3°C/W          | 1.72W                                 | 17.2mW/°C                                |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.

<sup>(2)</sup> The test was performed on IC pins that may potentially be exposed to the customer at the product level. The bq2405x IC requires a minimum of the listed capacitance, external to the IC, to pass the ESD test. The D+ D- lines require clamp diodes such as CM1213A-02SR from CMD to protect the IC for this testing.

<sup>(2)</sup> This data is based on using the JEDEC High-K board and the exposed die pad is connected to a copper pad on the board. This is connected to the ground plane by a 2x3 via matrix



### **RECOMMENDED OPERATING CONDITIONS**(1)

|                       |                                                                                 | MIN   | NOM  | UNIT |
|-----------------------|---------------------------------------------------------------------------------|-------|------|------|
| M                     | IN voltage range                                                                | 3.5   | 28   | V    |
| $V_{IN}$              | IN operating voltage range, Restricted by $V_{\text{DPM}}$ and $V_{\text{OVP}}$ | 4.45  | 6.45 | V    |
| I <sub>IN</sub>       | Input current, IN pin                                                           |       | 0.8  | Α    |
| I <sub>OUT</sub>      | Current, OUT pin                                                                |       | 0.8  | Α    |
| $T_J$                 | Junction temperature                                                            | 0     | 125  | °C   |
| R <sub>PRE-TERM</sub> | Programs precharge and termination current thresholds                           | 1     | 10   | kΩ   |
| R <sub>ISET</sub>     | Fast-charge current programming resistor                                        | 0.675 | 49.9 | kΩ   |
| D                     | 10k NTC thermistor range without entering TTDM, bq24050/55                      | 1.66  | 258  | kΩ   |
| R <sub>TS</sub>       | 100k NTC thermistor range without entering TTDM, bq24052                        | 24    | 885  | kΩ   |

<sup>(1)</sup> Operation with  $V_{\text{IN}}$  less than 4.5V or in drop-out may result in reduced performance.

### **ELECTRICAL CHARACTERISTICS**

Over junction temperature range 0°C ≤ T<sub>J</sub> ≤ 125°C and recommended supply voltage (unless otherwise noted)

| PARAMETER                       |                                                                               | TEST CONDITIONS                                                                                                                                                  | MIN  | TYP  | MAX  | UNIT |
|---------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| INPUT                           |                                                                               | 1                                                                                                                                                                |      |      |      |      |
| UVLO                            | Undervoltage lock-out Exit                                                    | $V_{IN}$ : 0V $\rightarrow$ 4V Update based on sim/char                                                                                                          | 3.15 | 3.3  | 3.45 | V    |
| V <sub>HYS_UVLO</sub>           | Hysteresis on V <sub>UVLO_RISE</sub> falling                                  | $V_{IN}$ : $4V \rightarrow 0V$ ,<br>$V_{UVLO\_FALL} = V_{UVLO\_RISE} - V_{HYS-UVLO}$                                                                             | 175  | 230  | 280  | mV   |
| V <sub>IN-DT</sub>              | Input power good detection threshold is V <sub>OUT</sub> + V <sub>IN-DT</sub> | (Input power good if $V_{IN} > V_{OUT} + V_{IN-DT}$ ); $V_{OUT} = 3.6V$ , $V_{IN}$ : $3.5V \rightarrow 4V$                                                       | 30   | 80   | 145  | mV   |
| V <sub>HYS-INDT</sub>           | Hysteresis on V <sub>IN-DT</sub> falling                                      | $V_{OUT} = 3.6V$ , $V_{IN}$ : $4V \rightarrow 3.5V$                                                                                                              |      | 31   |      | mV   |
| $t_{DGL(\overline{PG}\_PWR)}$   | Deglitch time on exiting sleep.                                               | Time measured from $V_{IN}\!\!:\!0V\to 5V$ 1µs rise-time to $\overline{PG}=low,V_{OUT}=3.6V$                                                                     |      | 45   |      | μs   |
| t <sub>DGL(PG_NO-</sub><br>PWR) | Deglitch time on V <sub>HYS-INDT</sub> power down. Same as entering sleep.    | Time measured from V <sub>IN</sub> : 5V $\rightarrow$ 3.2V 1µs fall-time to $\overline{PG}$ = High Z, V <sub>OUT</sub> = 3.6V                                    |      | 29   |      | ms   |
| V <sub>OVP</sub>                | Input over-voltage protection threshold                                       | V <sub>IN</sub> : 5V → 7V (50/52/55)                                                                                                                             | 6.5  | 6.65 | 6.8  | V    |
| t <sub>DGL(OVP-SET)</sub>       | Input over-voltage blanking time                                              | $V_{IN}$ : $5V \rightarrow 12V$                                                                                                                                  |      | 113  |      | μs   |
| V <sub>HYS-OVP</sub>            | Hysteresis on OVP                                                             | $V_{IN}$ : 11V $\rightarrow$ 5V                                                                                                                                  |      | 95   |      | mV   |
| t <sub>DGL(OVP-REC)</sub>       | Deglitch time exiting OVP                                                     | Time measured from $V_{IN}\!\!: 12V \to 5V$ 1µs fall-time to $\overline{PG} = LO$                                                                                |      | 30   |      | μs   |
|                                 | USB/Adaptor low input voltage                                                 | Feature active in USB mode; Limit Input Source Current to 50mA; $V_{OUT}$ =3.5V; $R_{ISET}$ = 825 $\Omega$                                                       | 4.34 | 4.4  | 4.46 | .,   |
| $V_{\text{IN-DPM}}$             | protection. Restricts lout at V <sub>IN-DPM</sub>                             | Feature active in Adaptor mode; Limit Input Source Current to 50mA; $V_{OUT}$ =3.5V; $R_{ISET}$ = 825 $\Omega$                                                   | 4.24 | 4.3  | 4.36 |      |
|                                 | USB input I-Limit 100mA                                                       | ISET2 = Float; R <sub>ISET</sub> = 825Ω                                                                                                                          | 85   | 92   | 100  | A    |
| I <sub>IN-USB-CL</sub>          | USB input I-Limit 500mA                                                       | ISET2 = High; $R_{ISET} = 825\Omega$                                                                                                                             | 430  | 462  | 500  | mA   |
| ISET SHORT                      | CIRCUIT TEST                                                                  |                                                                                                                                                                  |      |      |      |      |
| R <sub>ISET_SHORT</sub>         | Highest Resistor value considered a fault (short). Monitored for lout>90mA    | Riset: $600\Omega \to 250\Omega$ , lout latches off. Cycle power to Reset. USB100 mode.                                                                          | 280  |      | 500  | Ω    |
| t <sub>DGL_SHORT</sub>          | Deglitch time transition from ISET short to lout disable                      | Clear fault by cycling IN or TS                                                                                                                                  |      | 1    |      | ms   |
| I <sub>OUT_CL</sub>             | Maximum OUT current limit Regulation (Clamp)                                  | $V_{\text{IN}}$ = 5V, $V_{\text{OUT}}$ = 3.6V, $V_{\text{ISET2}}$ =Low, Riset: $600\Omega \rightarrow 250\Omega$ , lout latches off after $t_{\text{DGL-SHORT}}$ | 1.05 |      | 1.4  | Α    |
| BATTERY SH                      | ORT PROTECTION                                                                | 1                                                                                                                                                                |      |      |      |      |
| V <sub>OUT(SC)</sub>            | OUT pin short-circuit detection threshold/ precharge threshold                | $V_{OUT}$ :3V $\rightarrow$ 0.5V, no deglitch                                                                                                                    | 0.75 | 0.8  | 0.85 | V    |
| V <sub>OUT(SC-HYS)</sub>        | OUT pin Short hysteresis                                                      | Recovery $\geq V_{OUT(SC)} + V_{OUT(SC-HYS)}$ ; Rising, no Deglitch                                                                                              |      | 77   |      | mV   |
| I <sub>OUT(SC)</sub>            | Source current to OUT pin during short-circuit detection                      |                                                                                                                                                                  | 10   | 15   | 20   | mA   |



|                         | PARAMETER                                                                                                                  | TEST CONDITIONS                                                                                                                                                                                                                          | MIN                                         | TYP           | MAX  | UNIT                 |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|---------------|------|----------------------|
| QUIESCENT               | CURRENT                                                                                                                    |                                                                                                                                                                                                                                          |                                             |               |      |                      |
| I <sub>OUT(PDWN)</sub>  | Battery current into OUT pin                                                                                               | V <sub>IN</sub> = 0V                                                                                                                                                                                                                     |                                             |               | 1    |                      |
| I <sub>OUT(DONE)</sub>  | OUT pin current, charging terminated                                                                                       | $V_{IN} = 6V, V_{OUT} > V_{OUT(REG)}$                                                                                                                                                                                                    |                                             |               | 6    | μA                   |
| I <sub>IN(STDBY)</sub>  | Standby current into IN pin                                                                                                | TS = LO, V <sub>IN</sub> ≤ 6V                                                                                                                                                                                                            |                                             |               | 125  | μA                   |
| I <sub>cc</sub>         | Active supply current, IN pin                                                                                              | $\label{eq:total_total_total} \begin{split} TS &= \text{open, V}_{\text{IN}} = 6\text{V, TTDM} - \text{no load on OUT pin,} \\ V_{\text{OUT}} &> V_{\text{OUT(REG)}}, \text{ IC enabled} \end{split}$                                    |                                             | 0.8           | 1    | mA                   |
| BATTERY CH              | IARGER FAST-CHARGE                                                                                                         |                                                                                                                                                                                                                                          |                                             |               |      |                      |
| V <sub>OUT(REG)</sub>   | Battery regulation voltage                                                                                                 | $V_{IN}$ =5.5V, $I_{OUT}$ =25mA, $V_{TS-45^{\circ}C} \le V_{TS} \le V_{TS-0^{\circ}C}$                                                                                                                                                   | 4.16                                        | 4.20          | 4.23 | V                    |
| V <sub>O_HT(REG)</sub>  | Battery hot regulation Voltage                                                                                             | $V_{IN}$ =5.5V, $I_{OUT}$ =25mA, $V_{TS-60^{\circ}C} \le V_{TS} \le V_{TS-45^{\circ}C}$                                                                                                                                                  | 4.02                                        | 4.06          | 4.1  | V                    |
| I <sub>OUT(RANGE)</sub> | Programmed Output "fast charge" current range                                                                              | $\begin{aligned} &V_{OUT(REG)} > V_{OUT} > V_{LOWV}, \ V_{IN} = 5V, \ ISET2 = Lo, \\ &R_{ISET} = 675 \ to \ 10.8k\Omega \end{aligned}$                                                                                                   | 10                                          |               | 800  | mA                   |
| $V_{DO(IN-OUT)}$        | Drop-Out, VIN – VOUT                                                                                                       | Adjust VIN down until $I_{OUT} = 0.5A$ , $V_{OUT} = 4.15V$ , $R_{ISET} = 675$ , $ISET2=Lo$ (Adaptor Mode); $Tj \le 100^{\circ}C$                                                                                                         |                                             | 325           | 500  | mV                   |
| I <sub>OUT</sub>        | Output "fast charge" formula                                                                                               | V <sub>OUT(REG)</sub> > V <sub>OUT</sub> > V <sub>LOWV</sub> , V <sub>IN</sub> = 5V, ISET2=Lo                                                                                                                                            | k                                           | KISET/RISET   |      | А                    |
|                         |                                                                                                                            | R <sub>ISET</sub> = K <sub>ISET</sub> /I <sub>OUT</sub> 50 < I <sub>OUT</sub> < 800 mA                                                                                                                                                   | 510                                         | 540           | 570  |                      |
| K <sub>ISET</sub>       | Fast charge current factor                                                                                                 | R <sub>ISET</sub> = K <sub>ISET</sub> /I <sub>OUT</sub> 25 < I <sub>OUT</sub> < 50 mA                                                                                                                                                    | 480                                         | 527           | 600  | ΑΩ                   |
|                         |                                                                                                                            | R <sub>ISET</sub> = K <sub>ISET</sub> /I <sub>OUT</sub> 10 < I <sub>OUT</sub> < 25 mA                                                                                                                                                    | 350                                         | 520           | 680  |                      |
| PRECHARGE               | - SET BY PRETERM PIN                                                                                                       | 1                                                                                                                                                                                                                                        |                                             |               | I    |                      |
| $V_{LOWV}$              | Pre-charge to fast-charge transition threshold                                                                             |                                                                                                                                                                                                                                          | 2.4                                         | 2.5           | 2.6  | V                    |
| t <sub>DGL1(LOWV)</sub> | Deglitch time on pre-charge to fast-<br>charge transition                                                                  |                                                                                                                                                                                                                                          |                                             | 70            |      | μs                   |
| t <sub>DGL2(LOWV)</sub> | Deglitch time on fast-charge to pre-<br>charge transition                                                                  |                                                                                                                                                                                                                                          |                                             | 32            |      | ms                   |
| I <sub>PRE-TERM</sub>   | Refer to the Termination Section                                                                                           |                                                                                                                                                                                                                                          |                                             |               |      |                      |
| %PRECHG                 | Pre-Charge Current Level, Default Setting                                                                                  | $V_{OUT} < V_{LOWV}$ ; $R_{PRE-TERM} = High Z (\ge 13k\Omega)$ ; $R_{ISET} = 1k$                                                                                                                                                         | 18                                          | 20            | 22   | %I <sub>OUT-CC</sub> |
|                         | Pre-charge current formula                                                                                                 | $R_{PRE-TERM} = K_{PRE-CHG} (\Omega/\%) \times \%_{PRE-CHG} (\%)$                                                                                                                                                                        | R <sub>PRE-TERM</sub> /K <sub>PRE-CHG</sub> |               | i    |                      |
| V                       | 9/ Dro oborgo Footor                                                                                                       | $\begin{split} &V_{OUT} < V_{LOWV}, \ V_{IN} = 5V, \ R_{PRE-TERM} = 2k \ to \ 10k\Omega; \\ &R_{ISET} = 1080\Omega \ , \ R_{PRE-TERM} = K_{PRE-CHG} \times \%I_{FAST-CHG} \ is \ 20 \ to \ 100\% \end{split}$                            | 90                                          | 100           | 110  | Ω/%                  |
| K <sub>PRE-CHG</sub>    | % Pre-charge Factor                                                                                                        | $\begin{split} &V_{OUT} < V_{LOWV}, \ V_{IN} = 5V, \ R_{PRE-TERM} = 1k \ to \ 2k\Omega; \\ &R_{ISET} = 1080\Omega, \ R_{PRE-TERM} = K_{PRE-CHG} \times \% I_{FAST-CHG}, \\ &where \ \% I_{FAST-CHG} \ is \ 10\% \ to \ 20\% \end{split}$ | 84                                          | 100           | 117  | Ω/%                  |
| TERMINATIO              | N – SET BY PRE-TERM PIN                                                                                                    |                                                                                                                                                                                                                                          |                                             |               | '    |                      |
| 0/                      | Termination Current Threshold,<br>Default Setting                                                                          | V <sub>OUT</sub> > V <sub>RCH</sub> ; <b>R</b> <sub>PRE-TERM</sub> = <b>High Z</b> (≥13kΩ); R <sub>ISET</sub> = 1k                                                                                                                       | 9                                           | 10            | 11   | %I <sub>OUT-CC</sub> |
| % <sub>TERM</sub>       | Termination Current Threshold Formula                                                                                      | $R_{PRE-TERM} = K_{TERM} (\Omega/\%) \times \%TERM (\%)$                                                                                                                                                                                 | R <sub>PRI</sub>                            | E-TERM/ KTERM |      |                      |
| IZ                      | W. Town Foster                                                                                                             | $\begin{split} &V_{OUT} > V_{RCH}, \ V_{IN} = 5V, \ R_{PRE-TERM} = 2k \ to \ 10k\Omega \ ; \\ &R_{ISET} = 750\Omega; \ K_{TERM} \times \%I_{FAST-CHG}, \ where \ \%I_{FAST-CHG} \ ; \\ &CHG \ is \ 10 \ to \ 50\% \end{split}$           | 182                                         | 200           | 216  | 0/0/                 |
| K <sub>TERM</sub>       | % Term Factor                                                                                                              | $\begin{split} & V_{OUT} > V_{RCH}, \ V_{IN} = 5V, \ R_{PRE-TERM} = 1k \ to \ 2k\Omega \ ; \\ & R_{ISET} = 750\Omega; \ K_{TERM} \times \%I_{FAST-CHG}, \ where \ \%I_{FAST-CHG} \ is 5 \ to \ 10\% \end{split}$                         | 174                                         | 199           | 224  | Ω/%                  |
| I <sub>PRE-TERM</sub>   | Current for programming the term.<br>and pre-chg with resistor. I <sub>Term-Start</sub> is<br>the initial PRE-TERM curent. | R <sub>PRE-TERM</sub> = 2k, V <sub>OUT</sub> = 4.15V                                                                                                                                                                                     | 71                                          | 75            | 81   | μΑ                   |
| %TERM                   | Termination current formula                                                                                                |                                                                                                                                                                                                                                          | R <sub>T</sub>                              | ERM/ KTERM    |      | %                    |
| t <sub>DGL(TERM)</sub>  | Deglitch time, termination detected                                                                                        |                                                                                                                                                                                                                                          |                                             | 29            |      | ms                   |
| I <sub>Term-Start</sub> | Elevated PRE-TERM current for, t <sub>Term-Start</sub> , during start of charge to prevent recharge of full battery,       |                                                                                                                                                                                                                                          | 80                                          | 85            | 92   | μΑ                   |
|                         | Elevated termination threshold initially                                                                                   |                                                                                                                                                                                                                                          |                                             |               |      |                      |



|                             | PARAMETER                                                                                          | TEST CONDITIONS                                                                                                         | MIN                              | TYP                              | MAX                              | UNIT |
|-----------------------------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------|----------------------------------|----------------------------------|------|
| RECHARGE (                  | OR REFRESH                                                                                         |                                                                                                                         |                                  |                                  |                                  |      |
| V                           | Recharge detection threshold –<br>Normal Temp                                                      | $V_{IN}$ = 5V, $V_{TS}$ = 0.5V, $V_{OUT}$ : 4.25V $\rightarrow$ $V_{RCH}$                                               | V <sub>O(REG)</sub> -<br>0.120   | V <sub>O(REG</sub> - 0.095       | V <sub>O(REG)</sub> -<br>0.070   | V    |
| V <sub>RCH</sub>            | Recharge detection threshold – Hot Temp                                                            | $V_{IN}$ = 5V, $V_{TS}$ = 0.2V, $V_{OUT}$ : 4.15V $\rightarrow$ $V_{RCH}$                                               | V <sub>O_HT(REG)</sub><br>-0.130 | V <sub>O_HT(REG)</sub><br>-0.105 | V <sub>O_HT(REG)</sub><br>-0.080 | V    |
| t <sub>DGL1(RCH)</sub>      | Deglitch time, recharge threshold detected                                                         | $V_{IN}$ = 5V, $V_{TS}$ = 0.5V, $V_{OUT}$ : 4.25V $\rightarrow$ 3.5V in 1 $\mu$ s; $t_{DGL1(RCH)}$ is time to ISET ramp |                                  | 29                               |                                  | ms   |
| t <sub>DGL2(RCH)</sub>      | Deglitch time, recharge threshold detected in OUT-Detect Mode                                      | $V_{IN}$ = 5V, $V_{TS}$ = 0.5V, $V_{OUT}$ = 3.5V inserted;<br>$t_{DGL2(RCH)}$ is time to ISET ramp                      |                                  | 3.6                              |                                  | ms   |
| BATTERY DE                  | TECT ROUTINE (NOTE: In Hot Mode \                                                                  | V <sub>O(REG)</sub> becomes V <sub>O_HT(REG)</sub> )                                                                    |                                  |                                  |                                  |      |
| V <sub>REG-BD</sub>         | VOUT Reduced regulation during battery detect                                                      |                                                                                                                         | V <sub>O(REG)</sub> -<br>0.450   | V <sub>O(REG</sub> - 0.400       | V <sub>O(REG)</sub> -<br>0.350   | V    |
| I <sub>BD-SINK</sub>        | Sink current during V <sub>REG-BD</sub>                                                            | V <sub>IN</sub> = 5V, V <sub>TS</sub> = 0.5V, Battery Absent                                                            | 7                                |                                  | 10                               | mA   |
| t <sub>DGL(HI/LOW</sub>     | Regulation time at V <sub>REG</sub> or V <sub>REG-BD</sub>                                         |                                                                                                                         |                                  | 25                               |                                  | ms   |
| V <sub>BD-HI</sub>          | High battery detection threshold                                                                   | V <sub>IN</sub> = 5V, V <sub>TS</sub> = 0.5V, Battery Absent                                                            | V <sub>O(REG)</sub> -<br>0.150   | V <sub>O(REG)</sub> -<br>0.100   | V <sub>O(REG)</sub> -<br>0.050   | V    |
| V <sub>BD-LO</sub>          | Low battery detection threshold                                                                    | V <sub>IN</sub> = 5V, V <sub>TS</sub> = 0.5V, Battery Absent                                                            | V <sub>REG-BD</sub><br>+0.050    | V <sub>REG-BD</sub><br>+0.100    | V <sub>REG-BD</sub><br>+0.150    | V    |
| BATTERY CH                  | ARGING TIMERS AND FAULT TIMERS                                                                     | <b>S</b>                                                                                                                | ļ.                               |                                  | 1                                |      |
| t <sub>PRECHG</sub>         | Pre-charge safety timer value                                                                      | Restarts when entering Pre-charge; Always enabled when in pre-charge.                                                   | 1700                             | 1940                             | 2250                             | s    |
| t <sub>MAXCH</sub>          | Charge safety timer value                                                                          | Clears fault or resets at UVLO, TS ("CE") disable, OUT Short, exiting LOWV and Refresh                                  | 34000                            | 38800                            | 45000                            | s    |
| BATTERY-PA                  | .CK NTC MONITOR (Note 1); TS pin: b                                                                | q24050/5: 10k NTC; bq24052: 100k NTC; See TS se                                                                         | ction for the                    | rmistor infor                    | mation                           |      |
| I <sub>NTC-10k</sub>        | NTC bias current; 10k NTC thermsistor, bq24050/5                                                   | V <sub>TS</sub> = 0.3V                                                                                                  | 48                               | 50                               | 52                               | μΑ   |
| I <sub>NTC-100k</sub>       | NTC bias current; 100k NTC thermsistor, bq24052                                                    | V <sub>TS</sub> = 0.3V                                                                                                  | 4.8                              | 5                                | 5.2                              | μΑ   |
| I <sub>NTC-DIS-10k</sub>    | bq24050/5 bias current when Charging is disabled.                                                  | V <sub>TS</sub> = 0V                                                                                                    | 27                               | 30                               | 34                               | μΑ   |
| I <sub>NTC-DIS-100k</sub>   | bq24052 bias current when Charging is disabled.                                                    | V <sub>TS</sub> = 0V                                                                                                    | 4.4                              | 5                                | 5.8                              | μΑ   |
| I <sub>NTC-FLDBK-10k</sub>  | INTC is reduced prior to entering<br>TTDM to keep cold thermistor from<br>entering TTDM, bq24050/5 | V <sub>TS</sub> : Set to 1.525V                                                                                         | 4                                | 5                                | 6.5                              | μА   |
| I <sub>NTC-FLDBK-100k</sub> | INTC is reduced prior to entering<br>TTDM to keep cold thermistor from<br>entering TTDM, bq24052   | V <sub>TS</sub> : Set to 1.525V                                                                                         | 1.1                              | 1.5                              | 1.9                              | μΑ   |
| V <sub>TTDM(TS)</sub>       | Termination and timer disable mode<br>Threshold – Enter                                            | $V_{TS}$ : 0.5V $\rightarrow$ 1.7V; Timer Held in Reset                                                                 | 1550                             | 1600                             | 1650                             | mV   |
| V <sub>HYS-TTDM(TS)</sub>   | Hysteresis exiting TTDM                                                                            | $V_{TS}$ : 1.7V $\rightarrow$ 0.5V; Timer Enabled                                                                       |                                  | 100                              |                                  | mV   |
| V <sub>CLAMP(TS)</sub>      | TS maximum voltage clamp                                                                           | V <sub>TS</sub> = Open (Float)                                                                                          | 1800                             | 1950                             | 2000                             | mV   |
| 4                           | Deglitch exit TTDM between states                                                                  |                                                                                                                         |                                  | 57                               |                                  | ms   |
| t <sub>DGL(TTDM)</sub>      | Deglitch enter TTDM between states                                                                 |                                                                                                                         |                                  | 8                                |                                  | μs   |
| V <sub>TS_I-FLDBK</sub>     | TS voltage where INTC is reduce to keep thermistor from entering TTDM                              | INTC adjustment (90 to 10%; 45 to 6.6uA) takes place near this spec threshold. $V_{TS}$ : 1.425V $\rightarrow$ 1.525V   |                                  | 1475                             |                                  | mV   |



| PARAMETER                   |                                                          | TEST CONDITIONS                                                       | MIN  | TYP  | MAX  | UNIT |
|-----------------------------|----------------------------------------------------------|-----------------------------------------------------------------------|------|------|------|------|
| C <sub>TS</sub>             | Optional Capacitance – ESD                               |                                                                       |      | 0.22 |      | μF   |
| V <sub>TS-0°C</sub>         | bq24050/2/5 Low temperature CHG<br>Pending               | Low Temp Charging to Pending; $V_{TS}$ : 1V $\rightarrow$ 1.5V        | 1205 | 1230 | 1255 | mV   |
| V <sub>HYS-0°C</sub>        | Hysteresis at 0°C                                        | Charge pending to low temp charging; $V_{TS}$ : 1.5V $\rightarrow$ 1V |      | 86   |      | mV   |
| V <sub>TS-10°C</sub>        | Low temperature, half charge                             | Normal charging to low temp charging; V <sub>TS</sub> : 0.5V → 1V     | 765  | 790  | 815  | mV   |
| V <sub>HYS-10°C</sub>       | Hysteresis at 10°C                                       | Low temp charging to normal CHG; $V_{TS}$ : 1V $\rightarrow$ 0.5V     |      | 35   |      | mV   |
| V <sub>TS-45°C</sub>        | High temperature at 4.1V                                 | Normal charging to high temp CHG; $V_{TS}$ : 0.5V $\rightarrow$ 0.2V  | 263  | 278  | 293  | mV   |
| V <sub>HYS-45°C</sub>       | Hysteresis at 45°C                                       | High temp charging to normal CHG; $V_{TS}$ : 0.2V $\rightarrow$ 0.5V  |      | 10.7 |      | mV   |
| V <sub>TS-60°C</sub>        | High temperature Disable                                 | High temp charge to pending; $V_{TS}$ : 0.2V $\rightarrow$ 0.1V       | 170  | 178  | 186  | mV   |
| V <sub>HYS-60°C</sub>       | Hysteresis at 60°C                                       | Charge pending to high temp CHG; $V_{TS}$ : 0.1V $\rightarrow$ 0.2V   |      | 11.5 |      | mV   |
|                             | Decited for TO through alder 400                         | Normal to Cold Operation: V <sub>TS</sub> : 0.6V → 1V                 |      | 50   |      |      |
| t <sub>DGL(TS_10C)</sub>    | Deglitch for TS thresholds: 10C.                         | Cold to Normal Operation: V <sub>TS</sub> : 1.0V → 0.6V               |      | 12   |      | ms   |
| t <sub>DGL(TS)</sub>        | Deglitch for TS thresholds: 0/45/60C.                    | Battery charging                                                      |      | 30   |      | ms   |
| V <sub>TS-EN-10k</sub>      | Charge Enable Threshold, (10k NTC)                       | $V_{TS}$ : 0V $\rightarrow$ 0.175V;                                   | 80   | 88   | 96   | mV   |
| V <sub>TS-DIS_HYS-10k</sub> | HYS below V <sub>TS-EN-10k</sub> to Disable, (10k NTC)   | V <sub>TS</sub> : 0.125V → 0V;                                        |      | 12   |      | mV   |
| V <sub>TS-EN-100k</sub>     | Charge Enable Threshold, (100k NTC)                      | V <sub>TS</sub> : 0V → 0.175V                                         | 140  | 150  | 160  | mV   |
| V <sub>TS-DIS_HYS-</sub>    | HYS below V <sub>TS-EN-100k</sub> to Disable, (100k NTC) | V <sub>TS</sub> : 0.125V → 0V;                                        |      | 50   |      | mV   |
| THERMAL RE                  | GULATION                                                 |                                                                       |      |      |      |      |
| $T_{J(REG)}$                | Temperature regulation limit                             |                                                                       |      | 125  |      | °C   |
| T <sub>J(OFF)</sub>         | Thermal shutdown temperature                             |                                                                       |      | 155  |      | °C   |
| T <sub>J(OFF-HYS)</sub>     | Thermal shutdown hysteresis                              |                                                                       |      | 20   |      | °C   |
| LOGIC LEVEL                 | S ON ISET2                                               |                                                                       |      |      | '    |      |
| V <sub>IL</sub>             | Logic LOW input voltage                                  | Sink more than 8µA                                                    |      |      | 0.4  | V    |
| V <sub>IH</sub>             | Logic HIGH input voltage                                 | Source more than 8µA                                                  | 1.4  |      |      | V    |
| IL                          | Sink current required for LO                             |                                                                       | 2    |      | 9    | μΑ   |
| I <sub>IH</sub>             | Source current required for HI                           |                                                                       | 1.1  |      | 8    | μA   |
| V <sub>FLT</sub>            | ISET2 Float Voltage                                      |                                                                       | 650  | 900  | 1200 | mV   |



|                           | PARAMETER                                                    | TEST CONDITIONS                                              | MIN   | TYP | MAX   | UNIT |
|---------------------------|--------------------------------------------------------------|--------------------------------------------------------------|-------|-----|-------|------|
| D+/D- DETEC               | TION – bq24050/2/5                                           |                                                              |       |     |       |      |
| t <sub>DPDM</sub>         | DetectionTime from start of D+/D-detection to latched output | t=0 at D- pulled-up > 0.5V or D+ pulled up externally, >0.8V |       | 65  |       | ms   |
| V <sub>D+</sub>           | Bias at D+, during detection routine                         | Can source at least 200µA                                    | 0.475 | 0.6 | 0.7   | V    |
| I <sub>D+</sub>           | Current Limit at D+ pin, during detection routine            | V <sub>D+</sub> = 0V                                         |       |     | 1.5   | mA   |
| I <sub>D-</sub>           | Current Sink at D- pin, during detection routine             | V <sub>D</sub> .= 0.5V                                       | 50    | 100 | 150   | μΑ   |
| I <sub>D+_LEAK</sub>      | D+ leakage when not in detection mode                        | V <sub>D+</sub> = 5V                                         |       |     | 1     | μΑ   |
| I <sub>DLEAK</sub>        | D– leakage when not in detection mode                        | V <sub>D</sub> .= 5V                                         |       |     | 1     | μA   |
| V <sub>DPDM_0.4V</sub>    | D- Comparator Threshold Rising                               |                                                              | 0.35  |     | 0.45  | V    |
| V <sub>DPDM_HYS_0.4</sub> | D– Comparator Hysteresis                                     |                                                              |       | 42  |       | mV   |
| $V_{DPDM\_0.8V}$          | D+/D- Comparator Threshold Rising                            |                                                              | 0.75  |     | 0.875 | V    |
| V <sub>DPDM_HYS_0.8</sub> | D+/D- Comparator Hysteresis                                  |                                                              |       | 42  |       | mV   |
| LOGIC LEVEL               | S ON CHG AND PG                                              |                                                              |       |     |       |      |
| V <sub>OL</sub>           | Output LOW voltage                                           | I <sub>SINK</sub> = 5mA                                      |       |     | 0.4   | V    |
| I <sub>lkg</sub>          | Leakage current into IC                                      | $V_{\overline{CHG}} = 5V, V_{\overline{PG}} = 5V$            |       |     | 1     | μA   |



### **PIN CONFIGURATION**





#### **PIN FUNCTIONS**

| NAME                          | bq24050/2              | bq24055                   | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------------------|------------------------|---------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IN                            | 1                      | 1                         | I   | Input power, connected to external DC supply (AC adapter or USB port). Expected range of bypass capacitors $1\mu F$ to $10\mu F$ , connect from IN to $V_{SS}$ .                                                                                                                                                                                                                                                                                                                                    |
| OUT                           | 10                     | 12                        | 0   | Battery Connection. System Load may be connected. Average load should not be excessive, allowing battery to charge within the 10 hour safety timer window. Expected range of bypass capacitors 1µF to 10µF.                                                                                                                                                                                                                                                                                         |
|                               | 4                      | 4                         |     | Programs the Current Termination Threshold (5 to 50% of lout which is set by ISET) and Sets the Pre-Charge Current to twice the Termination Current Level.                                                                                                                                                                                                                                                                                                                                          |
| PRE-TERM                      | 4                      | 4                         | ı   | Expected range of programming resistor is 1k to 10k $\Omega$ (2k: I <sub>OUT</sub> /10 for term; I <sub>OUT</sub> /5 for precharge)                                                                                                                                                                                                                                                                                                                                                                 |
| ISET                          | 2                      | 2                         | I   | Programs the Fast-charge current setting. External resistor from ISET to VSS defines fast charge current value. Range is 10.8k (50mA) to 675 $\Omega$ (800mA).                                                                                                                                                                                                                                                                                                                                      |
| ISET2                         | 7                      | 9                         | ı   | Programming the Input/Output Current Limit for the USB or Adaptor source: High = 500mAmax, Low = ISET, FLOAT = 100mA max. D+D- Detection initially sets the charge threshold and requires ISET2 to change states to take control.                                                                                                                                                                                                                                                                   |
| TS                            | 9 (1)                  | 11                        | I   | Temperature sense pin connected to '50/55 –10k at 25° NTC thermistor, '52 – 100k NTC at 25°C, in the battery pack. Floating TS Pin or pulling High puts part in TTDM and disable TS monitoring, Timers and Termination. Pulling pin Low disables the IC (CE function). If NTC sensing is not needed, connect this pin to VSS through an external '50/55-10kΩ /'52-100kΩ resistor. A '50/55-250kΩ/'52-880kΩ from TS to ground will prevent IC entering TTDM when battery with thermistor is removed. |
| VSS                           | 3                      | 3                         | _   | Ground terminal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| CHG                           | 8                      | 10                        | 0   | Low (FET on) indicates charging and Open Drain (FET off) indicates no Charging or Charge complete.                                                                                                                                                                                                                                                                                                                                                                                                  |
| PG                            | _                      | 6                         | 0   | Low (FET on) indicates the input voltage is above UVLO and the OUT (battery) voltage and less than $V_{\rm OVP}$                                                                                                                                                                                                                                                                                                                                                                                    |
| D+                            | 5                      | 5                         | I   | USB port D+ input connection                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| D-                            | 6                      | 8                         | I   | USB port D– input connection                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| NC                            | _                      | 7                         | NA  | Do not make connection to this pin (internal use) - Do not route through this pin                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Thermal<br>PAD and<br>Package | Pad 2x2mm <sup>2</sup> | Pad<br>2x3mm <sup>2</sup> | _   | There is an internal electrical connection between the exposed thermal pad and the VSS pin of the device. The thermal pad must be connected to the same potential as the VSS pin on the printed circuit board. Do not use the thermal pad as the primary ground input for the device. VSS pin must be connected to ground at all times.                                                                                                                                                             |

(1) Spins have different pin definitions



### Typical Application Circuit: bq24050/2

I<sub>OUT\_FAST\_CHG</sub> = 540mA; I<sub>OUT\_PRE\_CHG</sub> = 108mA; I<sub>OUT\_TERM</sub> = 54mA



### Typical Application Circuit: bq24055

 $I_{OUT\_FAST\_CHG} = 540mA$ ;  $I_{OUT\_PRE\_CHG} = 108mA$ ;  $I_{OUT\_TERM} = 54mA$ 





#### **FUNCTIONAL BLOCK DIAGRAM**





#### TYPICAL OPERATIONAL CHARACTERISTICS

SETUP: bq24055 typical applications schematic;  $V_{IN} = 5V$ ,  $V_{BAT} = 3.6V$  (unless otherwise indicated)  $R_{ISET} = 1k$ ;  $I_{OUT\ FAST\ CHG} = 540mA$ ;  $R_{PAC\ TERM} = 2k$ ;  $I_{OUT\ PRE\ CHG} = 108mA$ ;  $I_{OUT\ TERM} = 54mA$ 

### Power UP, DOWN, OVP, Disable and Enable Waveforms



t - time - 10ms/div

Detected D- line pulled to 0.6V and the detection routine is started.

Figure 1. D+ D- Detection for Adaptor Hot Plug



t - time - 100ms/div

(Device transceiver is "dead") After 500ms, the detection routine is forced to run.

Figure 3. D+ D- Detection for USB Hot Plug no Pullup



Figure 5. OVP 8V Adaptor - Hot Plug



t - time - 100ms/div

No signal detected on D+ or D-. After 500ms, the detection routine is forced to run.

Figure 2. D+ D- Detection for Unknown Source Hot Plug



t - time - 50ms/div

Figure 4. D+ D- Detection for USB Hot Plug with Pullup



Figure 6. OVP from Normal Operation –  $V_{IN} = 0V \rightarrow 5V \rightarrow 8V \rightarrow 5V$ 



### TYPICAL OPERATIONAL CHARACTERISTICS (continued)

SETUP: bq24055 typical applications schematic;  $V_{IN} = 5V$ ,  $V_{BAT} = 3.6V$  (unless otherwise indicated)

 $R_{ISET} = 1k$ ;  $I_{OUT\_FAST\_CHG} = 540mA$ ;  $R_{PAC\_TERM} = 2k$ ;  $I_{OUT\_PRE\_CHG} = 108mA$ ;  $I_{OUT\_TERM} = 54mA$ 



 $10k\Omega$  resistor from TS to GND.  $10k\Omega$  is shorted to disable the IC.



Fixed  $10k\Omega$  resistor, between TS and GND.

Figure 7. TS Enable and Disable

Figure 8. Hot Plug Source w/No Battery – Battery Detection



Figure 9. Battery Removal - GND Removed 1st, 42-Ω Load



Figure 10. Battery Removal with OUT and TS Disconnect 1st, With 100– $\Omega$  Load



t - time - 20ms/div

Continuous battery detection when not in TTDM.

Figure 11. Battery Removal With Fixed TS = 0.5V



### TYPICAL OPERATIONAL CHARACTERISTICS (continued)

SETUP: bq24055 typical applications schematic;  $V_{IN} = 5V$ ,  $V_{BAT} = 3.6V$  (unless otherwise indicated)

 $R_{ISET} = 1k; \ l_{OUT\_FAST\_CHG} = 540mA; \ R_{PAC\_TERM} = 2k; \ l_{OUT\_PRE\_CHG} = 108mA; \ l_{OUT\_TERM} = 54mA \\ \textbf{PROTECTION CIRCUITS WAVEFORMS}$ 



CH4: lout (1A/Div)

Battery voltage swept from 0V to 4.25V to 3.9V.

Figure 12. Battery Charge Profile



CH4: lout (0.2A/Div)

Figure 14. ISET Shorted Prior to USB Power Up



Figure 16. DPM – USB Current Limits –  $V_{\text{IN}}$  Regulated to 4.4V



CH4: lout (1A/Div)

Figure 13. ISET Shorted During Normal Operation



t - time - 1ms/div

CH4: lout (0.2A/Div)

Figure 15. DPM – Adaptor Current Limits – V<sub>IN</sub> Regulated to 4.3V



The IC temperature rises to 125°C and enters thermal regulation. Charge current is reduced to regulate the IC at 125°C. VIN is reduced, the IC temperature drops, the charge current returns to the programmed value.

Figure 17. Thermal Reg. - VIN Increases



### TYPICAL OPERATIONAL CHARACTERISTICS (continued)

SETUP: bq24055 typical applications schematic;  $V_{IN} = 5V$ ,  $V_{BAT} = 3.6V$  (unless otherwise indicated)





Vin swept from 5V to 3.9V to 5V, Vbat = 4V



Figure 19. Kiset for Low and High Currents



Figure 18. Entering and Exiting Sleep Mode

Figure 20. Line Regulation



Figure 21. Load Regulation Over Temperature



Figure 22. Current Regulation Overtemperature



#### **FUNCTIONAL GENERAL DESCRIPTION**

The bq2405x is a highly integrate family of 2×2 or 2×3mm single cell Li-Ion and Li-Pol chargers. The charger can be used to charge a battery, power a system or both. The charger has three phases of charging: Pre-charge to recover a fully discharged battery, fast-charge constant current to supply the buck charge safely and voltage regulation to safely reach full capacity. The charger is very flexible, allowing programming of the fast-charge current, pre-charge current and termination. This charger is designed to work with a USB connection or Adaptor (DC out). The charger also checks to see if a battery is present.

The charger also comes with a full set of safety features: JEITA Temperature Standard, Overvoltage Protection, DPM-IN, Safety Timers, and ISET short protection. All of these features and more are described in detail below.

The charger is designed for a single power path from the input to the output to charge a single cell Li-Ion or Li-Pol battery pack. Upon application of a 5VDC power source the D+, D- detection routine is run to determine if the source is an Adaptor or a USB port. This feature is useful, when the battery is discharged (USB transceiver dead) or there is no transceiver, by early detection of an adaptor, thus allowing initial charging at the adaptor level. ISET and OUT short checks are performed in parallel with the detection routine to assure a proper charge cycle.

If the battery voltage is below the LOWV threshold, the battery is considered discharged and a preconditioning cycle begins. The amount of precharge current can be programmed using the PRE-TERM pin which programs a percent of fast charge current (10 to 100%) as the precharge current. This feature is useful when the system load is connected across the battery "stealing" the battery current. The precharge current can be set higher to account for the system loading while allowing the battery to be properly conditioned. The PRE-TERM pin is a dual function pin which sets the precharge current level and the termination threshold level. The termination "current threshold" is always half of the precharge programmed current level.

Once the battery voltage has charged to the  $V_{LOWV}$  threshold, fast charge is initiated and the fast charge current is applied. The fast charge constant current is programmed using the ISET pin. The constant current provides the bulk of the charge. Power dissipation in the IC is greatest in fast charge with a lower battery voltage. If the IC reaches 125°C the IC enters thermal regulation, slow the timer clock by half and reduce the charge current as needed to keep the temperature from rising any further. Figure 23 shows the charging profile with thermal regulation. Typically under normal operating conditions, the IC's junction temperature is less than 125°C and thermal regulation is not entered.

Once the cell has charged to the regulation voltage the voltage loop takes control and holds the battery at the regulation voltage until the current tapers to the termination threshold. The charge termination can be disabled if desired. The CHG pin is low (LED on) during the first charge cycle only and turns off once the charge termination threshold is reached, regardless if termination is enabled or disabled.

The TS pin monitors the voltage across the pack thermistor and implements the JEITA standard. This allows for reduced voltage regulation at hot temperatures and reduced charge currents at low temperatures. The TS pin incorporates a chip disable feature when pulled low and an Termination and Timer Disable Mode (TTDM) feature when left floating or pulled high.

Further details are mentioned in the Operating Modes section.



Figure 23. Charging Profile with Thermal Regulation

#### **DETAILED FUNCTIONAL DESCRIPTION**

### Power-Down, or Undervoltage Lockout (UVLO):

The bq2405x family is in power down mode if the IN pin voltage is less than UVLO. The part is considered "dead" and all the pins are high impedance. Once the IN voltage rises above the UVLO threshold the IC will enter Sleep Mode or Active mode depending on the OUT pin (battery) voltage.

#### Power-up

The IC is alive after the IN voltage ramps above UVLO (see sleep mode), resets all logic and timers, and starts to perform the D+D- detection along with many of the continuous monitoring routines. The D+/D- detection typically take less than 100ms, but can take as long as 600ms if there is no activity on the D+ or D- lines which indicates the device transceiver nor an adaptor is present. Typically the input voltage quickly rises through the UVLO and sleep states where the IC declares power good, starts the qualification charge at 100mA, finishes the USB detection routine, sets the input current limit threshold base on the source detected (ISET=adaptor or 100mA=USB), starts the safety timer and enables the CHG pin. See Figure 25

#### D+, D- Detection:

This detection is designed to give the charger advance notice that an adaptor or USB port is connect for the cases where the battery is discharged and device transceiver is not able to communicate with a USB host or there is not a device transceiver. If an adaptor is detected, then the charger can immediately start charging at the programmed ISET level. Without this early detection, the charger would have to default to the 100mA input current level to make sure it was not over-loading a low power USB port. The detection method monitors the D+, D- communication lines looking for a short between the lines (Adaptor source connected) or pull down resistors on D+, D- (USB source connected) to determine what source is connected (no USB communication takes place). If an adaptor source is detected then the charger will transition from the 100mA startup level to the ISET programmed current level. If a USB port is detected, the input current limit will stay at the 100mA level. If a different charge level is desired, than the one detected, the host has to change the state of the ISET2 pin (signals the internal logic to start using the ISET2 as the program pin) and then set to the desired state.



The D+ and D- pin connections inside the charger are disconnected within 100ms of the D+ or D- lines being pulled high (start of detection), to minimize any interaction between the charger detection pins and the USB normal communications. If the device transceiver is able to communicate with the USB host, communication typically starts after 100ms after the device has pulled the D+ or D- line high indicating it is "on line", and by then the IC detection is complete and has been disconnected. The device host then may change the ISET2 level or disable the IC by pulling the TS pin low.

#### Sleep Mode

If the IN pin voltage is between than  $V_{OUT}+V_{DT}$  and UVLO, the charge current is disabled, the safety timer counting stops (not reset) and the  $\overline{PG}$  and  $\overline{CHG}$  pins are high impedance. As the input voltage rises and the charger exits sleep mode, the  $\overline{PG}$  pin goes low, the safety timer continues to count, charge is enabled and the  $\overline{CHG}$  pin returns to its previous state. See Figure 18

### **New Charge Cycle**

A new charge cycle is started when a good power source is applied, performing a chip disable/enable (TS pin), exiting Termination and Timer Disable Mode (TTDM), detecting a battery insertion or the OUT voltage dropping below the VRCH threshold. The CHG pin is active low only during the first charge cycle, therefore exiting TTDM or a dropping below VRCH will not turn on the CHG pin FET, if the CHG pin is already high impedance.



Figure 24. TS Battery Temperature Bias Threshold and Deglitch Timers





Figure 25. Power-up Flow Diagram

### Overvoltage-Protection (OVP) - Continuously Monitored

If the input source applies an overvoltage, the pass FET, if previously on, turns off after a deglitch,  $t_{BLK(OVP)}$ . The timer ends and the CHG and  $\overline{PG}$  pin goes to a high impedance state. Once the overvoltage returns to a normal voltage, the  $\overline{PG}$  pin goes low, timer continues, charge continues and the  $\overline{CHG}$  pin goes low after a 25ms deglitch.  $\overline{PG}$  pin is optional on some packages.



### Power Good Indication (PG)

After application of a 5V source, the input <u>voltage</u> rises above the UVLO and sleep thresholds ( $V_{IN} > V_{OUT} + V_{DT}$ ), but is less than OVP ( $V_{IN} < V_{OVP}$ ), then the PG FET turns on and provides a low impedance path to ground. SEE Figure 5, Figure 6, and Figure 18.

#### **CHG Pin Indication**

The charge pin has an internal open drain FET which is on (pulls down to  $V_{SS}$ ) during the first charge only (independent of TTDM) and is turned off once the battery reaches voltage regulation and the charge current tapers to the termination threshold set by the PRE-TERM resistor.

The charge pin will be high impedance in sleep mode and OVP (if  $\overline{PG}$  is high impedance) and return to its previous state once the condition is removed.

Cycling input power, pulling the TS pin low and releasing or entering pre-charge mode will cause the CHG pin to reset and is considered the start of a first charge.

### CHG and PG LED Pull-up Source

For host monitoring, a pull-up resistor is used between the "STATUS" pin and the  $V_{CC}$  of the host and for a visual indication a resistor in series with an LED is connected between the "STATUS" pin and a power source. If the CHG or  $\overline{PG}$  source is capable of exceeding 7V, a 6.2V zener should be used to clamp the voltage. If the source is the OUT pin, note that as the battery changes voltage, the brightness of the LEDs vary.

| Charging State | CHG FET/LED       |
|----------------|-------------------|
| 1st Charge     | ON                |
| Refresh Charge |                   |
| OVP            | OFF               |
| SLEEP          |                   |
| TEMP FAULT     | ON for 1st Charge |

| V <sub>IN</sub> Power Good State                                  | PG FET/LED |  |  |  |
|-------------------------------------------------------------------|------------|--|--|--|
| UVLO                                                              |            |  |  |  |
| SLEEP Mode                                                        | OFF        |  |  |  |
| OVP Mode                                                          |            |  |  |  |
| Normal Input $(V_{OUT} + V_{DT} < V_{IN} < V_{OUP})$              | ON         |  |  |  |
| PG is independent of chip disable (bq24055, V <sub>TS</sub> = 0V) |            |  |  |  |

#### Input DPM Mode (V<sub>IN</sub>-DPM or IN-DPM)

The IN-DPM feature is used to detect an input source voltage that is folding back (voltage dropping), reaching its current limit due to an excessive load. When the input voltage drops to the  $V_{\text{IN-DPM}}$  threshold the internal pass FET starts to reduce the current until there is no further drop in voltage at the input. This would prevent a source with voltage less than  $V_{\text{IN-DPM}}$  to power the out pin. This works well with current limited adaptors and USB ports as long as the nominal voltage is above 4.3V and 4.4V respectively. This is an added safety feature that helps protect the source from excessive loads.

#### **OUT**

The Charger's OUT pin provides current to the battery and to the system, if present. This IC can be used to charge the battery plus power the system, charge just the battery or just power the system (TTDM) assuming the loads do not exceed the available current. The OUT pin is a current limited source and is inherently protected against shorts. If the system load ever exceeds the output programmed current threshold, the output will be discharged unless there is sufficient capacitance or a charged battery present to supplement the excessive load.



#### **ISET**

An external resistor is used to Program the Output Current (50 to 800mA) and can be used as a current monitor.

$$R_{\text{ISET}} = K_{\text{ISET}} \div I_{\text{OUT}} \tag{0}$$

Where:

I<sub>OUT</sub> is the desired fast charge current;

 $K_{\mbox{\scriptsize ISET}}$  is a gain factor found in the electrical specification

For greater accuracy at lower currents, part of the sense FET is disabled to give better resolution. Figure 19 shows the transition from low current to higher current. Going from higher currents to low currents, there is hysteresis and the transition occurs around 0.15A.

The ISET resistor is short protected and will detect a resistance lower than ≉340Ω. The detection requires at least 80mA of output current. If a "short" is detected, then the IC will latch off and can only be reset by cycling the power. The OUT current is internally clamped to a maximum current between 1.1A and 1.35A and is independent of the ISET short detection circuitry, as shown in Figure 27. Also, see Figure 13 and Figure 14.



Figure 26. OPERATION OVER TS BIAS VOLTAGE



Figure 27. PROGRAMMED / CLAMPED OUT CURRENT

### PRE\_TERM - Pre-Charge and Termination Programmable Threshold

Pre-Term is used to program both the pre-charge current and the termination current threshold, on the bq24050/2/5. The pre-charge current level is a factor of two higher than the termination current level. The termination can be set between 5 and 50% of the programmed output current level set by ISET. If left floating the termination and pre-charge are set internally at 10/20% respectively. The pre-charge-to-fast-charge,  $V_{lowv}$  threshold is set to 2.5V.

$$R_{PRE-TERM} = \% Term \times K_{TERM} = \% Pre-CHG \times K_{PRE-CHG}$$
 (0)

#### Where:

%Term is the percent of fast charge current where termination occurs;

%Pre-CHG is the percent of fast charge current that is desired during precharge;

K<sub>TERM</sub> and KPRE-CHG are gain factors found in the electrical specifications.



#### ISET2

Is a 3-state input and programs the Input Current Limit/Regulation Threshold. A low will program a regulated fast charge current via the ISET resistor and is the maximum allowed input/output current for any ISET2 setting, Float will program a 100mA Current limit and High will program a 500mA Current limit. Note that initially the D+/D-detection will latch the charge mode according to the source detected (dedicated charger: ISET; USB Host: at 100mA) until the ISET2 pin has changed states, indicating the processor or transceiver is controlling the pin.

The detection routine registers the input level (Low–High-Z–High) of the ISET2 pin ~532  $\mu$ s after applying input power (V<sub>IN</sub> > 3.4 V – UVLO). After the detection routine is complete, which is ~100 ms after a pull-up on the D+ or D– line or after ~570 ms if no pull-up, the IC monitors the ISET2 pin for a change of state. If the state changes (Low–High-Z–High) from the one registered, for more than 5  $\mu$ s, then the "detected" latched charge mode is released and is then controlled by the ISET2 pin. The completion of the detection routine varies due to the mechanical-plugging action of the USB cable; therefore, it is best to wait ≥ 600 ms after V<sub>IN</sub> > 3.4 V to take control of the ISET2 pin.

The following illustration shows two configurations for driving the 3-state ISET2 pin:





#### TS

The TS pin is designed to follow the new JEITA temperature standard for Li-Ion and Li-Pol batteries. There are now four thresholds,  $60^{\circ}$ C,  $45^{\circ}$ C,  $10^{\circ}$ C, and  $0^{\circ}$ C. Normal operation occurs between  $10^{\circ}$ C and  $45^{\circ}$ C. If between  $0^{\circ}$ C and  $10^{\circ}$ C the charge current level is cut in half and if between  $45^{\circ}$ C and  $60^{\circ}$ C the regulation voltage is reduced to 4.1Vmax, see Figure 26. The TS feature is implemented using an internal  $50\mu$ A current source to bias the thermistor (bq24050/5 designed for use with a 10k NTC  $\beta$  = 3370 (SEMITEC 103AT-2 or Mitsubishi TH05-3H103F), and bq24052 with a 100k NTC  $\beta$  = 3540 (Mitsubishi TH05-36104F) or equivalent) connected from the TS pin to  $V_{SS}$ . If this feature is not needed, a fixed 10k can be placed between TS and  $V_{SS}$  to allow normal operation. This may be done if the host is monitoring the thermistor and then the host would determine when to pull the TS pin low to disable charge.

The TS pin has two additional features, when the TS pin is pulled low or floated/driven high. A low disables charge (similar to a CE feature) and a high puts the charger in TTDM.

Above 60°C or below 0°C the charge is disable. Once the thermistor reaches  $\neq$ -10°C the TS current folds back to keep a cold thermistor (between -10°C and -50°C) from placing the IC in the TTDM mode. If the TS pin is pulled low into disable mode, the current is reduce to  $\neq$ 30µA, see Figure 24. Since the I<sub>TS</sub> current is fixed along with the temperature thresholds, it is not possible to use thermistor values other than the 10k and 100k.

### Termination and Timer Disable Mode (TTDM) -TS pin high

The battery charger is in TTDM when the TS pin goes high from removing the thermistor (removing battery pack/floating the TS pin) or by pulling the TS pin up to the TTDM threshold.

When entering TTDM, the 10 hour safety timer is held in reset and termination is disabled. A battery detect routine is run to see if the battery was removed or not. If the battery was removed then the CHG pin will go to its high impedance state if not already there. If a battery is detected the CHG pin does not change states until the current tapers to the termination threshold, where the CHG pin goes to its high impedance state if not already there (the regulated output will remain on).

The charging profile does not change (still has pre-charge, fast-charge constant current and constant voltage modes). This implies the battery is still charged safely and the current is allowed to taper to zero.

When coming out of TTDM, the battery detect routine is run and if a battery is detected, then a new charge cycle begins and the CHG LED turns on.

If TTDM is not desired upon removing the battery with the thermistor, one can add a 237k resistor between TS and  $V_{SS}$  to disable TTDM. This keeps the current source from driving the TS pin into TTDM. This creates  $*0.1^{\circ}$ C error at hot and a  $*3^{\circ}$ C error at cold.

#### **Timers**

The pre-charge timer is set to 30 minutes. The pre-charge current, can be programmed to off-set any system load, making sure that the 30 minutes is adequate.

The fast charge timer is fixed at 10 hours and can be increased real time by going into thermal regulation, IN-DPM or if in USB current limit. The timer clock slows by a factor of 2, resulting in a clock than counts half as fast when in these modes. If either the 30 minute or ten hour timer times out, the charging is terminated and the  $\overline{\text{CHG}}$  pin goes high impedance if not already in that state. The timer is reset by disabling the IC, cycling power or going into and out of TTDM.

#### **Termination**

Once the OUT pin goes above VRCH, (reaches voltage regulation) and the current tapers down to the termination threshold, the CHG pin goes high impedance and a battery detect route is run to determine if the battery was removed or the battery is full. If the battery is present the charge current will terminate. If the battery was removed along with the thermistor, then the TS pin will be driven high and the charge will enter TTDM. If the battery was removed and the TS pin is held in the active region, then the battery detect routine will continue until a battery is inserted.

#### **Battery Detect Routine**

The battery detect routine should check for a missing battery while keeping the OUT pin at a useable voltage. Whenever the battery is missing the CHG pin should be high impedance.





The battery detect routine is run when entering and exiting TTDM to verify if battery is present, or run all the time if battery is missing and not in TTDM. On power-up, if battery voltage is greater than  $V_{RCH}$  threshold, a battery detect routine is run to determine if a battery is present.

The battery detect routine will be disabled while the IC is in TTDM or has a TS fault. See Figure 28 for the Battery Detect Flow Diagram.

### **Refresh Threshold**

After termination, if the OUT pin voltage drops to VRCH (100mV below regulation) then a new charge is initiated, but the CHG pin remains at a high impedance (off).

### Starting a Charge on a Full Battery

The termination threshold is raised by ≉14%, for the first minute of a charge cycle so if a full battery is removed and reinserted or a new charge cycle is initiated, that the new charge terminates (less than 1 minute). Batteries that have relaxed many hours may take several minutes to taper to the termination threshold and terminate charge.





Figure 28. Battery Detect Flow Diagram



### bq2405x CHARGER APPLICATION DESIGN EXAMPLE



#### Requirements

- Supply voltage = 5 V
- Fast charge current: I<sub>OUT-FC</sub> = 540 mA; ISET-pin 2
- Termination Current Threshold: %<sub>IOUT-FC</sub> = 10% of Fast Charge or ≉54mA
- Pre-Charge Current by default is twice the termination Current or #108mA
- TS Battery Temperature Sense = 10k NTC (103AT)

#### **Calculations**

#### **Program the Fast Charge Current, ISET:**

 $R_{ISET} = [K_{(ISET)} / I_{(OUT)}]$ 

from electrical characteristics table. . .  $K_{(SET)} = 540A\Omega$ 

 $R_{ISFT} = [540A\Omega/0.54A] = 1.0 k\Omega$ 

Selecting the closest standard value, use a  $1k\Omega$  resistor between ISET (pin 16) and  $V_{SS}$ .

#### **Program the Termination Current Threshold, ITERM:**

 $R_{PRE-TERM} = K_{(TERM)} \times \%_{IOUT-FC}$ 

 $R_{PRF-TERM} = 200\Omega/\% \times 10\% = 2k\Omega$ 

Selecting the closest standard value, use a  $2k\Omega$  resistor between ITERM (pin 15) and Vss.

One can arrive at the same value by using 20% for a pre-charge value (factor of 2 difference).

 $R_{PRE-TERM} = K_{(PRE-CHG)} \times \%_{IOUT-FC}$ 

 $R_{PRE-TERM} = 100\Omega/\% \times 20\% = 2k\Omega$ 

#### **TS Function**

Use a 10k NTC thermistor in the battery pack (103AT).

To Disable the temp sense function, use a fixed 10k resistor between the TS (Pin 1) and V<sub>SS</sub>.

#### CHG and PG

**LED Status:** connect a 1.5k resistor in series with a LED between the OUT pin and the CHG pin. Connect a 1.5k resistor in series with a LED between the OUT pin and the and PG pin.



**Processor Monitoring:** Connect a pull-up resistor between the processor's power rail and the CHG pin. Connect a pull-up resistor between the processor's power rail and the PG pin.

#### **SELECTING IN AND OUT PIN CAPACITORS**

In most applications, all that is needed is a high-frequency decoupling capacitor (ceramic) on the power pin, input and output pins. Using the values shown on the application diagram, is recommended. After evaluation of these voltage signals with real system operational conditions, one can determine if capacitance values can be adjusted toward the minimum recommended values (DC load application) or higher values for fast high amplitude pulsed load applications. Note if designed for high input voltage sources (bad adaptors or wrong adaptors), the capacitor needs to be rated appropriately. Ceramic capacitors are tested to 2x their rated values so a 16V capacitor may be adequate for a 30V transient (verify tested rating with capacitor manufacturer).

#### THERMAL PACKAGE

The bq2405x family is packaged in a thermally enhanced MLP package. The package includes a thermal pad to provide an effective thermal contact between the IC and the printed circuit board (PCB). The power pad should be directly connected to the VSS pin. Full PCB design guidelines for this package are provided in the *QFN/SON PCB Attachment Application Note* application note (SLUA271). The most common measure of package thermal performance is thermal impedance ( $\theta_{JA}$ ) measured (or modeled) from the chip junction to the air surrounding the package surface (ambient). The mathematical expression for  $\theta_{JA}$  is:

$$\theta_{JA} = (T_J - T) / P \tag{0}$$

Where:

 $T_J$  = chip junction temperature

T = ambient temperature

P = device power dissipation

Factors that can influence the measurement and calculation of  $\theta_{JA}$  include:

- 1. Whether or not the device is board mounted
- 2. Trace size, composition, thickness, and geometry
- 3. Orientation of the device (horizontal or vertical)
- 4. Volume of the ambient air surrounding the device under test and airflow
- 5. Whether other surfaces are in close proximity to the device being tested

Due to the charge profile of Li-Ion and Li-Pol batteries the maximum power dissipation is typically seen at the beginning of the charge cycle when the battery voltage is at its lowest. Typically after fast charge begins the pack voltage increases to \$3.4V within the first 2 minutes. The thermal time constant of the assembly typically takes a few minutes to heat up so when doing maximum power dissipation calculations, 3.4V is a good minimum voltage to use. This is verified, with the system and a fully discharged battery, by plotting temperature on the bottom of the PCB under the IC (pad should have multiple vias), the charge current and the battery voltage as a function of time. The fast charge current will start to taper off if the part goes into thermal regulation.

The device power dissipation, P, is a function of the charge rate and the voltage drop across the internal PowerFET. It can be calculated from the following equation when a battery pack is being charged:

$$P = [V_{(IN)} - V_{(OUT)}] \times I_{(OUT)} + [V_{(OUT)} - V_{(OUT)}] \times I_{(OUT)}$$
(0)

The thermal loop feature reduces the charge current to limit excessive IC junction temperature. It is recommended that the design not run in thermal regulation for typical operating conditions (nominal input voltage and nominal ambient temperatures) and use the feature for non typical situations such as hot environments or higher than normal input source voltage. With that said, the IC will still perform as described, if the thermal loop is always active.

#### **Leakage Current Effects on Battery Capacity**

To determine how fast a leakage current on the battery discharges, the battery is used for the calculation. The time from full to discharge can be calculated by dividing the Amp-Hour Capacity of the battery by the leakage current. For a 0.75AHr battery and a  $10\mu A$  leakage current (750mAHr/0.010mA = 75000 Hours), it would take 75k hours or 8.8 years to discharge. In reality, the self discharge of the cell is much faster, so the  $10\mu A$  leakage would be considered negligible.



#### **Layout Tips**

To obtain optimal performance, the decoupling capacitor from IN to GND (thermal pad) and the output filter capacitors from OUT to GND (thermal pad) should be placed as close as possible to the bq2405x, with short trace runs to both IN, OUT and GND (thermal pad).

- All low-current GND connections should be kept separate from the high-current charge or discharge paths
  from the battery. Use a single-point ground technique incorporating both the small signal ground path and the
  power ground path.
- The high current charge paths into IN pin and from the OUT pin must be sized appropriately for the maximum charge current in order to avoid voltage drops in these traces
- The bq2405x family is packaged in a thermally enhanced MLP package. The package includes a thermal pad to provide an effective thermal contact between the IC and the printed circuit board (PCB); this thermal pad is also the main ground connection for the device. Connect the thermal pad to the PCB ground connection. It is best to use multiple 10-mill vias in the power pad of the IC and in close proximity to conduct the heat to the bottom ground plane. The bottom ground place should avoid traces that "cut off" the thermal path. The thinner the PCB the less temperature rise. The EVM PCB has a thickness of 0.031 inches and uses 2 oz. (2.8-mill thick) copper on top and bottom, and is a good example of optimal thermal performance.

#### **REVISION HISTORY**

| Changes from Original (August 2009) to Revision A                           | Page |
|-----------------------------------------------------------------------------|------|
| Changed the status of the devices From: Product Preview To: Production Data | 1    |
| Changes from Revision A (September 2009) to Revision B                      | Page |
| Changed all occurrences of Li-Ion To: Li-Ion and Li-Pol                     | 1    |





www.ti.com 28-Feb-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | _       |    | Package Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|----|-------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |    |             | (2)                        |                  | (3)                 |              | (4)               |         |
| BQ24050DSQR      | ACTIVE | SON          | DSQ     | 10 | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR |              | CVC               | Samples |
| BQ24050DSQT      | ACTIVE | SON          | DSQ     | 10 | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR |              | CVC               | Samples |
| BQ24052DSQR      | ACTIVE | SON          | DSQ     | 10 | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR |              | CGT               | Samples |
| BQ24052DSQT      | ACTIVE | SON          | DSQ     | 10 | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR |              | CGT               | Samples |
| BQ24055DSSR      | ACTIVE | WSON         | DSS     | 12 | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR |              | CGU               | Samples |
| BQ24055DSST      | ACTIVE | WSON         | DSS     | 12 | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR |              | CGU               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

<sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device.



### **PACKAGE OPTION ADDENDUM**

28-Feb-2013

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 4-Mar-2013

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ24050DSQR | SON             | DSQ                | 10 | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| BQ24050DSQT | SON             | DSQ                | 10 | 250  | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| BQ24052DSQR | SON             | DSQ                | 10 | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| BQ24052DSQT | SON             | DSQ                | 10 | 250  | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| BQ24055DSSR | WSON            | DSS                | 12 | 3000 | 179.0                    | 8.4                      | 2.3        | 3.2        | 1.0        | 4.0        | 8.0       | Q1               |
| BQ24055DSST | WSON            | DSS                | 12 | 250  | 179.0                    | 8.4                      | 2.3        | 3.2        | 1.0        | 4.0        | 8.0       | Q1               |

www.ti.com 4-Mar-2013



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ24050DSQR | SON          | DSQ             | 10   | 3000 | 195.0       | 200.0      | 45.0        |
| BQ24050DSQT | SON          | DSQ             | 10   | 250  | 195.0       | 200.0      | 45.0        |
| BQ24052DSQR | SON          | DSQ             | 10   | 3000 | 195.0       | 200.0      | 45.0        |
| BQ24052DSQT | SON          | DSQ             | 10   | 250  | 195.0       | 200.0      | 45.0        |
| BQ24055DSSR | WSON         | DSS             | 12   | 3000 | 195.0       | 200.0      | 45.0        |
| BQ24055DSST | WSON         | DSS             | 12   | 250  | 195.0       | 200.0      | 45.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.



4210993/C 04/11

### DSQ (R-PWSON-N10)

### PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTES: A. All linear dimensions are in millimeters

### DSQ (R-PWSON-N10)

### PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



DSS (R-PWSON-N12)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. SON (Small Outline No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.



### DSS (R-PWSON-N12)

PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4210135-2/C 02/12

NOTE: All linear dimensions are in millimeters



## DSS (R-PWSON-N12)

### PLASTIC SMALL OUTLINE NO-LEAD



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>



Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

#### Наши преимущества:

- Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов:
- Поставка более 17-ти миллионов наименований электронных компонентов;
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001:
- Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну;
- Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.);

Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела:

- Подбор оптимального решения, техническое обоснование при выборе компонента;
- Подбор аналогов;
- Консультации по применению компонента;
- Поставка образцов и прототипов;
- Техническая поддержка проекта;
- Защита от снятия компонента с производства.



#### Как с нами связаться

**Телефон:** 8 (812) 309 58 32 (многоканальный)

Факс: 8 (812) 320-02-42

Электронная почта: org@eplast1.ru

Адрес: 198099, г. Санкт-Петербург, ул. Калинина,

дом 2, корпус 4, литера А.