Fact Sheet 01.000 February 2012 #### **Features** - Supports CompactFlash Revision 3.0 Standard Interface - Host Interface: 16-bit access - Supports up to PIO Mode-6 - Supports up to Multi-word DMA Mode-4 - Supports up to Ultra DMA Mode-4 - Interface for Standard NAND Flash Media - Flash Media Interface: Single or Dual 8-bit access - Supports up to 4 flash media devices per channel - Supports up to 8 flash media devices directly - Supports Single-Level Cell (SLC) or Multi-Level Cell (MLC) flash media - -2 KByte and 4 KByte program page size - 3.3V Power Supply and NAND Flash Interface - 5.0V or 3.3V Host Interface Through VDDQ Pins - Low Current Operation - Active mode: 25 mA/35 mA (3.3V/5.0V) (typical) - Sleep mode: 80 μA/100 μA (3.3V/5.0V) (typical) - Power Management Unit - Immediate disabling of unused circuitry without host intervention - Zero wake-up latency - 20-Byte Unique ID for Enhanced Security - Factory pre-programmed 10-Byte unique ID - User-programmable 10-Byte ID - Programmable, Multitasking NAND Interface - Firmware Storage in Embedded SuperFlash<sup>®</sup> # Pre-programmed Embedded Firmware - Performs self-initialization on first system Power-on - Executes industry-standard CompactFlash commands - Implements advanced wear-leveling algorithms to substantially increase the longevity of flash media - Embedded Flash File System - Built-in Hardware ECC - Corrects up to 8 random single-bit errors per 512-byte sector - Built-in Internal System Clock - Multi-tasking Technology Enables Fast Sustained Write Performance (Host to Flash) - Supports up to 30 MByte/sec - Fast Sustained Read Performance (Flash to Host) - Up to 30 MByte/sec - Automatic Recognition and Initialization of Flash Media Devices - Seamless integration into a standard SMT manufacturing process - 5 sec. (typical) for flash drive recognition and setup - Commercial and Industrial Temperature Ranges - 0°C to 70°C for commercial operation - -40°C to +85°C for industrial operation - Packages Available - 100-lead TQFP 14mm x 14mm - All Devices are RoHS Compliant # **Product Description** The GLS55LC200 NAND Controller is the core of a high-performance, flash media-based, data storage system. The controller recognizes the control, address and data signals on the CF bus and translates them into memory accesses for standard NAND-type flash media. Using both Single Level Cell (SLC) and Multi-Level Cell (MLC) flash media, this technology supports solid state mass storage applications by offering new, expanded functionality while enabling smaller, lighter designs with lower power consumption. The NAND Controller supports standard CF protocols with up to PIO Mode-6, Multi-word DMA Mode-4, and Ultra DMA Mode-4 interface. The CF interface is widely used in products such as portable and desktop computers, digital cameras, music players, handheld data collection scanners, PDAs, handy terminals, personal communicators, audio recorders, monitoring devices and set-top boxes. The NAND Controller uses SuperFlash® memory technology, and is factory pre-programmed with an embedded flash file system. Upon initial power-on, the GLS55LC200 recognizes the flash media devices. sets up a bad block table, executes all the necessary handshaking routines for flash media support, and, finally, performs the low-level format. This process typically takes about 3 second plus 0.5 seconds per GByte of drive capacity, allowing a 4 GByte flash drive to be fully initialized in about 5 seconds. For added manufacturing flexibility, system debug, and user customization initialization can be accomplished through the CF interface. The GLS55LC200 high-performance NAND Controller offers sustained read and write performance up to 30MByte/sec. The GLS55LC200 directly supports up to eight flash media devices with appropriate output loading and frequency. Fact Sheet 01.000 February 2012 The NAND Controller comes pre-programmed with a 10-byte unique serial ID. For even greater system security, the user has the option of programming an additional 10 Bytes of ID space to create a unique, 20-byte ID. The NAND controller comes packaged in an industrystandard 100-lead TQFP package for easy integration into an SMT manufacturing process. Fact Sheet 01.000 February 2012 #### **GENERAL DESCRIPTION** The NAND Controller contains a microcontroller and embedded flash file system integrated in a TQFP package. Refer to Figure 1 for the NAND Controller block diagram. The controller interfaces with the host system allowing data to be written to and read from the flash media. # **Performance-optimized NAND Controller** The NAND Controller translates standard CF signals into flash media data and control signals. The following components contribute to the controller's operation. ## **Microcontroller Unit (MCU)** The MCU coordinates all related components to complete requested operations. ## **Internal Direct Memory Access (DMA)** The NAND Controller uses internal DMA which allows instant data transfer from buffer to flash media. This increases the data transfer rate by eliminating the microcontroller overhead associated with the traditional, firmware-based approach. ## **Power Management Unit (PMU)** The power management unit controls the power consumption of the NAND Controller. It reduces the power consumption of the NAND Controller by putting circuitry not in operation into sleep mode. The PMU has zero wake-up latency. #### **SRAM Buffer** The NAND Controller performs as an SRAM buffer to optimize the host's data transfer to and from the flash media. # **Embedded Flash File System** The embedded flash file system is an integral part of the NAND Controller. It contains MCU firmware that performs the following tasks: - Translates host side signals into flash media writes and reads - 2. Provides flash media wear leveling to spread the flash writes across all memory address space to increase the longevity of flash media - 3. Keeps track of data file structures ### **Error Correction Code (ECC)** The NAND Controller uses BCH Error Detection Code (EDC) and Error Correction Code (ECC) algorithms which correct up to eight random single-bit errors for each 512-byte block of data. High performance is achieved through hardwarebased error detection and correction. #### **Serial Communication Interface (SCI)** The Serial Communication Interface (SCI) is designed to provide trace information during debugging process. To aid in validation, always provide the SCI access to PCB design. ## Programmable, Multi-tasking NAND Interface The multi-tasking interface enables fast, sustained write and read performance by allowing multiple Read, Program and Erase operations to multiple flash media devices. The programmable NAND interface enables timely support of fast changing NAND technology. Fact Sheet 01.000 February 2012 # **FUNCTIONAL BLOCKS** Figure 1: NAND Controller Block Diagram Fact Sheet 01.000 February 2012 ### **PIN ASSIGNMENTS** The signal/pin assignments are listed in Table 1. Low active signals have a "#" suffix. Pin types are Input, Output, or Input/Output. Signals whose source is the Host are designated as inputs while signals that the NAND controller sources are outputs. Figure 2: Pin Assignments for 100-Lead TQFP Table 1: Pin Assignments (1 of 6) | | | Pin | I/O | | |-------------------------------------------------------|----------------------------------------|-------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signal Name | 100-lead | Туре | Type <sup>1</sup> | Name and Functions | | Host Interface | | - , . | ,, | | | A <sub>10</sub> -A <sub>0</sub><br>(Memory Card mode) | 61<br>60<br>59<br>58 | | | These address lines, along with the REG# signal, are used to select the following: The I/O port address registers within the NAND, the memory mapped port address registers within the NAND, a byte in the card's information structure and its configuration control and status registers. | | A <sub>10</sub> -A <sub>0</sub><br>(PC Card I/O mode) | 18<br>17<br>16<br>15<br>53 | | I1Z · | This signal is the same as the PC Card Memory mode signal. | | A <sub>2</sub> -A <sub>0</sub><br>(True IDE mode) | 23<br>53<br>22<br>23 | I | | In True IDE mode only A[2:0] are used to select the one of eight registers in the Task File. | | A <sub>10</sub> -A <sub>3</sub> | 61<br>60<br>59<br>58<br>18<br>17<br>16 | | | The remaining address lines should be grounded by the host. | | BVD1<br>(Memory Card mode) | | | | This signal is asserted high as BVD1 is not supported. | | STSCHG#<br>(PC Card I/O mode) | 54 | I/O | I1U, O1 | This signal is asserted low to alert the host to changes in the Ready and Write Protect states, while the I/O interface is configured. Its use is controlled by the Card Config and Status register. | | PDIAG#<br>(True IDE mode) | | | | In the True IDE mode, this input/output is the Pass Diagnostic signal in the master/slave handshake protocol. | | BVD2<br>(Memory Card mode) | | I/O | I1U, O6 | This signal is asserted high as BVD2 is not supported. | | SPKR#<br>(PC Card I/O mode) | 75 | | | This output line is always driven to a high state in I/O mode since the NAND controller does not support the audio function. | | DASP#<br>(True IDE mode) | | | | In the True IDE mode, this input/output is the Disk Active/Slave Present signal in the master/slave handshake protocol. | | CE1#, CE2#<br>(Memory Card mode) | 24 | ı | 120 | Card Enable: These input signals are used both to select the card and to indicate to the card whether a byte or a word operation is being performed. CE2# always accesses the Odd Byte of the word. CE1# accesses the Even Byte or the Odd Byte of the word depending on $A_0$ and CE2#. A multiplexing scheme based on $A_0$ , CE1#, CE2# allows 8-bit hosts to access all data on $D_0$ - $D_7$ . | | CE1#, CE2#<br>(PC Card I/O mode) | 52 | | | Card Enable: This signal is the same as the PC Card Memory mode signal. | | CS0#, CS1#<br>(True IDE mode) | | | | In the True IDE mode CS0# is the chip select for the task file registers while CS1# is used to select the Alternate Status register and the Device Control register. | Table 1: Pin Assignments (2 of 6) | | | Pin | I/O | | |-------------------------------------------------------|----------------------------------------------|------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signal Name | 100-lead | Туре | Type <sup>1</sup> | Name and Functions | | CSEL#<br>(Memory Card mode) | . 56 I | | I1U | This signal is not used for this mode. | | CSEL#<br>(PC Card I/O mode) | | | | This signal is not used for this mode. | | CSEL#<br>(True IDE mode) | - 36 | ' | | This internally pulled up signal is used to configure this device as a master or a slave when configured in the True IDE mode. When this pin is grounded, this device is configured as a master. When the pin is open, this device is configured as a slave. | | D <sub>15</sub> -D <sub>0</sub><br>(Memory Card mode) | 65<br>66<br>67 | | | These lines carry the Data, Commands and Status information between the host and the controller. $D_0$ is the LSB of the Even Byte of the Word. $D_8$ is the LSB of the Odd Byte of the Word. | | D <sub>15</sub> -D <sub>0</sub><br>(PC Card I/O mode) | 68<br>70 | I/O | I1Z, O2 | This signal is the same as the PC Card Memory mode signal. | | D <sub>15</sub> -D <sub>0</sub><br>(True IDE mode) | 71<br>72<br>73<br>3<br>4<br>5<br>6<br>8<br>9 | | | In True IDE mode, all Task File operations occur in Byte-Mode on the low order bus $D_7$ - $D_0$ while all data transfers are 16 bit using $D_{15}$ - $D_0$ . | | INPACK#<br>(Memory Card mode) | | | | This signal is not used in this mode. | | INPACK#<br>(PC Card I/O mode) | 14 | 0 | 01 | The Input Acknowledge signal is asserted by the NAND when the card is selected and responding to an I/O read cycle at the address that is on the address bus. This signal is used by the host to control the enable of any input data buffers between the NAND and the CPU. | | DMARQ<br>(True IDE mode) | | | | In True IDE mode DMA request to host. | | IORD#<br>(Memory Card mode) | 19 | | I2U i | This signal is not used in this mode. | | IORD#<br>(PC Card I/O mode) | | | | This is an I/O Read strobe generated by the host. This signal gates I/O data onto the bus from the NAND when the card is configured to use the I/O interface. | | IORD#<br>(True IDE mode) | | | | In True IDE mode, this signal has the same function as in PC card I/O mode. | | HDMARDY#<br>(True IDE mode) | | ı | | HDMARDY#: In Ultra DMA mode when DMA Read is active, this signal is asserted by the host to indicate that the host is ready to receive Ultra DMA data-in bursts. The host may negate HDMARDY# to pause an Ultra DMA transfer. | | HSTROBE<br>(True IDE mode) | | | | HSTROBE: When DMA Write is active, this signal is the data-out strobe generated by the host. Both the rising and falling edges of HSTROBE cause data to be latched by the device. The host may stop generating HSTROBE edges to pause an Ultra DMA data-out burst. | Fact Sheet 01.000 February 2012 # Table 1: Pin Assignments (3 of 6) | Signal Name | 100-lead | Pin<br>Type | I/O<br>Type¹ | Name and Functions | |-----------------------------|----------|-------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IOWR#<br>(Memory Card mode) | | <i>,</i> | 71 | This signal is not used in this mode. | | IOWR#<br>(PC Card I/O mode) | 57 | 1 | 12U | The I/O Write strobe pulse is used to clock I/O data on the card data bus into the NAND controller registers when the NAND is configured to use the I/O interface. | | IOWR#<br>(True IDE mode) | | | | In True IDE mode, this signal has the same function as in PC Card I/O mode. | | STOP<br>(True IDE mode) | | | | When Ultra DMA mode protocol is active, the assertion of this signal causes the termination of the Ultra DMA burst | | OE#<br>(Memory Card mode) | | | | This is an Output Enable strobe generated by the host interface. It is used to read data from the NAND in Memory mode and to read the CIS and configuration registers. | | OE#<br>(PC Card I/O mode) | 13 | 1 | I2U | In PC Card I/O mode, this signal is used to read the CIS and configuration registers. | | ATASEL#<br>(True IDE mode) | | | | To enable True IDE mode this input should be grounded by the host. | | Ready<br>(Memory Card mode) | 21 | 0 | 01 | In Memory mode this signal is set high when the NAND is ready to accept a new data transfer operation and held low when the card is busy. At power up and at Reset, the Ready signal is held low (busy) until the NAND has completed its power up or reset function. No access of any type should be made to the NAND during this time. | | IREQ#<br>(PC Card I/O mode) | - | | | I/O Operation - After the NAND has been configured for I/O operation, this signal is used as Interrupt Request. This line is strobed low to generate a pulse mode interrupt or held low for a level mode interrupt. | | INTRQ<br>(True IDE mode) | | | | In True IDE mode signal is the active high Interrupt Request to the host. | | REG#<br>(Memory Card mode) | | | | This signal is used during Memory cycles to distinguish between Common Memory and Register (Attribute) Memory Attribute Memory Select accesses. High for Common Memory, Low for Attribute Memory. | | REG#<br>(PC Card I/O mode) | 20 | 1 | 12U | The signal must also be active (low) during I/O Cycles when the I/O address is on the Bus. | | DMACK<br>(True IDE mode) | | | | In True IDE mode DMA Acknowledge - input from host. | | RESET<br>(Memory Card mode) | | | | When the pin is high, this signal Resets the NAND. The NAND is Reset only at power up if this pin is left high or open from power-up. The NAND is also Reset when the Soft-Reset bit in the Card Configuration Option register is set. | | RESET<br>(PC Card I/O mode) | 1 | ı | I2U | This signal is the same as the PC Card Memory mode signal. | | RESET#<br>(True IDE mode) | | | | In the True IDE mode this input pin is the active low hardware reset from the host. | Table 1: Pin Assignments (4 of 6) | Signal Name | 100-lead | Pin<br>Type | I/O<br>Type¹ | Name and Functions | |-------------------------------|----------|-------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WAIT#<br>(Memory Card mode) | | | | The WAIT# signal is driven low by the NAND to signal the host to delay completion of a memory or I/O cycle that is in progress. | | WAIT#<br>(PC Card I/O mode) | | | | This signal is the same as the PC Card Memory mode signal. | | IORDY#<br>(True IDE mode) | | | | In true IDE mode, except in Ultra DMA modes, this signal may be used as IORDY. | | DDMARDY#<br>(True IDE mode) | 62 | 0 | O1 | When Ultra DMA mode DMA Write is active, this signal is asserted by the host to indicate that the device is read to receive Ultra DMA data-in bursts. The device may negate DDMARDY# to pause an Ultra DMA transfer. | | DSTROBE<br>(True IDE mode) | | | | When Ultra DMA mode DMA Write is active, this signal is the data-out strobe generated by the device. Both the rising and falling edges of DSTROBE cause data to be latched by the host. The device may stop generating DSTROBE edges to pause an Ultra DMA data-out burst. | | WE#<br>(Memory Card mode) | | | 10.1 | This is a signal driven by the host and used for strobing memory write data to the registers of the NAND when the card is configured in the memory interface mode. It is also used for writing the configuration registers. | | WE#<br>(PC Card I/O mode) | 63 | ı | I2U | In PC Card I/O mode, this signal is used for writing the configuration registers. | | WE#<br>(True IDE mode) | | | , , , , , , , , , , , , , , , , , , , | In True IDE mode this input signal is not used and should be connected to $V_{\text{DD}}$ by the host. | | WP<br>(Memory Card mode) | | | | The NAND does not have a write protect switch. This signal is held low after the completion of the reset initialization sequence. | | IOIS16#<br>(PC Card I/O mode) | 55 | 0 | O2 | When the NAND is configured for I/O Operation Pin 55 is used for the I/O# Selected is 16-bit Port (IOIS16#) function. A Low signal indicates that a 16 bit or Odd Byte only operation can be performed at the addressed port. | | IOCS16#<br>(True IDE mode) | | | | In True IDE mode this output signal is asserted low when this device is expecting a word data transfer cycle. | Table 1: Pin Assignments (5 of 6) | Ciamal Name | 100 1555 | Pin | I/O | Name and Franctions | | |------------------------|----------|-------|-------------------|----------------------------------------------------------------------------|--| | Signal Name | 100-lead | Туре | Type <sup>1</sup> | Name and Functions | | | Flash Media Interface | | | | | | | FRE# | 84 | 0 | O5 | Active Low Flash Media Chip Read | | | FWE# | 96 | 0 | O5 | Active Low Flash Media Chip Write | | | FCLE | 92 | 0 | O5 | Active High Flash Media Chip Command Latch Enable | | | FALE | 94 | 0 | O5 | Active High Flash Media Chip Address Latch Enable | | | FAD15 | 46 | | | | | | FAD14 | 44 | | I3U/O5 | | | | FAD13 | 42 | | | | | | FAD12 | 40 | 1/0 | | Flash Media Chip High Byte Address/Data Bus pins | | | FAD11 | 35 | | | Flash Media Chip High Byte Address/Data Bus pins | | | FAD10 | 33 | | | | | | FAD9 | 31 | | | | | | FAD8 | 29 | | | | | | FAD7 | 45 | | | | | | FAD6 | 43 | | | | | | FAD5 | 41 | I/O | | | | | FAD4 | 39 | | INLUME | Flook Modio Chin Low Puto Address/Data Due pine | | | FAD3 | 34 | | 13U/O5 | Flash Media Chip Low Byte Address/Data Bus pins | | | FAD2 | 32 | ] | | | | | FAD1 | 30 | 1 | | | | | FAD0 | 28 | 1 | | | | | FCE7# | 26 | | | Active Low Flash Media Chip Enable pin | | | FCE6# | 91 | 1 | | | | | FCE5# | 95 | 1 | | | | | FCE4# | 93 | _ | 04 | | | | FCE3# | 89 | 0 | | | | | FCE2# | 88 | 1 | | | | | FCE1# | 80 | 1 | | | | | FCE0# | 86 | 1 | | | | | Serial Communication | L | (SCI) | | | | | SCICLK | 77 | 1 | I3U | SCI interface clock | | | SCID <sub>IN</sub> | 78 | i | I3U | SCI interface data input | | | SCID <sub>OUT</sub> | 79 | 0 | 04 | SCI interface data impat | | | Miscellaneous | | | | | | | V <sub>DD</sub> (core) | 76 | PWR | | V <sub>DD</sub> (3.3V) | | | V <sub>DD</sub> (IO) | 38 | PWR | | V <sub>DD</sub> (3.3V) | | | · 55 (10) | 87 | | | 100 (0.01) | | | V <sub>DDQ</sub> (IO) | 7 | PWR | | V <sub>DDQ</sub> (5V/3.3V) for Host interface | | | - 55Q () | 69 | | | 1004 (- 101-1) | | | $V_{REG}$ | 82 | 0 | | External capacitor pin. Connect this pin with a 4.7uF capacitor to ground. | | | | | L | l | J | | Fact Sheet 01.000 February 2012 # Table 1: Pin Assignments (6 of 6) | Signal Name | 100-lead | Pin<br>Type | I/O<br>Type¹ | Name and Functions | |------------------------|----------------------------------------------|-------------|--------------------|------------------------------------------| | V <sub>SS</sub> (core) | 25<br>51 | PWR | | Ground for core | | V <sub>SS</sub> (IO) | 2<br>12<br>27<br>36<br>64<br>74<br>90 | PWR | | Ground for I/O | | POR# | 98<br>50 | | Analog | Power-on Reset (POR): Active Low | | Tie_DN | 100 | ı | Input <sup>2</sup> | Pin must be connected to V <sub>SS</sub> | | DNU <sup>3</sup> | 37<br>47<br>48<br>49<br>81<br>83<br>85<br>97 | | | Do Not Use, must be left unconnected. | T0-0.0 1365 - IxU = Input with on-chip pull-up. IxZ = Input without on-chip pull-up. - 2. Analog input for supply voltage detection - 3. All DNU pins should not be connected. Fact Sheet 01.000 February 2012 # PRODUCT ORDERING INFORMATION <sup>1)</sup> Environmental suffix "E" denotes non-Pb solder. Greenliant non-Pb solder devices are "RoHS Compliant." #### Valid Combinations 2) GLS55LC200-60-C-TQWE GLS55LC200-60-I-TQWE <sup>2)</sup> Valid product combinations are those that are in the mass production or will be in the mass production. Consult your Greenliant sales representative to confirm availability of the valid product combinations and to determine availability of new product combinations. Fact Sheet 01.000 February 2012 # **PACKAGING DIAGRAM** Figure 3: 100-lead Thin Quad Flat Pack (TQFP) Greenliant Package Code: TQW # Fact Sheet 01.000 February 2012 ### **REVISION HISTORY** | Revision | Description | Date | |----------|-------------------------------|------------------| | 01.000 | Initial release of Fact Sheet | February 1, 2012 | © 2012 Greenliant Systems. All rights reserved. Greenliant, the Greenliant Logo and NANDrive are trademarks of Greenliant Systems. CompactFlash is a trademark of the CompactFlash Association. All other trademarks and registered trademarks are the property of their respective owners. Specifications are subject to change without notice. Memory sizes denote raw storage capacity; actual usable capacity may be less. Greenliant makes no warranty for the use of its products other than those expressly contained in the Greenliant Terms and Conditions of Sale. www.greenliant.com Компания «ЭлектроПласт» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! ## Наши преимущества: - Оперативные поставки широкого спектра электронных компонентов отечественного и импортного производства напрямую от производителей и с крупнейших мировых складов: - Поставка более 17-ти миллионов наименований электронных компонентов; - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001: - Лицензия ФСБ на осуществление работ с использованием сведений, составляющих государственную тайну; - Поставка специализированных компонентов (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Aeroflex, Peregrine, Syfer, Eurofarad, Texas Instrument, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Помимо этого, одним из направлений компании «ЭлектроПласт» является направление «Источники питания». Мы предлагаем Вам помощь Конструкторского отдела: - Подбор оптимального решения, техническое обоснование при выборе компонента; - Подбор аналогов; - Консультации по применению компонента; - Поставка образцов и прототипов; - Техническая поддержка проекта; - Защита от снятия компонента с производства. #### Как с нами связаться **Телефон:** 8 (812) 309 58 32 (многоканальный) Факс: 8 (812) 320-02-42 Электронная почта: org@eplast1.ru Адрес: 198099, г. Санкт-Петербург, ул. Калинина, дом 2, корпус 4, литера А.